firewire: ohci: reduce potential context_stop latency
[deliverable/linux.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
dd23736e 21#include <linux/bitops.h>
65b2742a 22#include <linux/bug.h>
e524f616 23#include <linux/compiler.h>
ed568912 24#include <linux/delay.h>
e8ca9702 25#include <linux/device.h>
cf3e72fd 26#include <linux/dma-mapping.h>
77c9a5da 27#include <linux/firewire.h>
e8ca9702 28#include <linux/firewire-constants.h>
a7fb60db
SR
29#include <linux/init.h>
30#include <linux/interrupt.h>
e8ca9702 31#include <linux/io.h>
a7fb60db 32#include <linux/kernel.h>
e8ca9702 33#include <linux/list.h>
faa2fb4e 34#include <linux/mm.h>
a7fb60db 35#include <linux/module.h>
ad3c0fe8 36#include <linux/moduleparam.h>
02d37bed 37#include <linux/mutex.h>
a7fb60db 38#include <linux/pci.h>
fc383796 39#include <linux/pci_ids.h>
5a0e3ad6 40#include <linux/slab.h>
c26f0234 41#include <linux/spinlock.h>
e8ca9702 42#include <linux/string.h>
e78483c5 43#include <linux/time.h>
7a39d8b8 44#include <linux/vmalloc.h>
cf3e72fd 45
e8ca9702 46#include <asm/byteorder.h>
c26f0234 47#include <asm/page.h>
ee71c2f9 48#include <asm/system.h>
ed568912 49
ea8d006b
SR
50#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
77c9a5da
SR
54#include "core.h"
55#include "ohci.h"
ed568912 56
a77754a7
KH
57#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
70
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
a77754a7
KH
80#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 84
7a39d8b8
CL
85#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
ed568912 93
32b46093
KH
94struct ar_context {
95 struct fw_ohci *ohci;
7a39d8b8
CL
96 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
32b46093 100 void *pointer;
7a39d8b8 101 unsigned int last_buffer_index;
72e318e0 102 u32 regs;
ed568912
KH
103 struct tasklet_struct tasklet;
104};
105
30200739
KH
106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
fe5ca634
DM
111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
30200739 124struct context {
373b2edd 125 struct fw_ohci *ohci;
30200739 126 u32 regs;
fe5ca634 127 int total_allocation;
386a4153 128 bool running;
82b662dc 129 bool flushing;
373b2edd 130
fe5ca634
DM
131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
30200739
KH
155
156 descriptor_callback_t callback;
157
373b2edd 158 struct tasklet_struct tasklet;
30200739 159};
30200739 160
a77754a7
KH
161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
167
168struct iso_context {
169 struct fw_iso_context base;
30200739 170 struct context context;
0642b657 171 int excess_bytes;
9b32d5f3
KH
172 void *header;
173 size_t header_length;
dd23736e
ML
174
175 u8 sync;
176 u8 tags;
ed568912
KH
177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
e636fe25 185 int node_id;
ed568912 186 int generation;
e09770db 187 int request_generation; /* for timestamping incoming requests */
4a635593 188 unsigned quirks;
a1a1132b 189 unsigned int pri_req_max;
a48777e0 190 u32 bus_time;
4ffb7a6a 191 bool is_root;
c8a94ded 192 bool csr_state_setclear_abdicate;
dd23736e
ML
193 int n_ir;
194 int n_it;
c781c06d
KH
195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
ed568912 199 spinlock_t lock;
ed568912 200
02d37bed
SR
201 struct mutex phy_reg_mutex;
202
ec766a79
CL
203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
ed568912
KH
206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
f319b6a0
KH
208 struct context at_request_ctx;
209 struct context at_response_ctx;
ed568912 210
f117a3e3 211 u32 it_context_support;
872e330e 212 u32 it_context_mask; /* unoccupied IT contexts */
ed568912 213 struct iso_context *it_context_list;
872e330e 214 u64 ir_context_channels; /* unoccupied channels */
f117a3e3 215 u32 ir_context_support;
872e330e 216 u32 ir_context_mask; /* unoccupied IR contexts */
ed568912 217 struct iso_context *ir_context_list;
872e330e
SR
218 u64 mc_channels; /* channels in use by the multichannel IR context */
219 bool mc_allocated;
ecb1cf9c
SR
220
221 __be32 *config_rom;
222 dma_addr_t config_rom_bus;
223 __be32 *next_config_rom;
224 dma_addr_t next_config_rom_bus;
225 __be32 next_header;
226
227 __le32 *self_id_cpu;
228 dma_addr_t self_id_bus;
229 struct tasklet_struct bus_reset_tasklet;
230
231 u32 self_id_buffer[512];
ed568912
KH
232};
233
95688e97 234static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
235{
236 return container_of(card, struct fw_ohci, card);
237}
238
295e3feb
KH
239#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
240#define IR_CONTEXT_BUFFER_FILL 0x80000000
241#define IR_CONTEXT_ISOCH_HEADER 0x40000000
242#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
243#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
244#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
245
246#define CONTEXT_RUN 0x8000
247#define CONTEXT_WAKE 0x1000
248#define CONTEXT_DEAD 0x0800
249#define CONTEXT_ACTIVE 0x0400
250
8b7b6afa 251#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
252#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
253#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
254
ed568912
KH
255#define OHCI1394_REGISTER_SIZE 0x800
256#define OHCI_LOOP_COUNT 500
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
32b46093 259#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 260#define OHCI_VERSION_1_1 0x010010
0edeefd9 261
ed568912
KH
262static char ohci_driver_name[] = KBUILD_MODNAME;
263
9993e0fe 264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
262444ee 265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
267
4a635593
SR
268#define QUIRK_CYCLE_TIMER 1
269#define QUIRK_RESET_PACKET 2
270#define QUIRK_BE_HEADERS 4
925e7a65 271#define QUIRK_NO_1394A 8
262444ee 272#define QUIRK_NO_MSI 16
4a635593
SR
273
274/* In case of multiple matches in ohci_quirks[], only the first one is used. */
275static const struct {
9993e0fe 276 unsigned short vendor, device, revision, flags;
4a635593 277} ohci_quirks[] = {
9993e0fe
SR
278 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
279 QUIRK_CYCLE_TIMER},
280
281 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
282 QUIRK_BE_HEADERS},
283
284 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
285 QUIRK_NO_MSI},
286
287 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
288 QUIRK_NO_MSI},
289
290 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
291 QUIRK_CYCLE_TIMER},
292
293 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
294 QUIRK_CYCLE_TIMER},
295
296 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
297 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
298
299 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_RESET_PACKET},
301
302 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
303 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
4a635593
SR
304};
305
3e9cc2f3
SR
306/* This overrides anything that was found in ohci_quirks[]. */
307static int param_quirks;
308module_param_named(quirks, param_quirks, int, 0644);
309MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
310 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
311 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
312 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 313 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 314 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
315 ")");
316
a007bb85 317#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 318#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
319#define OHCI_PARAM_DEBUG_IRQS 4
320#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 321
5da3dac8
SR
322#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
323
ad3c0fe8
SR
324static int param_debug;
325module_param_named(debug, param_debug, int, 0644);
326MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 327 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
328 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
329 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
330 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
331 ", or a combination, or all = -1)");
332
333static void log_irqs(u32 evt)
334{
a007bb85
SR
335 if (likely(!(param_debug &
336 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
337 return;
338
339 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
340 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
341 return;
342
f117a3e3 343 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
344 evt & OHCI1394_selfIDComplete ? " selfID" : "",
345 evt & OHCI1394_RQPkt ? " AR_req" : "",
346 evt & OHCI1394_RSPkt ? " AR_resp" : "",
347 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
348 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
349 evt & OHCI1394_isochRx ? " IR" : "",
350 evt & OHCI1394_isochTx ? " IT" : "",
351 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
352 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
a48777e0 353 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 354 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7 355 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
f117a3e3 356 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
161b96e7
SR
357 evt & OHCI1394_busReset ? " busReset" : "",
358 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
359 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
360 OHCI1394_respTxComplete | OHCI1394_isochRx |
361 OHCI1394_isochTx | OHCI1394_postedWriteErr |
a48777e0
CL
362 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
363 OHCI1394_cycleInconsistent |
161b96e7 364 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
365 ? " ?" : "");
366}
367
368static const char *speed[] = {
369 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
370};
371static const char *power[] = {
372 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
373 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
374};
375static const char port[] = { '.', '-', 'p', 'c', };
376
377static char _p(u32 *s, int shift)
378{
379 return port[*s >> shift & 3];
380}
381
08ddb2f4 382static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
383{
384 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
385 return;
386
161b96e7
SR
387 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
388 self_id_count, generation, node_id);
ad3c0fe8
SR
389
390 for (; self_id_count--; ++s)
391 if ((*s & 1 << 23) == 0)
161b96e7
SR
392 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
393 "%s gc=%d %s %s%s%s\n",
394 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
395 speed[*s >> 14 & 3], *s >> 16 & 63,
396 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
397 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 398 else
161b96e7
SR
399 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
400 *s, *s >> 24 & 63,
401 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
402 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
403}
404
405static const char *evts[] = {
406 [0x00] = "evt_no_status", [0x01] = "-reserved-",
407 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
408 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
409 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
410 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
411 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
412 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
413 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
414 [0x10] = "-reserved-", [0x11] = "ack_complete",
415 [0x12] = "ack_pending ", [0x13] = "-reserved-",
416 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
417 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
418 [0x18] = "-reserved-", [0x19] = "-reserved-",
419 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
420 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
421 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
422 [0x20] = "pending/cancelled",
423};
424static const char *tcodes[] = {
425 [0x0] = "QW req", [0x1] = "BW req",
426 [0x2] = "W resp", [0x3] = "-reserved-",
427 [0x4] = "QR req", [0x5] = "BR req",
428 [0x6] = "QR resp", [0x7] = "BR resp",
429 [0x8] = "cycle start", [0x9] = "Lk req",
430 [0xa] = "async stream packet", [0xb] = "Lk resp",
431 [0xc] = "-reserved-", [0xd] = "-reserved-",
432 [0xe] = "link internal", [0xf] = "-reserved-",
433};
ad3c0fe8
SR
434
435static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
436{
437 int tcode = header[0] >> 4 & 0xf;
438 char specific[12];
439
440 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
441 return;
442
443 if (unlikely(evt >= ARRAY_SIZE(evts)))
444 evt = 0x1f;
445
08ddb2f4 446 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
447 fw_notify("A%c evt_bus_reset, generation %d\n",
448 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
449 return;
450 }
451
ad3c0fe8
SR
452 switch (tcode) {
453 case 0x0: case 0x6: case 0x8:
454 snprintf(specific, sizeof(specific), " = %08x",
455 be32_to_cpu((__force __be32)header[3]));
456 break;
457 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
458 snprintf(specific, sizeof(specific), " %x,%x",
459 header[3] >> 16, header[3] & 0xffff);
460 break;
461 default:
462 specific[0] = '\0';
463 }
464
465 switch (tcode) {
5b06db16 466 case 0xa:
161b96e7 467 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8 468 break;
5b06db16
CL
469 case 0xe:
470 fw_notify("A%c %s, PHY %08x %08x\n",
471 dir, evts[evt], header[1], header[2]);
472 break;
ad3c0fe8 473 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
474 fw_notify("A%c spd %x tl %02x, "
475 "%04x -> %04x, %s, "
476 "%s, %04x%08x%s\n",
477 dir, speed, header[0] >> 10 & 0x3f,
478 header[1] >> 16, header[0] >> 16, evts[evt],
479 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
480 break;
481 default:
161b96e7
SR
482 fw_notify("A%c spd %x tl %02x, "
483 "%04x -> %04x, %s, "
484 "%s%s\n",
485 dir, speed, header[0] >> 10 & 0x3f,
486 header[1] >> 16, header[0] >> 16, evts[evt],
487 tcodes[tcode], specific);
ad3c0fe8
SR
488 }
489}
490
491#else
492
5da3dac8
SR
493#define param_debug 0
494static inline void log_irqs(u32 evt) {}
495static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
496static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
497
498#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
499
95688e97 500static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
501{
502 writel(data, ohci->registers + offset);
503}
504
95688e97 505static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
506{
507 return readl(ohci->registers + offset);
508}
509
95688e97 510static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
511{
512 /* Do a dummy read to flush writes. */
513 reg_read(ohci, OHCI1394_Version);
514}
515
35d999b1 516static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 517{
4a96b4fc 518 u32 val;
35d999b1 519 int i;
ed568912
KH
520
521 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 522 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
523 val = reg_read(ohci, OHCI1394_PhyControl);
524 if (val & OHCI1394_PhyControl_ReadDone)
525 return OHCI1394_PhyControl_ReadData(val);
526
153e3979
CL
527 /*
528 * Try a few times without waiting. Sleeping is necessary
529 * only when the link/PHY interface is busy.
530 */
531 if (i >= 3)
532 msleep(1);
ed568912 533 }
35d999b1 534 fw_error("failed to read phy reg\n");
ed568912 535
35d999b1
SR
536 return -EBUSY;
537}
4a96b4fc 538
35d999b1
SR
539static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
540{
541 int i;
ed568912 542
ed568912 543 reg_write(ohci, OHCI1394_PhyControl,
35d999b1 544 OHCI1394_PhyControl_Write(addr, val));
153e3979 545 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
546 val = reg_read(ohci, OHCI1394_PhyControl);
547 if (!(val & OHCI1394_PhyControl_WritePending))
548 return 0;
ed568912 549
153e3979
CL
550 if (i >= 3)
551 msleep(1);
35d999b1
SR
552 }
553 fw_error("failed to write phy reg\n");
554
555 return -EBUSY;
4a96b4fc
CL
556}
557
02d37bed
SR
558static int update_phy_reg(struct fw_ohci *ohci, int addr,
559 int clear_bits, int set_bits)
4a96b4fc 560{
02d37bed 561 int ret = read_phy_reg(ohci, addr);
35d999b1
SR
562 if (ret < 0)
563 return ret;
4a96b4fc 564
e7014dad
CL
565 /*
566 * The interrupt status bits are cleared by writing a one bit.
567 * Avoid clearing them unless explicitly requested in set_bits.
568 */
569 if (addr == 5)
570 clear_bits |= PHY_INT_STATUS_BITS;
571
35d999b1 572 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
573}
574
35d999b1 575static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 576{
35d999b1 577 int ret;
925e7a65 578
02d37bed 579 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
35d999b1
SR
580 if (ret < 0)
581 return ret;
925e7a65 582
35d999b1 583 return read_phy_reg(ohci, addr);
ed568912
KH
584}
585
02d37bed
SR
586static int ohci_read_phy_reg(struct fw_card *card, int addr)
587{
588 struct fw_ohci *ohci = fw_ohci(card);
589 int ret;
590
591 mutex_lock(&ohci->phy_reg_mutex);
592 ret = read_phy_reg(ohci, addr);
593 mutex_unlock(&ohci->phy_reg_mutex);
594
595 return ret;
596}
597
598static int ohci_update_phy_reg(struct fw_card *card, int addr,
599 int clear_bits, int set_bits)
600{
601 struct fw_ohci *ohci = fw_ohci(card);
602 int ret;
603
604 mutex_lock(&ohci->phy_reg_mutex);
605 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
606 mutex_unlock(&ohci->phy_reg_mutex);
607
608 return ret;
ed568912
KH
609}
610
7a39d8b8
CL
611static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
612{
613 return page_private(ctx->pages[i]);
614}
615
616static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
ed568912 617{
7a39d8b8 618 struct descriptor *d;
32b46093 619
7a39d8b8
CL
620 d = &ctx->descriptors[index];
621 d->branch_address &= cpu_to_le32(~0xf);
622 d->res_count = cpu_to_le16(PAGE_SIZE);
623 d->transfer_status = 0;
32b46093 624
071595eb 625 wmb(); /* finish init of new descriptors before branch_address update */
7a39d8b8
CL
626 d = &ctx->descriptors[ctx->last_buffer_index];
627 d->branch_address |= cpu_to_le32(1);
628
629 ctx->last_buffer_index = index;
32b46093 630
a77754a7 631 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
837596a6
CL
632}
633
7a39d8b8 634static void ar_context_release(struct ar_context *ctx)
837596a6 635{
7a39d8b8 636 unsigned int i;
837596a6 637
7a39d8b8
CL
638 if (ctx->buffer)
639 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
32b46093 640
7a39d8b8
CL
641 for (i = 0; i < AR_BUFFERS; i++)
642 if (ctx->pages[i]) {
643 dma_unmap_page(ctx->ohci->card.device,
644 ar_buffer_bus(ctx, i),
645 PAGE_SIZE, DMA_FROM_DEVICE);
646 __free_page(ctx->pages[i]);
647 }
ed568912
KH
648}
649
7a39d8b8 650static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
a55709ba 651{
7a39d8b8
CL
652 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
653 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
654 flush_writes(ctx->ohci);
a55709ba 655
7a39d8b8 656 fw_error("AR error: %s; DMA stopped\n", error_msg);
a55709ba 657 }
7a39d8b8
CL
658 /* FIXME: restart? */
659}
660
661static inline unsigned int ar_next_buffer_index(unsigned int index)
662{
663 return (index + 1) % AR_BUFFERS;
664}
665
666static inline unsigned int ar_prev_buffer_index(unsigned int index)
667{
668 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
669}
670
671static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
672{
673 return ar_next_buffer_index(ctx->last_buffer_index);
674}
675
676/*
677 * We search for the buffer that contains the last AR packet DMA data written
678 * by the controller.
679 */
680static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
681 unsigned int *buffer_offset)
682{
683 unsigned int i, next_i, last = ctx->last_buffer_index;
684 __le16 res_count, next_res_count;
685
686 i = ar_first_buffer_index(ctx);
687 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
688
689 /* A buffer that is not yet completely filled must be the last one. */
690 while (i != last && res_count == 0) {
691
692 /* Peek at the next descriptor. */
693 next_i = ar_next_buffer_index(i);
694 rmb(); /* read descriptors in order */
695 next_res_count = ACCESS_ONCE(
696 ctx->descriptors[next_i].res_count);
697 /*
698 * If the next descriptor is still empty, we must stop at this
699 * descriptor.
700 */
701 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
702 /*
703 * The exception is when the DMA data for one packet is
704 * split over three buffers; in this case, the middle
705 * buffer's descriptor might be never updated by the
706 * controller and look still empty, and we have to peek
707 * at the third one.
708 */
709 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
710 next_i = ar_next_buffer_index(next_i);
711 rmb();
712 next_res_count = ACCESS_ONCE(
713 ctx->descriptors[next_i].res_count);
714 if (next_res_count != cpu_to_le16(PAGE_SIZE))
715 goto next_buffer_is_active;
716 }
717
718 break;
719 }
720
721next_buffer_is_active:
722 i = next_i;
723 res_count = next_res_count;
724 }
725
726 rmb(); /* read res_count before the DMA data */
727
728 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
729 if (*buffer_offset > PAGE_SIZE) {
730 *buffer_offset = 0;
731 ar_context_abort(ctx, "corrupted descriptor");
732 }
733
734 return i;
735}
736
737static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
738 unsigned int end_buffer_index,
739 unsigned int end_buffer_offset)
740{
741 unsigned int i;
742
743 i = ar_first_buffer_index(ctx);
744 while (i != end_buffer_index) {
745 dma_sync_single_for_cpu(ctx->ohci->card.device,
746 ar_buffer_bus(ctx, i),
747 PAGE_SIZE, DMA_FROM_DEVICE);
748 i = ar_next_buffer_index(i);
749 }
750 if (end_buffer_offset > 0)
751 dma_sync_single_for_cpu(ctx->ohci->card.device,
752 ar_buffer_bus(ctx, i),
753 end_buffer_offset, DMA_FROM_DEVICE);
a55709ba
JF
754}
755
11bf20ad
SR
756#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
757#define cond_le32_to_cpu(v) \
4a635593 758 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
759#else
760#define cond_le32_to_cpu(v) le32_to_cpu(v)
761#endif
762
32b46093 763static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 764{
ed568912 765 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
766 struct fw_packet p;
767 u32 status, length, tcode;
43286568 768 int evt;
2639a6fb 769
11bf20ad
SR
770 p.header[0] = cond_le32_to_cpu(buffer[0]);
771 p.header[1] = cond_le32_to_cpu(buffer[1]);
772 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
773
774 tcode = (p.header[0] >> 4) & 0x0f;
775 switch (tcode) {
776 case TCODE_WRITE_QUADLET_REQUEST:
777 case TCODE_READ_QUADLET_RESPONSE:
32b46093 778 p.header[3] = (__force __u32) buffer[3];
2639a6fb 779 p.header_length = 16;
32b46093 780 p.payload_length = 0;
2639a6fb
KH
781 break;
782
2639a6fb 783 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 784 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
785 p.header_length = 16;
786 p.payload_length = 0;
787 break;
788
789 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
790 case TCODE_READ_BLOCK_RESPONSE:
791 case TCODE_LOCK_REQUEST:
792 case TCODE_LOCK_RESPONSE:
11bf20ad 793 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 794 p.header_length = 16;
32b46093 795 p.payload_length = p.header[3] >> 16;
7a39d8b8
CL
796 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
797 ar_context_abort(ctx, "invalid packet length");
798 return NULL;
799 }
2639a6fb
KH
800 break;
801
802 case TCODE_WRITE_RESPONSE:
803 case TCODE_READ_QUADLET_REQUEST:
32b46093 804 case OHCI_TCODE_PHY_PACKET:
2639a6fb 805 p.header_length = 12;
32b46093 806 p.payload_length = 0;
2639a6fb 807 break;
ccff9629
SR
808
809 default:
7a39d8b8
CL
810 ar_context_abort(ctx, "invalid tcode");
811 return NULL;
2639a6fb 812 }
ed568912 813
32b46093
KH
814 p.payload = (void *) buffer + p.header_length;
815
816 /* FIXME: What to do about evt_* errors? */
817 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 818 status = cond_le32_to_cpu(buffer[length]);
43286568 819 evt = (status >> 16) & 0x1f;
32b46093 820
43286568 821 p.ack = evt - 16;
32b46093
KH
822 p.speed = (status >> 21) & 0x7;
823 p.timestamp = status & 0xffff;
824 p.generation = ohci->request_generation;
ed568912 825
43286568 826 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 827
c781c06d 828 /*
a4dc090b
SR
829 * Several controllers, notably from NEC and VIA, forget to
830 * write ack_complete status at PHY packet reception.
831 */
832 if (evt == OHCI1394_evt_no_status &&
833 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
834 p.ack = ACK_COMPLETE;
835
836 /*
837 * The OHCI bus reset handler synthesizes a PHY packet with
ed568912
KH
838 * the new generation number when a bus reset happens (see
839 * section 8.4.2.3). This helps us determine when a request
840 * was received and make sure we send the response in the same
841 * generation. We only need this for requests; for responses
842 * we use the unique tlabel for finding the matching
c781c06d 843 * request.
d34316a4
SR
844 *
845 * Alas some chips sometimes emit bus reset packets with a
846 * wrong generation. We set the correct generation for these
847 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 848 */
d34316a4 849 if (evt == OHCI1394_evt_bus_reset) {
4a635593 850 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
851 ohci->request_generation = (p.header[2] >> 16) & 0xff;
852 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 853 fw_core_handle_request(&ohci->card, &p);
d34316a4 854 } else {
2639a6fb 855 fw_core_handle_response(&ohci->card, &p);
d34316a4 856 }
ed568912 857
32b46093
KH
858 return buffer + length + 1;
859}
ed568912 860
7a39d8b8
CL
861static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
862{
863 void *next;
864
865 while (p < end) {
866 next = handle_ar_packet(ctx, p);
867 if (!next)
868 return p;
869 p = next;
870 }
871
872 return p;
873}
874
875static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
876{
877 unsigned int i;
878
879 i = ar_first_buffer_index(ctx);
880 while (i != end_buffer) {
881 dma_sync_single_for_device(ctx->ohci->card.device,
882 ar_buffer_bus(ctx, i),
883 PAGE_SIZE, DMA_FROM_DEVICE);
884 ar_context_link_page(ctx, i);
885 i = ar_next_buffer_index(i);
886 }
887}
888
32b46093
KH
889static void ar_context_tasklet(unsigned long data)
890{
891 struct ar_context *ctx = (struct ar_context *)data;
7a39d8b8
CL
892 unsigned int end_buffer_index, end_buffer_offset;
893 void *p, *end;
32b46093 894
7a39d8b8
CL
895 p = ctx->pointer;
896 if (!p)
897 return;
32b46093 898
7a39d8b8
CL
899 end_buffer_index = ar_search_last_active_buffer(ctx,
900 &end_buffer_offset);
901 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
902 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
32b46093 903
7a39d8b8 904 if (end_buffer_index < ar_first_buffer_index(ctx)) {
c781c06d 905 /*
7a39d8b8
CL
906 * The filled part of the overall buffer wraps around; handle
907 * all packets up to the buffer end here. If the last packet
908 * wraps around, its tail will be visible after the buffer end
909 * because the buffer start pages are mapped there again.
c781c06d 910 */
7a39d8b8
CL
911 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
912 p = handle_ar_packets(ctx, p, buffer_end);
913 if (p < buffer_end)
914 goto error;
915 /* adjust p to point back into the actual buffer */
916 p -= AR_BUFFERS * PAGE_SIZE;
917 }
32b46093 918
7a39d8b8
CL
919 p = handle_ar_packets(ctx, p, end);
920 if (p != end) {
921 if (p > end)
922 ar_context_abort(ctx, "inconsistent descriptor");
923 goto error;
924 }
32b46093 925
7a39d8b8
CL
926 ctx->pointer = p;
927 ar_recycle_buffers(ctx, end_buffer_index);
32b46093 928
7a39d8b8 929 return;
a1f805e5 930
7a39d8b8
CL
931error:
932 ctx->pointer = NULL;
ed568912
KH
933}
934
ec766a79
CL
935static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
936 unsigned int descriptors_offset, u32 regs)
ed568912 937{
7a39d8b8
CL
938 unsigned int i;
939 dma_addr_t dma_addr;
940 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
941 struct descriptor *d;
ed568912 942
72e318e0
KH
943 ctx->regs = regs;
944 ctx->ohci = ohci;
ed568912
KH
945 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
946
7a39d8b8
CL
947 for (i = 0; i < AR_BUFFERS; i++) {
948 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
949 if (!ctx->pages[i])
950 goto out_of_memory;
951 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
952 0, PAGE_SIZE, DMA_FROM_DEVICE);
953 if (dma_mapping_error(ohci->card.device, dma_addr)) {
954 __free_page(ctx->pages[i]);
955 ctx->pages[i] = NULL;
956 goto out_of_memory;
957 }
958 set_page_private(ctx->pages[i], dma_addr);
959 }
960
961 for (i = 0; i < AR_BUFFERS; i++)
962 pages[i] = ctx->pages[i];
963 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
964 pages[AR_BUFFERS + i] = ctx->pages[i];
965 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
14271304 966 -1, PAGE_KERNEL);
7a39d8b8
CL
967 if (!ctx->buffer)
968 goto out_of_memory;
969
ec766a79
CL
970 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
971 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
7a39d8b8
CL
972
973 for (i = 0; i < AR_BUFFERS; i++) {
974 d = &ctx->descriptors[i];
975 d->req_count = cpu_to_le16(PAGE_SIZE);
976 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
977 DESCRIPTOR_STATUS |
978 DESCRIPTOR_BRANCH_ALWAYS);
979 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
980 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
981 ar_next_buffer_index(i) * sizeof(struct descriptor));
982 }
32b46093 983
2aef469a 984 return 0;
7a39d8b8
CL
985
986out_of_memory:
987 ar_context_release(ctx);
988
989 return -ENOMEM;
2aef469a
KH
990}
991
992static void ar_context_run(struct ar_context *ctx)
993{
7a39d8b8
CL
994 unsigned int i;
995
996 for (i = 0; i < AR_BUFFERS; i++)
997 ar_context_link_page(ctx, i);
2aef469a 998
7a39d8b8 999 ctx->pointer = ctx->buffer;
2aef469a 1000
7a39d8b8 1001 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
a77754a7 1002 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
ed568912 1003}
373b2edd 1004
53dca511 1005static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6 1006{
0ff8fbc6 1007 __le16 branch;
a186b4a6 1008
0ff8fbc6 1009 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
a186b4a6
JW
1010
1011 /* figure out which descriptor the branch address goes in */
0ff8fbc6 1012 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
a186b4a6
JW
1013 return d;
1014 else
1015 return d + z - 1;
1016}
1017
30200739
KH
1018static void context_tasklet(unsigned long data)
1019{
1020 struct context *ctx = (struct context *) data;
30200739
KH
1021 struct descriptor *d, *last;
1022 u32 address;
1023 int z;
fe5ca634 1024 struct descriptor_buffer *desc;
30200739 1025
fe5ca634
DM
1026 desc = list_entry(ctx->buffer_list.next,
1027 struct descriptor_buffer, list);
1028 last = ctx->last;
30200739 1029 while (last->branch_address != 0) {
fe5ca634 1030 struct descriptor_buffer *old_desc = desc;
30200739
KH
1031 address = le32_to_cpu(last->branch_address);
1032 z = address & 0xf;
fe5ca634
DM
1033 address &= ~0xf;
1034
1035 /* If the branch address points to a buffer outside of the
1036 * current buffer, advance to the next buffer. */
1037 if (address < desc->buffer_bus ||
1038 address >= desc->buffer_bus + desc->used)
1039 desc = list_entry(desc->list.next,
1040 struct descriptor_buffer, list);
1041 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 1042 last = find_branch_descriptor(d, z);
30200739
KH
1043
1044 if (!ctx->callback(ctx, d, last))
1045 break;
1046
fe5ca634
DM
1047 if (old_desc != desc) {
1048 /* If we've advanced to the next buffer, move the
1049 * previous buffer to the free list. */
1050 unsigned long flags;
1051 old_desc->used = 0;
1052 spin_lock_irqsave(&ctx->ohci->lock, flags);
1053 list_move_tail(&old_desc->list, &ctx->buffer_list);
1054 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1055 }
1056 ctx->last = last;
30200739
KH
1057 }
1058}
1059
fe5ca634
DM
1060/*
1061 * Allocate a new buffer and add it to the list of free buffers for this
1062 * context. Must be called with ohci->lock held.
1063 */
53dca511 1064static int context_add_buffer(struct context *ctx)
fe5ca634
DM
1065{
1066 struct descriptor_buffer *desc;
f5101d58 1067 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
1068 int offset;
1069
1070 /*
1071 * 16MB of descriptors should be far more than enough for any DMA
1072 * program. This will catch run-away userspace or DoS attacks.
1073 */
1074 if (ctx->total_allocation >= 16*1024*1024)
1075 return -ENOMEM;
1076
1077 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1078 &bus_addr, GFP_ATOMIC);
1079 if (!desc)
1080 return -ENOMEM;
1081
1082 offset = (void *)&desc->buffer - (void *)desc;
1083 desc->buffer_size = PAGE_SIZE - offset;
1084 desc->buffer_bus = bus_addr + offset;
1085 desc->used = 0;
1086
1087 list_add_tail(&desc->list, &ctx->buffer_list);
1088 ctx->total_allocation += PAGE_SIZE;
1089
1090 return 0;
1091}
1092
53dca511
SR
1093static int context_init(struct context *ctx, struct fw_ohci *ohci,
1094 u32 regs, descriptor_callback_t callback)
30200739
KH
1095{
1096 ctx->ohci = ohci;
1097 ctx->regs = regs;
fe5ca634
DM
1098 ctx->total_allocation = 0;
1099
1100 INIT_LIST_HEAD(&ctx->buffer_list);
1101 if (context_add_buffer(ctx) < 0)
30200739
KH
1102 return -ENOMEM;
1103
fe5ca634
DM
1104 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1105 struct descriptor_buffer, list);
1106
30200739
KH
1107 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1108 ctx->callback = callback;
1109
c781c06d
KH
1110 /*
1111 * We put a dummy descriptor in the buffer that has a NULL
30200739 1112 * branch address and looks like it's been sent. That way we
fe5ca634 1113 * have a descriptor to append DMA programs to.
c781c06d 1114 */
fe5ca634
DM
1115 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1116 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1117 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1118 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1119 ctx->last = ctx->buffer_tail->buffer;
1120 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
1121
1122 return 0;
1123}
1124
53dca511 1125static void context_release(struct context *ctx)
30200739
KH
1126{
1127 struct fw_card *card = &ctx->ohci->card;
fe5ca634 1128 struct descriptor_buffer *desc, *tmp;
30200739 1129
fe5ca634
DM
1130 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1131 dma_free_coherent(card->device, PAGE_SIZE, desc,
1132 desc->buffer_bus -
1133 ((void *)&desc->buffer - (void *)desc));
30200739
KH
1134}
1135
fe5ca634 1136/* Must be called with ohci->lock held */
53dca511
SR
1137static struct descriptor *context_get_descriptors(struct context *ctx,
1138 int z, dma_addr_t *d_bus)
30200739 1139{
fe5ca634
DM
1140 struct descriptor *d = NULL;
1141 struct descriptor_buffer *desc = ctx->buffer_tail;
1142
1143 if (z * sizeof(*d) > desc->buffer_size)
1144 return NULL;
1145
1146 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1147 /* No room for the descriptor in this buffer, so advance to the
1148 * next one. */
30200739 1149
fe5ca634
DM
1150 if (desc->list.next == &ctx->buffer_list) {
1151 /* If there is no free buffer next in the list,
1152 * allocate one. */
1153 if (context_add_buffer(ctx) < 0)
1154 return NULL;
1155 }
1156 desc = list_entry(desc->list.next,
1157 struct descriptor_buffer, list);
1158 ctx->buffer_tail = desc;
1159 }
30200739 1160
fe5ca634 1161 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 1162 memset(d, 0, z * sizeof(*d));
fe5ca634 1163 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
1164
1165 return d;
1166}
1167
295e3feb 1168static void context_run(struct context *ctx, u32 extra)
30200739
KH
1169{
1170 struct fw_ohci *ohci = ctx->ohci;
1171
a77754a7 1172 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 1173 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
1174 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1175 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
386a4153 1176 ctx->running = true;
30200739
KH
1177 flush_writes(ohci);
1178}
1179
1180static void context_append(struct context *ctx,
1181 struct descriptor *d, int z, int extra)
1182{
1183 dma_addr_t d_bus;
fe5ca634 1184 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 1185
fe5ca634 1186 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 1187
fe5ca634 1188 desc->used += (z + extra) * sizeof(*d);
071595eb
SR
1189
1190 wmb(); /* finish init of new descriptors before branch_address update */
fe5ca634
DM
1191 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1192 ctx->prev = find_branch_descriptor(d, z);
30200739
KH
1193}
1194
1195static void context_stop(struct context *ctx)
1196{
1197 u32 reg;
b8295668 1198 int i;
30200739 1199
a77754a7 1200 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
386a4153 1201 ctx->running = false;
30200739 1202
9ef28ccd 1203 for (i = 0; i < 1000; i++) {
a77754a7 1204 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 1205 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 1206 return;
b8295668 1207
9ef28ccd
SR
1208 if (i)
1209 udelay(10);
b8295668 1210 }
b0068549 1211 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 1212}
ed568912 1213
f319b6a0 1214struct driver_data {
da28947e 1215 u8 inline_data[8];
f319b6a0
KH
1216 struct fw_packet *packet;
1217};
ed568912 1218
c781c06d
KH
1219/*
1220 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 1221 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
1222 * generation handling and locking around packet queue manipulation.
1223 */
53dca511
SR
1224static int at_context_queue_packet(struct context *ctx,
1225 struct fw_packet *packet)
ed568912 1226{
ed568912 1227 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 1228 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
1229 struct driver_data *driver_data;
1230 struct descriptor *d, *last;
1231 __le32 *header;
ed568912
KH
1232 int z, tcode;
1233
f319b6a0
KH
1234 d = context_get_descriptors(ctx, 4, &d_bus);
1235 if (d == NULL) {
1236 packet->ack = RCODE_SEND_ERROR;
1237 return -1;
ed568912
KH
1238 }
1239
a77754a7 1240 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1241 d[0].res_count = cpu_to_le16(packet->timestamp);
1242
c781c06d
KH
1243 /*
1244 * The DMA format for asyncronous link packets is different
ed568912 1245 * from the IEEE1394 layout, so shift the fields around
5b06db16 1246 * accordingly.
c781c06d 1247 */
f319b6a0 1248
5b06db16 1249 tcode = (packet->header[0] >> 4) & 0x0f;
f319b6a0 1250 header = (__le32 *) &d[1];
5b06db16
CL
1251 switch (tcode) {
1252 case TCODE_WRITE_QUADLET_REQUEST:
1253 case TCODE_WRITE_BLOCK_REQUEST:
1254 case TCODE_WRITE_RESPONSE:
1255 case TCODE_READ_QUADLET_REQUEST:
1256 case TCODE_READ_BLOCK_REQUEST:
1257 case TCODE_READ_QUADLET_RESPONSE:
1258 case TCODE_READ_BLOCK_RESPONSE:
1259 case TCODE_LOCK_REQUEST:
1260 case TCODE_LOCK_RESPONSE:
f319b6a0
KH
1261 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1262 (packet->speed << 16));
1263 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1264 (packet->header[0] & 0xffff0000));
1265 header[2] = cpu_to_le32(packet->header[2]);
ed568912 1266
ed568912 1267 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1268 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1269 else
f319b6a0
KH
1270 header[3] = (__force __le32) packet->header[3];
1271
1272 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1273 break;
1274
5b06db16 1275 case TCODE_LINK_INTERNAL:
f319b6a0
KH
1276 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1277 (packet->speed << 16));
5b06db16
CL
1278 header[1] = cpu_to_le32(packet->header[1]);
1279 header[2] = cpu_to_le32(packet->header[2]);
f319b6a0 1280 d[0].req_count = cpu_to_le16(12);
cc550216 1281
5b06db16 1282 if (is_ping_packet(&packet->header[1]))
cc550216 1283 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
f8c2287c
JF
1284 break;
1285
5b06db16 1286 case TCODE_STREAM_DATA:
f8c2287c
JF
1287 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1288 (packet->speed << 16));
1289 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1290 d[0].req_count = cpu_to_le16(8);
1291 break;
1292
1293 default:
1294 /* BUG(); */
1295 packet->ack = RCODE_SEND_ERROR;
1296 return -1;
ed568912
KH
1297 }
1298
da28947e 1299 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
f319b6a0
KH
1300 driver_data = (struct driver_data *) &d[3];
1301 driver_data->packet = packet;
20d11673 1302 packet->driver_data = driver_data;
a186b4a6 1303
f319b6a0 1304 if (packet->payload_length > 0) {
da28947e
CL
1305 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1306 payload_bus = dma_map_single(ohci->card.device,
1307 packet->payload,
1308 packet->payload_length,
1309 DMA_TO_DEVICE);
1310 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1311 packet->ack = RCODE_SEND_ERROR;
1312 return -1;
1313 }
1314 packet->payload_bus = payload_bus;
1315 packet->payload_mapped = true;
1316 } else {
1317 memcpy(driver_data->inline_data, packet->payload,
1318 packet->payload_length);
1319 payload_bus = d_bus + 3 * sizeof(*d);
f319b6a0
KH
1320 }
1321
1322 d[2].req_count = cpu_to_le16(packet->payload_length);
1323 d[2].data_address = cpu_to_le32(payload_bus);
1324 last = &d[2];
1325 z = 3;
ed568912 1326 } else {
f319b6a0
KH
1327 last = &d[0];
1328 z = 2;
ed568912 1329 }
ed568912 1330
a77754a7
KH
1331 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1332 DESCRIPTOR_IRQ_ALWAYS |
1333 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1334
b6258fc1
SR
1335 /* FIXME: Document how the locking works. */
1336 if (ohci->generation != packet->generation) {
19593ffd 1337 if (packet->payload_mapped)
ab88ca48
SR
1338 dma_unmap_single(ohci->card.device, payload_bus,
1339 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1340 packet->ack = RCODE_GENERATION;
1341 return -1;
1342 }
1343
1344 context_append(ctx, d, z, 4 - z);
ed568912 1345
dd6254e5 1346 if (ctx->running)
13882a82 1347 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
dd6254e5 1348 else
f319b6a0
KH
1349 context_run(ctx, 0);
1350
1351 return 0;
ed568912
KH
1352}
1353
82b662dc
CL
1354static void at_context_flush(struct context *ctx)
1355{
1356 tasklet_disable(&ctx->tasklet);
1357
1358 ctx->flushing = true;
1359 context_tasklet((unsigned long)ctx);
1360 ctx->flushing = false;
1361
1362 tasklet_enable(&ctx->tasklet);
1363}
1364
f319b6a0
KH
1365static int handle_at_packet(struct context *context,
1366 struct descriptor *d,
1367 struct descriptor *last)
ed568912 1368{
f319b6a0 1369 struct driver_data *driver_data;
ed568912 1370 struct fw_packet *packet;
f319b6a0 1371 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1372 int evt;
1373
82b662dc 1374 if (last->transfer_status == 0 && !context->flushing)
f319b6a0
KH
1375 /* This descriptor isn't done yet, stop iteration. */
1376 return 0;
ed568912 1377
f319b6a0
KH
1378 driver_data = (struct driver_data *) &d[3];
1379 packet = driver_data->packet;
1380 if (packet == NULL)
1381 /* This packet was cancelled, just continue. */
1382 return 1;
730c32f5 1383
19593ffd 1384 if (packet->payload_mapped)
1d1dc5e8 1385 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1386 packet->payload_length, DMA_TO_DEVICE);
ed568912 1387
f319b6a0
KH
1388 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1389 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1390
ad3c0fe8
SR
1391 log_ar_at_event('T', packet->speed, packet->header, evt);
1392
f319b6a0
KH
1393 switch (evt) {
1394 case OHCI1394_evt_timeout:
1395 /* Async response transmit timed out. */
1396 packet->ack = RCODE_CANCELLED;
1397 break;
ed568912 1398
f319b6a0 1399 case OHCI1394_evt_flushed:
c781c06d
KH
1400 /*
1401 * The packet was flushed should give same error as
1402 * when we try to use a stale generation count.
1403 */
f319b6a0
KH
1404 packet->ack = RCODE_GENERATION;
1405 break;
ed568912 1406
f319b6a0 1407 case OHCI1394_evt_missing_ack:
82b662dc
CL
1408 if (context->flushing)
1409 packet->ack = RCODE_GENERATION;
1410 else {
1411 /*
1412 * Using a valid (current) generation count, but the
1413 * node is not on the bus or not sending acks.
1414 */
1415 packet->ack = RCODE_NO_ACK;
1416 }
f319b6a0 1417 break;
ed568912 1418
f319b6a0
KH
1419 case ACK_COMPLETE + 0x10:
1420 case ACK_PENDING + 0x10:
1421 case ACK_BUSY_X + 0x10:
1422 case ACK_BUSY_A + 0x10:
1423 case ACK_BUSY_B + 0x10:
1424 case ACK_DATA_ERROR + 0x10:
1425 case ACK_TYPE_ERROR + 0x10:
1426 packet->ack = evt - 0x10;
1427 break;
ed568912 1428
82b662dc
CL
1429 case OHCI1394_evt_no_status:
1430 if (context->flushing) {
1431 packet->ack = RCODE_GENERATION;
1432 break;
1433 }
1434 /* fall through */
1435
f319b6a0
KH
1436 default:
1437 packet->ack = RCODE_SEND_ERROR;
1438 break;
1439 }
ed568912 1440
f319b6a0 1441 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1442
f319b6a0 1443 return 1;
ed568912
KH
1444}
1445
a77754a7
KH
1446#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1447#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1448#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1449#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1450#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1451
53dca511
SR
1452static void handle_local_rom(struct fw_ohci *ohci,
1453 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1454{
1455 struct fw_packet response;
1456 int tcode, length, i;
1457
a77754a7 1458 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1459 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1460 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1461 else
1462 length = 4;
1463
1464 i = csr - CSR_CONFIG_ROM;
1465 if (i + length > CONFIG_ROM_SIZE) {
1466 fw_fill_response(&response, packet->header,
1467 RCODE_ADDRESS_ERROR, NULL, 0);
1468 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1469 fw_fill_response(&response, packet->header,
1470 RCODE_TYPE_ERROR, NULL, 0);
1471 } else {
1472 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1473 (void *) ohci->config_rom + i, length);
1474 }
1475
1476 fw_core_handle_response(&ohci->card, &response);
1477}
1478
53dca511
SR
1479static void handle_local_lock(struct fw_ohci *ohci,
1480 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1481{
1482 struct fw_packet response;
e1393667 1483 int tcode, length, ext_tcode, sel, try;
93c4cceb
KH
1484 __be32 *payload, lock_old;
1485 u32 lock_arg, lock_data;
1486
a77754a7
KH
1487 tcode = HEADER_GET_TCODE(packet->header[0]);
1488 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1489 payload = packet->payload;
a77754a7 1490 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1491
1492 if (tcode == TCODE_LOCK_REQUEST &&
1493 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1494 lock_arg = be32_to_cpu(payload[0]);
1495 lock_data = be32_to_cpu(payload[1]);
1496 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1497 lock_arg = 0;
1498 lock_data = 0;
1499 } else {
1500 fw_fill_response(&response, packet->header,
1501 RCODE_TYPE_ERROR, NULL, 0);
1502 goto out;
1503 }
1504
1505 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1506 reg_write(ohci, OHCI1394_CSRData, lock_data);
1507 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1508 reg_write(ohci, OHCI1394_CSRControl, sel);
1509
e1393667
CL
1510 for (try = 0; try < 20; try++)
1511 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1512 lock_old = cpu_to_be32(reg_read(ohci,
1513 OHCI1394_CSRData));
1514 fw_fill_response(&response, packet->header,
1515 RCODE_COMPLETE,
1516 &lock_old, sizeof(lock_old));
1517 goto out;
1518 }
1519
1520 fw_error("swap not done (CSR lock timeout)\n");
1521 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
93c4cceb 1522
93c4cceb
KH
1523 out:
1524 fw_core_handle_response(&ohci->card, &response);
1525}
1526
53dca511 1527static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb 1528{
2608203d 1529 u64 offset, csr;
93c4cceb 1530
473d28c7
KH
1531 if (ctx == &ctx->ohci->at_request_ctx) {
1532 packet->ack = ACK_PENDING;
1533 packet->callback(packet, &ctx->ohci->card, packet->ack);
1534 }
93c4cceb
KH
1535
1536 offset =
1537 ((unsigned long long)
a77754a7 1538 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1539 packet->header[2];
1540 csr = offset - CSR_REGISTER_BASE;
1541
1542 /* Handle config rom reads. */
1543 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1544 handle_local_rom(ctx->ohci, packet, csr);
1545 else switch (csr) {
1546 case CSR_BUS_MANAGER_ID:
1547 case CSR_BANDWIDTH_AVAILABLE:
1548 case CSR_CHANNELS_AVAILABLE_HI:
1549 case CSR_CHANNELS_AVAILABLE_LO:
1550 handle_local_lock(ctx->ohci, packet, csr);
1551 break;
1552 default:
1553 if (ctx == &ctx->ohci->at_request_ctx)
1554 fw_core_handle_request(&ctx->ohci->card, packet);
1555 else
1556 fw_core_handle_response(&ctx->ohci->card, packet);
1557 break;
1558 }
473d28c7
KH
1559
1560 if (ctx == &ctx->ohci->at_response_ctx) {
1561 packet->ack = ACK_COMPLETE;
1562 packet->callback(packet, &ctx->ohci->card, packet->ack);
1563 }
93c4cceb 1564}
e636fe25 1565
53dca511 1566static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1567{
ed568912 1568 unsigned long flags;
2dbd7d7e 1569 int ret;
ed568912
KH
1570
1571 spin_lock_irqsave(&ctx->ohci->lock, flags);
1572
a77754a7 1573 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1574 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1575 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1576 handle_local_request(ctx, packet);
1577 return;
e636fe25 1578 }
ed568912 1579
2dbd7d7e 1580 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1581 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1582
2dbd7d7e 1583 if (ret < 0)
f319b6a0 1584 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1585
ed568912
KH
1586}
1587
f117a3e3
CL
1588static void detect_dead_context(struct fw_ohci *ohci,
1589 const char *name, unsigned int regs)
1590{
1591 u32 ctl;
1592
1593 ctl = reg_read(ohci, CONTROL_SET(regs));
1594 if (ctl & CONTEXT_DEAD) {
1595#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
1596 fw_error("DMA context %s has stopped, error code: %s\n",
1597 name, evts[ctl & 0x1f]);
1598#else
1599 fw_error("DMA context %s has stopped, error code: %#x\n",
1600 name, ctl & 0x1f);
1601#endif
1602 }
1603}
1604
1605static void handle_dead_contexts(struct fw_ohci *ohci)
1606{
1607 unsigned int i;
1608 char name[8];
1609
1610 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1611 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1612 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1613 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1614 for (i = 0; i < 32; ++i) {
1615 if (!(ohci->it_context_support & (1 << i)))
1616 continue;
1617 sprintf(name, "IT%u", i);
1618 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1619 }
1620 for (i = 0; i < 32; ++i) {
1621 if (!(ohci->ir_context_support & (1 << i)))
1622 continue;
1623 sprintf(name, "IR%u", i);
1624 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1625 }
1626 /* TODO: maybe try to flush and restart the dead contexts */
1627}
1628
a48777e0
CL
1629static u32 cycle_timer_ticks(u32 cycle_timer)
1630{
1631 u32 ticks;
1632
1633 ticks = cycle_timer & 0xfff;
1634 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1635 ticks += (3072 * 8000) * (cycle_timer >> 25);
1636
1637 return ticks;
1638}
1639
1640/*
1641 * Some controllers exhibit one or more of the following bugs when updating the
1642 * iso cycle timer register:
1643 * - When the lowest six bits are wrapping around to zero, a read that happens
1644 * at the same time will return garbage in the lowest ten bits.
1645 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1646 * not incremented for about 60 ns.
1647 * - Occasionally, the entire register reads zero.
1648 *
1649 * To catch these, we read the register three times and ensure that the
1650 * difference between each two consecutive reads is approximately the same, i.e.
1651 * less than twice the other. Furthermore, any negative difference indicates an
1652 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1653 * execute, so we have enough precision to compute the ratio of the differences.)
1654 */
1655static u32 get_cycle_time(struct fw_ohci *ohci)
1656{
1657 u32 c0, c1, c2;
1658 u32 t0, t1, t2;
1659 s32 diff01, diff12;
1660 int i;
1661
1662 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1663
1664 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1665 i = 0;
1666 c1 = c2;
1667 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1668 do {
1669 c0 = c1;
1670 c1 = c2;
1671 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1672 t0 = cycle_timer_ticks(c0);
1673 t1 = cycle_timer_ticks(c1);
1674 t2 = cycle_timer_ticks(c2);
1675 diff01 = t1 - t0;
1676 diff12 = t2 - t1;
1677 } while ((diff01 <= 0 || diff12 <= 0 ||
1678 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1679 && i++ < 20);
1680 }
1681
1682 return c2;
1683}
1684
1685/*
1686 * This function has to be called at least every 64 seconds. The bus_time
1687 * field stores not only the upper 25 bits of the BUS_TIME register but also
1688 * the most significant bit of the cycle timer in bit 6 so that we can detect
1689 * changes in this bit.
1690 */
1691static u32 update_bus_time(struct fw_ohci *ohci)
1692{
1693 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1694
1695 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1696 ohci->bus_time += 0x40;
1697
1698 return ohci->bus_time | cycle_time_seconds;
1699}
1700
ed568912
KH
1701static void bus_reset_tasklet(unsigned long data)
1702{
1703 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1704 int self_id_count, i, j, reg;
ed568912
KH
1705 int generation, new_generation;
1706 unsigned long flags;
4eaff7d6
SR
1707 void *free_rom = NULL;
1708 dma_addr_t free_rom_bus = 0;
4ffb7a6a 1709 bool is_new_root;
ed568912
KH
1710
1711 reg = reg_read(ohci, OHCI1394_NodeID);
1712 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1713 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1714 return;
1715 }
02ff8f8e
SR
1716 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1717 fw_notify("malconfigured bus\n");
1718 return;
1719 }
1720 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1721 OHCI1394_NodeID_nodeNumber);
ed568912 1722
4ffb7a6a
CL
1723 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1724 if (!(ohci->is_root && is_new_root))
1725 reg_write(ohci, OHCI1394_LinkControlSet,
1726 OHCI1394_LinkControl_cycleMaster);
1727 ohci->is_root = is_new_root;
1728
c8a9a498
SR
1729 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1730 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1731 fw_notify("inconsistent self IDs\n");
1732 return;
1733 }
c781c06d
KH
1734 /*
1735 * The count in the SelfIDCount register is the number of
ed568912
KH
1736 * bytes in the self ID receive buffer. Since we also receive
1737 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1738 * bit extra to get the actual number of self IDs.
1739 */
928ec5f1
SR
1740 self_id_count = (reg >> 3) & 0xff;
1741 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1742 fw_notify("inconsistent self IDs\n");
1743 return;
1744 }
11bf20ad 1745 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1746 rmb();
ed568912
KH
1747
1748 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1749 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1750 fw_notify("inconsistent self IDs\n");
1751 return;
1752 }
11bf20ad
SR
1753 ohci->self_id_buffer[j] =
1754 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1755 }
ee71c2f9 1756 rmb();
ed568912 1757
c781c06d
KH
1758 /*
1759 * Check the consistency of the self IDs we just read. The
ed568912
KH
1760 * problem we face is that a new bus reset can start while we
1761 * read out the self IDs from the DMA buffer. If this happens,
1762 * the DMA buffer will be overwritten with new self IDs and we
1763 * will read out inconsistent data. The OHCI specification
1764 * (section 11.2) recommends a technique similar to
1765 * linux/seqlock.h, where we remember the generation of the
1766 * self IDs in the buffer before reading them out and compare
1767 * it to the current generation after reading them out. If
1768 * the two generations match we know we have a consistent set
c781c06d
KH
1769 * of self IDs.
1770 */
ed568912
KH
1771
1772 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1773 if (new_generation != generation) {
1774 fw_notify("recursive bus reset detected, "
1775 "discarding self ids\n");
1776 return;
1777 }
1778
1779 /* FIXME: Document how the locking works. */
1780 spin_lock_irqsave(&ohci->lock, flags);
1781
82b662dc 1782 ohci->generation = -1; /* prevent AT packet queueing */
f319b6a0
KH
1783 context_stop(&ohci->at_request_ctx);
1784 context_stop(&ohci->at_response_ctx);
82b662dc
CL
1785
1786 spin_unlock_irqrestore(&ohci->lock, flags);
1787
78dec56d
SR
1788 /*
1789 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1790 * packets in the AT queues and software needs to drain them.
1791 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1792 */
82b662dc
CL
1793 at_context_flush(&ohci->at_request_ctx);
1794 at_context_flush(&ohci->at_response_ctx);
1795
1796 spin_lock_irqsave(&ohci->lock, flags);
1797
1798 ohci->generation = generation;
ed568912
KH
1799 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1800
4a635593 1801 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1802 ohci->request_generation = generation;
1803
c781c06d
KH
1804 /*
1805 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1806 * have to do it under the spinlock also. If a new config rom
1807 * was set up before this reset, the old one is now no longer
1808 * in use and we can free it. Update the config rom pointers
1809 * to point to the current config rom and clear the
88393161 1810 * next_config_rom pointer so a new update can take place.
c781c06d 1811 */
ed568912
KH
1812
1813 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1814 if (ohci->next_config_rom != ohci->config_rom) {
1815 free_rom = ohci->config_rom;
1816 free_rom_bus = ohci->config_rom_bus;
1817 }
ed568912
KH
1818 ohci->config_rom = ohci->next_config_rom;
1819 ohci->config_rom_bus = ohci->next_config_rom_bus;
1820 ohci->next_config_rom = NULL;
1821
c781c06d
KH
1822 /*
1823 * Restore config_rom image and manually update
ed568912
KH
1824 * config_rom registers. Writing the header quadlet
1825 * will indicate that the config rom is ready, so we
c781c06d
KH
1826 * do that last.
1827 */
ed568912
KH
1828 reg_write(ohci, OHCI1394_BusOptions,
1829 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1830 ohci->config_rom[0] = ohci->next_header;
1831 reg_write(ohci, OHCI1394_ConfigROMhdr,
1832 be32_to_cpu(ohci->next_header));
ed568912
KH
1833 }
1834
080de8c2
SR
1835#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1836 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1837 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1838#endif
1839
ed568912
KH
1840 spin_unlock_irqrestore(&ohci->lock, flags);
1841
4eaff7d6
SR
1842 if (free_rom)
1843 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1844 free_rom, free_rom_bus);
1845
08ddb2f4
SR
1846 log_selfids(ohci->node_id, generation,
1847 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1848
e636fe25 1849 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
c8a94ded
SR
1850 self_id_count, ohci->self_id_buffer,
1851 ohci->csr_state_setclear_abdicate);
1852 ohci->csr_state_setclear_abdicate = false;
ed568912
KH
1853}
1854
1855static irqreturn_t irq_handler(int irq, void *data)
1856{
1857 struct fw_ohci *ohci = data;
168cf9af 1858 u32 event, iso_event;
ed568912
KH
1859 int i;
1860
1861 event = reg_read(ohci, OHCI1394_IntEventClear);
1862
a515958d 1863 if (!event || !~event)
ed568912
KH
1864 return IRQ_NONE;
1865
8327b37b
CL
1866 /*
1867 * busReset and postedWriteErr must not be cleared yet
1868 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1869 */
1870 reg_write(ohci, OHCI1394_IntEventClear,
1871 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
ad3c0fe8 1872 log_irqs(event);
ed568912
KH
1873
1874 if (event & OHCI1394_selfIDComplete)
1875 tasklet_schedule(&ohci->bus_reset_tasklet);
1876
1877 if (event & OHCI1394_RQPkt)
1878 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1879
1880 if (event & OHCI1394_RSPkt)
1881 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1882
1883 if (event & OHCI1394_reqTxComplete)
1884 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1885
1886 if (event & OHCI1394_respTxComplete)
1887 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1888
2dd5bed5
CL
1889 if (event & OHCI1394_isochRx) {
1890 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1891 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1892
1893 while (iso_event) {
1894 i = ffs(iso_event) - 1;
1895 tasklet_schedule(
1896 &ohci->ir_context_list[i].context.tasklet);
1897 iso_event &= ~(1 << i);
1898 }
ed568912
KH
1899 }
1900
2dd5bed5
CL
1901 if (event & OHCI1394_isochTx) {
1902 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1903 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
ed568912 1904
2dd5bed5
CL
1905 while (iso_event) {
1906 i = ffs(iso_event) - 1;
1907 tasklet_schedule(
1908 &ohci->it_context_list[i].context.tasklet);
1909 iso_event &= ~(1 << i);
1910 }
ed568912
KH
1911 }
1912
75f7832e
JW
1913 if (unlikely(event & OHCI1394_regAccessFail))
1914 fw_error("Register access failure - "
1915 "please notify linux1394-devel@lists.sf.net\n");
1916
8327b37b
CL
1917 if (unlikely(event & OHCI1394_postedWriteErr)) {
1918 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1919 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1920 reg_write(ohci, OHCI1394_IntEventClear,
1921 OHCI1394_postedWriteErr);
e524f616 1922 fw_error("PCI posted write error\n");
8327b37b 1923 }
e524f616 1924
bb9f2206
SR
1925 if (unlikely(event & OHCI1394_cycleTooLong)) {
1926 if (printk_ratelimit())
1927 fw_notify("isochronous cycle too long\n");
1928 reg_write(ohci, OHCI1394_LinkControlSet,
1929 OHCI1394_LinkControl_cycleMaster);
1930 }
1931
5ed1f321
JF
1932 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1933 /*
1934 * We need to clear this event bit in order to make
1935 * cycleMatch isochronous I/O work. In theory we should
1936 * stop active cycleMatch iso contexts now and restart
1937 * them at least two cycles later. (FIXME?)
1938 */
1939 if (printk_ratelimit())
1940 fw_notify("isochronous cycle inconsistent\n");
1941 }
1942
f117a3e3
CL
1943 if (unlikely(event & OHCI1394_unrecoverableError))
1944 handle_dead_contexts(ohci);
1945
a48777e0
CL
1946 if (event & OHCI1394_cycle64Seconds) {
1947 spin_lock(&ohci->lock);
1948 update_bus_time(ohci);
1949 spin_unlock(&ohci->lock);
e597e989
CL
1950 } else
1951 flush_writes(ohci);
a48777e0 1952
ed568912
KH
1953 return IRQ_HANDLED;
1954}
1955
2aef469a
KH
1956static int software_reset(struct fw_ohci *ohci)
1957{
1958 int i;
1959
1960 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1961
1962 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1963 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1964 OHCI1394_HCControl_softReset) == 0)
1965 return 0;
1966 msleep(1);
1967 }
1968
1969 return -EBUSY;
1970}
1971
8e85973e
SR
1972static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1973{
1974 size_t size = length * 4;
1975
1976 memcpy(dest, src, size);
1977 if (size < CONFIG_ROM_SIZE)
1978 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1979}
1980
925e7a65
CL
1981static int configure_1394a_enhancements(struct fw_ohci *ohci)
1982{
1983 bool enable_1394a;
35d999b1 1984 int ret, clear, set, offset;
925e7a65
CL
1985
1986 /* Check if the driver should configure link and PHY. */
1987 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1988 OHCI1394_HCControl_programPhyEnable))
1989 return 0;
1990
1991 /* Paranoia: check whether the PHY supports 1394a, too. */
1992 enable_1394a = false;
35d999b1
SR
1993 ret = read_phy_reg(ohci, 2);
1994 if (ret < 0)
1995 return ret;
1996 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1997 ret = read_paged_phy_reg(ohci, 1, 8);
1998 if (ret < 0)
1999 return ret;
2000 if (ret >= 1)
925e7a65
CL
2001 enable_1394a = true;
2002 }
2003
2004 if (ohci->quirks & QUIRK_NO_1394A)
2005 enable_1394a = false;
2006
2007 /* Configure PHY and link consistently. */
2008 if (enable_1394a) {
2009 clear = 0;
2010 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2011 } else {
2012 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2013 set = 0;
2014 }
02d37bed 2015 ret = update_phy_reg(ohci, 5, clear, set);
35d999b1
SR
2016 if (ret < 0)
2017 return ret;
925e7a65
CL
2018
2019 if (enable_1394a)
2020 offset = OHCI1394_HCControlSet;
2021 else
2022 offset = OHCI1394_HCControlClear;
2023 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2024
2025 /* Clean up: configuration has been taken care of. */
2026 reg_write(ohci, OHCI1394_HCControlClear,
2027 OHCI1394_HCControl_programPhyEnable);
2028
2029 return 0;
2030}
2031
8e85973e
SR
2032static int ohci_enable(struct fw_card *card,
2033 const __be32 *config_rom, size_t length)
ed568912
KH
2034{
2035 struct fw_ohci *ohci = fw_ohci(card);
2036 struct pci_dev *dev = to_pci_dev(card->device);
e91b2787 2037 u32 lps, seconds, version, irqs;
35d999b1 2038 int i, ret;
ed568912 2039
2aef469a
KH
2040 if (software_reset(ohci)) {
2041 fw_error("Failed to reset ohci card.\n");
2042 return -EBUSY;
2043 }
2044
2045 /*
2046 * Now enable LPS, which we need in order to start accessing
2047 * most of the registers. In fact, on some cards (ALI M5251),
2048 * accessing registers in the SClk domain without LPS enabled
2049 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
2050 * full link enabled. However, with some cards (well, at least
2051 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
2052 */
2053 reg_write(ohci, OHCI1394_HCControlSet,
2054 OHCI1394_HCControl_LPS |
2055 OHCI1394_HCControl_postedWriteEnable);
2056 flush_writes(ohci);
02214724
JW
2057
2058 for (lps = 0, i = 0; !lps && i < 3; i++) {
2059 msleep(50);
2060 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2061 OHCI1394_HCControl_LPS;
2062 }
2063
2064 if (!lps) {
2065 fw_error("Failed to set Link Power Status\n");
2066 return -EIO;
2067 }
2aef469a
KH
2068
2069 reg_write(ohci, OHCI1394_HCControlClear,
2070 OHCI1394_HCControl_noByteSwapData);
2071
affc9c24 2072 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
2aef469a 2073 reg_write(ohci, OHCI1394_LinkControlSet,
2aef469a
KH
2074 OHCI1394_LinkControl_cycleTimerEnable |
2075 OHCI1394_LinkControl_cycleMaster);
2076
2077 reg_write(ohci, OHCI1394_ATRetries,
2078 OHCI1394_MAX_AT_REQ_RETRIES |
2079 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
27a2329f
CL
2080 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2081 (200 << 16));
2aef469a 2082
a48777e0
CL
2083 seconds = lower_32_bits(get_seconds());
2084 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2085 ohci->bus_time = seconds & ~0x3f;
2086
e91b2787
CL
2087 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2088 if (version >= OHCI_VERSION_1_1) {
2089 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2090 0xfffffffe);
db3c9cc1 2091 card->broadcast_channel_auto_allocated = true;
e91b2787
CL
2092 }
2093
a1a1132b
CL
2094 /* Get implemented bits of the priority arbitration request counter. */
2095 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2096 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2097 reg_write(ohci, OHCI1394_FairnessControl, 0);
db3c9cc1 2098 card->priority_budget_implemented = ohci->pri_req_max != 0;
2aef469a 2099
2aef469a
KH
2100 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2101 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2102 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 2103
35d999b1
SR
2104 ret = configure_1394a_enhancements(ohci);
2105 if (ret < 0)
2106 return ret;
925e7a65 2107
2aef469a 2108 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
2109 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2110 if (ret < 0)
2111 return ret;
2aef469a 2112
c781c06d
KH
2113 /*
2114 * When the link is not yet enabled, the atomic config rom
ed568912
KH
2115 * update mechanism described below in ohci_set_config_rom()
2116 * is not active. We have to update ConfigRomHeader and
2117 * BusOptions manually, and the write to ConfigROMmap takes
2118 * effect immediately. We tie this to the enabling of the
2119 * link, so we have a valid config rom before enabling - the
2120 * OHCI requires that ConfigROMhdr and BusOptions have valid
2121 * values before enabling.
2122 *
2123 * However, when the ConfigROMmap is written, some controllers
2124 * always read back quadlets 0 and 2 from the config rom to
2125 * the ConfigRomHeader and BusOptions registers on bus reset.
2126 * They shouldn't do that in this initial case where the link
2127 * isn't enabled. This means we have to use the same
2128 * workaround here, setting the bus header to 0 and then write
2129 * the right values in the bus reset tasklet.
2130 */
2131
0bd243c4
KH
2132 if (config_rom) {
2133 ohci->next_config_rom =
2134 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2135 &ohci->next_config_rom_bus,
2136 GFP_KERNEL);
2137 if (ohci->next_config_rom == NULL)
2138 return -ENOMEM;
ed568912 2139
8e85973e 2140 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
2141 } else {
2142 /*
2143 * In the suspend case, config_rom is NULL, which
2144 * means that we just reuse the old config rom.
2145 */
2146 ohci->next_config_rom = ohci->config_rom;
2147 ohci->next_config_rom_bus = ohci->config_rom_bus;
2148 }
ed568912 2149
8e85973e 2150 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
2151 ohci->next_config_rom[0] = 0;
2152 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
2153 reg_write(ohci, OHCI1394_BusOptions,
2154 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
2155 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2156
2157 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2158
262444ee
CL
2159 if (!(ohci->quirks & QUIRK_NO_MSI))
2160 pci_enable_msi(dev);
ed568912 2161 if (request_irq(dev->irq, irq_handler,
262444ee
CL
2162 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2163 ohci_driver_name, ohci)) {
2164 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2165 pci_disable_msi(dev);
ed568912
KH
2166 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2167 ohci->config_rom, ohci->config_rom_bus);
2168 return -EIO;
2169 }
2170
148c7866
SR
2171 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2172 OHCI1394_RQPkt | OHCI1394_RSPkt |
2173 OHCI1394_isochTx | OHCI1394_isochRx |
2174 OHCI1394_postedWriteErr |
2175 OHCI1394_selfIDComplete |
2176 OHCI1394_regAccessFail |
a48777e0 2177 OHCI1394_cycle64Seconds |
f117a3e3
CL
2178 OHCI1394_cycleInconsistent |
2179 OHCI1394_unrecoverableError |
2180 OHCI1394_cycleTooLong |
148c7866
SR
2181 OHCI1394_masterIntEnable;
2182 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2183 irqs |= OHCI1394_busReset;
2184 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2185
ed568912
KH
2186 reg_write(ohci, OHCI1394_HCControlSet,
2187 OHCI1394_HCControl_linkEnable |
2188 OHCI1394_HCControl_BIBimageValid);
ecf8328e
CL
2189
2190 reg_write(ohci, OHCI1394_LinkControlSet,
2191 OHCI1394_LinkControl_rcvSelfID |
2192 OHCI1394_LinkControl_rcvPhyPkt);
2193
2194 ar_context_run(&ohci->ar_request_ctx);
dd6254e5
CL
2195 ar_context_run(&ohci->ar_response_ctx);
2196
2197 flush_writes(ohci);
ed568912 2198
02d37bed
SR
2199 /* We are ready to go, reset bus to finish initialization. */
2200 fw_schedule_bus_reset(&ohci->card, false, true);
ed568912
KH
2201
2202 return 0;
2203}
2204
53dca511 2205static int ohci_set_config_rom(struct fw_card *card,
8e85973e 2206 const __be32 *config_rom, size_t length)
ed568912
KH
2207{
2208 struct fw_ohci *ohci;
2209 unsigned long flags;
ed568912 2210 __be32 *next_config_rom;
f5101d58 2211 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
2212
2213 ohci = fw_ohci(card);
2214
c781c06d
KH
2215 /*
2216 * When the OHCI controller is enabled, the config rom update
ed568912
KH
2217 * mechanism is a bit tricky, but easy enough to use. See
2218 * section 5.5.6 in the OHCI specification.
2219 *
2220 * The OHCI controller caches the new config rom address in a
2221 * shadow register (ConfigROMmapNext) and needs a bus reset
2222 * for the changes to take place. When the bus reset is
2223 * detected, the controller loads the new values for the
2224 * ConfigRomHeader and BusOptions registers from the specified
2225 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2226 * shadow register. All automatically and atomically.
2227 *
2228 * Now, there's a twist to this story. The automatic load of
2229 * ConfigRomHeader and BusOptions doesn't honor the
2230 * noByteSwapData bit, so with a be32 config rom, the
2231 * controller will load be32 values in to these registers
2232 * during the atomic update, even on litte endian
2233 * architectures. The workaround we use is to put a 0 in the
2234 * header quadlet; 0 is endian agnostic and means that the
2235 * config rom isn't ready yet. In the bus reset tasklet we
2236 * then set up the real values for the two registers.
2237 *
2238 * We use ohci->lock to avoid racing with the code that sets
2239 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2240 */
2241
2242 next_config_rom =
2243 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2244 &next_config_rom_bus, GFP_KERNEL);
2245 if (next_config_rom == NULL)
2246 return -ENOMEM;
2247
2248 spin_lock_irqsave(&ohci->lock, flags);
2249
2e053a27
B
2250 /*
2251 * If there is not an already pending config_rom update,
2252 * push our new allocation into the ohci->next_config_rom
2253 * and then mark the local variable as null so that we
2254 * won't deallocate the new buffer.
2255 *
2256 * OTOH, if there is a pending config_rom update, just
2257 * use that buffer with the new config_rom data, and
2258 * let this routine free the unused DMA allocation.
2259 */
2260
ed568912
KH
2261 if (ohci->next_config_rom == NULL) {
2262 ohci->next_config_rom = next_config_rom;
2263 ohci->next_config_rom_bus = next_config_rom_bus;
2e053a27
B
2264 next_config_rom = NULL;
2265 }
ed568912 2266
2e053a27 2267 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912 2268
2e053a27
B
2269 ohci->next_header = config_rom[0];
2270 ohci->next_config_rom[0] = 0;
ed568912 2271
2e053a27 2272 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
ed568912
KH
2273
2274 spin_unlock_irqrestore(&ohci->lock, flags);
2275
2e053a27
B
2276 /* If we didn't use the DMA allocation, delete it. */
2277 if (next_config_rom != NULL)
2278 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2279 next_config_rom, next_config_rom_bus);
2280
c781c06d
KH
2281 /*
2282 * Now initiate a bus reset to have the changes take
ed568912
KH
2283 * effect. We clean up the old config rom memory and DMA
2284 * mappings in the bus reset tasklet, since the OHCI
2285 * controller could need to access it before the bus reset
c781c06d
KH
2286 * takes effect.
2287 */
ed568912 2288
2e053a27
B
2289 fw_schedule_bus_reset(&ohci->card, true, true);
2290
2291 return 0;
ed568912
KH
2292}
2293
2294static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2295{
2296 struct fw_ohci *ohci = fw_ohci(card);
2297
2298 at_context_transmit(&ohci->at_request_ctx, packet);
2299}
2300
2301static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2302{
2303 struct fw_ohci *ohci = fw_ohci(card);
2304
2305 at_context_transmit(&ohci->at_response_ctx, packet);
2306}
2307
730c32f5
KH
2308static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2309{
2310 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
2311 struct context *ctx = &ohci->at_request_ctx;
2312 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 2313 int ret = -ENOENT;
730c32f5 2314
f319b6a0 2315 tasklet_disable(&ctx->tasklet);
730c32f5 2316
f319b6a0
KH
2317 if (packet->ack != 0)
2318 goto out;
730c32f5 2319
19593ffd 2320 if (packet->payload_mapped)
1d1dc5e8
SR
2321 dma_unmap_single(ohci->card.device, packet->payload_bus,
2322 packet->payload_length, DMA_TO_DEVICE);
2323
ad3c0fe8 2324 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
2325 driver_data->packet = NULL;
2326 packet->ack = RCODE_CANCELLED;
2327 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 2328 ret = 0;
f319b6a0
KH
2329 out:
2330 tasklet_enable(&ctx->tasklet);
730c32f5 2331
2dbd7d7e 2332 return ret;
730c32f5
KH
2333}
2334
53dca511
SR
2335static int ohci_enable_phys_dma(struct fw_card *card,
2336 int node_id, int generation)
ed568912 2337{
080de8c2
SR
2338#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2339 return 0;
2340#else
ed568912
KH
2341 struct fw_ohci *ohci = fw_ohci(card);
2342 unsigned long flags;
2dbd7d7e 2343 int n, ret = 0;
ed568912 2344
c781c06d
KH
2345 /*
2346 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2347 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2348 */
ed568912
KH
2349
2350 spin_lock_irqsave(&ohci->lock, flags);
2351
2352 if (ohci->generation != generation) {
2dbd7d7e 2353 ret = -ESTALE;
ed568912
KH
2354 goto out;
2355 }
2356
c781c06d
KH
2357 /*
2358 * Note, if the node ID contains a non-local bus ID, physical DMA is
2359 * enabled for _all_ nodes on remote buses.
2360 */
907293d7
SR
2361
2362 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2363 if (n < 32)
2364 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2365 else
2366 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2367
ed568912 2368 flush_writes(ohci);
ed568912 2369 out:
6cad95fe 2370 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
2371
2372 return ret;
080de8c2 2373#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 2374}
373b2edd 2375
0fcff4e3 2376static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
b677532b 2377{
60d32970 2378 struct fw_ohci *ohci = fw_ohci(card);
a48777e0
CL
2379 unsigned long flags;
2380 u32 value;
60d32970
CL
2381
2382 switch (csr_offset) {
4ffb7a6a
CL
2383 case CSR_STATE_CLEAR:
2384 case CSR_STATE_SET:
4ffb7a6a
CL
2385 if (ohci->is_root &&
2386 (reg_read(ohci, OHCI1394_LinkControlSet) &
2387 OHCI1394_LinkControl_cycleMaster))
c8a94ded 2388 value = CSR_STATE_BIT_CMSTR;
4ffb7a6a 2389 else
c8a94ded
SR
2390 value = 0;
2391 if (ohci->csr_state_setclear_abdicate)
2392 value |= CSR_STATE_BIT_ABDICATE;
b677532b 2393
c8a94ded 2394 return value;
4a9bde9b 2395
506f1a31
CL
2396 case CSR_NODE_IDS:
2397 return reg_read(ohci, OHCI1394_NodeID) << 16;
2398
60d32970
CL
2399 case CSR_CYCLE_TIME:
2400 return get_cycle_time(ohci);
2401
a48777e0
CL
2402 case CSR_BUS_TIME:
2403 /*
2404 * We might be called just after the cycle timer has wrapped
2405 * around but just before the cycle64Seconds handler, so we
2406 * better check here, too, if the bus time needs to be updated.
2407 */
2408 spin_lock_irqsave(&ohci->lock, flags);
2409 value = update_bus_time(ohci);
2410 spin_unlock_irqrestore(&ohci->lock, flags);
2411 return value;
2412
27a2329f
CL
2413 case CSR_BUSY_TIMEOUT:
2414 value = reg_read(ohci, OHCI1394_ATRetries);
2415 return (value >> 4) & 0x0ffff00f;
2416
a1a1132b
CL
2417 case CSR_PRIORITY_BUDGET:
2418 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2419 (ohci->pri_req_max << 8);
2420
60d32970
CL
2421 default:
2422 WARN_ON(1);
2423 return 0;
2424 }
b677532b
CL
2425}
2426
0fcff4e3 2427static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
d60d7f1d
KH
2428{
2429 struct fw_ohci *ohci = fw_ohci(card);
a48777e0 2430 unsigned long flags;
d60d7f1d 2431
506f1a31 2432 switch (csr_offset) {
4ffb7a6a 2433 case CSR_STATE_CLEAR:
4ffb7a6a
CL
2434 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2435 reg_write(ohci, OHCI1394_LinkControlClear,
2436 OHCI1394_LinkControl_cycleMaster);
2437 flush_writes(ohci);
2438 }
c8a94ded
SR
2439 if (value & CSR_STATE_BIT_ABDICATE)
2440 ohci->csr_state_setclear_abdicate = false;
4ffb7a6a 2441 break;
4a9bde9b 2442
4ffb7a6a
CL
2443 case CSR_STATE_SET:
2444 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2445 reg_write(ohci, OHCI1394_LinkControlSet,
2446 OHCI1394_LinkControl_cycleMaster);
2447 flush_writes(ohci);
2448 }
c8a94ded
SR
2449 if (value & CSR_STATE_BIT_ABDICATE)
2450 ohci->csr_state_setclear_abdicate = true;
4ffb7a6a 2451 break;
d60d7f1d 2452
506f1a31
CL
2453 case CSR_NODE_IDS:
2454 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2455 flush_writes(ohci);
2456 break;
2457
9ab5071c
CL
2458 case CSR_CYCLE_TIME:
2459 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2460 reg_write(ohci, OHCI1394_IntEventSet,
2461 OHCI1394_cycleInconsistent);
2462 flush_writes(ohci);
2463 break;
2464
a48777e0
CL
2465 case CSR_BUS_TIME:
2466 spin_lock_irqsave(&ohci->lock, flags);
2467 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2468 spin_unlock_irqrestore(&ohci->lock, flags);
2469 break;
2470
27a2329f
CL
2471 case CSR_BUSY_TIMEOUT:
2472 value = (value & 0xf) | ((value & 0xf) << 4) |
2473 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2474 reg_write(ohci, OHCI1394_ATRetries, value);
2475 flush_writes(ohci);
2476 break;
2477
a1a1132b
CL
2478 case CSR_PRIORITY_BUDGET:
2479 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2480 flush_writes(ohci);
2481 break;
2482
506f1a31
CL
2483 default:
2484 WARN_ON(1);
2485 break;
2486 }
d60d7f1d
KH
2487}
2488
1aa292bb
DM
2489static void copy_iso_headers(struct iso_context *ctx, void *p)
2490{
2491 int i = ctx->header_length;
2492
2493 if (i + ctx->base.header_size > PAGE_SIZE)
2494 return;
2495
2496 /*
2497 * The iso header is byteswapped to little endian by
2498 * the controller, but the remaining header quadlets
2499 * are big endian. We want to present all the headers
2500 * as big endian, so we have to swap the first quadlet.
2501 */
2502 if (ctx->base.header_size > 0)
2503 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2504 if (ctx->base.header_size > 4)
2505 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2506 if (ctx->base.header_size > 8)
2507 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2508 ctx->header_length += ctx->base.header_size;
2509}
2510
a186b4a6
JW
2511static int handle_ir_packet_per_buffer(struct context *context,
2512 struct descriptor *d,
2513 struct descriptor *last)
2514{
2515 struct iso_context *ctx =
2516 container_of(context, struct iso_context, context);
bcee893c 2517 struct descriptor *pd;
a186b4a6 2518 __le32 *ir_header;
bcee893c 2519 void *p;
a186b4a6 2520
872e330e 2521 for (pd = d; pd <= last; pd++)
bcee893c
DM
2522 if (pd->transfer_status)
2523 break;
bcee893c 2524 if (pd > last)
a186b4a6
JW
2525 /* Descriptor(s) not done yet, stop iteration */
2526 return 0;
2527
1aa292bb
DM
2528 p = last + 1;
2529 copy_iso_headers(ctx, p);
a186b4a6 2530
bcee893c
DM
2531 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2532 ir_header = (__le32 *) p;
872e330e
SR
2533 ctx->base.callback.sc(&ctx->base,
2534 le32_to_cpu(ir_header[0]) & 0xffff,
2535 ctx->header_length, ctx->header,
2536 ctx->base.callback_data);
a186b4a6
JW
2537 ctx->header_length = 0;
2538 }
2539
a186b4a6
JW
2540 return 1;
2541}
2542
872e330e
SR
2543/* d == last because each descriptor block is only a single descriptor. */
2544static int handle_ir_buffer_fill(struct context *context,
2545 struct descriptor *d,
2546 struct descriptor *last)
2547{
2548 struct iso_context *ctx =
2549 container_of(context, struct iso_context, context);
2550
2551 if (!last->transfer_status)
2552 /* Descriptor(s) not done yet, stop iteration */
2553 return 0;
2554
2555 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2556 ctx->base.callback.mc(&ctx->base,
2557 le32_to_cpu(last->data_address) +
2558 le16_to_cpu(last->req_count) -
2559 le16_to_cpu(last->res_count),
2560 ctx->base.callback_data);
2561
2562 return 1;
2563}
2564
30200739
KH
2565static int handle_it_packet(struct context *context,
2566 struct descriptor *d,
2567 struct descriptor *last)
ed568912 2568{
30200739
KH
2569 struct iso_context *ctx =
2570 container_of(context, struct iso_context, context);
31769cef
JF
2571 int i;
2572 struct descriptor *pd;
373b2edd 2573
31769cef
JF
2574 for (pd = d; pd <= last; pd++)
2575 if (pd->transfer_status)
2576 break;
2577 if (pd > last)
2578 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2579 return 0;
2580
31769cef
JF
2581 i = ctx->header_length;
2582 if (i + 4 < PAGE_SIZE) {
2583 /* Present this value as big-endian to match the receive code */
2584 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2585 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2586 le16_to_cpu(pd->res_count));
2587 ctx->header_length += 4;
2588 }
2589 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
872e330e
SR
2590 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2591 ctx->header_length, ctx->header,
2592 ctx->base.callback_data);
31769cef
JF
2593 ctx->header_length = 0;
2594 }
30200739 2595 return 1;
ed568912
KH
2596}
2597
872e330e
SR
2598static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2599{
2600 u32 hi = channels >> 32, lo = channels;
2601
2602 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2603 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2604 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2605 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2606 mmiowb();
2607 ohci->mc_channels = channels;
2608}
2609
53dca511 2610static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2611 int type, int channel, size_t header_size)
ed568912
KH
2612{
2613 struct fw_ohci *ohci = fw_ohci(card);
872e330e
SR
2614 struct iso_context *uninitialized_var(ctx);
2615 descriptor_callback_t uninitialized_var(callback);
2616 u64 *uninitialized_var(channels);
2617 u32 *uninitialized_var(mask), uninitialized_var(regs);
ed568912 2618 unsigned long flags;
872e330e 2619 int index, ret = -EBUSY;
ed568912 2620
872e330e 2621 spin_lock_irqsave(&ohci->lock, flags);
ed568912 2622
872e330e
SR
2623 switch (type) {
2624 case FW_ISO_CONTEXT_TRANSMIT:
2625 mask = &ohci->it_context_mask;
30200739 2626 callback = handle_it_packet;
872e330e
SR
2627 index = ffs(*mask) - 1;
2628 if (index >= 0) {
2629 *mask &= ~(1 << index);
2630 regs = OHCI1394_IsoXmitContextBase(index);
2631 ctx = &ohci->it_context_list[index];
2632 }
2633 break;
2634
2635 case FW_ISO_CONTEXT_RECEIVE:
4817ed24 2636 channels = &ohci->ir_context_channels;
872e330e 2637 mask = &ohci->ir_context_mask;
6498ba04 2638 callback = handle_ir_packet_per_buffer;
872e330e
SR
2639 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2640 if (index >= 0) {
2641 *channels &= ~(1ULL << channel);
2642 *mask &= ~(1 << index);
2643 regs = OHCI1394_IsoRcvContextBase(index);
2644 ctx = &ohci->ir_context_list[index];
2645 }
2646 break;
ed568912 2647
872e330e
SR
2648 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2649 mask = &ohci->ir_context_mask;
2650 callback = handle_ir_buffer_fill;
2651 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2652 if (index >= 0) {
2653 ohci->mc_allocated = true;
2654 *mask &= ~(1 << index);
2655 regs = OHCI1394_IsoRcvContextBase(index);
2656 ctx = &ohci->ir_context_list[index];
2657 }
2658 break;
2659
2660 default:
2661 index = -1;
2662 ret = -ENOSYS;
4817ed24 2663 }
872e330e 2664
ed568912
KH
2665 spin_unlock_irqrestore(&ohci->lock, flags);
2666
2667 if (index < 0)
872e330e 2668 return ERR_PTR(ret);
373b2edd 2669
2d826cc5 2670 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2671 ctx->header_length = 0;
2672 ctx->header = (void *) __get_free_page(GFP_KERNEL);
872e330e
SR
2673 if (ctx->header == NULL) {
2674 ret = -ENOMEM;
9b32d5f3 2675 goto out;
872e330e 2676 }
2dbd7d7e
SR
2677 ret = context_init(&ctx->context, ohci, regs, callback);
2678 if (ret < 0)
9b32d5f3 2679 goto out_with_header;
ed568912 2680
872e330e
SR
2681 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2682 set_multichannel_mask(ohci, 0);
2683
ed568912 2684 return &ctx->base;
9b32d5f3
KH
2685
2686 out_with_header:
2687 free_page((unsigned long)ctx->header);
2688 out:
2689 spin_lock_irqsave(&ohci->lock, flags);
872e330e
SR
2690
2691 switch (type) {
2692 case FW_ISO_CONTEXT_RECEIVE:
2693 *channels |= 1ULL << channel;
2694 break;
2695
2696 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2697 ohci->mc_allocated = false;
2698 break;
2699 }
9b32d5f3 2700 *mask |= 1 << index;
872e330e 2701
9b32d5f3
KH
2702 spin_unlock_irqrestore(&ohci->lock, flags);
2703
2dbd7d7e 2704 return ERR_PTR(ret);
ed568912
KH
2705}
2706
eb0306ea
KH
2707static int ohci_start_iso(struct fw_iso_context *base,
2708 s32 cycle, u32 sync, u32 tags)
ed568912 2709{
373b2edd 2710 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2711 struct fw_ohci *ohci = ctx->context.ohci;
872e330e 2712 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
ed568912
KH
2713 int index;
2714
44b74d90
CL
2715 /* the controller cannot start without any queued packets */
2716 if (ctx->context.last->branch_address == 0)
2717 return -ENODATA;
2718
872e330e
SR
2719 switch (ctx->base.type) {
2720 case FW_ISO_CONTEXT_TRANSMIT:
295e3feb 2721 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2722 match = 0;
2723 if (cycle >= 0)
2724 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2725 (cycle & 0x7fff) << 16;
21efb3cf 2726
295e3feb
KH
2727 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2728 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2729 context_run(&ctx->context, match);
872e330e
SR
2730 break;
2731
2732 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2733 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2734 /* fall through */
2735 case FW_ISO_CONTEXT_RECEIVE:
295e3feb 2736 index = ctx - ohci->ir_context_list;
8a2f7d93
KH
2737 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2738 if (cycle >= 0) {
2739 match |= (cycle & 0x07fff) << 12;
2740 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2741 }
ed568912 2742
295e3feb
KH
2743 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2744 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2745 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2746 context_run(&ctx->context, control);
dd23736e
ML
2747
2748 ctx->sync = sync;
2749 ctx->tags = tags;
2750
872e330e 2751 break;
295e3feb 2752 }
ed568912
KH
2753
2754 return 0;
2755}
2756
b8295668
KH
2757static int ohci_stop_iso(struct fw_iso_context *base)
2758{
2759 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2760 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2761 int index;
2762
872e330e
SR
2763 switch (ctx->base.type) {
2764 case FW_ISO_CONTEXT_TRANSMIT:
b8295668
KH
2765 index = ctx - ohci->it_context_list;
2766 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
872e330e
SR
2767 break;
2768
2769 case FW_ISO_CONTEXT_RECEIVE:
2770 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
b8295668
KH
2771 index = ctx - ohci->ir_context_list;
2772 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
872e330e 2773 break;
b8295668
KH
2774 }
2775 flush_writes(ohci);
2776 context_stop(&ctx->context);
e81cbebd 2777 tasklet_kill(&ctx->context.tasklet);
b8295668
KH
2778
2779 return 0;
2780}
2781
ed568912
KH
2782static void ohci_free_iso_context(struct fw_iso_context *base)
2783{
2784 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2785 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2786 unsigned long flags;
2787 int index;
2788
b8295668
KH
2789 ohci_stop_iso(base);
2790 context_release(&ctx->context);
9b32d5f3 2791 free_page((unsigned long)ctx->header);
b8295668 2792
ed568912
KH
2793 spin_lock_irqsave(&ohci->lock, flags);
2794
872e330e
SR
2795 switch (base->type) {
2796 case FW_ISO_CONTEXT_TRANSMIT:
ed568912 2797 index = ctx - ohci->it_context_list;
ed568912 2798 ohci->it_context_mask |= 1 << index;
872e330e
SR
2799 break;
2800
2801 case FW_ISO_CONTEXT_RECEIVE:
ed568912 2802 index = ctx - ohci->ir_context_list;
ed568912 2803 ohci->ir_context_mask |= 1 << index;
4817ed24 2804 ohci->ir_context_channels |= 1ULL << base->channel;
872e330e
SR
2805 break;
2806
2807 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2808 index = ctx - ohci->ir_context_list;
2809 ohci->ir_context_mask |= 1 << index;
2810 ohci->ir_context_channels |= ohci->mc_channels;
2811 ohci->mc_channels = 0;
2812 ohci->mc_allocated = false;
2813 break;
ed568912 2814 }
ed568912
KH
2815
2816 spin_unlock_irqrestore(&ohci->lock, flags);
2817}
2818
872e330e
SR
2819static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
2820{
2821 struct fw_ohci *ohci = fw_ohci(base->card);
2822 unsigned long flags;
2823 int ret;
2824
2825 switch (base->type) {
2826 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2827
2828 spin_lock_irqsave(&ohci->lock, flags);
2829
2830 /* Don't allow multichannel to grab other contexts' channels. */
2831 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2832 *channels = ohci->ir_context_channels;
2833 ret = -EBUSY;
2834 } else {
2835 set_multichannel_mask(ohci, *channels);
2836 ret = 0;
2837 }
2838
2839 spin_unlock_irqrestore(&ohci->lock, flags);
2840
2841 break;
2842 default:
2843 ret = -EINVAL;
2844 }
2845
2846 return ret;
2847}
2848
dd23736e
ML
2849#ifdef CONFIG_PM
2850static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2851{
2852 int i;
2853 struct iso_context *ctx;
2854
2855 for (i = 0 ; i < ohci->n_ir ; i++) {
2856 ctx = &ohci->ir_context_list[i];
693a50b5 2857 if (ctx->context.running)
dd23736e
ML
2858 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2859 }
2860
2861 for (i = 0 ; i < ohci->n_it ; i++) {
2862 ctx = &ohci->it_context_list[i];
693a50b5 2863 if (ctx->context.running)
dd23736e
ML
2864 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2865 }
2866}
2867#endif
2868
872e330e
SR
2869static int queue_iso_transmit(struct iso_context *ctx,
2870 struct fw_iso_packet *packet,
2871 struct fw_iso_buffer *buffer,
2872 unsigned long payload)
ed568912 2873{
30200739 2874 struct descriptor *d, *last, *pd;
ed568912
KH
2875 struct fw_iso_packet *p;
2876 __le32 *header;
9aad8125 2877 dma_addr_t d_bus, page_bus;
ed568912
KH
2878 u32 z, header_z, payload_z, irq;
2879 u32 payload_index, payload_end_index, next_page_index;
30200739 2880 int page, end_page, i, length, offset;
ed568912 2881
ed568912 2882 p = packet;
9aad8125 2883 payload_index = payload;
ed568912
KH
2884
2885 if (p->skip)
2886 z = 1;
2887 else
2888 z = 2;
2889 if (p->header_length > 0)
2890 z++;
2891
2892 /* Determine the first page the payload isn't contained in. */
2893 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2894 if (p->payload_length > 0)
2895 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2896 else
2897 payload_z = 0;
2898
2899 z += payload_z;
2900
2901 /* Get header size in number of descriptors. */
2d826cc5 2902 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2903
30200739
KH
2904 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2905 if (d == NULL)
2906 return -ENOMEM;
ed568912
KH
2907
2908 if (!p->skip) {
a77754a7 2909 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2910 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2911 /*
2912 * Link the skip address to this descriptor itself. This causes
2913 * a context to skip a cycle whenever lost cycles or FIFO
2914 * overruns occur, without dropping the data. The application
2915 * should then decide whether this is an error condition or not.
2916 * FIXME: Make the context's cycle-lost behaviour configurable?
2917 */
2918 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2919
2920 header = (__le32 *) &d[1];
a77754a7
KH
2921 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2922 IT_HEADER_TAG(p->tag) |
2923 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2924 IT_HEADER_CHANNEL(ctx->base.channel) |
2925 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2926 header[1] =
a77754a7 2927 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2928 p->payload_length));
2929 }
2930
2931 if (p->header_length > 0) {
2932 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2933 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2934 memcpy(&d[z], p->header, p->header_length);
2935 }
2936
2937 pd = d + z - payload_z;
2938 payload_end_index = payload_index + p->payload_length;
2939 for (i = 0; i < payload_z; i++) {
2940 page = payload_index >> PAGE_SHIFT;
2941 offset = payload_index & ~PAGE_MASK;
2942 next_page_index = (page + 1) << PAGE_SHIFT;
2943 length =
2944 min(next_page_index, payload_end_index) - payload_index;
2945 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2946
2947 page_bus = page_private(buffer->pages[page]);
2948 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2949
2950 payload_index += length;
2951 }
2952
ed568912 2953 if (p->interrupt)
a77754a7 2954 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2955 else
a77754a7 2956 irq = DESCRIPTOR_NO_IRQ;
ed568912 2957
30200739 2958 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2959 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2960 DESCRIPTOR_STATUS |
2961 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2962 irq);
ed568912 2963
30200739 2964 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2965
2966 return 0;
2967}
373b2edd 2968
872e330e
SR
2969static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2970 struct fw_iso_packet *packet,
2971 struct fw_iso_buffer *buffer,
2972 unsigned long payload)
a186b4a6 2973{
8c0c0cc2 2974 struct descriptor *d, *pd;
a186b4a6
JW
2975 dma_addr_t d_bus, page_bus;
2976 u32 z, header_z, rest;
bcee893c
DM
2977 int i, j, length;
2978 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2979
2980 /*
1aa292bb
DM
2981 * The OHCI controller puts the isochronous header and trailer in the
2982 * buffer, so we need at least 8 bytes.
a186b4a6 2983 */
872e330e 2984 packet_count = packet->header_length / ctx->base.header_size;
1aa292bb 2985 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2986
2987 /* Get header size in number of descriptors. */
2988 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2989 page = payload >> PAGE_SHIFT;
2990 offset = payload & ~PAGE_MASK;
872e330e 2991 payload_per_buffer = packet->payload_length / packet_count;
a186b4a6
JW
2992
2993 for (i = 0; i < packet_count; i++) {
2994 /* d points to the header descriptor */
bcee893c 2995 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2996 d = context_get_descriptors(&ctx->context,
bcee893c 2997 z + header_z, &d_bus);
a186b4a6
JW
2998 if (d == NULL)
2999 return -ENOMEM;
3000
bcee893c
DM
3001 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3002 DESCRIPTOR_INPUT_MORE);
872e330e 3003 if (packet->skip && i == 0)
bcee893c 3004 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
3005 d->req_count = cpu_to_le16(header_size);
3006 d->res_count = d->req_count;
bcee893c 3007 d->transfer_status = 0;
a186b4a6
JW
3008 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3009
bcee893c 3010 rest = payload_per_buffer;
8c0c0cc2 3011 pd = d;
bcee893c 3012 for (j = 1; j < z; j++) {
8c0c0cc2 3013 pd++;
bcee893c
DM
3014 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3015 DESCRIPTOR_INPUT_MORE);
3016
3017 if (offset + rest < PAGE_SIZE)
3018 length = rest;
3019 else
3020 length = PAGE_SIZE - offset;
3021 pd->req_count = cpu_to_le16(length);
3022 pd->res_count = pd->req_count;
3023 pd->transfer_status = 0;
3024
3025 page_bus = page_private(buffer->pages[page]);
3026 pd->data_address = cpu_to_le32(page_bus + offset);
3027
3028 offset = (offset + length) & ~PAGE_MASK;
3029 rest -= length;
3030 if (offset == 0)
3031 page++;
3032 }
a186b4a6
JW
3033 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3034 DESCRIPTOR_INPUT_LAST |
3035 DESCRIPTOR_BRANCH_ALWAYS);
872e330e 3036 if (packet->interrupt && i == packet_count - 1)
a186b4a6
JW
3037 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3038
a186b4a6
JW
3039 context_append(&ctx->context, d, z, header_z);
3040 }
3041
3042 return 0;
3043}
3044
872e330e
SR
3045static int queue_iso_buffer_fill(struct iso_context *ctx,
3046 struct fw_iso_packet *packet,
3047 struct fw_iso_buffer *buffer,
3048 unsigned long payload)
3049{
3050 struct descriptor *d;
3051 dma_addr_t d_bus, page_bus;
3052 int page, offset, rest, z, i, length;
3053
3054 page = payload >> PAGE_SHIFT;
3055 offset = payload & ~PAGE_MASK;
3056 rest = packet->payload_length;
3057
3058 /* We need one descriptor for each page in the buffer. */
3059 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3060
3061 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3062 return -EFAULT;
3063
3064 for (i = 0; i < z; i++) {
3065 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3066 if (d == NULL)
3067 return -ENOMEM;
3068
3069 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3070 DESCRIPTOR_BRANCH_ALWAYS);
3071 if (packet->skip && i == 0)
3072 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3073 if (packet->interrupt && i == z - 1)
3074 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3075
3076 if (offset + rest < PAGE_SIZE)
3077 length = rest;
3078 else
3079 length = PAGE_SIZE - offset;
3080 d->req_count = cpu_to_le16(length);
3081 d->res_count = d->req_count;
3082 d->transfer_status = 0;
3083
3084 page_bus = page_private(buffer->pages[page]);
3085 d->data_address = cpu_to_le32(page_bus + offset);
3086
3087 rest -= length;
3088 offset = 0;
3089 page++;
3090
3091 context_append(&ctx->context, d, 1, 0);
3092 }
3093
3094 return 0;
3095}
3096
53dca511
SR
3097static int ohci_queue_iso(struct fw_iso_context *base,
3098 struct fw_iso_packet *packet,
3099 struct fw_iso_buffer *buffer,
3100 unsigned long payload)
295e3feb 3101{
e364cf4e 3102 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 3103 unsigned long flags;
872e330e 3104 int ret = -ENOSYS;
e364cf4e 3105
fe5ca634 3106 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
872e330e
SR
3107 switch (base->type) {
3108 case FW_ISO_CONTEXT_TRANSMIT:
3109 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3110 break;
3111 case FW_ISO_CONTEXT_RECEIVE:
3112 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3113 break;
3114 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3115 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3116 break;
3117 }
fe5ca634
DM
3118 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3119
2dbd7d7e 3120 return ret;
295e3feb
KH
3121}
3122
13882a82
CL
3123static void ohci_flush_queue_iso(struct fw_iso_context *base)
3124{
3125 struct context *ctx =
3126 &container_of(base, struct iso_context, base)->context;
3127
3128 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
13882a82
CL
3129}
3130
21ebcd12 3131static const struct fw_card_driver ohci_driver = {
ed568912 3132 .enable = ohci_enable,
02d37bed 3133 .read_phy_reg = ohci_read_phy_reg,
ed568912
KH
3134 .update_phy_reg = ohci_update_phy_reg,
3135 .set_config_rom = ohci_set_config_rom,
3136 .send_request = ohci_send_request,
3137 .send_response = ohci_send_response,
730c32f5 3138 .cancel_packet = ohci_cancel_packet,
ed568912 3139 .enable_phys_dma = ohci_enable_phys_dma,
0fcff4e3
SR
3140 .read_csr = ohci_read_csr,
3141 .write_csr = ohci_write_csr,
ed568912
KH
3142
3143 .allocate_iso_context = ohci_allocate_iso_context,
3144 .free_iso_context = ohci_free_iso_context,
872e330e 3145 .set_iso_channels = ohci_set_iso_channels,
ed568912 3146 .queue_iso = ohci_queue_iso,
13882a82 3147 .flush_queue_iso = ohci_flush_queue_iso,
69cdb726 3148 .start_iso = ohci_start_iso,
b8295668 3149 .stop_iso = ohci_stop_iso,
ed568912
KH
3150};
3151
ea8d006b 3152#ifdef CONFIG_PPC_PMAC
5da3dac8 3153static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 3154{
ea8d006b
SR
3155 if (machine_is(powermac)) {
3156 struct device_node *ofn = pci_device_to_OF_node(dev);
3157
3158 if (ofn) {
3159 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3160 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3161 }
3162 }
2ed0f181
SR
3163}
3164
5da3dac8 3165static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
3166{
3167 if (machine_is(powermac)) {
3168 struct device_node *ofn = pci_device_to_OF_node(dev);
3169
3170 if (ofn) {
3171 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3172 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3173 }
3174 }
3175}
3176#else
5da3dac8
SR
3177static inline void pmac_ohci_on(struct pci_dev *dev) {}
3178static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
3179#endif /* CONFIG_PPC_PMAC */
3180
53dca511
SR
3181static int __devinit pci_probe(struct pci_dev *dev,
3182 const struct pci_device_id *ent)
2ed0f181
SR
3183{
3184 struct fw_ohci *ohci;
aa0170ff 3185 u32 bus_options, max_receive, link_speed, version;
2ed0f181 3186 u64 guid;
dd23736e 3187 int i, err;
2ed0f181
SR
3188 size_t size;
3189
2d826cc5 3190 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 3191 if (ohci == NULL) {
7007a076
SR
3192 err = -ENOMEM;
3193 goto fail;
ed568912
KH
3194 }
3195
3196 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3197
5da3dac8 3198 pmac_ohci_on(dev);
130d5496 3199
d79406dd
KH
3200 err = pci_enable_device(dev);
3201 if (err) {
7007a076 3202 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 3203 goto fail_free;
ed568912
KH
3204 }
3205
3206 pci_set_master(dev);
3207 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3208 pci_set_drvdata(dev, ohci);
3209
3210 spin_lock_init(&ohci->lock);
02d37bed 3211 mutex_init(&ohci->phy_reg_mutex);
ed568912
KH
3212
3213 tasklet_init(&ohci->bus_reset_tasklet,
3214 bus_reset_tasklet, (unsigned long)ohci);
3215
d79406dd
KH
3216 err = pci_request_region(dev, 0, ohci_driver_name);
3217 if (err) {
ed568912 3218 fw_error("MMIO resource unavailable\n");
d79406dd 3219 goto fail_disable;
ed568912
KH
3220 }
3221
3222 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3223 if (ohci->registers == NULL) {
3224 fw_error("Failed to remap registers\n");
d79406dd
KH
3225 err = -ENXIO;
3226 goto fail_iomem;
ed568912
KH
3227 }
3228
4a635593 3229 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
9993e0fe
SR
3230 if ((ohci_quirks[i].vendor == dev->vendor) &&
3231 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3232 ohci_quirks[i].device == dev->device) &&
3233 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3234 ohci_quirks[i].revision >= dev->revision)) {
4a635593
SR
3235 ohci->quirks = ohci_quirks[i].flags;
3236 break;
3237 }
3e9cc2f3
SR
3238 if (param_quirks)
3239 ohci->quirks = param_quirks;
b677532b 3240
ec766a79
CL
3241 /*
3242 * Because dma_alloc_coherent() allocates at least one page,
3243 * we save space by using a common buffer for the AR request/
3244 * response descriptors and the self IDs buffer.
3245 */
3246 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3247 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3248 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3249 PAGE_SIZE,
3250 &ohci->misc_buffer_bus,
3251 GFP_KERNEL);
3252 if (!ohci->misc_buffer) {
3253 err = -ENOMEM;
3254 goto fail_iounmap;
3255 }
3256
3257 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
7a39d8b8
CL
3258 OHCI1394_AsReqRcvContextControlSet);
3259 if (err < 0)
ec766a79 3260 goto fail_misc_buf;
ed568912 3261
ec766a79 3262 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
7a39d8b8
CL
3263 OHCI1394_AsRspRcvContextControlSet);
3264 if (err < 0)
3265 goto fail_arreq_ctx;
ed568912 3266
c088ab30
CL
3267 err = context_init(&ohci->at_request_ctx, ohci,
3268 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3269 if (err < 0)
3270 goto fail_arrsp_ctx;
ed568912 3271
c088ab30
CL
3272 err = context_init(&ohci->at_response_ctx, ohci,
3273 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3274 if (err < 0)
3275 goto fail_atreq_ctx;
ed568912 3276
ed568912 3277 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d 3278 ohci->ir_context_channels = ~0ULL;
f117a3e3 3279 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 3280 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
f117a3e3 3281 ohci->ir_context_mask = ohci->ir_context_support;
dd23736e
ML
3282 ohci->n_ir = hweight32(ohci->ir_context_mask);
3283 size = sizeof(struct iso_context) * ohci->n_ir;
4802f16d 3284 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3285
3286 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
f117a3e3 3287 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 3288 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
f117a3e3 3289 ohci->it_context_mask = ohci->it_context_support;
dd23736e
ML
3290 ohci->n_it = hweight32(ohci->it_context_mask);
3291 size = sizeof(struct iso_context) * ohci->n_it;
4802f16d 3292 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3293
3294 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 3295 err = -ENOMEM;
7007a076 3296 goto fail_contexts;
ed568912
KH
3297 }
3298
ec766a79
CL
3299 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3300 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
ed568912 3301
ed568912
KH
3302 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3303 max_receive = (bus_options >> 12) & 0xf;
3304 link_speed = bus_options & 0x7;
3305 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3306 reg_read(ohci, OHCI1394_GUIDLo);
3307
d79406dd 3308 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 3309 if (err)
ec766a79 3310 goto fail_contexts;
ed568912 3311
6fdb2ee2
SR
3312 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3313 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3314 "%d IR + %d IT contexts, quirks 0x%x\n",
3315 dev_name(&dev->dev), version >> 16, version & 0xff,
dd23736e 3316 ohci->n_ir, ohci->n_it, ohci->quirks);
e1eff7a3 3317
ed568912 3318 return 0;
d79406dd 3319
7007a076 3320 fail_contexts:
d79406dd 3321 kfree(ohci->ir_context_list);
7007a076
SR
3322 kfree(ohci->it_context_list);
3323 context_release(&ohci->at_response_ctx);
c088ab30 3324 fail_atreq_ctx:
7007a076 3325 context_release(&ohci->at_request_ctx);
c088ab30 3326 fail_arrsp_ctx:
7007a076 3327 ar_context_release(&ohci->ar_response_ctx);
7a39d8b8 3328 fail_arreq_ctx:
7007a076 3329 ar_context_release(&ohci->ar_request_ctx);
ec766a79
CL
3330 fail_misc_buf:
3331 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3332 ohci->misc_buffer, ohci->misc_buffer_bus);
7a39d8b8 3333 fail_iounmap:
d79406dd
KH
3334 pci_iounmap(dev, ohci->registers);
3335 fail_iomem:
3336 pci_release_region(dev, 0);
3337 fail_disable:
3338 pci_disable_device(dev);
bd7dee63 3339 fail_free:
d838d2c0 3340 kfree(ohci);
5da3dac8 3341 pmac_ohci_off(dev);
7007a076
SR
3342 fail:
3343 if (err == -ENOMEM)
3344 fw_error("Out of memory\n");
d79406dd
KH
3345
3346 return err;
ed568912
KH
3347}
3348
3349static void pci_remove(struct pci_dev *dev)
3350{
3351 struct fw_ohci *ohci;
3352
3353 ohci = pci_get_drvdata(dev);
e254a4b4
KH
3354 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3355 flush_writes(ohci);
ed568912
KH
3356 fw_core_remove_card(&ohci->card);
3357
c781c06d
KH
3358 /*
3359 * FIXME: Fail all pending packets here, now that the upper
3360 * layers can't queue any more.
3361 */
ed568912
KH
3362
3363 software_reset(ohci);
3364 free_irq(dev->irq, ohci);
a55709ba
JF
3365
3366 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3367 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3368 ohci->next_config_rom, ohci->next_config_rom_bus);
3369 if (ohci->config_rom)
3370 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3371 ohci->config_rom, ohci->config_rom_bus);
a55709ba
JF
3372 ar_context_release(&ohci->ar_request_ctx);
3373 ar_context_release(&ohci->ar_response_ctx);
ec766a79
CL
3374 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3375 ohci->misc_buffer, ohci->misc_buffer_bus);
a55709ba
JF
3376 context_release(&ohci->at_request_ctx);
3377 context_release(&ohci->at_response_ctx);
d79406dd
KH
3378 kfree(ohci->it_context_list);
3379 kfree(ohci->ir_context_list);
262444ee 3380 pci_disable_msi(dev);
d79406dd
KH
3381 pci_iounmap(dev, ohci->registers);
3382 pci_release_region(dev, 0);
3383 pci_disable_device(dev);
d838d2c0 3384 kfree(ohci);
5da3dac8 3385 pmac_ohci_off(dev);
ea8d006b 3386
ed568912
KH
3387 fw_notify("Removed fw-ohci device.\n");
3388}
3389
2aef469a 3390#ifdef CONFIG_PM
2ed0f181 3391static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 3392{
2ed0f181 3393 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3394 int err;
3395
3396 software_reset(ohci);
2ed0f181 3397 free_irq(dev->irq, ohci);
262444ee 3398 pci_disable_msi(dev);
2ed0f181 3399 err = pci_save_state(dev);
2aef469a 3400 if (err) {
8a8cea27 3401 fw_error("pci_save_state failed\n");
2aef469a
KH
3402 return err;
3403 }
2ed0f181 3404 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
3405 if (err)
3406 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 3407 pmac_ohci_off(dev);
ea8d006b 3408
2aef469a
KH
3409 return 0;
3410}
3411
2ed0f181 3412static int pci_resume(struct pci_dev *dev)
2aef469a 3413{
2ed0f181 3414 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3415 int err;
3416
5da3dac8 3417 pmac_ohci_on(dev);
2ed0f181
SR
3418 pci_set_power_state(dev, PCI_D0);
3419 pci_restore_state(dev);
3420 err = pci_enable_device(dev);
2aef469a 3421 if (err) {
8a8cea27 3422 fw_error("pci_enable_device failed\n");
2aef469a
KH
3423 return err;
3424 }
3425
8662b6b0
ML
3426 /* Some systems don't setup GUID register on resume from ram */
3427 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3428 !reg_read(ohci, OHCI1394_GUIDHi)) {
3429 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3430 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3431 }
3432
dd23736e 3433 err = ohci_enable(&ohci->card, NULL, 0);
dd23736e
ML
3434 if (err)
3435 return err;
3436
3437 ohci_resume_iso_dma(ohci);
693a50b5 3438
dd23736e 3439 return 0;
2aef469a
KH
3440}
3441#endif
3442
a67483d2 3443static const struct pci_device_id pci_table[] = {
ed568912
KH
3444 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3445 { }
3446};
3447
3448MODULE_DEVICE_TABLE(pci, pci_table);
3449
3450static struct pci_driver fw_ohci_pci_driver = {
3451 .name = ohci_driver_name,
3452 .id_table = pci_table,
3453 .probe = pci_probe,
3454 .remove = pci_remove,
2aef469a
KH
3455#ifdef CONFIG_PM
3456 .resume = pci_resume,
3457 .suspend = pci_suspend,
3458#endif
ed568912
KH
3459};
3460
3461MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3462MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3463MODULE_LICENSE("GPL");
3464
1e4c7b0d
OH
3465/* Provide a module alias so root-on-sbp2 initrds don't break. */
3466#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3467MODULE_ALIAS("ohci1394");
3468#endif
3469
ed568912
KH
3470static int __init fw_ohci_init(void)
3471{
3472 return pci_register_driver(&fw_ohci_pci_driver);
3473}
3474
3475static void __exit fw_ohci_cleanup(void)
3476{
3477 pci_unregister_driver(&fw_ohci_pci_driver);
3478}
3479
3480module_init(fw_ohci_init);
3481module_exit(fw_ohci_cleanup);
This page took 0.467978 seconds and 5 git commands to generate.