ieee1394: video1394: Use memdup_user
[deliverable/linux.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
e524f616 21#include <linux/compiler.h>
ed568912 22#include <linux/delay.h>
e8ca9702 23#include <linux/device.h>
cf3e72fd 24#include <linux/dma-mapping.h>
77c9a5da 25#include <linux/firewire.h>
e8ca9702 26#include <linux/firewire-constants.h>
c26f0234 27#include <linux/gfp.h>
a7fb60db
SR
28#include <linux/init.h>
29#include <linux/interrupt.h>
e8ca9702 30#include <linux/io.h>
a7fb60db 31#include <linux/kernel.h>
e8ca9702 32#include <linux/list.h>
faa2fb4e 33#include <linux/mm.h>
a7fb60db 34#include <linux/module.h>
ad3c0fe8 35#include <linux/moduleparam.h>
a7fb60db 36#include <linux/pci.h>
fc383796 37#include <linux/pci_ids.h>
c26f0234 38#include <linux/spinlock.h>
e8ca9702 39#include <linux/string.h>
cf3e72fd 40
e8ca9702 41#include <asm/byteorder.h>
c26f0234 42#include <asm/page.h>
ee71c2f9 43#include <asm/system.h>
ed568912 44
ea8d006b
SR
45#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
77c9a5da
SR
49#include "core.h"
50#include "ohci.h"
ed568912 51
a77754a7
KH
52#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
65
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
a77754a7
KH
75#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 79
32b46093 80struct ar_buffer {
ed568912 81 struct descriptor descriptor;
32b46093
KH
82 struct ar_buffer *next;
83 __le32 data[0];
84};
ed568912 85
32b46093
KH
86struct ar_context {
87 struct fw_ohci *ohci;
88 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
72e318e0 91 u32 regs;
ed568912
KH
92 struct tasklet_struct tasklet;
93};
94
30200739
KH
95struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
fe5ca634
DM
100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
30200739 113struct context {
373b2edd 114 struct fw_ohci *ohci;
30200739 115 u32 regs;
fe5ca634 116 int total_allocation;
373b2edd 117
fe5ca634
DM
118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
30200739
KH
142
143 descriptor_callback_t callback;
144
373b2edd 145 struct tasklet_struct tasklet;
30200739 146};
30200739 147
a77754a7
KH
148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
154
155struct iso_context {
156 struct fw_iso_context base;
30200739 157 struct context context;
0642b657 158 int excess_bytes;
9b32d5f3
KH
159 void *header;
160 size_t header_length;
ed568912
KH
161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
e636fe25 169 int node_id;
ed568912 170 int generation;
e09770db 171 int request_generation; /* for timestamping incoming requests */
4a635593 172 unsigned quirks;
ed568912 173
c781c06d
KH
174 /*
175 * Spinlock for accessing fw_ohci data. Never call out of
176 * this driver with this lock held.
177 */
ed568912 178 spinlock_t lock;
ed568912
KH
179
180 struct ar_context ar_request_ctx;
181 struct ar_context ar_response_ctx;
f319b6a0
KH
182 struct context at_request_ctx;
183 struct context at_response_ctx;
ed568912
KH
184
185 u32 it_context_mask;
186 struct iso_context *it_context_list;
4817ed24 187 u64 ir_context_channels;
ed568912
KH
188 u32 ir_context_mask;
189 struct iso_context *ir_context_list;
ecb1cf9c
SR
190
191 __be32 *config_rom;
192 dma_addr_t config_rom_bus;
193 __be32 *next_config_rom;
194 dma_addr_t next_config_rom_bus;
195 __be32 next_header;
196
197 __le32 *self_id_cpu;
198 dma_addr_t self_id_bus;
199 struct tasklet_struct bus_reset_tasklet;
200
201 u32 self_id_buffer[512];
ed568912
KH
202};
203
95688e97 204static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
205{
206 return container_of(card, struct fw_ohci, card);
207}
208
295e3feb
KH
209#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
210#define IR_CONTEXT_BUFFER_FILL 0x80000000
211#define IR_CONTEXT_ISOCH_HEADER 0x40000000
212#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
213#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
214#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
215
216#define CONTEXT_RUN 0x8000
217#define CONTEXT_WAKE 0x1000
218#define CONTEXT_DEAD 0x0800
219#define CONTEXT_ACTIVE 0x0400
220
8b7b6afa 221#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
222#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
223#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
224
ed568912
KH
225#define OHCI1394_REGISTER_SIZE 0x800
226#define OHCI_LOOP_COUNT 500
227#define OHCI1394_PCI_HCI_Control 0x40
228#define SELF_ID_BUF_SIZE 0x800
32b46093 229#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 230#define OHCI_VERSION_1_1 0x010010
0edeefd9 231
ed568912
KH
232static char ohci_driver_name[] = KBUILD_MODNAME;
233
8301b91b
CL
234#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
235
4a635593
SR
236#define QUIRK_CYCLE_TIMER 1
237#define QUIRK_RESET_PACKET 2
238#define QUIRK_BE_HEADERS 4
925e7a65 239#define QUIRK_NO_1394A 8
4a635593
SR
240
241/* In case of multiple matches in ohci_quirks[], only the first one is used. */
242static const struct {
243 unsigned short vendor, device, flags;
244} ohci_quirks[] = {
8301b91b 245 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
925e7a65
CL
246 QUIRK_RESET_PACKET |
247 QUIRK_NO_1394A},
4a635593
SR
248 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
249 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
250 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
251 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
252 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
253};
254
3e9cc2f3
SR
255/* This overrides anything that was found in ohci_quirks[]. */
256static int param_quirks;
257module_param_named(quirks, param_quirks, int, 0644);
258MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
259 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
260 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
261 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 262 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
3e9cc2f3
SR
263 ")");
264
a007bb85 265#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 266#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
267#define OHCI_PARAM_DEBUG_IRQS 4
268#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 269
5da3dac8
SR
270#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
271
ad3c0fe8
SR
272static int param_debug;
273module_param_named(debug, param_debug, int, 0644);
274MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 275 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
276 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
277 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
278 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
279 ", or a combination, or all = -1)");
280
281static void log_irqs(u32 evt)
282{
a007bb85
SR
283 if (likely(!(param_debug &
284 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
285 return;
286
287 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
288 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
289 return;
290
168cf9af 291 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
292 evt & OHCI1394_selfIDComplete ? " selfID" : "",
293 evt & OHCI1394_RQPkt ? " AR_req" : "",
294 evt & OHCI1394_RSPkt ? " AR_resp" : "",
295 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
296 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
297 evt & OHCI1394_isochRx ? " IR" : "",
298 evt & OHCI1394_isochTx ? " IT" : "",
299 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
300 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
5ed1f321 301 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
302 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
303 evt & OHCI1394_busReset ? " busReset" : "",
304 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
305 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
306 OHCI1394_respTxComplete | OHCI1394_isochRx |
307 OHCI1394_isochTx | OHCI1394_postedWriteErr |
168cf9af 308 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
161b96e7 309 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
310 ? " ?" : "");
311}
312
313static const char *speed[] = {
314 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
315};
316static const char *power[] = {
317 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
318 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
319};
320static const char port[] = { '.', '-', 'p', 'c', };
321
322static char _p(u32 *s, int shift)
323{
324 return port[*s >> shift & 3];
325}
326
08ddb2f4 327static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
328{
329 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
330 return;
331
161b96e7
SR
332 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
333 self_id_count, generation, node_id);
ad3c0fe8
SR
334
335 for (; self_id_count--; ++s)
336 if ((*s & 1 << 23) == 0)
161b96e7
SR
337 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
338 "%s gc=%d %s %s%s%s\n",
339 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
340 speed[*s >> 14 & 3], *s >> 16 & 63,
341 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
342 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 343 else
161b96e7
SR
344 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
345 *s, *s >> 24 & 63,
346 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
347 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
348}
349
350static const char *evts[] = {
351 [0x00] = "evt_no_status", [0x01] = "-reserved-",
352 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
353 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
354 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
355 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
356 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
357 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
358 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
359 [0x10] = "-reserved-", [0x11] = "ack_complete",
360 [0x12] = "ack_pending ", [0x13] = "-reserved-",
361 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
362 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
363 [0x18] = "-reserved-", [0x19] = "-reserved-",
364 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
365 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
366 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
367 [0x20] = "pending/cancelled",
368};
369static const char *tcodes[] = {
370 [0x0] = "QW req", [0x1] = "BW req",
371 [0x2] = "W resp", [0x3] = "-reserved-",
372 [0x4] = "QR req", [0x5] = "BR req",
373 [0x6] = "QR resp", [0x7] = "BR resp",
374 [0x8] = "cycle start", [0x9] = "Lk req",
375 [0xa] = "async stream packet", [0xb] = "Lk resp",
376 [0xc] = "-reserved-", [0xd] = "-reserved-",
377 [0xe] = "link internal", [0xf] = "-reserved-",
378};
379static const char *phys[] = {
380 [0x0] = "phy config packet", [0x1] = "link-on packet",
381 [0x2] = "self-id packet", [0x3] = "-reserved-",
382};
383
384static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
385{
386 int tcode = header[0] >> 4 & 0xf;
387 char specific[12];
388
389 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
390 return;
391
392 if (unlikely(evt >= ARRAY_SIZE(evts)))
393 evt = 0x1f;
394
08ddb2f4 395 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
396 fw_notify("A%c evt_bus_reset, generation %d\n",
397 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
398 return;
399 }
400
ad3c0fe8 401 if (header[0] == ~header[1]) {
161b96e7
SR
402 fw_notify("A%c %s, %s, %08x\n",
403 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
404 return;
405 }
406
407 switch (tcode) {
408 case 0x0: case 0x6: case 0x8:
409 snprintf(specific, sizeof(specific), " = %08x",
410 be32_to_cpu((__force __be32)header[3]));
411 break;
412 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
413 snprintf(specific, sizeof(specific), " %x,%x",
414 header[3] >> 16, header[3] & 0xffff);
415 break;
416 default:
417 specific[0] = '\0';
418 }
419
420 switch (tcode) {
421 case 0xe: case 0xa:
161b96e7 422 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
423 break;
424 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
425 fw_notify("A%c spd %x tl %02x, "
426 "%04x -> %04x, %s, "
427 "%s, %04x%08x%s\n",
428 dir, speed, header[0] >> 10 & 0x3f,
429 header[1] >> 16, header[0] >> 16, evts[evt],
430 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
431 break;
432 default:
161b96e7
SR
433 fw_notify("A%c spd %x tl %02x, "
434 "%04x -> %04x, %s, "
435 "%s%s\n",
436 dir, speed, header[0] >> 10 & 0x3f,
437 header[1] >> 16, header[0] >> 16, evts[evt],
438 tcodes[tcode], specific);
ad3c0fe8
SR
439 }
440}
441
442#else
443
5da3dac8
SR
444#define param_debug 0
445static inline void log_irqs(u32 evt) {}
446static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
447static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
448
449#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
450
95688e97 451static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
452{
453 writel(data, ohci->registers + offset);
454}
455
95688e97 456static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
457{
458 return readl(ohci->registers + offset);
459}
460
95688e97 461static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
462{
463 /* Do a dummy read to flush writes. */
464 reg_read(ohci, OHCI1394_Version);
465}
466
35d999b1 467static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 468{
4a96b4fc 469 u32 val;
35d999b1 470 int i;
ed568912
KH
471
472 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
35d999b1
SR
473 for (i = 0; i < 10; i++) {
474 val = reg_read(ohci, OHCI1394_PhyControl);
475 if (val & OHCI1394_PhyControl_ReadDone)
476 return OHCI1394_PhyControl_ReadData(val);
477
478 msleep(1);
ed568912 479 }
35d999b1 480 fw_error("failed to read phy reg\n");
ed568912 481
35d999b1
SR
482 return -EBUSY;
483}
4a96b4fc 484
35d999b1
SR
485static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
486{
487 int i;
488
489 reg_write(ohci, OHCI1394_PhyControl,
490 OHCI1394_PhyControl_Write(addr, val));
491 for (i = 0; i < 100; i++) {
492 val = reg_read(ohci, OHCI1394_PhyControl);
493 if (!(val & OHCI1394_PhyControl_WritePending))
494 return 0;
495
496 msleep(1);
497 }
498 fw_error("failed to write phy reg\n");
499
500 return -EBUSY;
4a96b4fc
CL
501}
502
503static int ohci_update_phy_reg(struct fw_card *card, int addr,
504 int clear_bits, int set_bits)
505{
506 struct fw_ohci *ohci = fw_ohci(card);
35d999b1 507 int ret;
4a96b4fc 508
35d999b1
SR
509 ret = read_phy_reg(ohci, addr);
510 if (ret < 0)
511 return ret;
4a96b4fc 512
e7014dad
CL
513 /*
514 * The interrupt status bits are cleared by writing a one bit.
515 * Avoid clearing them unless explicitly requested in set_bits.
516 */
517 if (addr == 5)
518 clear_bits |= PHY_INT_STATUS_BITS;
519
35d999b1 520 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
521}
522
35d999b1 523static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 524{
35d999b1 525 int ret;
925e7a65 526
35d999b1
SR
527 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
528 if (ret < 0)
529 return ret;
925e7a65 530
35d999b1 531 return read_phy_reg(ohci, addr);
925e7a65
CL
532}
533
32b46093 534static int ar_context_add_page(struct ar_context *ctx)
ed568912 535{
32b46093
KH
536 struct device *dev = ctx->ohci->card.device;
537 struct ar_buffer *ab;
f5101d58 538 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
539 size_t offset;
540
bde1709a 541 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
542 if (ab == NULL)
543 return -ENOMEM;
544
a55709ba 545 ab->next = NULL;
2d826cc5 546 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
547 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
548 DESCRIPTOR_STATUS |
549 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
550 offset = offsetof(struct ar_buffer, data);
551 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
552 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
553 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
554 ab->descriptor.branch_address = 0;
555
ec839e43 556 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
557 ctx->last_buffer->next = ab;
558 ctx->last_buffer = ab;
559
a77754a7 560 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 561 flush_writes(ctx->ohci);
32b46093
KH
562
563 return 0;
ed568912
KH
564}
565
a55709ba
JF
566static void ar_context_release(struct ar_context *ctx)
567{
568 struct ar_buffer *ab, *ab_next;
569 size_t offset;
570 dma_addr_t ab_bus;
571
572 for (ab = ctx->current_buffer; ab; ab = ab_next) {
573 ab_next = ab->next;
574 offset = offsetof(struct ar_buffer, data);
575 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
576 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
577 ab, ab_bus);
578 }
579}
580
11bf20ad
SR
581#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
582#define cond_le32_to_cpu(v) \
4a635593 583 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
584#else
585#define cond_le32_to_cpu(v) le32_to_cpu(v)
586#endif
587
32b46093 588static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 589{
ed568912 590 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
591 struct fw_packet p;
592 u32 status, length, tcode;
43286568 593 int evt;
2639a6fb 594
11bf20ad
SR
595 p.header[0] = cond_le32_to_cpu(buffer[0]);
596 p.header[1] = cond_le32_to_cpu(buffer[1]);
597 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
598
599 tcode = (p.header[0] >> 4) & 0x0f;
600 switch (tcode) {
601 case TCODE_WRITE_QUADLET_REQUEST:
602 case TCODE_READ_QUADLET_RESPONSE:
32b46093 603 p.header[3] = (__force __u32) buffer[3];
2639a6fb 604 p.header_length = 16;
32b46093 605 p.payload_length = 0;
2639a6fb
KH
606 break;
607
2639a6fb 608 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 609 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
610 p.header_length = 16;
611 p.payload_length = 0;
612 break;
613
614 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
615 case TCODE_READ_BLOCK_RESPONSE:
616 case TCODE_LOCK_REQUEST:
617 case TCODE_LOCK_RESPONSE:
11bf20ad 618 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 619 p.header_length = 16;
32b46093 620 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
621 break;
622
623 case TCODE_WRITE_RESPONSE:
624 case TCODE_READ_QUADLET_REQUEST:
32b46093 625 case OHCI_TCODE_PHY_PACKET:
2639a6fb 626 p.header_length = 12;
32b46093 627 p.payload_length = 0;
2639a6fb 628 break;
ccff9629
SR
629
630 default:
631 /* FIXME: Stop context, discard everything, and restart? */
632 p.header_length = 0;
633 p.payload_length = 0;
2639a6fb 634 }
ed568912 635
32b46093
KH
636 p.payload = (void *) buffer + p.header_length;
637
638 /* FIXME: What to do about evt_* errors? */
639 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 640 status = cond_le32_to_cpu(buffer[length]);
43286568 641 evt = (status >> 16) & 0x1f;
32b46093 642
43286568 643 p.ack = evt - 16;
32b46093
KH
644 p.speed = (status >> 21) & 0x7;
645 p.timestamp = status & 0xffff;
646 p.generation = ohci->request_generation;
ed568912 647
43286568 648 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 649
c781c06d
KH
650 /*
651 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
652 * the new generation number when a bus reset happens (see
653 * section 8.4.2.3). This helps us determine when a request
654 * was received and make sure we send the response in the same
655 * generation. We only need this for requests; for responses
656 * we use the unique tlabel for finding the matching
c781c06d 657 * request.
d34316a4
SR
658 *
659 * Alas some chips sometimes emit bus reset packets with a
660 * wrong generation. We set the correct generation for these
661 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 662 */
d34316a4 663 if (evt == OHCI1394_evt_bus_reset) {
4a635593 664 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
665 ohci->request_generation = (p.header[2] >> 16) & 0xff;
666 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 667 fw_core_handle_request(&ohci->card, &p);
d34316a4 668 } else {
2639a6fb 669 fw_core_handle_response(&ohci->card, &p);
d34316a4 670 }
ed568912 671
32b46093
KH
672 return buffer + length + 1;
673}
ed568912 674
32b46093
KH
675static void ar_context_tasklet(unsigned long data)
676{
677 struct ar_context *ctx = (struct ar_context *)data;
678 struct fw_ohci *ohci = ctx->ohci;
679 struct ar_buffer *ab;
680 struct descriptor *d;
681 void *buffer, *end;
682
683 ab = ctx->current_buffer;
684 d = &ab->descriptor;
685
686 if (d->res_count == 0) {
687 size_t size, rest, offset;
6b84236d
JW
688 dma_addr_t start_bus;
689 void *start;
32b46093 690
c781c06d
KH
691 /*
692 * This descriptor is finished and we may have a
32b46093 693 * packet split across this and the next buffer. We
c781c06d
KH
694 * reuse the page for reassembling the split packet.
695 */
32b46093
KH
696
697 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
698 start = buffer = ab;
699 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 700
32b46093
KH
701 ab = ab->next;
702 d = &ab->descriptor;
703 size = buffer + PAGE_SIZE - ctx->pointer;
704 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
705 memmove(buffer, ctx->pointer, size);
706 memcpy(buffer + size, ab->data, rest);
707 ctx->current_buffer = ab;
708 ctx->pointer = (void *) ab->data + rest;
709 end = buffer + size + rest;
710
711 while (buffer < end)
712 buffer = handle_ar_packet(ctx, buffer);
713
bde1709a 714 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 715 start, start_bus);
32b46093
KH
716 ar_context_add_page(ctx);
717 } else {
718 buffer = ctx->pointer;
719 ctx->pointer = end =
720 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
721
722 while (buffer < end)
723 buffer = handle_ar_packet(ctx, buffer);
724 }
ed568912
KH
725}
726
53dca511
SR
727static int ar_context_init(struct ar_context *ctx,
728 struct fw_ohci *ohci, u32 regs)
ed568912 729{
32b46093 730 struct ar_buffer ab;
ed568912 731
72e318e0
KH
732 ctx->regs = regs;
733 ctx->ohci = ohci;
734 ctx->last_buffer = &ab;
ed568912
KH
735 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
736
32b46093
KH
737 ar_context_add_page(ctx);
738 ar_context_add_page(ctx);
739 ctx->current_buffer = ab.next;
740 ctx->pointer = ctx->current_buffer->data;
741
2aef469a
KH
742 return 0;
743}
744
745static void ar_context_run(struct ar_context *ctx)
746{
747 struct ar_buffer *ab = ctx->current_buffer;
748 dma_addr_t ab_bus;
749 size_t offset;
750
751 offset = offsetof(struct ar_buffer, data);
0a9972ba 752 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
753
754 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 755 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 756 flush_writes(ctx->ohci);
ed568912 757}
373b2edd 758
53dca511 759static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
760{
761 int b, key;
762
763 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
764 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
765
766 /* figure out which descriptor the branch address goes in */
767 if (z == 2 && (b == 3 || key == 2))
768 return d;
769 else
770 return d + z - 1;
771}
772
30200739
KH
773static void context_tasklet(unsigned long data)
774{
775 struct context *ctx = (struct context *) data;
30200739
KH
776 struct descriptor *d, *last;
777 u32 address;
778 int z;
fe5ca634 779 struct descriptor_buffer *desc;
30200739 780
fe5ca634
DM
781 desc = list_entry(ctx->buffer_list.next,
782 struct descriptor_buffer, list);
783 last = ctx->last;
30200739 784 while (last->branch_address != 0) {
fe5ca634 785 struct descriptor_buffer *old_desc = desc;
30200739
KH
786 address = le32_to_cpu(last->branch_address);
787 z = address & 0xf;
fe5ca634
DM
788 address &= ~0xf;
789
790 /* If the branch address points to a buffer outside of the
791 * current buffer, advance to the next buffer. */
792 if (address < desc->buffer_bus ||
793 address >= desc->buffer_bus + desc->used)
794 desc = list_entry(desc->list.next,
795 struct descriptor_buffer, list);
796 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 797 last = find_branch_descriptor(d, z);
30200739
KH
798
799 if (!ctx->callback(ctx, d, last))
800 break;
801
fe5ca634
DM
802 if (old_desc != desc) {
803 /* If we've advanced to the next buffer, move the
804 * previous buffer to the free list. */
805 unsigned long flags;
806 old_desc->used = 0;
807 spin_lock_irqsave(&ctx->ohci->lock, flags);
808 list_move_tail(&old_desc->list, &ctx->buffer_list);
809 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
810 }
811 ctx->last = last;
30200739
KH
812 }
813}
814
fe5ca634
DM
815/*
816 * Allocate a new buffer and add it to the list of free buffers for this
817 * context. Must be called with ohci->lock held.
818 */
53dca511 819static int context_add_buffer(struct context *ctx)
fe5ca634
DM
820{
821 struct descriptor_buffer *desc;
f5101d58 822 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
823 int offset;
824
825 /*
826 * 16MB of descriptors should be far more than enough for any DMA
827 * program. This will catch run-away userspace or DoS attacks.
828 */
829 if (ctx->total_allocation >= 16*1024*1024)
830 return -ENOMEM;
831
832 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
833 &bus_addr, GFP_ATOMIC);
834 if (!desc)
835 return -ENOMEM;
836
837 offset = (void *)&desc->buffer - (void *)desc;
838 desc->buffer_size = PAGE_SIZE - offset;
839 desc->buffer_bus = bus_addr + offset;
840 desc->used = 0;
841
842 list_add_tail(&desc->list, &ctx->buffer_list);
843 ctx->total_allocation += PAGE_SIZE;
844
845 return 0;
846}
847
53dca511
SR
848static int context_init(struct context *ctx, struct fw_ohci *ohci,
849 u32 regs, descriptor_callback_t callback)
30200739
KH
850{
851 ctx->ohci = ohci;
852 ctx->regs = regs;
fe5ca634
DM
853 ctx->total_allocation = 0;
854
855 INIT_LIST_HEAD(&ctx->buffer_list);
856 if (context_add_buffer(ctx) < 0)
30200739
KH
857 return -ENOMEM;
858
fe5ca634
DM
859 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
860 struct descriptor_buffer, list);
861
30200739
KH
862 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
863 ctx->callback = callback;
864
c781c06d
KH
865 /*
866 * We put a dummy descriptor in the buffer that has a NULL
30200739 867 * branch address and looks like it's been sent. That way we
fe5ca634 868 * have a descriptor to append DMA programs to.
c781c06d 869 */
fe5ca634
DM
870 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
871 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
872 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
873 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
874 ctx->last = ctx->buffer_tail->buffer;
875 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
876
877 return 0;
878}
879
53dca511 880static void context_release(struct context *ctx)
30200739
KH
881{
882 struct fw_card *card = &ctx->ohci->card;
fe5ca634 883 struct descriptor_buffer *desc, *tmp;
30200739 884
fe5ca634
DM
885 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
886 dma_free_coherent(card->device, PAGE_SIZE, desc,
887 desc->buffer_bus -
888 ((void *)&desc->buffer - (void *)desc));
30200739
KH
889}
890
fe5ca634 891/* Must be called with ohci->lock held */
53dca511
SR
892static struct descriptor *context_get_descriptors(struct context *ctx,
893 int z, dma_addr_t *d_bus)
30200739 894{
fe5ca634
DM
895 struct descriptor *d = NULL;
896 struct descriptor_buffer *desc = ctx->buffer_tail;
897
898 if (z * sizeof(*d) > desc->buffer_size)
899 return NULL;
900
901 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
902 /* No room for the descriptor in this buffer, so advance to the
903 * next one. */
30200739 904
fe5ca634
DM
905 if (desc->list.next == &ctx->buffer_list) {
906 /* If there is no free buffer next in the list,
907 * allocate one. */
908 if (context_add_buffer(ctx) < 0)
909 return NULL;
910 }
911 desc = list_entry(desc->list.next,
912 struct descriptor_buffer, list);
913 ctx->buffer_tail = desc;
914 }
30200739 915
fe5ca634 916 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 917 memset(d, 0, z * sizeof(*d));
fe5ca634 918 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
919
920 return d;
921}
922
295e3feb 923static void context_run(struct context *ctx, u32 extra)
30200739
KH
924{
925 struct fw_ohci *ohci = ctx->ohci;
926
a77754a7 927 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 928 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
929 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
930 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
931 flush_writes(ohci);
932}
933
934static void context_append(struct context *ctx,
935 struct descriptor *d, int z, int extra)
936{
937 dma_addr_t d_bus;
fe5ca634 938 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 939
fe5ca634 940 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 941
fe5ca634
DM
942 desc->used += (z + extra) * sizeof(*d);
943 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
944 ctx->prev = find_branch_descriptor(d, z);
30200739 945
a77754a7 946 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
947 flush_writes(ctx->ohci);
948}
949
950static void context_stop(struct context *ctx)
951{
952 u32 reg;
b8295668 953 int i;
30200739 954
a77754a7 955 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 956 flush_writes(ctx->ohci);
30200739 957
b8295668 958 for (i = 0; i < 10; i++) {
a77754a7 959 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 960 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 961 return;
b8295668 962
b980f5a2 963 mdelay(1);
b8295668 964 }
b0068549 965 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 966}
ed568912 967
f319b6a0
KH
968struct driver_data {
969 struct fw_packet *packet;
970};
ed568912 971
c781c06d
KH
972/*
973 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 974 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
975 * generation handling and locking around packet queue manipulation.
976 */
53dca511
SR
977static int at_context_queue_packet(struct context *ctx,
978 struct fw_packet *packet)
ed568912 979{
ed568912 980 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 981 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
982 struct driver_data *driver_data;
983 struct descriptor *d, *last;
984 __le32 *header;
ed568912 985 int z, tcode;
f319b6a0 986 u32 reg;
ed568912 987
f319b6a0
KH
988 d = context_get_descriptors(ctx, 4, &d_bus);
989 if (d == NULL) {
990 packet->ack = RCODE_SEND_ERROR;
991 return -1;
ed568912
KH
992 }
993
a77754a7 994 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
995 d[0].res_count = cpu_to_le16(packet->timestamp);
996
c781c06d
KH
997 /*
998 * The DMA format for asyncronous link packets is different
ed568912
KH
999 * from the IEEE1394 layout, so shift the fields around
1000 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
1001 * which we need to prepend an extra quadlet.
1002 */
f319b6a0
KH
1003
1004 header = (__le32 *) &d[1];
f8c2287c
JF
1005 switch (packet->header_length) {
1006 case 16:
1007 case 12:
f319b6a0
KH
1008 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1009 (packet->speed << 16));
1010 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1011 (packet->header[0] & 0xffff0000));
1012 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
1013
1014 tcode = (packet->header[0] >> 4) & 0x0f;
1015 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1016 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1017 else
f319b6a0
KH
1018 header[3] = (__force __le32) packet->header[3];
1019
1020 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1021 break;
1022
1023 case 8:
f319b6a0
KH
1024 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1025 (packet->speed << 16));
1026 header[1] = cpu_to_le32(packet->header[0]);
1027 header[2] = cpu_to_le32(packet->header[1]);
1028 d[0].req_count = cpu_to_le16(12);
f8c2287c
JF
1029 break;
1030
1031 case 4:
1032 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1033 (packet->speed << 16));
1034 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1035 d[0].req_count = cpu_to_le16(8);
1036 break;
1037
1038 default:
1039 /* BUG(); */
1040 packet->ack = RCODE_SEND_ERROR;
1041 return -1;
ed568912
KH
1042 }
1043
f319b6a0
KH
1044 driver_data = (struct driver_data *) &d[3];
1045 driver_data->packet = packet;
20d11673 1046 packet->driver_data = driver_data;
a186b4a6 1047
f319b6a0
KH
1048 if (packet->payload_length > 0) {
1049 payload_bus =
1050 dma_map_single(ohci->card.device, packet->payload,
1051 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 1052 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
1053 packet->ack = RCODE_SEND_ERROR;
1054 return -1;
1055 }
19593ffd
SR
1056 packet->payload_bus = payload_bus;
1057 packet->payload_mapped = true;
f319b6a0
KH
1058
1059 d[2].req_count = cpu_to_le16(packet->payload_length);
1060 d[2].data_address = cpu_to_le32(payload_bus);
1061 last = &d[2];
1062 z = 3;
ed568912 1063 } else {
f319b6a0
KH
1064 last = &d[0];
1065 z = 2;
ed568912 1066 }
ed568912 1067
a77754a7
KH
1068 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1069 DESCRIPTOR_IRQ_ALWAYS |
1070 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1071
76f73ca1
JW
1072 /*
1073 * If the controller and packet generations don't match, we need to
1074 * bail out and try again. If IntEvent.busReset is set, the AT context
1075 * is halted, so appending to the context and trying to run it is
1076 * futile. Most controllers do the right thing and just flush the AT
1077 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1078 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1079 * up stalling out. So we just bail out in software and try again
1080 * later, and everyone is happy.
1081 * FIXME: Document how the locking works.
1082 */
1083 if (ohci->generation != packet->generation ||
1084 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1085 if (packet->payload_mapped)
ab88ca48
SR
1086 dma_unmap_single(ohci->card.device, payload_bus,
1087 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1088 packet->ack = RCODE_GENERATION;
1089 return -1;
1090 }
1091
1092 context_append(ctx, d, z, 4 - z);
ed568912 1093
f319b6a0 1094 /* If the context isn't already running, start it up. */
a77754a7 1095 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1096 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1097 context_run(ctx, 0);
1098
1099 return 0;
ed568912
KH
1100}
1101
f319b6a0
KH
1102static int handle_at_packet(struct context *context,
1103 struct descriptor *d,
1104 struct descriptor *last)
ed568912 1105{
f319b6a0 1106 struct driver_data *driver_data;
ed568912 1107 struct fw_packet *packet;
f319b6a0 1108 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1109 int evt;
1110
f319b6a0
KH
1111 if (last->transfer_status == 0)
1112 /* This descriptor isn't done yet, stop iteration. */
1113 return 0;
ed568912 1114
f319b6a0
KH
1115 driver_data = (struct driver_data *) &d[3];
1116 packet = driver_data->packet;
1117 if (packet == NULL)
1118 /* This packet was cancelled, just continue. */
1119 return 1;
730c32f5 1120
19593ffd 1121 if (packet->payload_mapped)
1d1dc5e8 1122 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1123 packet->payload_length, DMA_TO_DEVICE);
ed568912 1124
f319b6a0
KH
1125 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1126 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1127
ad3c0fe8
SR
1128 log_ar_at_event('T', packet->speed, packet->header, evt);
1129
f319b6a0
KH
1130 switch (evt) {
1131 case OHCI1394_evt_timeout:
1132 /* Async response transmit timed out. */
1133 packet->ack = RCODE_CANCELLED;
1134 break;
ed568912 1135
f319b6a0 1136 case OHCI1394_evt_flushed:
c781c06d
KH
1137 /*
1138 * The packet was flushed should give same error as
1139 * when we try to use a stale generation count.
1140 */
f319b6a0
KH
1141 packet->ack = RCODE_GENERATION;
1142 break;
ed568912 1143
f319b6a0 1144 case OHCI1394_evt_missing_ack:
c781c06d
KH
1145 /*
1146 * Using a valid (current) generation count, but the
1147 * node is not on the bus or not sending acks.
1148 */
f319b6a0
KH
1149 packet->ack = RCODE_NO_ACK;
1150 break;
ed568912 1151
f319b6a0
KH
1152 case ACK_COMPLETE + 0x10:
1153 case ACK_PENDING + 0x10:
1154 case ACK_BUSY_X + 0x10:
1155 case ACK_BUSY_A + 0x10:
1156 case ACK_BUSY_B + 0x10:
1157 case ACK_DATA_ERROR + 0x10:
1158 case ACK_TYPE_ERROR + 0x10:
1159 packet->ack = evt - 0x10;
1160 break;
ed568912 1161
f319b6a0
KH
1162 default:
1163 packet->ack = RCODE_SEND_ERROR;
1164 break;
1165 }
ed568912 1166
f319b6a0 1167 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1168
f319b6a0 1169 return 1;
ed568912
KH
1170}
1171
a77754a7
KH
1172#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1173#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1174#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1175#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1176#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1177
53dca511
SR
1178static void handle_local_rom(struct fw_ohci *ohci,
1179 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1180{
1181 struct fw_packet response;
1182 int tcode, length, i;
1183
a77754a7 1184 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1185 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1186 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1187 else
1188 length = 4;
1189
1190 i = csr - CSR_CONFIG_ROM;
1191 if (i + length > CONFIG_ROM_SIZE) {
1192 fw_fill_response(&response, packet->header,
1193 RCODE_ADDRESS_ERROR, NULL, 0);
1194 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1195 fw_fill_response(&response, packet->header,
1196 RCODE_TYPE_ERROR, NULL, 0);
1197 } else {
1198 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1199 (void *) ohci->config_rom + i, length);
1200 }
1201
1202 fw_core_handle_response(&ohci->card, &response);
1203}
1204
53dca511
SR
1205static void handle_local_lock(struct fw_ohci *ohci,
1206 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1207{
1208 struct fw_packet response;
1209 int tcode, length, ext_tcode, sel;
1210 __be32 *payload, lock_old;
1211 u32 lock_arg, lock_data;
1212
a77754a7
KH
1213 tcode = HEADER_GET_TCODE(packet->header[0]);
1214 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1215 payload = packet->payload;
a77754a7 1216 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1217
1218 if (tcode == TCODE_LOCK_REQUEST &&
1219 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1220 lock_arg = be32_to_cpu(payload[0]);
1221 lock_data = be32_to_cpu(payload[1]);
1222 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1223 lock_arg = 0;
1224 lock_data = 0;
1225 } else {
1226 fw_fill_response(&response, packet->header,
1227 RCODE_TYPE_ERROR, NULL, 0);
1228 goto out;
1229 }
1230
1231 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1232 reg_write(ohci, OHCI1394_CSRData, lock_data);
1233 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1234 reg_write(ohci, OHCI1394_CSRControl, sel);
1235
1236 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1237 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1238 else
1239 fw_notify("swap not done yet\n");
1240
1241 fw_fill_response(&response, packet->header,
2d826cc5 1242 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1243 out:
1244 fw_core_handle_response(&ohci->card, &response);
1245}
1246
53dca511 1247static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1248{
1249 u64 offset;
1250 u32 csr;
1251
473d28c7
KH
1252 if (ctx == &ctx->ohci->at_request_ctx) {
1253 packet->ack = ACK_PENDING;
1254 packet->callback(packet, &ctx->ohci->card, packet->ack);
1255 }
93c4cceb
KH
1256
1257 offset =
1258 ((unsigned long long)
a77754a7 1259 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1260 packet->header[2];
1261 csr = offset - CSR_REGISTER_BASE;
1262
1263 /* Handle config rom reads. */
1264 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1265 handle_local_rom(ctx->ohci, packet, csr);
1266 else switch (csr) {
1267 case CSR_BUS_MANAGER_ID:
1268 case CSR_BANDWIDTH_AVAILABLE:
1269 case CSR_CHANNELS_AVAILABLE_HI:
1270 case CSR_CHANNELS_AVAILABLE_LO:
1271 handle_local_lock(ctx->ohci, packet, csr);
1272 break;
1273 default:
1274 if (ctx == &ctx->ohci->at_request_ctx)
1275 fw_core_handle_request(&ctx->ohci->card, packet);
1276 else
1277 fw_core_handle_response(&ctx->ohci->card, packet);
1278 break;
1279 }
473d28c7
KH
1280
1281 if (ctx == &ctx->ohci->at_response_ctx) {
1282 packet->ack = ACK_COMPLETE;
1283 packet->callback(packet, &ctx->ohci->card, packet->ack);
1284 }
93c4cceb 1285}
e636fe25 1286
53dca511 1287static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1288{
ed568912 1289 unsigned long flags;
2dbd7d7e 1290 int ret;
ed568912
KH
1291
1292 spin_lock_irqsave(&ctx->ohci->lock, flags);
1293
a77754a7 1294 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1295 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1296 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1297 handle_local_request(ctx, packet);
1298 return;
e636fe25 1299 }
ed568912 1300
2dbd7d7e 1301 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1302 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1303
2dbd7d7e 1304 if (ret < 0)
f319b6a0 1305 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1306
ed568912
KH
1307}
1308
1309static void bus_reset_tasklet(unsigned long data)
1310{
1311 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1312 int self_id_count, i, j, reg;
ed568912
KH
1313 int generation, new_generation;
1314 unsigned long flags;
4eaff7d6
SR
1315 void *free_rom = NULL;
1316 dma_addr_t free_rom_bus = 0;
ed568912
KH
1317
1318 reg = reg_read(ohci, OHCI1394_NodeID);
1319 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1320 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1321 return;
1322 }
02ff8f8e
SR
1323 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1324 fw_notify("malconfigured bus\n");
1325 return;
1326 }
1327 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1328 OHCI1394_NodeID_nodeNumber);
ed568912 1329
c8a9a498
SR
1330 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1331 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1332 fw_notify("inconsistent self IDs\n");
1333 return;
1334 }
c781c06d
KH
1335 /*
1336 * The count in the SelfIDCount register is the number of
ed568912
KH
1337 * bytes in the self ID receive buffer. Since we also receive
1338 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1339 * bit extra to get the actual number of self IDs.
1340 */
928ec5f1
SR
1341 self_id_count = (reg >> 3) & 0xff;
1342 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1343 fw_notify("inconsistent self IDs\n");
1344 return;
1345 }
11bf20ad 1346 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1347 rmb();
ed568912
KH
1348
1349 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1350 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1351 fw_notify("inconsistent self IDs\n");
1352 return;
1353 }
11bf20ad
SR
1354 ohci->self_id_buffer[j] =
1355 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1356 }
ee71c2f9 1357 rmb();
ed568912 1358
c781c06d
KH
1359 /*
1360 * Check the consistency of the self IDs we just read. The
ed568912
KH
1361 * problem we face is that a new bus reset can start while we
1362 * read out the self IDs from the DMA buffer. If this happens,
1363 * the DMA buffer will be overwritten with new self IDs and we
1364 * will read out inconsistent data. The OHCI specification
1365 * (section 11.2) recommends a technique similar to
1366 * linux/seqlock.h, where we remember the generation of the
1367 * self IDs in the buffer before reading them out and compare
1368 * it to the current generation after reading them out. If
1369 * the two generations match we know we have a consistent set
c781c06d
KH
1370 * of self IDs.
1371 */
ed568912
KH
1372
1373 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1374 if (new_generation != generation) {
1375 fw_notify("recursive bus reset detected, "
1376 "discarding self ids\n");
1377 return;
1378 }
1379
1380 /* FIXME: Document how the locking works. */
1381 spin_lock_irqsave(&ohci->lock, flags);
1382
1383 ohci->generation = generation;
f319b6a0
KH
1384 context_stop(&ohci->at_request_ctx);
1385 context_stop(&ohci->at_response_ctx);
ed568912
KH
1386 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1387
4a635593 1388 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1389 ohci->request_generation = generation;
1390
c781c06d
KH
1391 /*
1392 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1393 * have to do it under the spinlock also. If a new config rom
1394 * was set up before this reset, the old one is now no longer
1395 * in use and we can free it. Update the config rom pointers
1396 * to point to the current config rom and clear the
c781c06d
KH
1397 * next_config_rom pointer so a new udpate can take place.
1398 */
ed568912
KH
1399
1400 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1401 if (ohci->next_config_rom != ohci->config_rom) {
1402 free_rom = ohci->config_rom;
1403 free_rom_bus = ohci->config_rom_bus;
1404 }
ed568912
KH
1405 ohci->config_rom = ohci->next_config_rom;
1406 ohci->config_rom_bus = ohci->next_config_rom_bus;
1407 ohci->next_config_rom = NULL;
1408
c781c06d
KH
1409 /*
1410 * Restore config_rom image and manually update
ed568912
KH
1411 * config_rom registers. Writing the header quadlet
1412 * will indicate that the config rom is ready, so we
c781c06d
KH
1413 * do that last.
1414 */
ed568912
KH
1415 reg_write(ohci, OHCI1394_BusOptions,
1416 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1417 ohci->config_rom[0] = ohci->next_header;
1418 reg_write(ohci, OHCI1394_ConfigROMhdr,
1419 be32_to_cpu(ohci->next_header));
ed568912
KH
1420 }
1421
080de8c2
SR
1422#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1423 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1424 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1425#endif
1426
ed568912
KH
1427 spin_unlock_irqrestore(&ohci->lock, flags);
1428
4eaff7d6
SR
1429 if (free_rom)
1430 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1431 free_rom, free_rom_bus);
1432
08ddb2f4
SR
1433 log_selfids(ohci->node_id, generation,
1434 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1435
e636fe25 1436 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
ed568912
KH
1437 self_id_count, ohci->self_id_buffer);
1438}
1439
1440static irqreturn_t irq_handler(int irq, void *data)
1441{
1442 struct fw_ohci *ohci = data;
168cf9af 1443 u32 event, iso_event;
ed568912
KH
1444 int i;
1445
1446 event = reg_read(ohci, OHCI1394_IntEventClear);
1447
a515958d 1448 if (!event || !~event)
ed568912
KH
1449 return IRQ_NONE;
1450
a007bb85
SR
1451 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1452 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1453 log_irqs(event);
ed568912
KH
1454
1455 if (event & OHCI1394_selfIDComplete)
1456 tasklet_schedule(&ohci->bus_reset_tasklet);
1457
1458 if (event & OHCI1394_RQPkt)
1459 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1460
1461 if (event & OHCI1394_RSPkt)
1462 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1463
1464 if (event & OHCI1394_reqTxComplete)
1465 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1466
1467 if (event & OHCI1394_respTxComplete)
1468 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1469
c889475f 1470 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1471 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1472
1473 while (iso_event) {
1474 i = ffs(iso_event) - 1;
30200739 1475 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1476 iso_event &= ~(1 << i);
1477 }
1478
c889475f 1479 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1480 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1481
1482 while (iso_event) {
1483 i = ffs(iso_event) - 1;
30200739 1484 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1485 iso_event &= ~(1 << i);
1486 }
1487
75f7832e
JW
1488 if (unlikely(event & OHCI1394_regAccessFail))
1489 fw_error("Register access failure - "
1490 "please notify linux1394-devel@lists.sf.net\n");
1491
e524f616
SR
1492 if (unlikely(event & OHCI1394_postedWriteErr))
1493 fw_error("PCI posted write error\n");
1494
bb9f2206
SR
1495 if (unlikely(event & OHCI1394_cycleTooLong)) {
1496 if (printk_ratelimit())
1497 fw_notify("isochronous cycle too long\n");
1498 reg_write(ohci, OHCI1394_LinkControlSet,
1499 OHCI1394_LinkControl_cycleMaster);
1500 }
1501
5ed1f321
JF
1502 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1503 /*
1504 * We need to clear this event bit in order to make
1505 * cycleMatch isochronous I/O work. In theory we should
1506 * stop active cycleMatch iso contexts now and restart
1507 * them at least two cycles later. (FIXME?)
1508 */
1509 if (printk_ratelimit())
1510 fw_notify("isochronous cycle inconsistent\n");
1511 }
1512
ed568912
KH
1513 return IRQ_HANDLED;
1514}
1515
2aef469a
KH
1516static int software_reset(struct fw_ohci *ohci)
1517{
1518 int i;
1519
1520 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1521
1522 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1523 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1524 OHCI1394_HCControl_softReset) == 0)
1525 return 0;
1526 msleep(1);
1527 }
1528
1529 return -EBUSY;
1530}
1531
8e85973e
SR
1532static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1533{
1534 size_t size = length * 4;
1535
1536 memcpy(dest, src, size);
1537 if (size < CONFIG_ROM_SIZE)
1538 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1539}
1540
925e7a65
CL
1541static int configure_1394a_enhancements(struct fw_ohci *ohci)
1542{
1543 bool enable_1394a;
35d999b1 1544 int ret, clear, set, offset;
925e7a65
CL
1545
1546 /* Check if the driver should configure link and PHY. */
1547 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1548 OHCI1394_HCControl_programPhyEnable))
1549 return 0;
1550
1551 /* Paranoia: check whether the PHY supports 1394a, too. */
1552 enable_1394a = false;
35d999b1
SR
1553 ret = read_phy_reg(ohci, 2);
1554 if (ret < 0)
1555 return ret;
1556 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1557 ret = read_paged_phy_reg(ohci, 1, 8);
1558 if (ret < 0)
1559 return ret;
1560 if (ret >= 1)
925e7a65
CL
1561 enable_1394a = true;
1562 }
1563
1564 if (ohci->quirks & QUIRK_NO_1394A)
1565 enable_1394a = false;
1566
1567 /* Configure PHY and link consistently. */
1568 if (enable_1394a) {
1569 clear = 0;
1570 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1571 } else {
1572 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1573 set = 0;
1574 }
35d999b1
SR
1575 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1576 if (ret < 0)
1577 return ret;
925e7a65
CL
1578
1579 if (enable_1394a)
1580 offset = OHCI1394_HCControlSet;
1581 else
1582 offset = OHCI1394_HCControlClear;
1583 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1584
1585 /* Clean up: configuration has been taken care of. */
1586 reg_write(ohci, OHCI1394_HCControlClear,
1587 OHCI1394_HCControl_programPhyEnable);
1588
1589 return 0;
1590}
1591
8e85973e
SR
1592static int ohci_enable(struct fw_card *card,
1593 const __be32 *config_rom, size_t length)
ed568912
KH
1594{
1595 struct fw_ohci *ohci = fw_ohci(card);
1596 struct pci_dev *dev = to_pci_dev(card->device);
02214724 1597 u32 lps;
35d999b1 1598 int i, ret;
ed568912 1599
2aef469a
KH
1600 if (software_reset(ohci)) {
1601 fw_error("Failed to reset ohci card.\n");
1602 return -EBUSY;
1603 }
1604
1605 /*
1606 * Now enable LPS, which we need in order to start accessing
1607 * most of the registers. In fact, on some cards (ALI M5251),
1608 * accessing registers in the SClk domain without LPS enabled
1609 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1610 * full link enabled. However, with some cards (well, at least
1611 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1612 */
1613 reg_write(ohci, OHCI1394_HCControlSet,
1614 OHCI1394_HCControl_LPS |
1615 OHCI1394_HCControl_postedWriteEnable);
1616 flush_writes(ohci);
02214724
JW
1617
1618 for (lps = 0, i = 0; !lps && i < 3; i++) {
1619 msleep(50);
1620 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1621 OHCI1394_HCControl_LPS;
1622 }
1623
1624 if (!lps) {
1625 fw_error("Failed to set Link Power Status\n");
1626 return -EIO;
1627 }
2aef469a
KH
1628
1629 reg_write(ohci, OHCI1394_HCControlClear,
1630 OHCI1394_HCControl_noByteSwapData);
1631
affc9c24 1632 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
e896ec43
SR
1633 reg_write(ohci, OHCI1394_LinkControlClear,
1634 OHCI1394_LinkControl_rcvPhyPkt);
2aef469a
KH
1635 reg_write(ohci, OHCI1394_LinkControlSet,
1636 OHCI1394_LinkControl_rcvSelfID |
1637 OHCI1394_LinkControl_cycleTimerEnable |
1638 OHCI1394_LinkControl_cycleMaster);
1639
1640 reg_write(ohci, OHCI1394_ATRetries,
1641 OHCI1394_MAX_AT_REQ_RETRIES |
1642 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1643 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1644
1645 ar_context_run(&ohci->ar_request_ctx);
1646 ar_context_run(&ohci->ar_response_ctx);
1647
2aef469a
KH
1648 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1649 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1650 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1651 reg_write(ohci, OHCI1394_IntMaskSet,
1652 OHCI1394_selfIDComplete |
1653 OHCI1394_RQPkt | OHCI1394_RSPkt |
1654 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1655 OHCI1394_isochRx | OHCI1394_isochTx |
bb9f2206 1656 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
168cf9af 1657 OHCI1394_cycleInconsistent | OHCI1394_regAccessFail |
75f7832e 1658 OHCI1394_masterIntEnable);
a007bb85
SR
1659 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1660 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
2aef469a 1661
35d999b1
SR
1662 ret = configure_1394a_enhancements(ohci);
1663 if (ret < 0)
1664 return ret;
925e7a65 1665
2aef469a 1666 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
1667 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1668 if (ret < 0)
1669 return ret;
2aef469a 1670
c781c06d
KH
1671 /*
1672 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1673 * update mechanism described below in ohci_set_config_rom()
1674 * is not active. We have to update ConfigRomHeader and
1675 * BusOptions manually, and the write to ConfigROMmap takes
1676 * effect immediately. We tie this to the enabling of the
1677 * link, so we have a valid config rom before enabling - the
1678 * OHCI requires that ConfigROMhdr and BusOptions have valid
1679 * values before enabling.
1680 *
1681 * However, when the ConfigROMmap is written, some controllers
1682 * always read back quadlets 0 and 2 from the config rom to
1683 * the ConfigRomHeader and BusOptions registers on bus reset.
1684 * They shouldn't do that in this initial case where the link
1685 * isn't enabled. This means we have to use the same
1686 * workaround here, setting the bus header to 0 and then write
1687 * the right values in the bus reset tasklet.
1688 */
1689
0bd243c4
KH
1690 if (config_rom) {
1691 ohci->next_config_rom =
1692 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1693 &ohci->next_config_rom_bus,
1694 GFP_KERNEL);
1695 if (ohci->next_config_rom == NULL)
1696 return -ENOMEM;
ed568912 1697
8e85973e 1698 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1699 } else {
1700 /*
1701 * In the suspend case, config_rom is NULL, which
1702 * means that we just reuse the old config rom.
1703 */
1704 ohci->next_config_rom = ohci->config_rom;
1705 ohci->next_config_rom_bus = ohci->config_rom_bus;
1706 }
ed568912 1707
8e85973e 1708 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1709 ohci->next_config_rom[0] = 0;
1710 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1711 reg_write(ohci, OHCI1394_BusOptions,
1712 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1713 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1714
1715 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1716
1717 if (request_irq(dev->irq, irq_handler,
65efffa8 1718 IRQF_SHARED, ohci_driver_name, ohci)) {
ed568912
KH
1719 fw_error("Failed to allocate shared interrupt %d.\n",
1720 dev->irq);
1721 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1722 ohci->config_rom, ohci->config_rom_bus);
1723 return -EIO;
1724 }
1725
1726 reg_write(ohci, OHCI1394_HCControlSet,
1727 OHCI1394_HCControl_linkEnable |
1728 OHCI1394_HCControl_BIBimageValid);
1729 flush_writes(ohci);
1730
c781c06d
KH
1731 /*
1732 * We are ready to go, initiate bus reset to finish the
1733 * initialization.
1734 */
ed568912
KH
1735
1736 fw_core_initiate_bus_reset(&ohci->card, 1);
1737
1738 return 0;
1739}
1740
53dca511 1741static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1742 const __be32 *config_rom, size_t length)
ed568912
KH
1743{
1744 struct fw_ohci *ohci;
1745 unsigned long flags;
2dbd7d7e 1746 int ret = -EBUSY;
ed568912 1747 __be32 *next_config_rom;
f5101d58 1748 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1749
1750 ohci = fw_ohci(card);
1751
c781c06d
KH
1752 /*
1753 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1754 * mechanism is a bit tricky, but easy enough to use. See
1755 * section 5.5.6 in the OHCI specification.
1756 *
1757 * The OHCI controller caches the new config rom address in a
1758 * shadow register (ConfigROMmapNext) and needs a bus reset
1759 * for the changes to take place. When the bus reset is
1760 * detected, the controller loads the new values for the
1761 * ConfigRomHeader and BusOptions registers from the specified
1762 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1763 * shadow register. All automatically and atomically.
1764 *
1765 * Now, there's a twist to this story. The automatic load of
1766 * ConfigRomHeader and BusOptions doesn't honor the
1767 * noByteSwapData bit, so with a be32 config rom, the
1768 * controller will load be32 values in to these registers
1769 * during the atomic update, even on litte endian
1770 * architectures. The workaround we use is to put a 0 in the
1771 * header quadlet; 0 is endian agnostic and means that the
1772 * config rom isn't ready yet. In the bus reset tasklet we
1773 * then set up the real values for the two registers.
1774 *
1775 * We use ohci->lock to avoid racing with the code that sets
1776 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1777 */
1778
1779 next_config_rom =
1780 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1781 &next_config_rom_bus, GFP_KERNEL);
1782 if (next_config_rom == NULL)
1783 return -ENOMEM;
1784
1785 spin_lock_irqsave(&ohci->lock, flags);
1786
1787 if (ohci->next_config_rom == NULL) {
1788 ohci->next_config_rom = next_config_rom;
1789 ohci->next_config_rom_bus = next_config_rom_bus;
1790
8e85973e 1791 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1792
1793 ohci->next_header = config_rom[0];
1794 ohci->next_config_rom[0] = 0;
1795
1796 reg_write(ohci, OHCI1394_ConfigROMmap,
1797 ohci->next_config_rom_bus);
2dbd7d7e 1798 ret = 0;
ed568912
KH
1799 }
1800
1801 spin_unlock_irqrestore(&ohci->lock, flags);
1802
c781c06d
KH
1803 /*
1804 * Now initiate a bus reset to have the changes take
ed568912
KH
1805 * effect. We clean up the old config rom memory and DMA
1806 * mappings in the bus reset tasklet, since the OHCI
1807 * controller could need to access it before the bus reset
c781c06d
KH
1808 * takes effect.
1809 */
2dbd7d7e 1810 if (ret == 0)
ed568912 1811 fw_core_initiate_bus_reset(&ohci->card, 1);
4eaff7d6
SR
1812 else
1813 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1814 next_config_rom, next_config_rom_bus);
ed568912 1815
2dbd7d7e 1816 return ret;
ed568912
KH
1817}
1818
1819static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1820{
1821 struct fw_ohci *ohci = fw_ohci(card);
1822
1823 at_context_transmit(&ohci->at_request_ctx, packet);
1824}
1825
1826static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1827{
1828 struct fw_ohci *ohci = fw_ohci(card);
1829
1830 at_context_transmit(&ohci->at_response_ctx, packet);
1831}
1832
730c32f5
KH
1833static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1834{
1835 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1836 struct context *ctx = &ohci->at_request_ctx;
1837 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1838 int ret = -ENOENT;
730c32f5 1839
f319b6a0 1840 tasklet_disable(&ctx->tasklet);
730c32f5 1841
f319b6a0
KH
1842 if (packet->ack != 0)
1843 goto out;
730c32f5 1844
19593ffd 1845 if (packet->payload_mapped)
1d1dc5e8
SR
1846 dma_unmap_single(ohci->card.device, packet->payload_bus,
1847 packet->payload_length, DMA_TO_DEVICE);
1848
ad3c0fe8 1849 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
1850 driver_data->packet = NULL;
1851 packet->ack = RCODE_CANCELLED;
1852 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 1853 ret = 0;
f319b6a0
KH
1854 out:
1855 tasklet_enable(&ctx->tasklet);
730c32f5 1856
2dbd7d7e 1857 return ret;
730c32f5
KH
1858}
1859
53dca511
SR
1860static int ohci_enable_phys_dma(struct fw_card *card,
1861 int node_id, int generation)
ed568912 1862{
080de8c2
SR
1863#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1864 return 0;
1865#else
ed568912
KH
1866 struct fw_ohci *ohci = fw_ohci(card);
1867 unsigned long flags;
2dbd7d7e 1868 int n, ret = 0;
ed568912 1869
c781c06d
KH
1870 /*
1871 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1872 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1873 */
ed568912
KH
1874
1875 spin_lock_irqsave(&ohci->lock, flags);
1876
1877 if (ohci->generation != generation) {
2dbd7d7e 1878 ret = -ESTALE;
ed568912
KH
1879 goto out;
1880 }
1881
c781c06d
KH
1882 /*
1883 * Note, if the node ID contains a non-local bus ID, physical DMA is
1884 * enabled for _all_ nodes on remote buses.
1885 */
907293d7
SR
1886
1887 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1888 if (n < 32)
1889 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1890 else
1891 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1892
ed568912 1893 flush_writes(ohci);
ed568912 1894 out:
6cad95fe 1895 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
1896
1897 return ret;
080de8c2 1898#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 1899}
373b2edd 1900
4a9bde9b 1901static u32 cycle_timer_ticks(u32 cycle_timer)
b677532b
CL
1902{
1903 u32 ticks;
1904
1905 ticks = cycle_timer & 0xfff;
1906 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1907 ticks += (3072 * 8000) * (cycle_timer >> 25);
4a9bde9b 1908
b677532b
CL
1909 return ticks;
1910}
1911
4a9bde9b
SR
1912/*
1913 * Some controllers exhibit one or more of the following bugs when updating the
1914 * iso cycle timer register:
1915 * - When the lowest six bits are wrapping around to zero, a read that happens
1916 * at the same time will return garbage in the lowest ten bits.
1917 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1918 * not incremented for about 60 ns.
1919 * - Occasionally, the entire register reads zero.
1920 *
1921 * To catch these, we read the register three times and ensure that the
1922 * difference between each two consecutive reads is approximately the same, i.e.
1923 * less than twice the other. Furthermore, any negative difference indicates an
1924 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1925 * execute, so we have enough precision to compute the ratio of the differences.)
1926 */
168cf9af 1927static u32 ohci_get_cycle_time(struct fw_card *card)
d60d7f1d
KH
1928{
1929 struct fw_ohci *ohci = fw_ohci(card);
b677532b
CL
1930 u32 c0, c1, c2;
1931 u32 t0, t1, t2;
1932 s32 diff01, diff12;
4a9bde9b 1933 int i;
d60d7f1d 1934
4a9bde9b
SR
1935 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1936
4a635593 1937 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
4a9bde9b
SR
1938 i = 0;
1939 c1 = c2;
b677532b 1940 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
b677532b 1941 do {
4a9bde9b
SR
1942 c0 = c1;
1943 c1 = c2;
b677532b
CL
1944 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1945 t0 = cycle_timer_ticks(c0);
1946 t1 = cycle_timer_ticks(c1);
1947 t2 = cycle_timer_ticks(c2);
1948 diff01 = t1 - t0;
1949 diff12 = t2 - t1;
4a9bde9b
SR
1950 } while ((diff01 <= 0 || diff12 <= 0 ||
1951 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1952 && i++ < 20);
b677532b 1953 }
d60d7f1d 1954
168cf9af 1955 return c2;
d60d7f1d
KH
1956}
1957
1aa292bb
DM
1958static void copy_iso_headers(struct iso_context *ctx, void *p)
1959{
1960 int i = ctx->header_length;
1961
1962 if (i + ctx->base.header_size > PAGE_SIZE)
1963 return;
1964
1965 /*
1966 * The iso header is byteswapped to little endian by
1967 * the controller, but the remaining header quadlets
1968 * are big endian. We want to present all the headers
1969 * as big endian, so we have to swap the first quadlet.
1970 */
1971 if (ctx->base.header_size > 0)
1972 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1973 if (ctx->base.header_size > 4)
1974 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1975 if (ctx->base.header_size > 8)
1976 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1977 ctx->header_length += ctx->base.header_size;
1978}
1979
a186b4a6
JW
1980static int handle_ir_packet_per_buffer(struct context *context,
1981 struct descriptor *d,
1982 struct descriptor *last)
1983{
1984 struct iso_context *ctx =
1985 container_of(context, struct iso_context, context);
bcee893c 1986 struct descriptor *pd;
a186b4a6 1987 __le32 *ir_header;
bcee893c 1988 void *p;
a186b4a6 1989
bcee893c
DM
1990 for (pd = d; pd <= last; pd++) {
1991 if (pd->transfer_status)
1992 break;
1993 }
1994 if (pd > last)
a186b4a6
JW
1995 /* Descriptor(s) not done yet, stop iteration */
1996 return 0;
1997
1aa292bb
DM
1998 p = last + 1;
1999 copy_iso_headers(ctx, p);
a186b4a6 2000
bcee893c
DM
2001 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2002 ir_header = (__le32 *) p;
a186b4a6
JW
2003 ctx->base.callback(&ctx->base,
2004 le32_to_cpu(ir_header[0]) & 0xffff,
2005 ctx->header_length, ctx->header,
2006 ctx->base.callback_data);
2007 ctx->header_length = 0;
2008 }
2009
a186b4a6
JW
2010 return 1;
2011}
2012
30200739
KH
2013static int handle_it_packet(struct context *context,
2014 struct descriptor *d,
2015 struct descriptor *last)
ed568912 2016{
30200739
KH
2017 struct iso_context *ctx =
2018 container_of(context, struct iso_context, context);
31769cef
JF
2019 int i;
2020 struct descriptor *pd;
373b2edd 2021
31769cef
JF
2022 for (pd = d; pd <= last; pd++)
2023 if (pd->transfer_status)
2024 break;
2025 if (pd > last)
2026 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2027 return 0;
2028
31769cef
JF
2029 i = ctx->header_length;
2030 if (i + 4 < PAGE_SIZE) {
2031 /* Present this value as big-endian to match the receive code */
2032 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2033 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2034 le16_to_cpu(pd->res_count));
2035 ctx->header_length += 4;
2036 }
2037 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 2038 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
2039 ctx->header_length, ctx->header,
2040 ctx->base.callback_data);
2041 ctx->header_length = 0;
2042 }
30200739 2043 return 1;
ed568912
KH
2044}
2045
53dca511 2046static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2047 int type, int channel, size_t header_size)
ed568912
KH
2048{
2049 struct fw_ohci *ohci = fw_ohci(card);
2050 struct iso_context *ctx, *list;
30200739 2051 descriptor_callback_t callback;
4817ed24 2052 u64 *channels, dont_care = ~0ULL;
295e3feb 2053 u32 *mask, regs;
ed568912 2054 unsigned long flags;
2dbd7d7e 2055 int index, ret = -ENOMEM;
ed568912
KH
2056
2057 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2058 channels = &dont_care;
ed568912
KH
2059 mask = &ohci->it_context_mask;
2060 list = ohci->it_context_list;
30200739 2061 callback = handle_it_packet;
ed568912 2062 } else {
4817ed24 2063 channels = &ohci->ir_context_channels;
373b2edd
SR
2064 mask = &ohci->ir_context_mask;
2065 list = ohci->ir_context_list;
6498ba04 2066 callback = handle_ir_packet_per_buffer;
ed568912
KH
2067 }
2068
2069 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2070 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2071 if (index >= 0) {
2072 *channels &= ~(1ULL << channel);
ed568912 2073 *mask &= ~(1 << index);
4817ed24 2074 }
ed568912
KH
2075 spin_unlock_irqrestore(&ohci->lock, flags);
2076
2077 if (index < 0)
2078 return ERR_PTR(-EBUSY);
2079
373b2edd
SR
2080 if (type == FW_ISO_CONTEXT_TRANSMIT)
2081 regs = OHCI1394_IsoXmitContextBase(index);
2082 else
2083 regs = OHCI1394_IsoRcvContextBase(index);
2084
ed568912 2085 ctx = &list[index];
2d826cc5 2086 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2087 ctx->header_length = 0;
2088 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2089 if (ctx->header == NULL)
2090 goto out;
2091
2dbd7d7e
SR
2092 ret = context_init(&ctx->context, ohci, regs, callback);
2093 if (ret < 0)
9b32d5f3 2094 goto out_with_header;
ed568912
KH
2095
2096 return &ctx->base;
9b32d5f3
KH
2097
2098 out_with_header:
2099 free_page((unsigned long)ctx->header);
2100 out:
2101 spin_lock_irqsave(&ohci->lock, flags);
2102 *mask |= 1 << index;
2103 spin_unlock_irqrestore(&ohci->lock, flags);
2104
2dbd7d7e 2105 return ERR_PTR(ret);
ed568912
KH
2106}
2107
eb0306ea
KH
2108static int ohci_start_iso(struct fw_iso_context *base,
2109 s32 cycle, u32 sync, u32 tags)
ed568912 2110{
373b2edd 2111 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2112 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2113 u32 control, match;
ed568912
KH
2114 int index;
2115
295e3feb
KH
2116 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2117 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2118 match = 0;
2119 if (cycle >= 0)
2120 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2121 (cycle & 0x7fff) << 16;
21efb3cf 2122
295e3feb
KH
2123 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2124 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2125 context_run(&ctx->context, match);
295e3feb
KH
2126 } else {
2127 index = ctx - ohci->ir_context_list;
a186b4a6 2128 control = IR_CONTEXT_ISOCH_HEADER;
8a2f7d93
KH
2129 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2130 if (cycle >= 0) {
2131 match |= (cycle & 0x07fff) << 12;
2132 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2133 }
ed568912 2134
295e3feb
KH
2135 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2136 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2137 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2138 context_run(&ctx->context, control);
295e3feb 2139 }
ed568912
KH
2140
2141 return 0;
2142}
2143
b8295668
KH
2144static int ohci_stop_iso(struct fw_iso_context *base)
2145{
2146 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2147 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2148 int index;
2149
2150 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2151 index = ctx - ohci->it_context_list;
2152 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2153 } else {
2154 index = ctx - ohci->ir_context_list;
2155 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2156 }
2157 flush_writes(ohci);
2158 context_stop(&ctx->context);
2159
2160 return 0;
2161}
2162
ed568912
KH
2163static void ohci_free_iso_context(struct fw_iso_context *base)
2164{
2165 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2166 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2167 unsigned long flags;
2168 int index;
2169
b8295668
KH
2170 ohci_stop_iso(base);
2171 context_release(&ctx->context);
9b32d5f3 2172 free_page((unsigned long)ctx->header);
b8295668 2173
ed568912
KH
2174 spin_lock_irqsave(&ohci->lock, flags);
2175
2176 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2177 index = ctx - ohci->it_context_list;
ed568912
KH
2178 ohci->it_context_mask |= 1 << index;
2179 } else {
2180 index = ctx - ohci->ir_context_list;
ed568912 2181 ohci->ir_context_mask |= 1 << index;
4817ed24 2182 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2183 }
ed568912
KH
2184
2185 spin_unlock_irqrestore(&ohci->lock, flags);
2186}
2187
53dca511
SR
2188static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2189 struct fw_iso_packet *packet,
2190 struct fw_iso_buffer *buffer,
2191 unsigned long payload)
ed568912 2192{
373b2edd 2193 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2194 struct descriptor *d, *last, *pd;
ed568912
KH
2195 struct fw_iso_packet *p;
2196 __le32 *header;
9aad8125 2197 dma_addr_t d_bus, page_bus;
ed568912
KH
2198 u32 z, header_z, payload_z, irq;
2199 u32 payload_index, payload_end_index, next_page_index;
30200739 2200 int page, end_page, i, length, offset;
ed568912 2201
ed568912 2202 p = packet;
9aad8125 2203 payload_index = payload;
ed568912
KH
2204
2205 if (p->skip)
2206 z = 1;
2207 else
2208 z = 2;
2209 if (p->header_length > 0)
2210 z++;
2211
2212 /* Determine the first page the payload isn't contained in. */
2213 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2214 if (p->payload_length > 0)
2215 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2216 else
2217 payload_z = 0;
2218
2219 z += payload_z;
2220
2221 /* Get header size in number of descriptors. */
2d826cc5 2222 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2223
30200739
KH
2224 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2225 if (d == NULL)
2226 return -ENOMEM;
ed568912
KH
2227
2228 if (!p->skip) {
a77754a7 2229 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2230 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2231 /*
2232 * Link the skip address to this descriptor itself. This causes
2233 * a context to skip a cycle whenever lost cycles or FIFO
2234 * overruns occur, without dropping the data. The application
2235 * should then decide whether this is an error condition or not.
2236 * FIXME: Make the context's cycle-lost behaviour configurable?
2237 */
2238 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2239
2240 header = (__le32 *) &d[1];
a77754a7
KH
2241 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2242 IT_HEADER_TAG(p->tag) |
2243 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2244 IT_HEADER_CHANNEL(ctx->base.channel) |
2245 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2246 header[1] =
a77754a7 2247 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2248 p->payload_length));
2249 }
2250
2251 if (p->header_length > 0) {
2252 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2253 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2254 memcpy(&d[z], p->header, p->header_length);
2255 }
2256
2257 pd = d + z - payload_z;
2258 payload_end_index = payload_index + p->payload_length;
2259 for (i = 0; i < payload_z; i++) {
2260 page = payload_index >> PAGE_SHIFT;
2261 offset = payload_index & ~PAGE_MASK;
2262 next_page_index = (page + 1) << PAGE_SHIFT;
2263 length =
2264 min(next_page_index, payload_end_index) - payload_index;
2265 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2266
2267 page_bus = page_private(buffer->pages[page]);
2268 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2269
2270 payload_index += length;
2271 }
2272
ed568912 2273 if (p->interrupt)
a77754a7 2274 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2275 else
a77754a7 2276 irq = DESCRIPTOR_NO_IRQ;
ed568912 2277
30200739 2278 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2279 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2280 DESCRIPTOR_STATUS |
2281 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2282 irq);
ed568912 2283
30200739 2284 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2285
2286 return 0;
2287}
373b2edd 2288
53dca511
SR
2289static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2290 struct fw_iso_packet *packet,
2291 struct fw_iso_buffer *buffer,
2292 unsigned long payload)
a186b4a6
JW
2293{
2294 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2295 struct descriptor *d, *pd;
bcee893c 2296 struct fw_iso_packet *p = packet;
a186b4a6
JW
2297 dma_addr_t d_bus, page_bus;
2298 u32 z, header_z, rest;
bcee893c
DM
2299 int i, j, length;
2300 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2301
2302 /*
1aa292bb
DM
2303 * The OHCI controller puts the isochronous header and trailer in the
2304 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2305 */
2306 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2307 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2308
2309 /* Get header size in number of descriptors. */
2310 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2311 page = payload >> PAGE_SHIFT;
2312 offset = payload & ~PAGE_MASK;
bcee893c 2313 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2314
2315 for (i = 0; i < packet_count; i++) {
2316 /* d points to the header descriptor */
bcee893c 2317 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2318 d = context_get_descriptors(&ctx->context,
bcee893c 2319 z + header_z, &d_bus);
a186b4a6
JW
2320 if (d == NULL)
2321 return -ENOMEM;
2322
bcee893c
DM
2323 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2324 DESCRIPTOR_INPUT_MORE);
2325 if (p->skip && i == 0)
2326 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2327 d->req_count = cpu_to_le16(header_size);
2328 d->res_count = d->req_count;
bcee893c 2329 d->transfer_status = 0;
a186b4a6
JW
2330 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2331
bcee893c 2332 rest = payload_per_buffer;
8c0c0cc2 2333 pd = d;
bcee893c 2334 for (j = 1; j < z; j++) {
8c0c0cc2 2335 pd++;
bcee893c
DM
2336 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2337 DESCRIPTOR_INPUT_MORE);
2338
2339 if (offset + rest < PAGE_SIZE)
2340 length = rest;
2341 else
2342 length = PAGE_SIZE - offset;
2343 pd->req_count = cpu_to_le16(length);
2344 pd->res_count = pd->req_count;
2345 pd->transfer_status = 0;
2346
2347 page_bus = page_private(buffer->pages[page]);
2348 pd->data_address = cpu_to_le32(page_bus + offset);
2349
2350 offset = (offset + length) & ~PAGE_MASK;
2351 rest -= length;
2352 if (offset == 0)
2353 page++;
2354 }
a186b4a6
JW
2355 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2356 DESCRIPTOR_INPUT_LAST |
2357 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2358 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2359 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2360
a186b4a6
JW
2361 context_append(&ctx->context, d, z, header_z);
2362 }
2363
2364 return 0;
2365}
2366
53dca511
SR
2367static int ohci_queue_iso(struct fw_iso_context *base,
2368 struct fw_iso_packet *packet,
2369 struct fw_iso_buffer *buffer,
2370 unsigned long payload)
295e3feb 2371{
e364cf4e 2372 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2373 unsigned long flags;
2dbd7d7e 2374 int ret;
e364cf4e 2375
fe5ca634 2376 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2377 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2378 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
e364cf4e 2379 else
2dbd7d7e
SR
2380 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2381 buffer, payload);
fe5ca634
DM
2382 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2383
2dbd7d7e 2384 return ret;
295e3feb
KH
2385}
2386
21ebcd12 2387static const struct fw_card_driver ohci_driver = {
ed568912
KH
2388 .enable = ohci_enable,
2389 .update_phy_reg = ohci_update_phy_reg,
2390 .set_config_rom = ohci_set_config_rom,
2391 .send_request = ohci_send_request,
2392 .send_response = ohci_send_response,
730c32f5 2393 .cancel_packet = ohci_cancel_packet,
ed568912 2394 .enable_phys_dma = ohci_enable_phys_dma,
168cf9af 2395 .get_cycle_time = ohci_get_cycle_time,
ed568912
KH
2396
2397 .allocate_iso_context = ohci_allocate_iso_context,
2398 .free_iso_context = ohci_free_iso_context,
2399 .queue_iso = ohci_queue_iso,
69cdb726 2400 .start_iso = ohci_start_iso,
b8295668 2401 .stop_iso = ohci_stop_iso,
ed568912
KH
2402};
2403
ea8d006b 2404#ifdef CONFIG_PPC_PMAC
5da3dac8 2405static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 2406{
ea8d006b
SR
2407 if (machine_is(powermac)) {
2408 struct device_node *ofn = pci_device_to_OF_node(dev);
2409
2410 if (ofn) {
2411 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2412 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2413 }
2414 }
2ed0f181
SR
2415}
2416
5da3dac8 2417static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
2418{
2419 if (machine_is(powermac)) {
2420 struct device_node *ofn = pci_device_to_OF_node(dev);
2421
2422 if (ofn) {
2423 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2424 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2425 }
2426 }
2427}
2428#else
5da3dac8
SR
2429static inline void pmac_ohci_on(struct pci_dev *dev) {}
2430static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
2431#endif /* CONFIG_PPC_PMAC */
2432
53dca511
SR
2433static int __devinit pci_probe(struct pci_dev *dev,
2434 const struct pci_device_id *ent)
2ed0f181
SR
2435{
2436 struct fw_ohci *ohci;
54672386 2437 u32 bus_options, max_receive, link_speed, version, link_enh;
2ed0f181 2438 u64 guid;
6fdb2ee2 2439 int i, err, n_ir, n_it;
2ed0f181
SR
2440 size_t size;
2441
2d826cc5 2442 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2443 if (ohci == NULL) {
7007a076
SR
2444 err = -ENOMEM;
2445 goto fail;
ed568912
KH
2446 }
2447
2448 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2449
5da3dac8 2450 pmac_ohci_on(dev);
130d5496 2451
d79406dd
KH
2452 err = pci_enable_device(dev);
2453 if (err) {
7007a076 2454 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2455 goto fail_free;
ed568912
KH
2456 }
2457
2458 pci_set_master(dev);
2459 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2460 pci_set_drvdata(dev, ohci);
2461
2462 spin_lock_init(&ohci->lock);
2463
2464 tasklet_init(&ohci->bus_reset_tasklet,
2465 bus_reset_tasklet, (unsigned long)ohci);
2466
d79406dd
KH
2467 err = pci_request_region(dev, 0, ohci_driver_name);
2468 if (err) {
ed568912 2469 fw_error("MMIO resource unavailable\n");
d79406dd 2470 goto fail_disable;
ed568912
KH
2471 }
2472
2473 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2474 if (ohci->registers == NULL) {
2475 fw_error("Failed to remap registers\n");
d79406dd
KH
2476 err = -ENXIO;
2477 goto fail_iomem;
ed568912
KH
2478 }
2479
4a635593
SR
2480 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2481 if (ohci_quirks[i].vendor == dev->vendor &&
2482 (ohci_quirks[i].device == dev->device ||
2483 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2484 ohci->quirks = ohci_quirks[i].flags;
2485 break;
2486 }
3e9cc2f3
SR
2487 if (param_quirks)
2488 ohci->quirks = param_quirks;
b677532b 2489
54672386
CL
2490 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2491 if (dev->vendor == PCI_VENDOR_ID_TI) {
2492 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2493
2494 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2495 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2496 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2497
2498 /* use priority arbitration for asynchronous responses */
2499 link_enh |= TI_LinkEnh_enab_unfair;
2500
2501 /* required for aPhyEnhanceEnable to work */
2502 link_enh |= TI_LinkEnh_enab_accel;
2503
2504 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2505 }
2506
ed568912
KH
2507 ar_context_init(&ohci->ar_request_ctx, ohci,
2508 OHCI1394_AsReqRcvContextControlSet);
2509
2510 ar_context_init(&ohci->ar_response_ctx, ohci,
2511 OHCI1394_AsRspRcvContextControlSet);
2512
fe5ca634 2513 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2514 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2515
fe5ca634 2516 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2517 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2518
ed568912 2519 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d
SR
2520 ohci->ir_context_channels = ~0ULL;
2521 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 2522 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
6fdb2ee2
SR
2523 n_ir = hweight32(ohci->ir_context_mask);
2524 size = sizeof(struct iso_context) * n_ir;
4802f16d 2525 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2526
2527 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4802f16d 2528 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 2529 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
6fdb2ee2
SR
2530 n_it = hweight32(ohci->it_context_mask);
2531 size = sizeof(struct iso_context) * n_it;
4802f16d 2532 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2533
2534 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2535 err = -ENOMEM;
7007a076 2536 goto fail_contexts;
ed568912
KH
2537 }
2538
2539 /* self-id dma buffer allocation */
2540 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2541 SELF_ID_BUF_SIZE,
2542 &ohci->self_id_bus,
2543 GFP_KERNEL);
2544 if (ohci->self_id_cpu == NULL) {
d79406dd 2545 err = -ENOMEM;
7007a076 2546 goto fail_contexts;
ed568912
KH
2547 }
2548
ed568912
KH
2549 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2550 max_receive = (bus_options >> 12) & 0xf;
2551 link_speed = bus_options & 0x7;
2552 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2553 reg_read(ohci, OHCI1394_GUIDLo);
2554
d79406dd 2555 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2556 if (err)
d79406dd 2557 goto fail_self_id;
ed568912 2558
6fdb2ee2
SR
2559 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2560 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2561 "%d IR + %d IT contexts, quirks 0x%x\n",
2562 dev_name(&dev->dev), version >> 16, version & 0xff,
2563 n_ir, n_it, ohci->quirks);
e1eff7a3 2564
ed568912 2565 return 0;
d79406dd
KH
2566
2567 fail_self_id:
2568 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2569 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2570 fail_contexts:
d79406dd 2571 kfree(ohci->ir_context_list);
7007a076
SR
2572 kfree(ohci->it_context_list);
2573 context_release(&ohci->at_response_ctx);
2574 context_release(&ohci->at_request_ctx);
2575 ar_context_release(&ohci->ar_response_ctx);
2576 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2577 pci_iounmap(dev, ohci->registers);
2578 fail_iomem:
2579 pci_release_region(dev, 0);
2580 fail_disable:
2581 pci_disable_device(dev);
bd7dee63
SR
2582 fail_free:
2583 kfree(&ohci->card);
5da3dac8 2584 pmac_ohci_off(dev);
7007a076
SR
2585 fail:
2586 if (err == -ENOMEM)
2587 fw_error("Out of memory\n");
d79406dd
KH
2588
2589 return err;
ed568912
KH
2590}
2591
2592static void pci_remove(struct pci_dev *dev)
2593{
2594 struct fw_ohci *ohci;
2595
2596 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2597 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2598 flush_writes(ohci);
ed568912
KH
2599 fw_core_remove_card(&ohci->card);
2600
c781c06d
KH
2601 /*
2602 * FIXME: Fail all pending packets here, now that the upper
2603 * layers can't queue any more.
2604 */
ed568912
KH
2605
2606 software_reset(ohci);
2607 free_irq(dev->irq, ohci);
a55709ba
JF
2608
2609 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2610 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2611 ohci->next_config_rom, ohci->next_config_rom_bus);
2612 if (ohci->config_rom)
2613 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2614 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2615 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2616 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2617 ar_context_release(&ohci->ar_request_ctx);
2618 ar_context_release(&ohci->ar_response_ctx);
2619 context_release(&ohci->at_request_ctx);
2620 context_release(&ohci->at_response_ctx);
d79406dd
KH
2621 kfree(ohci->it_context_list);
2622 kfree(ohci->ir_context_list);
2623 pci_iounmap(dev, ohci->registers);
2624 pci_release_region(dev, 0);
2625 pci_disable_device(dev);
bd7dee63 2626 kfree(&ohci->card);
5da3dac8 2627 pmac_ohci_off(dev);
ea8d006b 2628
ed568912
KH
2629 fw_notify("Removed fw-ohci device.\n");
2630}
2631
2aef469a 2632#ifdef CONFIG_PM
2ed0f181 2633static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2634{
2ed0f181 2635 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2636 int err;
2637
2638 software_reset(ohci);
2ed0f181
SR
2639 free_irq(dev->irq, ohci);
2640 err = pci_save_state(dev);
2aef469a 2641 if (err) {
8a8cea27 2642 fw_error("pci_save_state failed\n");
2aef469a
KH
2643 return err;
2644 }
2ed0f181 2645 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2646 if (err)
2647 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 2648 pmac_ohci_off(dev);
ea8d006b 2649
2aef469a
KH
2650 return 0;
2651}
2652
2ed0f181 2653static int pci_resume(struct pci_dev *dev)
2aef469a 2654{
2ed0f181 2655 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2656 int err;
2657
5da3dac8 2658 pmac_ohci_on(dev);
2ed0f181
SR
2659 pci_set_power_state(dev, PCI_D0);
2660 pci_restore_state(dev);
2661 err = pci_enable_device(dev);
2aef469a 2662 if (err) {
8a8cea27 2663 fw_error("pci_enable_device failed\n");
2aef469a
KH
2664 return err;
2665 }
2666
0bd243c4 2667 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2668}
2669#endif
2670
a67483d2 2671static const struct pci_device_id pci_table[] = {
ed568912
KH
2672 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2673 { }
2674};
2675
2676MODULE_DEVICE_TABLE(pci, pci_table);
2677
2678static struct pci_driver fw_ohci_pci_driver = {
2679 .name = ohci_driver_name,
2680 .id_table = pci_table,
2681 .probe = pci_probe,
2682 .remove = pci_remove,
2aef469a
KH
2683#ifdef CONFIG_PM
2684 .resume = pci_resume,
2685 .suspend = pci_suspend,
2686#endif
ed568912
KH
2687};
2688
2689MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2690MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2691MODULE_LICENSE("GPL");
2692
1e4c7b0d
OH
2693/* Provide a module alias so root-on-sbp2 initrds don't break. */
2694#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2695MODULE_ALIAS("ohci1394");
2696#endif
2697
ed568912
KH
2698static int __init fw_ohci_init(void)
2699{
2700 return pci_register_driver(&fw_ohci_pci_driver);
2701}
2702
2703static void __exit fw_ohci_cleanup(void)
2704{
2705 pci_unregister_driver(&fw_ohci_pci_driver);
2706}
2707
2708module_init(fw_ohci_init);
2709module_exit(fw_ohci_cleanup);
This page took 0.380665 seconds and 5 git commands to generate.