firewire: core: trivial fix for warning strings
[deliverable/linux.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
e524f616 21#include <linux/compiler.h>
ed568912 22#include <linux/delay.h>
e8ca9702 23#include <linux/device.h>
cf3e72fd 24#include <linux/dma-mapping.h>
77c9a5da 25#include <linux/firewire.h>
e8ca9702 26#include <linux/firewire-constants.h>
c26f0234 27#include <linux/gfp.h>
a7fb60db
SR
28#include <linux/init.h>
29#include <linux/interrupt.h>
e8ca9702 30#include <linux/io.h>
a7fb60db 31#include <linux/kernel.h>
e8ca9702 32#include <linux/list.h>
faa2fb4e 33#include <linux/mm.h>
a7fb60db 34#include <linux/module.h>
ad3c0fe8 35#include <linux/moduleparam.h>
a7fb60db 36#include <linux/pci.h>
fc383796 37#include <linux/pci_ids.h>
c26f0234 38#include <linux/spinlock.h>
e8ca9702 39#include <linux/string.h>
cf3e72fd 40
e8ca9702 41#include <asm/byteorder.h>
c26f0234 42#include <asm/page.h>
ee71c2f9 43#include <asm/system.h>
ed568912 44
ea8d006b
SR
45#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
77c9a5da
SR
49#include "core.h"
50#include "ohci.h"
ed568912 51
a77754a7
KH
52#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
65
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
a77754a7
KH
75#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 79
32b46093 80struct ar_buffer {
ed568912 81 struct descriptor descriptor;
32b46093
KH
82 struct ar_buffer *next;
83 __le32 data[0];
84};
ed568912 85
32b46093
KH
86struct ar_context {
87 struct fw_ohci *ohci;
88 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
72e318e0 91 u32 regs;
ed568912
KH
92 struct tasklet_struct tasklet;
93};
94
30200739
KH
95struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
fe5ca634
DM
100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
30200739 113struct context {
373b2edd 114 struct fw_ohci *ohci;
30200739 115 u32 regs;
fe5ca634 116 int total_allocation;
373b2edd 117
fe5ca634
DM
118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
30200739
KH
142
143 descriptor_callback_t callback;
144
373b2edd 145 struct tasklet_struct tasklet;
30200739 146};
30200739 147
a77754a7
KH
148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
154
155struct iso_context {
156 struct fw_iso_context base;
30200739 157 struct context context;
0642b657 158 int excess_bytes;
9b32d5f3
KH
159 void *header;
160 size_t header_length;
ed568912
KH
161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
e636fe25 169 int node_id;
ed568912 170 int generation;
e09770db 171 int request_generation; /* for timestamping incoming requests */
4a635593 172 unsigned quirks;
ed568912 173
c781c06d
KH
174 /*
175 * Spinlock for accessing fw_ohci data. Never call out of
176 * this driver with this lock held.
177 */
ed568912 178 spinlock_t lock;
ed568912
KH
179
180 struct ar_context ar_request_ctx;
181 struct ar_context ar_response_ctx;
f319b6a0
KH
182 struct context at_request_ctx;
183 struct context at_response_ctx;
ed568912
KH
184
185 u32 it_context_mask;
186 struct iso_context *it_context_list;
4817ed24 187 u64 ir_context_channels;
ed568912
KH
188 u32 ir_context_mask;
189 struct iso_context *ir_context_list;
ecb1cf9c
SR
190
191 __be32 *config_rom;
192 dma_addr_t config_rom_bus;
193 __be32 *next_config_rom;
194 dma_addr_t next_config_rom_bus;
195 __be32 next_header;
196
197 __le32 *self_id_cpu;
198 dma_addr_t self_id_bus;
199 struct tasklet_struct bus_reset_tasklet;
200
201 u32 self_id_buffer[512];
ed568912
KH
202};
203
95688e97 204static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
205{
206 return container_of(card, struct fw_ohci, card);
207}
208
295e3feb
KH
209#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
210#define IR_CONTEXT_BUFFER_FILL 0x80000000
211#define IR_CONTEXT_ISOCH_HEADER 0x40000000
212#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
213#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
214#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
215
216#define CONTEXT_RUN 0x8000
217#define CONTEXT_WAKE 0x1000
218#define CONTEXT_DEAD 0x0800
219#define CONTEXT_ACTIVE 0x0400
220
8b7b6afa 221#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
222#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
223#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
224
ed568912
KH
225#define OHCI1394_REGISTER_SIZE 0x800
226#define OHCI_LOOP_COUNT 500
227#define OHCI1394_PCI_HCI_Control 0x40
228#define SELF_ID_BUF_SIZE 0x800
32b46093 229#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 230#define OHCI_VERSION_1_1 0x010010
0edeefd9 231
ed568912
KH
232static char ohci_driver_name[] = KBUILD_MODNAME;
233
262444ee 234#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
235#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
236
4a635593
SR
237#define QUIRK_CYCLE_TIMER 1
238#define QUIRK_RESET_PACKET 2
239#define QUIRK_BE_HEADERS 4
925e7a65 240#define QUIRK_NO_1394A 8
262444ee 241#define QUIRK_NO_MSI 16
4a635593
SR
242
243/* In case of multiple matches in ohci_quirks[], only the first one is used. */
244static const struct {
245 unsigned short vendor, device, flags;
246} ohci_quirks[] = {
8301b91b 247 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
925e7a65
CL
248 QUIRK_RESET_PACKET |
249 QUIRK_NO_1394A},
4a635593
SR
250 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
251 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262444ee 252 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
4a635593
SR
253 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
254 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
255 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
256};
257
3e9cc2f3
SR
258/* This overrides anything that was found in ohci_quirks[]. */
259static int param_quirks;
260module_param_named(quirks, param_quirks, int, 0644);
261MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
262 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
263 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
264 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 265 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 266 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
267 ")");
268
a007bb85 269#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 270#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
271#define OHCI_PARAM_DEBUG_IRQS 4
272#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 273
5da3dac8
SR
274#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
275
ad3c0fe8
SR
276static int param_debug;
277module_param_named(debug, param_debug, int, 0644);
278MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 279 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
280 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
281 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
282 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
283 ", or a combination, or all = -1)");
284
285static void log_irqs(u32 evt)
286{
a007bb85
SR
287 if (likely(!(param_debug &
288 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
289 return;
290
291 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
292 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
293 return;
294
168cf9af 295 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
296 evt & OHCI1394_selfIDComplete ? " selfID" : "",
297 evt & OHCI1394_RQPkt ? " AR_req" : "",
298 evt & OHCI1394_RSPkt ? " AR_resp" : "",
299 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
300 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
301 evt & OHCI1394_isochRx ? " IR" : "",
302 evt & OHCI1394_isochTx ? " IT" : "",
303 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
304 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
5ed1f321 305 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
306 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
307 evt & OHCI1394_busReset ? " busReset" : "",
308 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
309 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
310 OHCI1394_respTxComplete | OHCI1394_isochRx |
311 OHCI1394_isochTx | OHCI1394_postedWriteErr |
168cf9af 312 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
161b96e7 313 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
314 ? " ?" : "");
315}
316
317static const char *speed[] = {
318 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
319};
320static const char *power[] = {
321 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
322 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
323};
324static const char port[] = { '.', '-', 'p', 'c', };
325
326static char _p(u32 *s, int shift)
327{
328 return port[*s >> shift & 3];
329}
330
08ddb2f4 331static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
332{
333 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
334 return;
335
161b96e7
SR
336 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
337 self_id_count, generation, node_id);
ad3c0fe8
SR
338
339 for (; self_id_count--; ++s)
340 if ((*s & 1 << 23) == 0)
161b96e7
SR
341 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
342 "%s gc=%d %s %s%s%s\n",
343 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
344 speed[*s >> 14 & 3], *s >> 16 & 63,
345 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
346 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 347 else
161b96e7
SR
348 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
349 *s, *s >> 24 & 63,
350 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
351 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
352}
353
354static const char *evts[] = {
355 [0x00] = "evt_no_status", [0x01] = "-reserved-",
356 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
357 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
358 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
359 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
360 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
361 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
362 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
363 [0x10] = "-reserved-", [0x11] = "ack_complete",
364 [0x12] = "ack_pending ", [0x13] = "-reserved-",
365 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
366 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
367 [0x18] = "-reserved-", [0x19] = "-reserved-",
368 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
369 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
370 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
371 [0x20] = "pending/cancelled",
372};
373static const char *tcodes[] = {
374 [0x0] = "QW req", [0x1] = "BW req",
375 [0x2] = "W resp", [0x3] = "-reserved-",
376 [0x4] = "QR req", [0x5] = "BR req",
377 [0x6] = "QR resp", [0x7] = "BR resp",
378 [0x8] = "cycle start", [0x9] = "Lk req",
379 [0xa] = "async stream packet", [0xb] = "Lk resp",
380 [0xc] = "-reserved-", [0xd] = "-reserved-",
381 [0xe] = "link internal", [0xf] = "-reserved-",
382};
383static const char *phys[] = {
384 [0x0] = "phy config packet", [0x1] = "link-on packet",
385 [0x2] = "self-id packet", [0x3] = "-reserved-",
386};
387
388static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
389{
390 int tcode = header[0] >> 4 & 0xf;
391 char specific[12];
392
393 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
394 return;
395
396 if (unlikely(evt >= ARRAY_SIZE(evts)))
397 evt = 0x1f;
398
08ddb2f4 399 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
400 fw_notify("A%c evt_bus_reset, generation %d\n",
401 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
402 return;
403 }
404
ad3c0fe8 405 if (header[0] == ~header[1]) {
161b96e7
SR
406 fw_notify("A%c %s, %s, %08x\n",
407 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
408 return;
409 }
410
411 switch (tcode) {
412 case 0x0: case 0x6: case 0x8:
413 snprintf(specific, sizeof(specific), " = %08x",
414 be32_to_cpu((__force __be32)header[3]));
415 break;
416 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
417 snprintf(specific, sizeof(specific), " %x,%x",
418 header[3] >> 16, header[3] & 0xffff);
419 break;
420 default:
421 specific[0] = '\0';
422 }
423
424 switch (tcode) {
425 case 0xe: case 0xa:
161b96e7 426 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
427 break;
428 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
429 fw_notify("A%c spd %x tl %02x, "
430 "%04x -> %04x, %s, "
431 "%s, %04x%08x%s\n",
432 dir, speed, header[0] >> 10 & 0x3f,
433 header[1] >> 16, header[0] >> 16, evts[evt],
434 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
435 break;
436 default:
161b96e7
SR
437 fw_notify("A%c spd %x tl %02x, "
438 "%04x -> %04x, %s, "
439 "%s%s\n",
440 dir, speed, header[0] >> 10 & 0x3f,
441 header[1] >> 16, header[0] >> 16, evts[evt],
442 tcodes[tcode], specific);
ad3c0fe8
SR
443 }
444}
445
446#else
447
5da3dac8
SR
448#define param_debug 0
449static inline void log_irqs(u32 evt) {}
450static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
451static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
452
453#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
454
95688e97 455static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
456{
457 writel(data, ohci->registers + offset);
458}
459
95688e97 460static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
461{
462 return readl(ohci->registers + offset);
463}
464
95688e97 465static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
466{
467 /* Do a dummy read to flush writes. */
468 reg_read(ohci, OHCI1394_Version);
469}
470
35d999b1 471static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 472{
4a96b4fc 473 u32 val;
35d999b1 474 int i;
ed568912
KH
475
476 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
35d999b1
SR
477 for (i = 0; i < 10; i++) {
478 val = reg_read(ohci, OHCI1394_PhyControl);
479 if (val & OHCI1394_PhyControl_ReadDone)
480 return OHCI1394_PhyControl_ReadData(val);
481
482 msleep(1);
ed568912 483 }
35d999b1 484 fw_error("failed to read phy reg\n");
ed568912 485
35d999b1
SR
486 return -EBUSY;
487}
4a96b4fc 488
35d999b1
SR
489static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
490{
491 int i;
492
493 reg_write(ohci, OHCI1394_PhyControl,
494 OHCI1394_PhyControl_Write(addr, val));
495 for (i = 0; i < 100; i++) {
496 val = reg_read(ohci, OHCI1394_PhyControl);
497 if (!(val & OHCI1394_PhyControl_WritePending))
498 return 0;
499
500 msleep(1);
501 }
502 fw_error("failed to write phy reg\n");
503
504 return -EBUSY;
4a96b4fc
CL
505}
506
507static int ohci_update_phy_reg(struct fw_card *card, int addr,
508 int clear_bits, int set_bits)
509{
510 struct fw_ohci *ohci = fw_ohci(card);
35d999b1 511 int ret;
4a96b4fc 512
35d999b1
SR
513 ret = read_phy_reg(ohci, addr);
514 if (ret < 0)
515 return ret;
4a96b4fc 516
e7014dad
CL
517 /*
518 * The interrupt status bits are cleared by writing a one bit.
519 * Avoid clearing them unless explicitly requested in set_bits.
520 */
521 if (addr == 5)
522 clear_bits |= PHY_INT_STATUS_BITS;
523
35d999b1 524 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
525}
526
35d999b1 527static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 528{
35d999b1 529 int ret;
925e7a65 530
35d999b1
SR
531 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
532 if (ret < 0)
533 return ret;
925e7a65 534
35d999b1 535 return read_phy_reg(ohci, addr);
925e7a65
CL
536}
537
32b46093 538static int ar_context_add_page(struct ar_context *ctx)
ed568912 539{
32b46093
KH
540 struct device *dev = ctx->ohci->card.device;
541 struct ar_buffer *ab;
f5101d58 542 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
543 size_t offset;
544
bde1709a 545 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
546 if (ab == NULL)
547 return -ENOMEM;
548
a55709ba 549 ab->next = NULL;
2d826cc5 550 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
551 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
552 DESCRIPTOR_STATUS |
553 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
554 offset = offsetof(struct ar_buffer, data);
555 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
556 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
557 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
558 ab->descriptor.branch_address = 0;
559
ec839e43 560 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
561 ctx->last_buffer->next = ab;
562 ctx->last_buffer = ab;
563
a77754a7 564 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 565 flush_writes(ctx->ohci);
32b46093
KH
566
567 return 0;
ed568912
KH
568}
569
a55709ba
JF
570static void ar_context_release(struct ar_context *ctx)
571{
572 struct ar_buffer *ab, *ab_next;
573 size_t offset;
574 dma_addr_t ab_bus;
575
576 for (ab = ctx->current_buffer; ab; ab = ab_next) {
577 ab_next = ab->next;
578 offset = offsetof(struct ar_buffer, data);
579 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
580 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
581 ab, ab_bus);
582 }
583}
584
11bf20ad
SR
585#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
586#define cond_le32_to_cpu(v) \
4a635593 587 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
588#else
589#define cond_le32_to_cpu(v) le32_to_cpu(v)
590#endif
591
32b46093 592static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 593{
ed568912 594 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
595 struct fw_packet p;
596 u32 status, length, tcode;
43286568 597 int evt;
2639a6fb 598
11bf20ad
SR
599 p.header[0] = cond_le32_to_cpu(buffer[0]);
600 p.header[1] = cond_le32_to_cpu(buffer[1]);
601 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
602
603 tcode = (p.header[0] >> 4) & 0x0f;
604 switch (tcode) {
605 case TCODE_WRITE_QUADLET_REQUEST:
606 case TCODE_READ_QUADLET_RESPONSE:
32b46093 607 p.header[3] = (__force __u32) buffer[3];
2639a6fb 608 p.header_length = 16;
32b46093 609 p.payload_length = 0;
2639a6fb
KH
610 break;
611
2639a6fb 612 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 613 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
614 p.header_length = 16;
615 p.payload_length = 0;
616 break;
617
618 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
619 case TCODE_READ_BLOCK_RESPONSE:
620 case TCODE_LOCK_REQUEST:
621 case TCODE_LOCK_RESPONSE:
11bf20ad 622 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 623 p.header_length = 16;
32b46093 624 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
625 break;
626
627 case TCODE_WRITE_RESPONSE:
628 case TCODE_READ_QUADLET_REQUEST:
32b46093 629 case OHCI_TCODE_PHY_PACKET:
2639a6fb 630 p.header_length = 12;
32b46093 631 p.payload_length = 0;
2639a6fb 632 break;
ccff9629
SR
633
634 default:
635 /* FIXME: Stop context, discard everything, and restart? */
636 p.header_length = 0;
637 p.payload_length = 0;
2639a6fb 638 }
ed568912 639
32b46093
KH
640 p.payload = (void *) buffer + p.header_length;
641
642 /* FIXME: What to do about evt_* errors? */
643 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 644 status = cond_le32_to_cpu(buffer[length]);
43286568 645 evt = (status >> 16) & 0x1f;
32b46093 646
43286568 647 p.ack = evt - 16;
32b46093
KH
648 p.speed = (status >> 21) & 0x7;
649 p.timestamp = status & 0xffff;
650 p.generation = ohci->request_generation;
ed568912 651
43286568 652 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 653
c781c06d
KH
654 /*
655 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
656 * the new generation number when a bus reset happens (see
657 * section 8.4.2.3). This helps us determine when a request
658 * was received and make sure we send the response in the same
659 * generation. We only need this for requests; for responses
660 * we use the unique tlabel for finding the matching
c781c06d 661 * request.
d34316a4
SR
662 *
663 * Alas some chips sometimes emit bus reset packets with a
664 * wrong generation. We set the correct generation for these
665 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 666 */
d34316a4 667 if (evt == OHCI1394_evt_bus_reset) {
4a635593 668 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
669 ohci->request_generation = (p.header[2] >> 16) & 0xff;
670 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 671 fw_core_handle_request(&ohci->card, &p);
d34316a4 672 } else {
2639a6fb 673 fw_core_handle_response(&ohci->card, &p);
d34316a4 674 }
ed568912 675
32b46093
KH
676 return buffer + length + 1;
677}
ed568912 678
32b46093
KH
679static void ar_context_tasklet(unsigned long data)
680{
681 struct ar_context *ctx = (struct ar_context *)data;
682 struct fw_ohci *ohci = ctx->ohci;
683 struct ar_buffer *ab;
684 struct descriptor *d;
685 void *buffer, *end;
686
687 ab = ctx->current_buffer;
688 d = &ab->descriptor;
689
690 if (d->res_count == 0) {
691 size_t size, rest, offset;
6b84236d
JW
692 dma_addr_t start_bus;
693 void *start;
32b46093 694
c781c06d
KH
695 /*
696 * This descriptor is finished and we may have a
32b46093 697 * packet split across this and the next buffer. We
c781c06d
KH
698 * reuse the page for reassembling the split packet.
699 */
32b46093
KH
700
701 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
702 start = buffer = ab;
703 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 704
32b46093
KH
705 ab = ab->next;
706 d = &ab->descriptor;
707 size = buffer + PAGE_SIZE - ctx->pointer;
708 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
709 memmove(buffer, ctx->pointer, size);
710 memcpy(buffer + size, ab->data, rest);
711 ctx->current_buffer = ab;
712 ctx->pointer = (void *) ab->data + rest;
713 end = buffer + size + rest;
714
715 while (buffer < end)
716 buffer = handle_ar_packet(ctx, buffer);
717
bde1709a 718 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 719 start, start_bus);
32b46093
KH
720 ar_context_add_page(ctx);
721 } else {
722 buffer = ctx->pointer;
723 ctx->pointer = end =
724 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
725
726 while (buffer < end)
727 buffer = handle_ar_packet(ctx, buffer);
728 }
ed568912
KH
729}
730
53dca511
SR
731static int ar_context_init(struct ar_context *ctx,
732 struct fw_ohci *ohci, u32 regs)
ed568912 733{
32b46093 734 struct ar_buffer ab;
ed568912 735
72e318e0
KH
736 ctx->regs = regs;
737 ctx->ohci = ohci;
738 ctx->last_buffer = &ab;
ed568912
KH
739 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
740
32b46093
KH
741 ar_context_add_page(ctx);
742 ar_context_add_page(ctx);
743 ctx->current_buffer = ab.next;
744 ctx->pointer = ctx->current_buffer->data;
745
2aef469a
KH
746 return 0;
747}
748
749static void ar_context_run(struct ar_context *ctx)
750{
751 struct ar_buffer *ab = ctx->current_buffer;
752 dma_addr_t ab_bus;
753 size_t offset;
754
755 offset = offsetof(struct ar_buffer, data);
0a9972ba 756 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
757
758 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 759 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 760 flush_writes(ctx->ohci);
ed568912 761}
373b2edd 762
53dca511 763static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
764{
765 int b, key;
766
767 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
768 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
769
770 /* figure out which descriptor the branch address goes in */
771 if (z == 2 && (b == 3 || key == 2))
772 return d;
773 else
774 return d + z - 1;
775}
776
30200739
KH
777static void context_tasklet(unsigned long data)
778{
779 struct context *ctx = (struct context *) data;
30200739
KH
780 struct descriptor *d, *last;
781 u32 address;
782 int z;
fe5ca634 783 struct descriptor_buffer *desc;
30200739 784
fe5ca634
DM
785 desc = list_entry(ctx->buffer_list.next,
786 struct descriptor_buffer, list);
787 last = ctx->last;
30200739 788 while (last->branch_address != 0) {
fe5ca634 789 struct descriptor_buffer *old_desc = desc;
30200739
KH
790 address = le32_to_cpu(last->branch_address);
791 z = address & 0xf;
fe5ca634
DM
792 address &= ~0xf;
793
794 /* If the branch address points to a buffer outside of the
795 * current buffer, advance to the next buffer. */
796 if (address < desc->buffer_bus ||
797 address >= desc->buffer_bus + desc->used)
798 desc = list_entry(desc->list.next,
799 struct descriptor_buffer, list);
800 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 801 last = find_branch_descriptor(d, z);
30200739
KH
802
803 if (!ctx->callback(ctx, d, last))
804 break;
805
fe5ca634
DM
806 if (old_desc != desc) {
807 /* If we've advanced to the next buffer, move the
808 * previous buffer to the free list. */
809 unsigned long flags;
810 old_desc->used = 0;
811 spin_lock_irqsave(&ctx->ohci->lock, flags);
812 list_move_tail(&old_desc->list, &ctx->buffer_list);
813 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
814 }
815 ctx->last = last;
30200739
KH
816 }
817}
818
fe5ca634
DM
819/*
820 * Allocate a new buffer and add it to the list of free buffers for this
821 * context. Must be called with ohci->lock held.
822 */
53dca511 823static int context_add_buffer(struct context *ctx)
fe5ca634
DM
824{
825 struct descriptor_buffer *desc;
f5101d58 826 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
827 int offset;
828
829 /*
830 * 16MB of descriptors should be far more than enough for any DMA
831 * program. This will catch run-away userspace or DoS attacks.
832 */
833 if (ctx->total_allocation >= 16*1024*1024)
834 return -ENOMEM;
835
836 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
837 &bus_addr, GFP_ATOMIC);
838 if (!desc)
839 return -ENOMEM;
840
841 offset = (void *)&desc->buffer - (void *)desc;
842 desc->buffer_size = PAGE_SIZE - offset;
843 desc->buffer_bus = bus_addr + offset;
844 desc->used = 0;
845
846 list_add_tail(&desc->list, &ctx->buffer_list);
847 ctx->total_allocation += PAGE_SIZE;
848
849 return 0;
850}
851
53dca511
SR
852static int context_init(struct context *ctx, struct fw_ohci *ohci,
853 u32 regs, descriptor_callback_t callback)
30200739
KH
854{
855 ctx->ohci = ohci;
856 ctx->regs = regs;
fe5ca634
DM
857 ctx->total_allocation = 0;
858
859 INIT_LIST_HEAD(&ctx->buffer_list);
860 if (context_add_buffer(ctx) < 0)
30200739
KH
861 return -ENOMEM;
862
fe5ca634
DM
863 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
864 struct descriptor_buffer, list);
865
30200739
KH
866 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
867 ctx->callback = callback;
868
c781c06d
KH
869 /*
870 * We put a dummy descriptor in the buffer that has a NULL
30200739 871 * branch address and looks like it's been sent. That way we
fe5ca634 872 * have a descriptor to append DMA programs to.
c781c06d 873 */
fe5ca634
DM
874 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
875 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
876 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
877 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
878 ctx->last = ctx->buffer_tail->buffer;
879 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
880
881 return 0;
882}
883
53dca511 884static void context_release(struct context *ctx)
30200739
KH
885{
886 struct fw_card *card = &ctx->ohci->card;
fe5ca634 887 struct descriptor_buffer *desc, *tmp;
30200739 888
fe5ca634
DM
889 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
890 dma_free_coherent(card->device, PAGE_SIZE, desc,
891 desc->buffer_bus -
892 ((void *)&desc->buffer - (void *)desc));
30200739
KH
893}
894
fe5ca634 895/* Must be called with ohci->lock held */
53dca511
SR
896static struct descriptor *context_get_descriptors(struct context *ctx,
897 int z, dma_addr_t *d_bus)
30200739 898{
fe5ca634
DM
899 struct descriptor *d = NULL;
900 struct descriptor_buffer *desc = ctx->buffer_tail;
901
902 if (z * sizeof(*d) > desc->buffer_size)
903 return NULL;
904
905 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
906 /* No room for the descriptor in this buffer, so advance to the
907 * next one. */
30200739 908
fe5ca634
DM
909 if (desc->list.next == &ctx->buffer_list) {
910 /* If there is no free buffer next in the list,
911 * allocate one. */
912 if (context_add_buffer(ctx) < 0)
913 return NULL;
914 }
915 desc = list_entry(desc->list.next,
916 struct descriptor_buffer, list);
917 ctx->buffer_tail = desc;
918 }
30200739 919
fe5ca634 920 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 921 memset(d, 0, z * sizeof(*d));
fe5ca634 922 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
923
924 return d;
925}
926
295e3feb 927static void context_run(struct context *ctx, u32 extra)
30200739
KH
928{
929 struct fw_ohci *ohci = ctx->ohci;
930
a77754a7 931 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 932 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
933 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
934 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
935 flush_writes(ohci);
936}
937
938static void context_append(struct context *ctx,
939 struct descriptor *d, int z, int extra)
940{
941 dma_addr_t d_bus;
fe5ca634 942 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 943
fe5ca634 944 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 945
fe5ca634
DM
946 desc->used += (z + extra) * sizeof(*d);
947 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
948 ctx->prev = find_branch_descriptor(d, z);
30200739 949
a77754a7 950 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
951 flush_writes(ctx->ohci);
952}
953
954static void context_stop(struct context *ctx)
955{
956 u32 reg;
b8295668 957 int i;
30200739 958
a77754a7 959 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 960 flush_writes(ctx->ohci);
30200739 961
b8295668 962 for (i = 0; i < 10; i++) {
a77754a7 963 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 964 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 965 return;
b8295668 966
b980f5a2 967 mdelay(1);
b8295668 968 }
b0068549 969 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 970}
ed568912 971
f319b6a0
KH
972struct driver_data {
973 struct fw_packet *packet;
974};
ed568912 975
c781c06d
KH
976/*
977 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 978 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
979 * generation handling and locking around packet queue manipulation.
980 */
53dca511
SR
981static int at_context_queue_packet(struct context *ctx,
982 struct fw_packet *packet)
ed568912 983{
ed568912 984 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 985 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
986 struct driver_data *driver_data;
987 struct descriptor *d, *last;
988 __le32 *header;
ed568912 989 int z, tcode;
f319b6a0 990 u32 reg;
ed568912 991
f319b6a0
KH
992 d = context_get_descriptors(ctx, 4, &d_bus);
993 if (d == NULL) {
994 packet->ack = RCODE_SEND_ERROR;
995 return -1;
ed568912
KH
996 }
997
a77754a7 998 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
999 d[0].res_count = cpu_to_le16(packet->timestamp);
1000
c781c06d
KH
1001 /*
1002 * The DMA format for asyncronous link packets is different
ed568912
KH
1003 * from the IEEE1394 layout, so shift the fields around
1004 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
1005 * which we need to prepend an extra quadlet.
1006 */
f319b6a0
KH
1007
1008 header = (__le32 *) &d[1];
f8c2287c
JF
1009 switch (packet->header_length) {
1010 case 16:
1011 case 12:
f319b6a0
KH
1012 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1013 (packet->speed << 16));
1014 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1015 (packet->header[0] & 0xffff0000));
1016 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
1017
1018 tcode = (packet->header[0] >> 4) & 0x0f;
1019 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1020 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1021 else
f319b6a0
KH
1022 header[3] = (__force __le32) packet->header[3];
1023
1024 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1025 break;
1026
1027 case 8:
f319b6a0
KH
1028 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1029 (packet->speed << 16));
1030 header[1] = cpu_to_le32(packet->header[0]);
1031 header[2] = cpu_to_le32(packet->header[1]);
1032 d[0].req_count = cpu_to_le16(12);
f8c2287c
JF
1033 break;
1034
1035 case 4:
1036 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1037 (packet->speed << 16));
1038 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1039 d[0].req_count = cpu_to_le16(8);
1040 break;
1041
1042 default:
1043 /* BUG(); */
1044 packet->ack = RCODE_SEND_ERROR;
1045 return -1;
ed568912
KH
1046 }
1047
f319b6a0
KH
1048 driver_data = (struct driver_data *) &d[3];
1049 driver_data->packet = packet;
20d11673 1050 packet->driver_data = driver_data;
a186b4a6 1051
f319b6a0
KH
1052 if (packet->payload_length > 0) {
1053 payload_bus =
1054 dma_map_single(ohci->card.device, packet->payload,
1055 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 1056 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
1057 packet->ack = RCODE_SEND_ERROR;
1058 return -1;
1059 }
19593ffd
SR
1060 packet->payload_bus = payload_bus;
1061 packet->payload_mapped = true;
f319b6a0
KH
1062
1063 d[2].req_count = cpu_to_le16(packet->payload_length);
1064 d[2].data_address = cpu_to_le32(payload_bus);
1065 last = &d[2];
1066 z = 3;
ed568912 1067 } else {
f319b6a0
KH
1068 last = &d[0];
1069 z = 2;
ed568912 1070 }
ed568912 1071
a77754a7
KH
1072 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1073 DESCRIPTOR_IRQ_ALWAYS |
1074 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1075
76f73ca1
JW
1076 /*
1077 * If the controller and packet generations don't match, we need to
1078 * bail out and try again. If IntEvent.busReset is set, the AT context
1079 * is halted, so appending to the context and trying to run it is
1080 * futile. Most controllers do the right thing and just flush the AT
1081 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1082 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1083 * up stalling out. So we just bail out in software and try again
1084 * later, and everyone is happy.
1085 * FIXME: Document how the locking works.
1086 */
1087 if (ohci->generation != packet->generation ||
1088 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1089 if (packet->payload_mapped)
ab88ca48
SR
1090 dma_unmap_single(ohci->card.device, payload_bus,
1091 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1092 packet->ack = RCODE_GENERATION;
1093 return -1;
1094 }
1095
1096 context_append(ctx, d, z, 4 - z);
ed568912 1097
f319b6a0 1098 /* If the context isn't already running, start it up. */
a77754a7 1099 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1100 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1101 context_run(ctx, 0);
1102
1103 return 0;
ed568912
KH
1104}
1105
f319b6a0
KH
1106static int handle_at_packet(struct context *context,
1107 struct descriptor *d,
1108 struct descriptor *last)
ed568912 1109{
f319b6a0 1110 struct driver_data *driver_data;
ed568912 1111 struct fw_packet *packet;
f319b6a0 1112 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1113 int evt;
1114
f319b6a0
KH
1115 if (last->transfer_status == 0)
1116 /* This descriptor isn't done yet, stop iteration. */
1117 return 0;
ed568912 1118
f319b6a0
KH
1119 driver_data = (struct driver_data *) &d[3];
1120 packet = driver_data->packet;
1121 if (packet == NULL)
1122 /* This packet was cancelled, just continue. */
1123 return 1;
730c32f5 1124
19593ffd 1125 if (packet->payload_mapped)
1d1dc5e8 1126 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1127 packet->payload_length, DMA_TO_DEVICE);
ed568912 1128
f319b6a0
KH
1129 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1130 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1131
ad3c0fe8
SR
1132 log_ar_at_event('T', packet->speed, packet->header, evt);
1133
f319b6a0
KH
1134 switch (evt) {
1135 case OHCI1394_evt_timeout:
1136 /* Async response transmit timed out. */
1137 packet->ack = RCODE_CANCELLED;
1138 break;
ed568912 1139
f319b6a0 1140 case OHCI1394_evt_flushed:
c781c06d
KH
1141 /*
1142 * The packet was flushed should give same error as
1143 * when we try to use a stale generation count.
1144 */
f319b6a0
KH
1145 packet->ack = RCODE_GENERATION;
1146 break;
ed568912 1147
f319b6a0 1148 case OHCI1394_evt_missing_ack:
c781c06d
KH
1149 /*
1150 * Using a valid (current) generation count, but the
1151 * node is not on the bus or not sending acks.
1152 */
f319b6a0
KH
1153 packet->ack = RCODE_NO_ACK;
1154 break;
ed568912 1155
f319b6a0
KH
1156 case ACK_COMPLETE + 0x10:
1157 case ACK_PENDING + 0x10:
1158 case ACK_BUSY_X + 0x10:
1159 case ACK_BUSY_A + 0x10:
1160 case ACK_BUSY_B + 0x10:
1161 case ACK_DATA_ERROR + 0x10:
1162 case ACK_TYPE_ERROR + 0x10:
1163 packet->ack = evt - 0x10;
1164 break;
ed568912 1165
f319b6a0
KH
1166 default:
1167 packet->ack = RCODE_SEND_ERROR;
1168 break;
1169 }
ed568912 1170
f319b6a0 1171 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1172
f319b6a0 1173 return 1;
ed568912
KH
1174}
1175
a77754a7
KH
1176#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1177#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1178#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1179#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1180#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1181
53dca511
SR
1182static void handle_local_rom(struct fw_ohci *ohci,
1183 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1184{
1185 struct fw_packet response;
1186 int tcode, length, i;
1187
a77754a7 1188 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1189 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1190 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1191 else
1192 length = 4;
1193
1194 i = csr - CSR_CONFIG_ROM;
1195 if (i + length > CONFIG_ROM_SIZE) {
1196 fw_fill_response(&response, packet->header,
1197 RCODE_ADDRESS_ERROR, NULL, 0);
1198 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1199 fw_fill_response(&response, packet->header,
1200 RCODE_TYPE_ERROR, NULL, 0);
1201 } else {
1202 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1203 (void *) ohci->config_rom + i, length);
1204 }
1205
1206 fw_core_handle_response(&ohci->card, &response);
1207}
1208
53dca511
SR
1209static void handle_local_lock(struct fw_ohci *ohci,
1210 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1211{
1212 struct fw_packet response;
1213 int tcode, length, ext_tcode, sel;
1214 __be32 *payload, lock_old;
1215 u32 lock_arg, lock_data;
1216
a77754a7
KH
1217 tcode = HEADER_GET_TCODE(packet->header[0]);
1218 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1219 payload = packet->payload;
a77754a7 1220 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1221
1222 if (tcode == TCODE_LOCK_REQUEST &&
1223 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1224 lock_arg = be32_to_cpu(payload[0]);
1225 lock_data = be32_to_cpu(payload[1]);
1226 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1227 lock_arg = 0;
1228 lock_data = 0;
1229 } else {
1230 fw_fill_response(&response, packet->header,
1231 RCODE_TYPE_ERROR, NULL, 0);
1232 goto out;
1233 }
1234
1235 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1236 reg_write(ohci, OHCI1394_CSRData, lock_data);
1237 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1238 reg_write(ohci, OHCI1394_CSRControl, sel);
1239
1240 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1241 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1242 else
1243 fw_notify("swap not done yet\n");
1244
1245 fw_fill_response(&response, packet->header,
2d826cc5 1246 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1247 out:
1248 fw_core_handle_response(&ohci->card, &response);
1249}
1250
53dca511 1251static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1252{
1253 u64 offset;
1254 u32 csr;
1255
473d28c7
KH
1256 if (ctx == &ctx->ohci->at_request_ctx) {
1257 packet->ack = ACK_PENDING;
1258 packet->callback(packet, &ctx->ohci->card, packet->ack);
1259 }
93c4cceb
KH
1260
1261 offset =
1262 ((unsigned long long)
a77754a7 1263 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1264 packet->header[2];
1265 csr = offset - CSR_REGISTER_BASE;
1266
1267 /* Handle config rom reads. */
1268 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1269 handle_local_rom(ctx->ohci, packet, csr);
1270 else switch (csr) {
1271 case CSR_BUS_MANAGER_ID:
1272 case CSR_BANDWIDTH_AVAILABLE:
1273 case CSR_CHANNELS_AVAILABLE_HI:
1274 case CSR_CHANNELS_AVAILABLE_LO:
1275 handle_local_lock(ctx->ohci, packet, csr);
1276 break;
1277 default:
1278 if (ctx == &ctx->ohci->at_request_ctx)
1279 fw_core_handle_request(&ctx->ohci->card, packet);
1280 else
1281 fw_core_handle_response(&ctx->ohci->card, packet);
1282 break;
1283 }
473d28c7
KH
1284
1285 if (ctx == &ctx->ohci->at_response_ctx) {
1286 packet->ack = ACK_COMPLETE;
1287 packet->callback(packet, &ctx->ohci->card, packet->ack);
1288 }
93c4cceb 1289}
e636fe25 1290
53dca511 1291static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1292{
ed568912 1293 unsigned long flags;
2dbd7d7e 1294 int ret;
ed568912
KH
1295
1296 spin_lock_irqsave(&ctx->ohci->lock, flags);
1297
a77754a7 1298 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1299 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1300 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1301 handle_local_request(ctx, packet);
1302 return;
e636fe25 1303 }
ed568912 1304
2dbd7d7e 1305 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1306 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1307
2dbd7d7e 1308 if (ret < 0)
f319b6a0 1309 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1310
ed568912
KH
1311}
1312
1313static void bus_reset_tasklet(unsigned long data)
1314{
1315 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1316 int self_id_count, i, j, reg;
ed568912
KH
1317 int generation, new_generation;
1318 unsigned long flags;
4eaff7d6
SR
1319 void *free_rom = NULL;
1320 dma_addr_t free_rom_bus = 0;
ed568912
KH
1321
1322 reg = reg_read(ohci, OHCI1394_NodeID);
1323 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1324 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1325 return;
1326 }
02ff8f8e
SR
1327 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1328 fw_notify("malconfigured bus\n");
1329 return;
1330 }
1331 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1332 OHCI1394_NodeID_nodeNumber);
ed568912 1333
c8a9a498
SR
1334 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1335 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1336 fw_notify("inconsistent self IDs\n");
1337 return;
1338 }
c781c06d
KH
1339 /*
1340 * The count in the SelfIDCount register is the number of
ed568912
KH
1341 * bytes in the self ID receive buffer. Since we also receive
1342 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1343 * bit extra to get the actual number of self IDs.
1344 */
928ec5f1
SR
1345 self_id_count = (reg >> 3) & 0xff;
1346 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1347 fw_notify("inconsistent self IDs\n");
1348 return;
1349 }
11bf20ad 1350 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1351 rmb();
ed568912
KH
1352
1353 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1354 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1355 fw_notify("inconsistent self IDs\n");
1356 return;
1357 }
11bf20ad
SR
1358 ohci->self_id_buffer[j] =
1359 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1360 }
ee71c2f9 1361 rmb();
ed568912 1362
c781c06d
KH
1363 /*
1364 * Check the consistency of the self IDs we just read. The
ed568912
KH
1365 * problem we face is that a new bus reset can start while we
1366 * read out the self IDs from the DMA buffer. If this happens,
1367 * the DMA buffer will be overwritten with new self IDs and we
1368 * will read out inconsistent data. The OHCI specification
1369 * (section 11.2) recommends a technique similar to
1370 * linux/seqlock.h, where we remember the generation of the
1371 * self IDs in the buffer before reading them out and compare
1372 * it to the current generation after reading them out. If
1373 * the two generations match we know we have a consistent set
c781c06d
KH
1374 * of self IDs.
1375 */
ed568912
KH
1376
1377 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1378 if (new_generation != generation) {
1379 fw_notify("recursive bus reset detected, "
1380 "discarding self ids\n");
1381 return;
1382 }
1383
1384 /* FIXME: Document how the locking works. */
1385 spin_lock_irqsave(&ohci->lock, flags);
1386
1387 ohci->generation = generation;
f319b6a0
KH
1388 context_stop(&ohci->at_request_ctx);
1389 context_stop(&ohci->at_response_ctx);
ed568912
KH
1390 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1391
4a635593 1392 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1393 ohci->request_generation = generation;
1394
c781c06d
KH
1395 /*
1396 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1397 * have to do it under the spinlock also. If a new config rom
1398 * was set up before this reset, the old one is now no longer
1399 * in use and we can free it. Update the config rom pointers
1400 * to point to the current config rom and clear the
c781c06d
KH
1401 * next_config_rom pointer so a new udpate can take place.
1402 */
ed568912
KH
1403
1404 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1405 if (ohci->next_config_rom != ohci->config_rom) {
1406 free_rom = ohci->config_rom;
1407 free_rom_bus = ohci->config_rom_bus;
1408 }
ed568912
KH
1409 ohci->config_rom = ohci->next_config_rom;
1410 ohci->config_rom_bus = ohci->next_config_rom_bus;
1411 ohci->next_config_rom = NULL;
1412
c781c06d
KH
1413 /*
1414 * Restore config_rom image and manually update
ed568912
KH
1415 * config_rom registers. Writing the header quadlet
1416 * will indicate that the config rom is ready, so we
c781c06d
KH
1417 * do that last.
1418 */
ed568912
KH
1419 reg_write(ohci, OHCI1394_BusOptions,
1420 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1421 ohci->config_rom[0] = ohci->next_header;
1422 reg_write(ohci, OHCI1394_ConfigROMhdr,
1423 be32_to_cpu(ohci->next_header));
ed568912
KH
1424 }
1425
080de8c2
SR
1426#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1427 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1428 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1429#endif
1430
ed568912
KH
1431 spin_unlock_irqrestore(&ohci->lock, flags);
1432
4eaff7d6
SR
1433 if (free_rom)
1434 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1435 free_rom, free_rom_bus);
1436
08ddb2f4
SR
1437 log_selfids(ohci->node_id, generation,
1438 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1439
e636fe25 1440 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
ed568912
KH
1441 self_id_count, ohci->self_id_buffer);
1442}
1443
1444static irqreturn_t irq_handler(int irq, void *data)
1445{
1446 struct fw_ohci *ohci = data;
168cf9af 1447 u32 event, iso_event;
ed568912
KH
1448 int i;
1449
1450 event = reg_read(ohci, OHCI1394_IntEventClear);
1451
a515958d 1452 if (!event || !~event)
ed568912
KH
1453 return IRQ_NONE;
1454
a007bb85
SR
1455 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1456 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1457 log_irqs(event);
ed568912
KH
1458
1459 if (event & OHCI1394_selfIDComplete)
1460 tasklet_schedule(&ohci->bus_reset_tasklet);
1461
1462 if (event & OHCI1394_RQPkt)
1463 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1464
1465 if (event & OHCI1394_RSPkt)
1466 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1467
1468 if (event & OHCI1394_reqTxComplete)
1469 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1470
1471 if (event & OHCI1394_respTxComplete)
1472 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1473
c889475f 1474 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1475 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1476
1477 while (iso_event) {
1478 i = ffs(iso_event) - 1;
30200739 1479 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1480 iso_event &= ~(1 << i);
1481 }
1482
c889475f 1483 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1484 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1485
1486 while (iso_event) {
1487 i = ffs(iso_event) - 1;
30200739 1488 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1489 iso_event &= ~(1 << i);
1490 }
1491
75f7832e
JW
1492 if (unlikely(event & OHCI1394_regAccessFail))
1493 fw_error("Register access failure - "
1494 "please notify linux1394-devel@lists.sf.net\n");
1495
e524f616
SR
1496 if (unlikely(event & OHCI1394_postedWriteErr))
1497 fw_error("PCI posted write error\n");
1498
bb9f2206
SR
1499 if (unlikely(event & OHCI1394_cycleTooLong)) {
1500 if (printk_ratelimit())
1501 fw_notify("isochronous cycle too long\n");
1502 reg_write(ohci, OHCI1394_LinkControlSet,
1503 OHCI1394_LinkControl_cycleMaster);
1504 }
1505
5ed1f321
JF
1506 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1507 /*
1508 * We need to clear this event bit in order to make
1509 * cycleMatch isochronous I/O work. In theory we should
1510 * stop active cycleMatch iso contexts now and restart
1511 * them at least two cycles later. (FIXME?)
1512 */
1513 if (printk_ratelimit())
1514 fw_notify("isochronous cycle inconsistent\n");
1515 }
1516
ed568912
KH
1517 return IRQ_HANDLED;
1518}
1519
2aef469a
KH
1520static int software_reset(struct fw_ohci *ohci)
1521{
1522 int i;
1523
1524 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1525
1526 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1527 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1528 OHCI1394_HCControl_softReset) == 0)
1529 return 0;
1530 msleep(1);
1531 }
1532
1533 return -EBUSY;
1534}
1535
8e85973e
SR
1536static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1537{
1538 size_t size = length * 4;
1539
1540 memcpy(dest, src, size);
1541 if (size < CONFIG_ROM_SIZE)
1542 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1543}
1544
925e7a65
CL
1545static int configure_1394a_enhancements(struct fw_ohci *ohci)
1546{
1547 bool enable_1394a;
35d999b1 1548 int ret, clear, set, offset;
925e7a65
CL
1549
1550 /* Check if the driver should configure link and PHY. */
1551 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1552 OHCI1394_HCControl_programPhyEnable))
1553 return 0;
1554
1555 /* Paranoia: check whether the PHY supports 1394a, too. */
1556 enable_1394a = false;
35d999b1
SR
1557 ret = read_phy_reg(ohci, 2);
1558 if (ret < 0)
1559 return ret;
1560 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1561 ret = read_paged_phy_reg(ohci, 1, 8);
1562 if (ret < 0)
1563 return ret;
1564 if (ret >= 1)
925e7a65
CL
1565 enable_1394a = true;
1566 }
1567
1568 if (ohci->quirks & QUIRK_NO_1394A)
1569 enable_1394a = false;
1570
1571 /* Configure PHY and link consistently. */
1572 if (enable_1394a) {
1573 clear = 0;
1574 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1575 } else {
1576 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1577 set = 0;
1578 }
35d999b1
SR
1579 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1580 if (ret < 0)
1581 return ret;
925e7a65
CL
1582
1583 if (enable_1394a)
1584 offset = OHCI1394_HCControlSet;
1585 else
1586 offset = OHCI1394_HCControlClear;
1587 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1588
1589 /* Clean up: configuration has been taken care of. */
1590 reg_write(ohci, OHCI1394_HCControlClear,
1591 OHCI1394_HCControl_programPhyEnable);
1592
1593 return 0;
1594}
1595
8e85973e
SR
1596static int ohci_enable(struct fw_card *card,
1597 const __be32 *config_rom, size_t length)
ed568912
KH
1598{
1599 struct fw_ohci *ohci = fw_ohci(card);
1600 struct pci_dev *dev = to_pci_dev(card->device);
148c7866 1601 u32 lps, irqs;
35d999b1 1602 int i, ret;
ed568912 1603
2aef469a
KH
1604 if (software_reset(ohci)) {
1605 fw_error("Failed to reset ohci card.\n");
1606 return -EBUSY;
1607 }
1608
1609 /*
1610 * Now enable LPS, which we need in order to start accessing
1611 * most of the registers. In fact, on some cards (ALI M5251),
1612 * accessing registers in the SClk domain without LPS enabled
1613 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1614 * full link enabled. However, with some cards (well, at least
1615 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1616 */
1617 reg_write(ohci, OHCI1394_HCControlSet,
1618 OHCI1394_HCControl_LPS |
1619 OHCI1394_HCControl_postedWriteEnable);
1620 flush_writes(ohci);
02214724
JW
1621
1622 for (lps = 0, i = 0; !lps && i < 3; i++) {
1623 msleep(50);
1624 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1625 OHCI1394_HCControl_LPS;
1626 }
1627
1628 if (!lps) {
1629 fw_error("Failed to set Link Power Status\n");
1630 return -EIO;
1631 }
2aef469a
KH
1632
1633 reg_write(ohci, OHCI1394_HCControlClear,
1634 OHCI1394_HCControl_noByteSwapData);
1635
affc9c24 1636 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
e896ec43
SR
1637 reg_write(ohci, OHCI1394_LinkControlClear,
1638 OHCI1394_LinkControl_rcvPhyPkt);
2aef469a
KH
1639 reg_write(ohci, OHCI1394_LinkControlSet,
1640 OHCI1394_LinkControl_rcvSelfID |
1641 OHCI1394_LinkControl_cycleTimerEnable |
1642 OHCI1394_LinkControl_cycleMaster);
1643
1644 reg_write(ohci, OHCI1394_ATRetries,
1645 OHCI1394_MAX_AT_REQ_RETRIES |
1646 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1647 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1648
1649 ar_context_run(&ohci->ar_request_ctx);
1650 ar_context_run(&ohci->ar_response_ctx);
1651
2aef469a
KH
1652 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1653 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1654 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 1655
35d999b1
SR
1656 ret = configure_1394a_enhancements(ohci);
1657 if (ret < 0)
1658 return ret;
925e7a65 1659
2aef469a 1660 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
1661 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1662 if (ret < 0)
1663 return ret;
2aef469a 1664
c781c06d
KH
1665 /*
1666 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1667 * update mechanism described below in ohci_set_config_rom()
1668 * is not active. We have to update ConfigRomHeader and
1669 * BusOptions manually, and the write to ConfigROMmap takes
1670 * effect immediately. We tie this to the enabling of the
1671 * link, so we have a valid config rom before enabling - the
1672 * OHCI requires that ConfigROMhdr and BusOptions have valid
1673 * values before enabling.
1674 *
1675 * However, when the ConfigROMmap is written, some controllers
1676 * always read back quadlets 0 and 2 from the config rom to
1677 * the ConfigRomHeader and BusOptions registers on bus reset.
1678 * They shouldn't do that in this initial case where the link
1679 * isn't enabled. This means we have to use the same
1680 * workaround here, setting the bus header to 0 and then write
1681 * the right values in the bus reset tasklet.
1682 */
1683
0bd243c4
KH
1684 if (config_rom) {
1685 ohci->next_config_rom =
1686 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1687 &ohci->next_config_rom_bus,
1688 GFP_KERNEL);
1689 if (ohci->next_config_rom == NULL)
1690 return -ENOMEM;
ed568912 1691
8e85973e 1692 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1693 } else {
1694 /*
1695 * In the suspend case, config_rom is NULL, which
1696 * means that we just reuse the old config rom.
1697 */
1698 ohci->next_config_rom = ohci->config_rom;
1699 ohci->next_config_rom_bus = ohci->config_rom_bus;
1700 }
ed568912 1701
8e85973e 1702 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1703 ohci->next_config_rom[0] = 0;
1704 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1705 reg_write(ohci, OHCI1394_BusOptions,
1706 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1707 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1708
1709 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1710
262444ee
CL
1711 if (!(ohci->quirks & QUIRK_NO_MSI))
1712 pci_enable_msi(dev);
ed568912 1713 if (request_irq(dev->irq, irq_handler,
262444ee
CL
1714 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1715 ohci_driver_name, ohci)) {
1716 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1717 pci_disable_msi(dev);
ed568912
KH
1718 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1719 ohci->config_rom, ohci->config_rom_bus);
1720 return -EIO;
1721 }
1722
148c7866
SR
1723 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1724 OHCI1394_RQPkt | OHCI1394_RSPkt |
1725 OHCI1394_isochTx | OHCI1394_isochRx |
1726 OHCI1394_postedWriteErr |
1727 OHCI1394_selfIDComplete |
1728 OHCI1394_regAccessFail |
1729 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1730 OHCI1394_masterIntEnable;
1731 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1732 irqs |= OHCI1394_busReset;
1733 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1734
ed568912
KH
1735 reg_write(ohci, OHCI1394_HCControlSet,
1736 OHCI1394_HCControl_linkEnable |
1737 OHCI1394_HCControl_BIBimageValid);
1738 flush_writes(ohci);
1739
c781c06d
KH
1740 /*
1741 * We are ready to go, initiate bus reset to finish the
1742 * initialization.
1743 */
ed568912
KH
1744
1745 fw_core_initiate_bus_reset(&ohci->card, 1);
1746
1747 return 0;
1748}
1749
53dca511 1750static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1751 const __be32 *config_rom, size_t length)
ed568912
KH
1752{
1753 struct fw_ohci *ohci;
1754 unsigned long flags;
2dbd7d7e 1755 int ret = -EBUSY;
ed568912 1756 __be32 *next_config_rom;
f5101d58 1757 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1758
1759 ohci = fw_ohci(card);
1760
c781c06d
KH
1761 /*
1762 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1763 * mechanism is a bit tricky, but easy enough to use. See
1764 * section 5.5.6 in the OHCI specification.
1765 *
1766 * The OHCI controller caches the new config rom address in a
1767 * shadow register (ConfigROMmapNext) and needs a bus reset
1768 * for the changes to take place. When the bus reset is
1769 * detected, the controller loads the new values for the
1770 * ConfigRomHeader and BusOptions registers from the specified
1771 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1772 * shadow register. All automatically and atomically.
1773 *
1774 * Now, there's a twist to this story. The automatic load of
1775 * ConfigRomHeader and BusOptions doesn't honor the
1776 * noByteSwapData bit, so with a be32 config rom, the
1777 * controller will load be32 values in to these registers
1778 * during the atomic update, even on litte endian
1779 * architectures. The workaround we use is to put a 0 in the
1780 * header quadlet; 0 is endian agnostic and means that the
1781 * config rom isn't ready yet. In the bus reset tasklet we
1782 * then set up the real values for the two registers.
1783 *
1784 * We use ohci->lock to avoid racing with the code that sets
1785 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1786 */
1787
1788 next_config_rom =
1789 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1790 &next_config_rom_bus, GFP_KERNEL);
1791 if (next_config_rom == NULL)
1792 return -ENOMEM;
1793
1794 spin_lock_irqsave(&ohci->lock, flags);
1795
1796 if (ohci->next_config_rom == NULL) {
1797 ohci->next_config_rom = next_config_rom;
1798 ohci->next_config_rom_bus = next_config_rom_bus;
1799
8e85973e 1800 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1801
1802 ohci->next_header = config_rom[0];
1803 ohci->next_config_rom[0] = 0;
1804
1805 reg_write(ohci, OHCI1394_ConfigROMmap,
1806 ohci->next_config_rom_bus);
2dbd7d7e 1807 ret = 0;
ed568912
KH
1808 }
1809
1810 spin_unlock_irqrestore(&ohci->lock, flags);
1811
c781c06d
KH
1812 /*
1813 * Now initiate a bus reset to have the changes take
ed568912
KH
1814 * effect. We clean up the old config rom memory and DMA
1815 * mappings in the bus reset tasklet, since the OHCI
1816 * controller could need to access it before the bus reset
c781c06d
KH
1817 * takes effect.
1818 */
2dbd7d7e 1819 if (ret == 0)
ed568912 1820 fw_core_initiate_bus_reset(&ohci->card, 1);
4eaff7d6
SR
1821 else
1822 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1823 next_config_rom, next_config_rom_bus);
ed568912 1824
2dbd7d7e 1825 return ret;
ed568912
KH
1826}
1827
1828static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1829{
1830 struct fw_ohci *ohci = fw_ohci(card);
1831
1832 at_context_transmit(&ohci->at_request_ctx, packet);
1833}
1834
1835static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1836{
1837 struct fw_ohci *ohci = fw_ohci(card);
1838
1839 at_context_transmit(&ohci->at_response_ctx, packet);
1840}
1841
730c32f5
KH
1842static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1843{
1844 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1845 struct context *ctx = &ohci->at_request_ctx;
1846 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1847 int ret = -ENOENT;
730c32f5 1848
f319b6a0 1849 tasklet_disable(&ctx->tasklet);
730c32f5 1850
f319b6a0
KH
1851 if (packet->ack != 0)
1852 goto out;
730c32f5 1853
19593ffd 1854 if (packet->payload_mapped)
1d1dc5e8
SR
1855 dma_unmap_single(ohci->card.device, packet->payload_bus,
1856 packet->payload_length, DMA_TO_DEVICE);
1857
ad3c0fe8 1858 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
1859 driver_data->packet = NULL;
1860 packet->ack = RCODE_CANCELLED;
1861 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 1862 ret = 0;
f319b6a0
KH
1863 out:
1864 tasklet_enable(&ctx->tasklet);
730c32f5 1865
2dbd7d7e 1866 return ret;
730c32f5
KH
1867}
1868
53dca511
SR
1869static int ohci_enable_phys_dma(struct fw_card *card,
1870 int node_id, int generation)
ed568912 1871{
080de8c2
SR
1872#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1873 return 0;
1874#else
ed568912
KH
1875 struct fw_ohci *ohci = fw_ohci(card);
1876 unsigned long flags;
2dbd7d7e 1877 int n, ret = 0;
ed568912 1878
c781c06d
KH
1879 /*
1880 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1881 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1882 */
ed568912
KH
1883
1884 spin_lock_irqsave(&ohci->lock, flags);
1885
1886 if (ohci->generation != generation) {
2dbd7d7e 1887 ret = -ESTALE;
ed568912
KH
1888 goto out;
1889 }
1890
c781c06d
KH
1891 /*
1892 * Note, if the node ID contains a non-local bus ID, physical DMA is
1893 * enabled for _all_ nodes on remote buses.
1894 */
907293d7
SR
1895
1896 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1897 if (n < 32)
1898 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1899 else
1900 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1901
ed568912 1902 flush_writes(ohci);
ed568912 1903 out:
6cad95fe 1904 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
1905
1906 return ret;
080de8c2 1907#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 1908}
373b2edd 1909
4a9bde9b 1910static u32 cycle_timer_ticks(u32 cycle_timer)
b677532b
CL
1911{
1912 u32 ticks;
1913
1914 ticks = cycle_timer & 0xfff;
1915 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1916 ticks += (3072 * 8000) * (cycle_timer >> 25);
4a9bde9b 1917
b677532b
CL
1918 return ticks;
1919}
1920
4a9bde9b
SR
1921/*
1922 * Some controllers exhibit one or more of the following bugs when updating the
1923 * iso cycle timer register:
1924 * - When the lowest six bits are wrapping around to zero, a read that happens
1925 * at the same time will return garbage in the lowest ten bits.
1926 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1927 * not incremented for about 60 ns.
1928 * - Occasionally, the entire register reads zero.
1929 *
1930 * To catch these, we read the register three times and ensure that the
1931 * difference between each two consecutive reads is approximately the same, i.e.
1932 * less than twice the other. Furthermore, any negative difference indicates an
1933 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1934 * execute, so we have enough precision to compute the ratio of the differences.)
1935 */
168cf9af 1936static u32 ohci_get_cycle_time(struct fw_card *card)
d60d7f1d
KH
1937{
1938 struct fw_ohci *ohci = fw_ohci(card);
b677532b
CL
1939 u32 c0, c1, c2;
1940 u32 t0, t1, t2;
1941 s32 diff01, diff12;
4a9bde9b 1942 int i;
d60d7f1d 1943
4a9bde9b
SR
1944 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1945
4a635593 1946 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
4a9bde9b
SR
1947 i = 0;
1948 c1 = c2;
b677532b 1949 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
b677532b 1950 do {
4a9bde9b
SR
1951 c0 = c1;
1952 c1 = c2;
b677532b
CL
1953 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1954 t0 = cycle_timer_ticks(c0);
1955 t1 = cycle_timer_ticks(c1);
1956 t2 = cycle_timer_ticks(c2);
1957 diff01 = t1 - t0;
1958 diff12 = t2 - t1;
4a9bde9b
SR
1959 } while ((diff01 <= 0 || diff12 <= 0 ||
1960 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1961 && i++ < 20);
b677532b 1962 }
d60d7f1d 1963
168cf9af 1964 return c2;
d60d7f1d
KH
1965}
1966
1aa292bb
DM
1967static void copy_iso_headers(struct iso_context *ctx, void *p)
1968{
1969 int i = ctx->header_length;
1970
1971 if (i + ctx->base.header_size > PAGE_SIZE)
1972 return;
1973
1974 /*
1975 * The iso header is byteswapped to little endian by
1976 * the controller, but the remaining header quadlets
1977 * are big endian. We want to present all the headers
1978 * as big endian, so we have to swap the first quadlet.
1979 */
1980 if (ctx->base.header_size > 0)
1981 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1982 if (ctx->base.header_size > 4)
1983 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1984 if (ctx->base.header_size > 8)
1985 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1986 ctx->header_length += ctx->base.header_size;
1987}
1988
a186b4a6
JW
1989static int handle_ir_packet_per_buffer(struct context *context,
1990 struct descriptor *d,
1991 struct descriptor *last)
1992{
1993 struct iso_context *ctx =
1994 container_of(context, struct iso_context, context);
bcee893c 1995 struct descriptor *pd;
a186b4a6 1996 __le32 *ir_header;
bcee893c 1997 void *p;
a186b4a6 1998
bcee893c
DM
1999 for (pd = d; pd <= last; pd++) {
2000 if (pd->transfer_status)
2001 break;
2002 }
2003 if (pd > last)
a186b4a6
JW
2004 /* Descriptor(s) not done yet, stop iteration */
2005 return 0;
2006
1aa292bb
DM
2007 p = last + 1;
2008 copy_iso_headers(ctx, p);
a186b4a6 2009
bcee893c
DM
2010 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2011 ir_header = (__le32 *) p;
a186b4a6
JW
2012 ctx->base.callback(&ctx->base,
2013 le32_to_cpu(ir_header[0]) & 0xffff,
2014 ctx->header_length, ctx->header,
2015 ctx->base.callback_data);
2016 ctx->header_length = 0;
2017 }
2018
a186b4a6
JW
2019 return 1;
2020}
2021
30200739
KH
2022static int handle_it_packet(struct context *context,
2023 struct descriptor *d,
2024 struct descriptor *last)
ed568912 2025{
30200739
KH
2026 struct iso_context *ctx =
2027 container_of(context, struct iso_context, context);
31769cef
JF
2028 int i;
2029 struct descriptor *pd;
373b2edd 2030
31769cef
JF
2031 for (pd = d; pd <= last; pd++)
2032 if (pd->transfer_status)
2033 break;
2034 if (pd > last)
2035 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2036 return 0;
2037
31769cef
JF
2038 i = ctx->header_length;
2039 if (i + 4 < PAGE_SIZE) {
2040 /* Present this value as big-endian to match the receive code */
2041 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2042 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2043 le16_to_cpu(pd->res_count));
2044 ctx->header_length += 4;
2045 }
2046 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 2047 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
2048 ctx->header_length, ctx->header,
2049 ctx->base.callback_data);
2050 ctx->header_length = 0;
2051 }
30200739 2052 return 1;
ed568912
KH
2053}
2054
53dca511 2055static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2056 int type, int channel, size_t header_size)
ed568912
KH
2057{
2058 struct fw_ohci *ohci = fw_ohci(card);
2059 struct iso_context *ctx, *list;
30200739 2060 descriptor_callback_t callback;
4817ed24 2061 u64 *channels, dont_care = ~0ULL;
295e3feb 2062 u32 *mask, regs;
ed568912 2063 unsigned long flags;
2dbd7d7e 2064 int index, ret = -ENOMEM;
ed568912
KH
2065
2066 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2067 channels = &dont_care;
ed568912
KH
2068 mask = &ohci->it_context_mask;
2069 list = ohci->it_context_list;
30200739 2070 callback = handle_it_packet;
ed568912 2071 } else {
4817ed24 2072 channels = &ohci->ir_context_channels;
373b2edd
SR
2073 mask = &ohci->ir_context_mask;
2074 list = ohci->ir_context_list;
6498ba04 2075 callback = handle_ir_packet_per_buffer;
ed568912
KH
2076 }
2077
2078 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2079 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2080 if (index >= 0) {
2081 *channels &= ~(1ULL << channel);
ed568912 2082 *mask &= ~(1 << index);
4817ed24 2083 }
ed568912
KH
2084 spin_unlock_irqrestore(&ohci->lock, flags);
2085
2086 if (index < 0)
2087 return ERR_PTR(-EBUSY);
2088
373b2edd
SR
2089 if (type == FW_ISO_CONTEXT_TRANSMIT)
2090 regs = OHCI1394_IsoXmitContextBase(index);
2091 else
2092 regs = OHCI1394_IsoRcvContextBase(index);
2093
ed568912 2094 ctx = &list[index];
2d826cc5 2095 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2096 ctx->header_length = 0;
2097 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2098 if (ctx->header == NULL)
2099 goto out;
2100
2dbd7d7e
SR
2101 ret = context_init(&ctx->context, ohci, regs, callback);
2102 if (ret < 0)
9b32d5f3 2103 goto out_with_header;
ed568912
KH
2104
2105 return &ctx->base;
9b32d5f3
KH
2106
2107 out_with_header:
2108 free_page((unsigned long)ctx->header);
2109 out:
2110 spin_lock_irqsave(&ohci->lock, flags);
2111 *mask |= 1 << index;
2112 spin_unlock_irqrestore(&ohci->lock, flags);
2113
2dbd7d7e 2114 return ERR_PTR(ret);
ed568912
KH
2115}
2116
eb0306ea
KH
2117static int ohci_start_iso(struct fw_iso_context *base,
2118 s32 cycle, u32 sync, u32 tags)
ed568912 2119{
373b2edd 2120 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2121 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2122 u32 control, match;
ed568912
KH
2123 int index;
2124
295e3feb
KH
2125 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2126 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2127 match = 0;
2128 if (cycle >= 0)
2129 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2130 (cycle & 0x7fff) << 16;
21efb3cf 2131
295e3feb
KH
2132 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2133 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2134 context_run(&ctx->context, match);
295e3feb
KH
2135 } else {
2136 index = ctx - ohci->ir_context_list;
a186b4a6 2137 control = IR_CONTEXT_ISOCH_HEADER;
8a2f7d93
KH
2138 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2139 if (cycle >= 0) {
2140 match |= (cycle & 0x07fff) << 12;
2141 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2142 }
ed568912 2143
295e3feb
KH
2144 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2145 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2146 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2147 context_run(&ctx->context, control);
295e3feb 2148 }
ed568912
KH
2149
2150 return 0;
2151}
2152
b8295668
KH
2153static int ohci_stop_iso(struct fw_iso_context *base)
2154{
2155 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2156 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2157 int index;
2158
2159 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2160 index = ctx - ohci->it_context_list;
2161 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2162 } else {
2163 index = ctx - ohci->ir_context_list;
2164 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2165 }
2166 flush_writes(ohci);
2167 context_stop(&ctx->context);
2168
2169 return 0;
2170}
2171
ed568912
KH
2172static void ohci_free_iso_context(struct fw_iso_context *base)
2173{
2174 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2175 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2176 unsigned long flags;
2177 int index;
2178
b8295668
KH
2179 ohci_stop_iso(base);
2180 context_release(&ctx->context);
9b32d5f3 2181 free_page((unsigned long)ctx->header);
b8295668 2182
ed568912
KH
2183 spin_lock_irqsave(&ohci->lock, flags);
2184
2185 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2186 index = ctx - ohci->it_context_list;
ed568912
KH
2187 ohci->it_context_mask |= 1 << index;
2188 } else {
2189 index = ctx - ohci->ir_context_list;
ed568912 2190 ohci->ir_context_mask |= 1 << index;
4817ed24 2191 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2192 }
ed568912
KH
2193
2194 spin_unlock_irqrestore(&ohci->lock, flags);
2195}
2196
53dca511
SR
2197static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2198 struct fw_iso_packet *packet,
2199 struct fw_iso_buffer *buffer,
2200 unsigned long payload)
ed568912 2201{
373b2edd 2202 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2203 struct descriptor *d, *last, *pd;
ed568912
KH
2204 struct fw_iso_packet *p;
2205 __le32 *header;
9aad8125 2206 dma_addr_t d_bus, page_bus;
ed568912
KH
2207 u32 z, header_z, payload_z, irq;
2208 u32 payload_index, payload_end_index, next_page_index;
30200739 2209 int page, end_page, i, length, offset;
ed568912 2210
ed568912 2211 p = packet;
9aad8125 2212 payload_index = payload;
ed568912
KH
2213
2214 if (p->skip)
2215 z = 1;
2216 else
2217 z = 2;
2218 if (p->header_length > 0)
2219 z++;
2220
2221 /* Determine the first page the payload isn't contained in. */
2222 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2223 if (p->payload_length > 0)
2224 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2225 else
2226 payload_z = 0;
2227
2228 z += payload_z;
2229
2230 /* Get header size in number of descriptors. */
2d826cc5 2231 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2232
30200739
KH
2233 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2234 if (d == NULL)
2235 return -ENOMEM;
ed568912
KH
2236
2237 if (!p->skip) {
a77754a7 2238 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2239 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2240 /*
2241 * Link the skip address to this descriptor itself. This causes
2242 * a context to skip a cycle whenever lost cycles or FIFO
2243 * overruns occur, without dropping the data. The application
2244 * should then decide whether this is an error condition or not.
2245 * FIXME: Make the context's cycle-lost behaviour configurable?
2246 */
2247 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2248
2249 header = (__le32 *) &d[1];
a77754a7
KH
2250 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2251 IT_HEADER_TAG(p->tag) |
2252 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2253 IT_HEADER_CHANNEL(ctx->base.channel) |
2254 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2255 header[1] =
a77754a7 2256 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2257 p->payload_length));
2258 }
2259
2260 if (p->header_length > 0) {
2261 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2262 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2263 memcpy(&d[z], p->header, p->header_length);
2264 }
2265
2266 pd = d + z - payload_z;
2267 payload_end_index = payload_index + p->payload_length;
2268 for (i = 0; i < payload_z; i++) {
2269 page = payload_index >> PAGE_SHIFT;
2270 offset = payload_index & ~PAGE_MASK;
2271 next_page_index = (page + 1) << PAGE_SHIFT;
2272 length =
2273 min(next_page_index, payload_end_index) - payload_index;
2274 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2275
2276 page_bus = page_private(buffer->pages[page]);
2277 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2278
2279 payload_index += length;
2280 }
2281
ed568912 2282 if (p->interrupt)
a77754a7 2283 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2284 else
a77754a7 2285 irq = DESCRIPTOR_NO_IRQ;
ed568912 2286
30200739 2287 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2288 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2289 DESCRIPTOR_STATUS |
2290 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2291 irq);
ed568912 2292
30200739 2293 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2294
2295 return 0;
2296}
373b2edd 2297
53dca511
SR
2298static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2299 struct fw_iso_packet *packet,
2300 struct fw_iso_buffer *buffer,
2301 unsigned long payload)
a186b4a6
JW
2302{
2303 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2304 struct descriptor *d, *pd;
bcee893c 2305 struct fw_iso_packet *p = packet;
a186b4a6
JW
2306 dma_addr_t d_bus, page_bus;
2307 u32 z, header_z, rest;
bcee893c
DM
2308 int i, j, length;
2309 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2310
2311 /*
1aa292bb
DM
2312 * The OHCI controller puts the isochronous header and trailer in the
2313 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2314 */
2315 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2316 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2317
2318 /* Get header size in number of descriptors. */
2319 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2320 page = payload >> PAGE_SHIFT;
2321 offset = payload & ~PAGE_MASK;
bcee893c 2322 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2323
2324 for (i = 0; i < packet_count; i++) {
2325 /* d points to the header descriptor */
bcee893c 2326 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2327 d = context_get_descriptors(&ctx->context,
bcee893c 2328 z + header_z, &d_bus);
a186b4a6
JW
2329 if (d == NULL)
2330 return -ENOMEM;
2331
bcee893c
DM
2332 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2333 DESCRIPTOR_INPUT_MORE);
2334 if (p->skip && i == 0)
2335 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2336 d->req_count = cpu_to_le16(header_size);
2337 d->res_count = d->req_count;
bcee893c 2338 d->transfer_status = 0;
a186b4a6
JW
2339 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2340
bcee893c 2341 rest = payload_per_buffer;
8c0c0cc2 2342 pd = d;
bcee893c 2343 for (j = 1; j < z; j++) {
8c0c0cc2 2344 pd++;
bcee893c
DM
2345 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2346 DESCRIPTOR_INPUT_MORE);
2347
2348 if (offset + rest < PAGE_SIZE)
2349 length = rest;
2350 else
2351 length = PAGE_SIZE - offset;
2352 pd->req_count = cpu_to_le16(length);
2353 pd->res_count = pd->req_count;
2354 pd->transfer_status = 0;
2355
2356 page_bus = page_private(buffer->pages[page]);
2357 pd->data_address = cpu_to_le32(page_bus + offset);
2358
2359 offset = (offset + length) & ~PAGE_MASK;
2360 rest -= length;
2361 if (offset == 0)
2362 page++;
2363 }
a186b4a6
JW
2364 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2365 DESCRIPTOR_INPUT_LAST |
2366 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2367 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2368 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2369
a186b4a6
JW
2370 context_append(&ctx->context, d, z, header_z);
2371 }
2372
2373 return 0;
2374}
2375
53dca511
SR
2376static int ohci_queue_iso(struct fw_iso_context *base,
2377 struct fw_iso_packet *packet,
2378 struct fw_iso_buffer *buffer,
2379 unsigned long payload)
295e3feb 2380{
e364cf4e 2381 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2382 unsigned long flags;
2dbd7d7e 2383 int ret;
e364cf4e 2384
fe5ca634 2385 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2386 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2387 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
e364cf4e 2388 else
2dbd7d7e
SR
2389 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2390 buffer, payload);
fe5ca634
DM
2391 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2392
2dbd7d7e 2393 return ret;
295e3feb
KH
2394}
2395
21ebcd12 2396static const struct fw_card_driver ohci_driver = {
ed568912
KH
2397 .enable = ohci_enable,
2398 .update_phy_reg = ohci_update_phy_reg,
2399 .set_config_rom = ohci_set_config_rom,
2400 .send_request = ohci_send_request,
2401 .send_response = ohci_send_response,
730c32f5 2402 .cancel_packet = ohci_cancel_packet,
ed568912 2403 .enable_phys_dma = ohci_enable_phys_dma,
168cf9af 2404 .get_cycle_time = ohci_get_cycle_time,
ed568912
KH
2405
2406 .allocate_iso_context = ohci_allocate_iso_context,
2407 .free_iso_context = ohci_free_iso_context,
2408 .queue_iso = ohci_queue_iso,
69cdb726 2409 .start_iso = ohci_start_iso,
b8295668 2410 .stop_iso = ohci_stop_iso,
ed568912
KH
2411};
2412
ea8d006b 2413#ifdef CONFIG_PPC_PMAC
5da3dac8 2414static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 2415{
ea8d006b
SR
2416 if (machine_is(powermac)) {
2417 struct device_node *ofn = pci_device_to_OF_node(dev);
2418
2419 if (ofn) {
2420 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2421 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2422 }
2423 }
2ed0f181
SR
2424}
2425
5da3dac8 2426static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
2427{
2428 if (machine_is(powermac)) {
2429 struct device_node *ofn = pci_device_to_OF_node(dev);
2430
2431 if (ofn) {
2432 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2433 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2434 }
2435 }
2436}
2437#else
5da3dac8
SR
2438static inline void pmac_ohci_on(struct pci_dev *dev) {}
2439static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
2440#endif /* CONFIG_PPC_PMAC */
2441
53dca511
SR
2442static int __devinit pci_probe(struct pci_dev *dev,
2443 const struct pci_device_id *ent)
2ed0f181
SR
2444{
2445 struct fw_ohci *ohci;
54672386 2446 u32 bus_options, max_receive, link_speed, version, link_enh;
2ed0f181 2447 u64 guid;
6fdb2ee2 2448 int i, err, n_ir, n_it;
2ed0f181
SR
2449 size_t size;
2450
2d826cc5 2451 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2452 if (ohci == NULL) {
7007a076
SR
2453 err = -ENOMEM;
2454 goto fail;
ed568912
KH
2455 }
2456
2457 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2458
5da3dac8 2459 pmac_ohci_on(dev);
130d5496 2460
d79406dd
KH
2461 err = pci_enable_device(dev);
2462 if (err) {
7007a076 2463 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2464 goto fail_free;
ed568912
KH
2465 }
2466
2467 pci_set_master(dev);
2468 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2469 pci_set_drvdata(dev, ohci);
2470
2471 spin_lock_init(&ohci->lock);
2472
2473 tasklet_init(&ohci->bus_reset_tasklet,
2474 bus_reset_tasklet, (unsigned long)ohci);
2475
d79406dd
KH
2476 err = pci_request_region(dev, 0, ohci_driver_name);
2477 if (err) {
ed568912 2478 fw_error("MMIO resource unavailable\n");
d79406dd 2479 goto fail_disable;
ed568912
KH
2480 }
2481
2482 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2483 if (ohci->registers == NULL) {
2484 fw_error("Failed to remap registers\n");
d79406dd
KH
2485 err = -ENXIO;
2486 goto fail_iomem;
ed568912
KH
2487 }
2488
4a635593
SR
2489 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2490 if (ohci_quirks[i].vendor == dev->vendor &&
2491 (ohci_quirks[i].device == dev->device ||
2492 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2493 ohci->quirks = ohci_quirks[i].flags;
2494 break;
2495 }
3e9cc2f3
SR
2496 if (param_quirks)
2497 ohci->quirks = param_quirks;
b677532b 2498
54672386
CL
2499 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2500 if (dev->vendor == PCI_VENDOR_ID_TI) {
2501 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2502
2503 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2504 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2505 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2506
2507 /* use priority arbitration for asynchronous responses */
2508 link_enh |= TI_LinkEnh_enab_unfair;
2509
2510 /* required for aPhyEnhanceEnable to work */
2511 link_enh |= TI_LinkEnh_enab_accel;
2512
2513 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2514 }
2515
ed568912
KH
2516 ar_context_init(&ohci->ar_request_ctx, ohci,
2517 OHCI1394_AsReqRcvContextControlSet);
2518
2519 ar_context_init(&ohci->ar_response_ctx, ohci,
2520 OHCI1394_AsRspRcvContextControlSet);
2521
fe5ca634 2522 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2523 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2524
fe5ca634 2525 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2526 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2527
ed568912 2528 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d
SR
2529 ohci->ir_context_channels = ~0ULL;
2530 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 2531 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
6fdb2ee2
SR
2532 n_ir = hweight32(ohci->ir_context_mask);
2533 size = sizeof(struct iso_context) * n_ir;
4802f16d 2534 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2535
2536 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4802f16d 2537 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 2538 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
6fdb2ee2
SR
2539 n_it = hweight32(ohci->it_context_mask);
2540 size = sizeof(struct iso_context) * n_it;
4802f16d 2541 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2542
2543 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2544 err = -ENOMEM;
7007a076 2545 goto fail_contexts;
ed568912
KH
2546 }
2547
2548 /* self-id dma buffer allocation */
2549 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2550 SELF_ID_BUF_SIZE,
2551 &ohci->self_id_bus,
2552 GFP_KERNEL);
2553 if (ohci->self_id_cpu == NULL) {
d79406dd 2554 err = -ENOMEM;
7007a076 2555 goto fail_contexts;
ed568912
KH
2556 }
2557
ed568912
KH
2558 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2559 max_receive = (bus_options >> 12) & 0xf;
2560 link_speed = bus_options & 0x7;
2561 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2562 reg_read(ohci, OHCI1394_GUIDLo);
2563
d79406dd 2564 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2565 if (err)
d79406dd 2566 goto fail_self_id;
ed568912 2567
6fdb2ee2
SR
2568 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2569 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2570 "%d IR + %d IT contexts, quirks 0x%x\n",
2571 dev_name(&dev->dev), version >> 16, version & 0xff,
2572 n_ir, n_it, ohci->quirks);
e1eff7a3 2573
ed568912 2574 return 0;
d79406dd
KH
2575
2576 fail_self_id:
2577 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2578 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2579 fail_contexts:
d79406dd 2580 kfree(ohci->ir_context_list);
7007a076
SR
2581 kfree(ohci->it_context_list);
2582 context_release(&ohci->at_response_ctx);
2583 context_release(&ohci->at_request_ctx);
2584 ar_context_release(&ohci->ar_response_ctx);
2585 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2586 pci_iounmap(dev, ohci->registers);
2587 fail_iomem:
2588 pci_release_region(dev, 0);
2589 fail_disable:
2590 pci_disable_device(dev);
bd7dee63
SR
2591 fail_free:
2592 kfree(&ohci->card);
5da3dac8 2593 pmac_ohci_off(dev);
7007a076
SR
2594 fail:
2595 if (err == -ENOMEM)
2596 fw_error("Out of memory\n");
d79406dd
KH
2597
2598 return err;
ed568912
KH
2599}
2600
2601static void pci_remove(struct pci_dev *dev)
2602{
2603 struct fw_ohci *ohci;
2604
2605 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2606 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2607 flush_writes(ohci);
ed568912
KH
2608 fw_core_remove_card(&ohci->card);
2609
c781c06d
KH
2610 /*
2611 * FIXME: Fail all pending packets here, now that the upper
2612 * layers can't queue any more.
2613 */
ed568912
KH
2614
2615 software_reset(ohci);
2616 free_irq(dev->irq, ohci);
a55709ba
JF
2617
2618 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2619 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2620 ohci->next_config_rom, ohci->next_config_rom_bus);
2621 if (ohci->config_rom)
2622 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2623 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2624 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2625 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2626 ar_context_release(&ohci->ar_request_ctx);
2627 ar_context_release(&ohci->ar_response_ctx);
2628 context_release(&ohci->at_request_ctx);
2629 context_release(&ohci->at_response_ctx);
d79406dd
KH
2630 kfree(ohci->it_context_list);
2631 kfree(ohci->ir_context_list);
262444ee 2632 pci_disable_msi(dev);
d79406dd
KH
2633 pci_iounmap(dev, ohci->registers);
2634 pci_release_region(dev, 0);
2635 pci_disable_device(dev);
bd7dee63 2636 kfree(&ohci->card);
5da3dac8 2637 pmac_ohci_off(dev);
ea8d006b 2638
ed568912
KH
2639 fw_notify("Removed fw-ohci device.\n");
2640}
2641
2aef469a 2642#ifdef CONFIG_PM
2ed0f181 2643static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2644{
2ed0f181 2645 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2646 int err;
2647
2648 software_reset(ohci);
2ed0f181 2649 free_irq(dev->irq, ohci);
262444ee 2650 pci_disable_msi(dev);
2ed0f181 2651 err = pci_save_state(dev);
2aef469a 2652 if (err) {
8a8cea27 2653 fw_error("pci_save_state failed\n");
2aef469a
KH
2654 return err;
2655 }
2ed0f181 2656 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2657 if (err)
2658 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 2659 pmac_ohci_off(dev);
ea8d006b 2660
2aef469a
KH
2661 return 0;
2662}
2663
2ed0f181 2664static int pci_resume(struct pci_dev *dev)
2aef469a 2665{
2ed0f181 2666 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2667 int err;
2668
5da3dac8 2669 pmac_ohci_on(dev);
2ed0f181
SR
2670 pci_set_power_state(dev, PCI_D0);
2671 pci_restore_state(dev);
2672 err = pci_enable_device(dev);
2aef469a 2673 if (err) {
8a8cea27 2674 fw_error("pci_enable_device failed\n");
2aef469a
KH
2675 return err;
2676 }
2677
0bd243c4 2678 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2679}
2680#endif
2681
a67483d2 2682static const struct pci_device_id pci_table[] = {
ed568912
KH
2683 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2684 { }
2685};
2686
2687MODULE_DEVICE_TABLE(pci, pci_table);
2688
2689static struct pci_driver fw_ohci_pci_driver = {
2690 .name = ohci_driver_name,
2691 .id_table = pci_table,
2692 .probe = pci_probe,
2693 .remove = pci_remove,
2aef469a
KH
2694#ifdef CONFIG_PM
2695 .resume = pci_resume,
2696 .suspend = pci_suspend,
2697#endif
ed568912
KH
2698};
2699
2700MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2701MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2702MODULE_LICENSE("GPL");
2703
1e4c7b0d
OH
2704/* Provide a module alias so root-on-sbp2 initrds don't break. */
2705#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2706MODULE_ALIAS("ohci1394");
2707#endif
2708
ed568912
KH
2709static int __init fw_ohci_init(void)
2710{
2711 return pci_register_driver(&fw_ohci_pci_driver);
2712}
2713
2714static void __exit fw_ohci_cleanup(void)
2715{
2716 pci_unregister_driver(&fw_ohci_pci_driver);
2717}
2718
2719module_init(fw_ohci_init);
2720module_exit(fw_ohci_cleanup);
This page took 0.673411 seconds and 5 git commands to generate.