Merge tag 'fbdev-3.17' of git://git.kernel.org/pub/scm/linux/kernel/git/tomba/linux
[deliverable/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5
TKD
31#define OFF_MODE 1
32
03e128ca
C
33static LIST_HEAD(omap_gpio_list);
34
6d62e216
C
35struct gpio_regs {
36 u32 irqenable1;
37 u32 irqenable2;
38 u32 wake_en;
39 u32 ctrl;
40 u32 oe;
41 u32 leveldetect0;
42 u32 leveldetect1;
43 u32 risingdetect;
44 u32 fallingdetect;
45 u32 dataout;
ae547354
NM
46 u32 debounce;
47 u32 debounce_en;
6d62e216
C
48};
49
5e1c5ff4 50struct gpio_bank {
03e128ca 51 struct list_head node;
92105bb7 52 void __iomem *base;
5e1c5ff4 53 u16 irq;
3ac4fa99
JY
54 u32 non_wakeup_gpios;
55 u32 enabled_non_wakeup_gpios;
6d62e216 56 struct gpio_regs context;
3ac4fa99 57 u32 saved_datain;
b144ff6f 58 u32 level_mask;
4318f36b 59 u32 toggle_mask;
5e1c5ff4 60 spinlock_t lock;
52e31344 61 struct gpio_chip chip;
89db9482 62 struct clk *dbck;
058af1ea 63 u32 mod_usage;
fa365e4d 64 u32 irq_usage;
8865b9b6 65 u32 dbck_enable_mask;
72f83af9 66 bool dbck_enabled;
77640aab 67 struct device *dev;
d0d665a8 68 bool is_mpuio;
77640aab 69 bool dbck_flag;
0cde8d03 70 bool loses_context;
352a2d5b 71 bool context_valid;
5de62b86 72 int stride;
d5f46247 73 u32 width;
60a3437d 74 int context_loss_count;
2dc983c5
TKD
75 int power_mode;
76 bool workaround_enabled;
fa87931a
KH
77
78 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
60a3437d 79 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
80
81 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
82};
83
129fd223 84#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
b1e9fec2 85#define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
c8eef65a 86#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 87
fa365e4d 88#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 89#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 90
a0e827c6 91static int omap_irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
25db711d 92{
ede4d7a5
JH
93 return bank->chip.base + gpio_irq;
94}
95
a0e827c6 96static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 97{
fb655f57
JMC
98 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
99 return container_of(chip, struct gpio_bank, chip);
25db711d
BC
100}
101
a0e827c6
JMC
102static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
103 int is_input)
5e1c5ff4 104{
92105bb7 105 void __iomem *reg = bank->base;
5e1c5ff4
TL
106 u32 l;
107
fa87931a 108 reg += bank->regs->direction;
661553b9 109 l = readl_relaxed(reg);
5e1c5ff4 110 if (is_input)
b1e9fec2 111 l |= BIT(gpio);
5e1c5ff4 112 else
b1e9fec2 113 l &= ~(BIT(gpio));
661553b9 114 writel_relaxed(l, reg);
41d87cbd 115 bank->context.oe = l;
5e1c5ff4
TL
116}
117
fa87931a
KH
118
119/* set data out value using dedicate set/clear register */
a0e827c6
JMC
120static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, int gpio,
121 int enable)
5e1c5ff4 122{
92105bb7 123 void __iomem *reg = bank->base;
fa87931a 124 u32 l = GPIO_BIT(bank, gpio);
5e1c5ff4 125
2c836f7e 126 if (enable) {
fa87931a 127 reg += bank->regs->set_dataout;
2c836f7e
TKD
128 bank->context.dataout |= l;
129 } else {
fa87931a 130 reg += bank->regs->clr_dataout;
2c836f7e
TKD
131 bank->context.dataout &= ~l;
132 }
5e1c5ff4 133
661553b9 134 writel_relaxed(l, reg);
5e1c5ff4
TL
135}
136
fa87931a 137/* set data out value using mask register */
a0e827c6
JMC
138static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, int gpio,
139 int enable)
5e1c5ff4 140{
fa87931a
KH
141 void __iomem *reg = bank->base + bank->regs->dataout;
142 u32 gpio_bit = GPIO_BIT(bank, gpio);
143 u32 l;
5e1c5ff4 144
661553b9 145 l = readl_relaxed(reg);
fa87931a
KH
146 if (enable)
147 l |= gpio_bit;
148 else
149 l &= ~gpio_bit;
661553b9 150 writel_relaxed(l, reg);
41d87cbd 151 bank->context.dataout = l;
5e1c5ff4
TL
152}
153
a0e827c6 154static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 155{
fa87931a 156 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 157
b1e9fec2 158 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 159}
b37c45b8 160
a0e827c6 161static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 162{
fa87931a 163 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 164
b1e9fec2 165 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
166}
167
a0e827c6 168static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 169{
661553b9 170 int l = readl_relaxed(base + reg);
ece9528e 171
862ff640 172 if (set)
ece9528e
KH
173 l |= mask;
174 else
175 l &= ~mask;
176
661553b9 177 writel_relaxed(l, base + reg);
ece9528e 178}
92105bb7 179
a0e827c6 180static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
181{
182 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
345477ff 183 clk_prepare_enable(bank->dbck);
72f83af9 184 bank->dbck_enabled = true;
9e303f22 185
661553b9 186 writel_relaxed(bank->dbck_enable_mask,
9e303f22 187 bank->base + bank->regs->debounce_en);
72f83af9
TKD
188 }
189}
190
a0e827c6 191static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
192{
193 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
194 /*
195 * Disable debounce before cutting it's clock. If debounce is
196 * enabled but the clock is not, GPIO module seems to be unable
197 * to detect events and generate interrupts at least on OMAP3.
198 */
661553b9 199 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 200
345477ff 201 clk_disable_unprepare(bank->dbck);
72f83af9
TKD
202 bank->dbck_enabled = false;
203 }
204}
205
168ef3d9 206/**
a0e827c6 207 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9
FB
208 * @bank: the gpio bank we're acting upon
209 * @gpio: the gpio number on this @gpio
210 * @debounce: debounce time to use
211 *
212 * OMAP's debounce time is in 31us steps so we need
213 * to convert and round up to the closest unit.
214 */
a0e827c6
JMC
215static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
216 unsigned debounce)
168ef3d9 217{
9942da0e 218 void __iomem *reg;
168ef3d9
FB
219 u32 val;
220 u32 l;
221
77640aab
VC
222 if (!bank->dbck_flag)
223 return;
224
168ef3d9
FB
225 if (debounce < 32)
226 debounce = 0x01;
227 else if (debounce > 7936)
228 debounce = 0xff;
229 else
230 debounce = (debounce / 0x1f) - 1;
231
129fd223 232 l = GPIO_BIT(bank, gpio);
168ef3d9 233
345477ff 234 clk_prepare_enable(bank->dbck);
9942da0e 235 reg = bank->base + bank->regs->debounce;
661553b9 236 writel_relaxed(debounce, reg);
168ef3d9 237
9942da0e 238 reg = bank->base + bank->regs->debounce_en;
661553b9 239 val = readl_relaxed(reg);
168ef3d9 240
6fd9c421 241 if (debounce)
168ef3d9 242 val |= l;
6fd9c421 243 else
168ef3d9 244 val &= ~l;
f7ec0b0b 245 bank->dbck_enable_mask = val;
168ef3d9 246
661553b9 247 writel_relaxed(val, reg);
345477ff 248 clk_disable_unprepare(bank->dbck);
6fd9c421
TKD
249 /*
250 * Enable debounce clock per module.
251 * This call is mandatory because in omap_gpio_request() when
252 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
253 * runtime callbck fails to turn on dbck because dbck_enable_mask
254 * used within _gpio_dbck_enable() is still not initialized at
255 * that point. Therefore we have to enable dbck here.
256 */
a0e827c6 257 omap_gpio_dbck_enable(bank);
ae547354
NM
258 if (bank->dbck_enable_mask) {
259 bank->context.debounce = debounce;
260 bank->context.debounce_en = val;
261 }
168ef3d9
FB
262}
263
c9c55d92 264/**
a0e827c6 265 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92
JH
266 * @bank: the gpio bank we're acting upon
267 * @gpio: the gpio number on this @gpio
268 *
269 * If a gpio is using debounce, then clear the debounce enable bit and if
270 * this is the only gpio in this bank using debounce, then clear the debounce
271 * time too. The debounce clock will also be disabled when calling this function
272 * if this is the only gpio in the bank using debounce.
273 */
a0e827c6 274static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
c9c55d92
JH
275{
276 u32 gpio_bit = GPIO_BIT(bank, gpio);
277
278 if (!bank->dbck_flag)
279 return;
280
281 if (!(bank->dbck_enable_mask & gpio_bit))
282 return;
283
284 bank->dbck_enable_mask &= ~gpio_bit;
285 bank->context.debounce_en &= ~gpio_bit;
661553b9 286 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
287 bank->base + bank->regs->debounce_en);
288
289 if (!bank->dbck_enable_mask) {
290 bank->context.debounce = 0;
661553b9 291 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 292 bank->regs->debounce);
345477ff 293 clk_disable_unprepare(bank->dbck);
c9c55d92
JH
294 bank->dbck_enabled = false;
295 }
296}
297
a0e827c6 298static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 299 unsigned trigger)
5e1c5ff4 300{
3ac4fa99 301 void __iomem *base = bank->base;
b1e9fec2 302 u32 gpio_bit = BIT(gpio);
92105bb7 303
a0e827c6
JMC
304 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
305 trigger & IRQ_TYPE_LEVEL_LOW);
306 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
307 trigger & IRQ_TYPE_LEVEL_HIGH);
308 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
309 trigger & IRQ_TYPE_EDGE_RISING);
310 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
311 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 312
41d87cbd 313 bank->context.leveldetect0 =
661553b9 314 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 315 bank->context.leveldetect1 =
661553b9 316 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 317 bank->context.risingdetect =
661553b9 318 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 319 bank->context.fallingdetect =
661553b9 320 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
321
322 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 323 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 324 bank->context.wake_en =
661553b9 325 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 326 }
5e571f38 327
55b220ca 328 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
329 if (!bank->regs->irqctrl) {
330 /* On omap24xx proceed only when valid GPIO bit is set */
331 if (bank->non_wakeup_gpios) {
332 if (!(bank->non_wakeup_gpios & gpio_bit))
333 goto exit;
334 }
335
699117a6
CW
336 /*
337 * Log the edge gpio and manually trigger the IRQ
338 * after resume if the input level changes
339 * to avoid irq lost during PER RET/OFF mode
340 * Applies for omap2 non-wakeup gpio and all omap3 gpios
341 */
342 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
343 bank->enabled_non_wakeup_gpios |= gpio_bit;
344 else
345 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
346 }
5eb3bb9c 347
5e571f38 348exit:
9ea14d8c 349 bank->level_mask =
661553b9
VK
350 readl_relaxed(bank->base + bank->regs->leveldetect0) |
351 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
352}
353
9198bcd3 354#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
355/*
356 * This only applies to chips that can't do both rising and falling edge
357 * detection at once. For all other chips, this function is a noop.
358 */
a0e827c6 359static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
360{
361 void __iomem *reg = bank->base;
362 u32 l = 0;
363
5e571f38 364 if (!bank->regs->irqctrl)
4318f36b 365 return;
5e571f38
TKD
366
367 reg += bank->regs->irqctrl;
4318f36b 368
661553b9 369 l = readl_relaxed(reg);
4318f36b 370 if ((l >> gpio) & 1)
b1e9fec2 371 l &= ~(BIT(gpio));
4318f36b 372 else
b1e9fec2 373 l |= BIT(gpio);
4318f36b 374
661553b9 375 writel_relaxed(l, reg);
4318f36b 376}
5e571f38 377#else
a0e827c6 378static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 379#endif
4318f36b 380
a0e827c6
JMC
381static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
382 unsigned trigger)
92105bb7
TL
383{
384 void __iomem *reg = bank->base;
5e571f38 385 void __iomem *base = bank->base;
92105bb7 386 u32 l = 0;
5e1c5ff4 387
5e571f38 388 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 389 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
390 } else if (bank->regs->irqctrl) {
391 reg += bank->regs->irqctrl;
392
661553b9 393 l = readl_relaxed(reg);
29501577 394 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 395 bank->toggle_mask |= BIT(gpio);
6cab4860 396 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 397 l |= BIT(gpio);
6cab4860 398 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 399 l &= ~(BIT(gpio));
92105bb7 400 else
5e571f38
TKD
401 return -EINVAL;
402
661553b9 403 writel_relaxed(l, reg);
5e571f38 404 } else if (bank->regs->edgectrl1) {
5e1c5ff4 405 if (gpio & 0x08)
5e571f38 406 reg += bank->regs->edgectrl2;
5e1c5ff4 407 else
5e571f38
TKD
408 reg += bank->regs->edgectrl1;
409
5e1c5ff4 410 gpio &= 0x07;
661553b9 411 l = readl_relaxed(reg);
5e1c5ff4 412 l &= ~(3 << (gpio << 1));
6cab4860 413 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 414 l |= 2 << (gpio << 1);
6cab4860 415 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 416 l |= BIT(gpio << 1);
5e571f38
TKD
417
418 /* Enable wake-up during idle for dynamic tick */
a0e827c6 419 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 420 bank->context.wake_en =
661553b9
VK
421 readl_relaxed(bank->base + bank->regs->wkup_en);
422 writel_relaxed(l, reg);
5e1c5ff4 423 }
92105bb7 424 return 0;
5e1c5ff4
TL
425}
426
a0e827c6 427static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
428{
429 if (bank->regs->pinctrl) {
430 void __iomem *reg = bank->base + bank->regs->pinctrl;
431
432 /* Claim the pin for MPU */
b1e9fec2 433 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
434 }
435
436 if (bank->regs->ctrl && !BANK_USED(bank)) {
437 void __iomem *reg = bank->base + bank->regs->ctrl;
438 u32 ctrl;
439
661553b9 440 ctrl = readl_relaxed(reg);
fac7fa16
JMC
441 /* Module is enabled, clocks are not gated */
442 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 443 writel_relaxed(ctrl, reg);
fac7fa16
JMC
444 bank->context.ctrl = ctrl;
445 }
446}
447
a0e827c6 448static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
449{
450 void __iomem *base = bank->base;
451
452 if (bank->regs->wkup_en &&
453 !LINE_USED(bank->mod_usage, offset) &&
454 !LINE_USED(bank->irq_usage, offset)) {
455 /* Disable wake-up during idle for dynamic tick */
a0e827c6 456 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 457 bank->context.wake_en =
661553b9 458 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
459 }
460
461 if (bank->regs->ctrl && !BANK_USED(bank)) {
462 void __iomem *reg = bank->base + bank->regs->ctrl;
463 u32 ctrl;
464
661553b9 465 ctrl = readl_relaxed(reg);
fac7fa16
JMC
466 /* Module is disabled, clocks are gated */
467 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 468 writel_relaxed(ctrl, reg);
fac7fa16
JMC
469 bank->context.ctrl = ctrl;
470 }
471}
472
a0e827c6 473static int omap_gpio_is_input(struct gpio_bank *bank, int mask)
fa365e4d
JMC
474{
475 void __iomem *reg = bank->base + bank->regs->direction;
476
661553b9 477 return readl_relaxed(reg) & mask;
fa365e4d
JMC
478}
479
a0e827c6 480static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 481{
a0e827c6 482 struct gpio_bank *bank = omap_irq_data_get_bank(d);
4b25408f 483 unsigned gpio = 0;
92105bb7 484 int retval;
a6472533 485 unsigned long flags;
fac7fa16 486 unsigned offset;
92105bb7 487
fac7fa16
JMC
488 if (!BANK_USED(bank))
489 pm_runtime_get_sync(bank->dev);
8d4c277e 490
4b25408f
TL
491#ifdef CONFIG_ARCH_OMAP1
492 if (d->irq > IH_MPUIO_BASE)
e9191028 493 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
4b25408f
TL
494#endif
495
496 if (!gpio)
a0e827c6 497 gpio = omap_irq_to_gpio(bank, d->hwirq);
5e1c5ff4 498
e5c56ed3 499 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 500 return -EINVAL;
e5c56ed3 501
9ea14d8c
TKD
502 if (!bank->regs->leveldetect0 &&
503 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
504 return -EINVAL;
505
a6472533 506 spin_lock_irqsave(&bank->lock, flags);
fac7fa16 507 offset = GPIO_INDEX(bank, gpio);
a0e827c6 508 retval = omap_set_gpio_triggering(bank, offset, type);
fac7fa16 509 if (!LINE_USED(bank->mod_usage, offset)) {
a0e827c6
JMC
510 omap_enable_gpio_module(bank, offset);
511 omap_set_gpio_direction(bank, offset, 1);
512 } else if (!omap_gpio_is_input(bank, BIT(offset))) {
fac7fa16
JMC
513 spin_unlock_irqrestore(&bank->lock, flags);
514 return -EINVAL;
515 }
516
b1e9fec2 517 bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
a6472533 518 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
519
520 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 521 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 522 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 523 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 524
92105bb7 525 return retval;
5e1c5ff4
TL
526}
527
a0e827c6 528static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 529{
92105bb7 530 void __iomem *reg = bank->base;
5e1c5ff4 531
eef4bec7 532 reg += bank->regs->irqstatus;
661553b9 533 writel_relaxed(gpio_mask, reg);
bee7930f
HD
534
535 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
536 if (bank->regs->irqstatus2) {
537 reg = bank->base + bank->regs->irqstatus2;
661553b9 538 writel_relaxed(gpio_mask, reg);
eef4bec7 539 }
bedfd154
RQ
540
541 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 542 readl_relaxed(reg);
5e1c5ff4
TL
543}
544
a0e827c6 545static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
5e1c5ff4 546{
a0e827c6 547 omap_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
548}
549
a0e827c6 550static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
551{
552 void __iomem *reg = bank->base;
99c47707 553 u32 l;
b1e9fec2 554 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 555
28f3b5a0 556 reg += bank->regs->irqenable;
661553b9 557 l = readl_relaxed(reg);
28f3b5a0 558 if (bank->regs->irqenable_inv)
99c47707
ID
559 l = ~l;
560 l &= mask;
561 return l;
ea6dedd7
ID
562}
563
a0e827c6 564static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 565{
92105bb7 566 void __iomem *reg = bank->base;
5e1c5ff4
TL
567 u32 l;
568
28f3b5a0
KH
569 if (bank->regs->set_irqenable) {
570 reg += bank->regs->set_irqenable;
571 l = gpio_mask;
2a900eb7 572 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
573 } else {
574 reg += bank->regs->irqenable;
661553b9 575 l = readl_relaxed(reg);
28f3b5a0
KH
576 if (bank->regs->irqenable_inv)
577 l &= ~gpio_mask;
5e1c5ff4
TL
578 else
579 l |= gpio_mask;
2a900eb7 580 bank->context.irqenable1 = l;
28f3b5a0
KH
581 }
582
661553b9 583 writel_relaxed(l, reg);
28f3b5a0
KH
584}
585
a0e827c6 586static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
587{
588 void __iomem *reg = bank->base;
589 u32 l;
590
591 if (bank->regs->clr_irqenable) {
592 reg += bank->regs->clr_irqenable;
5e1c5ff4 593 l = gpio_mask;
2a900eb7 594 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
595 } else {
596 reg += bank->regs->irqenable;
661553b9 597 l = readl_relaxed(reg);
28f3b5a0 598 if (bank->regs->irqenable_inv)
56739a69 599 l |= gpio_mask;
92105bb7 600 else
28f3b5a0 601 l &= ~gpio_mask;
2a900eb7 602 bank->context.irqenable1 = l;
5e1c5ff4 603 }
28f3b5a0 604
661553b9 605 writel_relaxed(l, reg);
5e1c5ff4
TL
606}
607
a0e827c6
JMC
608static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, int gpio,
609 int enable)
5e1c5ff4 610{
8276536c 611 if (enable)
a0e827c6 612 omap_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
8276536c 613 else
a0e827c6 614 omap_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
615}
616
92105bb7
TL
617/*
618 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
619 * 1510 does not seem to have a wake-up register. If JTAG is connected
620 * to the target, system will wake up always on GPIO events. While
621 * system is running all registered GPIO interrupts need to have wake-up
622 * enabled. When system is suspended, only selected GPIO interrupts need
623 * to have wake-up enabled.
624 */
a0e827c6 625static int omap_set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
92105bb7 626{
f64ad1a0
KH
627 u32 gpio_bit = GPIO_BIT(bank, gpio);
628 unsigned long flags;
a6472533 629
f64ad1a0 630 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 631 dev_err(bank->dev,
f64ad1a0 632 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
633 return -EINVAL;
634 }
f64ad1a0
KH
635
636 spin_lock_irqsave(&bank->lock, flags);
637 if (enable)
0aa27273 638 bank->context.wake_en |= gpio_bit;
f64ad1a0 639 else
0aa27273 640 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 641
661553b9 642 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
f64ad1a0
KH
643 spin_unlock_irqrestore(&bank->lock, flags);
644
645 return 0;
92105bb7
TL
646}
647
a0e827c6 648static void omap_reset_gpio(struct gpio_bank *bank, int gpio)
4196dd6b 649{
a0e827c6
JMC
650 omap_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
651 omap_set_gpio_irqenable(bank, gpio, 0);
652 omap_clear_gpio_irqstatus(bank, gpio);
653 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
654 omap_clear_gpio_debounce(bank, gpio);
4196dd6b
TL
655}
656
92105bb7 657/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 658static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 659{
a0e827c6
JMC
660 struct gpio_bank *bank = omap_irq_data_get_bank(d);
661 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
92105bb7 662
a0e827c6 663 return omap_set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
664}
665
3ff164e1 666static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 667{
3ff164e1 668 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 669 unsigned long flags;
52e31344 670
55b93c32
TKD
671 /*
672 * If this is the first gpio_request for the bank,
673 * enable the bank module.
674 */
fa365e4d 675 if (!BANK_USED(bank))
55b93c32 676 pm_runtime_get_sync(bank->dev);
92105bb7 677
55b93c32 678 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 679 /* Set trigger to none. You need to enable the desired trigger with
fac7fa16
JMC
680 * request_irq() or set_irq_type(). Only do this if the IRQ line has
681 * not already been requested.
4196dd6b 682 */
fac7fa16 683 if (!LINE_USED(bank->irq_usage, offset)) {
a0e827c6
JMC
684 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
685 omap_enable_gpio_module(bank, offset);
5e1c5ff4 686 }
b1e9fec2 687 bank->mod_usage |= BIT(offset);
a6472533 688 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
689
690 return 0;
691}
692
3ff164e1 693static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 694{
3ff164e1 695 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 696 unsigned long flags;
5e1c5ff4 697
a6472533 698 spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 699 bank->mod_usage &= ~(BIT(offset));
a0e827c6
JMC
700 omap_disable_gpio_module(bank, offset);
701 omap_reset_gpio(bank, bank->chip.base + offset);
a6472533 702 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
703
704 /*
705 * If this is the last gpio to be freed in the bank,
706 * disable the bank module.
707 */
fa365e4d 708 if (!BANK_USED(bank))
55b93c32 709 pm_runtime_put(bank->dev);
5e1c5ff4
TL
710}
711
712/*
713 * We need to unmask the GPIO bank interrupt as soon as possible to
714 * avoid missing GPIO interrupts for other lines in the bank.
715 * Then we need to mask-read-clear-unmask the triggered GPIO lines
716 * in the bank to avoid missing nested interrupts for a GPIO line.
717 * If we wait to unmask individual GPIO lines in the bank after the
718 * line's interrupt handler has been run, we may miss some nested
719 * interrupts.
720 */
a0e827c6 721static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 722{
92105bb7 723 void __iomem *isr_reg = NULL;
5e1c5ff4 724 u32 isr;
3513cdec 725 unsigned int bit;
5e1c5ff4 726 struct gpio_bank *bank;
ea6dedd7 727 int unmasked = 0;
fb655f57
JMC
728 struct irq_chip *irqchip = irq_desc_get_chip(desc);
729 struct gpio_chip *chip = irq_get_handler_data(irq);
5e1c5ff4 730
fb655f57 731 chained_irq_enter(irqchip, desc);
5e1c5ff4 732
fb655f57 733 bank = container_of(chip, struct gpio_bank, chip);
eef4bec7 734 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 735 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
736
737 if (WARN_ON(!isr_reg))
738 goto exit;
739
e83507b7 740 while (1) {
6e60e79a 741 u32 isr_saved, level_mask = 0;
ea6dedd7 742 u32 enabled;
6e60e79a 743
a0e827c6 744 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 745 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 746
9ea14d8c 747 if (bank->level_mask)
b144ff6f 748 level_mask = bank->level_mask & enabled;
6e60e79a
TL
749
750 /* clear edge sensitive interrupts before handler(s) are
751 called so that we don't miss any interrupt occurred while
752 executing them */
a0e827c6
JMC
753 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
754 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
755 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
756
757 /* if there is only edge sensitive GPIO pin interrupts
758 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
759 if (!level_mask && !unmasked) {
760 unmasked = 1;
fb655f57 761 chained_irq_exit(irqchip, desc);
ea6dedd7 762 }
92105bb7
TL
763
764 if (!isr)
765 break;
766
3513cdec
JH
767 while (isr) {
768 bit = __ffs(isr);
b1e9fec2 769 isr &= ~(BIT(bit));
25db711d 770
4318f36b
CM
771 /*
772 * Some chips can't respond to both rising and falling
773 * at the same time. If this irq was requested with
774 * both flags, we need to flip the ICR data for the IRQ
775 * to respond to the IRQ for the opposite direction.
776 * This will be indicated in the bank toggle_mask.
777 */
b1e9fec2 778 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 779 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 780
fb655f57
JMC
781 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
782 bit));
92105bb7 783 }
1a8bfa1e 784 }
ea6dedd7
ID
785 /* if bank has any level sensitive GPIO pin interrupt
786 configured, we must unmask the bank interrupt only after
787 handler(s) are executed in order to avoid spurious bank
788 interrupt */
b1cc4c55 789exit:
ea6dedd7 790 if (!unmasked)
fb655f57 791 chained_irq_exit(irqchip, desc);
55b93c32 792 pm_runtime_put(bank->dev);
5e1c5ff4
TL
793}
794
a0e827c6 795static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 796{
a0e827c6
JMC
797 struct gpio_bank *bank = omap_irq_data_get_bank(d);
798 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
85ec7b97 799 unsigned long flags;
fa365e4d 800 unsigned offset = GPIO_INDEX(bank, gpio);
4196dd6b 801
85ec7b97 802 spin_lock_irqsave(&bank->lock, flags);
2f56e0a5 803 gpio_unlock_as_irq(&bank->chip, offset);
b1e9fec2 804 bank->irq_usage &= ~(BIT(offset));
a0e827c6
JMC
805 omap_disable_gpio_module(bank, offset);
806 omap_reset_gpio(bank, gpio);
85ec7b97 807 spin_unlock_irqrestore(&bank->lock, flags);
fac7fa16
JMC
808
809 /*
810 * If this is the last IRQ to be freed in the bank,
811 * disable the bank module.
812 */
813 if (!BANK_USED(bank))
814 pm_runtime_put(bank->dev);
4196dd6b
TL
815}
816
a0e827c6 817static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 818{
a0e827c6
JMC
819 struct gpio_bank *bank = omap_irq_data_get_bank(d);
820 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
5e1c5ff4 821
a0e827c6 822 omap_clear_gpio_irqstatus(bank, gpio);
5e1c5ff4
TL
823}
824
a0e827c6 825static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 826{
a0e827c6
JMC
827 struct gpio_bank *bank = omap_irq_data_get_bank(d);
828 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
85ec7b97 829 unsigned long flags;
5e1c5ff4 830
85ec7b97 831 spin_lock_irqsave(&bank->lock, flags);
a0e827c6
JMC
832 omap_set_gpio_irqenable(bank, gpio, 0);
833 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 834 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
835}
836
a0e827c6 837static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 838{
a0e827c6
JMC
839 struct gpio_bank *bank = omap_irq_data_get_bank(d);
840 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
129fd223 841 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 842 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 843 unsigned long flags;
55b6019a 844
85ec7b97 845 spin_lock_irqsave(&bank->lock, flags);
55b6019a 846 if (trigger)
a0e827c6 847 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
848
849 /* For level-triggered GPIOs, the clearing must be done after
850 * the HW source is cleared, thus after the handler has run */
851 if (bank->level_mask & irq_mask) {
a0e827c6
JMC
852 omap_set_gpio_irqenable(bank, gpio, 0);
853 omap_clear_gpio_irqstatus(bank, gpio);
b144ff6f 854 }
5e1c5ff4 855
a0e827c6 856 omap_set_gpio_irqenable(bank, gpio, 1);
85ec7b97 857 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
858}
859
e5c56ed3
DB
860static struct irq_chip gpio_irq_chip = {
861 .name = "GPIO",
a0e827c6
JMC
862 .irq_shutdown = omap_gpio_irq_shutdown,
863 .irq_ack = omap_gpio_ack_irq,
864 .irq_mask = omap_gpio_mask_irq,
865 .irq_unmask = omap_gpio_unmask_irq,
866 .irq_set_type = omap_gpio_irq_type,
867 .irq_set_wake = omap_gpio_wake_enable,
e5c56ed3
DB
868};
869
870/*---------------------------------------------------------------------*/
871
79ee031f 872static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 873{
79ee031f 874 struct platform_device *pdev = to_platform_device(dev);
11a78b79 875 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
876 void __iomem *mask_reg = bank->base +
877 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 878 unsigned long flags;
11a78b79 879
a6472533 880 spin_lock_irqsave(&bank->lock, flags);
661553b9 881 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
a6472533 882 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
883
884 return 0;
885}
886
79ee031f 887static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 888{
79ee031f 889 struct platform_device *pdev = to_platform_device(dev);
11a78b79 890 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
891 void __iomem *mask_reg = bank->base +
892 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 893 unsigned long flags;
11a78b79 894
a6472533 895 spin_lock_irqsave(&bank->lock, flags);
661553b9 896 writel_relaxed(bank->context.wake_en, mask_reg);
a6472533 897 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
898
899 return 0;
900}
901
47145210 902static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
903 .suspend_noirq = omap_mpuio_suspend_noirq,
904 .resume_noirq = omap_mpuio_resume_noirq,
905};
906
3c437ffd 907/* use platform_driver for this. */
11a78b79 908static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
909 .driver = {
910 .name = "mpuio",
79ee031f 911 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
912 },
913};
914
915static struct platform_device omap_mpuio_device = {
916 .name = "mpuio",
917 .id = -1,
918 .dev = {
919 .driver = &omap_mpuio_driver.driver,
920 }
921 /* could list the /proc/iomem resources */
922};
923
a0e827c6 924static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 925{
77640aab 926 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 927
11a78b79
DB
928 if (platform_driver_register(&omap_mpuio_driver) == 0)
929 (void) platform_device_register(&omap_mpuio_device);
930}
931
e5c56ed3 932/*---------------------------------------------------------------------*/
5e1c5ff4 933
a0e827c6 934static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
935{
936 struct gpio_bank *bank;
937 unsigned long flags;
938 void __iomem *reg;
939 int dir;
940
941 bank = container_of(chip, struct gpio_bank, chip);
942 reg = bank->base + bank->regs->direction;
943 spin_lock_irqsave(&bank->lock, flags);
944 dir = !!(readl_relaxed(reg) & BIT(offset));
945 spin_unlock_irqrestore(&bank->lock, flags);
946 return dir;
947}
948
a0e827c6 949static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
950{
951 struct gpio_bank *bank;
952 unsigned long flags;
953
954 bank = container_of(chip, struct gpio_bank, chip);
955 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 956 omap_set_gpio_direction(bank, offset, 1);
52e31344
DB
957 spin_unlock_irqrestore(&bank->lock, flags);
958 return 0;
959}
960
a0e827c6 961static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 962{
b37c45b8 963 struct gpio_bank *bank;
b37c45b8
RQ
964 u32 mask;
965
a8be8daf 966 bank = container_of(chip, struct gpio_bank, chip);
b1e9fec2 967 mask = (BIT(offset));
b37c45b8 968
a0e827c6
JMC
969 if (omap_gpio_is_input(bank, mask))
970 return omap_get_gpio_datain(bank, offset);
b37c45b8 971 else
a0e827c6 972 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
973}
974
a0e827c6 975static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
976{
977 struct gpio_bank *bank;
978 unsigned long flags;
979
980 bank = container_of(chip, struct gpio_bank, chip);
981 spin_lock_irqsave(&bank->lock, flags);
fa87931a 982 bank->set_dataout(bank, offset, value);
a0e827c6 983 omap_set_gpio_direction(bank, offset, 0);
52e31344 984 spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 985 return 0;
52e31344
DB
986}
987
a0e827c6
JMC
988static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
989 unsigned debounce)
168ef3d9
FB
990{
991 struct gpio_bank *bank;
992 unsigned long flags;
993
994 bank = container_of(chip, struct gpio_bank, chip);
77640aab 995
168ef3d9 996 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 997 omap2_set_gpio_debounce(bank, offset, debounce);
168ef3d9
FB
998 spin_unlock_irqrestore(&bank->lock, flags);
999
1000 return 0;
1001}
1002
a0e827c6 1003static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1004{
1005 struct gpio_bank *bank;
1006 unsigned long flags;
1007
1008 bank = container_of(chip, struct gpio_bank, chip);
1009 spin_lock_irqsave(&bank->lock, flags);
fa87931a 1010 bank->set_dataout(bank, offset, value);
52e31344
DB
1011 spin_unlock_irqrestore(&bank->lock, flags);
1012}
1013
1014/*---------------------------------------------------------------------*/
1015
9a748053 1016static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1017{
e5ff4440 1018 static bool called;
9f7065da
TL
1019 u32 rev;
1020
e5ff4440 1021 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1022 return;
1023
661553b9 1024 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1025 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1026 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1027
1028 called = true;
9f7065da
TL
1029}
1030
03e128ca 1031static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1032{
ab985f0f
TKD
1033 void __iomem *base = bank->base;
1034 u32 l = 0xffffffff;
2fae7fbe 1035
ab985f0f
TKD
1036 if (bank->width == 16)
1037 l = 0xffff;
1038
d0d665a8 1039 if (bank->is_mpuio) {
661553b9 1040 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1041 return;
2fae7fbe 1042 }
ab985f0f 1043
a0e827c6
JMC
1044 omap_gpio_rmw(base, bank->regs->irqenable, l,
1045 bank->regs->irqenable_inv);
1046 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1047 !bank->regs->irqenable_inv);
ab985f0f 1048 if (bank->regs->debounce_en)
661553b9 1049 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1050
2dc983c5 1051 /* Save OE default value (0xffffffff) in the context */
661553b9 1052 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1053 /* Initialize interface clk ungated, module enabled */
1054 if (bank->regs->ctrl)
661553b9 1055 writel_relaxed(0, base + bank->regs->ctrl);
34672013
TKD
1056
1057 bank->dbck = clk_get(bank->dev, "dbclk");
1058 if (IS_ERR(bank->dbck))
1059 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
1060}
1061
3836309d 1062static void
f8b46b58
KH
1063omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
1064 unsigned int num)
1065{
1066 struct irq_chip_generic *gc;
1067 struct irq_chip_type *ct;
1068
1069 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
1070 handle_simple_irq);
83233749
TP
1071 if (!gc) {
1072 dev_err(bank->dev, "Memory alloc failed for gc\n");
1073 return;
1074 }
1075
f8b46b58
KH
1076 ct = gc->chip_types;
1077
1078 /* NOTE: No ack required, reading IRQ status clears it. */
1079 ct->chip.irq_mask = irq_gc_mask_set_bit;
1080 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
a0e827c6 1081 ct->chip.irq_set_type = omap_gpio_irq_type;
6ed87c5b
TKD
1082
1083 if (bank->regs->wkup_en)
a0e827c6 1084 ct->chip.irq_set_wake = omap_gpio_wake_enable;
f8b46b58
KH
1085
1086 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1087 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1088 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1089}
1090
6ef7f385 1091static int omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1092{
77640aab 1093 int j;
2fae7fbe 1094 static int gpio;
fb655f57 1095 int irq_base = 0;
6ef7f385 1096 int ret;
2fae7fbe 1097
2fae7fbe
VC
1098 /*
1099 * REVISIT eventually switch from OMAP-specific gpio structs
1100 * over to the generic ones
1101 */
1102 bank->chip.request = omap_gpio_request;
1103 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1104 bank->chip.get_direction = omap_gpio_get_direction;
1105 bank->chip.direction_input = omap_gpio_input;
1106 bank->chip.get = omap_gpio_get;
1107 bank->chip.direction_output = omap_gpio_output;
1108 bank->chip.set_debounce = omap_gpio_debounce;
1109 bank->chip.set = omap_gpio_set;
d0d665a8 1110 if (bank->is_mpuio) {
2fae7fbe 1111 bank->chip.label = "mpuio";
6ed87c5b
TKD
1112 if (bank->regs->wkup_en)
1113 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1114 bank->chip.base = OMAP_MPUIO(0);
1115 } else {
1116 bank->chip.label = "gpio";
1117 bank->chip.base = gpio;
d5f46247 1118 gpio += bank->width;
2fae7fbe 1119 }
d5f46247 1120 bank->chip.ngpio = bank->width;
2fae7fbe 1121
6ef7f385
JMC
1122 ret = gpiochip_add(&bank->chip);
1123 if (ret) {
fb655f57 1124 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1125 return ret;
1126 }
2fae7fbe 1127
fb655f57
JMC
1128#ifdef CONFIG_ARCH_OMAP1
1129 /*
1130 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1131 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1132 */
1133 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1134 if (irq_base < 0) {
1135 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1136 return -ENODEV;
1137 }
1138#endif
1139
1140 ret = gpiochip_irqchip_add(&bank->chip, &gpio_irq_chip,
a0e827c6 1141 irq_base, omap_gpio_irq_handler,
fb655f57
JMC
1142 IRQ_TYPE_NONE);
1143
1144 if (ret) {
1145 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1146 ret = gpiochip_remove(&bank->chip);
1147 return -ENODEV;
1148 }
1149
1150 gpiochip_set_chained_irqchip(&bank->chip, &gpio_irq_chip,
a0e827c6 1151 bank->irq, omap_gpio_irq_handler);
fb655f57 1152
ede4d7a5 1153 for (j = 0; j < bank->width; j++) {
fb655f57 1154 int irq = irq_find_mapping(bank->chip.irqdomain, j);
d0d665a8 1155 if (bank->is_mpuio) {
ede4d7a5 1156 omap_mpuio_alloc_gc(bank, irq, bank->width);
fb655f57
JMC
1157 irq_set_chip_and_handler(irq, NULL, NULL);
1158 set_irq_flags(irq, 0);
f8b46b58 1159 }
2fae7fbe 1160 }
fb655f57
JMC
1161
1162 return 0;
2fae7fbe
VC
1163}
1164
384ebe1c
BC
1165static const struct of_device_id omap_gpio_match[];
1166
3836309d 1167static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1168{
862ff640 1169 struct device *dev = &pdev->dev;
384ebe1c
BC
1170 struct device_node *node = dev->of_node;
1171 const struct of_device_id *match;
f6817a2c 1172 const struct omap_gpio_platform_data *pdata;
77640aab 1173 struct resource *res;
5e1c5ff4 1174 struct gpio_bank *bank;
6ef7f385 1175 int ret;
5e1c5ff4 1176
384ebe1c
BC
1177 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1178
e56aee18 1179 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1180 if (!pdata)
96751fcb 1181 return -EINVAL;
5492fb1a 1182
086d585f 1183 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1184 if (!bank) {
862ff640 1185 dev_err(dev, "Memory alloc failed\n");
96751fcb 1186 return -ENOMEM;
03e128ca 1187 }
92105bb7 1188
77640aab
VC
1189 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1190 if (unlikely(!res)) {
862ff640 1191 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1192 return -ENODEV;
44169075 1193 }
5e1c5ff4 1194
77640aab 1195 bank->irq = res->start;
862ff640 1196 bank->dev = dev;
fb655f57 1197 bank->chip.dev = dev;
77640aab 1198 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1199 bank->stride = pdata->bank_stride;
d5f46247 1200 bank->width = pdata->bank_width;
d0d665a8 1201 bank->is_mpuio = pdata->is_mpuio;
803a2434 1202 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1203 bank->regs = pdata->regs;
384ebe1c
BC
1204#ifdef CONFIG_OF_GPIO
1205 bank->chip.of_node = of_node_get(node);
1206#endif
a2797bea
JH
1207 if (node) {
1208 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1209 bank->loses_context = true;
1210 } else {
1211 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1212
1213 if (bank->loses_context)
1214 bank->get_context_loss_count =
1215 pdata->get_context_loss_count;
384ebe1c
BC
1216 }
1217
fa87931a 1218 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1219 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1220 else
a0e827c6 1221 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1222
77640aab 1223 spin_lock_init(&bank->lock);
9f7065da 1224
77640aab
VC
1225 /* Static mapping, never released */
1226 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1227 bank->base = devm_ioremap_resource(dev, res);
1228 if (IS_ERR(bank->base)) {
fb655f57 1229 irq_domain_remove(bank->chip.irqdomain);
717f70e3 1230 return PTR_ERR(bank->base);
5e1c5ff4
TL
1231 }
1232
065cd795
TKD
1233 platform_set_drvdata(pdev, bank);
1234
77640aab 1235 pm_runtime_enable(bank->dev);
55b93c32 1236 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1237 pm_runtime_get_sync(bank->dev);
1238
d0d665a8 1239 if (bank->is_mpuio)
a0e827c6 1240 omap_mpuio_init(bank);
ab985f0f 1241
03e128ca 1242 omap_gpio_mod_init(bank);
6ef7f385
JMC
1243
1244 ret = omap_gpio_chip_init(bank);
1245 if (ret)
1246 return ret;
1247
9a748053 1248 omap_gpio_show_rev(bank);
9f7065da 1249
55b93c32
TKD
1250 pm_runtime_put(bank->dev);
1251
03e128ca 1252 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1253
879fe324 1254 return 0;
5e1c5ff4
TL
1255}
1256
55b93c32
TKD
1257#ifdef CONFIG_ARCH_OMAP2PLUS
1258
2dc983c5 1259#if defined(CONFIG_PM_RUNTIME)
60a3437d 1260static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1261
2dc983c5 1262static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1263{
2dc983c5
TKD
1264 struct platform_device *pdev = to_platform_device(dev);
1265 struct gpio_bank *bank = platform_get_drvdata(pdev);
1266 u32 l1 = 0, l2 = 0;
1267 unsigned long flags;
68942edb 1268 u32 wake_low, wake_hi;
8865b9b6 1269
2dc983c5 1270 spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1271
1272 /*
1273 * Only edges can generate a wakeup event to the PRCM.
1274 *
1275 * Therefore, ensure any wake-up capable GPIOs have
1276 * edge-detection enabled before going idle to ensure a wakeup
1277 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1278 * NDA TRM 25.5.3.1)
1279 *
1280 * The normal values will be restored upon ->runtime_resume()
1281 * by writing back the values saved in bank->context.
1282 */
1283 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1284 if (wake_low)
661553b9 1285 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1286 bank->base + bank->regs->fallingdetect);
1287 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1288 if (wake_hi)
661553b9 1289 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1290 bank->base + bank->regs->risingdetect);
1291
b3c64bc3
KH
1292 if (!bank->enabled_non_wakeup_gpios)
1293 goto update_gpio_context_count;
1294
2dc983c5
TKD
1295 if (bank->power_mode != OFF_MODE) {
1296 bank->power_mode = 0;
41d87cbd 1297 goto update_gpio_context_count;
2dc983c5
TKD
1298 }
1299 /*
1300 * If going to OFF, remove triggering for all
1301 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1302 * generated. See OMAP2420 Errata item 1.101.
1303 */
661553b9 1304 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1305 bank->regs->datain);
c6f31c9e
TKD
1306 l1 = bank->context.fallingdetect;
1307 l2 = bank->context.risingdetect;
3f1686a9 1308
2dc983c5
TKD
1309 l1 &= ~bank->enabled_non_wakeup_gpios;
1310 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1311
661553b9
VK
1312 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1313 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1314
2dc983c5 1315 bank->workaround_enabled = true;
3f1686a9 1316
41d87cbd 1317update_gpio_context_count:
2dc983c5
TKD
1318 if (bank->get_context_loss_count)
1319 bank->context_loss_count =
60a3437d
TKD
1320 bank->get_context_loss_count(bank->dev);
1321
a0e827c6 1322 omap_gpio_dbck_disable(bank);
2dc983c5 1323 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1324
2dc983c5 1325 return 0;
3ac4fa99
JY
1326}
1327
352a2d5b
JH
1328static void omap_gpio_init_context(struct gpio_bank *p);
1329
2dc983c5 1330static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1331{
2dc983c5
TKD
1332 struct platform_device *pdev = to_platform_device(dev);
1333 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1334 u32 l = 0, gen, gen0, gen1;
1335 unsigned long flags;
a2797bea 1336 int c;
8865b9b6 1337
2dc983c5 1338 spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1339
1340 /*
1341 * On the first resume during the probe, the context has not
1342 * been initialised and so initialise it now. Also initialise
1343 * the context loss count.
1344 */
1345 if (bank->loses_context && !bank->context_valid) {
1346 omap_gpio_init_context(bank);
1347
1348 if (bank->get_context_loss_count)
1349 bank->context_loss_count =
1350 bank->get_context_loss_count(bank->dev);
1351 }
1352
a0e827c6 1353 omap_gpio_dbck_enable(bank);
68942edb
KH
1354
1355 /*
1356 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1357 * GPIOs were set to edge trigger also in order to be able to
1358 * generate a PRCM wakeup. Here we restore the
1359 * pre-runtime_suspend() values for edge triggering.
1360 */
661553b9 1361 writel_relaxed(bank->context.fallingdetect,
68942edb 1362 bank->base + bank->regs->fallingdetect);
661553b9 1363 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1364 bank->base + bank->regs->risingdetect);
1365
a2797bea
JH
1366 if (bank->loses_context) {
1367 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1368 omap_gpio_restore_context(bank);
1369 } else {
a2797bea
JH
1370 c = bank->get_context_loss_count(bank->dev);
1371 if (c != bank->context_loss_count) {
1372 omap_gpio_restore_context(bank);
1373 } else {
1374 spin_unlock_irqrestore(&bank->lock, flags);
1375 return 0;
1376 }
60a3437d 1377 }
2dc983c5 1378 }
43ffcd9a 1379
1b128703
TKD
1380 if (!bank->workaround_enabled) {
1381 spin_unlock_irqrestore(&bank->lock, flags);
1382 return 0;
1383 }
1384
661553b9 1385 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1386
2dc983c5
TKD
1387 /*
1388 * Check if any of the non-wakeup interrupt GPIOs have changed
1389 * state. If so, generate an IRQ by software. This is
1390 * horribly racy, but it's the best we can do to work around
1391 * this silicon bug.
1392 */
1393 l ^= bank->saved_datain;
1394 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1395
2dc983c5
TKD
1396 /*
1397 * No need to generate IRQs for the rising edge for gpio IRQs
1398 * configured with falling edge only; and vice versa.
1399 */
c6f31c9e 1400 gen0 = l & bank->context.fallingdetect;
2dc983c5 1401 gen0 &= bank->saved_datain;
82dbb9d3 1402
c6f31c9e 1403 gen1 = l & bank->context.risingdetect;
2dc983c5 1404 gen1 &= ~(bank->saved_datain);
82dbb9d3 1405
2dc983c5 1406 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1407 gen = l & (~(bank->context.fallingdetect) &
1408 ~(bank->context.risingdetect));
2dc983c5
TKD
1409 /* Consider all GPIO IRQs needed to be updated */
1410 gen |= gen0 | gen1;
82dbb9d3 1411
2dc983c5
TKD
1412 if (gen) {
1413 u32 old0, old1;
82dbb9d3 1414
661553b9
VK
1415 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1416 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1417
4e962e89 1418 if (!bank->regs->irqstatus_raw0) {
661553b9 1419 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1420 bank->regs->leveldetect0);
661553b9 1421 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1422 bank->regs->leveldetect1);
2dc983c5 1423 }
9ea14d8c 1424
4e962e89 1425 if (bank->regs->irqstatus_raw0) {
661553b9 1426 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1427 bank->regs->leveldetect0);
661553b9 1428 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1429 bank->regs->leveldetect1);
3ac4fa99 1430 }
661553b9
VK
1431 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1432 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1433 }
1434
1435 bank->workaround_enabled = false;
1436 spin_unlock_irqrestore(&bank->lock, flags);
1437
1438 return 0;
1439}
1440#endif /* CONFIG_PM_RUNTIME */
1441
1442void omap2_gpio_prepare_for_idle(int pwr_mode)
1443{
1444 struct gpio_bank *bank;
1445
1446 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1447 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1448 continue;
1449
1450 bank->power_mode = pwr_mode;
1451
2dc983c5
TKD
1452 pm_runtime_put_sync_suspend(bank->dev);
1453 }
1454}
1455
1456void omap2_gpio_resume_after_idle(void)
1457{
1458 struct gpio_bank *bank;
1459
1460 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1461 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1462 continue;
1463
2dc983c5 1464 pm_runtime_get_sync(bank->dev);
3ac4fa99 1465 }
3ac4fa99
JY
1466}
1467
2dc983c5 1468#if defined(CONFIG_PM_RUNTIME)
352a2d5b
JH
1469static void omap_gpio_init_context(struct gpio_bank *p)
1470{
1471 struct omap_gpio_reg_offs *regs = p->regs;
1472 void __iomem *base = p->base;
1473
661553b9
VK
1474 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1475 p->context.oe = readl_relaxed(base + regs->direction);
1476 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1477 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1478 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1479 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1480 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1481 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1482 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1483
1484 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1485 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1486 else
661553b9 1487 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1488
1489 p->context_valid = true;
1490}
1491
60a3437d 1492static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1493{
661553b9 1494 writel_relaxed(bank->context.wake_en,
ae10f233 1495 bank->base + bank->regs->wkup_en);
661553b9
VK
1496 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1497 writel_relaxed(bank->context.leveldetect0,
ae10f233 1498 bank->base + bank->regs->leveldetect0);
661553b9 1499 writel_relaxed(bank->context.leveldetect1,
ae10f233 1500 bank->base + bank->regs->leveldetect1);
661553b9 1501 writel_relaxed(bank->context.risingdetect,
ae10f233 1502 bank->base + bank->regs->risingdetect);
661553b9 1503 writel_relaxed(bank->context.fallingdetect,
ae10f233 1504 bank->base + bank->regs->fallingdetect);
f86bcc30 1505 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1506 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1507 bank->base + bank->regs->set_dataout);
1508 else
661553b9 1509 writel_relaxed(bank->context.dataout,
f86bcc30 1510 bank->base + bank->regs->dataout);
661553b9 1511 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1512
ae547354 1513 if (bank->dbck_enable_mask) {
661553b9 1514 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1515 bank->regs->debounce);
661553b9 1516 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1517 bank->base + bank->regs->debounce_en);
1518 }
ba805be5 1519
661553b9 1520 writel_relaxed(bank->context.irqenable1,
ba805be5 1521 bank->base + bank->regs->irqenable);
661553b9 1522 writel_relaxed(bank->context.irqenable2,
ba805be5 1523 bank->base + bank->regs->irqenable2);
40c670f0 1524}
2dc983c5 1525#endif /* CONFIG_PM_RUNTIME */
55b93c32 1526#else
2dc983c5
TKD
1527#define omap_gpio_runtime_suspend NULL
1528#define omap_gpio_runtime_resume NULL
ea4a21a2 1529static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1530#endif
1531
55b93c32 1532static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1533 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1534 NULL)
55b93c32
TKD
1535};
1536
384ebe1c
BC
1537#if defined(CONFIG_OF)
1538static struct omap_gpio_reg_offs omap2_gpio_regs = {
1539 .revision = OMAP24XX_GPIO_REVISION,
1540 .direction = OMAP24XX_GPIO_OE,
1541 .datain = OMAP24XX_GPIO_DATAIN,
1542 .dataout = OMAP24XX_GPIO_DATAOUT,
1543 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1544 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1545 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1546 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1547 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1548 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1549 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1550 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1551 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1552 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1553 .ctrl = OMAP24XX_GPIO_CTRL,
1554 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1555 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1556 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1557 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1558 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1559};
1560
1561static struct omap_gpio_reg_offs omap4_gpio_regs = {
1562 .revision = OMAP4_GPIO_REVISION,
1563 .direction = OMAP4_GPIO_OE,
1564 .datain = OMAP4_GPIO_DATAIN,
1565 .dataout = OMAP4_GPIO_DATAOUT,
1566 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1567 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1568 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1569 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1570 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1571 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1572 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1573 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1574 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1575 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1576 .ctrl = OMAP4_GPIO_CTRL,
1577 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1578 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1579 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1580 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1581 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1582};
1583
e9a65bb6 1584static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1585 .regs = &omap2_gpio_regs,
1586 .bank_width = 32,
1587 .dbck_flag = false,
1588};
1589
e9a65bb6 1590static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1591 .regs = &omap2_gpio_regs,
1592 .bank_width = 32,
1593 .dbck_flag = true,
1594};
1595
e9a65bb6 1596static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1597 .regs = &omap4_gpio_regs,
1598 .bank_width = 32,
1599 .dbck_flag = true,
1600};
1601
1602static const struct of_device_id omap_gpio_match[] = {
1603 {
1604 .compatible = "ti,omap4-gpio",
1605 .data = &omap4_pdata,
1606 },
1607 {
1608 .compatible = "ti,omap3-gpio",
1609 .data = &omap3_pdata,
1610 },
1611 {
1612 .compatible = "ti,omap2-gpio",
1613 .data = &omap2_pdata,
1614 },
1615 { },
1616};
1617MODULE_DEVICE_TABLE(of, omap_gpio_match);
1618#endif
1619
77640aab
VC
1620static struct platform_driver omap_gpio_driver = {
1621 .probe = omap_gpio_probe,
1622 .driver = {
1623 .name = "omap_gpio",
55b93c32 1624 .pm = &gpio_pm_ops,
384ebe1c 1625 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1626 },
1627};
1628
5e1c5ff4 1629/*
77640aab
VC
1630 * gpio driver register needs to be done before
1631 * machine_init functions access gpio APIs.
1632 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1633 */
77640aab 1634static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1635{
77640aab 1636 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1637}
77640aab 1638postcore_initcall(omap_gpio_drv_reg);
This page took 0.794828 seconds and 5 git commands to generate.