Merge tag 'drm-intel-next-fixes-2015-07-02' of git://anongit.freedesktop.org/drm...
[deliverable/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5
TKD
31#define OFF_MODE 1
32
03e128ca
C
33static LIST_HEAD(omap_gpio_list);
34
6d62e216
C
35struct gpio_regs {
36 u32 irqenable1;
37 u32 irqenable2;
38 u32 wake_en;
39 u32 ctrl;
40 u32 oe;
41 u32 leveldetect0;
42 u32 leveldetect1;
43 u32 risingdetect;
44 u32 fallingdetect;
45 u32 dataout;
ae547354
NM
46 u32 debounce;
47 u32 debounce_en;
6d62e216
C
48};
49
5e1c5ff4 50struct gpio_bank {
03e128ca 51 struct list_head node;
92105bb7 52 void __iomem *base;
5e1c5ff4 53 u16 irq;
3ac4fa99
JY
54 u32 non_wakeup_gpios;
55 u32 enabled_non_wakeup_gpios;
6d62e216 56 struct gpio_regs context;
3ac4fa99 57 u32 saved_datain;
b144ff6f 58 u32 level_mask;
4318f36b 59 u32 toggle_mask;
5e1c5ff4 60 spinlock_t lock;
52e31344 61 struct gpio_chip chip;
89db9482 62 struct clk *dbck;
058af1ea 63 u32 mod_usage;
fa365e4d 64 u32 irq_usage;
8865b9b6 65 u32 dbck_enable_mask;
72f83af9 66 bool dbck_enabled;
77640aab 67 struct device *dev;
d0d665a8 68 bool is_mpuio;
77640aab 69 bool dbck_flag;
0cde8d03 70 bool loses_context;
352a2d5b 71 bool context_valid;
5de62b86 72 int stride;
d5f46247 73 u32 width;
60a3437d 74 int context_loss_count;
2dc983c5
TKD
75 int power_mode;
76 bool workaround_enabled;
fa87931a 77
04ebcbd8 78 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
60a3437d 79 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
80
81 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
82};
83
c8eef65a 84#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 85
fa365e4d 86#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 87#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 88
3d009c8c
TL
89static void omap_gpio_unmask_irq(struct irq_data *d);
90
a0e827c6 91static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 92{
fb655f57
JMC
93 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
94 return container_of(chip, struct gpio_bank, chip);
25db711d
BC
95}
96
a0e827c6
JMC
97static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
98 int is_input)
5e1c5ff4 99{
92105bb7 100 void __iomem *reg = bank->base;
5e1c5ff4
TL
101 u32 l;
102
fa87931a 103 reg += bank->regs->direction;
661553b9 104 l = readl_relaxed(reg);
5e1c5ff4 105 if (is_input)
b1e9fec2 106 l |= BIT(gpio);
5e1c5ff4 107 else
b1e9fec2 108 l &= ~(BIT(gpio));
661553b9 109 writel_relaxed(l, reg);
41d87cbd 110 bank->context.oe = l;
5e1c5ff4
TL
111}
112
fa87931a
KH
113
114/* set data out value using dedicate set/clear register */
04ebcbd8 115static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 116 int enable)
5e1c5ff4 117{
92105bb7 118 void __iomem *reg = bank->base;
04ebcbd8 119 u32 l = BIT(offset);
5e1c5ff4 120
2c836f7e 121 if (enable) {
fa87931a 122 reg += bank->regs->set_dataout;
2c836f7e
TKD
123 bank->context.dataout |= l;
124 } else {
fa87931a 125 reg += bank->regs->clr_dataout;
2c836f7e
TKD
126 bank->context.dataout &= ~l;
127 }
5e1c5ff4 128
661553b9 129 writel_relaxed(l, reg);
5e1c5ff4
TL
130}
131
fa87931a 132/* set data out value using mask register */
04ebcbd8 133static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 134 int enable)
5e1c5ff4 135{
fa87931a 136 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 137 u32 gpio_bit = BIT(offset);
fa87931a 138 u32 l;
5e1c5ff4 139
661553b9 140 l = readl_relaxed(reg);
fa87931a
KH
141 if (enable)
142 l |= gpio_bit;
143 else
144 l &= ~gpio_bit;
661553b9 145 writel_relaxed(l, reg);
41d87cbd 146 bank->context.dataout = l;
5e1c5ff4
TL
147}
148
a0e827c6 149static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 150{
fa87931a 151 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 152
b1e9fec2 153 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 154}
b37c45b8 155
a0e827c6 156static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 157{
fa87931a 158 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 159
b1e9fec2 160 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
161}
162
a0e827c6 163static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 164{
661553b9 165 int l = readl_relaxed(base + reg);
ece9528e 166
862ff640 167 if (set)
ece9528e
KH
168 l |= mask;
169 else
170 l &= ~mask;
171
661553b9 172 writel_relaxed(l, base + reg);
ece9528e 173}
92105bb7 174
a0e827c6 175static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
176{
177 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
345477ff 178 clk_prepare_enable(bank->dbck);
72f83af9 179 bank->dbck_enabled = true;
9e303f22 180
661553b9 181 writel_relaxed(bank->dbck_enable_mask,
9e303f22 182 bank->base + bank->regs->debounce_en);
72f83af9
TKD
183 }
184}
185
a0e827c6 186static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
187{
188 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
189 /*
190 * Disable debounce before cutting it's clock. If debounce is
191 * enabled but the clock is not, GPIO module seems to be unable
192 * to detect events and generate interrupts at least on OMAP3.
193 */
661553b9 194 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 195
345477ff 196 clk_disable_unprepare(bank->dbck);
72f83af9
TKD
197 bank->dbck_enabled = false;
198 }
199}
200
168ef3d9 201/**
a0e827c6 202 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 203 * @bank: the gpio bank we're acting upon
4a58d229 204 * @offset: the gpio number on this @bank
168ef3d9
FB
205 * @debounce: debounce time to use
206 *
207 * OMAP's debounce time is in 31us steps so we need
208 * to convert and round up to the closest unit.
209 */
4a58d229 210static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
a0e827c6 211 unsigned debounce)
168ef3d9 212{
9942da0e 213 void __iomem *reg;
168ef3d9
FB
214 u32 val;
215 u32 l;
216
77640aab
VC
217 if (!bank->dbck_flag)
218 return;
219
168ef3d9
FB
220 if (debounce < 32)
221 debounce = 0x01;
222 else if (debounce > 7936)
223 debounce = 0xff;
224 else
225 debounce = (debounce / 0x1f) - 1;
226
4a58d229 227 l = BIT(offset);
168ef3d9 228
345477ff 229 clk_prepare_enable(bank->dbck);
9942da0e 230 reg = bank->base + bank->regs->debounce;
661553b9 231 writel_relaxed(debounce, reg);
168ef3d9 232
9942da0e 233 reg = bank->base + bank->regs->debounce_en;
661553b9 234 val = readl_relaxed(reg);
168ef3d9 235
6fd9c421 236 if (debounce)
168ef3d9 237 val |= l;
6fd9c421 238 else
168ef3d9 239 val &= ~l;
f7ec0b0b 240 bank->dbck_enable_mask = val;
168ef3d9 241
661553b9 242 writel_relaxed(val, reg);
345477ff 243 clk_disable_unprepare(bank->dbck);
6fd9c421
TKD
244 /*
245 * Enable debounce clock per module.
246 * This call is mandatory because in omap_gpio_request() when
247 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
248 * runtime callbck fails to turn on dbck because dbck_enable_mask
249 * used within _gpio_dbck_enable() is still not initialized at
250 * that point. Therefore we have to enable dbck here.
251 */
a0e827c6 252 omap_gpio_dbck_enable(bank);
ae547354
NM
253 if (bank->dbck_enable_mask) {
254 bank->context.debounce = debounce;
255 bank->context.debounce_en = val;
256 }
168ef3d9
FB
257}
258
c9c55d92 259/**
a0e827c6 260 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 261 * @bank: the gpio bank we're acting upon
4a58d229 262 * @offset: the gpio number on this @bank
c9c55d92
JH
263 *
264 * If a gpio is using debounce, then clear the debounce enable bit and if
265 * this is the only gpio in this bank using debounce, then clear the debounce
266 * time too. The debounce clock will also be disabled when calling this function
267 * if this is the only gpio in the bank using debounce.
268 */
4a58d229 269static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 270{
4a58d229 271 u32 gpio_bit = BIT(offset);
c9c55d92
JH
272
273 if (!bank->dbck_flag)
274 return;
275
276 if (!(bank->dbck_enable_mask & gpio_bit))
277 return;
278
279 bank->dbck_enable_mask &= ~gpio_bit;
280 bank->context.debounce_en &= ~gpio_bit;
661553b9 281 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
282 bank->base + bank->regs->debounce_en);
283
284 if (!bank->dbck_enable_mask) {
285 bank->context.debounce = 0;
661553b9 286 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 287 bank->regs->debounce);
345477ff 288 clk_disable_unprepare(bank->dbck);
c9c55d92
JH
289 bank->dbck_enabled = false;
290 }
291}
292
a0e827c6 293static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 294 unsigned trigger)
5e1c5ff4 295{
3ac4fa99 296 void __iomem *base = bank->base;
b1e9fec2 297 u32 gpio_bit = BIT(gpio);
92105bb7 298
a0e827c6
JMC
299 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
300 trigger & IRQ_TYPE_LEVEL_LOW);
301 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
302 trigger & IRQ_TYPE_LEVEL_HIGH);
303 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
304 trigger & IRQ_TYPE_EDGE_RISING);
305 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
306 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 307
41d87cbd 308 bank->context.leveldetect0 =
661553b9 309 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 310 bank->context.leveldetect1 =
661553b9 311 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 312 bank->context.risingdetect =
661553b9 313 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 314 bank->context.fallingdetect =
661553b9 315 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
316
317 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 318 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 319 bank->context.wake_en =
661553b9 320 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 321 }
5e571f38 322
55b220ca 323 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
324 if (!bank->regs->irqctrl) {
325 /* On omap24xx proceed only when valid GPIO bit is set */
326 if (bank->non_wakeup_gpios) {
327 if (!(bank->non_wakeup_gpios & gpio_bit))
328 goto exit;
329 }
330
699117a6
CW
331 /*
332 * Log the edge gpio and manually trigger the IRQ
333 * after resume if the input level changes
334 * to avoid irq lost during PER RET/OFF mode
335 * Applies for omap2 non-wakeup gpio and all omap3 gpios
336 */
337 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
338 bank->enabled_non_wakeup_gpios |= gpio_bit;
339 else
340 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
341 }
5eb3bb9c 342
5e571f38 343exit:
9ea14d8c 344 bank->level_mask =
661553b9
VK
345 readl_relaxed(bank->base + bank->regs->leveldetect0) |
346 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
347}
348
9198bcd3 349#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
350/*
351 * This only applies to chips that can't do both rising and falling edge
352 * detection at once. For all other chips, this function is a noop.
353 */
a0e827c6 354static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
355{
356 void __iomem *reg = bank->base;
357 u32 l = 0;
358
5e571f38 359 if (!bank->regs->irqctrl)
4318f36b 360 return;
5e571f38
TKD
361
362 reg += bank->regs->irqctrl;
4318f36b 363
661553b9 364 l = readl_relaxed(reg);
4318f36b 365 if ((l >> gpio) & 1)
b1e9fec2 366 l &= ~(BIT(gpio));
4318f36b 367 else
b1e9fec2 368 l |= BIT(gpio);
4318f36b 369
661553b9 370 writel_relaxed(l, reg);
4318f36b 371}
5e571f38 372#else
a0e827c6 373static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 374#endif
4318f36b 375
a0e827c6
JMC
376static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
377 unsigned trigger)
92105bb7
TL
378{
379 void __iomem *reg = bank->base;
5e571f38 380 void __iomem *base = bank->base;
92105bb7 381 u32 l = 0;
5e1c5ff4 382
5e571f38 383 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 384 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
385 } else if (bank->regs->irqctrl) {
386 reg += bank->regs->irqctrl;
387
661553b9 388 l = readl_relaxed(reg);
29501577 389 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 390 bank->toggle_mask |= BIT(gpio);
6cab4860 391 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 392 l |= BIT(gpio);
6cab4860 393 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 394 l &= ~(BIT(gpio));
92105bb7 395 else
5e571f38
TKD
396 return -EINVAL;
397
661553b9 398 writel_relaxed(l, reg);
5e571f38 399 } else if (bank->regs->edgectrl1) {
5e1c5ff4 400 if (gpio & 0x08)
5e571f38 401 reg += bank->regs->edgectrl2;
5e1c5ff4 402 else
5e571f38
TKD
403 reg += bank->regs->edgectrl1;
404
5e1c5ff4 405 gpio &= 0x07;
661553b9 406 l = readl_relaxed(reg);
5e1c5ff4 407 l &= ~(3 << (gpio << 1));
6cab4860 408 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 409 l |= 2 << (gpio << 1);
6cab4860 410 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 411 l |= BIT(gpio << 1);
5e571f38
TKD
412
413 /* Enable wake-up during idle for dynamic tick */
a0e827c6 414 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 415 bank->context.wake_en =
661553b9
VK
416 readl_relaxed(bank->base + bank->regs->wkup_en);
417 writel_relaxed(l, reg);
5e1c5ff4 418 }
92105bb7 419 return 0;
5e1c5ff4
TL
420}
421
a0e827c6 422static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
423{
424 if (bank->regs->pinctrl) {
425 void __iomem *reg = bank->base + bank->regs->pinctrl;
426
427 /* Claim the pin for MPU */
b1e9fec2 428 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
429 }
430
431 if (bank->regs->ctrl && !BANK_USED(bank)) {
432 void __iomem *reg = bank->base + bank->regs->ctrl;
433 u32 ctrl;
434
661553b9 435 ctrl = readl_relaxed(reg);
fac7fa16
JMC
436 /* Module is enabled, clocks are not gated */
437 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 438 writel_relaxed(ctrl, reg);
fac7fa16
JMC
439 bank->context.ctrl = ctrl;
440 }
441}
442
a0e827c6 443static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
444{
445 void __iomem *base = bank->base;
446
447 if (bank->regs->wkup_en &&
448 !LINE_USED(bank->mod_usage, offset) &&
449 !LINE_USED(bank->irq_usage, offset)) {
450 /* Disable wake-up during idle for dynamic tick */
a0e827c6 451 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 452 bank->context.wake_en =
661553b9 453 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
454 }
455
456 if (bank->regs->ctrl && !BANK_USED(bank)) {
457 void __iomem *reg = bank->base + bank->regs->ctrl;
458 u32 ctrl;
459
661553b9 460 ctrl = readl_relaxed(reg);
fac7fa16
JMC
461 /* Module is disabled, clocks are gated */
462 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 463 writel_relaxed(ctrl, reg);
fac7fa16
JMC
464 bank->context.ctrl = ctrl;
465 }
466}
467
b2b20045 468static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
469{
470 void __iomem *reg = bank->base + bank->regs->direction;
471
b2b20045 472 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
473}
474
37e14ecf 475static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
476{
477 if (!LINE_USED(bank->mod_usage, offset)) {
478 omap_enable_gpio_module(bank, offset);
479 omap_set_gpio_direction(bank, offset, 1);
480 }
37e14ecf 481 bank->irq_usage |= BIT(offset);
3d009c8c
TL
482}
483
a0e827c6 484static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 485{
a0e827c6 486 struct gpio_bank *bank = omap_irq_data_get_bank(d);
92105bb7 487 int retval;
a6472533 488 unsigned long flags;
ea5fbe8d 489 unsigned offset = d->hwirq;
92105bb7 490
e5c56ed3 491 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 492 return -EINVAL;
e5c56ed3 493
9ea14d8c
TKD
494 if (!bank->regs->leveldetect0 &&
495 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
496 return -EINVAL;
497
1562e461
GS
498 if (!BANK_USED(bank))
499 pm_runtime_get_sync(bank->dev);
500
a6472533 501 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 502 retval = omap_set_gpio_triggering(bank, offset, type);
1562e461
GS
503 if (retval)
504 goto error;
37e14ecf 505 omap_gpio_init_irq(bank, offset);
b2b20045 506 if (!omap_gpio_is_input(bank, offset)) {
fac7fa16 507 spin_unlock_irqrestore(&bank->lock, flags);
1562e461
GS
508 retval = -EINVAL;
509 goto error;
fac7fa16 510 }
a6472533 511 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
512
513 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 514 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 515 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 516 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 517
1562e461
GS
518 return 0;
519
520error:
521 if (!BANK_USED(bank))
522 pm_runtime_put(bank->dev);
92105bb7 523 return retval;
5e1c5ff4
TL
524}
525
a0e827c6 526static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 527{
92105bb7 528 void __iomem *reg = bank->base;
5e1c5ff4 529
eef4bec7 530 reg += bank->regs->irqstatus;
661553b9 531 writel_relaxed(gpio_mask, reg);
bee7930f
HD
532
533 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
534 if (bank->regs->irqstatus2) {
535 reg = bank->base + bank->regs->irqstatus2;
661553b9 536 writel_relaxed(gpio_mask, reg);
eef4bec7 537 }
bedfd154
RQ
538
539 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 540 readl_relaxed(reg);
5e1c5ff4
TL
541}
542
9943f261
GS
543static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
544 unsigned offset)
5e1c5ff4 545{
9943f261 546 omap_clear_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
547}
548
a0e827c6 549static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
550{
551 void __iomem *reg = bank->base;
99c47707 552 u32 l;
b1e9fec2 553 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 554
28f3b5a0 555 reg += bank->regs->irqenable;
661553b9 556 l = readl_relaxed(reg);
28f3b5a0 557 if (bank->regs->irqenable_inv)
99c47707
ID
558 l = ~l;
559 l &= mask;
560 return l;
ea6dedd7
ID
561}
562
a0e827c6 563static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 564{
92105bb7 565 void __iomem *reg = bank->base;
5e1c5ff4
TL
566 u32 l;
567
28f3b5a0
KH
568 if (bank->regs->set_irqenable) {
569 reg += bank->regs->set_irqenable;
570 l = gpio_mask;
2a900eb7 571 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
572 } else {
573 reg += bank->regs->irqenable;
661553b9 574 l = readl_relaxed(reg);
28f3b5a0
KH
575 if (bank->regs->irqenable_inv)
576 l &= ~gpio_mask;
5e1c5ff4
TL
577 else
578 l |= gpio_mask;
2a900eb7 579 bank->context.irqenable1 = l;
28f3b5a0
KH
580 }
581
661553b9 582 writel_relaxed(l, reg);
28f3b5a0
KH
583}
584
a0e827c6 585static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
586{
587 void __iomem *reg = bank->base;
588 u32 l;
589
590 if (bank->regs->clr_irqenable) {
591 reg += bank->regs->clr_irqenable;
5e1c5ff4 592 l = gpio_mask;
2a900eb7 593 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
594 } else {
595 reg += bank->regs->irqenable;
661553b9 596 l = readl_relaxed(reg);
28f3b5a0 597 if (bank->regs->irqenable_inv)
56739a69 598 l |= gpio_mask;
92105bb7 599 else
28f3b5a0 600 l &= ~gpio_mask;
2a900eb7 601 bank->context.irqenable1 = l;
5e1c5ff4 602 }
28f3b5a0 603
661553b9 604 writel_relaxed(l, reg);
5e1c5ff4
TL
605}
606
9943f261
GS
607static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
608 unsigned offset, int enable)
5e1c5ff4 609{
8276536c 610 if (enable)
9943f261 611 omap_enable_gpio_irqbank(bank, BIT(offset));
8276536c 612 else
9943f261 613 omap_disable_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
614}
615
92105bb7
TL
616/*
617 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
618 * 1510 does not seem to have a wake-up register. If JTAG is connected
619 * to the target, system will wake up always on GPIO events. While
620 * system is running all registered GPIO interrupts need to have wake-up
621 * enabled. When system is suspended, only selected GPIO interrupts need
622 * to have wake-up enabled.
623 */
9943f261
GS
624static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
625 int enable)
92105bb7 626{
9943f261 627 u32 gpio_bit = BIT(offset);
f64ad1a0 628 unsigned long flags;
a6472533 629
f64ad1a0 630 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 631 dev_err(bank->dev,
9943f261
GS
632 "Unable to modify wakeup on non-wakeup GPIO%d\n",
633 offset);
92105bb7
TL
634 return -EINVAL;
635 }
f64ad1a0
KH
636
637 spin_lock_irqsave(&bank->lock, flags);
638 if (enable)
0aa27273 639 bank->context.wake_en |= gpio_bit;
f64ad1a0 640 else
0aa27273 641 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 642
661553b9 643 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
f64ad1a0
KH
644 spin_unlock_irqrestore(&bank->lock, flags);
645
646 return 0;
92105bb7
TL
647}
648
649/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 650static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 651{
a0e827c6 652 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 653 unsigned offset = d->hwirq;
92105bb7 654
9943f261 655 return omap_set_gpio_wakeup(bank, offset, enable);
92105bb7
TL
656}
657
3ff164e1 658static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 659{
3ff164e1 660 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 661 unsigned long flags;
52e31344 662
55b93c32
TKD
663 /*
664 * If this is the first gpio_request for the bank,
665 * enable the bank module.
666 */
fa365e4d 667 if (!BANK_USED(bank))
55b93c32 668 pm_runtime_get_sync(bank->dev);
92105bb7 669
55b93c32 670 spin_lock_irqsave(&bank->lock, flags);
c3518172 671 omap_enable_gpio_module(bank, offset);
b1e9fec2 672 bank->mod_usage |= BIT(offset);
a6472533 673 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
674
675 return 0;
676}
677
3ff164e1 678static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 679{
3ff164e1 680 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 681 unsigned long flags;
5e1c5ff4 682
a6472533 683 spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 684 bank->mod_usage &= ~(BIT(offset));
5f982c70
GS
685 if (!LINE_USED(bank->irq_usage, offset)) {
686 omap_set_gpio_direction(bank, offset, 1);
687 omap_clear_gpio_debounce(bank, offset);
688 }
a0e827c6 689 omap_disable_gpio_module(bank, offset);
a6472533 690 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
691
692 /*
693 * If this is the last gpio to be freed in the bank,
694 * disable the bank module.
695 */
fa365e4d 696 if (!BANK_USED(bank))
55b93c32 697 pm_runtime_put(bank->dev);
5e1c5ff4
TL
698}
699
700/*
701 * We need to unmask the GPIO bank interrupt as soon as possible to
702 * avoid missing GPIO interrupts for other lines in the bank.
703 * Then we need to mask-read-clear-unmask the triggered GPIO lines
704 * in the bank to avoid missing nested interrupts for a GPIO line.
705 * If we wait to unmask individual GPIO lines in the bank after the
706 * line's interrupt handler has been run, we may miss some nested
707 * interrupts.
708 */
a0e827c6 709static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 710{
92105bb7 711 void __iomem *isr_reg = NULL;
5e1c5ff4 712 u32 isr;
3513cdec 713 unsigned int bit;
5e1c5ff4 714 struct gpio_bank *bank;
ea6dedd7 715 int unmasked = 0;
fb655f57
JMC
716 struct irq_chip *irqchip = irq_desc_get_chip(desc);
717 struct gpio_chip *chip = irq_get_handler_data(irq);
5e1c5ff4 718
fb655f57 719 chained_irq_enter(irqchip, desc);
5e1c5ff4 720
fb655f57 721 bank = container_of(chip, struct gpio_bank, chip);
eef4bec7 722 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 723 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
724
725 if (WARN_ON(!isr_reg))
726 goto exit;
727
e83507b7 728 while (1) {
6e60e79a 729 u32 isr_saved, level_mask = 0;
ea6dedd7 730 u32 enabled;
6e60e79a 731
a0e827c6 732 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 733 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 734
9ea14d8c 735 if (bank->level_mask)
b144ff6f 736 level_mask = bank->level_mask & enabled;
6e60e79a
TL
737
738 /* clear edge sensitive interrupts before handler(s) are
739 called so that we don't miss any interrupt occurred while
740 executing them */
a0e827c6
JMC
741 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
742 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
743 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
744
745 /* if there is only edge sensitive GPIO pin interrupts
746 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
747 if (!level_mask && !unmasked) {
748 unmasked = 1;
fb655f57 749 chained_irq_exit(irqchip, desc);
ea6dedd7 750 }
92105bb7
TL
751
752 if (!isr)
753 break;
754
3513cdec
JH
755 while (isr) {
756 bit = __ffs(isr);
b1e9fec2 757 isr &= ~(BIT(bit));
25db711d 758
4318f36b
CM
759 /*
760 * Some chips can't respond to both rising and falling
761 * at the same time. If this irq was requested with
762 * both flags, we need to flip the ICR data for the IRQ
763 * to respond to the IRQ for the opposite direction.
764 * This will be indicated in the bank toggle_mask.
765 */
b1e9fec2 766 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 767 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 768
fb655f57
JMC
769 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
770 bit));
92105bb7 771 }
1a8bfa1e 772 }
ea6dedd7
ID
773 /* if bank has any level sensitive GPIO pin interrupt
774 configured, we must unmask the bank interrupt only after
775 handler(s) are executed in order to avoid spurious bank
776 interrupt */
b1cc4c55 777exit:
ea6dedd7 778 if (!unmasked)
fb655f57 779 chained_irq_exit(irqchip, desc);
55b93c32 780 pm_runtime_put(bank->dev);
5e1c5ff4
TL
781}
782
3d009c8c
TL
783static unsigned int omap_gpio_irq_startup(struct irq_data *d)
784{
785 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 786 unsigned long flags;
37e14ecf 787 unsigned offset = d->hwirq;
3d009c8c
TL
788
789 if (!BANK_USED(bank))
790 pm_runtime_get_sync(bank->dev);
791
792 spin_lock_irqsave(&bank->lock, flags);
121dcb76
GS
793
794 if (!LINE_USED(bank->mod_usage, offset))
795 omap_set_gpio_direction(bank, offset, 1);
796 else if (!omap_gpio_is_input(bank, offset))
797 goto err;
798 omap_enable_gpio_module(bank, offset);
799 bank->irq_usage |= BIT(offset);
800
3d009c8c
TL
801 spin_unlock_irqrestore(&bank->lock, flags);
802 omap_gpio_unmask_irq(d);
803
804 return 0;
121dcb76
GS
805err:
806 spin_unlock_irqrestore(&bank->lock, flags);
807 if (!BANK_USED(bank))
808 pm_runtime_put(bank->dev);
809 return -EINVAL;
3d009c8c
TL
810}
811
a0e827c6 812static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 813{
a0e827c6 814 struct gpio_bank *bank = omap_irq_data_get_bank(d);
85ec7b97 815 unsigned long flags;
9943f261 816 unsigned offset = d->hwirq;
4196dd6b 817
85ec7b97 818 spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 819 bank->irq_usage &= ~(BIT(offset));
6e96c1b5
GS
820 omap_set_gpio_irqenable(bank, offset, 0);
821 omap_clear_gpio_irqstatus(bank, offset);
822 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
823 if (!LINE_USED(bank->mod_usage, offset))
824 omap_clear_gpio_debounce(bank, offset);
a0e827c6 825 omap_disable_gpio_module(bank, offset);
85ec7b97 826 spin_unlock_irqrestore(&bank->lock, flags);
fac7fa16
JMC
827
828 /*
829 * If this is the last IRQ to be freed in the bank,
830 * disable the bank module.
831 */
832 if (!BANK_USED(bank))
833 pm_runtime_put(bank->dev);
4196dd6b
TL
834}
835
a0e827c6 836static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 837{
a0e827c6 838 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 839 unsigned offset = d->hwirq;
5e1c5ff4 840
9943f261 841 omap_clear_gpio_irqstatus(bank, offset);
5e1c5ff4
TL
842}
843
a0e827c6 844static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 845{
a0e827c6 846 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 847 unsigned offset = d->hwirq;
85ec7b97 848 unsigned long flags;
5e1c5ff4 849
85ec7b97 850 spin_lock_irqsave(&bank->lock, flags);
9943f261
GS
851 omap_set_gpio_irqenable(bank, offset, 0);
852 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
85ec7b97 853 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
854}
855
a0e827c6 856static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 857{
a0e827c6 858 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 859 unsigned offset = d->hwirq;
8c04a176 860 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 861 unsigned long flags;
55b6019a 862
85ec7b97 863 spin_lock_irqsave(&bank->lock, flags);
55b6019a 864 if (trigger)
9943f261 865 omap_set_gpio_triggering(bank, offset, trigger);
b144ff6f
KH
866
867 /* For level-triggered GPIOs, the clearing must be done after
868 * the HW source is cleared, thus after the handler has run */
9943f261
GS
869 if (bank->level_mask & BIT(offset)) {
870 omap_set_gpio_irqenable(bank, offset, 0);
871 omap_clear_gpio_irqstatus(bank, offset);
b144ff6f 872 }
5e1c5ff4 873
9943f261 874 omap_set_gpio_irqenable(bank, offset, 1);
85ec7b97 875 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
876}
877
e5c56ed3
DB
878/*---------------------------------------------------------------------*/
879
79ee031f 880static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 881{
79ee031f 882 struct platform_device *pdev = to_platform_device(dev);
11a78b79 883 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
884 void __iomem *mask_reg = bank->base +
885 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 886 unsigned long flags;
11a78b79 887
a6472533 888 spin_lock_irqsave(&bank->lock, flags);
661553b9 889 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
a6472533 890 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
891
892 return 0;
893}
894
79ee031f 895static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 896{
79ee031f 897 struct platform_device *pdev = to_platform_device(dev);
11a78b79 898 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
899 void __iomem *mask_reg = bank->base +
900 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 901 unsigned long flags;
11a78b79 902
a6472533 903 spin_lock_irqsave(&bank->lock, flags);
661553b9 904 writel_relaxed(bank->context.wake_en, mask_reg);
a6472533 905 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
906
907 return 0;
908}
909
47145210 910static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
911 .suspend_noirq = omap_mpuio_suspend_noirq,
912 .resume_noirq = omap_mpuio_resume_noirq,
913};
914
3c437ffd 915/* use platform_driver for this. */
11a78b79 916static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
917 .driver = {
918 .name = "mpuio",
79ee031f 919 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
920 },
921};
922
923static struct platform_device omap_mpuio_device = {
924 .name = "mpuio",
925 .id = -1,
926 .dev = {
927 .driver = &omap_mpuio_driver.driver,
928 }
929 /* could list the /proc/iomem resources */
930};
931
a0e827c6 932static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 933{
77640aab 934 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 935
11a78b79
DB
936 if (platform_driver_register(&omap_mpuio_driver) == 0)
937 (void) platform_device_register(&omap_mpuio_device);
938}
939
e5c56ed3 940/*---------------------------------------------------------------------*/
5e1c5ff4 941
a0e827c6 942static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
943{
944 struct gpio_bank *bank;
945 unsigned long flags;
946 void __iomem *reg;
947 int dir;
948
949 bank = container_of(chip, struct gpio_bank, chip);
950 reg = bank->base + bank->regs->direction;
951 spin_lock_irqsave(&bank->lock, flags);
952 dir = !!(readl_relaxed(reg) & BIT(offset));
953 spin_unlock_irqrestore(&bank->lock, flags);
954 return dir;
955}
956
a0e827c6 957static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
958{
959 struct gpio_bank *bank;
960 unsigned long flags;
961
962 bank = container_of(chip, struct gpio_bank, chip);
963 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 964 omap_set_gpio_direction(bank, offset, 1);
52e31344
DB
965 spin_unlock_irqrestore(&bank->lock, flags);
966 return 0;
967}
968
a0e827c6 969static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 970{
b37c45b8 971 struct gpio_bank *bank;
b37c45b8 972
a8be8daf 973 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 974
b2b20045 975 if (omap_gpio_is_input(bank, offset))
a0e827c6 976 return omap_get_gpio_datain(bank, offset);
b37c45b8 977 else
a0e827c6 978 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
979}
980
a0e827c6 981static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
982{
983 struct gpio_bank *bank;
984 unsigned long flags;
985
986 bank = container_of(chip, struct gpio_bank, chip);
987 spin_lock_irqsave(&bank->lock, flags);
fa87931a 988 bank->set_dataout(bank, offset, value);
a0e827c6 989 omap_set_gpio_direction(bank, offset, 0);
52e31344 990 spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 991 return 0;
52e31344
DB
992}
993
a0e827c6
JMC
994static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
995 unsigned debounce)
168ef3d9
FB
996{
997 struct gpio_bank *bank;
998 unsigned long flags;
999
1000 bank = container_of(chip, struct gpio_bank, chip);
77640aab 1001
168ef3d9 1002 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 1003 omap2_set_gpio_debounce(bank, offset, debounce);
168ef3d9
FB
1004 spin_unlock_irqrestore(&bank->lock, flags);
1005
1006 return 0;
1007}
1008
a0e827c6 1009static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1010{
1011 struct gpio_bank *bank;
1012 unsigned long flags;
1013
1014 bank = container_of(chip, struct gpio_bank, chip);
1015 spin_lock_irqsave(&bank->lock, flags);
fa87931a 1016 bank->set_dataout(bank, offset, value);
52e31344
DB
1017 spin_unlock_irqrestore(&bank->lock, flags);
1018}
1019
1020/*---------------------------------------------------------------------*/
1021
9a748053 1022static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1023{
e5ff4440 1024 static bool called;
9f7065da
TL
1025 u32 rev;
1026
e5ff4440 1027 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1028 return;
1029
661553b9 1030 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1031 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1032 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1033
1034 called = true;
9f7065da
TL
1035}
1036
03e128ca 1037static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1038{
ab985f0f
TKD
1039 void __iomem *base = bank->base;
1040 u32 l = 0xffffffff;
2fae7fbe 1041
ab985f0f
TKD
1042 if (bank->width == 16)
1043 l = 0xffff;
1044
d0d665a8 1045 if (bank->is_mpuio) {
661553b9 1046 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1047 return;
2fae7fbe 1048 }
ab985f0f 1049
a0e827c6
JMC
1050 omap_gpio_rmw(base, bank->regs->irqenable, l,
1051 bank->regs->irqenable_inv);
1052 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1053 !bank->regs->irqenable_inv);
ab985f0f 1054 if (bank->regs->debounce_en)
661553b9 1055 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1056
2dc983c5 1057 /* Save OE default value (0xffffffff) in the context */
661553b9 1058 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1059 /* Initialize interface clk ungated, module enabled */
1060 if (bank->regs->ctrl)
661553b9 1061 writel_relaxed(0, base + bank->regs->ctrl);
34672013
TKD
1062
1063 bank->dbck = clk_get(bank->dev, "dbclk");
1064 if (IS_ERR(bank->dbck))
1065 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
1066}
1067
46824e22 1068static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1069{
2fae7fbe 1070 static int gpio;
fb655f57 1071 int irq_base = 0;
6ef7f385 1072 int ret;
2fae7fbe 1073
2fae7fbe
VC
1074 /*
1075 * REVISIT eventually switch from OMAP-specific gpio structs
1076 * over to the generic ones
1077 */
1078 bank->chip.request = omap_gpio_request;
1079 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1080 bank->chip.get_direction = omap_gpio_get_direction;
1081 bank->chip.direction_input = omap_gpio_input;
1082 bank->chip.get = omap_gpio_get;
1083 bank->chip.direction_output = omap_gpio_output;
1084 bank->chip.set_debounce = omap_gpio_debounce;
1085 bank->chip.set = omap_gpio_set;
d0d665a8 1086 if (bank->is_mpuio) {
2fae7fbe 1087 bank->chip.label = "mpuio";
6ed87c5b
TKD
1088 if (bank->regs->wkup_en)
1089 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1090 bank->chip.base = OMAP_MPUIO(0);
1091 } else {
1092 bank->chip.label = "gpio";
1093 bank->chip.base = gpio;
d5f46247 1094 gpio += bank->width;
2fae7fbe 1095 }
d5f46247 1096 bank->chip.ngpio = bank->width;
2fae7fbe 1097
6ef7f385
JMC
1098 ret = gpiochip_add(&bank->chip);
1099 if (ret) {
fb655f57 1100 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1101 return ret;
1102 }
2fae7fbe 1103
fb655f57
JMC
1104#ifdef CONFIG_ARCH_OMAP1
1105 /*
1106 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1107 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1108 */
1109 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1110 if (irq_base < 0) {
1111 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1112 return -ENODEV;
1113 }
1114#endif
1115
d2d05c65
TL
1116 /* MPUIO is a bit different, reading IRQ status clears it */
1117 if (bank->is_mpuio) {
1118 irqc->irq_ack = dummy_irq_chip.irq_ack;
1119 irqc->irq_mask = irq_gc_mask_set_bit;
1120 irqc->irq_unmask = irq_gc_mask_clr_bit;
1121 if (!bank->regs->wkup_en)
1122 irqc->irq_set_wake = NULL;
1123 }
1124
46824e22 1125 ret = gpiochip_irqchip_add(&bank->chip, irqc,
a0e827c6 1126 irq_base, omap_gpio_irq_handler,
fb655f57
JMC
1127 IRQ_TYPE_NONE);
1128
1129 if (ret) {
1130 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
da26d5d8 1131 gpiochip_remove(&bank->chip);
fb655f57
JMC
1132 return -ENODEV;
1133 }
1134
46824e22 1135 gpiochip_set_chained_irqchip(&bank->chip, irqc,
a0e827c6 1136 bank->irq, omap_gpio_irq_handler);
fb655f57 1137
fb655f57 1138 return 0;
2fae7fbe
VC
1139}
1140
384ebe1c
BC
1141static const struct of_device_id omap_gpio_match[];
1142
3836309d 1143static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1144{
862ff640 1145 struct device *dev = &pdev->dev;
384ebe1c
BC
1146 struct device_node *node = dev->of_node;
1147 const struct of_device_id *match;
f6817a2c 1148 const struct omap_gpio_platform_data *pdata;
77640aab 1149 struct resource *res;
5e1c5ff4 1150 struct gpio_bank *bank;
46824e22 1151 struct irq_chip *irqc;
6ef7f385 1152 int ret;
5e1c5ff4 1153
384ebe1c
BC
1154 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1155
e56aee18 1156 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1157 if (!pdata)
96751fcb 1158 return -EINVAL;
5492fb1a 1159
086d585f 1160 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1161 if (!bank) {
862ff640 1162 dev_err(dev, "Memory alloc failed\n");
96751fcb 1163 return -ENOMEM;
03e128ca 1164 }
92105bb7 1165
46824e22
NM
1166 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1167 if (!irqc)
1168 return -ENOMEM;
1169
3d009c8c 1170 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1171 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1172 irqc->irq_ack = omap_gpio_ack_irq,
1173 irqc->irq_mask = omap_gpio_mask_irq,
1174 irqc->irq_unmask = omap_gpio_unmask_irq,
1175 irqc->irq_set_type = omap_gpio_irq_type,
1176 irqc->irq_set_wake = omap_gpio_wake_enable,
1177 irqc->name = dev_name(&pdev->dev);
1178
77640aab
VC
1179 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1180 if (unlikely(!res)) {
862ff640 1181 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1182 return -ENODEV;
44169075 1183 }
5e1c5ff4 1184
77640aab 1185 bank->irq = res->start;
862ff640 1186 bank->dev = dev;
fb655f57 1187 bank->chip.dev = dev;
77640aab 1188 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1189 bank->stride = pdata->bank_stride;
d5f46247 1190 bank->width = pdata->bank_width;
d0d665a8 1191 bank->is_mpuio = pdata->is_mpuio;
803a2434 1192 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1193 bank->regs = pdata->regs;
384ebe1c
BC
1194#ifdef CONFIG_OF_GPIO
1195 bank->chip.of_node = of_node_get(node);
1196#endif
a2797bea
JH
1197 if (node) {
1198 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1199 bank->loses_context = true;
1200 } else {
1201 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1202
1203 if (bank->loses_context)
1204 bank->get_context_loss_count =
1205 pdata->get_context_loss_count;
384ebe1c
BC
1206 }
1207
fa87931a 1208 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1209 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1210 else
a0e827c6 1211 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1212
77640aab 1213 spin_lock_init(&bank->lock);
9f7065da 1214
77640aab
VC
1215 /* Static mapping, never released */
1216 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1217 bank->base = devm_ioremap_resource(dev, res);
1218 if (IS_ERR(bank->base)) {
fb655f57 1219 irq_domain_remove(bank->chip.irqdomain);
717f70e3 1220 return PTR_ERR(bank->base);
5e1c5ff4
TL
1221 }
1222
065cd795
TKD
1223 platform_set_drvdata(pdev, bank);
1224
77640aab 1225 pm_runtime_enable(bank->dev);
55b93c32 1226 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1227 pm_runtime_get_sync(bank->dev);
1228
d0d665a8 1229 if (bank->is_mpuio)
a0e827c6 1230 omap_mpuio_init(bank);
ab985f0f 1231
03e128ca 1232 omap_gpio_mod_init(bank);
6ef7f385 1233
46824e22 1234 ret = omap_gpio_chip_init(bank, irqc);
6ef7f385
JMC
1235 if (ret)
1236 return ret;
1237
9a748053 1238 omap_gpio_show_rev(bank);
9f7065da 1239
55b93c32
TKD
1240 pm_runtime_put(bank->dev);
1241
03e128ca 1242 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1243
879fe324 1244 return 0;
5e1c5ff4
TL
1245}
1246
cac089f9
TL
1247static int omap_gpio_remove(struct platform_device *pdev)
1248{
1249 struct gpio_bank *bank = platform_get_drvdata(pdev);
1250
1251 list_del(&bank->node);
1252 gpiochip_remove(&bank->chip);
1253 pm_runtime_disable(bank->dev);
1254
1255 return 0;
1256}
1257
55b93c32
TKD
1258#ifdef CONFIG_ARCH_OMAP2PLUS
1259
ecb2312f 1260#if defined(CONFIG_PM)
60a3437d 1261static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1262
2dc983c5 1263static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1264{
2dc983c5
TKD
1265 struct platform_device *pdev = to_platform_device(dev);
1266 struct gpio_bank *bank = platform_get_drvdata(pdev);
1267 u32 l1 = 0, l2 = 0;
1268 unsigned long flags;
68942edb 1269 u32 wake_low, wake_hi;
8865b9b6 1270
2dc983c5 1271 spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1272
1273 /*
1274 * Only edges can generate a wakeup event to the PRCM.
1275 *
1276 * Therefore, ensure any wake-up capable GPIOs have
1277 * edge-detection enabled before going idle to ensure a wakeup
1278 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1279 * NDA TRM 25.5.3.1)
1280 *
1281 * The normal values will be restored upon ->runtime_resume()
1282 * by writing back the values saved in bank->context.
1283 */
1284 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1285 if (wake_low)
661553b9 1286 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1287 bank->base + bank->regs->fallingdetect);
1288 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1289 if (wake_hi)
661553b9 1290 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1291 bank->base + bank->regs->risingdetect);
1292
b3c64bc3
KH
1293 if (!bank->enabled_non_wakeup_gpios)
1294 goto update_gpio_context_count;
1295
2dc983c5
TKD
1296 if (bank->power_mode != OFF_MODE) {
1297 bank->power_mode = 0;
41d87cbd 1298 goto update_gpio_context_count;
2dc983c5
TKD
1299 }
1300 /*
1301 * If going to OFF, remove triggering for all
1302 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1303 * generated. See OMAP2420 Errata item 1.101.
1304 */
661553b9 1305 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1306 bank->regs->datain);
c6f31c9e
TKD
1307 l1 = bank->context.fallingdetect;
1308 l2 = bank->context.risingdetect;
3f1686a9 1309
2dc983c5
TKD
1310 l1 &= ~bank->enabled_non_wakeup_gpios;
1311 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1312
661553b9
VK
1313 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1314 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1315
2dc983c5 1316 bank->workaround_enabled = true;
3f1686a9 1317
41d87cbd 1318update_gpio_context_count:
2dc983c5
TKD
1319 if (bank->get_context_loss_count)
1320 bank->context_loss_count =
60a3437d
TKD
1321 bank->get_context_loss_count(bank->dev);
1322
a0e827c6 1323 omap_gpio_dbck_disable(bank);
2dc983c5 1324 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1325
2dc983c5 1326 return 0;
3ac4fa99
JY
1327}
1328
352a2d5b
JH
1329static void omap_gpio_init_context(struct gpio_bank *p);
1330
2dc983c5 1331static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1332{
2dc983c5
TKD
1333 struct platform_device *pdev = to_platform_device(dev);
1334 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1335 u32 l = 0, gen, gen0, gen1;
1336 unsigned long flags;
a2797bea 1337 int c;
8865b9b6 1338
2dc983c5 1339 spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1340
1341 /*
1342 * On the first resume during the probe, the context has not
1343 * been initialised and so initialise it now. Also initialise
1344 * the context loss count.
1345 */
1346 if (bank->loses_context && !bank->context_valid) {
1347 omap_gpio_init_context(bank);
1348
1349 if (bank->get_context_loss_count)
1350 bank->context_loss_count =
1351 bank->get_context_loss_count(bank->dev);
1352 }
1353
a0e827c6 1354 omap_gpio_dbck_enable(bank);
68942edb
KH
1355
1356 /*
1357 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1358 * GPIOs were set to edge trigger also in order to be able to
1359 * generate a PRCM wakeup. Here we restore the
1360 * pre-runtime_suspend() values for edge triggering.
1361 */
661553b9 1362 writel_relaxed(bank->context.fallingdetect,
68942edb 1363 bank->base + bank->regs->fallingdetect);
661553b9 1364 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1365 bank->base + bank->regs->risingdetect);
1366
a2797bea
JH
1367 if (bank->loses_context) {
1368 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1369 omap_gpio_restore_context(bank);
1370 } else {
a2797bea
JH
1371 c = bank->get_context_loss_count(bank->dev);
1372 if (c != bank->context_loss_count) {
1373 omap_gpio_restore_context(bank);
1374 } else {
1375 spin_unlock_irqrestore(&bank->lock, flags);
1376 return 0;
1377 }
60a3437d 1378 }
2dc983c5 1379 }
43ffcd9a 1380
1b128703
TKD
1381 if (!bank->workaround_enabled) {
1382 spin_unlock_irqrestore(&bank->lock, flags);
1383 return 0;
1384 }
1385
661553b9 1386 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1387
2dc983c5
TKD
1388 /*
1389 * Check if any of the non-wakeup interrupt GPIOs have changed
1390 * state. If so, generate an IRQ by software. This is
1391 * horribly racy, but it's the best we can do to work around
1392 * this silicon bug.
1393 */
1394 l ^= bank->saved_datain;
1395 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1396
2dc983c5
TKD
1397 /*
1398 * No need to generate IRQs for the rising edge for gpio IRQs
1399 * configured with falling edge only; and vice versa.
1400 */
c6f31c9e 1401 gen0 = l & bank->context.fallingdetect;
2dc983c5 1402 gen0 &= bank->saved_datain;
82dbb9d3 1403
c6f31c9e 1404 gen1 = l & bank->context.risingdetect;
2dc983c5 1405 gen1 &= ~(bank->saved_datain);
82dbb9d3 1406
2dc983c5 1407 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1408 gen = l & (~(bank->context.fallingdetect) &
1409 ~(bank->context.risingdetect));
2dc983c5
TKD
1410 /* Consider all GPIO IRQs needed to be updated */
1411 gen |= gen0 | gen1;
82dbb9d3 1412
2dc983c5
TKD
1413 if (gen) {
1414 u32 old0, old1;
82dbb9d3 1415
661553b9
VK
1416 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1417 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1418
4e962e89 1419 if (!bank->regs->irqstatus_raw0) {
661553b9 1420 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1421 bank->regs->leveldetect0);
661553b9 1422 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1423 bank->regs->leveldetect1);
2dc983c5 1424 }
9ea14d8c 1425
4e962e89 1426 if (bank->regs->irqstatus_raw0) {
661553b9 1427 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1428 bank->regs->leveldetect0);
661553b9 1429 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1430 bank->regs->leveldetect1);
3ac4fa99 1431 }
661553b9
VK
1432 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1433 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1434 }
1435
1436 bank->workaround_enabled = false;
1437 spin_unlock_irqrestore(&bank->lock, flags);
1438
1439 return 0;
1440}
ecb2312f 1441#endif /* CONFIG_PM */
2dc983c5 1442
cac089f9 1443#if IS_BUILTIN(CONFIG_GPIO_OMAP)
2dc983c5
TKD
1444void omap2_gpio_prepare_for_idle(int pwr_mode)
1445{
1446 struct gpio_bank *bank;
1447
1448 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1449 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1450 continue;
1451
1452 bank->power_mode = pwr_mode;
1453
2dc983c5
TKD
1454 pm_runtime_put_sync_suspend(bank->dev);
1455 }
1456}
1457
1458void omap2_gpio_resume_after_idle(void)
1459{
1460 struct gpio_bank *bank;
1461
1462 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1463 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1464 continue;
1465
2dc983c5 1466 pm_runtime_get_sync(bank->dev);
3ac4fa99 1467 }
3ac4fa99 1468}
cac089f9 1469#endif
3ac4fa99 1470
ecb2312f 1471#if defined(CONFIG_PM)
352a2d5b
JH
1472static void omap_gpio_init_context(struct gpio_bank *p)
1473{
1474 struct omap_gpio_reg_offs *regs = p->regs;
1475 void __iomem *base = p->base;
1476
661553b9
VK
1477 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1478 p->context.oe = readl_relaxed(base + regs->direction);
1479 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1480 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1481 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1482 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1483 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1484 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1485 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1486
1487 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1488 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1489 else
661553b9 1490 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1491
1492 p->context_valid = true;
1493}
1494
60a3437d 1495static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1496{
661553b9 1497 writel_relaxed(bank->context.wake_en,
ae10f233 1498 bank->base + bank->regs->wkup_en);
661553b9
VK
1499 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1500 writel_relaxed(bank->context.leveldetect0,
ae10f233 1501 bank->base + bank->regs->leveldetect0);
661553b9 1502 writel_relaxed(bank->context.leveldetect1,
ae10f233 1503 bank->base + bank->regs->leveldetect1);
661553b9 1504 writel_relaxed(bank->context.risingdetect,
ae10f233 1505 bank->base + bank->regs->risingdetect);
661553b9 1506 writel_relaxed(bank->context.fallingdetect,
ae10f233 1507 bank->base + bank->regs->fallingdetect);
f86bcc30 1508 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1509 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1510 bank->base + bank->regs->set_dataout);
1511 else
661553b9 1512 writel_relaxed(bank->context.dataout,
f86bcc30 1513 bank->base + bank->regs->dataout);
661553b9 1514 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1515
ae547354 1516 if (bank->dbck_enable_mask) {
661553b9 1517 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1518 bank->regs->debounce);
661553b9 1519 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1520 bank->base + bank->regs->debounce_en);
1521 }
ba805be5 1522
661553b9 1523 writel_relaxed(bank->context.irqenable1,
ba805be5 1524 bank->base + bank->regs->irqenable);
661553b9 1525 writel_relaxed(bank->context.irqenable2,
ba805be5 1526 bank->base + bank->regs->irqenable2);
40c670f0 1527}
ecb2312f 1528#endif /* CONFIG_PM */
55b93c32 1529#else
2dc983c5
TKD
1530#define omap_gpio_runtime_suspend NULL
1531#define omap_gpio_runtime_resume NULL
ea4a21a2 1532static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1533#endif
1534
55b93c32 1535static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1536 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1537 NULL)
55b93c32
TKD
1538};
1539
384ebe1c
BC
1540#if defined(CONFIG_OF)
1541static struct omap_gpio_reg_offs omap2_gpio_regs = {
1542 .revision = OMAP24XX_GPIO_REVISION,
1543 .direction = OMAP24XX_GPIO_OE,
1544 .datain = OMAP24XX_GPIO_DATAIN,
1545 .dataout = OMAP24XX_GPIO_DATAOUT,
1546 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1547 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1548 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1549 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1550 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1551 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1552 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1553 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1554 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1555 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1556 .ctrl = OMAP24XX_GPIO_CTRL,
1557 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1558 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1559 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1560 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1561 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1562};
1563
1564static struct omap_gpio_reg_offs omap4_gpio_regs = {
1565 .revision = OMAP4_GPIO_REVISION,
1566 .direction = OMAP4_GPIO_OE,
1567 .datain = OMAP4_GPIO_DATAIN,
1568 .dataout = OMAP4_GPIO_DATAOUT,
1569 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1570 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1571 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1572 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1573 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1574 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1575 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1576 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1577 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1578 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1579 .ctrl = OMAP4_GPIO_CTRL,
1580 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1581 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1582 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1583 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1584 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1585};
1586
e9a65bb6 1587static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1588 .regs = &omap2_gpio_regs,
1589 .bank_width = 32,
1590 .dbck_flag = false,
1591};
1592
e9a65bb6 1593static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1594 .regs = &omap2_gpio_regs,
1595 .bank_width = 32,
1596 .dbck_flag = true,
1597};
1598
e9a65bb6 1599static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1600 .regs = &omap4_gpio_regs,
1601 .bank_width = 32,
1602 .dbck_flag = true,
1603};
1604
1605static const struct of_device_id omap_gpio_match[] = {
1606 {
1607 .compatible = "ti,omap4-gpio",
1608 .data = &omap4_pdata,
1609 },
1610 {
1611 .compatible = "ti,omap3-gpio",
1612 .data = &omap3_pdata,
1613 },
1614 {
1615 .compatible = "ti,omap2-gpio",
1616 .data = &omap2_pdata,
1617 },
1618 { },
1619};
1620MODULE_DEVICE_TABLE(of, omap_gpio_match);
1621#endif
1622
77640aab
VC
1623static struct platform_driver omap_gpio_driver = {
1624 .probe = omap_gpio_probe,
cac089f9 1625 .remove = omap_gpio_remove,
77640aab
VC
1626 .driver = {
1627 .name = "omap_gpio",
55b93c32 1628 .pm = &gpio_pm_ops,
384ebe1c 1629 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1630 },
1631};
1632
5e1c5ff4 1633/*
77640aab
VC
1634 * gpio driver register needs to be done before
1635 * machine_init functions access gpio APIs.
1636 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1637 */
77640aab 1638static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1639{
77640aab 1640 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1641}
77640aab 1642postcore_initcall(omap_gpio_drv_reg);
cac089f9
TL
1643
1644static void __exit omap_gpio_exit(void)
1645{
1646 platform_driver_unregister(&omap_gpio_driver);
1647}
1648module_exit(omap_gpio_exit);
1649
1650MODULE_DESCRIPTION("omap gpio driver");
1651MODULE_ALIAS("platform:gpio-omap");
1652MODULE_LICENSE("GPL v2");
This page took 0.804575 seconds and 5 git commands to generate.