gpio/omap: Use devm_ API and add request_mem_region
[deliverable/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
5e1c5ff4 25
a09e64fb 26#include <mach/hardware.h>
5e1c5ff4 27#include <asm/irq.h>
a09e64fb 28#include <mach/irqs.h>
1bc857f7 29#include <asm/gpio.h>
5e1c5ff4
TL
30#include <asm/mach/irq.h>
31
2dc983c5
TKD
32#define OFF_MODE 1
33
03e128ca
C
34static LIST_HEAD(omap_gpio_list);
35
6d62e216
C
36struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
ae547354
NM
47 u32 debounce;
48 u32 debounce_en;
6d62e216
C
49};
50
5e1c5ff4 51struct gpio_bank {
03e128ca 52 struct list_head node;
92105bb7 53 void __iomem *base;
5e1c5ff4
TL
54 u16 irq;
55 u16 virtual_irq_start;
92105bb7
TL
56 u32 suspend_wakeup;
57 u32 saved_wakeup;
3ac4fa99
JY
58 u32 non_wakeup_gpios;
59 u32 enabled_non_wakeup_gpios;
6d62e216 60 struct gpio_regs context;
3ac4fa99
JY
61 u32 saved_datain;
62 u32 saved_fallingdetect;
63 u32 saved_risingdetect;
b144ff6f 64 u32 level_mask;
4318f36b 65 u32 toggle_mask;
5e1c5ff4 66 spinlock_t lock;
52e31344 67 struct gpio_chip chip;
89db9482 68 struct clk *dbck;
058af1ea 69 u32 mod_usage;
8865b9b6 70 u32 dbck_enable_mask;
72f83af9 71 bool dbck_enabled;
77640aab 72 struct device *dev;
d0d665a8 73 bool is_mpuio;
77640aab 74 bool dbck_flag;
0cde8d03 75 bool loses_context;
5de62b86 76 int stride;
d5f46247 77 u32 width;
60a3437d 78 int context_loss_count;
2dc983c5
TKD
79 int power_mode;
80 bool workaround_enabled;
fa87931a
KH
81
82 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
60a3437d 83 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
84
85 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
86};
87
129fd223
KH
88#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
89#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
c8eef65a 90#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4
TL
91
92static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
93{
92105bb7 94 void __iomem *reg = bank->base;
5e1c5ff4
TL
95 u32 l;
96
fa87931a 97 reg += bank->regs->direction;
5e1c5ff4
TL
98 l = __raw_readl(reg);
99 if (is_input)
100 l |= 1 << gpio;
101 else
102 l &= ~(1 << gpio);
103 __raw_writel(l, reg);
41d87cbd 104 bank->context.oe = l;
5e1c5ff4
TL
105}
106
fa87931a
KH
107
108/* set data out value using dedicate set/clear register */
109static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 110{
92105bb7 111 void __iomem *reg = bank->base;
fa87931a 112 u32 l = GPIO_BIT(bank, gpio);
5e1c5ff4 113
fa87931a
KH
114 if (enable)
115 reg += bank->regs->set_dataout;
116 else
117 reg += bank->regs->clr_dataout;
5e1c5ff4 118
5e1c5ff4
TL
119 __raw_writel(l, reg);
120}
121
fa87931a
KH
122/* set data out value using mask register */
123static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 124{
fa87931a
KH
125 void __iomem *reg = bank->base + bank->regs->dataout;
126 u32 gpio_bit = GPIO_BIT(bank, gpio);
127 u32 l;
5e1c5ff4 128
fa87931a
KH
129 l = __raw_readl(reg);
130 if (enable)
131 l |= gpio_bit;
132 else
133 l &= ~gpio_bit;
5e1c5ff4 134 __raw_writel(l, reg);
41d87cbd 135 bank->context.dataout = l;
5e1c5ff4
TL
136}
137
b37c45b8 138static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
b37c45b8 139{
fa87931a 140 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 141
fa87931a 142 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
5e1c5ff4 143}
b37c45b8 144
b37c45b8
RQ
145static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
146{
fa87931a 147 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 148
129fd223 149 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
b37c45b8
RQ
150}
151
ece9528e
KH
152static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
153{
154 int l = __raw_readl(base + reg);
155
862ff640 156 if (set)
ece9528e
KH
157 l |= mask;
158 else
159 l &= ~mask;
160
161 __raw_writel(l, base + reg);
162}
92105bb7 163
72f83af9
TKD
164static inline void _gpio_dbck_enable(struct gpio_bank *bank)
165{
166 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
167 clk_enable(bank->dbck);
168 bank->dbck_enabled = true;
169 }
170}
171
172static inline void _gpio_dbck_disable(struct gpio_bank *bank)
173{
174 if (bank->dbck_enable_mask && bank->dbck_enabled) {
175 clk_disable(bank->dbck);
176 bank->dbck_enabled = false;
177 }
178}
179
168ef3d9
FB
180/**
181 * _set_gpio_debounce - low level gpio debounce time
182 * @bank: the gpio bank we're acting upon
183 * @gpio: the gpio number on this @gpio
184 * @debounce: debounce time to use
185 *
186 * OMAP's debounce time is in 31us steps so we need
187 * to convert and round up to the closest unit.
188 */
189static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
190 unsigned debounce)
191{
9942da0e 192 void __iomem *reg;
168ef3d9
FB
193 u32 val;
194 u32 l;
195
77640aab
VC
196 if (!bank->dbck_flag)
197 return;
198
168ef3d9
FB
199 if (debounce < 32)
200 debounce = 0x01;
201 else if (debounce > 7936)
202 debounce = 0xff;
203 else
204 debounce = (debounce / 0x1f) - 1;
205
129fd223 206 l = GPIO_BIT(bank, gpio);
168ef3d9 207
6fd9c421 208 clk_enable(bank->dbck);
9942da0e 209 reg = bank->base + bank->regs->debounce;
168ef3d9
FB
210 __raw_writel(debounce, reg);
211
9942da0e 212 reg = bank->base + bank->regs->debounce_en;
168ef3d9
FB
213 val = __raw_readl(reg);
214
6fd9c421 215 if (debounce)
168ef3d9 216 val |= l;
6fd9c421 217 else
168ef3d9 218 val &= ~l;
f7ec0b0b 219 bank->dbck_enable_mask = val;
168ef3d9
FB
220
221 __raw_writel(val, reg);
6fd9c421
TKD
222 clk_disable(bank->dbck);
223 /*
224 * Enable debounce clock per module.
225 * This call is mandatory because in omap_gpio_request() when
226 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
227 * runtime callbck fails to turn on dbck because dbck_enable_mask
228 * used within _gpio_dbck_enable() is still not initialized at
229 * that point. Therefore we have to enable dbck here.
230 */
231 _gpio_dbck_enable(bank);
ae547354
NM
232 if (bank->dbck_enable_mask) {
233 bank->context.debounce = debounce;
234 bank->context.debounce_en = val;
235 }
168ef3d9
FB
236}
237
5e571f38 238static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
5eb3bb9c 239 int trigger)
5e1c5ff4 240{
3ac4fa99 241 void __iomem *base = bank->base;
92105bb7
TL
242 u32 gpio_bit = 1 << gpio;
243
5e571f38
TKD
244 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
245 trigger & IRQ_TYPE_LEVEL_LOW);
246 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
247 trigger & IRQ_TYPE_LEVEL_HIGH);
248 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
249 trigger & IRQ_TYPE_EDGE_RISING);
250 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
251 trigger & IRQ_TYPE_EDGE_FALLING);
252
41d87cbd
TKD
253 bank->context.leveldetect0 =
254 __raw_readl(bank->base + bank->regs->leveldetect0);
255 bank->context.leveldetect1 =
256 __raw_readl(bank->base + bank->regs->leveldetect1);
257 bank->context.risingdetect =
258 __raw_readl(bank->base + bank->regs->risingdetect);
259 bank->context.fallingdetect =
260 __raw_readl(bank->base + bank->regs->fallingdetect);
261
262 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
5e571f38 263 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd
TKD
264 bank->context.wake_en =
265 __raw_readl(bank->base + bank->regs->wkup_en);
266 }
5e571f38 267
55b220ca 268 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
269 if (!bank->regs->irqctrl) {
270 /* On omap24xx proceed only when valid GPIO bit is set */
271 if (bank->non_wakeup_gpios) {
272 if (!(bank->non_wakeup_gpios & gpio_bit))
273 goto exit;
274 }
275
699117a6
CW
276 /*
277 * Log the edge gpio and manually trigger the IRQ
278 * after resume if the input level changes
279 * to avoid irq lost during PER RET/OFF mode
280 * Applies for omap2 non-wakeup gpio and all omap3 gpios
281 */
282 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
283 bank->enabled_non_wakeup_gpios |= gpio_bit;
284 else
285 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
286 }
5eb3bb9c 287
5e571f38 288exit:
9ea14d8c
TKD
289 bank->level_mask =
290 __raw_readl(bank->base + bank->regs->leveldetect0) |
291 __raw_readl(bank->base + bank->regs->leveldetect1);
92105bb7
TL
292}
293
9198bcd3 294#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
295/*
296 * This only applies to chips that can't do both rising and falling edge
297 * detection at once. For all other chips, this function is a noop.
298 */
299static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
300{
301 void __iomem *reg = bank->base;
302 u32 l = 0;
303
5e571f38 304 if (!bank->regs->irqctrl)
4318f36b 305 return;
5e571f38
TKD
306
307 reg += bank->regs->irqctrl;
4318f36b
CM
308
309 l = __raw_readl(reg);
310 if ((l >> gpio) & 1)
311 l &= ~(1 << gpio);
312 else
313 l |= 1 << gpio;
314
315 __raw_writel(l, reg);
316}
5e571f38
TKD
317#else
318static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 319#endif
4318f36b 320
92105bb7
TL
321static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
322{
323 void __iomem *reg = bank->base;
5e571f38 324 void __iomem *base = bank->base;
92105bb7 325 u32 l = 0;
5e1c5ff4 326
5e571f38
TKD
327 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
328 set_gpio_trigger(bank, gpio, trigger);
329 } else if (bank->regs->irqctrl) {
330 reg += bank->regs->irqctrl;
331
5e1c5ff4 332 l = __raw_readl(reg);
29501577 333 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 334 bank->toggle_mask |= 1 << gpio;
6cab4860 335 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 336 l |= 1 << gpio;
6cab4860 337 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 338 l &= ~(1 << gpio);
92105bb7 339 else
5e571f38
TKD
340 return -EINVAL;
341
342 __raw_writel(l, reg);
343 } else if (bank->regs->edgectrl1) {
5e1c5ff4 344 if (gpio & 0x08)
5e571f38 345 reg += bank->regs->edgectrl2;
5e1c5ff4 346 else
5e571f38
TKD
347 reg += bank->regs->edgectrl1;
348
5e1c5ff4
TL
349 gpio &= 0x07;
350 l = __raw_readl(reg);
351 l &= ~(3 << (gpio << 1));
6cab4860 352 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 353 l |= 2 << (gpio << 1);
6cab4860 354 if (trigger & IRQ_TYPE_EDGE_FALLING)
6e60e79a 355 l |= 1 << (gpio << 1);
5e571f38
TKD
356
357 /* Enable wake-up during idle for dynamic tick */
358 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
41d87cbd
TKD
359 bank->context.wake_en =
360 __raw_readl(bank->base + bank->regs->wkup_en);
5e571f38 361 __raw_writel(l, reg);
5e1c5ff4 362 }
92105bb7 363 return 0;
5e1c5ff4
TL
364}
365
e9191028 366static int gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4
TL
367{
368 struct gpio_bank *bank;
92105bb7
TL
369 unsigned gpio;
370 int retval;
a6472533 371 unsigned long flags;
92105bb7 372
e9191028
LB
373 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
374 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
92105bb7 375 else
e9191028 376 gpio = d->irq - IH_GPIO_BASE;
5e1c5ff4 377
e5c56ed3 378 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 379 return -EINVAL;
e5c56ed3 380
9ea14d8c
TKD
381 bank = irq_data_get_irq_chip_data(d);
382
383 if (!bank->regs->leveldetect0 &&
384 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
385 return -EINVAL;
386
a6472533 387 spin_lock_irqsave(&bank->lock, flags);
129fd223 388 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
a6472533 389 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
390
391 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 392 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 393 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 394 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 395
92105bb7 396 return retval;
5e1c5ff4
TL
397}
398
399static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
400{
92105bb7 401 void __iomem *reg = bank->base;
5e1c5ff4 402
eef4bec7 403 reg += bank->regs->irqstatus;
5e1c5ff4 404 __raw_writel(gpio_mask, reg);
bee7930f
HD
405
406 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
407 if (bank->regs->irqstatus2) {
408 reg = bank->base + bank->regs->irqstatus2;
bedfd154 409 __raw_writel(gpio_mask, reg);
eef4bec7 410 }
bedfd154
RQ
411
412 /* Flush posted write for the irq status to avoid spurious interrupts */
413 __raw_readl(reg);
5e1c5ff4
TL
414}
415
416static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
417{
129fd223 418 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
419}
420
ea6dedd7
ID
421static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
422{
423 void __iomem *reg = bank->base;
99c47707 424 u32 l;
c390aad0 425 u32 mask = (1 << bank->width) - 1;
ea6dedd7 426
28f3b5a0 427 reg += bank->regs->irqenable;
99c47707 428 l = __raw_readl(reg);
28f3b5a0 429 if (bank->regs->irqenable_inv)
99c47707
ID
430 l = ~l;
431 l &= mask;
432 return l;
ea6dedd7
ID
433}
434
28f3b5a0 435static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 436{
92105bb7 437 void __iomem *reg = bank->base;
5e1c5ff4
TL
438 u32 l;
439
28f3b5a0
KH
440 if (bank->regs->set_irqenable) {
441 reg += bank->regs->set_irqenable;
442 l = gpio_mask;
443 } else {
444 reg += bank->regs->irqenable;
5e1c5ff4 445 l = __raw_readl(reg);
28f3b5a0
KH
446 if (bank->regs->irqenable_inv)
447 l &= ~gpio_mask;
5e1c5ff4
TL
448 else
449 l |= gpio_mask;
28f3b5a0
KH
450 }
451
452 __raw_writel(l, reg);
41d87cbd 453 bank->context.irqenable1 = l;
28f3b5a0
KH
454}
455
456static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
457{
458 void __iomem *reg = bank->base;
459 u32 l;
460
461 if (bank->regs->clr_irqenable) {
462 reg += bank->regs->clr_irqenable;
5e1c5ff4 463 l = gpio_mask;
28f3b5a0
KH
464 } else {
465 reg += bank->regs->irqenable;
56739a69 466 l = __raw_readl(reg);
28f3b5a0 467 if (bank->regs->irqenable_inv)
56739a69 468 l |= gpio_mask;
92105bb7 469 else
28f3b5a0 470 l &= ~gpio_mask;
5e1c5ff4 471 }
28f3b5a0 472
5e1c5ff4 473 __raw_writel(l, reg);
41d87cbd 474 bank->context.irqenable1 = l;
5e1c5ff4
TL
475}
476
477static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
478{
28f3b5a0 479 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
480}
481
92105bb7
TL
482/*
483 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
484 * 1510 does not seem to have a wake-up register. If JTAG is connected
485 * to the target, system will wake up always on GPIO events. While
486 * system is running all registered GPIO interrupts need to have wake-up
487 * enabled. When system is suspended, only selected GPIO interrupts need
488 * to have wake-up enabled.
489 */
490static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
491{
f64ad1a0
KH
492 u32 gpio_bit = GPIO_BIT(bank, gpio);
493 unsigned long flags;
a6472533 494
f64ad1a0 495 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 496 dev_err(bank->dev,
f64ad1a0 497 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
498 return -EINVAL;
499 }
f64ad1a0
KH
500
501 spin_lock_irqsave(&bank->lock, flags);
502 if (enable)
503 bank->suspend_wakeup |= gpio_bit;
504 else
505 bank->suspend_wakeup &= ~gpio_bit;
506
507 spin_unlock_irqrestore(&bank->lock, flags);
508
509 return 0;
92105bb7
TL
510}
511
4196dd6b
TL
512static void _reset_gpio(struct gpio_bank *bank, int gpio)
513{
129fd223 514 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
4196dd6b
TL
515 _set_gpio_irqenable(bank, gpio, 0);
516 _clear_gpio_irqstatus(bank, gpio);
129fd223 517 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
4196dd6b
TL
518}
519
92105bb7 520/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
e9191028 521static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 522{
e9191028 523 unsigned int gpio = d->irq - IH_GPIO_BASE;
92105bb7
TL
524 struct gpio_bank *bank;
525 int retval;
526
e9191028 527 bank = irq_data_get_irq_chip_data(d);
f64ad1a0 528 retval = _set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
529
530 return retval;
531}
532
3ff164e1 533static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 534{
3ff164e1 535 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 536 unsigned long flags;
52e31344 537
55b93c32
TKD
538 /*
539 * If this is the first gpio_request for the bank,
540 * enable the bank module.
541 */
542 if (!bank->mod_usage)
543 pm_runtime_get_sync(bank->dev);
92105bb7 544
55b93c32 545 spin_lock_irqsave(&bank->lock, flags);
4196dd6b
TL
546 /* Set trigger to none. You need to enable the desired trigger with
547 * request_irq() or set_irq_type().
548 */
3ff164e1 549 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
92105bb7 550
fad96ea8
C
551 if (bank->regs->pinctrl) {
552 void __iomem *reg = bank->base + bank->regs->pinctrl;
5e1c5ff4 553
92105bb7 554 /* Claim the pin for MPU */
3ff164e1 555 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
5e1c5ff4 556 }
fad96ea8 557
c8eef65a
C
558 if (bank->regs->ctrl && !bank->mod_usage) {
559 void __iomem *reg = bank->base + bank->regs->ctrl;
560 u32 ctrl;
561
562 ctrl = __raw_readl(reg);
563 /* Module is enabled, clocks are not gated */
564 ctrl &= ~GPIO_MOD_CTRL_BIT;
565 __raw_writel(ctrl, reg);
41d87cbd 566 bank->context.ctrl = ctrl;
058af1ea 567 }
c8eef65a
C
568
569 bank->mod_usage |= 1 << offset;
570
a6472533 571 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
572
573 return 0;
574}
575
3ff164e1 576static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 577{
3ff164e1 578 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
6ed87c5b 579 void __iomem *base = bank->base;
a6472533 580 unsigned long flags;
5e1c5ff4 581
a6472533 582 spin_lock_irqsave(&bank->lock, flags);
6ed87c5b 583
41d87cbd 584 if (bank->regs->wkup_en) {
9f096868 585 /* Disable wake-up during idle for dynamic tick */
6ed87c5b 586 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
41d87cbd
TKD
587 bank->context.wake_en =
588 __raw_readl(bank->base + bank->regs->wkup_en);
589 }
6ed87c5b 590
c8eef65a
C
591 bank->mod_usage &= ~(1 << offset);
592
593 if (bank->regs->ctrl && !bank->mod_usage) {
594 void __iomem *reg = bank->base + bank->regs->ctrl;
595 u32 ctrl;
596
597 ctrl = __raw_readl(reg);
598 /* Module is disabled, clocks are gated */
599 ctrl |= GPIO_MOD_CTRL_BIT;
600 __raw_writel(ctrl, reg);
41d87cbd 601 bank->context.ctrl = ctrl;
058af1ea 602 }
c8eef65a 603
3ff164e1 604 _reset_gpio(bank, bank->chip.base + offset);
a6472533 605 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
606
607 /*
608 * If this is the last gpio to be freed in the bank,
609 * disable the bank module.
610 */
611 if (!bank->mod_usage)
612 pm_runtime_put(bank->dev);
5e1c5ff4
TL
613}
614
615/*
616 * We need to unmask the GPIO bank interrupt as soon as possible to
617 * avoid missing GPIO interrupts for other lines in the bank.
618 * Then we need to mask-read-clear-unmask the triggered GPIO lines
619 * in the bank to avoid missing nested interrupts for a GPIO line.
620 * If we wait to unmask individual GPIO lines in the bank after the
621 * line's interrupt handler has been run, we may miss some nested
622 * interrupts.
623 */
10dd5ce2 624static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 625{
92105bb7 626 void __iomem *isr_reg = NULL;
5e1c5ff4 627 u32 isr;
4318f36b 628 unsigned int gpio_irq, gpio_index;
5e1c5ff4 629 struct gpio_bank *bank;
ea6dedd7
ID
630 u32 retrigger = 0;
631 int unmasked = 0;
ee144182 632 struct irq_chip *chip = irq_desc_get_chip(desc);
5e1c5ff4 633
ee144182 634 chained_irq_enter(chip, desc);
5e1c5ff4 635
6845664a 636 bank = irq_get_handler_data(irq);
eef4bec7 637 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 638 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
639
640 if (WARN_ON(!isr_reg))
641 goto exit;
642
92105bb7 643 while(1) {
6e60e79a 644 u32 isr_saved, level_mask = 0;
ea6dedd7 645 u32 enabled;
6e60e79a 646
ea6dedd7
ID
647 enabled = _get_gpio_irqbank_mask(bank);
648 isr_saved = isr = __raw_readl(isr_reg) & enabled;
6e60e79a 649
9ea14d8c 650 if (bank->level_mask)
b144ff6f 651 level_mask = bank->level_mask & enabled;
6e60e79a
TL
652
653 /* clear edge sensitive interrupts before handler(s) are
654 called so that we don't miss any interrupt occurred while
655 executing them */
28f3b5a0 656 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 657 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
28f3b5a0 658 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
659
660 /* if there is only edge sensitive GPIO pin interrupts
661 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
662 if (!level_mask && !unmasked) {
663 unmasked = 1;
ee144182 664 chained_irq_exit(chip, desc);
ea6dedd7 665 }
92105bb7 666
ea6dedd7
ID
667 isr |= retrigger;
668 retrigger = 0;
92105bb7
TL
669 if (!isr)
670 break;
671
672 gpio_irq = bank->virtual_irq_start;
673 for (; isr != 0; isr >>= 1, gpio_irq++) {
129fd223 674 gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
4318f36b 675
92105bb7
TL
676 if (!(isr & 1))
677 continue;
29454dde 678
4318f36b
CM
679 /*
680 * Some chips can't respond to both rising and falling
681 * at the same time. If this irq was requested with
682 * both flags, we need to flip the ICR data for the IRQ
683 * to respond to the IRQ for the opposite direction.
684 * This will be indicated in the bank toggle_mask.
685 */
686 if (bank->toggle_mask & (1 << gpio_index))
687 _toggle_gpio_edge_triggering(bank, gpio_index);
4318f36b 688
d8aa0251 689 generic_handle_irq(gpio_irq);
92105bb7 690 }
1a8bfa1e 691 }
ea6dedd7
ID
692 /* if bank has any level sensitive GPIO pin interrupt
693 configured, we must unmask the bank interrupt only after
694 handler(s) are executed in order to avoid spurious bank
695 interrupt */
b1cc4c55 696exit:
ea6dedd7 697 if (!unmasked)
ee144182 698 chained_irq_exit(chip, desc);
55b93c32 699 pm_runtime_put(bank->dev);
5e1c5ff4
TL
700}
701
e9191028 702static void gpio_irq_shutdown(struct irq_data *d)
4196dd6b 703{
e9191028
LB
704 unsigned int gpio = d->irq - IH_GPIO_BASE;
705 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
85ec7b97 706 unsigned long flags;
4196dd6b 707
85ec7b97 708 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 709 _reset_gpio(bank, gpio);
85ec7b97 710 spin_unlock_irqrestore(&bank->lock, flags);
4196dd6b
TL
711}
712
e9191028 713static void gpio_ack_irq(struct irq_data *d)
5e1c5ff4 714{
e9191028
LB
715 unsigned int gpio = d->irq - IH_GPIO_BASE;
716 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
717
718 _clear_gpio_irqstatus(bank, gpio);
719}
720
e9191028 721static void gpio_mask_irq(struct irq_data *d)
5e1c5ff4 722{
e9191028
LB
723 unsigned int gpio = d->irq - IH_GPIO_BASE;
724 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
85ec7b97 725 unsigned long flags;
5e1c5ff4 726
85ec7b97 727 spin_lock_irqsave(&bank->lock, flags);
5e1c5ff4 728 _set_gpio_irqenable(bank, gpio, 0);
129fd223 729 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 730 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
731}
732
e9191028 733static void gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 734{
e9191028
LB
735 unsigned int gpio = d->irq - IH_GPIO_BASE;
736 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
129fd223 737 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 738 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 739 unsigned long flags;
55b6019a 740
85ec7b97 741 spin_lock_irqsave(&bank->lock, flags);
55b6019a 742 if (trigger)
129fd223 743 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
744
745 /* For level-triggered GPIOs, the clearing must be done after
746 * the HW source is cleared, thus after the handler has run */
747 if (bank->level_mask & irq_mask) {
748 _set_gpio_irqenable(bank, gpio, 0);
749 _clear_gpio_irqstatus(bank, gpio);
750 }
5e1c5ff4 751
4de8c75b 752 _set_gpio_irqenable(bank, gpio, 1);
85ec7b97 753 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
754}
755
e5c56ed3
DB
756static struct irq_chip gpio_irq_chip = {
757 .name = "GPIO",
e9191028
LB
758 .irq_shutdown = gpio_irq_shutdown,
759 .irq_ack = gpio_ack_irq,
760 .irq_mask = gpio_mask_irq,
761 .irq_unmask = gpio_unmask_irq,
762 .irq_set_type = gpio_irq_type,
763 .irq_set_wake = gpio_wake_enable,
e5c56ed3
DB
764};
765
766/*---------------------------------------------------------------------*/
767
79ee031f 768static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 769{
79ee031f 770 struct platform_device *pdev = to_platform_device(dev);
11a78b79 771 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
772 void __iomem *mask_reg = bank->base +
773 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 774 unsigned long flags;
11a78b79 775
a6472533 776 spin_lock_irqsave(&bank->lock, flags);
11a78b79
DB
777 bank->saved_wakeup = __raw_readl(mask_reg);
778 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
a6472533 779 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
780
781 return 0;
782}
783
79ee031f 784static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 785{
79ee031f 786 struct platform_device *pdev = to_platform_device(dev);
11a78b79 787 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
788 void __iomem *mask_reg = bank->base +
789 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 790 unsigned long flags;
11a78b79 791
a6472533 792 spin_lock_irqsave(&bank->lock, flags);
11a78b79 793 __raw_writel(bank->saved_wakeup, mask_reg);
a6472533 794 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
795
796 return 0;
797}
798
47145210 799static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
800 .suspend_noirq = omap_mpuio_suspend_noirq,
801 .resume_noirq = omap_mpuio_resume_noirq,
802};
803
3c437ffd 804/* use platform_driver for this. */
11a78b79 805static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
806 .driver = {
807 .name = "mpuio",
79ee031f 808 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
809 },
810};
811
812static struct platform_device omap_mpuio_device = {
813 .name = "mpuio",
814 .id = -1,
815 .dev = {
816 .driver = &omap_mpuio_driver.driver,
817 }
818 /* could list the /proc/iomem resources */
819};
820
03e128ca 821static inline void mpuio_init(struct gpio_bank *bank)
11a78b79 822{
77640aab 823 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 824
11a78b79
DB
825 if (platform_driver_register(&omap_mpuio_driver) == 0)
826 (void) platform_device_register(&omap_mpuio_device);
827}
828
e5c56ed3 829/*---------------------------------------------------------------------*/
5e1c5ff4 830
52e31344
DB
831static int gpio_input(struct gpio_chip *chip, unsigned offset)
832{
833 struct gpio_bank *bank;
834 unsigned long flags;
835
836 bank = container_of(chip, struct gpio_bank, chip);
837 spin_lock_irqsave(&bank->lock, flags);
838 _set_gpio_direction(bank, offset, 1);
839 spin_unlock_irqrestore(&bank->lock, flags);
840 return 0;
841}
842
b37c45b8
RQ
843static int gpio_is_input(struct gpio_bank *bank, int mask)
844{
fa87931a 845 void __iomem *reg = bank->base + bank->regs->direction;
b37c45b8 846
b37c45b8
RQ
847 return __raw_readl(reg) & mask;
848}
849
52e31344
DB
850static int gpio_get(struct gpio_chip *chip, unsigned offset)
851{
b37c45b8
RQ
852 struct gpio_bank *bank;
853 void __iomem *reg;
854 int gpio;
855 u32 mask;
856
857 gpio = chip->base + offset;
a8be8daf 858 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 859 reg = bank->base;
129fd223 860 mask = GPIO_BIT(bank, gpio);
b37c45b8
RQ
861
862 if (gpio_is_input(bank, mask))
863 return _get_gpio_datain(bank, gpio);
864 else
865 return _get_gpio_dataout(bank, gpio);
52e31344
DB
866}
867
868static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
869{
870 struct gpio_bank *bank;
871 unsigned long flags;
872
873 bank = container_of(chip, struct gpio_bank, chip);
874 spin_lock_irqsave(&bank->lock, flags);
fa87931a 875 bank->set_dataout(bank, offset, value);
52e31344
DB
876 _set_gpio_direction(bank, offset, 0);
877 spin_unlock_irqrestore(&bank->lock, flags);
878 return 0;
879}
880
168ef3d9
FB
881static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
882 unsigned debounce)
883{
884 struct gpio_bank *bank;
885 unsigned long flags;
886
887 bank = container_of(chip, struct gpio_bank, chip);
77640aab
VC
888
889 if (!bank->dbck) {
890 bank->dbck = clk_get(bank->dev, "dbclk");
891 if (IS_ERR(bank->dbck))
892 dev_err(bank->dev, "Could not get gpio dbck\n");
893 }
894
168ef3d9
FB
895 spin_lock_irqsave(&bank->lock, flags);
896 _set_gpio_debounce(bank, offset, debounce);
897 spin_unlock_irqrestore(&bank->lock, flags);
898
899 return 0;
900}
901
52e31344
DB
902static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
903{
904 struct gpio_bank *bank;
905 unsigned long flags;
906
907 bank = container_of(chip, struct gpio_bank, chip);
908 spin_lock_irqsave(&bank->lock, flags);
fa87931a 909 bank->set_dataout(bank, offset, value);
52e31344
DB
910 spin_unlock_irqrestore(&bank->lock, flags);
911}
912
a007b709
DB
913static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
914{
915 struct gpio_bank *bank;
916
917 bank = container_of(chip, struct gpio_bank, chip);
918 return bank->virtual_irq_start + offset;
919}
920
52e31344
DB
921/*---------------------------------------------------------------------*/
922
9a748053 923static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 924{
e5ff4440 925 static bool called;
9f7065da
TL
926 u32 rev;
927
e5ff4440 928 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
929 return;
930
e5ff4440
KH
931 rev = __raw_readw(bank->base + bank->regs->revision);
932 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 933 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
934
935 called = true;
9f7065da
TL
936}
937
8ba55c5c
DB
938/* This lock class tells lockdep that GPIO irqs are in a different
939 * category than their parents, so it won't report false recursion.
940 */
941static struct lock_class_key gpio_lock_class;
942
03e128ca 943static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 944{
ab985f0f
TKD
945 void __iomem *base = bank->base;
946 u32 l = 0xffffffff;
2fae7fbe 947
ab985f0f
TKD
948 if (bank->width == 16)
949 l = 0xffff;
950
d0d665a8 951 if (bank->is_mpuio) {
ab985f0f
TKD
952 __raw_writel(l, bank->base + bank->regs->irqenable);
953 return;
2fae7fbe 954 }
ab985f0f
TKD
955
956 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
957 _gpio_rmw(base, bank->regs->irqstatus, l,
958 bank->regs->irqenable_inv == false);
959 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
960 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
961 if (bank->regs->debounce_en)
962 _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
963
2dc983c5
TKD
964 /* Save OE default value (0xffffffff) in the context */
965 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
ab985f0f
TKD
966 /* Initialize interface clk ungated, module enabled */
967 if (bank->regs->ctrl)
968 _gpio_rmw(base, bank->regs->ctrl, 0, 1);
2fae7fbe
VC
969}
970
f8b46b58
KH
971static __init void
972omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
973 unsigned int num)
974{
975 struct irq_chip_generic *gc;
976 struct irq_chip_type *ct;
977
978 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
979 handle_simple_irq);
83233749
TP
980 if (!gc) {
981 dev_err(bank->dev, "Memory alloc failed for gc\n");
982 return;
983 }
984
f8b46b58
KH
985 ct = gc->chip_types;
986
987 /* NOTE: No ack required, reading IRQ status clears it. */
988 ct->chip.irq_mask = irq_gc_mask_set_bit;
989 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
990 ct->chip.irq_set_type = gpio_irq_type;
6ed87c5b
TKD
991
992 if (bank->regs->wkup_en)
f8b46b58
KH
993 ct->chip.irq_set_wake = gpio_wake_enable,
994
995 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
996 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
997 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
998}
999
d52b31de 1000static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1001{
77640aab 1002 int j;
2fae7fbe
VC
1003 static int gpio;
1004
2fae7fbe
VC
1005 /*
1006 * REVISIT eventually switch from OMAP-specific gpio structs
1007 * over to the generic ones
1008 */
1009 bank->chip.request = omap_gpio_request;
1010 bank->chip.free = omap_gpio_free;
1011 bank->chip.direction_input = gpio_input;
1012 bank->chip.get = gpio_get;
1013 bank->chip.direction_output = gpio_output;
1014 bank->chip.set_debounce = gpio_debounce;
1015 bank->chip.set = gpio_set;
1016 bank->chip.to_irq = gpio_2irq;
d0d665a8 1017 if (bank->is_mpuio) {
2fae7fbe 1018 bank->chip.label = "mpuio";
6ed87c5b
TKD
1019 if (bank->regs->wkup_en)
1020 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1021 bank->chip.base = OMAP_MPUIO(0);
1022 } else {
1023 bank->chip.label = "gpio";
1024 bank->chip.base = gpio;
d5f46247 1025 gpio += bank->width;
2fae7fbe 1026 }
d5f46247 1027 bank->chip.ngpio = bank->width;
2fae7fbe
VC
1028
1029 gpiochip_add(&bank->chip);
1030
1031 for (j = bank->virtual_irq_start;
d5f46247 1032 j < bank->virtual_irq_start + bank->width; j++) {
1475b85d 1033 irq_set_lockdep_class(j, &gpio_lock_class);
6845664a 1034 irq_set_chip_data(j, bank);
d0d665a8 1035 if (bank->is_mpuio) {
f8b46b58
KH
1036 omap_mpuio_alloc_gc(bank, j, bank->width);
1037 } else {
6845664a 1038 irq_set_chip(j, &gpio_irq_chip);
f8b46b58
KH
1039 irq_set_handler(j, handle_simple_irq);
1040 set_irq_flags(j, IRQF_VALID);
1041 }
2fae7fbe 1042 }
6845664a
TG
1043 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1044 irq_set_handler_data(bank->irq, bank);
2fae7fbe
VC
1045}
1046
77640aab 1047static int __devinit omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1048{
862ff640 1049 struct device *dev = &pdev->dev;
77640aab
VC
1050 struct omap_gpio_platform_data *pdata;
1051 struct resource *res;
5e1c5ff4 1052 struct gpio_bank *bank;
03e128ca 1053 int ret = 0;
5e1c5ff4 1054
96751fcb
BC
1055 if (!dev->platform_data)
1056 return -EINVAL;
5492fb1a 1057
96751fcb 1058 bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1059 if (!bank) {
862ff640 1060 dev_err(dev, "Memory alloc failed\n");
96751fcb 1061 return -ENOMEM;
03e128ca 1062 }
92105bb7 1063
77640aab
VC
1064 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1065 if (unlikely(!res)) {
862ff640 1066 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1067 return -ENODEV;
44169075 1068 }
5e1c5ff4 1069
77640aab 1070 bank->irq = res->start;
03e128ca
C
1071
1072 pdata = pdev->dev.platform_data;
77640aab 1073 bank->virtual_irq_start = pdata->virtual_irq_start;
862ff640 1074 bank->dev = dev;
77640aab 1075 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1076 bank->stride = pdata->bank_stride;
d5f46247 1077 bank->width = pdata->bank_width;
d0d665a8 1078 bank->is_mpuio = pdata->is_mpuio;
803a2434 1079 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
0cde8d03 1080 bank->loses_context = pdata->loses_context;
60a3437d 1081 bank->get_context_loss_count = pdata->get_context_loss_count;
fa87931a
KH
1082 bank->regs = pdata->regs;
1083
1084 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1085 bank->set_dataout = _set_gpio_dataout_reg;
1086 else
1087 bank->set_dataout = _set_gpio_dataout_mask;
9f7065da 1088
77640aab 1089 spin_lock_init(&bank->lock);
9f7065da 1090
77640aab
VC
1091 /* Static mapping, never released */
1092 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1093 if (unlikely(!res)) {
862ff640 1094 dev_err(dev, "Invalid mem resource\n");
96751fcb
BC
1095 return -ENODEV;
1096 }
1097
1098 if (!devm_request_mem_region(dev, res->start, resource_size(res),
1099 pdev->name)) {
1100 dev_err(dev, "Region already claimed\n");
1101 return -EBUSY;
77640aab 1102 }
89db9482 1103
96751fcb 1104 bank->base = devm_ioremap(dev, res->start, resource_size(res));
77640aab 1105 if (!bank->base) {
862ff640 1106 dev_err(dev, "Could not ioremap\n");
96751fcb 1107 return -ENOMEM;
5e1c5ff4
TL
1108 }
1109
065cd795
TKD
1110 platform_set_drvdata(pdev, bank);
1111
77640aab 1112 pm_runtime_enable(bank->dev);
55b93c32 1113 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1114 pm_runtime_get_sync(bank->dev);
1115
d0d665a8 1116 if (bank->is_mpuio)
ab985f0f
TKD
1117 mpuio_init(bank);
1118
03e128ca 1119 omap_gpio_mod_init(bank);
77640aab 1120 omap_gpio_chip_init(bank);
9a748053 1121 omap_gpio_show_rev(bank);
9f7065da 1122
55b93c32
TKD
1123 pm_runtime_put(bank->dev);
1124
03e128ca 1125 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1126
03e128ca 1127 return ret;
5e1c5ff4
TL
1128}
1129
55b93c32
TKD
1130#ifdef CONFIG_ARCH_OMAP2PLUS
1131
1132#if defined(CONFIG_PM_SLEEP)
1133static int omap_gpio_suspend(struct device *dev)
92105bb7 1134{
065cd795
TKD
1135 struct platform_device *pdev = to_platform_device(dev);
1136 struct gpio_bank *bank = platform_get_drvdata(pdev);
1137 void __iomem *base = bank->base;
1138 void __iomem *wakeup_enable;
1139 unsigned long flags;
92105bb7 1140
065cd795
TKD
1141 if (!bank->mod_usage || !bank->loses_context)
1142 return 0;
92105bb7 1143
065cd795
TKD
1144 if (!bank->regs->wkup_en || !bank->suspend_wakeup)
1145 return 0;
6ed87c5b 1146
065cd795 1147 wakeup_enable = bank->base + bank->regs->wkup_en;
92105bb7 1148
065cd795
TKD
1149 spin_lock_irqsave(&bank->lock, flags);
1150 bank->saved_wakeup = __raw_readl(wakeup_enable);
1151 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1152 _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
1153 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7
TL
1154
1155 return 0;
1156}
1157
55b93c32 1158static int omap_gpio_resume(struct device *dev)
92105bb7 1159{
065cd795
TKD
1160 struct platform_device *pdev = to_platform_device(dev);
1161 struct gpio_bank *bank = platform_get_drvdata(pdev);
1162 void __iomem *base = bank->base;
1163 unsigned long flags;
92105bb7 1164
065cd795
TKD
1165 if (!bank->mod_usage || !bank->loses_context)
1166 return 0;
92105bb7 1167
065cd795
TKD
1168 if (!bank->regs->wkup_en || !bank->saved_wakeup)
1169 return 0;
92105bb7 1170
065cd795
TKD
1171 spin_lock_irqsave(&bank->lock, flags);
1172 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1173 _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
1174 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7 1175
55b93c32
TKD
1176 return 0;
1177}
1178#endif /* CONFIG_PM_SLEEP */
3ac4fa99 1179
2dc983c5 1180#if defined(CONFIG_PM_RUNTIME)
60a3437d 1181static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1182
2dc983c5 1183static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1184{
2dc983c5
TKD
1185 struct platform_device *pdev = to_platform_device(dev);
1186 struct gpio_bank *bank = platform_get_drvdata(pdev);
1187 u32 l1 = 0, l2 = 0;
1188 unsigned long flags;
8865b9b6 1189
2dc983c5
TKD
1190 spin_lock_irqsave(&bank->lock, flags);
1191 if (bank->power_mode != OFF_MODE) {
1192 bank->power_mode = 0;
41d87cbd 1193 goto update_gpio_context_count;
2dc983c5
TKD
1194 }
1195 /*
1196 * If going to OFF, remove triggering for all
1197 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1198 * generated. See OMAP2420 Errata item 1.101.
1199 */
1200 if (!(bank->enabled_non_wakeup_gpios))
41d87cbd 1201 goto update_gpio_context_count;
43ffcd9a 1202
2dc983c5
TKD
1203 bank->saved_datain = __raw_readl(bank->base +
1204 bank->regs->datain);
1205 l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
1206 l2 = __raw_readl(bank->base + bank->regs->risingdetect);
3f1686a9 1207
2dc983c5
TKD
1208 bank->saved_fallingdetect = l1;
1209 bank->saved_risingdetect = l2;
1210 l1 &= ~bank->enabled_non_wakeup_gpios;
1211 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1212
2dc983c5
TKD
1213 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1214 __raw_writel(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1215
2dc983c5 1216 bank->workaround_enabled = true;
3f1686a9 1217
41d87cbd 1218update_gpio_context_count:
2dc983c5
TKD
1219 if (bank->get_context_loss_count)
1220 bank->context_loss_count =
60a3437d
TKD
1221 bank->get_context_loss_count(bank->dev);
1222
72f83af9 1223 _gpio_dbck_disable(bank);
2dc983c5 1224 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1225
2dc983c5 1226 return 0;
3ac4fa99
JY
1227}
1228
2dc983c5 1229static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1230{
2dc983c5
TKD
1231 struct platform_device *pdev = to_platform_device(dev);
1232 struct gpio_bank *bank = platform_get_drvdata(pdev);
1233 int context_lost_cnt_after;
1234 u32 l = 0, gen, gen0, gen1;
1235 unsigned long flags;
8865b9b6 1236
2dc983c5 1237 spin_lock_irqsave(&bank->lock, flags);
72f83af9 1238 _gpio_dbck_enable(bank);
2dc983c5
TKD
1239 if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
1240 spin_unlock_irqrestore(&bank->lock, flags);
1241 return 0;
1242 }
55b93c32 1243
2dc983c5
TKD
1244 if (bank->get_context_loss_count) {
1245 context_lost_cnt_after =
1246 bank->get_context_loss_count(bank->dev);
1247 if (context_lost_cnt_after != bank->context_loss_count ||
1248 !context_lost_cnt_after) {
1249 omap_gpio_restore_context(bank);
1250 } else {
1251 spin_unlock_irqrestore(&bank->lock, flags);
1252 return 0;
60a3437d 1253 }
2dc983c5 1254 }
43ffcd9a 1255
2dc983c5
TKD
1256 __raw_writel(bank->saved_fallingdetect,
1257 bank->base + bank->regs->fallingdetect);
1258 __raw_writel(bank->saved_risingdetect,
1259 bank->base + bank->regs->risingdetect);
1260 l = __raw_readl(bank->base + bank->regs->datain);
3f1686a9 1261
2dc983c5
TKD
1262 /*
1263 * Check if any of the non-wakeup interrupt GPIOs have changed
1264 * state. If so, generate an IRQ by software. This is
1265 * horribly racy, but it's the best we can do to work around
1266 * this silicon bug.
1267 */
1268 l ^= bank->saved_datain;
1269 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1270
2dc983c5
TKD
1271 /*
1272 * No need to generate IRQs for the rising edge for gpio IRQs
1273 * configured with falling edge only; and vice versa.
1274 */
1275 gen0 = l & bank->saved_fallingdetect;
1276 gen0 &= bank->saved_datain;
82dbb9d3 1277
2dc983c5
TKD
1278 gen1 = l & bank->saved_risingdetect;
1279 gen1 &= ~(bank->saved_datain);
82dbb9d3 1280
2dc983c5
TKD
1281 /* FIXME: Consider GPIO IRQs with level detections properly! */
1282 gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
1283 /* Consider all GPIO IRQs needed to be updated */
1284 gen |= gen0 | gen1;
82dbb9d3 1285
2dc983c5
TKD
1286 if (gen) {
1287 u32 old0, old1;
82dbb9d3 1288
2dc983c5
TKD
1289 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1290 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
3f1686a9 1291
2dc983c5
TKD
1292 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1293 __raw_writel(old0 | gen, bank->base +
9ea14d8c 1294 bank->regs->leveldetect0);
2dc983c5 1295 __raw_writel(old1 | gen, bank->base +
9ea14d8c 1296 bank->regs->leveldetect1);
2dc983c5 1297 }
9ea14d8c 1298
2dc983c5
TKD
1299 if (cpu_is_omap44xx()) {
1300 __raw_writel(old0 | l, bank->base +
9ea14d8c 1301 bank->regs->leveldetect0);
2dc983c5 1302 __raw_writel(old1 | l, bank->base +
9ea14d8c 1303 bank->regs->leveldetect1);
3ac4fa99 1304 }
2dc983c5
TKD
1305 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1306 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1307 }
1308
1309 bank->workaround_enabled = false;
1310 spin_unlock_irqrestore(&bank->lock, flags);
1311
1312 return 0;
1313}
1314#endif /* CONFIG_PM_RUNTIME */
1315
1316void omap2_gpio_prepare_for_idle(int pwr_mode)
1317{
1318 struct gpio_bank *bank;
1319
1320 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1321 if (!bank->mod_usage || !bank->loses_context)
1322 continue;
1323
1324 bank->power_mode = pwr_mode;
1325
2dc983c5
TKD
1326 pm_runtime_put_sync_suspend(bank->dev);
1327 }
1328}
1329
1330void omap2_gpio_resume_after_idle(void)
1331{
1332 struct gpio_bank *bank;
1333
1334 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1335 if (!bank->mod_usage || !bank->loses_context)
1336 continue;
1337
2dc983c5 1338 pm_runtime_get_sync(bank->dev);
3ac4fa99 1339 }
3ac4fa99
JY
1340}
1341
2dc983c5 1342#if defined(CONFIG_PM_RUNTIME)
60a3437d 1343static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1344{
60a3437d 1345 __raw_writel(bank->context.wake_en,
ae10f233
TKD
1346 bank->base + bank->regs->wkup_en);
1347 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
60a3437d 1348 __raw_writel(bank->context.leveldetect0,
ae10f233 1349 bank->base + bank->regs->leveldetect0);
60a3437d 1350 __raw_writel(bank->context.leveldetect1,
ae10f233 1351 bank->base + bank->regs->leveldetect1);
60a3437d 1352 __raw_writel(bank->context.risingdetect,
ae10f233 1353 bank->base + bank->regs->risingdetect);
60a3437d 1354 __raw_writel(bank->context.fallingdetect,
ae10f233 1355 bank->base + bank->regs->fallingdetect);
f86bcc30
NM
1356 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1357 __raw_writel(bank->context.dataout,
1358 bank->base + bank->regs->set_dataout);
1359 else
1360 __raw_writel(bank->context.dataout,
1361 bank->base + bank->regs->dataout);
6d13eaaf
NM
1362 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1363
ae547354
NM
1364 if (bank->dbck_enable_mask) {
1365 __raw_writel(bank->context.debounce, bank->base +
1366 bank->regs->debounce);
1367 __raw_writel(bank->context.debounce_en,
1368 bank->base + bank->regs->debounce_en);
1369 }
ba805be5
NM
1370
1371 __raw_writel(bank->context.irqenable1,
1372 bank->base + bank->regs->irqenable);
1373 __raw_writel(bank->context.irqenable2,
1374 bank->base + bank->regs->irqenable2);
40c670f0 1375}
2dc983c5 1376#endif /* CONFIG_PM_RUNTIME */
55b93c32
TKD
1377#else
1378#define omap_gpio_suspend NULL
1379#define omap_gpio_resume NULL
2dc983c5
TKD
1380#define omap_gpio_runtime_suspend NULL
1381#define omap_gpio_runtime_resume NULL
40c670f0
RN
1382#endif
1383
55b93c32
TKD
1384static const struct dev_pm_ops gpio_pm_ops = {
1385 SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
2dc983c5
TKD
1386 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1387 NULL)
55b93c32
TKD
1388};
1389
77640aab
VC
1390static struct platform_driver omap_gpio_driver = {
1391 .probe = omap_gpio_probe,
1392 .driver = {
1393 .name = "omap_gpio",
55b93c32 1394 .pm = &gpio_pm_ops,
77640aab
VC
1395 },
1396};
1397
5e1c5ff4 1398/*
77640aab
VC
1399 * gpio driver register needs to be done before
1400 * machine_init functions access gpio APIs.
1401 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1402 */
77640aab 1403static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1404{
77640aab 1405 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1406}
77640aab 1407postcore_initcall(omap_gpio_drv_reg);
This page took 1.099814 seconds and 5 git commands to generate.