drm/amdgpu: remove GART page addr array
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu.h
CommitLineData
97b2e202
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
d03846af 45#include <drm/drmP.h>
97b2e202 46#include <drm/drm_gem.h>
7e5a547f 47#include <drm/amdgpu_drm.h>
97b2e202 48
5fc3aeeb 49#include "amd_shared.h"
97b2e202
AD
50#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
1f7371b2 55#include "amd_powerplay.h"
a8fe58ce 56#include "amdgpu_acp.h"
97b2e202 57
b80d8475
AD
58#include "gpu_scheduler.h"
59
97b2e202
AD
60/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
97b2e202
AD
78extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
d9c13156 83extern int amdgpu_vm_fault_stop;
b495bd3a 84extern int amdgpu_vm_debug;
1333f723 85extern int amdgpu_sched_jobs;
4afcb303 86extern int amdgpu_sched_hw_submission;
1f7371b2 87extern int amdgpu_powerplay;
cd474ba0
AD
88extern unsigned amdgpu_pcie_gen_cap;
89extern unsigned amdgpu_pcie_lane_cap;
97b2e202 90
4b559c90 91#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
97b2e202
AD
92#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
97b2e202
AD
100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
36f523a7
JZ
106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
97b2e202
AD
109/* hardcode that limit for now */
110#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
111
112/* hard reset data */
113#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
114
115/* reset flags */
116#define AMDGPU_RESET_GFX (1 << 0)
117#define AMDGPU_RESET_COMPUTE (1 << 1)
118#define AMDGPU_RESET_DMA (1 << 2)
119#define AMDGPU_RESET_CP (1 << 3)
120#define AMDGPU_RESET_GRBM (1 << 4)
121#define AMDGPU_RESET_DMA1 (1 << 5)
122#define AMDGPU_RESET_RLC (1 << 6)
123#define AMDGPU_RESET_SEM (1 << 7)
124#define AMDGPU_RESET_IH (1 << 8)
125#define AMDGPU_RESET_VMC (1 << 9)
126#define AMDGPU_RESET_MC (1 << 10)
127#define AMDGPU_RESET_DISPLAY (1 << 11)
128#define AMDGPU_RESET_UVD (1 << 12)
129#define AMDGPU_RESET_VCE (1 << 13)
130#define AMDGPU_RESET_VCE1 (1 << 14)
131
97b2e202
AD
132/* GFX current status */
133#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
134#define AMDGPU_GFX_SAFE_MODE 0x00000001L
135#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
136#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
137#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
138
139/* max cursor sizes (in pixels) */
140#define CIK_CURSOR_WIDTH 128
141#define CIK_CURSOR_HEIGHT 128
142
143struct amdgpu_device;
97b2e202
AD
144struct amdgpu_ib;
145struct amdgpu_vm;
146struct amdgpu_ring;
97b2e202 147struct amdgpu_cs_parser;
bb977d37 148struct amdgpu_job;
97b2e202 149struct amdgpu_irq_src;
0b492a4c 150struct amdgpu_fpriv;
97b2e202
AD
151
152enum amdgpu_cp_irq {
153 AMDGPU_CP_IRQ_GFX_EOP = 0,
154 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
158 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
162
163 AMDGPU_CP_IRQ_LAST
164};
165
166enum amdgpu_sdma_irq {
167 AMDGPU_SDMA_IRQ_TRAP0 = 0,
168 AMDGPU_SDMA_IRQ_TRAP1,
169
170 AMDGPU_SDMA_IRQ_LAST
171};
172
173enum amdgpu_thermal_irq {
174 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
175 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
176
177 AMDGPU_THERMAL_IRQ_LAST
178};
179
97b2e202 180int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 181 enum amd_ip_block_type block_type,
182 enum amd_clockgating_state state);
97b2e202 183int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 184 enum amd_ip_block_type block_type,
185 enum amd_powergating_state state);
97b2e202
AD
186
187struct amdgpu_ip_block_version {
5fc3aeeb 188 enum amd_ip_block_type type;
97b2e202
AD
189 u32 major;
190 u32 minor;
191 u32 rev;
5fc3aeeb 192 const struct amd_ip_funcs *funcs;
97b2e202
AD
193};
194
195int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 196 enum amd_ip_block_type type,
97b2e202
AD
197 u32 major, u32 minor);
198
199const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
200 struct amdgpu_device *adev,
5fc3aeeb 201 enum amd_ip_block_type type);
97b2e202
AD
202
203/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
204struct amdgpu_buffer_funcs {
205 /* maximum bytes in a single operation */
206 uint32_t copy_max_bytes;
207
208 /* number of dw to reserve per operation */
209 unsigned copy_num_dw;
210
211 /* used for buffer migration */
c7ae72c0 212 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
213 /* src addr in bytes */
214 uint64_t src_offset,
215 /* dst addr in bytes */
216 uint64_t dst_offset,
217 /* number of byte to transfer */
218 uint32_t byte_count);
219
220 /* maximum bytes in a single operation */
221 uint32_t fill_max_bytes;
222
223 /* number of dw to reserve per operation */
224 unsigned fill_num_dw;
225
226 /* used for buffer clearing */
6e7a3840 227 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
228 /* value to write to memory */
229 uint32_t src_data,
230 /* dst addr in bytes */
231 uint64_t dst_offset,
232 /* number of byte to fill */
233 uint32_t byte_count);
234};
235
236/* provided by hw blocks that can write ptes, e.g., sdma */
237struct amdgpu_vm_pte_funcs {
238 /* copy pte entries from GART */
239 void (*copy_pte)(struct amdgpu_ib *ib,
240 uint64_t pe, uint64_t src,
241 unsigned count);
242 /* write pte one entry at a time with addr mapping */
243 void (*write_pte)(struct amdgpu_ib *ib,
b07c9d2a 244 const dma_addr_t *pages_addr, uint64_t pe,
97b2e202
AD
245 uint64_t addr, unsigned count,
246 uint32_t incr, uint32_t flags);
247 /* for linear pte/pde updates without addr mapping */
248 void (*set_pte_pde)(struct amdgpu_ib *ib,
249 uint64_t pe,
250 uint64_t addr, unsigned count,
251 uint32_t incr, uint32_t flags);
97b2e202
AD
252};
253
254/* provided by the gmc block */
255struct amdgpu_gart_funcs {
256 /* flush the vm tlb via mmio */
257 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
258 uint32_t vmid);
259 /* write pte/pde updates using the cpu */
260 int (*set_pte_pde)(struct amdgpu_device *adev,
261 void *cpu_pt_addr, /* cpu addr of page table */
262 uint32_t gpu_page_idx, /* pte/pde to update */
263 uint64_t addr, /* addr to write into pte/pde */
264 uint32_t flags); /* access flags */
265};
266
267/* provided by the ih block */
268struct amdgpu_ih_funcs {
269 /* ring read/write ptr handling, called from interrupt context */
270 u32 (*get_wptr)(struct amdgpu_device *adev);
271 void (*decode_iv)(struct amdgpu_device *adev,
272 struct amdgpu_iv_entry *entry);
273 void (*set_rptr)(struct amdgpu_device *adev);
274};
275
276/* provided by hw blocks that expose a ring buffer for commands */
277struct amdgpu_ring_funcs {
278 /* ring read/write ptr handling */
279 u32 (*get_rptr)(struct amdgpu_ring *ring);
280 u32 (*get_wptr)(struct amdgpu_ring *ring);
281 void (*set_wptr)(struct amdgpu_ring *ring);
282 /* validating and patching of IBs */
283 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
284 /* command emit functions */
285 void (*emit_ib)(struct amdgpu_ring *ring,
286 struct amdgpu_ib *ib);
287 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
890ee23f 288 uint64_t seq, unsigned flags);
b8c7b39e 289 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
97b2e202
AD
290 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
291 uint64_t pd_addr);
d2edb07b 292 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
11afbde8 293 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
97b2e202
AD
294 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
295 uint32_t gds_base, uint32_t gds_size,
296 uint32_t gws_base, uint32_t gws_size,
297 uint32_t oa_base, uint32_t oa_size);
298 /* testing functions */
299 int (*test_ring)(struct amdgpu_ring *ring);
300 int (*test_ib)(struct amdgpu_ring *ring);
edff0e28
JZ
301 /* insert NOP packets */
302 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
9e5d5309
CK
303 /* pad the indirect buffer to the necessary number of dw */
304 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
03ccf481
ML
305 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
306 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
97b2e202
AD
307};
308
309/*
310 * BIOS.
311 */
312bool amdgpu_get_bios(struct amdgpu_device *adev);
313bool amdgpu_read_bios(struct amdgpu_device *adev);
314
315/*
316 * Dummy page
317 */
318struct amdgpu_dummy_page {
319 struct page *page;
320 dma_addr_t addr;
321};
322int amdgpu_dummy_page_init(struct amdgpu_device *adev);
323void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
324
325
326/*
327 * Clocks
328 */
329
330#define AMDGPU_MAX_PPLL 3
331
332struct amdgpu_clock {
333 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
334 struct amdgpu_pll spll;
335 struct amdgpu_pll mpll;
336 /* 10 Khz units */
337 uint32_t default_mclk;
338 uint32_t default_sclk;
339 uint32_t default_dispclk;
340 uint32_t current_dispclk;
341 uint32_t dp_extclk;
342 uint32_t max_pixel_clock;
343};
344
345/*
346 * Fences.
347 */
348struct amdgpu_fence_driver {
97b2e202
AD
349 uint64_t gpu_addr;
350 volatile uint32_t *cpu_addr;
351 /* sync_seq is protected by ring emission lock */
742c085f
CK
352 uint32_t sync_seq;
353 atomic_t last_seq;
97b2e202 354 bool initialized;
97b2e202
AD
355 struct amdgpu_irq_src *irq_src;
356 unsigned irq_type;
c2776afe 357 struct timer_list fallback_timer;
c89377d1 358 unsigned num_fences_mask;
4a7d74f1 359 spinlock_t lock;
c89377d1 360 struct fence **fences;
97b2e202
AD
361};
362
363/* some special values for the owner field */
364#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
365#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
97b2e202 366
890ee23f
CZ
367#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
368#define AMDGPU_FENCE_FLAG_INT (1 << 1)
369
97b2e202
AD
370struct amdgpu_user_fence {
371 /* write-back bo */
372 struct amdgpu_bo *bo;
373 /* write-back address offset to bo start */
374 uint32_t offset;
375};
376
377int amdgpu_fence_driver_init(struct amdgpu_device *adev);
378void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
379void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
380
e6151a08
CK
381int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
382 unsigned num_hw_submission);
97b2e202
AD
383int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
384 struct amdgpu_irq_src *irq_src,
385 unsigned irq_type);
5ceb54c6
AD
386void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
387void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
364beb2c 388int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
97b2e202 389void amdgpu_fence_process(struct amdgpu_ring *ring);
97b2e202
AD
390int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
391unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
392
97b2e202
AD
393/*
394 * TTM.
395 */
396struct amdgpu_mman {
397 struct ttm_bo_global_ref bo_global_ref;
398 struct drm_global_reference mem_global_ref;
399 struct ttm_bo_device bdev;
400 bool mem_global_referenced;
401 bool initialized;
402
403#if defined(CONFIG_DEBUG_FS)
404 struct dentry *vram;
405 struct dentry *gtt;
406#endif
407
408 /* buffer handling */
409 const struct amdgpu_buffer_funcs *buffer_funcs;
410 struct amdgpu_ring *buffer_funcs_ring;
703297c1
CK
411 /* Scheduler entity for buffer moves */
412 struct amd_sched_entity entity;
97b2e202
AD
413};
414
415int amdgpu_copy_buffer(struct amdgpu_ring *ring,
416 uint64_t src_offset,
417 uint64_t dst_offset,
418 uint32_t byte_count,
419 struct reservation_object *resv,
c7ae72c0 420 struct fence **fence);
97b2e202
AD
421int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
422
423struct amdgpu_bo_list_entry {
424 struct amdgpu_bo *robj;
425 struct ttm_validate_buffer tv;
426 struct amdgpu_bo_va *bo_va;
97b2e202 427 uint32_t priority;
2f568dbd
CK
428 struct page **user_pages;
429 int user_invalidated;
97b2e202
AD
430};
431
432struct amdgpu_bo_va_mapping {
433 struct list_head list;
434 struct interval_tree_node it;
435 uint64_t offset;
436 uint32_t flags;
437};
438
439/* bo virtual addresses in a specific vm */
440struct amdgpu_bo_va {
441 /* protected by bo being reserved */
442 struct list_head bo_list;
bb1e38a4 443 struct fence *last_pt_update;
97b2e202
AD
444 unsigned ref_count;
445
7fc11959 446 /* protected by vm mutex and spinlock */
97b2e202
AD
447 struct list_head vm_status;
448
7fc11959
CK
449 /* mappings for this bo_va */
450 struct list_head invalids;
451 struct list_head valids;
452
97b2e202
AD
453 /* constant after initialization */
454 struct amdgpu_vm *vm;
455 struct amdgpu_bo *bo;
456};
457
7e5a547f
CZ
458#define AMDGPU_GEM_DOMAIN_MAX 0x3
459
97b2e202
AD
460struct amdgpu_bo {
461 /* Protected by gem.mutex */
462 struct list_head list;
463 /* Protected by tbo.reserved */
1ea863fd
CK
464 u32 prefered_domains;
465 u32 allowed_domains;
7e5a547f 466 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
97b2e202
AD
467 struct ttm_placement placement;
468 struct ttm_buffer_object tbo;
469 struct ttm_bo_kmap_obj kmap;
470 u64 flags;
471 unsigned pin_count;
472 void *kptr;
473 u64 tiling_flags;
474 u64 metadata_flags;
475 void *metadata;
476 u32 metadata_size;
477 /* list of all virtual address to which this bo
478 * is associated to
479 */
480 struct list_head va;
481 /* Constant after initialization */
482 struct amdgpu_device *adev;
483 struct drm_gem_object gem_base;
82b9c55b 484 struct amdgpu_bo *parent;
97b2e202
AD
485
486 struct ttm_bo_kmap_obj dma_buf_vmap;
97b2e202
AD
487 struct amdgpu_mn *mn;
488 struct list_head mn_list;
489};
490#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
491
492void amdgpu_gem_object_free(struct drm_gem_object *obj);
493int amdgpu_gem_object_open(struct drm_gem_object *obj,
494 struct drm_file *file_priv);
495void amdgpu_gem_object_close(struct drm_gem_object *obj,
496 struct drm_file *file_priv);
497unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
498struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
499struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
500 struct dma_buf_attachment *attach,
501 struct sg_table *sg);
502struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
503 struct drm_gem_object *gobj,
504 int flags);
505int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
506void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
507struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
508void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
509void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
510int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
511
512/* sub-allocation manager, it has to be protected by another lock.
513 * By conception this is an helper for other part of the driver
514 * like the indirect buffer or semaphore, which both have their
515 * locking.
516 *
517 * Principe is simple, we keep a list of sub allocation in offset
518 * order (first entry has offset == 0, last entry has the highest
519 * offset).
520 *
521 * When allocating new object we first check if there is room at
522 * the end total_size - (last_object_offset + last_object_size) >=
523 * alloc_size. If so we allocate new object there.
524 *
525 * When there is not enough room at the end, we start waiting for
526 * each sub object until we reach object_offset+object_size >=
527 * alloc_size, this object then become the sub object we return.
528 *
529 * Alignment can't be bigger than page size.
530 *
531 * Hole are not considered for allocation to keep things simple.
532 * Assumption is that there won't be hole (all object on same
533 * alignment).
534 */
6ba60b89
CK
535
536#define AMDGPU_SA_NUM_FENCE_LISTS 32
537
97b2e202
AD
538struct amdgpu_sa_manager {
539 wait_queue_head_t wq;
540 struct amdgpu_bo *bo;
541 struct list_head *hole;
6ba60b89 542 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
97b2e202
AD
543 struct list_head olist;
544 unsigned size;
545 uint64_t gpu_addr;
546 void *cpu_ptr;
547 uint32_t domain;
548 uint32_t align;
549};
550
97b2e202
AD
551/* sub-allocation buffer */
552struct amdgpu_sa_bo {
553 struct list_head olist;
554 struct list_head flist;
555 struct amdgpu_sa_manager *manager;
556 unsigned soffset;
557 unsigned eoffset;
4ce9891e 558 struct fence *fence;
97b2e202
AD
559};
560
561/*
562 * GEM objects.
563 */
418aa0c2 564void amdgpu_gem_force_release(struct amdgpu_device *adev);
97b2e202
AD
565int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
566 int alignment, u32 initial_domain,
567 u64 flags, bool kernel,
568 struct drm_gem_object **obj);
569
570int amdgpu_mode_dumb_create(struct drm_file *file_priv,
571 struct drm_device *dev,
572 struct drm_mode_create_dumb *args);
573int amdgpu_mode_dumb_mmap(struct drm_file *filp,
574 struct drm_device *dev,
575 uint32_t handle, uint64_t *offset_p);
97b2e202
AD
576/*
577 * Synchronization
578 */
579struct amdgpu_sync {
f91b3a69 580 DECLARE_HASHTABLE(fences, 4);
3c62338c 581 struct fence *last_vm_update;
97b2e202
AD
582};
583
584void amdgpu_sync_create(struct amdgpu_sync *sync);
91e1a520
CK
585int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
586 struct fence *f);
97b2e202
AD
587int amdgpu_sync_resv(struct amdgpu_device *adev,
588 struct amdgpu_sync *sync,
589 struct reservation_object *resv,
590 void *owner);
e61235db 591struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
f91b3a69 592int amdgpu_sync_wait(struct amdgpu_sync *sync);
8a8f0b48 593void amdgpu_sync_free(struct amdgpu_sync *sync);
257bf15a
CK
594int amdgpu_sync_init(void);
595void amdgpu_sync_fini(void);
97b2e202
AD
596
597/*
598 * GART structures, functions & helpers
599 */
600struct amdgpu_mc;
601
602#define AMDGPU_GPU_PAGE_SIZE 4096
603#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
604#define AMDGPU_GPU_PAGE_SHIFT 12
605#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
606
607struct amdgpu_gart {
608 dma_addr_t table_addr;
609 struct amdgpu_bo *robj;
610 void *ptr;
611 unsigned num_gpu_pages;
612 unsigned num_cpu_pages;
613 unsigned table_size;
614 struct page **pages;
97b2e202
AD
615 bool ready;
616 const struct amdgpu_gart_funcs *gart_funcs;
617};
618
619int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
620void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
621int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
622void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
623int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
624void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
625int amdgpu_gart_init(struct amdgpu_device *adev);
626void amdgpu_gart_fini(struct amdgpu_device *adev);
627void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
628 int pages);
629int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
630 int pages, struct page **pagelist,
631 dma_addr_t *dma_addr, uint32_t flags);
632
633/*
634 * GPU MC structures, functions & helpers
635 */
636struct amdgpu_mc {
637 resource_size_t aper_size;
638 resource_size_t aper_base;
639 resource_size_t agp_base;
640 /* for some chips with <= 32MB we need to lie
641 * about vram size near mc fb location */
642 u64 mc_vram_size;
643 u64 visible_vram_size;
644 u64 gtt_size;
645 u64 gtt_start;
646 u64 gtt_end;
647 u64 vram_start;
648 u64 vram_end;
649 unsigned vram_width;
650 u64 real_vram_size;
651 int vram_mtrr;
652 u64 gtt_base_align;
653 u64 mc_mask;
654 const struct firmware *fw; /* MC firmware */
655 uint32_t fw_version;
656 struct amdgpu_irq_src vm_fault;
81c59f54 657 uint32_t vram_type;
97b2e202
AD
658};
659
660/*
661 * GPU doorbell structures, functions & helpers
662 */
663typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
664{
665 AMDGPU_DOORBELL_KIQ = 0x000,
666 AMDGPU_DOORBELL_HIQ = 0x001,
667 AMDGPU_DOORBELL_DIQ = 0x002,
668 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
669 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
670 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
671 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
672 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
673 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
674 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
675 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
676 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
677 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
678 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
679 AMDGPU_DOORBELL_IH = 0x1E8,
680 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
681 AMDGPU_DOORBELL_INVALID = 0xFFFF
682} AMDGPU_DOORBELL_ASSIGNMENT;
683
684struct amdgpu_doorbell {
685 /* doorbell mmio */
686 resource_size_t base;
687 resource_size_t size;
688 u32 __iomem *ptr;
689 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
690};
691
692void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
693 phys_addr_t *aperture_base,
694 size_t *aperture_size,
695 size_t *start_offset);
696
697/*
698 * IRQS.
699 */
700
701struct amdgpu_flip_work {
702 struct work_struct flip_work;
703 struct work_struct unpin_work;
704 struct amdgpu_device *adev;
705 int crtc_id;
706 uint64_t base;
707 struct drm_pending_vblank_event *event;
708 struct amdgpu_bo *old_rbo;
1ffd2652
CK
709 struct fence *excl;
710 unsigned shared_count;
711 struct fence **shared;
c3874b75 712 struct fence_cb cb;
97b2e202
AD
713};
714
715
716/*
717 * CP & rings.
718 */
719
720struct amdgpu_ib {
721 struct amdgpu_sa_bo *sa_bo;
722 uint32_t length_dw;
723 uint64_t gpu_addr;
724 uint32_t *ptr;
97b2e202
AD
725 struct amdgpu_user_fence *user;
726 struct amdgpu_vm *vm;
4ff37a83
CK
727 unsigned vm_id;
728 uint64_t vm_pd_addr;
3cb485f3 729 struct amdgpu_ctx *ctx;
97b2e202
AD
730 uint32_t gds_base, gds_size;
731 uint32_t gws_base, gws_size;
732 uint32_t oa_base, oa_size;
de807f81 733 uint32_t flags;
5430a3ff
CK
734 /* resulting sequence number */
735 uint64_t sequence;
97b2e202
AD
736};
737
738enum amdgpu_ring_type {
739 AMDGPU_RING_TYPE_GFX,
740 AMDGPU_RING_TYPE_COMPUTE,
741 AMDGPU_RING_TYPE_SDMA,
742 AMDGPU_RING_TYPE_UVD,
743 AMDGPU_RING_TYPE_VCE
744};
745
c1b69ed0
CZ
746extern struct amd_sched_backend_ops amdgpu_sched_ops;
747
50838c8c
CK
748int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
749 struct amdgpu_job **job);
d71518b5
CK
750int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
751 struct amdgpu_job **job);
b6723c8d 752
50838c8c 753void amdgpu_job_free(struct amdgpu_job *job);
b6723c8d 754void amdgpu_job_free_func(struct kref *refcount);
d71518b5 755int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
2bd9ccfa
CK
756 struct amd_sched_entity *entity, void *owner,
757 struct fence **f);
0de2479c 758void amdgpu_job_timeout_func(struct work_struct *work);
3c704e93 759
97b2e202
AD
760struct amdgpu_ring {
761 struct amdgpu_device *adev;
762 const struct amdgpu_ring_funcs *funcs;
763 struct amdgpu_fence_driver fence_drv;
4f839a24 764 struct amd_gpu_scheduler sched;
97b2e202 765
176e1ab1 766 spinlock_t fence_lock;
97b2e202
AD
767 struct amdgpu_bo *ring_obj;
768 volatile uint32_t *ring;
769 unsigned rptr_offs;
770 u64 next_rptr_gpu_addr;
771 volatile u32 *next_rptr_cpu_addr;
772 unsigned wptr;
773 unsigned wptr_old;
774 unsigned ring_size;
c7e6be23 775 unsigned max_dw;
97b2e202 776 int count_dw;
97b2e202
AD
777 uint64_t gpu_addr;
778 uint32_t align_mask;
779 uint32_t ptr_mask;
780 bool ready;
781 u32 nop;
782 u32 idx;
97b2e202
AD
783 u32 me;
784 u32 pipe;
785 u32 queue;
786 struct amdgpu_bo *mqd_obj;
787 u32 doorbell_index;
788 bool use_doorbell;
789 unsigned wptr_offs;
790 unsigned next_rptr_offs;
791 unsigned fence_offs;
3cb485f3 792 struct amdgpu_ctx *current_ctx;
97b2e202
AD
793 enum amdgpu_ring_type type;
794 char name[16];
128cff1a
ML
795 unsigned cond_exe_offs;
796 u64 cond_exe_gpu_addr;
797 volatile u32 *cond_exe_cpu_addr;
97b2e202
AD
798};
799
800/*
801 * VM
802 */
803
804/* maximum number of VMIDs */
805#define AMDGPU_NUM_VM 16
806
807/* number of entries in page table */
808#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
809
810/* PTBs (Page Table Blocks) need to be aligned to 32K */
811#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
812#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
813#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
814
815#define AMDGPU_PTE_VALID (1 << 0)
816#define AMDGPU_PTE_SYSTEM (1 << 1)
817#define AMDGPU_PTE_SNOOPED (1 << 2)
818
819/* VI only */
820#define AMDGPU_PTE_EXECUTABLE (1 << 4)
821
822#define AMDGPU_PTE_READABLE (1 << 5)
823#define AMDGPU_PTE_WRITEABLE (1 << 6)
824
825/* PTE (Page Table Entry) fragment field for different page sizes */
826#define AMDGPU_PTE_FRAG_4KB (0 << 7)
827#define AMDGPU_PTE_FRAG_64KB (4 << 7)
828#define AMDGPU_LOG2_PAGES_PER_FRAG 4
829
d9c13156
CK
830/* How to programm VM fault handling */
831#define AMDGPU_VM_FAULT_STOP_NEVER 0
832#define AMDGPU_VM_FAULT_STOP_FIRST 1
833#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
834
97b2e202 835struct amdgpu_vm_pt {
ee1782c3
CK
836 struct amdgpu_bo_list_entry entry;
837 uint64_t addr;
97b2e202
AD
838};
839
840struct amdgpu_vm_id {
4ff37a83
CK
841 struct amdgpu_vm_manager_id *mgr_id;
842 uint64_t pd_gpu_addr;
97b2e202 843 /* last flushed PD/PT update */
4ff37a83 844 struct fence *flushed_updates;
97b2e202
AD
845};
846
847struct amdgpu_vm {
25cfc3c2 848 /* tree of virtual addresses mapped */
97b2e202
AD
849 struct rb_root va;
850
7fc11959 851 /* protecting invalidated */
97b2e202
AD
852 spinlock_t status_lock;
853
854 /* BOs moved, but not yet updated in the PT */
855 struct list_head invalidated;
856
7fc11959
CK
857 /* BOs cleared in the PT because of a move */
858 struct list_head cleared;
859
860 /* BO mappings freed, but not yet updated in the PT */
97b2e202
AD
861 struct list_head freed;
862
863 /* contains the page directory */
864 struct amdgpu_bo *page_directory;
865 unsigned max_pde_used;
05906dec 866 struct fence *page_directory_fence;
97b2e202
AD
867
868 /* array of page tables, one for each page directory entry */
869 struct amdgpu_vm_pt *page_tables;
870
871 /* for id and flush management per ring */
872 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
25cfc3c2 873
81d75a30 874 /* protecting freed */
875 spinlock_t freed_lock;
2bd9ccfa
CK
876
877 /* Scheduler entity for page table updates */
878 struct amd_sched_entity entity;
97b2e202
AD
879};
880
a9a78b32
CK
881struct amdgpu_vm_manager_id {
882 struct list_head list;
883 struct fence *active;
884 atomic_long_t owner;
971fe9a9
CK
885
886 uint32_t gds_base;
887 uint32_t gds_size;
888 uint32_t gws_base;
889 uint32_t gws_size;
890 uint32_t oa_base;
891 uint32_t oa_size;
a9a78b32
CK
892};
893
97b2e202 894struct amdgpu_vm_manager {
a9a78b32 895 /* Handling of VMIDs */
8d0a7cea 896 struct mutex lock;
a9a78b32
CK
897 unsigned num_ids;
898 struct list_head ids_lru;
899 struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
1c16c0a7 900
8b4fb00b 901 uint32_t max_pfn;
97b2e202 902 /* vram base address for page table entry */
8b4fb00b 903 u64 vram_base_offset;
97b2e202 904 /* is vm enabled? */
8b4fb00b 905 bool enabled;
97b2e202
AD
906 /* vm pte handling */
907 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
2d55e45a
CK
908 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
909 unsigned vm_pte_num_rings;
910 atomic_t vm_pte_next_ring;
97b2e202
AD
911};
912
a9a78b32 913void amdgpu_vm_manager_init(struct amdgpu_device *adev);
ea89f8c9 914void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
8b4fb00b
CK
915int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
916void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
56467ebf
CK
917void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
918 struct list_head *validated,
919 struct amdgpu_bo_list_entry *entry);
ee1782c3 920void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
eceb8a15
CK
921void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
922 struct amdgpu_vm *vm);
8b4fb00b 923int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
4ff37a83
CK
924 struct amdgpu_sync *sync, struct fence *fence,
925 unsigned *vm_id, uint64_t *vm_pd_addr);
8b4fb00b 926void amdgpu_vm_flush(struct amdgpu_ring *ring,
cffadc83
CK
927 unsigned vm_id, uint64_t pd_addr,
928 uint32_t gds_base, uint32_t gds_size,
929 uint32_t gws_base, uint32_t gws_size,
930 uint32_t oa_base, uint32_t oa_size);
971fe9a9 931void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
b07c9d2a 932uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
8b4fb00b
CK
933int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
934 struct amdgpu_vm *vm);
935int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
936 struct amdgpu_vm *vm);
937int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
938 struct amdgpu_sync *sync);
939int amdgpu_vm_bo_update(struct amdgpu_device *adev,
940 struct amdgpu_bo_va *bo_va,
941 struct ttm_mem_reg *mem);
942void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
943 struct amdgpu_bo *bo);
944struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
945 struct amdgpu_bo *bo);
946struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
947 struct amdgpu_vm *vm,
948 struct amdgpu_bo *bo);
949int amdgpu_vm_bo_map(struct amdgpu_device *adev,
950 struct amdgpu_bo_va *bo_va,
951 uint64_t addr, uint64_t offset,
952 uint64_t size, uint32_t flags);
953int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
954 struct amdgpu_bo_va *bo_va,
955 uint64_t addr);
956void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
957 struct amdgpu_bo_va *bo_va);
8b4fb00b 958
97b2e202
AD
959/*
960 * context related structures
961 */
962
21c16bf6 963struct amdgpu_ctx_ring {
91404fb2 964 uint64_t sequence;
37cd0ca2 965 struct fence **fences;
91404fb2 966 struct amd_sched_entity entity;
21c16bf6
CK
967};
968
97b2e202 969struct amdgpu_ctx {
0b492a4c 970 struct kref refcount;
9cb7e5a9 971 struct amdgpu_device *adev;
0b492a4c 972 unsigned reset_counter;
21c16bf6 973 spinlock_t ring_lock;
37cd0ca2 974 struct fence **fences;
21c16bf6 975 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
97b2e202
AD
976};
977
978struct amdgpu_ctx_mgr {
0b492a4c
AD
979 struct amdgpu_device *adev;
980 struct mutex lock;
981 /* protected by lock */
982 struct idr ctx_handles;
97b2e202
AD
983};
984
0b492a4c
AD
985struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
986int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
987
21c16bf6 988uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
ce882e6d 989 struct fence *fence);
21c16bf6
CK
990struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
991 struct amdgpu_ring *ring, uint64_t seq);
992
0b492a4c
AD
993int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
994 struct drm_file *filp);
995
efd4ccb5
CK
996void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
997void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
0b492a4c 998
97b2e202
AD
999/*
1000 * file private structure
1001 */
1002
1003struct amdgpu_fpriv {
1004 struct amdgpu_vm vm;
1005 struct mutex bo_list_lock;
1006 struct idr bo_list_handles;
0b492a4c 1007 struct amdgpu_ctx_mgr ctx_mgr;
97b2e202
AD
1008};
1009
1010/*
1011 * residency list
1012 */
1013
1014struct amdgpu_bo_list {
1015 struct mutex lock;
1016 struct amdgpu_bo *gds_obj;
1017 struct amdgpu_bo *gws_obj;
1018 struct amdgpu_bo *oa_obj;
211dff55 1019 unsigned first_userptr;
97b2e202
AD
1020 unsigned num_entries;
1021 struct amdgpu_bo_list_entry *array;
1022};
1023
1024struct amdgpu_bo_list *
1025amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
636ce25c
CK
1026void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1027 struct list_head *validated);
97b2e202
AD
1028void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1029void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1030
1031/*
1032 * GFX stuff
1033 */
1034#include "clearstate_defs.h"
1035
1036struct amdgpu_rlc {
1037 /* for power gating */
1038 struct amdgpu_bo *save_restore_obj;
1039 uint64_t save_restore_gpu_addr;
1040 volatile uint32_t *sr_ptr;
1041 const u32 *reg_list;
1042 u32 reg_list_size;
1043 /* for clear state */
1044 struct amdgpu_bo *clear_state_obj;
1045 uint64_t clear_state_gpu_addr;
1046 volatile uint32_t *cs_ptr;
1047 const struct cs_section_def *cs_data;
1048 u32 clear_state_size;
1049 /* for cp tables */
1050 struct amdgpu_bo *cp_table_obj;
1051 uint64_t cp_table_gpu_addr;
1052 volatile uint32_t *cp_table_ptr;
1053 u32 cp_table_size;
1054};
1055
1056struct amdgpu_mec {
1057 struct amdgpu_bo *hpd_eop_obj;
1058 u64 hpd_eop_gpu_addr;
1059 u32 num_pipe;
1060 u32 num_mec;
1061 u32 num_queue;
1062};
1063
1064/*
1065 * GPU scratch registers structures, functions & helpers
1066 */
1067struct amdgpu_scratch {
1068 unsigned num_reg;
1069 uint32_t reg_base;
1070 bool free[32];
1071 uint32_t reg[32];
1072};
1073
1074/*
1075 * GFX configurations
1076 */
1077struct amdgpu_gca_config {
1078 unsigned max_shader_engines;
1079 unsigned max_tile_pipes;
1080 unsigned max_cu_per_sh;
1081 unsigned max_sh_per_se;
1082 unsigned max_backends_per_se;
1083 unsigned max_texture_channel_caches;
1084 unsigned max_gprs;
1085 unsigned max_gs_threads;
1086 unsigned max_hw_contexts;
1087 unsigned sc_prim_fifo_size_frontend;
1088 unsigned sc_prim_fifo_size_backend;
1089 unsigned sc_hiz_tile_fifo_size;
1090 unsigned sc_earlyz_tile_fifo_size;
1091
1092 unsigned num_tile_pipes;
1093 unsigned backend_enable_mask;
1094 unsigned mem_max_burst_length_bytes;
1095 unsigned mem_row_size_in_kb;
1096 unsigned shader_engine_tile_size;
1097 unsigned num_gpus;
1098 unsigned multi_gpu_tile_size;
1099 unsigned mc_arb_ramcfg;
1100 unsigned gb_addr_config;
8f8e00c1 1101 unsigned num_rbs;
97b2e202
AD
1102
1103 uint32_t tile_mode_array[32];
1104 uint32_t macrotile_mode_array[16];
1105};
1106
1107struct amdgpu_gfx {
1108 struct mutex gpu_clock_mutex;
1109 struct amdgpu_gca_config config;
1110 struct amdgpu_rlc rlc;
1111 struct amdgpu_mec mec;
1112 struct amdgpu_scratch scratch;
1113 const struct firmware *me_fw; /* ME firmware */
1114 uint32_t me_fw_version;
1115 const struct firmware *pfp_fw; /* PFP firmware */
1116 uint32_t pfp_fw_version;
1117 const struct firmware *ce_fw; /* CE firmware */
1118 uint32_t ce_fw_version;
1119 const struct firmware *rlc_fw; /* RLC firmware */
1120 uint32_t rlc_fw_version;
1121 const struct firmware *mec_fw; /* MEC firmware */
1122 uint32_t mec_fw_version;
1123 const struct firmware *mec2_fw; /* MEC2 firmware */
1124 uint32_t mec2_fw_version;
02558a00
KW
1125 uint32_t me_feature_version;
1126 uint32_t ce_feature_version;
1127 uint32_t pfp_feature_version;
351643d7
JZ
1128 uint32_t rlc_feature_version;
1129 uint32_t mec_feature_version;
1130 uint32_t mec2_feature_version;
97b2e202
AD
1131 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1132 unsigned num_gfx_rings;
1133 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1134 unsigned num_compute_rings;
1135 struct amdgpu_irq_src eop_irq;
1136 struct amdgpu_irq_src priv_reg_irq;
1137 struct amdgpu_irq_src priv_inst_irq;
1138 /* gfx status */
1139 uint32_t gfx_current_status;
a101a899
KW
1140 /* ce ram size*/
1141 unsigned ce_ram_size;
97b2e202
AD
1142};
1143
b07c60c0 1144int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
97b2e202 1145 unsigned size, struct amdgpu_ib *ib);
cc55c45d 1146void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f);
b07c60c0 1147int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
336d1f5e 1148 struct amdgpu_ib *ib, struct fence *last_vm_update,
ec72b800 1149 struct fence **f);
97b2e202
AD
1150int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1151void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1152int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
97b2e202 1153int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
edff0e28 1154void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
9e5d5309 1155void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
97b2e202 1156void amdgpu_ring_commit(struct amdgpu_ring *ring);
97b2e202 1157void amdgpu_ring_undo(struct amdgpu_ring *ring);
97b2e202
AD
1158unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1159 uint32_t **data);
1160int amdgpu_ring_restore(struct amdgpu_ring *ring,
1161 unsigned size, uint32_t *data);
1162int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1163 unsigned ring_size, u32 nop, u32 align_mask,
1164 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1165 enum amdgpu_ring_type ring_type);
1166void amdgpu_ring_fini(struct amdgpu_ring *ring);
1167
1168/*
1169 * CS.
1170 */
1171struct amdgpu_cs_chunk {
1172 uint32_t chunk_id;
1173 uint32_t length_dw;
1174 uint32_t *kdata;
97b2e202
AD
1175};
1176
1177struct amdgpu_cs_parser {
1178 struct amdgpu_device *adev;
1179 struct drm_file *filp;
3cb485f3 1180 struct amdgpu_ctx *ctx;
c3cca41e 1181
97b2e202
AD
1182 /* chunks */
1183 unsigned nchunks;
1184 struct amdgpu_cs_chunk *chunks;
97b2e202 1185
50838c8c
CK
1186 /* scheduler job object */
1187 struct amdgpu_job *job;
97b2e202 1188
c3cca41e
CK
1189 /* buffer objects */
1190 struct ww_acquire_ctx ticket;
1191 struct amdgpu_bo_list *bo_list;
1192 struct amdgpu_bo_list_entry vm_pd;
1193 struct list_head validated;
1194 struct fence *fence;
1195 uint64_t bytes_moved_threshold;
1196 uint64_t bytes_moved;
97b2e202
AD
1197
1198 /* user fence */
91acbeb6 1199 struct amdgpu_bo_list_entry uf_entry;
97b2e202
AD
1200};
1201
bb977d37
CZ
1202struct amdgpu_job {
1203 struct amd_sched_job base;
1204 struct amdgpu_device *adev;
b07c60c0 1205 struct amdgpu_ring *ring;
e86f9cee 1206 struct amdgpu_sync sync;
bb977d37 1207 struct amdgpu_ib *ibs;
73cfa5f5 1208 struct fence *fence; /* the hw fence */
bb977d37 1209 uint32_t num_ibs;
e2840221 1210 void *owner;
bb977d37 1211 struct amdgpu_user_fence uf;
bb977d37 1212};
a6db8a33
JZ
1213#define to_amdgpu_job(sched_job) \
1214 container_of((sched_job), struct amdgpu_job, base)
bb977d37 1215
7270f839
CK
1216static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1217 uint32_t ib_idx, int idx)
97b2e202 1218{
50838c8c 1219 return p->job->ibs[ib_idx].ptr[idx];
97b2e202
AD
1220}
1221
7270f839
CK
1222static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1223 uint32_t ib_idx, int idx,
1224 uint32_t value)
1225{
50838c8c 1226 p->job->ibs[ib_idx].ptr[idx] = value;
7270f839
CK
1227}
1228
97b2e202
AD
1229/*
1230 * Writeback
1231 */
1232#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1233
1234struct amdgpu_wb {
1235 struct amdgpu_bo *wb_obj;
1236 volatile uint32_t *wb;
1237 uint64_t gpu_addr;
1238 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1239 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1240};
1241
1242int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1243void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1244
97b2e202 1245
97b2e202
AD
1246
1247enum amdgpu_int_thermal_type {
1248 THERMAL_TYPE_NONE,
1249 THERMAL_TYPE_EXTERNAL,
1250 THERMAL_TYPE_EXTERNAL_GPIO,
1251 THERMAL_TYPE_RV6XX,
1252 THERMAL_TYPE_RV770,
1253 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1254 THERMAL_TYPE_EVERGREEN,
1255 THERMAL_TYPE_SUMO,
1256 THERMAL_TYPE_NI,
1257 THERMAL_TYPE_SI,
1258 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1259 THERMAL_TYPE_CI,
1260 THERMAL_TYPE_KV,
1261};
1262
1263enum amdgpu_dpm_auto_throttle_src {
1264 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1265 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1266};
1267
1268enum amdgpu_dpm_event_src {
1269 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1270 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1271 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1272 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1273 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1274};
1275
1276#define AMDGPU_MAX_VCE_LEVELS 6
1277
1278enum amdgpu_vce_level {
1279 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1280 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1281 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1282 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1283 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1284 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1285};
1286
1287struct amdgpu_ps {
1288 u32 caps; /* vbios flags */
1289 u32 class; /* vbios flags */
1290 u32 class2; /* vbios flags */
1291 /* UVD clocks */
1292 u32 vclk;
1293 u32 dclk;
1294 /* VCE clocks */
1295 u32 evclk;
1296 u32 ecclk;
1297 bool vce_active;
1298 enum amdgpu_vce_level vce_level;
1299 /* asic priv */
1300 void *ps_priv;
1301};
1302
1303struct amdgpu_dpm_thermal {
1304 /* thermal interrupt work */
1305 struct work_struct work;
1306 /* low temperature threshold */
1307 int min_temp;
1308 /* high temperature threshold */
1309 int max_temp;
1310 /* was last interrupt low to high or high to low */
1311 bool high_to_low;
1312 /* interrupt source */
1313 struct amdgpu_irq_src irq;
1314};
1315
1316enum amdgpu_clk_action
1317{
1318 AMDGPU_SCLK_UP = 1,
1319 AMDGPU_SCLK_DOWN
1320};
1321
1322struct amdgpu_blacklist_clocks
1323{
1324 u32 sclk;
1325 u32 mclk;
1326 enum amdgpu_clk_action action;
1327};
1328
1329struct amdgpu_clock_and_voltage_limits {
1330 u32 sclk;
1331 u32 mclk;
1332 u16 vddc;
1333 u16 vddci;
1334};
1335
1336struct amdgpu_clock_array {
1337 u32 count;
1338 u32 *values;
1339};
1340
1341struct amdgpu_clock_voltage_dependency_entry {
1342 u32 clk;
1343 u16 v;
1344};
1345
1346struct amdgpu_clock_voltage_dependency_table {
1347 u32 count;
1348 struct amdgpu_clock_voltage_dependency_entry *entries;
1349};
1350
1351union amdgpu_cac_leakage_entry {
1352 struct {
1353 u16 vddc;
1354 u32 leakage;
1355 };
1356 struct {
1357 u16 vddc1;
1358 u16 vddc2;
1359 u16 vddc3;
1360 };
1361};
1362
1363struct amdgpu_cac_leakage_table {
1364 u32 count;
1365 union amdgpu_cac_leakage_entry *entries;
1366};
1367
1368struct amdgpu_phase_shedding_limits_entry {
1369 u16 voltage;
1370 u32 sclk;
1371 u32 mclk;
1372};
1373
1374struct amdgpu_phase_shedding_limits_table {
1375 u32 count;
1376 struct amdgpu_phase_shedding_limits_entry *entries;
1377};
1378
1379struct amdgpu_uvd_clock_voltage_dependency_entry {
1380 u32 vclk;
1381 u32 dclk;
1382 u16 v;
1383};
1384
1385struct amdgpu_uvd_clock_voltage_dependency_table {
1386 u8 count;
1387 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1388};
1389
1390struct amdgpu_vce_clock_voltage_dependency_entry {
1391 u32 ecclk;
1392 u32 evclk;
1393 u16 v;
1394};
1395
1396struct amdgpu_vce_clock_voltage_dependency_table {
1397 u8 count;
1398 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1399};
1400
1401struct amdgpu_ppm_table {
1402 u8 ppm_design;
1403 u16 cpu_core_number;
1404 u32 platform_tdp;
1405 u32 small_ac_platform_tdp;
1406 u32 platform_tdc;
1407 u32 small_ac_platform_tdc;
1408 u32 apu_tdp;
1409 u32 dgpu_tdp;
1410 u32 dgpu_ulv_power;
1411 u32 tj_max;
1412};
1413
1414struct amdgpu_cac_tdp_table {
1415 u16 tdp;
1416 u16 configurable_tdp;
1417 u16 tdc;
1418 u16 battery_power_limit;
1419 u16 small_power_limit;
1420 u16 low_cac_leakage;
1421 u16 high_cac_leakage;
1422 u16 maximum_power_delivery_limit;
1423};
1424
1425struct amdgpu_dpm_dynamic_state {
1426 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1427 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1428 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1429 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1430 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1431 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1432 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1433 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1434 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1435 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1436 struct amdgpu_clock_array valid_sclk_values;
1437 struct amdgpu_clock_array valid_mclk_values;
1438 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1439 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1440 u32 mclk_sclk_ratio;
1441 u32 sclk_mclk_delta;
1442 u16 vddc_vddci_delta;
1443 u16 min_vddc_for_pcie_gen2;
1444 struct amdgpu_cac_leakage_table cac_leakage_table;
1445 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1446 struct amdgpu_ppm_table *ppm_table;
1447 struct amdgpu_cac_tdp_table *cac_tdp_table;
1448};
1449
1450struct amdgpu_dpm_fan {
1451 u16 t_min;
1452 u16 t_med;
1453 u16 t_high;
1454 u16 pwm_min;
1455 u16 pwm_med;
1456 u16 pwm_high;
1457 u8 t_hyst;
1458 u32 cycle_delay;
1459 u16 t_max;
1460 u8 control_mode;
1461 u16 default_max_fan_pwm;
1462 u16 default_fan_output_sensitivity;
1463 u16 fan_output_sensitivity;
1464 bool ucode_fan_control;
1465};
1466
1467enum amdgpu_pcie_gen {
1468 AMDGPU_PCIE_GEN1 = 0,
1469 AMDGPU_PCIE_GEN2 = 1,
1470 AMDGPU_PCIE_GEN3 = 2,
1471 AMDGPU_PCIE_GEN_INVALID = 0xffff
1472};
1473
1474enum amdgpu_dpm_forced_level {
1475 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1476 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1477 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
f3898ea1 1478 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
97b2e202
AD
1479};
1480
1481struct amdgpu_vce_state {
1482 /* vce clocks */
1483 u32 evclk;
1484 u32 ecclk;
1485 /* gpu clocks */
1486 u32 sclk;
1487 u32 mclk;
1488 u8 clk_idx;
1489 u8 pstate;
1490};
1491
1492struct amdgpu_dpm_funcs {
1493 int (*get_temperature)(struct amdgpu_device *adev);
1494 int (*pre_set_power_state)(struct amdgpu_device *adev);
1495 int (*set_power_state)(struct amdgpu_device *adev);
1496 void (*post_set_power_state)(struct amdgpu_device *adev);
1497 void (*display_configuration_changed)(struct amdgpu_device *adev);
1498 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1499 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1500 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1501 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1502 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1503 bool (*vblank_too_short)(struct amdgpu_device *adev);
1504 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
b7a07769 1505 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
97b2e202
AD
1506 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1507 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1508 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1509 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1510 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1511};
1512
1513struct amdgpu_dpm {
1514 struct amdgpu_ps *ps;
1515 /* number of valid power states */
1516 int num_ps;
1517 /* current power state that is active */
1518 struct amdgpu_ps *current_ps;
1519 /* requested power state */
1520 struct amdgpu_ps *requested_ps;
1521 /* boot up power state */
1522 struct amdgpu_ps *boot_ps;
1523 /* default uvd power state */
1524 struct amdgpu_ps *uvd_ps;
1525 /* vce requirements */
1526 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1527 enum amdgpu_vce_level vce_level;
3a2c788d
RZ
1528 enum amd_pm_state_type state;
1529 enum amd_pm_state_type user_state;
97b2e202
AD
1530 u32 platform_caps;
1531 u32 voltage_response_time;
1532 u32 backbias_response_time;
1533 void *priv;
1534 u32 new_active_crtcs;
1535 int new_active_crtc_count;
1536 u32 current_active_crtcs;
1537 int current_active_crtc_count;
1538 struct amdgpu_dpm_dynamic_state dyn_state;
1539 struct amdgpu_dpm_fan fan;
1540 u32 tdp_limit;
1541 u32 near_tdp_limit;
1542 u32 near_tdp_limit_adjusted;
1543 u32 sq_ramping_threshold;
1544 u32 cac_leakage;
1545 u16 tdp_od_limit;
1546 u32 tdp_adjustment;
1547 u16 load_line_slope;
1548 bool power_control;
1549 bool ac_power;
1550 /* special states active */
1551 bool thermal_active;
1552 bool uvd_active;
1553 bool vce_active;
1554 /* thermal handling */
1555 struct amdgpu_dpm_thermal thermal;
1556 /* forced levels */
1557 enum amdgpu_dpm_forced_level forced_level;
1558};
1559
1560struct amdgpu_pm {
1561 struct mutex mutex;
97b2e202
AD
1562 u32 current_sclk;
1563 u32 current_mclk;
1564 u32 default_sclk;
1565 u32 default_mclk;
1566 struct amdgpu_i2c_chan *i2c_bus;
1567 /* internal thermal controller on rv6xx+ */
1568 enum amdgpu_int_thermal_type int_thermal_type;
1569 struct device *int_hwmon_dev;
1570 /* fan control parameters */
1571 bool no_fan;
1572 u8 fan_pulses_per_revolution;
1573 u8 fan_min_rpm;
1574 u8 fan_max_rpm;
1575 /* dpm */
1576 bool dpm_enabled;
c86f5ebf 1577 bool sysfs_initialized;
97b2e202
AD
1578 struct amdgpu_dpm dpm;
1579 const struct firmware *fw; /* SMC firmware */
1580 uint32_t fw_version;
1581 const struct amdgpu_dpm_funcs *funcs;
d0dd7f0c
AD
1582 uint32_t pcie_gen_mask;
1583 uint32_t pcie_mlw_mask;
7fb72a1f 1584 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
97b2e202
AD
1585};
1586
d0dd7f0c
AD
1587void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1588
97b2e202
AD
1589/*
1590 * UVD
1591 */
1592#define AMDGPU_MAX_UVD_HANDLES 10
1593#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1594#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1595#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1596
1597struct amdgpu_uvd {
1598 struct amdgpu_bo *vcpu_bo;
1599 void *cpu_addr;
1600 uint64_t gpu_addr;
3f99dd81 1601 void *saved_bo;
97b2e202
AD
1602 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1603 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1604 struct delayed_work idle_work;
1605 const struct firmware *fw; /* UVD firmware */
1606 struct amdgpu_ring ring;
1607 struct amdgpu_irq_src irq;
1608 bool address_64_bit;
ead833ec 1609 struct amd_sched_entity entity;
97b2e202
AD
1610};
1611
1612/*
1613 * VCE
1614 */
1615#define AMDGPU_MAX_VCE_HANDLES 16
97b2e202
AD
1616#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1617
6a585777
AD
1618#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1619#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1620
97b2e202
AD
1621struct amdgpu_vce {
1622 struct amdgpu_bo *vcpu_bo;
1623 uint64_t gpu_addr;
1624 unsigned fw_version;
1625 unsigned fb_version;
1626 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1627 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
f1689ec1 1628 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
97b2e202
AD
1629 struct delayed_work idle_work;
1630 const struct firmware *fw; /* VCE firmware */
1631 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1632 struct amdgpu_irq_src irq;
6a585777 1633 unsigned harvest_config;
c594989c 1634 struct amd_sched_entity entity;
97b2e202
AD
1635};
1636
1637/*
1638 * SDMA
1639 */
c113ea1c 1640struct amdgpu_sdma_instance {
97b2e202
AD
1641 /* SDMA firmware */
1642 const struct firmware *fw;
1643 uint32_t fw_version;
cfa2104f 1644 uint32_t feature_version;
97b2e202
AD
1645
1646 struct amdgpu_ring ring;
18111de0 1647 bool burst_nop;
97b2e202
AD
1648};
1649
c113ea1c
AD
1650struct amdgpu_sdma {
1651 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1652 struct amdgpu_irq_src trap_irq;
1653 struct amdgpu_irq_src illegal_inst_irq;
1654 int num_instances;
1655};
1656
97b2e202
AD
1657/*
1658 * Firmware
1659 */
1660struct amdgpu_firmware {
1661 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1662 bool smu_load;
1663 struct amdgpu_bo *fw_buf;
1664 unsigned int fw_size;
1665};
1666
1667/*
1668 * Benchmarking
1669 */
1670void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1671
1672
1673/*
1674 * Testing
1675 */
1676void amdgpu_test_moves(struct amdgpu_device *adev);
1677void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1678 struct amdgpu_ring *cpA,
1679 struct amdgpu_ring *cpB);
1680void amdgpu_test_syncing(struct amdgpu_device *adev);
1681
1682/*
1683 * MMU Notifier
1684 */
1685#if defined(CONFIG_MMU_NOTIFIER)
1686int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1687void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1688#else
1d1106b0 1689static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
97b2e202
AD
1690{
1691 return -ENODEV;
1692}
1d1106b0 1693static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
97b2e202
AD
1694#endif
1695
1696/*
1697 * Debugfs
1698 */
1699struct amdgpu_debugfs {
1700 struct drm_info_list *files;
1701 unsigned num_files;
1702};
1703
1704int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1705 struct drm_info_list *files,
1706 unsigned nfiles);
1707int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1708
1709#if defined(CONFIG_DEBUG_FS)
1710int amdgpu_debugfs_init(struct drm_minor *minor);
1711void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1712#endif
1713
1714/*
1715 * amdgpu smumgr functions
1716 */
1717struct amdgpu_smumgr_funcs {
1718 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1719 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1720 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1721};
1722
1723/*
1724 * amdgpu smumgr
1725 */
1726struct amdgpu_smumgr {
1727 struct amdgpu_bo *toc_buf;
1728 struct amdgpu_bo *smu_buf;
1729 /* asic priv smu data */
1730 void *priv;
1731 spinlock_t smu_lock;
1732 /* smumgr functions */
1733 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1734 /* ucode loading complete flag */
1735 uint32_t fw_flags;
1736};
1737
1738/*
1739 * ASIC specific register table accessible by UMD
1740 */
1741struct amdgpu_allowed_register_entry {
1742 uint32_t reg_offset;
1743 bool untouched;
1744 bool grbm_indexed;
1745};
1746
1747struct amdgpu_cu_info {
1748 uint32_t number; /* total active CU number */
1749 uint32_t ao_cu_mask;
1750 uint32_t bitmap[4][4];
1751};
1752
1753
1754/*
1755 * ASIC specific functions.
1756 */
1757struct amdgpu_asic_funcs {
1758 bool (*read_disabled_bios)(struct amdgpu_device *adev);
7946b878
AD
1759 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1760 u8 *bios, u32 length_bytes);
97b2e202
AD
1761 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1762 u32 sh_num, u32 reg_offset, u32 *value);
1763 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1764 int (*reset)(struct amdgpu_device *adev);
1765 /* wait for mc_idle */
1766 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1767 /* get the reference clock */
1768 u32 (*get_xclk)(struct amdgpu_device *adev);
1769 /* get the gpu clock counter */
1770 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1771 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1772 /* MM block clocks */
1773 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1774 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1775};
1776
1777/*
1778 * IOCTL.
1779 */
1780int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1781 struct drm_file *filp);
1782int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1783 struct drm_file *filp);
1784
1785int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1786 struct drm_file *filp);
1787int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1788 struct drm_file *filp);
1789int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *filp);
1791int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *filp);
1793int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *filp);
1795int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1796 struct drm_file *filp);
1797int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1798int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1799
1800int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1801 struct drm_file *filp);
1802
1803/* VRAM scratch page for HDP bug, default vram page */
1804struct amdgpu_vram_scratch {
1805 struct amdgpu_bo *robj;
1806 volatile uint32_t *ptr;
1807 u64 gpu_addr;
1808};
1809
1810/*
1811 * ACPI
1812 */
1813struct amdgpu_atif_notification_cfg {
1814 bool enabled;
1815 int command_code;
1816};
1817
1818struct amdgpu_atif_notifications {
1819 bool display_switch;
1820 bool expansion_mode_change;
1821 bool thermal_state;
1822 bool forced_power_state;
1823 bool system_power_state;
1824 bool display_conf_change;
1825 bool px_gfx_switch;
1826 bool brightness_change;
1827 bool dgpu_display_event;
1828};
1829
1830struct amdgpu_atif_functions {
1831 bool system_params;
1832 bool sbios_requests;
1833 bool select_active_disp;
1834 bool lid_state;
1835 bool get_tv_standard;
1836 bool set_tv_standard;
1837 bool get_panel_expansion_mode;
1838 bool set_panel_expansion_mode;
1839 bool temperature_change;
1840 bool graphics_device_types;
1841};
1842
1843struct amdgpu_atif {
1844 struct amdgpu_atif_notifications notifications;
1845 struct amdgpu_atif_functions functions;
1846 struct amdgpu_atif_notification_cfg notification_cfg;
1847 struct amdgpu_encoder *encoder_for_bl;
1848};
1849
1850struct amdgpu_atcs_functions {
1851 bool get_ext_state;
1852 bool pcie_perf_req;
1853 bool pcie_dev_rdy;
1854 bool pcie_bus_width;
1855};
1856
1857struct amdgpu_atcs {
1858 struct amdgpu_atcs_functions functions;
1859};
1860
d03846af
CZ
1861/*
1862 * CGS
1863 */
1864void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1865void amdgpu_cgs_destroy_device(void *cgs_device);
1866
1867
a8fe58ce
MB
1868/*
1869 * CGS
1870 */
1871void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1872void amdgpu_cgs_destroy_device(void *cgs_device);
1873
1874
7e471e6f
AD
1875/* GPU virtualization */
1876struct amdgpu_virtualization {
1877 bool supports_sr_iov;
1878};
1879
97b2e202
AD
1880/*
1881 * Core structure, functions and helpers.
1882 */
1883typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1884typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1885
1886typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1887typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1888
8faf0e08
AD
1889struct amdgpu_ip_block_status {
1890 bool valid;
1891 bool sw;
1892 bool hw;
1893};
1894
97b2e202
AD
1895struct amdgpu_device {
1896 struct device *dev;
1897 struct drm_device *ddev;
1898 struct pci_dev *pdev;
97b2e202 1899
a8fe58ce
MB
1900#ifdef CONFIG_DRM_AMD_ACP
1901 struct amdgpu_acp acp;
1902#endif
1903
97b2e202 1904 /* ASIC */
2f7d10b3 1905 enum amd_asic_type asic_type;
97b2e202
AD
1906 uint32_t family;
1907 uint32_t rev_id;
1908 uint32_t external_rev_id;
1909 unsigned long flags;
1910 int usec_timeout;
1911 const struct amdgpu_asic_funcs *asic_funcs;
1912 bool shutdown;
97b2e202
AD
1913 bool need_dma32;
1914 bool accel_working;
97b2e202
AD
1915 struct work_struct reset_work;
1916 struct notifier_block acpi_nb;
1917 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1918 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1919 unsigned debugfs_count;
1920#if defined(CONFIG_DEBUG_FS)
1921 struct dentry *debugfs_regs;
1922#endif
1923 struct amdgpu_atif atif;
1924 struct amdgpu_atcs atcs;
1925 struct mutex srbm_mutex;
1926 /* GRBM index mutex. Protects concurrent access to GRBM index */
1927 struct mutex grbm_idx_mutex;
1928 struct dev_pm_domain vga_pm_domain;
1929 bool have_disp_power_ref;
1930
1931 /* BIOS */
1932 uint8_t *bios;
1933 bool is_atom_bios;
97b2e202
AD
1934 struct amdgpu_bo *stollen_vga_memory;
1935 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1936
1937 /* Register/doorbell mmio */
1938 resource_size_t rmmio_base;
1939 resource_size_t rmmio_size;
1940 void __iomem *rmmio;
1941 /* protects concurrent MM_INDEX/DATA based register access */
1942 spinlock_t mmio_idx_lock;
1943 /* protects concurrent SMC based register access */
1944 spinlock_t smc_idx_lock;
1945 amdgpu_rreg_t smc_rreg;
1946 amdgpu_wreg_t smc_wreg;
1947 /* protects concurrent PCIE register access */
1948 spinlock_t pcie_idx_lock;
1949 amdgpu_rreg_t pcie_rreg;
1950 amdgpu_wreg_t pcie_wreg;
1951 /* protects concurrent UVD register access */
1952 spinlock_t uvd_ctx_idx_lock;
1953 amdgpu_rreg_t uvd_ctx_rreg;
1954 amdgpu_wreg_t uvd_ctx_wreg;
1955 /* protects concurrent DIDT register access */
1956 spinlock_t didt_idx_lock;
1957 amdgpu_rreg_t didt_rreg;
1958 amdgpu_wreg_t didt_wreg;
1959 /* protects concurrent ENDPOINT (audio) register access */
1960 spinlock_t audio_endpt_idx_lock;
1961 amdgpu_block_rreg_t audio_endpt_rreg;
1962 amdgpu_block_wreg_t audio_endpt_wreg;
1963 void __iomem *rio_mem;
1964 resource_size_t rio_mem_size;
1965 struct amdgpu_doorbell doorbell;
1966
1967 /* clock/pll info */
1968 struct amdgpu_clock clock;
1969
1970 /* MC */
1971 struct amdgpu_mc mc;
1972 struct amdgpu_gart gart;
1973 struct amdgpu_dummy_page dummy_page;
1974 struct amdgpu_vm_manager vm_manager;
1975
1976 /* memory management */
1977 struct amdgpu_mman mman;
97b2e202
AD
1978 struct amdgpu_vram_scratch vram_scratch;
1979 struct amdgpu_wb wb;
1980 atomic64_t vram_usage;
1981 atomic64_t vram_vis_usage;
1982 atomic64_t gtt_usage;
1983 atomic64_t num_bytes_moved;
d94aed5a 1984 atomic_t gpu_reset_counter;
97b2e202
AD
1985
1986 /* display */
1987 struct amdgpu_mode_info mode_info;
1988 struct work_struct hotplug_work;
1989 struct amdgpu_irq_src crtc_irq;
1990 struct amdgpu_irq_src pageflip_irq;
1991 struct amdgpu_irq_src hpd_irq;
1992
1993 /* rings */
97b2e202 1994 unsigned fence_context;
97b2e202
AD
1995 unsigned num_rings;
1996 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1997 bool ib_pool_ready;
1998 struct amdgpu_sa_manager ring_tmp_bo;
1999
2000 /* interrupts */
2001 struct amdgpu_irq irq;
2002
1f7371b2
AD
2003 /* powerplay */
2004 struct amd_powerplay powerplay;
e61710c5 2005 bool pp_enabled;
f3898ea1 2006 bool pp_force_state_enabled;
1f7371b2 2007
97b2e202
AD
2008 /* dpm */
2009 struct amdgpu_pm pm;
2010 u32 cg_flags;
2011 u32 pg_flags;
2012
2013 /* amdgpu smumgr */
2014 struct amdgpu_smumgr smu;
2015
2016 /* gfx */
2017 struct amdgpu_gfx gfx;
2018
2019 /* sdma */
c113ea1c 2020 struct amdgpu_sdma sdma;
97b2e202
AD
2021
2022 /* uvd */
97b2e202
AD
2023 struct amdgpu_uvd uvd;
2024
2025 /* vce */
2026 struct amdgpu_vce vce;
2027
2028 /* firmwares */
2029 struct amdgpu_firmware firmware;
2030
2031 /* GDS */
2032 struct amdgpu_gds gds;
2033
2034 const struct amdgpu_ip_block_version *ip_blocks;
2035 int num_ip_blocks;
8faf0e08 2036 struct amdgpu_ip_block_status *ip_block_status;
97b2e202
AD
2037 struct mutex mn_lock;
2038 DECLARE_HASHTABLE(mn_hash, 7);
2039
2040 /* tracking pinned memory */
2041 u64 vram_pin_size;
2042 u64 gart_pin_size;
130e0371
OG
2043
2044 /* amdkfd interface */
2045 struct kfd_dev *kfd;
23ca0e4e 2046
7e471e6f 2047 struct amdgpu_virtualization virtualization;
97b2e202
AD
2048};
2049
2050bool amdgpu_device_is_px(struct drm_device *dev);
2051int amdgpu_device_init(struct amdgpu_device *adev,
2052 struct drm_device *ddev,
2053 struct pci_dev *pdev,
2054 uint32_t flags);
2055void amdgpu_device_fini(struct amdgpu_device *adev);
2056int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2057
2058uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2059 bool always_indirect);
2060void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2061 bool always_indirect);
2062u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2063void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2064
2065u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2066void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2067
97b2e202
AD
2068/*
2069 * Registers read & write functions.
2070 */
2071#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2072#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2073#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2074#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2075#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2076#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2077#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2078#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2079#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2080#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2081#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2082#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2083#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2084#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2085#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2086#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2087#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2088#define WREG32_P(reg, val, mask) \
2089 do { \
2090 uint32_t tmp_ = RREG32(reg); \
2091 tmp_ &= (mask); \
2092 tmp_ |= ((val) & ~(mask)); \
2093 WREG32(reg, tmp_); \
2094 } while (0)
2095#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2096#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2097#define WREG32_PLL_P(reg, val, mask) \
2098 do { \
2099 uint32_t tmp_ = RREG32_PLL(reg); \
2100 tmp_ &= (mask); \
2101 tmp_ |= ((val) & ~(mask)); \
2102 WREG32_PLL(reg, tmp_); \
2103 } while (0)
2104#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2105#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2106#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2107
2108#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2109#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2110
2111#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2112#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2113
2114#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2115 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2116 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2117
2118#define REG_GET_FIELD(value, reg, field) \
2119 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2120
2121/*
2122 * BIOS helpers.
2123 */
2124#define RBIOS8(i) (adev->bios[i])
2125#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2126#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2127
2128/*
2129 * RING helpers.
2130 */
2131static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2132{
2133 if (ring->count_dw <= 0)
86c2b790 2134 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
97b2e202
AD
2135 ring->ring[ring->wptr++] = v;
2136 ring->wptr &= ring->ptr_mask;
2137 ring->count_dw--;
97b2e202
AD
2138}
2139
c113ea1c
AD
2140static inline struct amdgpu_sdma_instance *
2141amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
4b2f7e2c
JZ
2142{
2143 struct amdgpu_device *adev = ring->adev;
2144 int i;
2145
c113ea1c
AD
2146 for (i = 0; i < adev->sdma.num_instances; i++)
2147 if (&adev->sdma.instance[i].ring == ring)
4b2f7e2c
JZ
2148 break;
2149
2150 if (i < AMDGPU_MAX_SDMA_INSTANCES)
c113ea1c 2151 return &adev->sdma.instance[i];
4b2f7e2c
JZ
2152 else
2153 return NULL;
2154}
2155
97b2e202
AD
2156/*
2157 * ASICs macro.
2158 */
2159#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2160#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2161#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2162#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2163#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2164#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2165#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2166#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
7946b878 2167#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
97b2e202
AD
2168#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2169#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2170#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2171#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2172#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
b07c9d2a 2173#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
97b2e202 2174#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
97b2e202
AD
2175#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2176#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2177#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
97b2e202
AD
2178#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2179#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2180#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2181#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
b8c7b39e 2182#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
97b2e202 2183#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
890ee23f 2184#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
97b2e202 2185#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
d2edb07b 2186#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
11afbde8 2187#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
9e5d5309 2188#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
03ccf481
ML
2189#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2190#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
97b2e202
AD
2191#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2192#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2193#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2194#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2195#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2196#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2197#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2198#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2199#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2200#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2201#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2202#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2203#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2204#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2205#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2206#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2207#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2208#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2209#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
c7ae72c0 2210#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
6e7a3840 2211#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
97b2e202
AD
2212#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2213#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2214#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2215#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
97b2e202 2216#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
97b2e202 2217#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
97b2e202 2218#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
3af76f23
RZ
2219
2220#define amdgpu_dpm_get_temperature(adev) \
4b5ece24 2221 ((adev)->pp_enabled ? \
e61710c5 2222 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
4b5ece24 2223 (adev)->pm.funcs->get_temperature((adev)))
3af76f23
RZ
2224
2225#define amdgpu_dpm_set_fan_control_mode(adev, m) \
4b5ece24 2226 ((adev)->pp_enabled ? \
e61710c5 2227 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
4b5ece24 2228 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
3af76f23
RZ
2229
2230#define amdgpu_dpm_get_fan_control_mode(adev) \
4b5ece24 2231 ((adev)->pp_enabled ? \
e61710c5 2232 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
4b5ece24 2233 (adev)->pm.funcs->get_fan_control_mode((adev)))
3af76f23
RZ
2234
2235#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
4b5ece24 2236 ((adev)->pp_enabled ? \
e61710c5 2237 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
4b5ece24 2238 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
3af76f23
RZ
2239
2240#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
4b5ece24 2241 ((adev)->pp_enabled ? \
e61710c5 2242 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
4b5ece24 2243 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
97b2e202 2244
1b5708ff 2245#define amdgpu_dpm_get_sclk(adev, l) \
4b5ece24 2246 ((adev)->pp_enabled ? \
e61710c5 2247 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2248 (adev)->pm.funcs->get_sclk((adev), (l)))
1b5708ff
RZ
2249
2250#define amdgpu_dpm_get_mclk(adev, l) \
4b5ece24 2251 ((adev)->pp_enabled ? \
e61710c5 2252 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2253 (adev)->pm.funcs->get_mclk((adev), (l)))
1b5708ff
RZ
2254
2255
2256#define amdgpu_dpm_force_performance_level(adev, l) \
4b5ece24 2257 ((adev)->pp_enabled ? \
e61710c5 2258 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2259 (adev)->pm.funcs->force_performance_level((adev), (l)))
1b5708ff
RZ
2260
2261#define amdgpu_dpm_powergate_uvd(adev, g) \
4b5ece24 2262 ((adev)->pp_enabled ? \
e61710c5 2263 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
4b5ece24 2264 (adev)->pm.funcs->powergate_uvd((adev), (g)))
1b5708ff
RZ
2265
2266#define amdgpu_dpm_powergate_vce(adev, g) \
4b5ece24 2267 ((adev)->pp_enabled ? \
e61710c5 2268 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
4b5ece24 2269 (adev)->pm.funcs->powergate_vce((adev), (g)))
1b5708ff
RZ
2270
2271#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
4b5ece24 2272 ((adev)->pp_enabled ? \
e61710c5 2273 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
4b5ece24 2274 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
1b5708ff
RZ
2275
2276#define amdgpu_dpm_get_current_power_state(adev) \
e61710c5 2277 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
1b5708ff
RZ
2278
2279#define amdgpu_dpm_get_performance_level(adev) \
e61710c5 2280 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
1b5708ff 2281
f3898ea1
EH
2282#define amdgpu_dpm_get_pp_num_states(adev, data) \
2283 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2284
2285#define amdgpu_dpm_get_pp_table(adev, table) \
2286 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2287
2288#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2289 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2290
2291#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2292 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2293
2294#define amdgpu_dpm_force_clock_level(adev, type, level) \
2295 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2296
e61710c5 2297#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
1b5708ff 2298 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
97b2e202
AD
2299
2300#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2301
2302/* Common functions */
2303int amdgpu_gpu_reset(struct amdgpu_device *adev);
2304void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2305bool amdgpu_card_posted(struct amdgpu_device *adev);
2306void amdgpu_update_display_priority(struct amdgpu_device *adev);
d5fc5e82 2307
97b2e202
AD
2308int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2309int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2310 u32 ip_instance, u32 ring,
2311 struct amdgpu_ring **out_ring);
2312void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2313bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2f568dbd 2314int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
97b2e202
AD
2315int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2316 uint32_t flags);
2317bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
cc325d19 2318struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
d7006964
CK
2319bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2320 unsigned long end);
2f568dbd
CK
2321bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2322 int *last_invalidated);
97b2e202
AD
2323bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2324uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2325 struct ttm_mem_reg *mem);
2326void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2327void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2328void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2329void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2330 const u32 *registers,
2331 const u32 array_size);
2332
2333bool amdgpu_device_is_px(struct drm_device *dev);
2334/* atpx handler */
2335#if defined(CONFIG_VGA_SWITCHEROO)
2336void amdgpu_register_atpx_handler(void);
2337void amdgpu_unregister_atpx_handler(void);
2338#else
2339static inline void amdgpu_register_atpx_handler(void) {}
2340static inline void amdgpu_unregister_atpx_handler(void) {}
2341#endif
2342
2343/*
2344 * KMS
2345 */
2346extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2347extern int amdgpu_max_kms_ioctl;
2348
2349int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2350int amdgpu_driver_unload_kms(struct drm_device *dev);
2351void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2352int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2353void amdgpu_driver_postclose_kms(struct drm_device *dev,
2354 struct drm_file *file_priv);
2355void amdgpu_driver_preclose_kms(struct drm_device *dev,
2356 struct drm_file *file_priv);
2357int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2358int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
88e72717
TR
2359u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2360int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2361void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2362int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
97b2e202
AD
2363 int *max_error,
2364 struct timeval *vblank_time,
2365 unsigned flags);
2366long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2367 unsigned long arg);
2368
97b2e202
AD
2369/*
2370 * functions used by amdgpu_encoder.c
2371 */
2372struct amdgpu_afmt_acr {
2373 u32 clock;
2374
2375 int n_32khz;
2376 int cts_32khz;
2377
2378 int n_44_1khz;
2379 int cts_44_1khz;
2380
2381 int n_48khz;
2382 int cts_48khz;
2383
2384};
2385
2386struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2387
2388/* amdgpu_acpi.c */
2389#if defined(CONFIG_ACPI)
2390int amdgpu_acpi_init(struct amdgpu_device *adev);
2391void amdgpu_acpi_fini(struct amdgpu_device *adev);
2392bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2393int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2394 u8 perf_req, bool advertise);
2395int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2396#else
2397static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2398static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2399#endif
2400
2401struct amdgpu_bo_va_mapping *
2402amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2403 uint64_t addr, struct amdgpu_bo **bo);
2404
2405#include "amdgpu_object.h"
97b2e202 2406#endif
This page took 0.219721 seconds and 5 git commands to generate.