drm/amdgpu: block scheduler when gpu reset
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
0875dc9e 28#include <linux/kthread.h>
d38ceaf9
AD
29#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
f4b373f4 39#include "amdgpu_trace.h"
d38ceaf9
AD
40#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
d0dd7f0c 43#include "amd_pcie.h"
a2e73f56
AD
44#ifdef CONFIG_DRM_AMDGPU_CIK
45#include "cik.h"
46#endif
aaa36a97 47#include "vi.h"
d38ceaf9
AD
48#include "bif/bif_4_1_d.h"
49
50static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
51static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
52
53static const char *amdgpu_asic_name[] = {
54 "BONAIRE",
55 "KAVERI",
56 "KABINI",
57 "HAWAII",
58 "MULLINS",
59 "TOPAZ",
60 "TONGA",
48299f95 61 "FIJI",
d38ceaf9 62 "CARRIZO",
139f4917 63 "STONEY",
2cc0c0b5
FC
64 "POLARIS10",
65 "POLARIS11",
d38ceaf9
AD
66 "LAST",
67};
68
69bool amdgpu_device_is_px(struct drm_device *dev)
70{
71 struct amdgpu_device *adev = dev->dev_private;
72
2f7d10b3 73 if (adev->flags & AMD_IS_PX)
d38ceaf9
AD
74 return true;
75 return false;
76}
77
78/*
79 * MMIO register access helper functions.
80 */
81uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
82 bool always_indirect)
83{
f4b373f4
TSD
84 uint32_t ret;
85
d38ceaf9 86 if ((reg * 4) < adev->rmmio_size && !always_indirect)
f4b373f4 87 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
d38ceaf9
AD
88 else {
89 unsigned long flags;
d38ceaf9
AD
90
91 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
92 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
93 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
94 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
d38ceaf9 95 }
f4b373f4
TSD
96 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
97 return ret;
d38ceaf9
AD
98}
99
100void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
101 bool always_indirect)
102{
f4b373f4
TSD
103 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
104
d38ceaf9
AD
105 if ((reg * 4) < adev->rmmio_size && !always_indirect)
106 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
107 else {
108 unsigned long flags;
109
110 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
111 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
112 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
113 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
114 }
115}
116
117u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
118{
119 if ((reg * 4) < adev->rio_mem_size)
120 return ioread32(adev->rio_mem + (reg * 4));
121 else {
122 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
123 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
124 }
125}
126
127void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
128{
129
130 if ((reg * 4) < adev->rio_mem_size)
131 iowrite32(v, adev->rio_mem + (reg * 4));
132 else {
133 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
134 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
135 }
136}
137
138/**
139 * amdgpu_mm_rdoorbell - read a doorbell dword
140 *
141 * @adev: amdgpu_device pointer
142 * @index: doorbell index
143 *
144 * Returns the value in the doorbell aperture at the
145 * requested doorbell index (CIK).
146 */
147u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
148{
149 if (index < adev->doorbell.num_doorbells) {
150 return readl(adev->doorbell.ptr + index);
151 } else {
152 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
153 return 0;
154 }
155}
156
157/**
158 * amdgpu_mm_wdoorbell - write a doorbell dword
159 *
160 * @adev: amdgpu_device pointer
161 * @index: doorbell index
162 * @v: value to write
163 *
164 * Writes @v to the doorbell aperture at the
165 * requested doorbell index (CIK).
166 */
167void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
168{
169 if (index < adev->doorbell.num_doorbells) {
170 writel(v, adev->doorbell.ptr + index);
171 } else {
172 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
173 }
174}
175
176/**
177 * amdgpu_invalid_rreg - dummy reg read function
178 *
179 * @adev: amdgpu device pointer
180 * @reg: offset of register
181 *
182 * Dummy register read function. Used for register blocks
183 * that certain asics don't have (all asics).
184 * Returns the value in the register.
185 */
186static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
187{
188 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
189 BUG();
190 return 0;
191}
192
193/**
194 * amdgpu_invalid_wreg - dummy reg write function
195 *
196 * @adev: amdgpu device pointer
197 * @reg: offset of register
198 * @v: value to write to the register
199 *
200 * Dummy register read function. Used for register blocks
201 * that certain asics don't have (all asics).
202 */
203static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
204{
205 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
206 reg, v);
207 BUG();
208}
209
210/**
211 * amdgpu_block_invalid_rreg - dummy reg read function
212 *
213 * @adev: amdgpu device pointer
214 * @block: offset of instance
215 * @reg: offset of register
216 *
217 * Dummy register read function. Used for register blocks
218 * that certain asics don't have (all asics).
219 * Returns the value in the register.
220 */
221static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
222 uint32_t block, uint32_t reg)
223{
224 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
225 reg, block);
226 BUG();
227 return 0;
228}
229
230/**
231 * amdgpu_block_invalid_wreg - dummy reg write function
232 *
233 * @adev: amdgpu device pointer
234 * @block: offset of instance
235 * @reg: offset of register
236 * @v: value to write to the register
237 *
238 * Dummy register read function. Used for register blocks
239 * that certain asics don't have (all asics).
240 */
241static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
242 uint32_t block,
243 uint32_t reg, uint32_t v)
244{
245 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
246 reg, block, v);
247 BUG();
248}
249
250static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
251{
252 int r;
253
254 if (adev->vram_scratch.robj == NULL) {
255 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
857d913d
AD
256 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
257 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 258 NULL, NULL, &adev->vram_scratch.robj);
d38ceaf9
AD
259 if (r) {
260 return r;
261 }
262 }
263
264 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
265 if (unlikely(r != 0))
266 return r;
267 r = amdgpu_bo_pin(adev->vram_scratch.robj,
268 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
269 if (r) {
270 amdgpu_bo_unreserve(adev->vram_scratch.robj);
271 return r;
272 }
273 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
274 (void **)&adev->vram_scratch.ptr);
275 if (r)
276 amdgpu_bo_unpin(adev->vram_scratch.robj);
277 amdgpu_bo_unreserve(adev->vram_scratch.robj);
278
279 return r;
280}
281
282static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
283{
284 int r;
285
286 if (adev->vram_scratch.robj == NULL) {
287 return;
288 }
289 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
290 if (likely(r == 0)) {
291 amdgpu_bo_kunmap(adev->vram_scratch.robj);
292 amdgpu_bo_unpin(adev->vram_scratch.robj);
293 amdgpu_bo_unreserve(adev->vram_scratch.robj);
294 }
295 amdgpu_bo_unref(&adev->vram_scratch.robj);
296}
297
298/**
299 * amdgpu_program_register_sequence - program an array of registers.
300 *
301 * @adev: amdgpu_device pointer
302 * @registers: pointer to the register array
303 * @array_size: size of the register array
304 *
305 * Programs an array or registers with and and or masks.
306 * This is a helper for setting golden registers.
307 */
308void amdgpu_program_register_sequence(struct amdgpu_device *adev,
309 const u32 *registers,
310 const u32 array_size)
311{
312 u32 tmp, reg, and_mask, or_mask;
313 int i;
314
315 if (array_size % 3)
316 return;
317
318 for (i = 0; i < array_size; i +=3) {
319 reg = registers[i + 0];
320 and_mask = registers[i + 1];
321 or_mask = registers[i + 2];
322
323 if (and_mask == 0xffffffff) {
324 tmp = or_mask;
325 } else {
326 tmp = RREG32(reg);
327 tmp &= ~and_mask;
328 tmp |= or_mask;
329 }
330 WREG32(reg, tmp);
331 }
332}
333
334void amdgpu_pci_config_reset(struct amdgpu_device *adev)
335{
336 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
337}
338
339/*
340 * GPU doorbell aperture helpers function.
341 */
342/**
343 * amdgpu_doorbell_init - Init doorbell driver information.
344 *
345 * @adev: amdgpu_device pointer
346 *
347 * Init doorbell driver information (CIK)
348 * Returns 0 on success, error on failure.
349 */
350static int amdgpu_doorbell_init(struct amdgpu_device *adev)
351{
352 /* doorbell bar mapping */
353 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
354 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
355
edf600da 356 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
d38ceaf9
AD
357 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
358 if (adev->doorbell.num_doorbells == 0)
359 return -EINVAL;
360
361 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
362 if (adev->doorbell.ptr == NULL) {
363 return -ENOMEM;
364 }
365 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
366 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
367
368 return 0;
369}
370
371/**
372 * amdgpu_doorbell_fini - Tear down doorbell driver information.
373 *
374 * @adev: amdgpu_device pointer
375 *
376 * Tear down doorbell driver information (CIK)
377 */
378static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
379{
380 iounmap(adev->doorbell.ptr);
381 adev->doorbell.ptr = NULL;
382}
383
384/**
385 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
386 * setup amdkfd
387 *
388 * @adev: amdgpu_device pointer
389 * @aperture_base: output returning doorbell aperture base physical address
390 * @aperture_size: output returning doorbell aperture size in bytes
391 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
392 *
393 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
394 * takes doorbells required for its own rings and reports the setup to amdkfd.
395 * amdgpu reserved doorbells are at the start of the doorbell aperture.
396 */
397void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
398 phys_addr_t *aperture_base,
399 size_t *aperture_size,
400 size_t *start_offset)
401{
402 /*
403 * The first num_doorbells are used by amdgpu.
404 * amdkfd takes whatever's left in the aperture.
405 */
406 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
407 *aperture_base = adev->doorbell.base;
408 *aperture_size = adev->doorbell.size;
409 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
410 } else {
411 *aperture_base = 0;
412 *aperture_size = 0;
413 *start_offset = 0;
414 }
415}
416
417/*
418 * amdgpu_wb_*()
419 * Writeback is the the method by which the the GPU updates special pages
420 * in memory with the status of certain GPU events (fences, ring pointers,
421 * etc.).
422 */
423
424/**
425 * amdgpu_wb_fini - Disable Writeback and free memory
426 *
427 * @adev: amdgpu_device pointer
428 *
429 * Disables Writeback and frees the Writeback memory (all asics).
430 * Used at driver shutdown.
431 */
432static void amdgpu_wb_fini(struct amdgpu_device *adev)
433{
434 if (adev->wb.wb_obj) {
435 if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
436 amdgpu_bo_kunmap(adev->wb.wb_obj);
437 amdgpu_bo_unpin(adev->wb.wb_obj);
438 amdgpu_bo_unreserve(adev->wb.wb_obj);
439 }
440 amdgpu_bo_unref(&adev->wb.wb_obj);
441 adev->wb.wb = NULL;
442 adev->wb.wb_obj = NULL;
443 }
444}
445
446/**
447 * amdgpu_wb_init- Init Writeback driver info and allocate memory
448 *
449 * @adev: amdgpu_device pointer
450 *
451 * Disables Writeback and frees the Writeback memory (all asics).
452 * Used at driver startup.
453 * Returns 0 on success or an -error on failure.
454 */
455static int amdgpu_wb_init(struct amdgpu_device *adev)
456{
457 int r;
458
459 if (adev->wb.wb_obj == NULL) {
460 r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
72d7668b
CK
461 AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
462 &adev->wb.wb_obj);
d38ceaf9
AD
463 if (r) {
464 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
465 return r;
466 }
467 r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
468 if (unlikely(r != 0)) {
469 amdgpu_wb_fini(adev);
470 return r;
471 }
472 r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
473 &adev->wb.gpu_addr);
474 if (r) {
475 amdgpu_bo_unreserve(adev->wb.wb_obj);
476 dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
477 amdgpu_wb_fini(adev);
478 return r;
479 }
480 r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
481 amdgpu_bo_unreserve(adev->wb.wb_obj);
482 if (r) {
483 dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
484 amdgpu_wb_fini(adev);
485 return r;
486 }
487
488 adev->wb.num_wb = AMDGPU_MAX_WB;
489 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
490
491 /* clear wb memory */
492 memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
493 }
494
495 return 0;
496}
497
498/**
499 * amdgpu_wb_get - Allocate a wb entry
500 *
501 * @adev: amdgpu_device pointer
502 * @wb: wb index
503 *
504 * Allocate a wb slot for use by the driver (all asics).
505 * Returns 0 on success or -EINVAL on failure.
506 */
507int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
508{
509 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
510 if (offset < adev->wb.num_wb) {
511 __set_bit(offset, adev->wb.used);
512 *wb = offset;
513 return 0;
514 } else {
515 return -EINVAL;
516 }
517}
518
519/**
520 * amdgpu_wb_free - Free a wb entry
521 *
522 * @adev: amdgpu_device pointer
523 * @wb: wb index
524 *
525 * Free a wb slot allocated for use by the driver (all asics)
526 */
527void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
528{
529 if (wb < adev->wb.num_wb)
530 __clear_bit(wb, adev->wb.used);
531}
532
533/**
534 * amdgpu_vram_location - try to find VRAM location
535 * @adev: amdgpu device structure holding all necessary informations
536 * @mc: memory controller structure holding memory informations
537 * @base: base address at which to put VRAM
538 *
539 * Function will place try to place VRAM at base address provided
540 * as parameter (which is so far either PCI aperture address or
541 * for IGP TOM base address).
542 *
543 * If there is not enough space to fit the unvisible VRAM in the 32bits
544 * address space then we limit the VRAM size to the aperture.
545 *
546 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
547 * this shouldn't be a problem as we are using the PCI aperture as a reference.
548 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
549 * not IGP.
550 *
551 * Note: we use mc_vram_size as on some board we need to program the mc to
552 * cover the whole aperture even if VRAM size is inferior to aperture size
553 * Novell bug 204882 + along with lots of ubuntu ones
554 *
555 * Note: when limiting vram it's safe to overwritte real_vram_size because
556 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
557 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
558 * ones)
559 *
560 * Note: IGP TOM addr should be the same as the aperture addr, we don't
561 * explicitly check for that thought.
562 *
563 * FIXME: when reducing VRAM size align new size on power of 2.
564 */
565void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
566{
567 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
568
569 mc->vram_start = base;
570 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
571 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
572 mc->real_vram_size = mc->aper_size;
573 mc->mc_vram_size = mc->aper_size;
574 }
575 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
576 if (limit && limit < mc->real_vram_size)
577 mc->real_vram_size = limit;
578 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
579 mc->mc_vram_size >> 20, mc->vram_start,
580 mc->vram_end, mc->real_vram_size >> 20);
581}
582
583/**
584 * amdgpu_gtt_location - try to find GTT location
585 * @adev: amdgpu device structure holding all necessary informations
586 * @mc: memory controller structure holding memory informations
587 *
588 * Function will place try to place GTT before or after VRAM.
589 *
590 * If GTT size is bigger than space left then we ajust GTT size.
591 * Thus function will never fails.
592 *
593 * FIXME: when reducing GTT size align new size on power of 2.
594 */
595void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
596{
597 u64 size_af, size_bf;
598
599 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
600 size_bf = mc->vram_start & ~mc->gtt_base_align;
601 if (size_bf > size_af) {
602 if (mc->gtt_size > size_bf) {
603 dev_warn(adev->dev, "limiting GTT\n");
604 mc->gtt_size = size_bf;
605 }
606 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
607 } else {
608 if (mc->gtt_size > size_af) {
609 dev_warn(adev->dev, "limiting GTT\n");
610 mc->gtt_size = size_af;
611 }
612 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
613 }
614 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
615 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
616 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
617}
618
619/*
620 * GPU helpers function.
621 */
622/**
623 * amdgpu_card_posted - check if the hw has already been initialized
624 *
625 * @adev: amdgpu_device pointer
626 *
627 * Check if the asic has been initialized (all asics).
628 * Used at driver startup.
629 * Returns true if initialized or false if not.
630 */
631bool amdgpu_card_posted(struct amdgpu_device *adev)
632{
633 uint32_t reg;
634
635 /* then check MEM_SIZE, in case the crtcs are off */
636 reg = RREG32(mmCONFIG_MEMSIZE);
637
638 if (reg)
639 return true;
640
641 return false;
642
643}
644
d38ceaf9
AD
645/**
646 * amdgpu_dummy_page_init - init dummy page used by the driver
647 *
648 * @adev: amdgpu_device pointer
649 *
650 * Allocate the dummy page used by the driver (all asics).
651 * This dummy page is used by the driver as a filler for gart entries
652 * when pages are taken out of the GART
653 * Returns 0 on sucess, -ENOMEM on failure.
654 */
655int amdgpu_dummy_page_init(struct amdgpu_device *adev)
656{
657 if (adev->dummy_page.page)
658 return 0;
659 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
660 if (adev->dummy_page.page == NULL)
661 return -ENOMEM;
662 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
663 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
664 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
665 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
666 __free_page(adev->dummy_page.page);
667 adev->dummy_page.page = NULL;
668 return -ENOMEM;
669 }
670 return 0;
671}
672
673/**
674 * amdgpu_dummy_page_fini - free dummy page used by the driver
675 *
676 * @adev: amdgpu_device pointer
677 *
678 * Frees the dummy page used by the driver (all asics).
679 */
680void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
681{
682 if (adev->dummy_page.page == NULL)
683 return;
684 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
685 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
686 __free_page(adev->dummy_page.page);
687 adev->dummy_page.page = NULL;
688}
689
690
691/* ATOM accessor methods */
692/*
693 * ATOM is an interpreted byte code stored in tables in the vbios. The
694 * driver registers callbacks to access registers and the interpreter
695 * in the driver parses the tables and executes then to program specific
696 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
697 * atombios.h, and atom.c
698 */
699
700/**
701 * cail_pll_read - read PLL register
702 *
703 * @info: atom card_info pointer
704 * @reg: PLL register offset
705 *
706 * Provides a PLL register accessor for the atom interpreter (r4xx+).
707 * Returns the value of the PLL register.
708 */
709static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
710{
711 return 0;
712}
713
714/**
715 * cail_pll_write - write PLL register
716 *
717 * @info: atom card_info pointer
718 * @reg: PLL register offset
719 * @val: value to write to the pll register
720 *
721 * Provides a PLL register accessor for the atom interpreter (r4xx+).
722 */
723static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
724{
725
726}
727
728/**
729 * cail_mc_read - read MC (Memory Controller) register
730 *
731 * @info: atom card_info pointer
732 * @reg: MC register offset
733 *
734 * Provides an MC register accessor for the atom interpreter (r4xx+).
735 * Returns the value of the MC register.
736 */
737static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
738{
739 return 0;
740}
741
742/**
743 * cail_mc_write - write MC (Memory Controller) register
744 *
745 * @info: atom card_info pointer
746 * @reg: MC register offset
747 * @val: value to write to the pll register
748 *
749 * Provides a MC register accessor for the atom interpreter (r4xx+).
750 */
751static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
752{
753
754}
755
756/**
757 * cail_reg_write - write MMIO register
758 *
759 * @info: atom card_info pointer
760 * @reg: MMIO register offset
761 * @val: value to write to the pll register
762 *
763 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
764 */
765static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
766{
767 struct amdgpu_device *adev = info->dev->dev_private;
768
769 WREG32(reg, val);
770}
771
772/**
773 * cail_reg_read - read MMIO register
774 *
775 * @info: atom card_info pointer
776 * @reg: MMIO register offset
777 *
778 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
779 * Returns the value of the MMIO register.
780 */
781static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
782{
783 struct amdgpu_device *adev = info->dev->dev_private;
784 uint32_t r;
785
786 r = RREG32(reg);
787 return r;
788}
789
790/**
791 * cail_ioreg_write - write IO register
792 *
793 * @info: atom card_info pointer
794 * @reg: IO register offset
795 * @val: value to write to the pll register
796 *
797 * Provides a IO register accessor for the atom interpreter (r4xx+).
798 */
799static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
800{
801 struct amdgpu_device *adev = info->dev->dev_private;
802
803 WREG32_IO(reg, val);
804}
805
806/**
807 * cail_ioreg_read - read IO register
808 *
809 * @info: atom card_info pointer
810 * @reg: IO register offset
811 *
812 * Provides an IO register accessor for the atom interpreter (r4xx+).
813 * Returns the value of the IO register.
814 */
815static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
816{
817 struct amdgpu_device *adev = info->dev->dev_private;
818 uint32_t r;
819
820 r = RREG32_IO(reg);
821 return r;
822}
823
824/**
825 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
826 *
827 * @adev: amdgpu_device pointer
828 *
829 * Frees the driver info and register access callbacks for the ATOM
830 * interpreter (r4xx+).
831 * Called at driver shutdown.
832 */
833static void amdgpu_atombios_fini(struct amdgpu_device *adev)
834{
89e0ec9f 835 if (adev->mode_info.atom_context) {
d38ceaf9 836 kfree(adev->mode_info.atom_context->scratch);
89e0ec9f
ML
837 kfree(adev->mode_info.atom_context->iio);
838 }
d38ceaf9
AD
839 kfree(adev->mode_info.atom_context);
840 adev->mode_info.atom_context = NULL;
841 kfree(adev->mode_info.atom_card_info);
842 adev->mode_info.atom_card_info = NULL;
843}
844
845/**
846 * amdgpu_atombios_init - init the driver info and callbacks for atombios
847 *
848 * @adev: amdgpu_device pointer
849 *
850 * Initializes the driver info and register access callbacks for the
851 * ATOM interpreter (r4xx+).
852 * Returns 0 on sucess, -ENOMEM on failure.
853 * Called at driver startup.
854 */
855static int amdgpu_atombios_init(struct amdgpu_device *adev)
856{
857 struct card_info *atom_card_info =
858 kzalloc(sizeof(struct card_info), GFP_KERNEL);
859
860 if (!atom_card_info)
861 return -ENOMEM;
862
863 adev->mode_info.atom_card_info = atom_card_info;
864 atom_card_info->dev = adev->ddev;
865 atom_card_info->reg_read = cail_reg_read;
866 atom_card_info->reg_write = cail_reg_write;
867 /* needed for iio ops */
868 if (adev->rio_mem) {
869 atom_card_info->ioreg_read = cail_ioreg_read;
870 atom_card_info->ioreg_write = cail_ioreg_write;
871 } else {
872 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
873 atom_card_info->ioreg_read = cail_reg_read;
874 atom_card_info->ioreg_write = cail_reg_write;
875 }
876 atom_card_info->mc_read = cail_mc_read;
877 atom_card_info->mc_write = cail_mc_write;
878 atom_card_info->pll_read = cail_pll_read;
879 atom_card_info->pll_write = cail_pll_write;
880
881 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
882 if (!adev->mode_info.atom_context) {
883 amdgpu_atombios_fini(adev);
884 return -ENOMEM;
885 }
886
887 mutex_init(&adev->mode_info.atom_context->mutex);
888 amdgpu_atombios_scratch_regs_init(adev);
889 amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
890 return 0;
891}
892
893/* if we get transitioned to only one device, take VGA back */
894/**
895 * amdgpu_vga_set_decode - enable/disable vga decode
896 *
897 * @cookie: amdgpu_device pointer
898 * @state: enable/disable vga decode
899 *
900 * Enable/disable vga decode (all asics).
901 * Returns VGA resource flags.
902 */
903static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
904{
905 struct amdgpu_device *adev = cookie;
906 amdgpu_asic_set_vga_state(adev, state);
907 if (state)
908 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
909 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
910 else
911 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
912}
913
914/**
915 * amdgpu_check_pot_argument - check that argument is a power of two
916 *
917 * @arg: value to check
918 *
919 * Validates that a certain argument is a power of two (all asics).
920 * Returns true if argument is valid.
921 */
922static bool amdgpu_check_pot_argument(int arg)
923{
924 return (arg & (arg - 1)) == 0;
925}
926
927/**
928 * amdgpu_check_arguments - validate module params
929 *
930 * @adev: amdgpu_device pointer
931 *
932 * Validates certain module parameters and updates
933 * the associated values used by the driver (all asics).
934 */
935static void amdgpu_check_arguments(struct amdgpu_device *adev)
936{
5b011235
CZ
937 if (amdgpu_sched_jobs < 4) {
938 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
939 amdgpu_sched_jobs);
940 amdgpu_sched_jobs = 4;
941 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
942 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
943 amdgpu_sched_jobs);
944 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
945 }
d38ceaf9
AD
946
947 if (amdgpu_gart_size != -1) {
c4e1a13a 948 /* gtt size must be greater or equal to 32M */
d38ceaf9
AD
949 if (amdgpu_gart_size < 32) {
950 dev_warn(adev->dev, "gart size (%d) too small\n",
951 amdgpu_gart_size);
952 amdgpu_gart_size = -1;
d38ceaf9
AD
953 }
954 }
955
956 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
957 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
958 amdgpu_vm_size);
8dacc127 959 amdgpu_vm_size = 8;
d38ceaf9
AD
960 }
961
962 if (amdgpu_vm_size < 1) {
963 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
964 amdgpu_vm_size);
8dacc127 965 amdgpu_vm_size = 8;
d38ceaf9
AD
966 }
967
968 /*
969 * Max GPUVM size for Cayman, SI and CI are 40 bits.
970 */
971 if (amdgpu_vm_size > 1024) {
972 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
973 amdgpu_vm_size);
8dacc127 974 amdgpu_vm_size = 8;
d38ceaf9
AD
975 }
976
977 /* defines number of bits in page table versus page directory,
978 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
979 * page table and the remaining bits are in the page directory */
980 if (amdgpu_vm_block_size == -1) {
981
982 /* Total bits covered by PD + PTs */
983 unsigned bits = ilog2(amdgpu_vm_size) + 18;
984
985 /* Make sure the PD is 4K in size up to 8GB address space.
986 Above that split equal between PD and PTs */
987 if (amdgpu_vm_size <= 8)
988 amdgpu_vm_block_size = bits - 9;
989 else
990 amdgpu_vm_block_size = (bits + 3) / 2;
991
992 } else if (amdgpu_vm_block_size < 9) {
993 dev_warn(adev->dev, "VM page table size (%d) too small\n",
994 amdgpu_vm_block_size);
995 amdgpu_vm_block_size = 9;
996 }
997
998 if (amdgpu_vm_block_size > 24 ||
999 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1000 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1001 amdgpu_vm_block_size);
1002 amdgpu_vm_block_size = 9;
1003 }
1004}
1005
1006/**
1007 * amdgpu_switcheroo_set_state - set switcheroo state
1008 *
1009 * @pdev: pci dev pointer
1694467b 1010 * @state: vga_switcheroo state
d38ceaf9
AD
1011 *
1012 * Callback for the switcheroo driver. Suspends or resumes the
1013 * the asics before or after it is powered up using ACPI methods.
1014 */
1015static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1016{
1017 struct drm_device *dev = pci_get_drvdata(pdev);
1018
1019 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1020 return;
1021
1022 if (state == VGA_SWITCHEROO_ON) {
1023 unsigned d3_delay = dev->pdev->d3_delay;
1024
1025 printk(KERN_INFO "amdgpu: switched on\n");
1026 /* don't suspend or resume card normally */
1027 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1028
1029 amdgpu_resume_kms(dev, true, true);
1030
1031 dev->pdev->d3_delay = d3_delay;
1032
1033 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1034 drm_kms_helper_poll_enable(dev);
1035 } else {
1036 printk(KERN_INFO "amdgpu: switched off\n");
1037 drm_kms_helper_poll_disable(dev);
1038 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1039 amdgpu_suspend_kms(dev, true, true);
1040 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1041 }
1042}
1043
1044/**
1045 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1046 *
1047 * @pdev: pci dev pointer
1048 *
1049 * Callback for the switcheroo driver. Check of the switcheroo
1050 * state can be changed.
1051 * Returns true if the state can be changed, false if not.
1052 */
1053static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1054{
1055 struct drm_device *dev = pci_get_drvdata(pdev);
1056
1057 /*
1058 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1059 * locking inversion with the driver load path. And the access here is
1060 * completely racy anyway. So don't bother with locking for now.
1061 */
1062 return dev->open_count == 0;
1063}
1064
1065static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1066 .set_gpu_state = amdgpu_switcheroo_set_state,
1067 .reprobe = NULL,
1068 .can_switch = amdgpu_switcheroo_can_switch,
1069};
1070
1071int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 1072 enum amd_ip_block_type block_type,
1073 enum amd_clockgating_state state)
d38ceaf9
AD
1074{
1075 int i, r = 0;
1076
1077 for (i = 0; i < adev->num_ip_blocks; i++) {
1078 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1079 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
d38ceaf9
AD
1080 state);
1081 if (r)
1082 return r;
1083 }
1084 }
1085 return r;
1086}
1087
1088int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 1089 enum amd_ip_block_type block_type,
1090 enum amd_powergating_state state)
d38ceaf9
AD
1091{
1092 int i, r = 0;
1093
1094 for (i = 0; i < adev->num_ip_blocks; i++) {
1095 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1096 r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
d38ceaf9
AD
1097 state);
1098 if (r)
1099 return r;
1100 }
1101 }
1102 return r;
1103}
1104
1105const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
1106 struct amdgpu_device *adev,
5fc3aeeb 1107 enum amd_ip_block_type type)
d38ceaf9
AD
1108{
1109 int i;
1110
1111 for (i = 0; i < adev->num_ip_blocks; i++)
1112 if (adev->ip_blocks[i].type == type)
1113 return &adev->ip_blocks[i];
1114
1115 return NULL;
1116}
1117
1118/**
1119 * amdgpu_ip_block_version_cmp
1120 *
1121 * @adev: amdgpu_device pointer
5fc3aeeb 1122 * @type: enum amd_ip_block_type
d38ceaf9
AD
1123 * @major: major version
1124 * @minor: minor version
1125 *
1126 * return 0 if equal or greater
1127 * return 1 if smaller or the ip_block doesn't exist
1128 */
1129int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 1130 enum amd_ip_block_type type,
d38ceaf9
AD
1131 u32 major, u32 minor)
1132{
1133 const struct amdgpu_ip_block_version *ip_block;
1134 ip_block = amdgpu_get_ip_block(adev, type);
1135
1136 if (ip_block && ((ip_block->major > major) ||
1137 ((ip_block->major == major) &&
1138 (ip_block->minor >= minor))))
1139 return 0;
1140
1141 return 1;
1142}
1143
1144static int amdgpu_early_init(struct amdgpu_device *adev)
1145{
aaa36a97 1146 int i, r;
d38ceaf9
AD
1147
1148 switch (adev->asic_type) {
aaa36a97
AD
1149 case CHIP_TOPAZ:
1150 case CHIP_TONGA:
48299f95 1151 case CHIP_FIJI:
2cc0c0b5
FC
1152 case CHIP_POLARIS11:
1153 case CHIP_POLARIS10:
aaa36a97 1154 case CHIP_CARRIZO:
39bb0c92
SL
1155 case CHIP_STONEY:
1156 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
aaa36a97
AD
1157 adev->family = AMDGPU_FAMILY_CZ;
1158 else
1159 adev->family = AMDGPU_FAMILY_VI;
1160
1161 r = vi_set_ip_blocks(adev);
1162 if (r)
1163 return r;
1164 break;
a2e73f56
AD
1165#ifdef CONFIG_DRM_AMDGPU_CIK
1166 case CHIP_BONAIRE:
1167 case CHIP_HAWAII:
1168 case CHIP_KAVERI:
1169 case CHIP_KABINI:
1170 case CHIP_MULLINS:
1171 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1172 adev->family = AMDGPU_FAMILY_CI;
1173 else
1174 adev->family = AMDGPU_FAMILY_KV;
1175
1176 r = cik_set_ip_blocks(adev);
1177 if (r)
1178 return r;
1179 break;
1180#endif
d38ceaf9
AD
1181 default:
1182 /* FIXME: not supported yet */
1183 return -EINVAL;
1184 }
1185
8faf0e08
AD
1186 adev->ip_block_status = kcalloc(adev->num_ip_blocks,
1187 sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
1188 if (adev->ip_block_status == NULL)
d8d090b7 1189 return -ENOMEM;
d38ceaf9
AD
1190
1191 if (adev->ip_blocks == NULL) {
1192 DRM_ERROR("No IP blocks found!\n");
1193 return r;
1194 }
1195
1196 for (i = 0; i < adev->num_ip_blocks; i++) {
1197 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1198 DRM_ERROR("disabled ip block: %d\n", i);
8faf0e08 1199 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1200 } else {
1201 if (adev->ip_blocks[i].funcs->early_init) {
5fc3aeeb 1202 r = adev->ip_blocks[i].funcs->early_init((void *)adev);
2c1a2784 1203 if (r == -ENOENT) {
8faf0e08 1204 adev->ip_block_status[i].valid = false;
2c1a2784 1205 } else if (r) {
88a907d6 1206 DRM_ERROR("early_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1207 return r;
2c1a2784 1208 } else {
8faf0e08 1209 adev->ip_block_status[i].valid = true;
2c1a2784 1210 }
974e6b64 1211 } else {
8faf0e08 1212 adev->ip_block_status[i].valid = true;
d38ceaf9 1213 }
d38ceaf9
AD
1214 }
1215 }
1216
395d1fb9
NH
1217 adev->cg_flags &= amdgpu_cg_mask;
1218 adev->pg_flags &= amdgpu_pg_mask;
1219
d38ceaf9
AD
1220 return 0;
1221}
1222
1223static int amdgpu_init(struct amdgpu_device *adev)
1224{
1225 int i, r;
1226
1227 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1228 if (!adev->ip_block_status[i].valid)
d38ceaf9 1229 continue;
5fc3aeeb 1230 r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
2c1a2784 1231 if (r) {
822b2cef 1232 DRM_ERROR("sw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1233 return r;
2c1a2784 1234 }
8faf0e08 1235 adev->ip_block_status[i].sw = true;
d38ceaf9 1236 /* need to do gmc hw init early so we can allocate gpu mem */
5fc3aeeb 1237 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9 1238 r = amdgpu_vram_scratch_init(adev);
2c1a2784
AD
1239 if (r) {
1240 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
d38ceaf9 1241 return r;
2c1a2784 1242 }
5fc3aeeb 1243 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784
AD
1244 if (r) {
1245 DRM_ERROR("hw_init %d failed %d\n", i, r);
d38ceaf9 1246 return r;
2c1a2784 1247 }
d38ceaf9 1248 r = amdgpu_wb_init(adev);
2c1a2784
AD
1249 if (r) {
1250 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
d38ceaf9 1251 return r;
2c1a2784 1252 }
8faf0e08 1253 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1254 }
1255 }
1256
1257 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1258 if (!adev->ip_block_status[i].sw)
d38ceaf9
AD
1259 continue;
1260 /* gmc hw init is done early */
5fc3aeeb 1261 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
d38ceaf9 1262 continue;
5fc3aeeb 1263 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784 1264 if (r) {
822b2cef 1265 DRM_ERROR("hw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1266 return r;
2c1a2784 1267 }
8faf0e08 1268 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1269 }
1270
1271 return 0;
1272}
1273
1274static int amdgpu_late_init(struct amdgpu_device *adev)
1275{
1276 int i = 0, r;
1277
1278 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1279 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1280 continue;
1281 /* enable clockgating to save power */
5fc3aeeb 1282 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1283 AMD_CG_STATE_GATE);
2c1a2784 1284 if (r) {
822b2cef 1285 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1286 return r;
2c1a2784 1287 }
d38ceaf9 1288 if (adev->ip_blocks[i].funcs->late_init) {
5fc3aeeb 1289 r = adev->ip_blocks[i].funcs->late_init((void *)adev);
2c1a2784 1290 if (r) {
822b2cef 1291 DRM_ERROR("late_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1292 return r;
2c1a2784 1293 }
d38ceaf9
AD
1294 }
1295 }
1296
1297 return 0;
1298}
1299
1300static int amdgpu_fini(struct amdgpu_device *adev)
1301{
1302 int i, r;
1303
1304 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1305 if (!adev->ip_block_status[i].hw)
d38ceaf9 1306 continue;
5fc3aeeb 1307 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9
AD
1308 amdgpu_wb_fini(adev);
1309 amdgpu_vram_scratch_fini(adev);
1310 }
1311 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
5fc3aeeb 1312 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1313 AMD_CG_STATE_UNGATE);
2c1a2784 1314 if (r) {
822b2cef 1315 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1316 return r;
2c1a2784 1317 }
5fc3aeeb 1318 r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
d38ceaf9 1319 /* XXX handle errors */
2c1a2784 1320 if (r) {
822b2cef 1321 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1322 }
8faf0e08 1323 adev->ip_block_status[i].hw = false;
d38ceaf9
AD
1324 }
1325
1326 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1327 if (!adev->ip_block_status[i].sw)
d38ceaf9 1328 continue;
5fc3aeeb 1329 r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
d38ceaf9 1330 /* XXX handle errors */
2c1a2784 1331 if (r) {
822b2cef 1332 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1333 }
8faf0e08
AD
1334 adev->ip_block_status[i].sw = false;
1335 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1336 }
1337
a6dcfd9c
ML
1338 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1339 if (adev->ip_blocks[i].funcs->late_fini)
1340 adev->ip_blocks[i].funcs->late_fini((void *)adev);
1341 }
1342
d38ceaf9
AD
1343 return 0;
1344}
1345
1346static int amdgpu_suspend(struct amdgpu_device *adev)
1347{
1348 int i, r;
1349
c5a93a28
FC
1350 /* ungate SMC block first */
1351 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1352 AMD_CG_STATE_UNGATE);
1353 if (r) {
1354 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1355 }
1356
d38ceaf9 1357 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1358 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1359 continue;
1360 /* ungate blocks so that suspend can properly shut them down */
c5a93a28
FC
1361 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1362 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1363 AMD_CG_STATE_UNGATE);
1364 if (r) {
822b2cef 1365 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
c5a93a28 1366 }
2c1a2784 1367 }
d38ceaf9
AD
1368 /* XXX handle errors */
1369 r = adev->ip_blocks[i].funcs->suspend(adev);
1370 /* XXX handle errors */
2c1a2784 1371 if (r) {
822b2cef 1372 DRM_ERROR("suspend of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1373 }
d38ceaf9
AD
1374 }
1375
1376 return 0;
1377}
1378
1379static int amdgpu_resume(struct amdgpu_device *adev)
1380{
1381 int i, r;
1382
1383 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1384 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1385 continue;
1386 r = adev->ip_blocks[i].funcs->resume(adev);
2c1a2784 1387 if (r) {
822b2cef 1388 DRM_ERROR("resume of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1389 return r;
2c1a2784 1390 }
d38ceaf9
AD
1391 }
1392
1393 return 0;
1394}
1395
048765ad
AR
1396static bool amdgpu_device_is_virtual(void)
1397{
1398#ifdef CONFIG_X86
1399 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
1400#else
1401 return false;
1402#endif
1403}
1404
d38ceaf9
AD
1405/**
1406 * amdgpu_device_init - initialize the driver
1407 *
1408 * @adev: amdgpu_device pointer
1409 * @pdev: drm dev pointer
1410 * @pdev: pci dev pointer
1411 * @flags: driver flags
1412 *
1413 * Initializes the driver info and hw (all asics).
1414 * Returns 0 for success or an error on failure.
1415 * Called at driver startup.
1416 */
1417int amdgpu_device_init(struct amdgpu_device *adev,
1418 struct drm_device *ddev,
1419 struct pci_dev *pdev,
1420 uint32_t flags)
1421{
1422 int r, i;
1423 bool runtime = false;
1424
1425 adev->shutdown = false;
1426 adev->dev = &pdev->dev;
1427 adev->ddev = ddev;
1428 adev->pdev = pdev;
1429 adev->flags = flags;
2f7d10b3 1430 adev->asic_type = flags & AMD_ASIC_MASK;
d38ceaf9
AD
1431 adev->is_atom_bios = false;
1432 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1433 adev->mc.gtt_size = 512 * 1024 * 1024;
1434 adev->accel_working = false;
1435 adev->num_rings = 0;
1436 adev->mman.buffer_funcs = NULL;
1437 adev->mman.buffer_funcs_ring = NULL;
1438 adev->vm_manager.vm_pte_funcs = NULL;
2d55e45a 1439 adev->vm_manager.vm_pte_num_rings = 0;
d38ceaf9
AD
1440 adev->gart.gart_funcs = NULL;
1441 adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
1442
1443 adev->smc_rreg = &amdgpu_invalid_rreg;
1444 adev->smc_wreg = &amdgpu_invalid_wreg;
1445 adev->pcie_rreg = &amdgpu_invalid_rreg;
1446 adev->pcie_wreg = &amdgpu_invalid_wreg;
1447 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1448 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1449 adev->didt_rreg = &amdgpu_invalid_rreg;
1450 adev->didt_wreg = &amdgpu_invalid_wreg;
1451 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1452 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1453
3e39ab90
AD
1454 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1455 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1456 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
1457
1458 /* mutex initialization are all done here so we
1459 * can recall function without having locking issues */
8d0a7cea 1460 mutex_init(&adev->vm_manager.lock);
d38ceaf9 1461 atomic_set(&adev->irq.ih.lock, 0);
d38ceaf9
AD
1462 mutex_init(&adev->pm.mutex);
1463 mutex_init(&adev->gfx.gpu_clock_mutex);
1464 mutex_init(&adev->srbm_mutex);
1465 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9
AD
1466 mutex_init(&adev->mn_lock);
1467 hash_init(adev->mn_hash);
1468
1469 amdgpu_check_arguments(adev);
1470
1471 /* Registers mapping */
1472 /* TODO: block userspace mapping of io register */
1473 spin_lock_init(&adev->mmio_idx_lock);
1474 spin_lock_init(&adev->smc_idx_lock);
1475 spin_lock_init(&adev->pcie_idx_lock);
1476 spin_lock_init(&adev->uvd_ctx_idx_lock);
1477 spin_lock_init(&adev->didt_idx_lock);
1478 spin_lock_init(&adev->audio_endpt_idx_lock);
1479
1480 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1481 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1482 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1483 if (adev->rmmio == NULL) {
1484 return -ENOMEM;
1485 }
1486 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1487 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1488
1489 /* doorbell bar mapping */
1490 amdgpu_doorbell_init(adev);
1491
1492 /* io port mapping */
1493 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1494 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1495 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1496 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1497 break;
1498 }
1499 }
1500 if (adev->rio_mem == NULL)
1501 DRM_ERROR("Unable to find PCI I/O BAR\n");
1502
1503 /* early init functions */
1504 r = amdgpu_early_init(adev);
1505 if (r)
1506 return r;
1507
1508 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1509 /* this will fail for cards that aren't VGA class devices, just
1510 * ignore it */
1511 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1512
1513 if (amdgpu_runtime_pm == 1)
1514 runtime = true;
e9bef455 1515 if (amdgpu_device_is_px(ddev))
d38ceaf9
AD
1516 runtime = true;
1517 vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1518 if (runtime)
1519 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1520
1521 /* Read BIOS */
83ba126a
AD
1522 if (!amdgpu_get_bios(adev)) {
1523 r = -EINVAL;
1524 goto failed;
1525 }
d38ceaf9
AD
1526 /* Must be an ATOMBIOS */
1527 if (!adev->is_atom_bios) {
1528 dev_err(adev->dev, "Expecting atombios for GPU\n");
83ba126a
AD
1529 r = -EINVAL;
1530 goto failed;
d38ceaf9
AD
1531 }
1532 r = amdgpu_atombios_init(adev);
2c1a2784
AD
1533 if (r) {
1534 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
83ba126a 1535 goto failed;
2c1a2784 1536 }
d38ceaf9 1537
7e471e6f
AD
1538 /* See if the asic supports SR-IOV */
1539 adev->virtualization.supports_sr_iov =
1540 amdgpu_atombios_has_gpu_virtualization_table(adev);
1541
048765ad
AR
1542 /* Check if we are executing in a virtualized environment */
1543 adev->virtualization.is_virtual = amdgpu_device_is_virtual();
1544 adev->virtualization.caps = amdgpu_asic_get_virtual_caps(adev);
1545
d38ceaf9 1546 /* Post card if necessary */
048765ad
AR
1547 if (!amdgpu_card_posted(adev) ||
1548 (adev->virtualization.is_virtual &&
48a70e1c 1549 !(adev->virtualization.caps & AMDGPU_VIRT_CAPS_SRIOV_EN))) {
d38ceaf9
AD
1550 if (!adev->bios) {
1551 dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
83ba126a
AD
1552 r = -EINVAL;
1553 goto failed;
d38ceaf9
AD
1554 }
1555 DRM_INFO("GPU not posted. posting now...\n");
1556 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1557 }
1558
1559 /* Initialize clocks */
1560 r = amdgpu_atombios_get_clock_info(adev);
2c1a2784
AD
1561 if (r) {
1562 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
83ba126a 1563 goto failed;
2c1a2784 1564 }
d38ceaf9
AD
1565 /* init i2c buses */
1566 amdgpu_atombios_i2c_init(adev);
1567
1568 /* Fence driver */
1569 r = amdgpu_fence_driver_init(adev);
2c1a2784
AD
1570 if (r) {
1571 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
83ba126a 1572 goto failed;
2c1a2784 1573 }
d38ceaf9
AD
1574
1575 /* init the mode config */
1576 drm_mode_config_init(adev->ddev);
1577
1578 r = amdgpu_init(adev);
1579 if (r) {
2c1a2784 1580 dev_err(adev->dev, "amdgpu_init failed\n");
d38ceaf9 1581 amdgpu_fini(adev);
83ba126a 1582 goto failed;
d38ceaf9
AD
1583 }
1584
1585 adev->accel_working = true;
1586
1587 amdgpu_fbdev_init(adev);
1588
1589 r = amdgpu_ib_pool_init(adev);
1590 if (r) {
1591 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
83ba126a 1592 goto failed;
d38ceaf9
AD
1593 }
1594
1595 r = amdgpu_ib_ring_tests(adev);
1596 if (r)
1597 DRM_ERROR("ib ring test failed (%d).\n", r);
1598
1599 r = amdgpu_gem_debugfs_init(adev);
1600 if (r) {
1601 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1602 }
1603
1604 r = amdgpu_debugfs_regs_init(adev);
1605 if (r) {
1606 DRM_ERROR("registering register debugfs failed (%d).\n", r);
1607 }
1608
50ab2533
HR
1609 r = amdgpu_debugfs_firmware_init(adev);
1610 if (r) {
1611 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
1612 return r;
1613 }
1614
d38ceaf9
AD
1615 if ((amdgpu_testing & 1)) {
1616 if (adev->accel_working)
1617 amdgpu_test_moves(adev);
1618 else
1619 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
1620 }
1621 if ((amdgpu_testing & 2)) {
1622 if (adev->accel_working)
1623 amdgpu_test_syncing(adev);
1624 else
1625 DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
1626 }
1627 if (amdgpu_benchmarking) {
1628 if (adev->accel_working)
1629 amdgpu_benchmark(adev, amdgpu_benchmarking);
1630 else
1631 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
1632 }
1633
1634 /* enable clockgating, etc. after ib tests, etc. since some blocks require
1635 * explicit gating rather than handling it automatically.
1636 */
1637 r = amdgpu_late_init(adev);
2c1a2784
AD
1638 if (r) {
1639 dev_err(adev->dev, "amdgpu_late_init failed\n");
83ba126a 1640 goto failed;
2c1a2784 1641 }
d38ceaf9
AD
1642
1643 return 0;
83ba126a
AD
1644
1645failed:
1646 if (runtime)
1647 vga_switcheroo_fini_domain_pm_ops(adev->dev);
1648 return r;
d38ceaf9
AD
1649}
1650
1651static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
1652
1653/**
1654 * amdgpu_device_fini - tear down the driver
1655 *
1656 * @adev: amdgpu_device pointer
1657 *
1658 * Tear down the driver info (all asics).
1659 * Called at driver shutdown.
1660 */
1661void amdgpu_device_fini(struct amdgpu_device *adev)
1662{
1663 int r;
1664
1665 DRM_INFO("amdgpu: finishing device.\n");
1666 adev->shutdown = true;
1667 /* evict vram memory */
1668 amdgpu_bo_evict_vram(adev);
1669 amdgpu_ib_pool_fini(adev);
1670 amdgpu_fence_driver_fini(adev);
1671 amdgpu_fbdev_fini(adev);
1672 r = amdgpu_fini(adev);
8faf0e08
AD
1673 kfree(adev->ip_block_status);
1674 adev->ip_block_status = NULL;
d38ceaf9
AD
1675 adev->accel_working = false;
1676 /* free i2c buses */
1677 amdgpu_i2c_fini(adev);
1678 amdgpu_atombios_fini(adev);
1679 kfree(adev->bios);
1680 adev->bios = NULL;
1681 vga_switcheroo_unregister_client(adev->pdev);
83ba126a
AD
1682 if (adev->flags & AMD_IS_PX)
1683 vga_switcheroo_fini_domain_pm_ops(adev->dev);
d38ceaf9
AD
1684 vga_client_register(adev->pdev, NULL, NULL, NULL);
1685 if (adev->rio_mem)
1686 pci_iounmap(adev->pdev, adev->rio_mem);
1687 adev->rio_mem = NULL;
1688 iounmap(adev->rmmio);
1689 adev->rmmio = NULL;
1690 amdgpu_doorbell_fini(adev);
1691 amdgpu_debugfs_regs_cleanup(adev);
1692 amdgpu_debugfs_remove_files(adev);
1693}
1694
1695
1696/*
1697 * Suspend & resume.
1698 */
1699/**
1700 * amdgpu_suspend_kms - initiate device suspend
1701 *
1702 * @pdev: drm dev pointer
1703 * @state: suspend state
1704 *
1705 * Puts the hw in the suspend state (all asics).
1706 * Returns 0 for success or an error on failure.
1707 * Called at driver suspend.
1708 */
1709int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1710{
1711 struct amdgpu_device *adev;
1712 struct drm_crtc *crtc;
1713 struct drm_connector *connector;
5ceb54c6 1714 int r;
d38ceaf9
AD
1715
1716 if (dev == NULL || dev->dev_private == NULL) {
1717 return -ENODEV;
1718 }
1719
1720 adev = dev->dev_private;
1721
1722 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1723 return 0;
1724
1725 drm_kms_helper_poll_disable(dev);
1726
1727 /* turn off display hw */
4c7fbc39 1728 drm_modeset_lock_all(dev);
d38ceaf9
AD
1729 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1730 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1731 }
4c7fbc39 1732 drm_modeset_unlock_all(dev);
d38ceaf9 1733
756e6880 1734 /* unpin the front buffers and cursors */
d38ceaf9 1735 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
756e6880 1736 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
d38ceaf9
AD
1737 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
1738 struct amdgpu_bo *robj;
1739
756e6880
AD
1740 if (amdgpu_crtc->cursor_bo) {
1741 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1742 r = amdgpu_bo_reserve(aobj, false);
1743 if (r == 0) {
1744 amdgpu_bo_unpin(aobj);
1745 amdgpu_bo_unreserve(aobj);
1746 }
1747 }
1748
d38ceaf9
AD
1749 if (rfb == NULL || rfb->obj == NULL) {
1750 continue;
1751 }
1752 robj = gem_to_amdgpu_bo(rfb->obj);
1753 /* don't unpin kernel fb objects */
1754 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
1755 r = amdgpu_bo_reserve(robj, false);
1756 if (r == 0) {
1757 amdgpu_bo_unpin(robj);
1758 amdgpu_bo_unreserve(robj);
1759 }
1760 }
1761 }
1762 /* evict vram memory */
1763 amdgpu_bo_evict_vram(adev);
1764
5ceb54c6 1765 amdgpu_fence_driver_suspend(adev);
d38ceaf9
AD
1766
1767 r = amdgpu_suspend(adev);
1768
1769 /* evict remaining vram memory */
1770 amdgpu_bo_evict_vram(adev);
1771
1772 pci_save_state(dev->pdev);
1773 if (suspend) {
1774 /* Shut down the device */
1775 pci_disable_device(dev->pdev);
1776 pci_set_power_state(dev->pdev, PCI_D3hot);
1777 }
1778
1779 if (fbcon) {
1780 console_lock();
1781 amdgpu_fbdev_set_suspend(adev, 1);
1782 console_unlock();
1783 }
1784 return 0;
1785}
1786
1787/**
1788 * amdgpu_resume_kms - initiate device resume
1789 *
1790 * @pdev: drm dev pointer
1791 *
1792 * Bring the hw back to operating state (all asics).
1793 * Returns 0 for success or an error on failure.
1794 * Called at driver resume.
1795 */
1796int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1797{
1798 struct drm_connector *connector;
1799 struct amdgpu_device *adev = dev->dev_private;
756e6880 1800 struct drm_crtc *crtc;
d38ceaf9
AD
1801 int r;
1802
1803 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1804 return 0;
1805
1806 if (fbcon) {
1807 console_lock();
1808 }
1809 if (resume) {
1810 pci_set_power_state(dev->pdev, PCI_D0);
1811 pci_restore_state(dev->pdev);
1812 if (pci_enable_device(dev->pdev)) {
1813 if (fbcon)
1814 console_unlock();
1815 return -1;
1816 }
1817 }
1818
1819 /* post card */
ca198528
FC
1820 if (!amdgpu_card_posted(adev))
1821 amdgpu_atom_asic_init(adev->mode_info.atom_context);
d38ceaf9
AD
1822
1823 r = amdgpu_resume(adev);
ca198528
FC
1824 if (r)
1825 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
d38ceaf9 1826
5ceb54c6
AD
1827 amdgpu_fence_driver_resume(adev);
1828
ca198528
FC
1829 if (resume) {
1830 r = amdgpu_ib_ring_tests(adev);
1831 if (r)
1832 DRM_ERROR("ib ring test failed (%d).\n", r);
1833 }
d38ceaf9
AD
1834
1835 r = amdgpu_late_init(adev);
1836 if (r)
1837 return r;
1838
756e6880
AD
1839 /* pin cursors */
1840 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1841 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1842
1843 if (amdgpu_crtc->cursor_bo) {
1844 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1845 r = amdgpu_bo_reserve(aobj, false);
1846 if (r == 0) {
1847 r = amdgpu_bo_pin(aobj,
1848 AMDGPU_GEM_DOMAIN_VRAM,
1849 &amdgpu_crtc->cursor_addr);
1850 if (r != 0)
1851 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1852 amdgpu_bo_unreserve(aobj);
1853 }
1854 }
1855 }
1856
d38ceaf9
AD
1857 /* blat the mode back in */
1858 if (fbcon) {
1859 drm_helper_resume_force_mode(dev);
1860 /* turn on display hw */
4c7fbc39 1861 drm_modeset_lock_all(dev);
d38ceaf9
AD
1862 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1863 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1864 }
4c7fbc39 1865 drm_modeset_unlock_all(dev);
d38ceaf9
AD
1866 }
1867
1868 drm_kms_helper_poll_enable(dev);
54fb2a5c 1869 drm_helper_hpd_irq_event(dev);
d38ceaf9
AD
1870
1871 if (fbcon) {
1872 amdgpu_fbdev_set_suspend(adev, 0);
1873 console_unlock();
1874 }
1875
1876 return 0;
1877}
1878
1879/**
1880 * amdgpu_gpu_reset - reset the asic
1881 *
1882 * @adev: amdgpu device pointer
1883 *
1884 * Attempt the reset the GPU if it has hung (all asics).
1885 * Returns 0 for success or an error on failure.
1886 */
1887int amdgpu_gpu_reset(struct amdgpu_device *adev)
1888{
1889 unsigned ring_sizes[AMDGPU_MAX_RINGS];
1890 uint32_t *ring_data[AMDGPU_MAX_RINGS];
1891
1892 bool saved = false;
1893
1894 int i, r;
1895 int resched;
1896
d94aed5a 1897 atomic_inc(&adev->gpu_reset_counter);
d38ceaf9 1898
0875dc9e
CZ
1899 /* block scheduler */
1900 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1901 struct amdgpu_ring *ring = adev->rings[i];
1902
1903 if (!ring)
1904 continue;
1905 kthread_park(ring->sched.thread);
1906 }
d38ceaf9
AD
1907 /* block TTM */
1908 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
1909
1910 r = amdgpu_suspend(adev);
1911
1912 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1913 struct amdgpu_ring *ring = adev->rings[i];
1914 if (!ring)
1915 continue;
1916
1917 ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
1918 if (ring_sizes[i]) {
1919 saved = true;
1920 dev_info(adev->dev, "Saved %d dwords of commands "
1921 "on ring %d.\n", ring_sizes[i], i);
1922 }
1923 }
1924
1925retry:
1926 r = amdgpu_asic_reset(adev);
bfa99269
AD
1927 /* post card */
1928 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1929
d38ceaf9
AD
1930 if (!r) {
1931 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
1932 r = amdgpu_resume(adev);
1933 }
1934
1935 if (!r) {
1936 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1937 struct amdgpu_ring *ring = adev->rings[i];
1938 if (!ring)
1939 continue;
0875dc9e 1940 kthread_unpark(ring->sched.thread);
d38ceaf9
AD
1941 amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
1942 ring_sizes[i] = 0;
1943 ring_data[i] = NULL;
1944 }
1945
1946 r = amdgpu_ib_ring_tests(adev);
1947 if (r) {
1948 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
1949 if (saved) {
1950 saved = false;
1951 r = amdgpu_suspend(adev);
1952 goto retry;
1953 }
1954 }
1955 } else {
1956 amdgpu_fence_driver_force_completion(adev);
1957 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
0875dc9e
CZ
1958 if (adev->rings[i]) {
1959 kthread_unpark(adev->rings[i]->sched.thread);
d38ceaf9 1960 kfree(ring_data[i]);
0875dc9e 1961 }
d38ceaf9
AD
1962 }
1963 }
1964
1965 drm_helper_resume_force_mode(adev->ddev);
1966
1967 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
1968 if (r) {
1969 /* bad news, how to tell it to userspace ? */
1970 dev_info(adev->dev, "GPU reset failed\n");
1971 }
1972
d38ceaf9
AD
1973 return r;
1974}
1975
cd474ba0
AD
1976#define AMDGPU_DEFAULT_PCIE_GEN_MASK 0x30007 /* gen: chipset 1/2, asic 1/2/3 */
1977#define AMDGPU_DEFAULT_PCIE_MLW_MASK 0x2f0000 /* 1/2/4/8/16 lanes */
1978
d0dd7f0c
AD
1979void amdgpu_get_pcie_info(struct amdgpu_device *adev)
1980{
1981 u32 mask;
1982 int ret;
1983
cd474ba0
AD
1984 if (amdgpu_pcie_gen_cap)
1985 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 1986
cd474ba0
AD
1987 if (amdgpu_pcie_lane_cap)
1988 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 1989
cd474ba0
AD
1990 /* covers APUs as well */
1991 if (pci_is_root_bus(adev->pdev->bus)) {
1992 if (adev->pm.pcie_gen_mask == 0)
1993 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
1994 if (adev->pm.pcie_mlw_mask == 0)
1995 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 1996 return;
cd474ba0 1997 }
d0dd7f0c 1998
cd474ba0
AD
1999 if (adev->pm.pcie_gen_mask == 0) {
2000 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2001 if (!ret) {
2002 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2003 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2004 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2005
2006 if (mask & DRM_PCIE_SPEED_25)
2007 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2008 if (mask & DRM_PCIE_SPEED_50)
2009 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2010 if (mask & DRM_PCIE_SPEED_80)
2011 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2012 } else {
2013 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2014 }
2015 }
2016 if (adev->pm.pcie_mlw_mask == 0) {
2017 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2018 if (!ret) {
2019 switch (mask) {
2020 case 32:
2021 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2022 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2023 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2024 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2025 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2026 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2027 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2028 break;
2029 case 16:
2030 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2031 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2032 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2033 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2034 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2035 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2036 break;
2037 case 12:
2038 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2039 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2040 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2041 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2042 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2043 break;
2044 case 8:
2045 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2046 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2047 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2048 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2049 break;
2050 case 4:
2051 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2052 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2053 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2054 break;
2055 case 2:
2056 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2057 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2058 break;
2059 case 1:
2060 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2061 break;
2062 default:
2063 break;
2064 }
2065 } else {
2066 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c
AD
2067 }
2068 }
2069}
d38ceaf9
AD
2070
2071/*
2072 * Debugfs
2073 */
2074int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
06ab6832 2075 const struct drm_info_list *files,
d38ceaf9
AD
2076 unsigned nfiles)
2077{
2078 unsigned i;
2079
2080 for (i = 0; i < adev->debugfs_count; i++) {
2081 if (adev->debugfs[i].files == files) {
2082 /* Already registered */
2083 return 0;
2084 }
2085 }
2086
2087 i = adev->debugfs_count + 1;
2088 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2089 DRM_ERROR("Reached maximum number of debugfs components.\n");
2090 DRM_ERROR("Report so we increase "
2091 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2092 return -EINVAL;
2093 }
2094 adev->debugfs[adev->debugfs_count].files = files;
2095 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2096 adev->debugfs_count = i;
2097#if defined(CONFIG_DEBUG_FS)
2098 drm_debugfs_create_files(files, nfiles,
2099 adev->ddev->control->debugfs_root,
2100 adev->ddev->control);
2101 drm_debugfs_create_files(files, nfiles,
2102 adev->ddev->primary->debugfs_root,
2103 adev->ddev->primary);
2104#endif
2105 return 0;
2106}
2107
2108static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
2109{
2110#if defined(CONFIG_DEBUG_FS)
2111 unsigned i;
2112
2113 for (i = 0; i < adev->debugfs_count; i++) {
2114 drm_debugfs_remove_files(adev->debugfs[i].files,
2115 adev->debugfs[i].num_files,
2116 adev->ddev->control);
2117 drm_debugfs_remove_files(adev->debugfs[i].files,
2118 adev->debugfs[i].num_files,
2119 adev->ddev->primary);
2120 }
2121#endif
2122}
2123
2124#if defined(CONFIG_DEBUG_FS)
2125
2126static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2127 size_t size, loff_t *pos)
2128{
2129 struct amdgpu_device *adev = f->f_inode->i_private;
2130 ssize_t result = 0;
2131 int r;
2132
2133 if (size & 0x3 || *pos & 0x3)
2134 return -EINVAL;
2135
2136 while (size) {
2137 uint32_t value;
2138
2139 if (*pos > adev->rmmio_size)
2140 return result;
2141
2142 value = RREG32(*pos >> 2);
2143 r = put_user(value, (uint32_t *)buf);
2144 if (r)
2145 return r;
2146
2147 result += 4;
2148 buf += 4;
2149 *pos += 4;
2150 size -= 4;
2151 }
2152
2153 return result;
2154}
2155
2156static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2157 size_t size, loff_t *pos)
2158{
2159 struct amdgpu_device *adev = f->f_inode->i_private;
2160 ssize_t result = 0;
2161 int r;
2162
2163 if (size & 0x3 || *pos & 0x3)
2164 return -EINVAL;
2165
2166 while (size) {
2167 uint32_t value;
2168
2169 if (*pos > adev->rmmio_size)
2170 return result;
2171
2172 r = get_user(value, (uint32_t *)buf);
2173 if (r)
2174 return r;
2175
2176 WREG32(*pos >> 2, value);
2177
2178 result += 4;
2179 buf += 4;
2180 *pos += 4;
2181 size -= 4;
2182 }
2183
2184 return result;
2185}
2186
adcec288
TSD
2187static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2188 size_t size, loff_t *pos)
2189{
2190 struct amdgpu_device *adev = f->f_inode->i_private;
2191 ssize_t result = 0;
2192 int r;
2193
2194 if (size & 0x3 || *pos & 0x3)
2195 return -EINVAL;
2196
2197 while (size) {
2198 uint32_t value;
2199
2200 value = RREG32_PCIE(*pos >> 2);
2201 r = put_user(value, (uint32_t *)buf);
2202 if (r)
2203 return r;
2204
2205 result += 4;
2206 buf += 4;
2207 *pos += 4;
2208 size -= 4;
2209 }
2210
2211 return result;
2212}
2213
2214static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
2215 size_t size, loff_t *pos)
2216{
2217 struct amdgpu_device *adev = f->f_inode->i_private;
2218 ssize_t result = 0;
2219 int r;
2220
2221 if (size & 0x3 || *pos & 0x3)
2222 return -EINVAL;
2223
2224 while (size) {
2225 uint32_t value;
2226
2227 r = get_user(value, (uint32_t *)buf);
2228 if (r)
2229 return r;
2230
2231 WREG32_PCIE(*pos >> 2, value);
2232
2233 result += 4;
2234 buf += 4;
2235 *pos += 4;
2236 size -= 4;
2237 }
2238
2239 return result;
2240}
2241
2242static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
2243 size_t size, loff_t *pos)
2244{
2245 struct amdgpu_device *adev = f->f_inode->i_private;
2246 ssize_t result = 0;
2247 int r;
2248
2249 if (size & 0x3 || *pos & 0x3)
2250 return -EINVAL;
2251
2252 while (size) {
2253 uint32_t value;
2254
2255 value = RREG32_DIDT(*pos >> 2);
2256 r = put_user(value, (uint32_t *)buf);
2257 if (r)
2258 return r;
2259
2260 result += 4;
2261 buf += 4;
2262 *pos += 4;
2263 size -= 4;
2264 }
2265
2266 return result;
2267}
2268
2269static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
2270 size_t size, loff_t *pos)
2271{
2272 struct amdgpu_device *adev = f->f_inode->i_private;
2273 ssize_t result = 0;
2274 int r;
2275
2276 if (size & 0x3 || *pos & 0x3)
2277 return -EINVAL;
2278
2279 while (size) {
2280 uint32_t value;
2281
2282 r = get_user(value, (uint32_t *)buf);
2283 if (r)
2284 return r;
2285
2286 WREG32_DIDT(*pos >> 2, value);
2287
2288 result += 4;
2289 buf += 4;
2290 *pos += 4;
2291 size -= 4;
2292 }
2293
2294 return result;
2295}
2296
2297static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
2298 size_t size, loff_t *pos)
2299{
2300 struct amdgpu_device *adev = f->f_inode->i_private;
2301 ssize_t result = 0;
2302 int r;
2303
2304 if (size & 0x3 || *pos & 0x3)
2305 return -EINVAL;
2306
2307 while (size) {
2308 uint32_t value;
2309
2310 value = RREG32_SMC(*pos >> 2);
2311 r = put_user(value, (uint32_t *)buf);
2312 if (r)
2313 return r;
2314
2315 result += 4;
2316 buf += 4;
2317 *pos += 4;
2318 size -= 4;
2319 }
2320
2321 return result;
2322}
2323
2324static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
2325 size_t size, loff_t *pos)
2326{
2327 struct amdgpu_device *adev = f->f_inode->i_private;
2328 ssize_t result = 0;
2329 int r;
2330
2331 if (size & 0x3 || *pos & 0x3)
2332 return -EINVAL;
2333
2334 while (size) {
2335 uint32_t value;
2336
2337 r = get_user(value, (uint32_t *)buf);
2338 if (r)
2339 return r;
2340
2341 WREG32_SMC(*pos >> 2, value);
2342
2343 result += 4;
2344 buf += 4;
2345 *pos += 4;
2346 size -= 4;
2347 }
2348
2349 return result;
2350}
2351
d38ceaf9
AD
2352static const struct file_operations amdgpu_debugfs_regs_fops = {
2353 .owner = THIS_MODULE,
2354 .read = amdgpu_debugfs_regs_read,
2355 .write = amdgpu_debugfs_regs_write,
2356 .llseek = default_llseek
2357};
adcec288
TSD
2358static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
2359 .owner = THIS_MODULE,
2360 .read = amdgpu_debugfs_regs_didt_read,
2361 .write = amdgpu_debugfs_regs_didt_write,
2362 .llseek = default_llseek
2363};
2364static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
2365 .owner = THIS_MODULE,
2366 .read = amdgpu_debugfs_regs_pcie_read,
2367 .write = amdgpu_debugfs_regs_pcie_write,
2368 .llseek = default_llseek
2369};
2370static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
2371 .owner = THIS_MODULE,
2372 .read = amdgpu_debugfs_regs_smc_read,
2373 .write = amdgpu_debugfs_regs_smc_write,
2374 .llseek = default_llseek
2375};
2376
2377static const struct file_operations *debugfs_regs[] = {
2378 &amdgpu_debugfs_regs_fops,
2379 &amdgpu_debugfs_regs_didt_fops,
2380 &amdgpu_debugfs_regs_pcie_fops,
2381 &amdgpu_debugfs_regs_smc_fops,
2382};
2383
2384static const char *debugfs_regs_names[] = {
2385 "amdgpu_regs",
2386 "amdgpu_regs_didt",
2387 "amdgpu_regs_pcie",
2388 "amdgpu_regs_smc",
2389};
d38ceaf9
AD
2390
2391static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2392{
2393 struct drm_minor *minor = adev->ddev->primary;
2394 struct dentry *ent, *root = minor->debugfs_root;
adcec288
TSD
2395 unsigned i, j;
2396
2397 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
2398 ent = debugfs_create_file(debugfs_regs_names[i],
2399 S_IFREG | S_IRUGO, root,
2400 adev, debugfs_regs[i]);
2401 if (IS_ERR(ent)) {
2402 for (j = 0; j < i; j++) {
2403 debugfs_remove(adev->debugfs_regs[i]);
2404 adev->debugfs_regs[i] = NULL;
2405 }
2406 return PTR_ERR(ent);
2407 }
d38ceaf9 2408
adcec288
TSD
2409 if (!i)
2410 i_size_write(ent->d_inode, adev->rmmio_size);
2411 adev->debugfs_regs[i] = ent;
2412 }
d38ceaf9
AD
2413
2414 return 0;
2415}
2416
2417static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
2418{
adcec288
TSD
2419 unsigned i;
2420
2421 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
2422 if (adev->debugfs_regs[i]) {
2423 debugfs_remove(adev->debugfs_regs[i]);
2424 adev->debugfs_regs[i] = NULL;
2425 }
2426 }
d38ceaf9
AD
2427}
2428
2429int amdgpu_debugfs_init(struct drm_minor *minor)
2430{
2431 return 0;
2432}
2433
2434void amdgpu_debugfs_cleanup(struct drm_minor *minor)
2435{
2436}
7cebc728
AK
2437#else
2438static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2439{
2440 return 0;
2441}
2442static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
d38ceaf9 2443#endif
This page took 0.189495 seconds and 5 git commands to generate.