drm/amdgpu: impl late_fini for amdgpu_pp_ip
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
29#include <linux/slab.h>
30#include <linux/debugfs.h>
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/amdgpu_drm.h>
34#include <linux/vgaarb.h>
35#include <linux/vga_switcheroo.h>
36#include <linux/efi.h>
37#include "amdgpu.h"
38#include "amdgpu_i2c.h"
39#include "atom.h"
40#include "amdgpu_atombios.h"
d0dd7f0c 41#include "amd_pcie.h"
a2e73f56
AD
42#ifdef CONFIG_DRM_AMDGPU_CIK
43#include "cik.h"
44#endif
aaa36a97 45#include "vi.h"
d38ceaf9
AD
46#include "bif/bif_4_1_d.h"
47
48static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
49static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
50
51static const char *amdgpu_asic_name[] = {
52 "BONAIRE",
53 "KAVERI",
54 "KABINI",
55 "HAWAII",
56 "MULLINS",
57 "TOPAZ",
58 "TONGA",
48299f95 59 "FIJI",
d38ceaf9 60 "CARRIZO",
139f4917 61 "STONEY",
2cc0c0b5
FC
62 "POLARIS10",
63 "POLARIS11",
d38ceaf9
AD
64 "LAST",
65};
66
67bool amdgpu_device_is_px(struct drm_device *dev)
68{
69 struct amdgpu_device *adev = dev->dev_private;
70
2f7d10b3 71 if (adev->flags & AMD_IS_PX)
d38ceaf9
AD
72 return true;
73 return false;
74}
75
76/*
77 * MMIO register access helper functions.
78 */
79uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
80 bool always_indirect)
81{
82 if ((reg * 4) < adev->rmmio_size && !always_indirect)
83 return readl(((void __iomem *)adev->rmmio) + (reg * 4));
84 else {
85 unsigned long flags;
86 uint32_t ret;
87
88 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
89 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
90 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
91 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
92
93 return ret;
94 }
95}
96
97void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
98 bool always_indirect)
99{
100 if ((reg * 4) < adev->rmmio_size && !always_indirect)
101 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
102 else {
103 unsigned long flags;
104
105 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
106 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
107 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
108 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
109 }
110}
111
112u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
113{
114 if ((reg * 4) < adev->rio_mem_size)
115 return ioread32(adev->rio_mem + (reg * 4));
116 else {
117 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
118 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
119 }
120}
121
122void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
123{
124
125 if ((reg * 4) < adev->rio_mem_size)
126 iowrite32(v, adev->rio_mem + (reg * 4));
127 else {
128 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
129 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
130 }
131}
132
133/**
134 * amdgpu_mm_rdoorbell - read a doorbell dword
135 *
136 * @adev: amdgpu_device pointer
137 * @index: doorbell index
138 *
139 * Returns the value in the doorbell aperture at the
140 * requested doorbell index (CIK).
141 */
142u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
143{
144 if (index < adev->doorbell.num_doorbells) {
145 return readl(adev->doorbell.ptr + index);
146 } else {
147 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
148 return 0;
149 }
150}
151
152/**
153 * amdgpu_mm_wdoorbell - write a doorbell dword
154 *
155 * @adev: amdgpu_device pointer
156 * @index: doorbell index
157 * @v: value to write
158 *
159 * Writes @v to the doorbell aperture at the
160 * requested doorbell index (CIK).
161 */
162void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
163{
164 if (index < adev->doorbell.num_doorbells) {
165 writel(v, adev->doorbell.ptr + index);
166 } else {
167 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
168 }
169}
170
171/**
172 * amdgpu_invalid_rreg - dummy reg read function
173 *
174 * @adev: amdgpu device pointer
175 * @reg: offset of register
176 *
177 * Dummy register read function. Used for register blocks
178 * that certain asics don't have (all asics).
179 * Returns the value in the register.
180 */
181static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
182{
183 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
184 BUG();
185 return 0;
186}
187
188/**
189 * amdgpu_invalid_wreg - dummy reg write function
190 *
191 * @adev: amdgpu device pointer
192 * @reg: offset of register
193 * @v: value to write to the register
194 *
195 * Dummy register read function. Used for register blocks
196 * that certain asics don't have (all asics).
197 */
198static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
199{
200 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
201 reg, v);
202 BUG();
203}
204
205/**
206 * amdgpu_block_invalid_rreg - dummy reg read function
207 *
208 * @adev: amdgpu device pointer
209 * @block: offset of instance
210 * @reg: offset of register
211 *
212 * Dummy register read function. Used for register blocks
213 * that certain asics don't have (all asics).
214 * Returns the value in the register.
215 */
216static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
217 uint32_t block, uint32_t reg)
218{
219 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
220 reg, block);
221 BUG();
222 return 0;
223}
224
225/**
226 * amdgpu_block_invalid_wreg - dummy reg write function
227 *
228 * @adev: amdgpu device pointer
229 * @block: offset of instance
230 * @reg: offset of register
231 * @v: value to write to the register
232 *
233 * Dummy register read function. Used for register blocks
234 * that certain asics don't have (all asics).
235 */
236static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
237 uint32_t block,
238 uint32_t reg, uint32_t v)
239{
240 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
241 reg, block, v);
242 BUG();
243}
244
245static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
246{
247 int r;
248
249 if (adev->vram_scratch.robj == NULL) {
250 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
857d913d
AD
251 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
252 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 253 NULL, NULL, &adev->vram_scratch.robj);
d38ceaf9
AD
254 if (r) {
255 return r;
256 }
257 }
258
259 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
260 if (unlikely(r != 0))
261 return r;
262 r = amdgpu_bo_pin(adev->vram_scratch.robj,
263 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
264 if (r) {
265 amdgpu_bo_unreserve(adev->vram_scratch.robj);
266 return r;
267 }
268 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
269 (void **)&adev->vram_scratch.ptr);
270 if (r)
271 amdgpu_bo_unpin(adev->vram_scratch.robj);
272 amdgpu_bo_unreserve(adev->vram_scratch.robj);
273
274 return r;
275}
276
277static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
278{
279 int r;
280
281 if (adev->vram_scratch.robj == NULL) {
282 return;
283 }
284 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
285 if (likely(r == 0)) {
286 amdgpu_bo_kunmap(adev->vram_scratch.robj);
287 amdgpu_bo_unpin(adev->vram_scratch.robj);
288 amdgpu_bo_unreserve(adev->vram_scratch.robj);
289 }
290 amdgpu_bo_unref(&adev->vram_scratch.robj);
291}
292
293/**
294 * amdgpu_program_register_sequence - program an array of registers.
295 *
296 * @adev: amdgpu_device pointer
297 * @registers: pointer to the register array
298 * @array_size: size of the register array
299 *
300 * Programs an array or registers with and and or masks.
301 * This is a helper for setting golden registers.
302 */
303void amdgpu_program_register_sequence(struct amdgpu_device *adev,
304 const u32 *registers,
305 const u32 array_size)
306{
307 u32 tmp, reg, and_mask, or_mask;
308 int i;
309
310 if (array_size % 3)
311 return;
312
313 for (i = 0; i < array_size; i +=3) {
314 reg = registers[i + 0];
315 and_mask = registers[i + 1];
316 or_mask = registers[i + 2];
317
318 if (and_mask == 0xffffffff) {
319 tmp = or_mask;
320 } else {
321 tmp = RREG32(reg);
322 tmp &= ~and_mask;
323 tmp |= or_mask;
324 }
325 WREG32(reg, tmp);
326 }
327}
328
329void amdgpu_pci_config_reset(struct amdgpu_device *adev)
330{
331 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
332}
333
334/*
335 * GPU doorbell aperture helpers function.
336 */
337/**
338 * amdgpu_doorbell_init - Init doorbell driver information.
339 *
340 * @adev: amdgpu_device pointer
341 *
342 * Init doorbell driver information (CIK)
343 * Returns 0 on success, error on failure.
344 */
345static int amdgpu_doorbell_init(struct amdgpu_device *adev)
346{
347 /* doorbell bar mapping */
348 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
349 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
350
edf600da 351 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
d38ceaf9
AD
352 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
353 if (adev->doorbell.num_doorbells == 0)
354 return -EINVAL;
355
356 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
357 if (adev->doorbell.ptr == NULL) {
358 return -ENOMEM;
359 }
360 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
361 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
362
363 return 0;
364}
365
366/**
367 * amdgpu_doorbell_fini - Tear down doorbell driver information.
368 *
369 * @adev: amdgpu_device pointer
370 *
371 * Tear down doorbell driver information (CIK)
372 */
373static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
374{
375 iounmap(adev->doorbell.ptr);
376 adev->doorbell.ptr = NULL;
377}
378
379/**
380 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
381 * setup amdkfd
382 *
383 * @adev: amdgpu_device pointer
384 * @aperture_base: output returning doorbell aperture base physical address
385 * @aperture_size: output returning doorbell aperture size in bytes
386 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
387 *
388 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
389 * takes doorbells required for its own rings and reports the setup to amdkfd.
390 * amdgpu reserved doorbells are at the start of the doorbell aperture.
391 */
392void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
393 phys_addr_t *aperture_base,
394 size_t *aperture_size,
395 size_t *start_offset)
396{
397 /*
398 * The first num_doorbells are used by amdgpu.
399 * amdkfd takes whatever's left in the aperture.
400 */
401 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
402 *aperture_base = adev->doorbell.base;
403 *aperture_size = adev->doorbell.size;
404 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
405 } else {
406 *aperture_base = 0;
407 *aperture_size = 0;
408 *start_offset = 0;
409 }
410}
411
412/*
413 * amdgpu_wb_*()
414 * Writeback is the the method by which the the GPU updates special pages
415 * in memory with the status of certain GPU events (fences, ring pointers,
416 * etc.).
417 */
418
419/**
420 * amdgpu_wb_fini - Disable Writeback and free memory
421 *
422 * @adev: amdgpu_device pointer
423 *
424 * Disables Writeback and frees the Writeback memory (all asics).
425 * Used at driver shutdown.
426 */
427static void amdgpu_wb_fini(struct amdgpu_device *adev)
428{
429 if (adev->wb.wb_obj) {
430 if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
431 amdgpu_bo_kunmap(adev->wb.wb_obj);
432 amdgpu_bo_unpin(adev->wb.wb_obj);
433 amdgpu_bo_unreserve(adev->wb.wb_obj);
434 }
435 amdgpu_bo_unref(&adev->wb.wb_obj);
436 adev->wb.wb = NULL;
437 adev->wb.wb_obj = NULL;
438 }
439}
440
441/**
442 * amdgpu_wb_init- Init Writeback driver info and allocate memory
443 *
444 * @adev: amdgpu_device pointer
445 *
446 * Disables Writeback and frees the Writeback memory (all asics).
447 * Used at driver startup.
448 * Returns 0 on success or an -error on failure.
449 */
450static int amdgpu_wb_init(struct amdgpu_device *adev)
451{
452 int r;
453
454 if (adev->wb.wb_obj == NULL) {
455 r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
72d7668b
CK
456 AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
457 &adev->wb.wb_obj);
d38ceaf9
AD
458 if (r) {
459 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
460 return r;
461 }
462 r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
463 if (unlikely(r != 0)) {
464 amdgpu_wb_fini(adev);
465 return r;
466 }
467 r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
468 &adev->wb.gpu_addr);
469 if (r) {
470 amdgpu_bo_unreserve(adev->wb.wb_obj);
471 dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
472 amdgpu_wb_fini(adev);
473 return r;
474 }
475 r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
476 amdgpu_bo_unreserve(adev->wb.wb_obj);
477 if (r) {
478 dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
479 amdgpu_wb_fini(adev);
480 return r;
481 }
482
483 adev->wb.num_wb = AMDGPU_MAX_WB;
484 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
485
486 /* clear wb memory */
487 memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
488 }
489
490 return 0;
491}
492
493/**
494 * amdgpu_wb_get - Allocate a wb entry
495 *
496 * @adev: amdgpu_device pointer
497 * @wb: wb index
498 *
499 * Allocate a wb slot for use by the driver (all asics).
500 * Returns 0 on success or -EINVAL on failure.
501 */
502int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
503{
504 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
505 if (offset < adev->wb.num_wb) {
506 __set_bit(offset, adev->wb.used);
507 *wb = offset;
508 return 0;
509 } else {
510 return -EINVAL;
511 }
512}
513
514/**
515 * amdgpu_wb_free - Free a wb entry
516 *
517 * @adev: amdgpu_device pointer
518 * @wb: wb index
519 *
520 * Free a wb slot allocated for use by the driver (all asics)
521 */
522void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
523{
524 if (wb < adev->wb.num_wb)
525 __clear_bit(wb, adev->wb.used);
526}
527
528/**
529 * amdgpu_vram_location - try to find VRAM location
530 * @adev: amdgpu device structure holding all necessary informations
531 * @mc: memory controller structure holding memory informations
532 * @base: base address at which to put VRAM
533 *
534 * Function will place try to place VRAM at base address provided
535 * as parameter (which is so far either PCI aperture address or
536 * for IGP TOM base address).
537 *
538 * If there is not enough space to fit the unvisible VRAM in the 32bits
539 * address space then we limit the VRAM size to the aperture.
540 *
541 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
542 * this shouldn't be a problem as we are using the PCI aperture as a reference.
543 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
544 * not IGP.
545 *
546 * Note: we use mc_vram_size as on some board we need to program the mc to
547 * cover the whole aperture even if VRAM size is inferior to aperture size
548 * Novell bug 204882 + along with lots of ubuntu ones
549 *
550 * Note: when limiting vram it's safe to overwritte real_vram_size because
551 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
552 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
553 * ones)
554 *
555 * Note: IGP TOM addr should be the same as the aperture addr, we don't
556 * explicitly check for that thought.
557 *
558 * FIXME: when reducing VRAM size align new size on power of 2.
559 */
560void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
561{
562 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
563
564 mc->vram_start = base;
565 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
566 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
567 mc->real_vram_size = mc->aper_size;
568 mc->mc_vram_size = mc->aper_size;
569 }
570 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
571 if (limit && limit < mc->real_vram_size)
572 mc->real_vram_size = limit;
573 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
574 mc->mc_vram_size >> 20, mc->vram_start,
575 mc->vram_end, mc->real_vram_size >> 20);
576}
577
578/**
579 * amdgpu_gtt_location - try to find GTT location
580 * @adev: amdgpu device structure holding all necessary informations
581 * @mc: memory controller structure holding memory informations
582 *
583 * Function will place try to place GTT before or after VRAM.
584 *
585 * If GTT size is bigger than space left then we ajust GTT size.
586 * Thus function will never fails.
587 *
588 * FIXME: when reducing GTT size align new size on power of 2.
589 */
590void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
591{
592 u64 size_af, size_bf;
593
594 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
595 size_bf = mc->vram_start & ~mc->gtt_base_align;
596 if (size_bf > size_af) {
597 if (mc->gtt_size > size_bf) {
598 dev_warn(adev->dev, "limiting GTT\n");
599 mc->gtt_size = size_bf;
600 }
601 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
602 } else {
603 if (mc->gtt_size > size_af) {
604 dev_warn(adev->dev, "limiting GTT\n");
605 mc->gtt_size = size_af;
606 }
607 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
608 }
609 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
610 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
611 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
612}
613
614/*
615 * GPU helpers function.
616 */
617/**
618 * amdgpu_card_posted - check if the hw has already been initialized
619 *
620 * @adev: amdgpu_device pointer
621 *
622 * Check if the asic has been initialized (all asics).
623 * Used at driver startup.
624 * Returns true if initialized or false if not.
625 */
626bool amdgpu_card_posted(struct amdgpu_device *adev)
627{
628 uint32_t reg;
629
630 /* then check MEM_SIZE, in case the crtcs are off */
631 reg = RREG32(mmCONFIG_MEMSIZE);
632
633 if (reg)
634 return true;
635
636 return false;
637
638}
639
d38ceaf9
AD
640/**
641 * amdgpu_dummy_page_init - init dummy page used by the driver
642 *
643 * @adev: amdgpu_device pointer
644 *
645 * Allocate the dummy page used by the driver (all asics).
646 * This dummy page is used by the driver as a filler for gart entries
647 * when pages are taken out of the GART
648 * Returns 0 on sucess, -ENOMEM on failure.
649 */
650int amdgpu_dummy_page_init(struct amdgpu_device *adev)
651{
652 if (adev->dummy_page.page)
653 return 0;
654 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
655 if (adev->dummy_page.page == NULL)
656 return -ENOMEM;
657 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
658 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
659 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
660 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
661 __free_page(adev->dummy_page.page);
662 adev->dummy_page.page = NULL;
663 return -ENOMEM;
664 }
665 return 0;
666}
667
668/**
669 * amdgpu_dummy_page_fini - free dummy page used by the driver
670 *
671 * @adev: amdgpu_device pointer
672 *
673 * Frees the dummy page used by the driver (all asics).
674 */
675void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
676{
677 if (adev->dummy_page.page == NULL)
678 return;
679 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
680 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
681 __free_page(adev->dummy_page.page);
682 adev->dummy_page.page = NULL;
683}
684
685
686/* ATOM accessor methods */
687/*
688 * ATOM is an interpreted byte code stored in tables in the vbios. The
689 * driver registers callbacks to access registers and the interpreter
690 * in the driver parses the tables and executes then to program specific
691 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
692 * atombios.h, and atom.c
693 */
694
695/**
696 * cail_pll_read - read PLL register
697 *
698 * @info: atom card_info pointer
699 * @reg: PLL register offset
700 *
701 * Provides a PLL register accessor for the atom interpreter (r4xx+).
702 * Returns the value of the PLL register.
703 */
704static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
705{
706 return 0;
707}
708
709/**
710 * cail_pll_write - write PLL register
711 *
712 * @info: atom card_info pointer
713 * @reg: PLL register offset
714 * @val: value to write to the pll register
715 *
716 * Provides a PLL register accessor for the atom interpreter (r4xx+).
717 */
718static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
719{
720
721}
722
723/**
724 * cail_mc_read - read MC (Memory Controller) register
725 *
726 * @info: atom card_info pointer
727 * @reg: MC register offset
728 *
729 * Provides an MC register accessor for the atom interpreter (r4xx+).
730 * Returns the value of the MC register.
731 */
732static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
733{
734 return 0;
735}
736
737/**
738 * cail_mc_write - write MC (Memory Controller) register
739 *
740 * @info: atom card_info pointer
741 * @reg: MC register offset
742 * @val: value to write to the pll register
743 *
744 * Provides a MC register accessor for the atom interpreter (r4xx+).
745 */
746static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
747{
748
749}
750
751/**
752 * cail_reg_write - write MMIO register
753 *
754 * @info: atom card_info pointer
755 * @reg: MMIO register offset
756 * @val: value to write to the pll register
757 *
758 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
759 */
760static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
761{
762 struct amdgpu_device *adev = info->dev->dev_private;
763
764 WREG32(reg, val);
765}
766
767/**
768 * cail_reg_read - read MMIO register
769 *
770 * @info: atom card_info pointer
771 * @reg: MMIO register offset
772 *
773 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
774 * Returns the value of the MMIO register.
775 */
776static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
777{
778 struct amdgpu_device *adev = info->dev->dev_private;
779 uint32_t r;
780
781 r = RREG32(reg);
782 return r;
783}
784
785/**
786 * cail_ioreg_write - write IO register
787 *
788 * @info: atom card_info pointer
789 * @reg: IO register offset
790 * @val: value to write to the pll register
791 *
792 * Provides a IO register accessor for the atom interpreter (r4xx+).
793 */
794static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
795{
796 struct amdgpu_device *adev = info->dev->dev_private;
797
798 WREG32_IO(reg, val);
799}
800
801/**
802 * cail_ioreg_read - read IO register
803 *
804 * @info: atom card_info pointer
805 * @reg: IO register offset
806 *
807 * Provides an IO register accessor for the atom interpreter (r4xx+).
808 * Returns the value of the IO register.
809 */
810static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
811{
812 struct amdgpu_device *adev = info->dev->dev_private;
813 uint32_t r;
814
815 r = RREG32_IO(reg);
816 return r;
817}
818
819/**
820 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
821 *
822 * @adev: amdgpu_device pointer
823 *
824 * Frees the driver info and register access callbacks for the ATOM
825 * interpreter (r4xx+).
826 * Called at driver shutdown.
827 */
828static void amdgpu_atombios_fini(struct amdgpu_device *adev)
829{
830 if (adev->mode_info.atom_context)
831 kfree(adev->mode_info.atom_context->scratch);
832 kfree(adev->mode_info.atom_context);
833 adev->mode_info.atom_context = NULL;
834 kfree(adev->mode_info.atom_card_info);
835 adev->mode_info.atom_card_info = NULL;
836}
837
838/**
839 * amdgpu_atombios_init - init the driver info and callbacks for atombios
840 *
841 * @adev: amdgpu_device pointer
842 *
843 * Initializes the driver info and register access callbacks for the
844 * ATOM interpreter (r4xx+).
845 * Returns 0 on sucess, -ENOMEM on failure.
846 * Called at driver startup.
847 */
848static int amdgpu_atombios_init(struct amdgpu_device *adev)
849{
850 struct card_info *atom_card_info =
851 kzalloc(sizeof(struct card_info), GFP_KERNEL);
852
853 if (!atom_card_info)
854 return -ENOMEM;
855
856 adev->mode_info.atom_card_info = atom_card_info;
857 atom_card_info->dev = adev->ddev;
858 atom_card_info->reg_read = cail_reg_read;
859 atom_card_info->reg_write = cail_reg_write;
860 /* needed for iio ops */
861 if (adev->rio_mem) {
862 atom_card_info->ioreg_read = cail_ioreg_read;
863 atom_card_info->ioreg_write = cail_ioreg_write;
864 } else {
865 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
866 atom_card_info->ioreg_read = cail_reg_read;
867 atom_card_info->ioreg_write = cail_reg_write;
868 }
869 atom_card_info->mc_read = cail_mc_read;
870 atom_card_info->mc_write = cail_mc_write;
871 atom_card_info->pll_read = cail_pll_read;
872 atom_card_info->pll_write = cail_pll_write;
873
874 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
875 if (!adev->mode_info.atom_context) {
876 amdgpu_atombios_fini(adev);
877 return -ENOMEM;
878 }
879
880 mutex_init(&adev->mode_info.atom_context->mutex);
881 amdgpu_atombios_scratch_regs_init(adev);
882 amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
883 return 0;
884}
885
886/* if we get transitioned to only one device, take VGA back */
887/**
888 * amdgpu_vga_set_decode - enable/disable vga decode
889 *
890 * @cookie: amdgpu_device pointer
891 * @state: enable/disable vga decode
892 *
893 * Enable/disable vga decode (all asics).
894 * Returns VGA resource flags.
895 */
896static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
897{
898 struct amdgpu_device *adev = cookie;
899 amdgpu_asic_set_vga_state(adev, state);
900 if (state)
901 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
902 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
903 else
904 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
905}
906
907/**
908 * amdgpu_check_pot_argument - check that argument is a power of two
909 *
910 * @arg: value to check
911 *
912 * Validates that a certain argument is a power of two (all asics).
913 * Returns true if argument is valid.
914 */
915static bool amdgpu_check_pot_argument(int arg)
916{
917 return (arg & (arg - 1)) == 0;
918}
919
920/**
921 * amdgpu_check_arguments - validate module params
922 *
923 * @adev: amdgpu_device pointer
924 *
925 * Validates certain module parameters and updates
926 * the associated values used by the driver (all asics).
927 */
928static void amdgpu_check_arguments(struct amdgpu_device *adev)
929{
5b011235
CZ
930 if (amdgpu_sched_jobs < 4) {
931 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
932 amdgpu_sched_jobs);
933 amdgpu_sched_jobs = 4;
934 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
935 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
936 amdgpu_sched_jobs);
937 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
938 }
d38ceaf9
AD
939
940 if (amdgpu_gart_size != -1) {
c4e1a13a 941 /* gtt size must be greater or equal to 32M */
d38ceaf9
AD
942 if (amdgpu_gart_size < 32) {
943 dev_warn(adev->dev, "gart size (%d) too small\n",
944 amdgpu_gart_size);
945 amdgpu_gart_size = -1;
d38ceaf9
AD
946 }
947 }
948
949 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
950 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
951 amdgpu_vm_size);
8dacc127 952 amdgpu_vm_size = 8;
d38ceaf9
AD
953 }
954
955 if (amdgpu_vm_size < 1) {
956 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
957 amdgpu_vm_size);
8dacc127 958 amdgpu_vm_size = 8;
d38ceaf9
AD
959 }
960
961 /*
962 * Max GPUVM size for Cayman, SI and CI are 40 bits.
963 */
964 if (amdgpu_vm_size > 1024) {
965 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
966 amdgpu_vm_size);
8dacc127 967 amdgpu_vm_size = 8;
d38ceaf9
AD
968 }
969
970 /* defines number of bits in page table versus page directory,
971 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
972 * page table and the remaining bits are in the page directory */
973 if (amdgpu_vm_block_size == -1) {
974
975 /* Total bits covered by PD + PTs */
976 unsigned bits = ilog2(amdgpu_vm_size) + 18;
977
978 /* Make sure the PD is 4K in size up to 8GB address space.
979 Above that split equal between PD and PTs */
980 if (amdgpu_vm_size <= 8)
981 amdgpu_vm_block_size = bits - 9;
982 else
983 amdgpu_vm_block_size = (bits + 3) / 2;
984
985 } else if (amdgpu_vm_block_size < 9) {
986 dev_warn(adev->dev, "VM page table size (%d) too small\n",
987 amdgpu_vm_block_size);
988 amdgpu_vm_block_size = 9;
989 }
990
991 if (amdgpu_vm_block_size > 24 ||
992 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
993 dev_warn(adev->dev, "VM page table size (%d) too large\n",
994 amdgpu_vm_block_size);
995 amdgpu_vm_block_size = 9;
996 }
997}
998
999/**
1000 * amdgpu_switcheroo_set_state - set switcheroo state
1001 *
1002 * @pdev: pci dev pointer
1694467b 1003 * @state: vga_switcheroo state
d38ceaf9
AD
1004 *
1005 * Callback for the switcheroo driver. Suspends or resumes the
1006 * the asics before or after it is powered up using ACPI methods.
1007 */
1008static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1009{
1010 struct drm_device *dev = pci_get_drvdata(pdev);
1011
1012 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1013 return;
1014
1015 if (state == VGA_SWITCHEROO_ON) {
1016 unsigned d3_delay = dev->pdev->d3_delay;
1017
1018 printk(KERN_INFO "amdgpu: switched on\n");
1019 /* don't suspend or resume card normally */
1020 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1021
1022 amdgpu_resume_kms(dev, true, true);
1023
1024 dev->pdev->d3_delay = d3_delay;
1025
1026 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1027 drm_kms_helper_poll_enable(dev);
1028 } else {
1029 printk(KERN_INFO "amdgpu: switched off\n");
1030 drm_kms_helper_poll_disable(dev);
1031 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1032 amdgpu_suspend_kms(dev, true, true);
1033 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1034 }
1035}
1036
1037/**
1038 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1039 *
1040 * @pdev: pci dev pointer
1041 *
1042 * Callback for the switcheroo driver. Check of the switcheroo
1043 * state can be changed.
1044 * Returns true if the state can be changed, false if not.
1045 */
1046static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1047{
1048 struct drm_device *dev = pci_get_drvdata(pdev);
1049
1050 /*
1051 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1052 * locking inversion with the driver load path. And the access here is
1053 * completely racy anyway. So don't bother with locking for now.
1054 */
1055 return dev->open_count == 0;
1056}
1057
1058static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1059 .set_gpu_state = amdgpu_switcheroo_set_state,
1060 .reprobe = NULL,
1061 .can_switch = amdgpu_switcheroo_can_switch,
1062};
1063
1064int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 1065 enum amd_ip_block_type block_type,
1066 enum amd_clockgating_state state)
d38ceaf9
AD
1067{
1068 int i, r = 0;
1069
1070 for (i = 0; i < adev->num_ip_blocks; i++) {
1071 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1072 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
d38ceaf9
AD
1073 state);
1074 if (r)
1075 return r;
1076 }
1077 }
1078 return r;
1079}
1080
1081int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 1082 enum amd_ip_block_type block_type,
1083 enum amd_powergating_state state)
d38ceaf9
AD
1084{
1085 int i, r = 0;
1086
1087 for (i = 0; i < adev->num_ip_blocks; i++) {
1088 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1089 r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
d38ceaf9
AD
1090 state);
1091 if (r)
1092 return r;
1093 }
1094 }
1095 return r;
1096}
1097
1098const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
1099 struct amdgpu_device *adev,
5fc3aeeb 1100 enum amd_ip_block_type type)
d38ceaf9
AD
1101{
1102 int i;
1103
1104 for (i = 0; i < adev->num_ip_blocks; i++)
1105 if (adev->ip_blocks[i].type == type)
1106 return &adev->ip_blocks[i];
1107
1108 return NULL;
1109}
1110
1111/**
1112 * amdgpu_ip_block_version_cmp
1113 *
1114 * @adev: amdgpu_device pointer
5fc3aeeb 1115 * @type: enum amd_ip_block_type
d38ceaf9
AD
1116 * @major: major version
1117 * @minor: minor version
1118 *
1119 * return 0 if equal or greater
1120 * return 1 if smaller or the ip_block doesn't exist
1121 */
1122int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 1123 enum amd_ip_block_type type,
d38ceaf9
AD
1124 u32 major, u32 minor)
1125{
1126 const struct amdgpu_ip_block_version *ip_block;
1127 ip_block = amdgpu_get_ip_block(adev, type);
1128
1129 if (ip_block && ((ip_block->major > major) ||
1130 ((ip_block->major == major) &&
1131 (ip_block->minor >= minor))))
1132 return 0;
1133
1134 return 1;
1135}
1136
1137static int amdgpu_early_init(struct amdgpu_device *adev)
1138{
aaa36a97 1139 int i, r;
d38ceaf9
AD
1140
1141 switch (adev->asic_type) {
aaa36a97
AD
1142 case CHIP_TOPAZ:
1143 case CHIP_TONGA:
48299f95 1144 case CHIP_FIJI:
2cc0c0b5
FC
1145 case CHIP_POLARIS11:
1146 case CHIP_POLARIS10:
aaa36a97 1147 case CHIP_CARRIZO:
39bb0c92
SL
1148 case CHIP_STONEY:
1149 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
aaa36a97
AD
1150 adev->family = AMDGPU_FAMILY_CZ;
1151 else
1152 adev->family = AMDGPU_FAMILY_VI;
1153
1154 r = vi_set_ip_blocks(adev);
1155 if (r)
1156 return r;
1157 break;
a2e73f56
AD
1158#ifdef CONFIG_DRM_AMDGPU_CIK
1159 case CHIP_BONAIRE:
1160 case CHIP_HAWAII:
1161 case CHIP_KAVERI:
1162 case CHIP_KABINI:
1163 case CHIP_MULLINS:
1164 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1165 adev->family = AMDGPU_FAMILY_CI;
1166 else
1167 adev->family = AMDGPU_FAMILY_KV;
1168
1169 r = cik_set_ip_blocks(adev);
1170 if (r)
1171 return r;
1172 break;
1173#endif
d38ceaf9
AD
1174 default:
1175 /* FIXME: not supported yet */
1176 return -EINVAL;
1177 }
1178
8faf0e08
AD
1179 adev->ip_block_status = kcalloc(adev->num_ip_blocks,
1180 sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
1181 if (adev->ip_block_status == NULL)
d8d090b7 1182 return -ENOMEM;
d38ceaf9
AD
1183
1184 if (adev->ip_blocks == NULL) {
1185 DRM_ERROR("No IP blocks found!\n");
1186 return r;
1187 }
1188
1189 for (i = 0; i < adev->num_ip_blocks; i++) {
1190 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1191 DRM_ERROR("disabled ip block: %d\n", i);
8faf0e08 1192 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1193 } else {
1194 if (adev->ip_blocks[i].funcs->early_init) {
5fc3aeeb 1195 r = adev->ip_blocks[i].funcs->early_init((void *)adev);
2c1a2784 1196 if (r == -ENOENT) {
8faf0e08 1197 adev->ip_block_status[i].valid = false;
2c1a2784 1198 } else if (r) {
88a907d6 1199 DRM_ERROR("early_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1200 return r;
2c1a2784 1201 } else {
8faf0e08 1202 adev->ip_block_status[i].valid = true;
2c1a2784 1203 }
974e6b64 1204 } else {
8faf0e08 1205 adev->ip_block_status[i].valid = true;
d38ceaf9 1206 }
d38ceaf9
AD
1207 }
1208 }
1209
1210 return 0;
1211}
1212
1213static int amdgpu_init(struct amdgpu_device *adev)
1214{
1215 int i, r;
1216
1217 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1218 if (!adev->ip_block_status[i].valid)
d38ceaf9 1219 continue;
5fc3aeeb 1220 r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
2c1a2784 1221 if (r) {
822b2cef 1222 DRM_ERROR("sw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1223 return r;
2c1a2784 1224 }
8faf0e08 1225 adev->ip_block_status[i].sw = true;
d38ceaf9 1226 /* need to do gmc hw init early so we can allocate gpu mem */
5fc3aeeb 1227 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9 1228 r = amdgpu_vram_scratch_init(adev);
2c1a2784
AD
1229 if (r) {
1230 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
d38ceaf9 1231 return r;
2c1a2784 1232 }
5fc3aeeb 1233 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784
AD
1234 if (r) {
1235 DRM_ERROR("hw_init %d failed %d\n", i, r);
d38ceaf9 1236 return r;
2c1a2784 1237 }
d38ceaf9 1238 r = amdgpu_wb_init(adev);
2c1a2784
AD
1239 if (r) {
1240 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
d38ceaf9 1241 return r;
2c1a2784 1242 }
8faf0e08 1243 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1244 }
1245 }
1246
1247 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1248 if (!adev->ip_block_status[i].sw)
d38ceaf9
AD
1249 continue;
1250 /* gmc hw init is done early */
5fc3aeeb 1251 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
d38ceaf9 1252 continue;
5fc3aeeb 1253 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784 1254 if (r) {
822b2cef 1255 DRM_ERROR("hw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1256 return r;
2c1a2784 1257 }
8faf0e08 1258 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1259 }
1260
1261 return 0;
1262}
1263
1264static int amdgpu_late_init(struct amdgpu_device *adev)
1265{
1266 int i = 0, r;
1267
1268 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1269 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1270 continue;
1271 /* enable clockgating to save power */
5fc3aeeb 1272 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1273 AMD_CG_STATE_GATE);
2c1a2784 1274 if (r) {
822b2cef 1275 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1276 return r;
2c1a2784 1277 }
d38ceaf9 1278 if (adev->ip_blocks[i].funcs->late_init) {
5fc3aeeb 1279 r = adev->ip_blocks[i].funcs->late_init((void *)adev);
2c1a2784 1280 if (r) {
822b2cef 1281 DRM_ERROR("late_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1282 return r;
2c1a2784 1283 }
d38ceaf9
AD
1284 }
1285 }
1286
1287 return 0;
1288}
1289
1290static int amdgpu_fini(struct amdgpu_device *adev)
1291{
1292 int i, r;
1293
1294 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1295 if (!adev->ip_block_status[i].hw)
d38ceaf9 1296 continue;
5fc3aeeb 1297 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9
AD
1298 amdgpu_wb_fini(adev);
1299 amdgpu_vram_scratch_fini(adev);
1300 }
1301 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
5fc3aeeb 1302 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1303 AMD_CG_STATE_UNGATE);
2c1a2784 1304 if (r) {
822b2cef 1305 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1306 return r;
2c1a2784 1307 }
5fc3aeeb 1308 r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
d38ceaf9 1309 /* XXX handle errors */
2c1a2784 1310 if (r) {
822b2cef 1311 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1312 }
8faf0e08 1313 adev->ip_block_status[i].hw = false;
d38ceaf9
AD
1314 }
1315
1316 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1317 if (!adev->ip_block_status[i].sw)
d38ceaf9 1318 continue;
5fc3aeeb 1319 r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
d38ceaf9 1320 /* XXX handle errors */
2c1a2784 1321 if (r) {
822b2cef 1322 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1323 }
8faf0e08
AD
1324 adev->ip_block_status[i].sw = false;
1325 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1326 }
1327
1328 return 0;
1329}
1330
1331static int amdgpu_suspend(struct amdgpu_device *adev)
1332{
1333 int i, r;
1334
c5a93a28
FC
1335 /* ungate SMC block first */
1336 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1337 AMD_CG_STATE_UNGATE);
1338 if (r) {
1339 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1340 }
1341
d38ceaf9 1342 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1343 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1344 continue;
1345 /* ungate blocks so that suspend can properly shut them down */
c5a93a28
FC
1346 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1347 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1348 AMD_CG_STATE_UNGATE);
1349 if (r) {
822b2cef 1350 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
c5a93a28 1351 }
2c1a2784 1352 }
d38ceaf9
AD
1353 /* XXX handle errors */
1354 r = adev->ip_blocks[i].funcs->suspend(adev);
1355 /* XXX handle errors */
2c1a2784 1356 if (r) {
822b2cef 1357 DRM_ERROR("suspend of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
2c1a2784 1358 }
d38ceaf9
AD
1359 }
1360
1361 return 0;
1362}
1363
1364static int amdgpu_resume(struct amdgpu_device *adev)
1365{
1366 int i, r;
1367
1368 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1369 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1370 continue;
1371 r = adev->ip_blocks[i].funcs->resume(adev);
2c1a2784 1372 if (r) {
822b2cef 1373 DRM_ERROR("resume of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
d38ceaf9 1374 return r;
2c1a2784 1375 }
d38ceaf9
AD
1376 }
1377
1378 return 0;
1379}
1380
1381/**
1382 * amdgpu_device_init - initialize the driver
1383 *
1384 * @adev: amdgpu_device pointer
1385 * @pdev: drm dev pointer
1386 * @pdev: pci dev pointer
1387 * @flags: driver flags
1388 *
1389 * Initializes the driver info and hw (all asics).
1390 * Returns 0 for success or an error on failure.
1391 * Called at driver startup.
1392 */
1393int amdgpu_device_init(struct amdgpu_device *adev,
1394 struct drm_device *ddev,
1395 struct pci_dev *pdev,
1396 uint32_t flags)
1397{
1398 int r, i;
1399 bool runtime = false;
1400
1401 adev->shutdown = false;
1402 adev->dev = &pdev->dev;
1403 adev->ddev = ddev;
1404 adev->pdev = pdev;
1405 adev->flags = flags;
2f7d10b3 1406 adev->asic_type = flags & AMD_ASIC_MASK;
d38ceaf9
AD
1407 adev->is_atom_bios = false;
1408 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1409 adev->mc.gtt_size = 512 * 1024 * 1024;
1410 adev->accel_working = false;
1411 adev->num_rings = 0;
1412 adev->mman.buffer_funcs = NULL;
1413 adev->mman.buffer_funcs_ring = NULL;
1414 adev->vm_manager.vm_pte_funcs = NULL;
2d55e45a 1415 adev->vm_manager.vm_pte_num_rings = 0;
d38ceaf9
AD
1416 adev->gart.gart_funcs = NULL;
1417 adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
1418
1419 adev->smc_rreg = &amdgpu_invalid_rreg;
1420 adev->smc_wreg = &amdgpu_invalid_wreg;
1421 adev->pcie_rreg = &amdgpu_invalid_rreg;
1422 adev->pcie_wreg = &amdgpu_invalid_wreg;
1423 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1424 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1425 adev->didt_rreg = &amdgpu_invalid_rreg;
1426 adev->didt_wreg = &amdgpu_invalid_wreg;
1427 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1428 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1429
3e39ab90
AD
1430 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1431 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1432 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
1433
1434 /* mutex initialization are all done here so we
1435 * can recall function without having locking issues */
8d0a7cea 1436 mutex_init(&adev->vm_manager.lock);
d38ceaf9 1437 atomic_set(&adev->irq.ih.lock, 0);
d38ceaf9
AD
1438 mutex_init(&adev->pm.mutex);
1439 mutex_init(&adev->gfx.gpu_clock_mutex);
1440 mutex_init(&adev->srbm_mutex);
1441 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9
AD
1442 mutex_init(&adev->mn_lock);
1443 hash_init(adev->mn_hash);
1444
1445 amdgpu_check_arguments(adev);
1446
1447 /* Registers mapping */
1448 /* TODO: block userspace mapping of io register */
1449 spin_lock_init(&adev->mmio_idx_lock);
1450 spin_lock_init(&adev->smc_idx_lock);
1451 spin_lock_init(&adev->pcie_idx_lock);
1452 spin_lock_init(&adev->uvd_ctx_idx_lock);
1453 spin_lock_init(&adev->didt_idx_lock);
1454 spin_lock_init(&adev->audio_endpt_idx_lock);
1455
1456 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1457 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1458 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1459 if (adev->rmmio == NULL) {
1460 return -ENOMEM;
1461 }
1462 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1463 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1464
1465 /* doorbell bar mapping */
1466 amdgpu_doorbell_init(adev);
1467
1468 /* io port mapping */
1469 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1470 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1471 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1472 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1473 break;
1474 }
1475 }
1476 if (adev->rio_mem == NULL)
1477 DRM_ERROR("Unable to find PCI I/O BAR\n");
1478
1479 /* early init functions */
1480 r = amdgpu_early_init(adev);
1481 if (r)
1482 return r;
1483
1484 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1485 /* this will fail for cards that aren't VGA class devices, just
1486 * ignore it */
1487 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1488
1489 if (amdgpu_runtime_pm == 1)
1490 runtime = true;
e9bef455 1491 if (amdgpu_device_is_px(ddev))
d38ceaf9
AD
1492 runtime = true;
1493 vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1494 if (runtime)
1495 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1496
1497 /* Read BIOS */
1498 if (!amdgpu_get_bios(adev))
1499 return -EINVAL;
1500 /* Must be an ATOMBIOS */
1501 if (!adev->is_atom_bios) {
1502 dev_err(adev->dev, "Expecting atombios for GPU\n");
1503 return -EINVAL;
1504 }
1505 r = amdgpu_atombios_init(adev);
2c1a2784
AD
1506 if (r) {
1507 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
d38ceaf9 1508 return r;
2c1a2784 1509 }
d38ceaf9 1510
7e471e6f
AD
1511 /* See if the asic supports SR-IOV */
1512 adev->virtualization.supports_sr_iov =
1513 amdgpu_atombios_has_gpu_virtualization_table(adev);
1514
d38ceaf9 1515 /* Post card if necessary */
8cce244c
AD
1516 if (!amdgpu_card_posted(adev) ||
1517 adev->virtualization.supports_sr_iov) {
d38ceaf9
AD
1518 if (!adev->bios) {
1519 dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
1520 return -EINVAL;
1521 }
1522 DRM_INFO("GPU not posted. posting now...\n");
1523 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1524 }
1525
1526 /* Initialize clocks */
1527 r = amdgpu_atombios_get_clock_info(adev);
2c1a2784
AD
1528 if (r) {
1529 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
d38ceaf9 1530 return r;
2c1a2784 1531 }
d38ceaf9
AD
1532 /* init i2c buses */
1533 amdgpu_atombios_i2c_init(adev);
1534
1535 /* Fence driver */
1536 r = amdgpu_fence_driver_init(adev);
2c1a2784
AD
1537 if (r) {
1538 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
d38ceaf9 1539 return r;
2c1a2784 1540 }
d38ceaf9
AD
1541
1542 /* init the mode config */
1543 drm_mode_config_init(adev->ddev);
1544
1545 r = amdgpu_init(adev);
1546 if (r) {
2c1a2784 1547 dev_err(adev->dev, "amdgpu_init failed\n");
d38ceaf9
AD
1548 amdgpu_fini(adev);
1549 return r;
1550 }
1551
1552 adev->accel_working = true;
1553
1554 amdgpu_fbdev_init(adev);
1555
1556 r = amdgpu_ib_pool_init(adev);
1557 if (r) {
1558 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
1559 return r;
1560 }
1561
1562 r = amdgpu_ib_ring_tests(adev);
1563 if (r)
1564 DRM_ERROR("ib ring test failed (%d).\n", r);
1565
1566 r = amdgpu_gem_debugfs_init(adev);
1567 if (r) {
1568 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1569 }
1570
1571 r = amdgpu_debugfs_regs_init(adev);
1572 if (r) {
1573 DRM_ERROR("registering register debugfs failed (%d).\n", r);
1574 }
1575
1576 if ((amdgpu_testing & 1)) {
1577 if (adev->accel_working)
1578 amdgpu_test_moves(adev);
1579 else
1580 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
1581 }
1582 if ((amdgpu_testing & 2)) {
1583 if (adev->accel_working)
1584 amdgpu_test_syncing(adev);
1585 else
1586 DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
1587 }
1588 if (amdgpu_benchmarking) {
1589 if (adev->accel_working)
1590 amdgpu_benchmark(adev, amdgpu_benchmarking);
1591 else
1592 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
1593 }
1594
1595 /* enable clockgating, etc. after ib tests, etc. since some blocks require
1596 * explicit gating rather than handling it automatically.
1597 */
1598 r = amdgpu_late_init(adev);
2c1a2784
AD
1599 if (r) {
1600 dev_err(adev->dev, "amdgpu_late_init failed\n");
d38ceaf9 1601 return r;
2c1a2784 1602 }
d38ceaf9
AD
1603
1604 return 0;
1605}
1606
1607static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
1608
1609/**
1610 * amdgpu_device_fini - tear down the driver
1611 *
1612 * @adev: amdgpu_device pointer
1613 *
1614 * Tear down the driver info (all asics).
1615 * Called at driver shutdown.
1616 */
1617void amdgpu_device_fini(struct amdgpu_device *adev)
1618{
1619 int r;
1620
1621 DRM_INFO("amdgpu: finishing device.\n");
1622 adev->shutdown = true;
1623 /* evict vram memory */
1624 amdgpu_bo_evict_vram(adev);
1625 amdgpu_ib_pool_fini(adev);
1626 amdgpu_fence_driver_fini(adev);
1627 amdgpu_fbdev_fini(adev);
1628 r = amdgpu_fini(adev);
8faf0e08
AD
1629 kfree(adev->ip_block_status);
1630 adev->ip_block_status = NULL;
d38ceaf9
AD
1631 adev->accel_working = false;
1632 /* free i2c buses */
1633 amdgpu_i2c_fini(adev);
1634 amdgpu_atombios_fini(adev);
1635 kfree(adev->bios);
1636 adev->bios = NULL;
1637 vga_switcheroo_unregister_client(adev->pdev);
1638 vga_client_register(adev->pdev, NULL, NULL, NULL);
1639 if (adev->rio_mem)
1640 pci_iounmap(adev->pdev, adev->rio_mem);
1641 adev->rio_mem = NULL;
1642 iounmap(adev->rmmio);
1643 adev->rmmio = NULL;
1644 amdgpu_doorbell_fini(adev);
1645 amdgpu_debugfs_regs_cleanup(adev);
1646 amdgpu_debugfs_remove_files(adev);
1647}
1648
1649
1650/*
1651 * Suspend & resume.
1652 */
1653/**
1654 * amdgpu_suspend_kms - initiate device suspend
1655 *
1656 * @pdev: drm dev pointer
1657 * @state: suspend state
1658 *
1659 * Puts the hw in the suspend state (all asics).
1660 * Returns 0 for success or an error on failure.
1661 * Called at driver suspend.
1662 */
1663int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1664{
1665 struct amdgpu_device *adev;
1666 struct drm_crtc *crtc;
1667 struct drm_connector *connector;
5ceb54c6 1668 int r;
d38ceaf9
AD
1669
1670 if (dev == NULL || dev->dev_private == NULL) {
1671 return -ENODEV;
1672 }
1673
1674 adev = dev->dev_private;
1675
1676 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1677 return 0;
1678
1679 drm_kms_helper_poll_disable(dev);
1680
1681 /* turn off display hw */
4c7fbc39 1682 drm_modeset_lock_all(dev);
d38ceaf9
AD
1683 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1684 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1685 }
4c7fbc39 1686 drm_modeset_unlock_all(dev);
d38ceaf9 1687
756e6880 1688 /* unpin the front buffers and cursors */
d38ceaf9 1689 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
756e6880 1690 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
d38ceaf9
AD
1691 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
1692 struct amdgpu_bo *robj;
1693
756e6880
AD
1694 if (amdgpu_crtc->cursor_bo) {
1695 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1696 r = amdgpu_bo_reserve(aobj, false);
1697 if (r == 0) {
1698 amdgpu_bo_unpin(aobj);
1699 amdgpu_bo_unreserve(aobj);
1700 }
1701 }
1702
d38ceaf9
AD
1703 if (rfb == NULL || rfb->obj == NULL) {
1704 continue;
1705 }
1706 robj = gem_to_amdgpu_bo(rfb->obj);
1707 /* don't unpin kernel fb objects */
1708 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
1709 r = amdgpu_bo_reserve(robj, false);
1710 if (r == 0) {
1711 amdgpu_bo_unpin(robj);
1712 amdgpu_bo_unreserve(robj);
1713 }
1714 }
1715 }
1716 /* evict vram memory */
1717 amdgpu_bo_evict_vram(adev);
1718
5ceb54c6 1719 amdgpu_fence_driver_suspend(adev);
d38ceaf9
AD
1720
1721 r = amdgpu_suspend(adev);
1722
1723 /* evict remaining vram memory */
1724 amdgpu_bo_evict_vram(adev);
1725
1726 pci_save_state(dev->pdev);
1727 if (suspend) {
1728 /* Shut down the device */
1729 pci_disable_device(dev->pdev);
1730 pci_set_power_state(dev->pdev, PCI_D3hot);
1731 }
1732
1733 if (fbcon) {
1734 console_lock();
1735 amdgpu_fbdev_set_suspend(adev, 1);
1736 console_unlock();
1737 }
1738 return 0;
1739}
1740
1741/**
1742 * amdgpu_resume_kms - initiate device resume
1743 *
1744 * @pdev: drm dev pointer
1745 *
1746 * Bring the hw back to operating state (all asics).
1747 * Returns 0 for success or an error on failure.
1748 * Called at driver resume.
1749 */
1750int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1751{
1752 struct drm_connector *connector;
1753 struct amdgpu_device *adev = dev->dev_private;
756e6880 1754 struct drm_crtc *crtc;
d38ceaf9
AD
1755 int r;
1756
1757 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1758 return 0;
1759
1760 if (fbcon) {
1761 console_lock();
1762 }
1763 if (resume) {
1764 pci_set_power_state(dev->pdev, PCI_D0);
1765 pci_restore_state(dev->pdev);
1766 if (pci_enable_device(dev->pdev)) {
1767 if (fbcon)
1768 console_unlock();
1769 return -1;
1770 }
1771 }
1772
1773 /* post card */
ca198528
FC
1774 if (!amdgpu_card_posted(adev))
1775 amdgpu_atom_asic_init(adev->mode_info.atom_context);
d38ceaf9
AD
1776
1777 r = amdgpu_resume(adev);
ca198528
FC
1778 if (r)
1779 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
d38ceaf9 1780
5ceb54c6
AD
1781 amdgpu_fence_driver_resume(adev);
1782
ca198528
FC
1783 if (resume) {
1784 r = amdgpu_ib_ring_tests(adev);
1785 if (r)
1786 DRM_ERROR("ib ring test failed (%d).\n", r);
1787 }
d38ceaf9
AD
1788
1789 r = amdgpu_late_init(adev);
1790 if (r)
1791 return r;
1792
756e6880
AD
1793 /* pin cursors */
1794 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1795 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1796
1797 if (amdgpu_crtc->cursor_bo) {
1798 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1799 r = amdgpu_bo_reserve(aobj, false);
1800 if (r == 0) {
1801 r = amdgpu_bo_pin(aobj,
1802 AMDGPU_GEM_DOMAIN_VRAM,
1803 &amdgpu_crtc->cursor_addr);
1804 if (r != 0)
1805 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1806 amdgpu_bo_unreserve(aobj);
1807 }
1808 }
1809 }
1810
d38ceaf9
AD
1811 /* blat the mode back in */
1812 if (fbcon) {
1813 drm_helper_resume_force_mode(dev);
1814 /* turn on display hw */
4c7fbc39 1815 drm_modeset_lock_all(dev);
d38ceaf9
AD
1816 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1817 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1818 }
4c7fbc39 1819 drm_modeset_unlock_all(dev);
d38ceaf9
AD
1820 }
1821
1822 drm_kms_helper_poll_enable(dev);
54fb2a5c 1823 drm_helper_hpd_irq_event(dev);
d38ceaf9
AD
1824
1825 if (fbcon) {
1826 amdgpu_fbdev_set_suspend(adev, 0);
1827 console_unlock();
1828 }
1829
1830 return 0;
1831}
1832
1833/**
1834 * amdgpu_gpu_reset - reset the asic
1835 *
1836 * @adev: amdgpu device pointer
1837 *
1838 * Attempt the reset the GPU if it has hung (all asics).
1839 * Returns 0 for success or an error on failure.
1840 */
1841int amdgpu_gpu_reset(struct amdgpu_device *adev)
1842{
1843 unsigned ring_sizes[AMDGPU_MAX_RINGS];
1844 uint32_t *ring_data[AMDGPU_MAX_RINGS];
1845
1846 bool saved = false;
1847
1848 int i, r;
1849 int resched;
1850
d94aed5a 1851 atomic_inc(&adev->gpu_reset_counter);
d38ceaf9
AD
1852
1853 /* block TTM */
1854 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
1855
1856 r = amdgpu_suspend(adev);
1857
1858 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1859 struct amdgpu_ring *ring = adev->rings[i];
1860 if (!ring)
1861 continue;
1862
1863 ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
1864 if (ring_sizes[i]) {
1865 saved = true;
1866 dev_info(adev->dev, "Saved %d dwords of commands "
1867 "on ring %d.\n", ring_sizes[i], i);
1868 }
1869 }
1870
1871retry:
1872 r = amdgpu_asic_reset(adev);
bfa99269
AD
1873 /* post card */
1874 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1875
d38ceaf9
AD
1876 if (!r) {
1877 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
1878 r = amdgpu_resume(adev);
1879 }
1880
1881 if (!r) {
1882 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1883 struct amdgpu_ring *ring = adev->rings[i];
1884 if (!ring)
1885 continue;
1886
1887 amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
1888 ring_sizes[i] = 0;
1889 ring_data[i] = NULL;
1890 }
1891
1892 r = amdgpu_ib_ring_tests(adev);
1893 if (r) {
1894 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
1895 if (saved) {
1896 saved = false;
1897 r = amdgpu_suspend(adev);
1898 goto retry;
1899 }
1900 }
1901 } else {
1902 amdgpu_fence_driver_force_completion(adev);
1903 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1904 if (adev->rings[i])
1905 kfree(ring_data[i]);
1906 }
1907 }
1908
1909 drm_helper_resume_force_mode(adev->ddev);
1910
1911 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
1912 if (r) {
1913 /* bad news, how to tell it to userspace ? */
1914 dev_info(adev->dev, "GPU reset failed\n");
1915 }
1916
d38ceaf9
AD
1917 return r;
1918}
1919
cd474ba0
AD
1920#define AMDGPU_DEFAULT_PCIE_GEN_MASK 0x30007 /* gen: chipset 1/2, asic 1/2/3 */
1921#define AMDGPU_DEFAULT_PCIE_MLW_MASK 0x2f0000 /* 1/2/4/8/16 lanes */
1922
d0dd7f0c
AD
1923void amdgpu_get_pcie_info(struct amdgpu_device *adev)
1924{
1925 u32 mask;
1926 int ret;
1927
cd474ba0
AD
1928 if (amdgpu_pcie_gen_cap)
1929 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 1930
cd474ba0
AD
1931 if (amdgpu_pcie_lane_cap)
1932 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 1933
cd474ba0
AD
1934 /* covers APUs as well */
1935 if (pci_is_root_bus(adev->pdev->bus)) {
1936 if (adev->pm.pcie_gen_mask == 0)
1937 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
1938 if (adev->pm.pcie_mlw_mask == 0)
1939 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 1940 return;
cd474ba0 1941 }
d0dd7f0c 1942
cd474ba0
AD
1943 if (adev->pm.pcie_gen_mask == 0) {
1944 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
1945 if (!ret) {
1946 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
1947 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
1948 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
1949
1950 if (mask & DRM_PCIE_SPEED_25)
1951 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
1952 if (mask & DRM_PCIE_SPEED_50)
1953 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
1954 if (mask & DRM_PCIE_SPEED_80)
1955 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
1956 } else {
1957 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
1958 }
1959 }
1960 if (adev->pm.pcie_mlw_mask == 0) {
1961 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
1962 if (!ret) {
1963 switch (mask) {
1964 case 32:
1965 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
1966 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
1967 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1968 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1969 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1970 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1971 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1972 break;
1973 case 16:
1974 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
1975 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1976 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1977 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1978 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1979 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1980 break;
1981 case 12:
1982 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1983 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1984 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1985 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1986 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1987 break;
1988 case 8:
1989 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1990 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1991 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1992 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1993 break;
1994 case 4:
1995 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1996 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1997 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1998 break;
1999 case 2:
2000 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2001 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2002 break;
2003 case 1:
2004 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2005 break;
2006 default:
2007 break;
2008 }
2009 } else {
2010 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c
AD
2011 }
2012 }
2013}
d38ceaf9
AD
2014
2015/*
2016 * Debugfs
2017 */
2018int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
06ab6832 2019 const struct drm_info_list *files,
d38ceaf9
AD
2020 unsigned nfiles)
2021{
2022 unsigned i;
2023
2024 for (i = 0; i < adev->debugfs_count; i++) {
2025 if (adev->debugfs[i].files == files) {
2026 /* Already registered */
2027 return 0;
2028 }
2029 }
2030
2031 i = adev->debugfs_count + 1;
2032 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2033 DRM_ERROR("Reached maximum number of debugfs components.\n");
2034 DRM_ERROR("Report so we increase "
2035 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2036 return -EINVAL;
2037 }
2038 adev->debugfs[adev->debugfs_count].files = files;
2039 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2040 adev->debugfs_count = i;
2041#if defined(CONFIG_DEBUG_FS)
2042 drm_debugfs_create_files(files, nfiles,
2043 adev->ddev->control->debugfs_root,
2044 adev->ddev->control);
2045 drm_debugfs_create_files(files, nfiles,
2046 adev->ddev->primary->debugfs_root,
2047 adev->ddev->primary);
2048#endif
2049 return 0;
2050}
2051
2052static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
2053{
2054#if defined(CONFIG_DEBUG_FS)
2055 unsigned i;
2056
2057 for (i = 0; i < adev->debugfs_count; i++) {
2058 drm_debugfs_remove_files(adev->debugfs[i].files,
2059 adev->debugfs[i].num_files,
2060 adev->ddev->control);
2061 drm_debugfs_remove_files(adev->debugfs[i].files,
2062 adev->debugfs[i].num_files,
2063 adev->ddev->primary);
2064 }
2065#endif
2066}
2067
2068#if defined(CONFIG_DEBUG_FS)
2069
2070static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2071 size_t size, loff_t *pos)
2072{
2073 struct amdgpu_device *adev = f->f_inode->i_private;
2074 ssize_t result = 0;
2075 int r;
2076
2077 if (size & 0x3 || *pos & 0x3)
2078 return -EINVAL;
2079
2080 while (size) {
2081 uint32_t value;
2082
2083 if (*pos > adev->rmmio_size)
2084 return result;
2085
2086 value = RREG32(*pos >> 2);
2087 r = put_user(value, (uint32_t *)buf);
2088 if (r)
2089 return r;
2090
2091 result += 4;
2092 buf += 4;
2093 *pos += 4;
2094 size -= 4;
2095 }
2096
2097 return result;
2098}
2099
2100static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2101 size_t size, loff_t *pos)
2102{
2103 struct amdgpu_device *adev = f->f_inode->i_private;
2104 ssize_t result = 0;
2105 int r;
2106
2107 if (size & 0x3 || *pos & 0x3)
2108 return -EINVAL;
2109
2110 while (size) {
2111 uint32_t value;
2112
2113 if (*pos > adev->rmmio_size)
2114 return result;
2115
2116 r = get_user(value, (uint32_t *)buf);
2117 if (r)
2118 return r;
2119
2120 WREG32(*pos >> 2, value);
2121
2122 result += 4;
2123 buf += 4;
2124 *pos += 4;
2125 size -= 4;
2126 }
2127
2128 return result;
2129}
2130
adcec288
TSD
2131static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2132 size_t size, loff_t *pos)
2133{
2134 struct amdgpu_device *adev = f->f_inode->i_private;
2135 ssize_t result = 0;
2136 int r;
2137
2138 if (size & 0x3 || *pos & 0x3)
2139 return -EINVAL;
2140
2141 while (size) {
2142 uint32_t value;
2143
2144 value = RREG32_PCIE(*pos >> 2);
2145 r = put_user(value, (uint32_t *)buf);
2146 if (r)
2147 return r;
2148
2149 result += 4;
2150 buf += 4;
2151 *pos += 4;
2152 size -= 4;
2153 }
2154
2155 return result;
2156}
2157
2158static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
2159 size_t size, loff_t *pos)
2160{
2161 struct amdgpu_device *adev = f->f_inode->i_private;
2162 ssize_t result = 0;
2163 int r;
2164
2165 if (size & 0x3 || *pos & 0x3)
2166 return -EINVAL;
2167
2168 while (size) {
2169 uint32_t value;
2170
2171 r = get_user(value, (uint32_t *)buf);
2172 if (r)
2173 return r;
2174
2175 WREG32_PCIE(*pos >> 2, value);
2176
2177 result += 4;
2178 buf += 4;
2179 *pos += 4;
2180 size -= 4;
2181 }
2182
2183 return result;
2184}
2185
2186static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
2187 size_t size, loff_t *pos)
2188{
2189 struct amdgpu_device *adev = f->f_inode->i_private;
2190 ssize_t result = 0;
2191 int r;
2192
2193 if (size & 0x3 || *pos & 0x3)
2194 return -EINVAL;
2195
2196 while (size) {
2197 uint32_t value;
2198
2199 value = RREG32_DIDT(*pos >> 2);
2200 r = put_user(value, (uint32_t *)buf);
2201 if (r)
2202 return r;
2203
2204 result += 4;
2205 buf += 4;
2206 *pos += 4;
2207 size -= 4;
2208 }
2209
2210 return result;
2211}
2212
2213static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
2214 size_t size, loff_t *pos)
2215{
2216 struct amdgpu_device *adev = f->f_inode->i_private;
2217 ssize_t result = 0;
2218 int r;
2219
2220 if (size & 0x3 || *pos & 0x3)
2221 return -EINVAL;
2222
2223 while (size) {
2224 uint32_t value;
2225
2226 r = get_user(value, (uint32_t *)buf);
2227 if (r)
2228 return r;
2229
2230 WREG32_DIDT(*pos >> 2, value);
2231
2232 result += 4;
2233 buf += 4;
2234 *pos += 4;
2235 size -= 4;
2236 }
2237
2238 return result;
2239}
2240
2241static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
2242 size_t size, loff_t *pos)
2243{
2244 struct amdgpu_device *adev = f->f_inode->i_private;
2245 ssize_t result = 0;
2246 int r;
2247
2248 if (size & 0x3 || *pos & 0x3)
2249 return -EINVAL;
2250
2251 while (size) {
2252 uint32_t value;
2253
2254 value = RREG32_SMC(*pos >> 2);
2255 r = put_user(value, (uint32_t *)buf);
2256 if (r)
2257 return r;
2258
2259 result += 4;
2260 buf += 4;
2261 *pos += 4;
2262 size -= 4;
2263 }
2264
2265 return result;
2266}
2267
2268static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
2269 size_t size, loff_t *pos)
2270{
2271 struct amdgpu_device *adev = f->f_inode->i_private;
2272 ssize_t result = 0;
2273 int r;
2274
2275 if (size & 0x3 || *pos & 0x3)
2276 return -EINVAL;
2277
2278 while (size) {
2279 uint32_t value;
2280
2281 r = get_user(value, (uint32_t *)buf);
2282 if (r)
2283 return r;
2284
2285 WREG32_SMC(*pos >> 2, value);
2286
2287 result += 4;
2288 buf += 4;
2289 *pos += 4;
2290 size -= 4;
2291 }
2292
2293 return result;
2294}
2295
d38ceaf9
AD
2296static const struct file_operations amdgpu_debugfs_regs_fops = {
2297 .owner = THIS_MODULE,
2298 .read = amdgpu_debugfs_regs_read,
2299 .write = amdgpu_debugfs_regs_write,
2300 .llseek = default_llseek
2301};
adcec288
TSD
2302static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
2303 .owner = THIS_MODULE,
2304 .read = amdgpu_debugfs_regs_didt_read,
2305 .write = amdgpu_debugfs_regs_didt_write,
2306 .llseek = default_llseek
2307};
2308static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
2309 .owner = THIS_MODULE,
2310 .read = amdgpu_debugfs_regs_pcie_read,
2311 .write = amdgpu_debugfs_regs_pcie_write,
2312 .llseek = default_llseek
2313};
2314static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
2315 .owner = THIS_MODULE,
2316 .read = amdgpu_debugfs_regs_smc_read,
2317 .write = amdgpu_debugfs_regs_smc_write,
2318 .llseek = default_llseek
2319};
2320
2321static const struct file_operations *debugfs_regs[] = {
2322 &amdgpu_debugfs_regs_fops,
2323 &amdgpu_debugfs_regs_didt_fops,
2324 &amdgpu_debugfs_regs_pcie_fops,
2325 &amdgpu_debugfs_regs_smc_fops,
2326};
2327
2328static const char *debugfs_regs_names[] = {
2329 "amdgpu_regs",
2330 "amdgpu_regs_didt",
2331 "amdgpu_regs_pcie",
2332 "amdgpu_regs_smc",
2333};
d38ceaf9
AD
2334
2335static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2336{
2337 struct drm_minor *minor = adev->ddev->primary;
2338 struct dentry *ent, *root = minor->debugfs_root;
adcec288
TSD
2339 unsigned i, j;
2340
2341 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
2342 ent = debugfs_create_file(debugfs_regs_names[i],
2343 S_IFREG | S_IRUGO, root,
2344 adev, debugfs_regs[i]);
2345 if (IS_ERR(ent)) {
2346 for (j = 0; j < i; j++) {
2347 debugfs_remove(adev->debugfs_regs[i]);
2348 adev->debugfs_regs[i] = NULL;
2349 }
2350 return PTR_ERR(ent);
2351 }
d38ceaf9 2352
adcec288
TSD
2353 if (!i)
2354 i_size_write(ent->d_inode, adev->rmmio_size);
2355 adev->debugfs_regs[i] = ent;
2356 }
d38ceaf9
AD
2357
2358 return 0;
2359}
2360
2361static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
2362{
adcec288
TSD
2363 unsigned i;
2364
2365 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
2366 if (adev->debugfs_regs[i]) {
2367 debugfs_remove(adev->debugfs_regs[i]);
2368 adev->debugfs_regs[i] = NULL;
2369 }
2370 }
d38ceaf9
AD
2371}
2372
2373int amdgpu_debugfs_init(struct drm_minor *minor)
2374{
2375 return 0;
2376}
2377
2378void amdgpu_debugfs_cleanup(struct drm_minor *minor)
2379{
2380}
7cebc728
AK
2381#else
2382static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2383{
2384 return 0;
2385}
2386static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
d38ceaf9 2387#endif
This page took 0.177872 seconds and 5 git commands to generate.