drm/amdgpu: split VM PD and PT handling during CS
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_gem.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
29#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32
33void amdgpu_gem_object_free(struct drm_gem_object *gobj)
34{
35 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
36
37 if (robj) {
38 if (robj->gem_base.import_attach)
39 drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
9298e52f 40 amdgpu_mn_unregister(robj);
d38ceaf9
AD
41 amdgpu_bo_unref(&robj);
42 }
43}
44
45int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
46 int alignment, u32 initial_domain,
47 u64 flags, bool kernel,
48 struct drm_gem_object **obj)
49{
50 struct amdgpu_bo *robj;
51 unsigned long max_size;
52 int r;
53
54 *obj = NULL;
55 /* At least align on page size */
56 if (alignment < PAGE_SIZE) {
57 alignment = PAGE_SIZE;
58 }
59
60 if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
61 /* Maximum bo size is the unpinned gtt size since we use the gtt to
62 * handle vram to system pool migrations.
63 */
64 max_size = adev->mc.gtt_size - adev->gart_pin_size;
65 if (size > max_size) {
66 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
67 size >> 20, max_size >> 20);
68 return -ENOMEM;
69 }
70 }
71retry:
72d7668b
CK
72 r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
73 flags, NULL, NULL, &robj);
d38ceaf9
AD
74 if (r) {
75 if (r != -ERESTARTSYS) {
76 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
77 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
78 goto retry;
79 }
80 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
81 size, initial_domain, alignment, r);
82 }
83 return r;
84 }
85 *obj = &robj->gem_base;
86 robj->pid = task_pid_nr(current);
87
88 mutex_lock(&adev->gem.mutex);
89 list_add_tail(&robj->list, &adev->gem.objects);
90 mutex_unlock(&adev->gem.mutex);
91
92 return 0;
93}
94
95int amdgpu_gem_init(struct amdgpu_device *adev)
96{
97 INIT_LIST_HEAD(&adev->gem.objects);
98 return 0;
99}
100
101void amdgpu_gem_fini(struct amdgpu_device *adev)
102{
103 amdgpu_bo_force_delete(adev);
104}
105
106/*
107 * Call from drm_gem_handle_create which appear in both new and open ioctl
108 * case.
109 */
110int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
111{
112 struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
113 struct amdgpu_device *adev = rbo->adev;
114 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
115 struct amdgpu_vm *vm = &fpriv->vm;
116 struct amdgpu_bo_va *bo_va;
117 int r;
d38ceaf9 118 r = amdgpu_bo_reserve(rbo, false);
e98c1b0d 119 if (r)
d38ceaf9 120 return r;
d38ceaf9
AD
121
122 bo_va = amdgpu_vm_bo_find(vm, rbo);
123 if (!bo_va) {
124 bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
125 } else {
126 ++bo_va->ref_count;
127 }
128 amdgpu_bo_unreserve(rbo);
d38ceaf9
AD
129 return 0;
130}
131
132void amdgpu_gem_object_close(struct drm_gem_object *obj,
133 struct drm_file *file_priv)
134{
135 struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
136 struct amdgpu_device *adev = rbo->adev;
137 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
138 struct amdgpu_vm *vm = &fpriv->vm;
139 struct amdgpu_bo_va *bo_va;
140 int r;
d38ceaf9
AD
141 r = amdgpu_bo_reserve(rbo, true);
142 if (r) {
143 dev_err(adev->dev, "leaking bo va because "
144 "we fail to reserve bo (%d)\n", r);
145 return;
146 }
147 bo_va = amdgpu_vm_bo_find(vm, rbo);
148 if (bo_va) {
149 if (--bo_va->ref_count == 0) {
150 amdgpu_vm_bo_rmv(adev, bo_va);
151 }
152 }
153 amdgpu_bo_unreserve(rbo);
154}
155
156static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
157{
158 if (r == -EDEADLK) {
159 r = amdgpu_gpu_reset(adev);
160 if (!r)
161 r = -EAGAIN;
162 }
163 return r;
164}
165
166/*
167 * GEM ioctls.
168 */
169int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
170 struct drm_file *filp)
171{
172 struct amdgpu_device *adev = dev->dev_private;
173 union drm_amdgpu_gem_create *args = data;
174 uint64_t size = args->in.bo_size;
175 struct drm_gem_object *gobj;
176 uint32_t handle;
177 bool kernel = false;
178 int r;
179
d38ceaf9
AD
180 /* create a gem object to contain this object in */
181 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
182 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
183 kernel = true;
184 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
185 size = size << AMDGPU_GDS_SHIFT;
186 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
187 size = size << AMDGPU_GWS_SHIFT;
188 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
189 size = size << AMDGPU_OA_SHIFT;
190 else {
191 r = -EINVAL;
192 goto error_unlock;
193 }
194 }
195 size = roundup(size, PAGE_SIZE);
196
197 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
198 (u32)(0xffffffff & args->in.domains),
199 args->in.domain_flags,
200 kernel, &gobj);
201 if (r)
202 goto error_unlock;
203
204 r = drm_gem_handle_create(filp, gobj, &handle);
205 /* drop reference from allocate - handle holds it now */
206 drm_gem_object_unreference_unlocked(gobj);
207 if (r)
208 goto error_unlock;
209
210 memset(args, 0, sizeof(*args));
211 args->out.handle = handle;
d38ceaf9
AD
212 return 0;
213
214error_unlock:
d38ceaf9
AD
215 r = amdgpu_gem_handle_lockup(adev, r);
216 return r;
217}
218
219int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
220 struct drm_file *filp)
221{
222 struct amdgpu_device *adev = dev->dev_private;
223 struct drm_amdgpu_gem_userptr *args = data;
224 struct drm_gem_object *gobj;
225 struct amdgpu_bo *bo;
226 uint32_t handle;
227 int r;
228
229 if (offset_in_page(args->addr | args->size))
230 return -EINVAL;
231
232 /* reject unknown flag values */
233 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
234 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
235 AMDGPU_GEM_USERPTR_REGISTER))
236 return -EINVAL;
237
238 if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
239 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
240
241 /* if we want to write to it we must require anonymous
242 memory and install a MMU notifier */
243 return -EACCES;
244 }
245
d38ceaf9
AD
246 /* create a gem object to contain this object in */
247 r = amdgpu_gem_object_create(adev, args->size, 0,
248 AMDGPU_GEM_DOMAIN_CPU, 0,
249 0, &gobj);
250 if (r)
251 goto handle_lockup;
252
253 bo = gem_to_amdgpu_bo(gobj);
254 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
255 if (r)
256 goto release_object;
257
258 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
259 r = amdgpu_mn_register(bo, args->addr);
260 if (r)
261 goto release_object;
262 }
263
264 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
265 down_read(&current->mm->mmap_sem);
266 r = amdgpu_bo_reserve(bo, true);
267 if (r) {
268 up_read(&current->mm->mmap_sem);
269 goto release_object;
270 }
271
272 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
273 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
274 amdgpu_bo_unreserve(bo);
275 up_read(&current->mm->mmap_sem);
276 if (r)
277 goto release_object;
278 }
279
280 r = drm_gem_handle_create(filp, gobj, &handle);
281 /* drop reference from allocate - handle holds it now */
282 drm_gem_object_unreference_unlocked(gobj);
283 if (r)
284 goto handle_lockup;
285
286 args->handle = handle;
d38ceaf9
AD
287 return 0;
288
289release_object:
290 drm_gem_object_unreference_unlocked(gobj);
291
292handle_lockup:
d38ceaf9
AD
293 r = amdgpu_gem_handle_lockup(adev, r);
294
295 return r;
296}
297
298int amdgpu_mode_dumb_mmap(struct drm_file *filp,
299 struct drm_device *dev,
300 uint32_t handle, uint64_t *offset_p)
301{
302 struct drm_gem_object *gobj;
303 struct amdgpu_bo *robj;
304
305 gobj = drm_gem_object_lookup(dev, filp, handle);
306 if (gobj == NULL) {
307 return -ENOENT;
308 }
309 robj = gem_to_amdgpu_bo(gobj);
271c8125
CK
310 if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm) ||
311 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
d38ceaf9
AD
312 drm_gem_object_unreference_unlocked(gobj);
313 return -EPERM;
314 }
315 *offset_p = amdgpu_bo_mmap_offset(robj);
316 drm_gem_object_unreference_unlocked(gobj);
317 return 0;
318}
319
320int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
321 struct drm_file *filp)
322{
323 union drm_amdgpu_gem_mmap *args = data;
324 uint32_t handle = args->in.handle;
325 memset(args, 0, sizeof(*args));
326 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
327}
328
329/**
330 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
331 *
332 * @timeout_ns: timeout in ns
333 *
334 * Calculate the timeout in jiffies from an absolute timeout in ns.
335 */
336unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
337{
338 unsigned long timeout_jiffies;
339 ktime_t timeout;
340
341 /* clamp timeout if it's to large */
342 if (((int64_t)timeout_ns) < 0)
343 return MAX_SCHEDULE_TIMEOUT;
344
0f117704 345 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
d38ceaf9
AD
346 if (ktime_to_ns(timeout) < 0)
347 return 0;
348
349 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
350 /* clamp timeout to avoid unsigned-> signed overflow */
351 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
352 return MAX_SCHEDULE_TIMEOUT - 1;
353
354 return timeout_jiffies;
355}
356
357int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
358 struct drm_file *filp)
359{
360 struct amdgpu_device *adev = dev->dev_private;
361 union drm_amdgpu_gem_wait_idle *args = data;
362 struct drm_gem_object *gobj;
363 struct amdgpu_bo *robj;
364 uint32_t handle = args->in.handle;
365 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
366 int r = 0;
367 long ret;
368
369 gobj = drm_gem_object_lookup(dev, filp, handle);
370 if (gobj == NULL) {
371 return -ENOENT;
372 }
373 robj = gem_to_amdgpu_bo(gobj);
374 if (timeout == 0)
375 ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
376 else
377 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
378
379 /* ret == 0 means not signaled,
380 * ret > 0 means signaled
381 * ret < 0 means interrupted before timeout
382 */
383 if (ret >= 0) {
384 memset(args, 0, sizeof(*args));
385 args->out.status = (ret == 0);
386 } else
387 r = ret;
388
389 drm_gem_object_unreference_unlocked(gobj);
390 r = amdgpu_gem_handle_lockup(adev, r);
391 return r;
392}
393
394int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
395 struct drm_file *filp)
396{
397 struct drm_amdgpu_gem_metadata *args = data;
398 struct drm_gem_object *gobj;
399 struct amdgpu_bo *robj;
400 int r = -1;
401
402 DRM_DEBUG("%d \n", args->handle);
403 gobj = drm_gem_object_lookup(dev, filp, args->handle);
404 if (gobj == NULL)
405 return -ENOENT;
406 robj = gem_to_amdgpu_bo(gobj);
407
408 r = amdgpu_bo_reserve(robj, false);
409 if (unlikely(r != 0))
410 goto out;
411
412 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
413 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
414 r = amdgpu_bo_get_metadata(robj, args->data.data,
415 sizeof(args->data.data),
416 &args->data.data_size_bytes,
417 &args->data.flags);
418 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
0913eab6
DC
419 if (args->data.data_size_bytes > sizeof(args->data.data)) {
420 r = -EINVAL;
421 goto unreserve;
422 }
d38ceaf9
AD
423 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
424 if (!r)
425 r = amdgpu_bo_set_metadata(robj, args->data.data,
426 args->data.data_size_bytes,
427 args->data.flags);
428 }
429
0913eab6 430unreserve:
d38ceaf9
AD
431 amdgpu_bo_unreserve(robj);
432out:
433 drm_gem_object_unreference_unlocked(gobj);
434 return r;
435}
436
437/**
438 * amdgpu_gem_va_update_vm -update the bo_va in its VM
439 *
440 * @adev: amdgpu_device pointer
441 * @bo_va: bo_va to update
442 *
443 * Update the bo_va directly after setting it's address. Errors are not
444 * vital here, so they are not reported back to userspace.
445 */
446static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
194a3364 447 struct amdgpu_bo_va *bo_va, uint32_t operation)
d38ceaf9
AD
448{
449 struct ttm_validate_buffer tv, *entry;
450 struct amdgpu_bo_list_entry *vm_bos;
56467ebf 451 struct amdgpu_bo_list_entry vm_pd;
d38ceaf9 452 struct ww_acquire_ctx ticket;
bf60efd3 453 struct list_head list, duplicates;
d38ceaf9
AD
454 unsigned domain;
455 int r;
456
457 INIT_LIST_HEAD(&list);
bf60efd3 458 INIT_LIST_HEAD(&duplicates);
d38ceaf9
AD
459
460 tv.bo = &bo_va->bo->tbo;
461 tv.shared = true;
462 list_add(&tv.head, &list);
463
56467ebf 464 amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
d38ceaf9 465
bf60efd3
CK
466 /* Provide duplicates to avoid -EALREADY */
467 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
d38ceaf9 468 if (r)
56467ebf
CK
469 goto error_print;
470
471 vm_bos = amdgpu_vm_get_pt_bos(bo_va->vm, &duplicates);
472 if (!vm_bos) {
473 r = -ENOMEM;
474 goto error_unreserve;
475 }
d38ceaf9
AD
476
477 list_for_each_entry(entry, &list, head) {
478 domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
479 /* if anything is swapped out don't swap it in here,
480 just abort and wait for the next CS */
481 if (domain == AMDGPU_GEM_DOMAIN_CPU)
482 goto error_unreserve;
483 }
43c27fb5
CZ
484 r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
485 if (r)
486 goto error_unreserve;
d38ceaf9 487
d38ceaf9
AD
488 r = amdgpu_vm_clear_freed(adev, bo_va->vm);
489 if (r)
f48b2659 490 goto error_unreserve;
194a3364 491
492 if (operation == AMDGPU_VA_OP_MAP)
493 r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
d38ceaf9 494
d38ceaf9
AD
495error_unreserve:
496 ttm_eu_backoff_reservation(&ticket, &list);
d38ceaf9
AD
497 drm_free_large(vm_bos);
498
56467ebf 499error_print:
68fdd3df 500 if (r && r != -ERESTARTSYS)
d38ceaf9
AD
501 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
502}
503
504
505
506int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
507 struct drm_file *filp)
508{
34b5f6a6 509 struct drm_amdgpu_gem_va *args = data;
d38ceaf9
AD
510 struct drm_gem_object *gobj;
511 struct amdgpu_device *adev = dev->dev_private;
512 struct amdgpu_fpriv *fpriv = filp->driver_priv;
513 struct amdgpu_bo *rbo;
514 struct amdgpu_bo_va *bo_va;
49b02b18
CZ
515 struct ttm_validate_buffer tv, tv_pd;
516 struct ww_acquire_ctx ticket;
517 struct list_head list, duplicates;
d38ceaf9
AD
518 uint32_t invalid_flags, va_flags = 0;
519 int r = 0;
520
34b5f6a6 521 if (!adev->vm_manager.enabled)
d38ceaf9 522 return -ENOTTY;
d38ceaf9 523
34b5f6a6 524 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
d38ceaf9
AD
525 dev_err(&dev->pdev->dev,
526 "va_address 0x%lX is in reserved area 0x%X\n",
34b5f6a6 527 (unsigned long)args->va_address,
d38ceaf9 528 AMDGPU_VA_RESERVED_SIZE);
d38ceaf9
AD
529 return -EINVAL;
530 }
531
fc220f65
CK
532 invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
533 AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
34b5f6a6 534 if ((args->flags & invalid_flags)) {
d38ceaf9 535 dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
34b5f6a6 536 args->flags, invalid_flags);
d38ceaf9
AD
537 return -EINVAL;
538 }
539
34b5f6a6 540 switch (args->operation) {
d38ceaf9
AD
541 case AMDGPU_VA_OP_MAP:
542 case AMDGPU_VA_OP_UNMAP:
543 break;
544 default:
545 dev_err(&dev->pdev->dev, "unsupported operation %d\n",
34b5f6a6 546 args->operation);
d38ceaf9
AD
547 return -EINVAL;
548 }
549
34b5f6a6
CK
550 gobj = drm_gem_object_lookup(dev, filp, args->handle);
551 if (gobj == NULL)
d38ceaf9 552 return -ENOENT;
d38ceaf9 553 rbo = gem_to_amdgpu_bo(gobj);
49b02b18
CZ
554 INIT_LIST_HEAD(&list);
555 INIT_LIST_HEAD(&duplicates);
556 tv.bo = &rbo->tbo;
557 tv.shared = true;
558 list_add(&tv.head, &list);
559
560 if (args->operation == AMDGPU_VA_OP_MAP) {
561 tv_pd.bo = &fpriv->vm.page_directory->tbo;
562 tv_pd.shared = true;
563 list_add(&tv_pd.head, &list);
564 }
565 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
d38ceaf9 566 if (r) {
d38ceaf9
AD
567 drm_gem_object_unreference_unlocked(gobj);
568 return r;
569 }
34b5f6a6 570
d38ceaf9
AD
571 bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
572 if (!bo_va) {
49b02b18
CZ
573 ttm_eu_backoff_reservation(&ticket, &list);
574 drm_gem_object_unreference_unlocked(gobj);
d38ceaf9
AD
575 return -ENOENT;
576 }
577
34b5f6a6 578 switch (args->operation) {
d38ceaf9 579 case AMDGPU_VA_OP_MAP:
34b5f6a6 580 if (args->flags & AMDGPU_VM_PAGE_READABLE)
d38ceaf9 581 va_flags |= AMDGPU_PTE_READABLE;
34b5f6a6 582 if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
d38ceaf9 583 va_flags |= AMDGPU_PTE_WRITEABLE;
34b5f6a6 584 if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
d38ceaf9 585 va_flags |= AMDGPU_PTE_EXECUTABLE;
34b5f6a6
CK
586 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
587 args->offset_in_bo, args->map_size,
9f7eb536 588 va_flags);
d38ceaf9
AD
589 break;
590 case AMDGPU_VA_OP_UNMAP:
34b5f6a6 591 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
d38ceaf9
AD
592 break;
593 default:
594 break;
595 }
49b02b18 596 ttm_eu_backoff_reservation(&ticket, &list);
fc220f65 597 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE))
194a3364 598 amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
e98c1b0d 599
d38ceaf9
AD
600 drm_gem_object_unreference_unlocked(gobj);
601 return r;
602}
603
604int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
605 struct drm_file *filp)
606{
607 struct drm_amdgpu_gem_op *args = data;
608 struct drm_gem_object *gobj;
609 struct amdgpu_bo *robj;
610 int r;
611
612 gobj = drm_gem_object_lookup(dev, filp, args->handle);
613 if (gobj == NULL) {
614 return -ENOENT;
615 }
616 robj = gem_to_amdgpu_bo(gobj);
617
618 r = amdgpu_bo_reserve(robj, false);
619 if (unlikely(r))
620 goto out;
621
622 switch (args->op) {
623 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
624 struct drm_amdgpu_gem_create_in info;
625 void __user *out = (void __user *)(long)args->value;
626
627 info.bo_size = robj->gem_base.size;
628 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
629 info.domains = robj->initial_domain;
630 info.domain_flags = robj->flags;
4c28fb0b 631 amdgpu_bo_unreserve(robj);
d38ceaf9
AD
632 if (copy_to_user(out, &info, sizeof(info)))
633 r = -EFAULT;
634 break;
635 }
d8f65a23 636 case AMDGPU_GEM_OP_SET_PLACEMENT:
d38ceaf9
AD
637 if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
638 r = -EPERM;
4c28fb0b 639 amdgpu_bo_unreserve(robj);
d38ceaf9
AD
640 break;
641 }
642 robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
643 AMDGPU_GEM_DOMAIN_GTT |
644 AMDGPU_GEM_DOMAIN_CPU);
4c28fb0b 645 amdgpu_bo_unreserve(robj);
d38ceaf9
AD
646 break;
647 default:
4c28fb0b 648 amdgpu_bo_unreserve(robj);
d38ceaf9
AD
649 r = -EINVAL;
650 }
651
d38ceaf9
AD
652out:
653 drm_gem_object_unreference_unlocked(gobj);
654 return r;
655}
656
657int amdgpu_mode_dumb_create(struct drm_file *file_priv,
658 struct drm_device *dev,
659 struct drm_mode_create_dumb *args)
660{
661 struct amdgpu_device *adev = dev->dev_private;
662 struct drm_gem_object *gobj;
663 uint32_t handle;
664 int r;
665
666 args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
54ef0b54 667 args->size = (u64)args->pitch * args->height;
d38ceaf9
AD
668 args->size = ALIGN(args->size, PAGE_SIZE);
669
670 r = amdgpu_gem_object_create(adev, args->size, 0,
671 AMDGPU_GEM_DOMAIN_VRAM,
857d913d
AD
672 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
673 ttm_bo_type_device,
d38ceaf9
AD
674 &gobj);
675 if (r)
676 return -ENOMEM;
677
678 r = drm_gem_handle_create(file_priv, gobj, &handle);
679 /* drop reference from allocate - handle holds it now */
680 drm_gem_object_unreference_unlocked(gobj);
681 if (r) {
682 return r;
683 }
684 args->handle = handle;
685 return 0;
686}
687
688#if defined(CONFIG_DEBUG_FS)
689static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
690{
691 struct drm_info_node *node = (struct drm_info_node *)m->private;
692 struct drm_device *dev = node->minor->dev;
693 struct amdgpu_device *adev = dev->dev_private;
694 struct amdgpu_bo *rbo;
695 unsigned i = 0;
696
697 mutex_lock(&adev->gem.mutex);
698 list_for_each_entry(rbo, &adev->gem.objects, list) {
699 unsigned domain;
700 const char *placement;
701
702 domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
703 switch (domain) {
704 case AMDGPU_GEM_DOMAIN_VRAM:
705 placement = "VRAM";
706 break;
707 case AMDGPU_GEM_DOMAIN_GTT:
708 placement = " GTT";
709 break;
710 case AMDGPU_GEM_DOMAIN_CPU:
711 default:
712 placement = " CPU";
713 break;
714 }
715 seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
716 i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
717 placement, (unsigned long)rbo->pid);
718 i++;
719 }
720 mutex_unlock(&adev->gem.mutex);
721 return 0;
722}
723
724static struct drm_info_list amdgpu_debugfs_gem_list[] = {
725 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
726};
727#endif
728
729int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
730{
731#if defined(CONFIG_DEBUG_FS)
732 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
733#endif
734 return 0;
735}
This page took 0.078642 seconds and 5 git commands to generate.