drm/amdgpu: clear SA bo when created
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / cik_sdma.c
CommitLineData
a2e73f56
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "cikd.h"
30#include "cik.h"
31
32#include "bif/bif_4_1_d.h"
33#include "bif/bif_4_1_sh_mask.h"
34
35#include "gca/gfx_7_2_d.h"
74a5d165
JX
36#include "gca/gfx_7_2_enum.h"
37#include "gca/gfx_7_2_sh_mask.h"
a2e73f56
AD
38
39#include "gmc/gmc_7_1_d.h"
40#include "gmc/gmc_7_1_sh_mask.h"
41
42#include "oss/oss_2_0_d.h"
43#include "oss/oss_2_0_sh_mask.h"
44
45static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
46{
47 SDMA0_REGISTER_OFFSET,
48 SDMA1_REGISTER_OFFSET
49};
50
51static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
52static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
53static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
54static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
55
56MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
57MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
58MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
59MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
60MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
61MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
62MODULE_FIRMWARE("radeon/kabini_sdma.bin");
63MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
64MODULE_FIRMWARE("radeon/mullins_sdma.bin");
65MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
66
67u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
68
69/*
70 * sDMA - System DMA
71 * Starting with CIK, the GPU has new asynchronous
72 * DMA engines. These engines are used for compute
73 * and gfx. There are two DMA engines (SDMA0, SDMA1)
74 * and each one supports 1 ring buffer used for gfx
75 * and 2 queues used for compute.
76 *
77 * The programming model is very similar to the CP
78 * (ring buffer, IBs, etc.), but sDMA has it's own
79 * packet format that is different from the PM4 format
80 * used by the CP. sDMA supports copying data, writing
81 * embedded data, solid fills, and a number of other
82 * things. It also has support for tiling/detiling of
83 * buffers.
84 */
85
86/**
87 * cik_sdma_init_microcode - load ucode images from disk
88 *
89 * @adev: amdgpu_device pointer
90 *
91 * Use the firmware interface to load the ucode images into
92 * the driver (not loaded into hw).
93 * Returns 0 on success, error on failure.
94 */
95static int cik_sdma_init_microcode(struct amdgpu_device *adev)
96{
97 const char *chip_name;
98 char fw_name[30];
c113ea1c 99 int err = 0, i;
a2e73f56
AD
100
101 DRM_DEBUG("\n");
102
103 switch (adev->asic_type) {
104 case CHIP_BONAIRE:
105 chip_name = "bonaire";
106 break;
107 case CHIP_HAWAII:
108 chip_name = "hawaii";
109 break;
110 case CHIP_KAVERI:
111 chip_name = "kaveri";
112 break;
113 case CHIP_KABINI:
114 chip_name = "kabini";
115 break;
116 case CHIP_MULLINS:
117 chip_name = "mullins";
118 break;
119 default: BUG();
120 }
121
c113ea1c 122 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
123 if (i == 0)
124 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
125 else
126 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
c113ea1c 127 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
a2e73f56
AD
128 if (err)
129 goto out;
c113ea1c 130 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
a2e73f56
AD
131 }
132out:
133 if (err) {
134 printk(KERN_ERR
135 "cik_sdma: Failed to load firmware \"%s\"\n",
136 fw_name);
c113ea1c
AD
137 for (i = 0; i < adev->sdma.num_instances; i++) {
138 release_firmware(adev->sdma.instance[i].fw);
139 adev->sdma.instance[i].fw = NULL;
a2e73f56
AD
140 }
141 }
142 return err;
143}
144
145/**
146 * cik_sdma_ring_get_rptr - get the current read pointer
147 *
148 * @ring: amdgpu ring pointer
149 *
150 * Get the current rptr from the hardware (CIK+).
151 */
152static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
153{
154 u32 rptr;
155
156 rptr = ring->adev->wb.wb[ring->rptr_offs];
157
158 return (rptr & 0x3fffc) >> 2;
159}
160
161/**
162 * cik_sdma_ring_get_wptr - get the current write pointer
163 *
164 * @ring: amdgpu ring pointer
165 *
166 * Get the current wptr from the hardware (CIK+).
167 */
168static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
169{
170 struct amdgpu_device *adev = ring->adev;
c113ea1c 171 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
a2e73f56
AD
172
173 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
174}
175
176/**
177 * cik_sdma_ring_set_wptr - commit the write pointer
178 *
179 * @ring: amdgpu ring pointer
180 *
181 * Write the wptr back to the hardware (CIK+).
182 */
183static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
184{
185 struct amdgpu_device *adev = ring->adev;
c113ea1c 186 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
a2e73f56
AD
187
188 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
189}
190
ac01db3d
JZ
191static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
192{
c113ea1c 193 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
194 int i;
195
196 for (i = 0; i < count; i++)
197 if (sdma && sdma->burst_nop && (i == 0))
198 amdgpu_ring_write(ring, ring->nop |
199 SDMA_NOP_COUNT(count - 1));
200 else
201 amdgpu_ring_write(ring, ring->nop);
202}
203
a2e73f56
AD
204/**
205 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
206 *
207 * @ring: amdgpu ring pointer
208 * @ib: IB object to schedule
209 *
210 * Schedule an IB in the DMA ring (CIK).
211 */
212static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
d88bf583
CK
213 struct amdgpu_ib *ib,
214 unsigned vm_id, bool ctx_switch)
a2e73f56 215{
d88bf583 216 u32 extra_bits = vm_id & 0xf;
a2e73f56
AD
217 u32 next_rptr = ring->wptr + 5;
218
a2e73f56
AD
219 while ((next_rptr & 7) != 4)
220 next_rptr++;
221
222 next_rptr += 4;
223 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
224 amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
225 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
226 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
227 amdgpu_ring_write(ring, next_rptr);
228
a2e73f56 229 /* IB packet must end on a 8 DW boundary */
ac01db3d
JZ
230 cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
231
a2e73f56
AD
232 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
233 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
234 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
235 amdgpu_ring_write(ring, ib->length_dw);
236
237}
238
239/**
d2edb07b 240 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
a2e73f56
AD
241 *
242 * @ring: amdgpu ring pointer
243 *
244 * Emit an hdp flush packet on the requested DMA ring.
245 */
d2edb07b 246static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
a2e73f56
AD
247{
248 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
249 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
250 u32 ref_and_mask;
251
c113ea1c 252 if (ring == &ring->adev->sdma.instance[0].ring)
a2e73f56
AD
253 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
254 else
255 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
256
257 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
258 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
259 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
260 amdgpu_ring_write(ring, ref_and_mask); /* reference */
261 amdgpu_ring_write(ring, ref_and_mask); /* mask */
262 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
263}
264
498dd97d
CZ
265static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
266{
267 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
268 amdgpu_ring_write(ring, mmHDP_DEBUG0);
269 amdgpu_ring_write(ring, 1);
270}
271
a2e73f56
AD
272/**
273 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
274 *
275 * @ring: amdgpu ring pointer
276 * @fence: amdgpu fence object
277 *
278 * Add a DMA fence packet to the ring to write
279 * the fence seq number and DMA trap packet to generate
280 * an interrupt if needed (CIK).
281 */
282static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 283 unsigned flags)
a2e73f56 284{
890ee23f 285 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
a2e73f56
AD
286 /* write the fence */
287 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
288 amdgpu_ring_write(ring, lower_32_bits(addr));
289 amdgpu_ring_write(ring, upper_32_bits(addr));
290 amdgpu_ring_write(ring, lower_32_bits(seq));
291
292 /* optionally write high bits as well */
293 if (write64bit) {
294 addr += 4;
295 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
296 amdgpu_ring_write(ring, lower_32_bits(addr));
297 amdgpu_ring_write(ring, upper_32_bits(addr));
298 amdgpu_ring_write(ring, upper_32_bits(seq));
299 }
300
301 /* generate an interrupt */
302 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
303}
304
a2e73f56
AD
305/**
306 * cik_sdma_gfx_stop - stop the gfx async dma engines
307 *
308 * @adev: amdgpu_device pointer
309 *
310 * Stop the gfx async dma ring buffers (CIK).
311 */
312static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
313{
c113ea1c
AD
314 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
315 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
a2e73f56
AD
316 u32 rb_cntl;
317 int i;
318
319 if ((adev->mman.buffer_funcs_ring == sdma0) ||
320 (adev->mman.buffer_funcs_ring == sdma1))
321 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
322
c113ea1c 323 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
324 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
325 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
326 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
327 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
328 }
329 sdma0->ready = false;
330 sdma1->ready = false;
331}
332
333/**
334 * cik_sdma_rlc_stop - stop the compute async dma engines
335 *
336 * @adev: amdgpu_device pointer
337 *
338 * Stop the compute async dma queues (CIK).
339 */
340static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
341{
342 /* XXX todo */
343}
344
345/**
346 * cik_sdma_enable - stop the async dma engines
347 *
348 * @adev: amdgpu_device pointer
349 * @enable: enable/disable the DMA MEs.
350 *
351 * Halt or unhalt the async dma engines (CIK).
352 */
353static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
354{
355 u32 me_cntl;
356 int i;
357
358 if (enable == false) {
359 cik_sdma_gfx_stop(adev);
360 cik_sdma_rlc_stop(adev);
361 }
362
c113ea1c 363 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
364 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
365 if (enable)
366 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
367 else
368 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
369 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
370 }
371}
372
373/**
374 * cik_sdma_gfx_resume - setup and start the async dma engines
375 *
376 * @adev: amdgpu_device pointer
377 *
378 * Set up the gfx DMA ring buffers and enable them (CIK).
379 * Returns 0 for success, error for failure.
380 */
381static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
382{
383 struct amdgpu_ring *ring;
384 u32 rb_cntl, ib_cntl;
385 u32 rb_bufsz;
386 u32 wb_offset;
387 int i, j, r;
388
c113ea1c
AD
389 for (i = 0; i < adev->sdma.num_instances; i++) {
390 ring = &adev->sdma.instance[i].ring;
a2e73f56
AD
391 wb_offset = (ring->rptr_offs * 4);
392
393 mutex_lock(&adev->srbm_mutex);
394 for (j = 0; j < 16; j++) {
395 cik_srbm_select(adev, 0, 0, 0, j);
396 /* SDMA GFX */
397 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
398 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
399 /* XXX SDMA RLC - todo */
400 }
401 cik_srbm_select(adev, 0, 0, 0, 0);
402 mutex_unlock(&adev->srbm_mutex);
403
2b3a765d
AD
404 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
405 adev->gfx.config.gb_addr_config & 0x70);
406
a2e73f56
AD
407 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
408 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
409
410 /* Set ring buffer size in dwords */
411 rb_bufsz = order_base_2(ring->ring_size / 4);
412 rb_cntl = rb_bufsz << 1;
413#ifdef __BIG_ENDIAN
454fc95e
AD
414 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
415 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
a2e73f56
AD
416#endif
417 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
418
419 /* Initialize the ring buffer's read and write pointers */
420 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
421 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
422
423 /* set the wb address whether it's enabled or not */
424 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
425 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
426 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
427 ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
428
429 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
430
431 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
432 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
433
434 ring->wptr = 0;
435 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
436
437 /* enable DMA RB */
438 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
439 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
440
441 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
442#ifdef __BIG_ENDIAN
443 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
444#endif
445 /* enable DMA IBs */
446 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
447
448 ring->ready = true;
449
450 r = amdgpu_ring_test_ring(ring);
451 if (r) {
452 ring->ready = false;
453 return r;
454 }
455
456 if (adev->mman.buffer_funcs_ring == ring)
457 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
458 }
459
460 return 0;
461}
462
463/**
464 * cik_sdma_rlc_resume - setup and start the async dma engines
465 *
466 * @adev: amdgpu_device pointer
467 *
468 * Set up the compute DMA queues and enable them (CIK).
469 * Returns 0 for success, error for failure.
470 */
471static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
472{
473 /* XXX todo */
474 return 0;
475}
476
477/**
478 * cik_sdma_load_microcode - load the sDMA ME ucode
479 *
480 * @adev: amdgpu_device pointer
481 *
482 * Loads the sDMA0/1 ucode.
483 * Returns 0 for success, -EINVAL if the ucode is not available.
484 */
485static int cik_sdma_load_microcode(struct amdgpu_device *adev)
486{
487 const struct sdma_firmware_header_v1_0 *hdr;
488 const __le32 *fw_data;
489 u32 fw_size;
490 int i, j;
491
a2e73f56
AD
492 /* halt the MEs */
493 cik_sdma_enable(adev, false);
494
c113ea1c
AD
495 for (i = 0; i < adev->sdma.num_instances; i++) {
496 if (!adev->sdma.instance[i].fw)
497 return -EINVAL;
498 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
a2e73f56
AD
499 amdgpu_ucode_print_sdma_hdr(&hdr->header);
500 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
c113ea1c
AD
501 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
502 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
503 if (adev->sdma.instance[i].feature_version >= 20)
504 adev->sdma.instance[i].burst_nop = true;
a2e73f56 505 fw_data = (const __le32 *)
c113ea1c 506 (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
a2e73f56
AD
507 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
508 for (j = 0; j < fw_size; j++)
509 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 510 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
a2e73f56
AD
511 }
512
513 return 0;
514}
515
516/**
517 * cik_sdma_start - setup and start the async dma engines
518 *
519 * @adev: amdgpu_device pointer
520 *
521 * Set up the DMA engines and enable them (CIK).
522 * Returns 0 for success, error for failure.
523 */
524static int cik_sdma_start(struct amdgpu_device *adev)
525{
526 int r;
527
528 r = cik_sdma_load_microcode(adev);
529 if (r)
530 return r;
531
532 /* unhalt the MEs */
533 cik_sdma_enable(adev, true);
534
535 /* start the gfx rings and rlc compute queues */
536 r = cik_sdma_gfx_resume(adev);
537 if (r)
538 return r;
539 r = cik_sdma_rlc_resume(adev);
540 if (r)
541 return r;
542
543 return 0;
544}
545
546/**
547 * cik_sdma_ring_test_ring - simple async dma engine test
548 *
549 * @ring: amdgpu_ring structure holding ring information
550 *
551 * Test the DMA engine by writing using it to write an
552 * value to memory. (CIK).
553 * Returns 0 for success, error for failure.
554 */
555static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
556{
557 struct amdgpu_device *adev = ring->adev;
558 unsigned i;
559 unsigned index;
560 int r;
561 u32 tmp;
562 u64 gpu_addr;
563
564 r = amdgpu_wb_get(adev, &index);
565 if (r) {
566 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
567 return r;
568 }
569
570 gpu_addr = adev->wb.gpu_addr + (index * 4);
571 tmp = 0xCAFEDEAD;
572 adev->wb.wb[index] = cpu_to_le32(tmp);
573
a27de35c 574 r = amdgpu_ring_alloc(ring, 5);
a2e73f56
AD
575 if (r) {
576 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
577 amdgpu_wb_free(adev, index);
578 return r;
579 }
580 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
581 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
582 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
583 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
584 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 585 amdgpu_ring_commit(ring);
a2e73f56
AD
586
587 for (i = 0; i < adev->usec_timeout; i++) {
588 tmp = le32_to_cpu(adev->wb.wb[index]);
589 if (tmp == 0xDEADBEEF)
590 break;
591 DRM_UDELAY(1);
592 }
593
594 if (i < adev->usec_timeout) {
595 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
596 } else {
597 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
598 ring->idx, tmp);
599 r = -EINVAL;
600 }
601 amdgpu_wb_free(adev, index);
602
603 return r;
604}
605
606/**
607 * cik_sdma_ring_test_ib - test an IB on the DMA engine
608 *
609 * @ring: amdgpu_ring structure holding ring information
610 *
611 * Test a simple IB in the DMA ring (CIK).
612 * Returns 0 on success, error on failure.
613 */
614static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
615{
616 struct amdgpu_device *adev = ring->adev;
617 struct amdgpu_ib ib;
1763552e 618 struct fence *f = NULL;
a2e73f56
AD
619 unsigned i;
620 unsigned index;
621 int r;
622 u32 tmp = 0;
623 u64 gpu_addr;
624
625 r = amdgpu_wb_get(adev, &index);
626 if (r) {
627 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
628 return r;
629 }
630
631 gpu_addr = adev->wb.gpu_addr + (index * 4);
632 tmp = 0xCAFEDEAD;
633 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 634 memset(&ib, 0, sizeof(ib));
b07c60c0 635 r = amdgpu_ib_get(adev, NULL, 256, &ib);
a2e73f56 636 if (r) {
a2e73f56 637 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
0011fdaa 638 goto err0;
a2e73f56
AD
639 }
640
641 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
642 ib.ptr[1] = lower_32_bits(gpu_addr);
643 ib.ptr[2] = upper_32_bits(gpu_addr);
644 ib.ptr[3] = 1;
645 ib.ptr[4] = 0xDEADBEEF;
646 ib.length_dw = 5;
c5637837 647 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
0011fdaa
CZ
648 if (r)
649 goto err1;
a2e73f56 650
1763552e 651 r = fence_wait(f, false);
a2e73f56 652 if (r) {
a2e73f56 653 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
0011fdaa 654 goto err1;
a2e73f56
AD
655 }
656 for (i = 0; i < adev->usec_timeout; i++) {
657 tmp = le32_to_cpu(adev->wb.wb[index]);
658 if (tmp == 0xDEADBEEF)
659 break;
660 DRM_UDELAY(1);
661 }
662 if (i < adev->usec_timeout) {
663 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
0011fdaa
CZ
664 ring->idx, i);
665 goto err1;
a2e73f56
AD
666 } else {
667 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
668 r = -EINVAL;
669 }
0011fdaa
CZ
670
671err1:
281b4223 672 fence_put(f);
cc55c45d 673 amdgpu_ib_free(adev, &ib, NULL);
73cfa5f5 674 fence_put(f);
0011fdaa 675err0:
a2e73f56
AD
676 amdgpu_wb_free(adev, index);
677 return r;
678}
679
680/**
681 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
682 *
683 * @ib: indirect buffer to fill with commands
684 * @pe: addr of the page entry
685 * @src: src addr to copy from
686 * @count: number of page entries to update
687 *
688 * Update PTEs by copying them from the GART using sDMA (CIK).
689 */
690static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
691 uint64_t pe, uint64_t src,
692 unsigned count)
693{
694 while (count) {
695 unsigned bytes = count * 8;
696 if (bytes > 0x1FFFF8)
697 bytes = 0x1FFFF8;
698
699 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
700 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
701 ib->ptr[ib->length_dw++] = bytes;
702 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
703 ib->ptr[ib->length_dw++] = lower_32_bits(src);
704 ib->ptr[ib->length_dw++] = upper_32_bits(src);
705 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
706 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
707
708 pe += bytes;
709 src += bytes;
710 count -= bytes / 8;
711 }
712}
713
714/**
715 * cik_sdma_vm_write_pages - update PTEs by writing them manually
716 *
717 * @ib: indirect buffer to fill with commands
718 * @pe: addr of the page entry
719 * @addr: dst addr to write into pe
720 * @count: number of page entries to update
721 * @incr: increase next addr by incr bytes
722 * @flags: access flags
723 *
724 * Update PTEs by writing them manually using sDMA (CIK).
725 */
726static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
b07c9d2a 727 const dma_addr_t *pages_addr, uint64_t pe,
a2e73f56
AD
728 uint64_t addr, unsigned count,
729 uint32_t incr, uint32_t flags)
730{
731 uint64_t value;
732 unsigned ndw;
733
734 while (count) {
735 ndw = count * 2;
736 if (ndw > 0xFFFFE)
737 ndw = 0xFFFFE;
738
739 /* for non-physically contiguous pages (system) */
740 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
741 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
742 ib->ptr[ib->length_dw++] = pe;
743 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
744 ib->ptr[ib->length_dw++] = ndw;
745 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
b07c9d2a 746 value = amdgpu_vm_map_gart(pages_addr, addr);
a2e73f56
AD
747 addr += incr;
748 value |= flags;
749 ib->ptr[ib->length_dw++] = value;
750 ib->ptr[ib->length_dw++] = upper_32_bits(value);
751 }
752 }
753}
754
755/**
756 * cik_sdma_vm_set_pages - update the page tables using sDMA
757 *
758 * @ib: indirect buffer to fill with commands
759 * @pe: addr of the page entry
760 * @addr: dst addr to write into pe
761 * @count: number of page entries to update
762 * @incr: increase next addr by incr bytes
763 * @flags: access flags
764 *
765 * Update the page tables using sDMA (CIK).
766 */
767static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
768 uint64_t pe,
769 uint64_t addr, unsigned count,
770 uint32_t incr, uint32_t flags)
771{
772 uint64_t value;
773 unsigned ndw;
774
775 while (count) {
776 ndw = count;
777 if (ndw > 0x7FFFF)
778 ndw = 0x7FFFF;
779
780 if (flags & AMDGPU_PTE_VALID)
781 value = addr;
782 else
783 value = 0;
784
785 /* for physically contiguous pages (vram) */
786 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
787 ib->ptr[ib->length_dw++] = pe; /* dst addr */
788 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
789 ib->ptr[ib->length_dw++] = flags; /* mask */
790 ib->ptr[ib->length_dw++] = 0;
791 ib->ptr[ib->length_dw++] = value; /* value */
792 ib->ptr[ib->length_dw++] = upper_32_bits(value);
793 ib->ptr[ib->length_dw++] = incr; /* increment size */
794 ib->ptr[ib->length_dw++] = 0;
795 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
796
797 pe += ndw * 8;
798 addr += ndw * incr;
799 count -= ndw;
800 }
801}
802
803/**
804 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
805 *
806 * @ib: indirect buffer to fill with padding
807 *
808 */
9e5d5309 809static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
a2e73f56 810{
9e5d5309 811 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
812 u32 pad_count;
813 int i;
814
815 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
816 for (i = 0; i < pad_count; i++)
817 if (sdma && sdma->burst_nop && (i == 0))
818 ib->ptr[ib->length_dw++] =
819 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
820 SDMA_NOP_COUNT(pad_count - 1);
821 else
822 ib->ptr[ib->length_dw++] =
823 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
a2e73f56
AD
824}
825
826/**
00b7c4ff 827 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
a2e73f56
AD
828 *
829 * @ring: amdgpu_ring pointer
a2e73f56 830 *
00b7c4ff 831 * Make sure all previous operations are completed (CIK).
a2e73f56 832 */
00b7c4ff 833static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
a2e73f56 834{
5c55db83
CZ
835 uint32_t seq = ring->fence_drv.sync_seq;
836 uint64_t addr = ring->fence_drv.gpu_addr;
837
838 /* wait for idle */
839 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
840 SDMA_POLL_REG_MEM_EXTRA_OP(0) |
841 SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
842 SDMA_POLL_REG_MEM_EXTRA_M));
843 amdgpu_ring_write(ring, addr & 0xfffffffc);
844 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
845 amdgpu_ring_write(ring, seq); /* reference */
846 amdgpu_ring_write(ring, 0xfffffff); /* mask */
847 amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
00b7c4ff 848}
5c55db83 849
a2e73f56
AD
850/**
851 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
852 *
853 * @ring: amdgpu_ring pointer
854 * @vm: amdgpu_vm pointer
855 *
856 * Update the page table base and flush the VM TLB
857 * using sDMA (CIK).
858 */
859static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
860 unsigned vm_id, uint64_t pd_addr)
861{
862 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
863 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
864
865 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
866 if (vm_id < 8) {
867 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
868 } else {
869 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
870 }
871 amdgpu_ring_write(ring, pd_addr >> 12);
872
a2e73f56
AD
873 /* flush TLB */
874 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
875 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
876 amdgpu_ring_write(ring, 1 << vm_id);
877
878 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
879 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
880 amdgpu_ring_write(ring, 0);
881 amdgpu_ring_write(ring, 0); /* reference */
882 amdgpu_ring_write(ring, 0); /* mask */
883 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
884}
885
886static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
887 bool enable)
888{
889 u32 orig, data;
890
e3b04bc7 891 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
a2e73f56
AD
892 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
893 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
894 } else {
895 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
896 data |= 0xff000000;
897 if (data != orig)
898 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
899
900 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
901 data |= 0xff000000;
902 if (data != orig)
903 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
904 }
905}
906
907static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
908 bool enable)
909{
910 u32 orig, data;
911
e3b04bc7 912 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
a2e73f56
AD
913 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
914 data |= 0x100;
915 if (orig != data)
916 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
917
918 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
919 data |= 0x100;
920 if (orig != data)
921 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
922 } else {
923 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
924 data &= ~0x100;
925 if (orig != data)
926 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
927
928 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
929 data &= ~0x100;
930 if (orig != data)
931 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
932 }
933}
934
5fc3aeeb 935static int cik_sdma_early_init(void *handle)
a2e73f56 936{
5fc3aeeb 937 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
938
c113ea1c
AD
939 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
940
a2e73f56
AD
941 cik_sdma_set_ring_funcs(adev);
942 cik_sdma_set_irq_funcs(adev);
943 cik_sdma_set_buffer_funcs(adev);
944 cik_sdma_set_vm_pte_funcs(adev);
945
946 return 0;
947}
948
5fc3aeeb 949static int cik_sdma_sw_init(void *handle)
a2e73f56
AD
950{
951 struct amdgpu_ring *ring;
5fc3aeeb 952 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 953 int r, i;
a2e73f56
AD
954
955 r = cik_sdma_init_microcode(adev);
956 if (r) {
957 DRM_ERROR("Failed to load sdma firmware!\n");
958 return r;
959 }
960
961 /* SDMA trap event */
c113ea1c 962 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
a2e73f56
AD
963 if (r)
964 return r;
965
966 /* SDMA Privileged inst */
c113ea1c 967 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
a2e73f56
AD
968 if (r)
969 return r;
970
971 /* SDMA Privileged inst */
c113ea1c 972 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
a2e73f56
AD
973 if (r)
974 return r;
975
c113ea1c
AD
976 for (i = 0; i < adev->sdma.num_instances; i++) {
977 ring = &adev->sdma.instance[i].ring;
978 ring->ring_obj = NULL;
979 sprintf(ring->name, "sdma%d", i);
b38d99c4 980 r = amdgpu_ring_init(adev, ring, 1024,
c113ea1c
AD
981 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
982 &adev->sdma.trap_irq,
983 (i == 0) ?
984 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
985 AMDGPU_RING_TYPE_SDMA);
986 if (r)
987 return r;
988 }
a2e73f56
AD
989
990 return r;
991}
992
5fc3aeeb 993static int cik_sdma_sw_fini(void *handle)
a2e73f56 994{
5fc3aeeb 995 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 996 int i;
5fc3aeeb 997
c113ea1c
AD
998 for (i = 0; i < adev->sdma.num_instances; i++)
999 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
a2e73f56
AD
1000
1001 return 0;
1002}
1003
5fc3aeeb 1004static int cik_sdma_hw_init(void *handle)
a2e73f56
AD
1005{
1006 int r;
5fc3aeeb 1007 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1008
1009 r = cik_sdma_start(adev);
1010 if (r)
1011 return r;
1012
1013 return r;
1014}
1015
5fc3aeeb 1016static int cik_sdma_hw_fini(void *handle)
a2e73f56 1017{
5fc3aeeb 1018 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1019
a2e73f56
AD
1020 cik_sdma_enable(adev, false);
1021
1022 return 0;
1023}
1024
5fc3aeeb 1025static int cik_sdma_suspend(void *handle)
a2e73f56 1026{
5fc3aeeb 1027 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1028
1029 return cik_sdma_hw_fini(adev);
1030}
1031
5fc3aeeb 1032static int cik_sdma_resume(void *handle)
a2e73f56 1033{
5fc3aeeb 1034 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1035
1036 return cik_sdma_hw_init(adev);
1037}
1038
5fc3aeeb 1039static bool cik_sdma_is_idle(void *handle)
a2e73f56 1040{
5fc3aeeb 1041 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1042 u32 tmp = RREG32(mmSRBM_STATUS2);
1043
1044 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1045 SRBM_STATUS2__SDMA1_BUSY_MASK))
1046 return false;
1047
1048 return true;
1049}
1050
5fc3aeeb 1051static int cik_sdma_wait_for_idle(void *handle)
a2e73f56
AD
1052{
1053 unsigned i;
1054 u32 tmp;
5fc3aeeb 1055 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1056
1057 for (i = 0; i < adev->usec_timeout; i++) {
1058 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1059 SRBM_STATUS2__SDMA1_BUSY_MASK);
1060
1061 if (!tmp)
1062 return 0;
1063 udelay(1);
1064 }
1065 return -ETIMEDOUT;
1066}
1067
5fc3aeeb 1068static int cik_sdma_soft_reset(void *handle)
a2e73f56
AD
1069{
1070 u32 srbm_soft_reset = 0;
5fc3aeeb 1071 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1072 u32 tmp = RREG32(mmSRBM_STATUS2);
1073
1074 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1075 /* sdma0 */
1076 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1077 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1078 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1079 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1080 }
1081 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1082 /* sdma1 */
1083 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1084 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1085 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1086 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1087 }
1088
1089 if (srbm_soft_reset) {
a2e73f56
AD
1090 tmp = RREG32(mmSRBM_SOFT_RESET);
1091 tmp |= srbm_soft_reset;
1092 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1093 WREG32(mmSRBM_SOFT_RESET, tmp);
1094 tmp = RREG32(mmSRBM_SOFT_RESET);
1095
1096 udelay(50);
1097
1098 tmp &= ~srbm_soft_reset;
1099 WREG32(mmSRBM_SOFT_RESET, tmp);
1100 tmp = RREG32(mmSRBM_SOFT_RESET);
1101
1102 /* Wait a little for things to settle down */
1103 udelay(50);
a2e73f56
AD
1104 }
1105
1106 return 0;
1107}
1108
1109static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1110 struct amdgpu_irq_src *src,
1111 unsigned type,
1112 enum amdgpu_interrupt_state state)
1113{
1114 u32 sdma_cntl;
1115
1116 switch (type) {
1117 case AMDGPU_SDMA_IRQ_TRAP0:
1118 switch (state) {
1119 case AMDGPU_IRQ_STATE_DISABLE:
1120 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1121 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1122 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1123 break;
1124 case AMDGPU_IRQ_STATE_ENABLE:
1125 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1126 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1127 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1128 break;
1129 default:
1130 break;
1131 }
1132 break;
1133 case AMDGPU_SDMA_IRQ_TRAP1:
1134 switch (state) {
1135 case AMDGPU_IRQ_STATE_DISABLE:
1136 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1137 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1138 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1139 break;
1140 case AMDGPU_IRQ_STATE_ENABLE:
1141 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1142 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1143 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1144 break;
1145 default:
1146 break;
1147 }
1148 break;
1149 default:
1150 break;
1151 }
1152 return 0;
1153}
1154
1155static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1156 struct amdgpu_irq_src *source,
1157 struct amdgpu_iv_entry *entry)
1158{
1159 u8 instance_id, queue_id;
1160
1161 instance_id = (entry->ring_id & 0x3) >> 0;
1162 queue_id = (entry->ring_id & 0xc) >> 2;
1163 DRM_DEBUG("IH: SDMA trap\n");
1164 switch (instance_id) {
1165 case 0:
1166 switch (queue_id) {
1167 case 0:
c113ea1c 1168 amdgpu_fence_process(&adev->sdma.instance[0].ring);
a2e73f56
AD
1169 break;
1170 case 1:
1171 /* XXX compute */
1172 break;
1173 case 2:
1174 /* XXX compute */
1175 break;
1176 }
1177 break;
1178 case 1:
1179 switch (queue_id) {
1180 case 0:
c113ea1c 1181 amdgpu_fence_process(&adev->sdma.instance[1].ring);
a2e73f56
AD
1182 break;
1183 case 1:
1184 /* XXX compute */
1185 break;
1186 case 2:
1187 /* XXX compute */
1188 break;
1189 }
1190 break;
1191 }
1192
1193 return 0;
1194}
1195
1196static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1197 struct amdgpu_irq_src *source,
1198 struct amdgpu_iv_entry *entry)
1199{
1200 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1201 schedule_work(&adev->reset_work);
1202 return 0;
1203}
1204
5fc3aeeb 1205static int cik_sdma_set_clockgating_state(void *handle,
1206 enum amd_clockgating_state state)
a2e73f56
AD
1207{
1208 bool gate = false;
5fc3aeeb 1209 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56 1210
5fc3aeeb 1211 if (state == AMD_CG_STATE_GATE)
a2e73f56
AD
1212 gate = true;
1213
1214 cik_enable_sdma_mgcg(adev, gate);
1215 cik_enable_sdma_mgls(adev, gate);
1216
1217 return 0;
1218}
1219
5fc3aeeb 1220static int cik_sdma_set_powergating_state(void *handle,
1221 enum amd_powergating_state state)
a2e73f56
AD
1222{
1223 return 0;
1224}
1225
5fc3aeeb 1226const struct amd_ip_funcs cik_sdma_ip_funcs = {
88a907d6 1227 .name = "cik_sdma",
a2e73f56
AD
1228 .early_init = cik_sdma_early_init,
1229 .late_init = NULL,
1230 .sw_init = cik_sdma_sw_init,
1231 .sw_fini = cik_sdma_sw_fini,
1232 .hw_init = cik_sdma_hw_init,
1233 .hw_fini = cik_sdma_hw_fini,
1234 .suspend = cik_sdma_suspend,
1235 .resume = cik_sdma_resume,
1236 .is_idle = cik_sdma_is_idle,
1237 .wait_for_idle = cik_sdma_wait_for_idle,
1238 .soft_reset = cik_sdma_soft_reset,
a2e73f56
AD
1239 .set_clockgating_state = cik_sdma_set_clockgating_state,
1240 .set_powergating_state = cik_sdma_set_powergating_state,
1241};
1242
a2e73f56
AD
1243static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1244 .get_rptr = cik_sdma_ring_get_rptr,
1245 .get_wptr = cik_sdma_ring_get_wptr,
1246 .set_wptr = cik_sdma_ring_set_wptr,
1247 .parse_cs = NULL,
1248 .emit_ib = cik_sdma_ring_emit_ib,
1249 .emit_fence = cik_sdma_ring_emit_fence,
00b7c4ff 1250 .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
a2e73f56 1251 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
d2edb07b 1252 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
498dd97d 1253 .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
a2e73f56
AD
1254 .test_ring = cik_sdma_ring_test_ring,
1255 .test_ib = cik_sdma_ring_test_ib,
ac01db3d 1256 .insert_nop = cik_sdma_ring_insert_nop,
9e5d5309 1257 .pad_ib = cik_sdma_ring_pad_ib,
a2e73f56
AD
1258};
1259
1260static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1261{
c113ea1c
AD
1262 int i;
1263
1264 for (i = 0; i < adev->sdma.num_instances; i++)
1265 adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
a2e73f56
AD
1266}
1267
1268static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1269 .set = cik_sdma_set_trap_irq_state,
1270 .process = cik_sdma_process_trap_irq,
1271};
1272
1273static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1274 .process = cik_sdma_process_illegal_inst_irq,
1275};
1276
1277static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1278{
c113ea1c
AD
1279 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1280 adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1281 adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
a2e73f56
AD
1282}
1283
1284/**
1285 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1286 *
1287 * @ring: amdgpu_ring structure holding ring information
1288 * @src_offset: src GPU address
1289 * @dst_offset: dst GPU address
1290 * @byte_count: number of bytes to xfer
1291 *
1292 * Copy GPU buffers using the DMA engine (CIK).
1293 * Used by the amdgpu ttm implementation to move pages if
1294 * registered as the asic copy callback.
1295 */
c7ae72c0 1296static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1297 uint64_t src_offset,
1298 uint64_t dst_offset,
1299 uint32_t byte_count)
1300{
c7ae72c0
CZ
1301 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1302 ib->ptr[ib->length_dw++] = byte_count;
1303 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1304 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1305 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1306 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1307 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
a2e73f56
AD
1308}
1309
1310/**
1311 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1312 *
1313 * @ring: amdgpu_ring structure holding ring information
1314 * @src_data: value to write to buffer
1315 * @dst_offset: dst GPU address
1316 * @byte_count: number of bytes to xfer
1317 *
1318 * Fill GPU buffers using the DMA engine (CIK).
1319 */
6e7a3840 1320static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1321 uint32_t src_data,
1322 uint64_t dst_offset,
1323 uint32_t byte_count)
1324{
6e7a3840
CZ
1325 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1326 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1327 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1328 ib->ptr[ib->length_dw++] = src_data;
1329 ib->ptr[ib->length_dw++] = byte_count;
a2e73f56
AD
1330}
1331
1332static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1333 .copy_max_bytes = 0x1fffff,
1334 .copy_num_dw = 7,
1335 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1336
1337 .fill_max_bytes = 0x1fffff,
1338 .fill_num_dw = 5,
1339 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1340};
1341
1342static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1343{
1344 if (adev->mman.buffer_funcs == NULL) {
1345 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
c113ea1c 1346 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
a2e73f56
AD
1347 }
1348}
1349
1350static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1351 .copy_pte = cik_sdma_vm_copy_pte,
1352 .write_pte = cik_sdma_vm_write_pte,
1353 .set_pte_pde = cik_sdma_vm_set_pte_pde,
a2e73f56
AD
1354};
1355
1356static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1357{
2d55e45a
CK
1358 unsigned i;
1359
a2e73f56
AD
1360 if (adev->vm_manager.vm_pte_funcs == NULL) {
1361 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
2d55e45a
CK
1362 for (i = 0; i < adev->sdma.num_instances; i++)
1363 adev->vm_manager.vm_pte_rings[i] =
1364 &adev->sdma.instance[i].ring;
1365
1366 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
a2e73f56
AD
1367 }
1368}
This page took 0.141107 seconds and 5 git commands to generate.