drm/amdgpu: remove AMDGPU_VM_NO_FLUSH define
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / cik_sdma.c
CommitLineData
a2e73f56
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "cikd.h"
30#include "cik.h"
31
32#include "bif/bif_4_1_d.h"
33#include "bif/bif_4_1_sh_mask.h"
34
35#include "gca/gfx_7_2_d.h"
74a5d165
JX
36#include "gca/gfx_7_2_enum.h"
37#include "gca/gfx_7_2_sh_mask.h"
a2e73f56
AD
38
39#include "gmc/gmc_7_1_d.h"
40#include "gmc/gmc_7_1_sh_mask.h"
41
42#include "oss/oss_2_0_d.h"
43#include "oss/oss_2_0_sh_mask.h"
44
45static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
46{
47 SDMA0_REGISTER_OFFSET,
48 SDMA1_REGISTER_OFFSET
49};
50
51static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
52static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
53static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
54static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
55
56MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
57MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
58MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
59MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
60MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
61MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
62MODULE_FIRMWARE("radeon/kabini_sdma.bin");
63MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
64MODULE_FIRMWARE("radeon/mullins_sdma.bin");
65MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
66
67u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
68
d1ff53b7
ML
69
70static void cik_sdma_free_microcode(struct amdgpu_device *adev)
71{
72 int i;
73 for (i = 0; i < adev->sdma.num_instances; i++) {
74 release_firmware(adev->sdma.instance[i].fw);
75 adev->sdma.instance[i].fw = NULL;
76 }
77}
78
a2e73f56
AD
79/*
80 * sDMA - System DMA
81 * Starting with CIK, the GPU has new asynchronous
82 * DMA engines. These engines are used for compute
83 * and gfx. There are two DMA engines (SDMA0, SDMA1)
84 * and each one supports 1 ring buffer used for gfx
85 * and 2 queues used for compute.
86 *
87 * The programming model is very similar to the CP
88 * (ring buffer, IBs, etc.), but sDMA has it's own
89 * packet format that is different from the PM4 format
90 * used by the CP. sDMA supports copying data, writing
91 * embedded data, solid fills, and a number of other
92 * things. It also has support for tiling/detiling of
93 * buffers.
94 */
95
96/**
97 * cik_sdma_init_microcode - load ucode images from disk
98 *
99 * @adev: amdgpu_device pointer
100 *
101 * Use the firmware interface to load the ucode images into
102 * the driver (not loaded into hw).
103 * Returns 0 on success, error on failure.
104 */
105static int cik_sdma_init_microcode(struct amdgpu_device *adev)
106{
107 const char *chip_name;
108 char fw_name[30];
c113ea1c 109 int err = 0, i;
a2e73f56
AD
110
111 DRM_DEBUG("\n");
112
113 switch (adev->asic_type) {
114 case CHIP_BONAIRE:
115 chip_name = "bonaire";
116 break;
117 case CHIP_HAWAII:
118 chip_name = "hawaii";
119 break;
120 case CHIP_KAVERI:
121 chip_name = "kaveri";
122 break;
123 case CHIP_KABINI:
124 chip_name = "kabini";
125 break;
126 case CHIP_MULLINS:
127 chip_name = "mullins";
128 break;
129 default: BUG();
130 }
131
c113ea1c 132 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
133 if (i == 0)
134 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
135 else
136 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
c113ea1c 137 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
a2e73f56
AD
138 if (err)
139 goto out;
c113ea1c 140 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
a2e73f56
AD
141 }
142out:
143 if (err) {
144 printk(KERN_ERR
145 "cik_sdma: Failed to load firmware \"%s\"\n",
146 fw_name);
c113ea1c
AD
147 for (i = 0; i < adev->sdma.num_instances; i++) {
148 release_firmware(adev->sdma.instance[i].fw);
149 adev->sdma.instance[i].fw = NULL;
a2e73f56
AD
150 }
151 }
152 return err;
153}
154
155/**
156 * cik_sdma_ring_get_rptr - get the current read pointer
157 *
158 * @ring: amdgpu ring pointer
159 *
160 * Get the current rptr from the hardware (CIK+).
161 */
162static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
163{
164 u32 rptr;
165
166 rptr = ring->adev->wb.wb[ring->rptr_offs];
167
168 return (rptr & 0x3fffc) >> 2;
169}
170
171/**
172 * cik_sdma_ring_get_wptr - get the current write pointer
173 *
174 * @ring: amdgpu ring pointer
175 *
176 * Get the current wptr from the hardware (CIK+).
177 */
178static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
179{
180 struct amdgpu_device *adev = ring->adev;
c113ea1c 181 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
a2e73f56
AD
182
183 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
184}
185
186/**
187 * cik_sdma_ring_set_wptr - commit the write pointer
188 *
189 * @ring: amdgpu ring pointer
190 *
191 * Write the wptr back to the hardware (CIK+).
192 */
193static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
194{
195 struct amdgpu_device *adev = ring->adev;
c113ea1c 196 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
a2e73f56
AD
197
198 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
199}
200
ac01db3d
JZ
201static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
202{
c113ea1c 203 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
204 int i;
205
206 for (i = 0; i < count; i++)
207 if (sdma && sdma->burst_nop && (i == 0))
208 amdgpu_ring_write(ring, ring->nop |
209 SDMA_NOP_COUNT(count - 1));
210 else
211 amdgpu_ring_write(ring, ring->nop);
212}
213
a2e73f56
AD
214/**
215 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
216 *
217 * @ring: amdgpu ring pointer
218 * @ib: IB object to schedule
219 *
220 * Schedule an IB in the DMA ring (CIK).
221 */
222static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
d88bf583
CK
223 struct amdgpu_ib *ib,
224 unsigned vm_id, bool ctx_switch)
a2e73f56 225{
d88bf583 226 u32 extra_bits = vm_id & 0xf;
a2e73f56 227
a2e73f56 228 /* IB packet must end on a 8 DW boundary */
ac01db3d
JZ
229 cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
230
a2e73f56
AD
231 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
232 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
233 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
234 amdgpu_ring_write(ring, ib->length_dw);
235
236}
237
238/**
d2edb07b 239 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
a2e73f56
AD
240 *
241 * @ring: amdgpu ring pointer
242 *
243 * Emit an hdp flush packet on the requested DMA ring.
244 */
d2edb07b 245static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
a2e73f56
AD
246{
247 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
248 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
249 u32 ref_and_mask;
250
c113ea1c 251 if (ring == &ring->adev->sdma.instance[0].ring)
a2e73f56
AD
252 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
253 else
254 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
255
256 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
257 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
258 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
259 amdgpu_ring_write(ring, ref_and_mask); /* reference */
260 amdgpu_ring_write(ring, ref_and_mask); /* mask */
261 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
262}
263
498dd97d
CZ
264static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
265{
266 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
267 amdgpu_ring_write(ring, mmHDP_DEBUG0);
268 amdgpu_ring_write(ring, 1);
269}
270
a2e73f56
AD
271/**
272 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
273 *
274 * @ring: amdgpu ring pointer
275 * @fence: amdgpu fence object
276 *
277 * Add a DMA fence packet to the ring to write
278 * the fence seq number and DMA trap packet to generate
279 * an interrupt if needed (CIK).
280 */
281static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 282 unsigned flags)
a2e73f56 283{
890ee23f 284 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
a2e73f56
AD
285 /* write the fence */
286 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
287 amdgpu_ring_write(ring, lower_32_bits(addr));
288 amdgpu_ring_write(ring, upper_32_bits(addr));
289 amdgpu_ring_write(ring, lower_32_bits(seq));
290
291 /* optionally write high bits as well */
292 if (write64bit) {
293 addr += 4;
294 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
295 amdgpu_ring_write(ring, lower_32_bits(addr));
296 amdgpu_ring_write(ring, upper_32_bits(addr));
297 amdgpu_ring_write(ring, upper_32_bits(seq));
298 }
299
300 /* generate an interrupt */
301 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
302}
303
a2e73f56
AD
304/**
305 * cik_sdma_gfx_stop - stop the gfx async dma engines
306 *
307 * @adev: amdgpu_device pointer
308 *
309 * Stop the gfx async dma ring buffers (CIK).
310 */
311static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
312{
c113ea1c
AD
313 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
314 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
a2e73f56
AD
315 u32 rb_cntl;
316 int i;
317
318 if ((adev->mman.buffer_funcs_ring == sdma0) ||
319 (adev->mman.buffer_funcs_ring == sdma1))
320 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
321
c113ea1c 322 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
323 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
324 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
325 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
326 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
327 }
328 sdma0->ready = false;
329 sdma1->ready = false;
330}
331
332/**
333 * cik_sdma_rlc_stop - stop the compute async dma engines
334 *
335 * @adev: amdgpu_device pointer
336 *
337 * Stop the compute async dma queues (CIK).
338 */
339static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
340{
341 /* XXX todo */
342}
343
344/**
345 * cik_sdma_enable - stop the async dma engines
346 *
347 * @adev: amdgpu_device pointer
348 * @enable: enable/disable the DMA MEs.
349 *
350 * Halt or unhalt the async dma engines (CIK).
351 */
352static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
353{
354 u32 me_cntl;
355 int i;
356
004e29cc 357 if (!enable) {
a2e73f56
AD
358 cik_sdma_gfx_stop(adev);
359 cik_sdma_rlc_stop(adev);
360 }
361
c113ea1c 362 for (i = 0; i < adev->sdma.num_instances; i++) {
a2e73f56
AD
363 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
364 if (enable)
365 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
366 else
367 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
368 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
369 }
370}
371
372/**
373 * cik_sdma_gfx_resume - setup and start the async dma engines
374 *
375 * @adev: amdgpu_device pointer
376 *
377 * Set up the gfx DMA ring buffers and enable them (CIK).
378 * Returns 0 for success, error for failure.
379 */
380static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
381{
382 struct amdgpu_ring *ring;
383 u32 rb_cntl, ib_cntl;
384 u32 rb_bufsz;
385 u32 wb_offset;
386 int i, j, r;
387
c113ea1c
AD
388 for (i = 0; i < adev->sdma.num_instances; i++) {
389 ring = &adev->sdma.instance[i].ring;
a2e73f56
AD
390 wb_offset = (ring->rptr_offs * 4);
391
392 mutex_lock(&adev->srbm_mutex);
393 for (j = 0; j < 16; j++) {
394 cik_srbm_select(adev, 0, 0, 0, j);
395 /* SDMA GFX */
396 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
397 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
398 /* XXX SDMA RLC - todo */
399 }
400 cik_srbm_select(adev, 0, 0, 0, 0);
401 mutex_unlock(&adev->srbm_mutex);
402
2b3a765d
AD
403 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
404 adev->gfx.config.gb_addr_config & 0x70);
405
a2e73f56
AD
406 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
407 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
408
409 /* Set ring buffer size in dwords */
410 rb_bufsz = order_base_2(ring->ring_size / 4);
411 rb_cntl = rb_bufsz << 1;
412#ifdef __BIG_ENDIAN
454fc95e
AD
413 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
414 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
a2e73f56
AD
415#endif
416 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
417
418 /* Initialize the ring buffer's read and write pointers */
419 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
420 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
d72f7c06
ML
421 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
422 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
a2e73f56
AD
423
424 /* set the wb address whether it's enabled or not */
425 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
426 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
427 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
428 ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
429
430 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
431
432 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
433 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
434
435 ring->wptr = 0;
436 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
437
438 /* enable DMA RB */
439 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
440 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
441
442 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
443#ifdef __BIG_ENDIAN
444 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
445#endif
446 /* enable DMA IBs */
447 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
448
449 ring->ready = true;
505dfe76
ML
450 }
451
452 cik_sdma_enable(adev, true);
a2e73f56 453
505dfe76
ML
454 for (i = 0; i < adev->sdma.num_instances; i++) {
455 ring = &adev->sdma.instance[i].ring;
a2e73f56
AD
456 r = amdgpu_ring_test_ring(ring);
457 if (r) {
458 ring->ready = false;
459 return r;
460 }
461
462 if (adev->mman.buffer_funcs_ring == ring)
463 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
464 }
465
466 return 0;
467}
468
469/**
470 * cik_sdma_rlc_resume - setup and start the async dma engines
471 *
472 * @adev: amdgpu_device pointer
473 *
474 * Set up the compute DMA queues and enable them (CIK).
475 * Returns 0 for success, error for failure.
476 */
477static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
478{
479 /* XXX todo */
480 return 0;
481}
482
483/**
484 * cik_sdma_load_microcode - load the sDMA ME ucode
485 *
486 * @adev: amdgpu_device pointer
487 *
488 * Loads the sDMA0/1 ucode.
489 * Returns 0 for success, -EINVAL if the ucode is not available.
490 */
491static int cik_sdma_load_microcode(struct amdgpu_device *adev)
492{
493 const struct sdma_firmware_header_v1_0 *hdr;
494 const __le32 *fw_data;
495 u32 fw_size;
496 int i, j;
497
a2e73f56
AD
498 /* halt the MEs */
499 cik_sdma_enable(adev, false);
500
c113ea1c
AD
501 for (i = 0; i < adev->sdma.num_instances; i++) {
502 if (!adev->sdma.instance[i].fw)
503 return -EINVAL;
504 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
a2e73f56
AD
505 amdgpu_ucode_print_sdma_hdr(&hdr->header);
506 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
c113ea1c
AD
507 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
508 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
509 if (adev->sdma.instance[i].feature_version >= 20)
510 adev->sdma.instance[i].burst_nop = true;
a2e73f56 511 fw_data = (const __le32 *)
c113ea1c 512 (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
a2e73f56
AD
513 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
514 for (j = 0; j < fw_size; j++)
515 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 516 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
a2e73f56
AD
517 }
518
519 return 0;
520}
521
522/**
523 * cik_sdma_start - setup and start the async dma engines
524 *
525 * @adev: amdgpu_device pointer
526 *
527 * Set up the DMA engines and enable them (CIK).
528 * Returns 0 for success, error for failure.
529 */
530static int cik_sdma_start(struct amdgpu_device *adev)
531{
532 int r;
533
534 r = cik_sdma_load_microcode(adev);
535 if (r)
536 return r;
537
505dfe76
ML
538 /* halt the engine before programing */
539 cik_sdma_enable(adev, false);
a2e73f56
AD
540
541 /* start the gfx rings and rlc compute queues */
542 r = cik_sdma_gfx_resume(adev);
543 if (r)
544 return r;
545 r = cik_sdma_rlc_resume(adev);
546 if (r)
547 return r;
548
549 return 0;
550}
551
552/**
553 * cik_sdma_ring_test_ring - simple async dma engine test
554 *
555 * @ring: amdgpu_ring structure holding ring information
556 *
557 * Test the DMA engine by writing using it to write an
558 * value to memory. (CIK).
559 * Returns 0 for success, error for failure.
560 */
561static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
562{
563 struct amdgpu_device *adev = ring->adev;
564 unsigned i;
565 unsigned index;
566 int r;
567 u32 tmp;
568 u64 gpu_addr;
569
570 r = amdgpu_wb_get(adev, &index);
571 if (r) {
572 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
573 return r;
574 }
575
576 gpu_addr = adev->wb.gpu_addr + (index * 4);
577 tmp = 0xCAFEDEAD;
578 adev->wb.wb[index] = cpu_to_le32(tmp);
579
a27de35c 580 r = amdgpu_ring_alloc(ring, 5);
a2e73f56
AD
581 if (r) {
582 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
583 amdgpu_wb_free(adev, index);
584 return r;
585 }
586 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
587 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
588 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
589 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
590 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 591 amdgpu_ring_commit(ring);
a2e73f56
AD
592
593 for (i = 0; i < adev->usec_timeout; i++) {
594 tmp = le32_to_cpu(adev->wb.wb[index]);
595 if (tmp == 0xDEADBEEF)
596 break;
597 DRM_UDELAY(1);
598 }
599
600 if (i < adev->usec_timeout) {
601 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
602 } else {
603 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
604 ring->idx, tmp);
605 r = -EINVAL;
606 }
607 amdgpu_wb_free(adev, index);
608
609 return r;
610}
611
612/**
613 * cik_sdma_ring_test_ib - test an IB on the DMA engine
614 *
615 * @ring: amdgpu_ring structure holding ring information
616 *
617 * Test a simple IB in the DMA ring (CIK).
618 * Returns 0 on success, error on failure.
619 */
bbec97aa 620static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
a2e73f56
AD
621{
622 struct amdgpu_device *adev = ring->adev;
623 struct amdgpu_ib ib;
1763552e 624 struct fence *f = NULL;
a2e73f56 625 unsigned index;
a2e73f56
AD
626 u32 tmp = 0;
627 u64 gpu_addr;
bbec97aa 628 long r;
a2e73f56
AD
629
630 r = amdgpu_wb_get(adev, &index);
631 if (r) {
bbec97aa 632 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
a2e73f56
AD
633 return r;
634 }
635
636 gpu_addr = adev->wb.gpu_addr + (index * 4);
637 tmp = 0xCAFEDEAD;
638 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 639 memset(&ib, 0, sizeof(ib));
b07c60c0 640 r = amdgpu_ib_get(adev, NULL, 256, &ib);
a2e73f56 641 if (r) {
bbec97aa 642 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
0011fdaa 643 goto err0;
a2e73f56
AD
644 }
645
6d44565d
CK
646 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
647 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
a2e73f56
AD
648 ib.ptr[1] = lower_32_bits(gpu_addr);
649 ib.ptr[2] = upper_32_bits(gpu_addr);
650 ib.ptr[3] = 1;
651 ib.ptr[4] = 0xDEADBEEF;
652 ib.length_dw = 5;
c5637837 653 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
0011fdaa
CZ
654 if (r)
655 goto err1;
a2e73f56 656
bbec97aa
CK
657 r = fence_wait_timeout(f, false, timeout);
658 if (r == 0) {
659 DRM_ERROR("amdgpu: IB test timed out\n");
660 r = -ETIMEDOUT;
661 goto err1;
662 } else if (r < 0) {
663 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
0011fdaa 664 goto err1;
a2e73f56 665 }
6d44565d
CK
666 tmp = le32_to_cpu(adev->wb.wb[index]);
667 if (tmp == 0xDEADBEEF) {
668 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
bbec97aa 669 r = 0;
a2e73f56
AD
670 } else {
671 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
672 r = -EINVAL;
673 }
0011fdaa
CZ
674
675err1:
cc55c45d 676 amdgpu_ib_free(adev, &ib, NULL);
73cfa5f5 677 fence_put(f);
0011fdaa 678err0:
a2e73f56
AD
679 amdgpu_wb_free(adev, index);
680 return r;
681}
682
683/**
684 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
685 *
686 * @ib: indirect buffer to fill with commands
687 * @pe: addr of the page entry
688 * @src: src addr to copy from
689 * @count: number of page entries to update
690 *
691 * Update PTEs by copying them from the GART using sDMA (CIK).
692 */
693static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
694 uint64_t pe, uint64_t src,
695 unsigned count)
696{
697 while (count) {
698 unsigned bytes = count * 8;
699 if (bytes > 0x1FFFF8)
700 bytes = 0x1FFFF8;
701
702 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
703 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
704 ib->ptr[ib->length_dw++] = bytes;
705 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
706 ib->ptr[ib->length_dw++] = lower_32_bits(src);
707 ib->ptr[ib->length_dw++] = upper_32_bits(src);
708 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
709 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
710
711 pe += bytes;
712 src += bytes;
713 count -= bytes / 8;
714 }
715}
716
717/**
718 * cik_sdma_vm_write_pages - update PTEs by writing them manually
719 *
720 * @ib: indirect buffer to fill with commands
721 * @pe: addr of the page entry
de9ea7bd 722 * @value: dst addr to write into pe
a2e73f56
AD
723 * @count: number of page entries to update
724 * @incr: increase next addr by incr bytes
a2e73f56
AD
725 *
726 * Update PTEs by writing them manually using sDMA (CIK).
727 */
de9ea7bd
CK
728static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
729 uint64_t value, unsigned count,
730 uint32_t incr)
a2e73f56 731{
de9ea7bd
CK
732 unsigned ndw = count * 2;
733
734 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
735 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
736 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
737 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
738 ib->ptr[ib->length_dw++] = ndw;
739 for (; ndw > 0; ndw -= 2) {
740 ib->ptr[ib->length_dw++] = lower_32_bits(value);
741 ib->ptr[ib->length_dw++] = upper_32_bits(value);
742 value += incr;
a2e73f56
AD
743 }
744}
745
746/**
747 * cik_sdma_vm_set_pages - update the page tables using sDMA
748 *
749 * @ib: indirect buffer to fill with commands
750 * @pe: addr of the page entry
751 * @addr: dst addr to write into pe
752 * @count: number of page entries to update
753 * @incr: increase next addr by incr bytes
754 * @flags: access flags
755 *
756 * Update the page tables using sDMA (CIK).
757 */
758static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
759 uint64_t pe,
760 uint64_t addr, unsigned count,
761 uint32_t incr, uint32_t flags)
762{
763 uint64_t value;
764 unsigned ndw;
765
766 while (count) {
767 ndw = count;
768 if (ndw > 0x7FFFF)
769 ndw = 0x7FFFF;
770
771 if (flags & AMDGPU_PTE_VALID)
772 value = addr;
773 else
774 value = 0;
775
776 /* for physically contiguous pages (vram) */
777 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
778 ib->ptr[ib->length_dw++] = pe; /* dst addr */
779 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
780 ib->ptr[ib->length_dw++] = flags; /* mask */
781 ib->ptr[ib->length_dw++] = 0;
782 ib->ptr[ib->length_dw++] = value; /* value */
783 ib->ptr[ib->length_dw++] = upper_32_bits(value);
784 ib->ptr[ib->length_dw++] = incr; /* increment size */
785 ib->ptr[ib->length_dw++] = 0;
786 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
787
788 pe += ndw * 8;
789 addr += ndw * incr;
790 count -= ndw;
791 }
792}
793
794/**
795 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
796 *
797 * @ib: indirect buffer to fill with padding
798 *
799 */
9e5d5309 800static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
a2e73f56 801{
9e5d5309 802 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
803 u32 pad_count;
804 int i;
805
806 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
807 for (i = 0; i < pad_count; i++)
808 if (sdma && sdma->burst_nop && (i == 0))
809 ib->ptr[ib->length_dw++] =
810 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
811 SDMA_NOP_COUNT(pad_count - 1);
812 else
813 ib->ptr[ib->length_dw++] =
814 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
a2e73f56
AD
815}
816
817/**
00b7c4ff 818 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
a2e73f56
AD
819 *
820 * @ring: amdgpu_ring pointer
a2e73f56 821 *
00b7c4ff 822 * Make sure all previous operations are completed (CIK).
a2e73f56 823 */
00b7c4ff 824static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
a2e73f56 825{
5c55db83
CZ
826 uint32_t seq = ring->fence_drv.sync_seq;
827 uint64_t addr = ring->fence_drv.gpu_addr;
828
829 /* wait for idle */
830 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
831 SDMA_POLL_REG_MEM_EXTRA_OP(0) |
832 SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
833 SDMA_POLL_REG_MEM_EXTRA_M));
834 amdgpu_ring_write(ring, addr & 0xfffffffc);
835 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
836 amdgpu_ring_write(ring, seq); /* reference */
837 amdgpu_ring_write(ring, 0xfffffff); /* mask */
838 amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
00b7c4ff 839}
5c55db83 840
a2e73f56
AD
841/**
842 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
843 *
844 * @ring: amdgpu_ring pointer
845 * @vm: amdgpu_vm pointer
846 *
847 * Update the page table base and flush the VM TLB
848 * using sDMA (CIK).
849 */
850static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
851 unsigned vm_id, uint64_t pd_addr)
852{
853 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
854 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
855
856 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
857 if (vm_id < 8) {
858 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
859 } else {
860 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
861 }
862 amdgpu_ring_write(ring, pd_addr >> 12);
863
a2e73f56
AD
864 /* flush TLB */
865 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
866 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
867 amdgpu_ring_write(ring, 1 << vm_id);
868
869 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
870 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
871 amdgpu_ring_write(ring, 0);
872 amdgpu_ring_write(ring, 0); /* reference */
873 amdgpu_ring_write(ring, 0); /* mask */
874 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
875}
876
877static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
878 bool enable)
879{
880 u32 orig, data;
881
e3b04bc7 882 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
a2e73f56
AD
883 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
884 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
885 } else {
886 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
887 data |= 0xff000000;
888 if (data != orig)
889 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
890
891 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
892 data |= 0xff000000;
893 if (data != orig)
894 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
895 }
896}
897
898static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
899 bool enable)
900{
901 u32 orig, data;
902
e3b04bc7 903 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
a2e73f56
AD
904 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
905 data |= 0x100;
906 if (orig != data)
907 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
908
909 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
910 data |= 0x100;
911 if (orig != data)
912 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
913 } else {
914 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
915 data &= ~0x100;
916 if (orig != data)
917 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
918
919 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
920 data &= ~0x100;
921 if (orig != data)
922 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
923 }
924}
925
5fc3aeeb 926static int cik_sdma_early_init(void *handle)
a2e73f56 927{
5fc3aeeb 928 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
929
c113ea1c
AD
930 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
931
a2e73f56
AD
932 cik_sdma_set_ring_funcs(adev);
933 cik_sdma_set_irq_funcs(adev);
934 cik_sdma_set_buffer_funcs(adev);
935 cik_sdma_set_vm_pte_funcs(adev);
936
937 return 0;
938}
939
5fc3aeeb 940static int cik_sdma_sw_init(void *handle)
a2e73f56
AD
941{
942 struct amdgpu_ring *ring;
5fc3aeeb 943 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 944 int r, i;
a2e73f56
AD
945
946 r = cik_sdma_init_microcode(adev);
947 if (r) {
948 DRM_ERROR("Failed to load sdma firmware!\n");
949 return r;
950 }
951
952 /* SDMA trap event */
c113ea1c 953 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
a2e73f56
AD
954 if (r)
955 return r;
956
957 /* SDMA Privileged inst */
c113ea1c 958 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
a2e73f56
AD
959 if (r)
960 return r;
961
962 /* SDMA Privileged inst */
c113ea1c 963 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
a2e73f56
AD
964 if (r)
965 return r;
966
c113ea1c
AD
967 for (i = 0; i < adev->sdma.num_instances; i++) {
968 ring = &adev->sdma.instance[i].ring;
969 ring->ring_obj = NULL;
970 sprintf(ring->name, "sdma%d", i);
b38d99c4 971 r = amdgpu_ring_init(adev, ring, 1024,
c113ea1c
AD
972 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
973 &adev->sdma.trap_irq,
974 (i == 0) ?
975 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
976 AMDGPU_RING_TYPE_SDMA);
977 if (r)
978 return r;
979 }
a2e73f56
AD
980
981 return r;
982}
983
5fc3aeeb 984static int cik_sdma_sw_fini(void *handle)
a2e73f56 985{
5fc3aeeb 986 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 987 int i;
5fc3aeeb 988
c113ea1c
AD
989 for (i = 0; i < adev->sdma.num_instances; i++)
990 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
a2e73f56 991
d1ff53b7 992 cik_sdma_free_microcode(adev);
a2e73f56
AD
993 return 0;
994}
995
5fc3aeeb 996static int cik_sdma_hw_init(void *handle)
a2e73f56
AD
997{
998 int r;
5fc3aeeb 999 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1000
1001 r = cik_sdma_start(adev);
1002 if (r)
1003 return r;
1004
1005 return r;
1006}
1007
5fc3aeeb 1008static int cik_sdma_hw_fini(void *handle)
a2e73f56 1009{
5fc3aeeb 1010 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1011
a2e73f56
AD
1012 cik_sdma_enable(adev, false);
1013
1014 return 0;
1015}
1016
5fc3aeeb 1017static int cik_sdma_suspend(void *handle)
a2e73f56 1018{
5fc3aeeb 1019 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1020
1021 return cik_sdma_hw_fini(adev);
1022}
1023
5fc3aeeb 1024static int cik_sdma_resume(void *handle)
a2e73f56 1025{
5fc3aeeb 1026 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1027
1028 return cik_sdma_hw_init(adev);
1029}
1030
5fc3aeeb 1031static bool cik_sdma_is_idle(void *handle)
a2e73f56 1032{
5fc3aeeb 1033 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1034 u32 tmp = RREG32(mmSRBM_STATUS2);
1035
1036 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1037 SRBM_STATUS2__SDMA1_BUSY_MASK))
1038 return false;
1039
1040 return true;
1041}
1042
5fc3aeeb 1043static int cik_sdma_wait_for_idle(void *handle)
a2e73f56
AD
1044{
1045 unsigned i;
1046 u32 tmp;
5fc3aeeb 1047 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1048
1049 for (i = 0; i < adev->usec_timeout; i++) {
1050 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1051 SRBM_STATUS2__SDMA1_BUSY_MASK);
1052
1053 if (!tmp)
1054 return 0;
1055 udelay(1);
1056 }
1057 return -ETIMEDOUT;
1058}
1059
5fc3aeeb 1060static int cik_sdma_soft_reset(void *handle)
a2e73f56
AD
1061{
1062 u32 srbm_soft_reset = 0;
5fc3aeeb 1063 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1064 u32 tmp = RREG32(mmSRBM_STATUS2);
1065
1066 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1067 /* sdma0 */
1068 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1069 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1070 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1071 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1072 }
1073 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1074 /* sdma1 */
1075 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1076 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1077 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1078 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1079 }
1080
1081 if (srbm_soft_reset) {
a2e73f56
AD
1082 tmp = RREG32(mmSRBM_SOFT_RESET);
1083 tmp |= srbm_soft_reset;
1084 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1085 WREG32(mmSRBM_SOFT_RESET, tmp);
1086 tmp = RREG32(mmSRBM_SOFT_RESET);
1087
1088 udelay(50);
1089
1090 tmp &= ~srbm_soft_reset;
1091 WREG32(mmSRBM_SOFT_RESET, tmp);
1092 tmp = RREG32(mmSRBM_SOFT_RESET);
1093
1094 /* Wait a little for things to settle down */
1095 udelay(50);
a2e73f56
AD
1096 }
1097
1098 return 0;
1099}
1100
1101static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1102 struct amdgpu_irq_src *src,
1103 unsigned type,
1104 enum amdgpu_interrupt_state state)
1105{
1106 u32 sdma_cntl;
1107
1108 switch (type) {
1109 case AMDGPU_SDMA_IRQ_TRAP0:
1110 switch (state) {
1111 case AMDGPU_IRQ_STATE_DISABLE:
1112 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1113 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1114 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1115 break;
1116 case AMDGPU_IRQ_STATE_ENABLE:
1117 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1118 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1119 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1120 break;
1121 default:
1122 break;
1123 }
1124 break;
1125 case AMDGPU_SDMA_IRQ_TRAP1:
1126 switch (state) {
1127 case AMDGPU_IRQ_STATE_DISABLE:
1128 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1129 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1130 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1131 break;
1132 case AMDGPU_IRQ_STATE_ENABLE:
1133 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1134 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1135 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1136 break;
1137 default:
1138 break;
1139 }
1140 break;
1141 default:
1142 break;
1143 }
1144 return 0;
1145}
1146
1147static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1148 struct amdgpu_irq_src *source,
1149 struct amdgpu_iv_entry *entry)
1150{
1151 u8 instance_id, queue_id;
1152
1153 instance_id = (entry->ring_id & 0x3) >> 0;
1154 queue_id = (entry->ring_id & 0xc) >> 2;
1155 DRM_DEBUG("IH: SDMA trap\n");
1156 switch (instance_id) {
1157 case 0:
1158 switch (queue_id) {
1159 case 0:
c113ea1c 1160 amdgpu_fence_process(&adev->sdma.instance[0].ring);
a2e73f56
AD
1161 break;
1162 case 1:
1163 /* XXX compute */
1164 break;
1165 case 2:
1166 /* XXX compute */
1167 break;
1168 }
1169 break;
1170 case 1:
1171 switch (queue_id) {
1172 case 0:
c113ea1c 1173 amdgpu_fence_process(&adev->sdma.instance[1].ring);
a2e73f56
AD
1174 break;
1175 case 1:
1176 /* XXX compute */
1177 break;
1178 case 2:
1179 /* XXX compute */
1180 break;
1181 }
1182 break;
1183 }
1184
1185 return 0;
1186}
1187
1188static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1189 struct amdgpu_irq_src *source,
1190 struct amdgpu_iv_entry *entry)
1191{
1192 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1193 schedule_work(&adev->reset_work);
1194 return 0;
1195}
1196
5fc3aeeb 1197static int cik_sdma_set_clockgating_state(void *handle,
1198 enum amd_clockgating_state state)
a2e73f56
AD
1199{
1200 bool gate = false;
5fc3aeeb 1201 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56 1202
5fc3aeeb 1203 if (state == AMD_CG_STATE_GATE)
a2e73f56
AD
1204 gate = true;
1205
1206 cik_enable_sdma_mgcg(adev, gate);
1207 cik_enable_sdma_mgls(adev, gate);
1208
1209 return 0;
1210}
1211
5fc3aeeb 1212static int cik_sdma_set_powergating_state(void *handle,
1213 enum amd_powergating_state state)
a2e73f56
AD
1214{
1215 return 0;
1216}
1217
5fc3aeeb 1218const struct amd_ip_funcs cik_sdma_ip_funcs = {
88a907d6 1219 .name = "cik_sdma",
a2e73f56
AD
1220 .early_init = cik_sdma_early_init,
1221 .late_init = NULL,
1222 .sw_init = cik_sdma_sw_init,
1223 .sw_fini = cik_sdma_sw_fini,
1224 .hw_init = cik_sdma_hw_init,
1225 .hw_fini = cik_sdma_hw_fini,
1226 .suspend = cik_sdma_suspend,
1227 .resume = cik_sdma_resume,
1228 .is_idle = cik_sdma_is_idle,
1229 .wait_for_idle = cik_sdma_wait_for_idle,
1230 .soft_reset = cik_sdma_soft_reset,
a2e73f56
AD
1231 .set_clockgating_state = cik_sdma_set_clockgating_state,
1232 .set_powergating_state = cik_sdma_set_powergating_state,
1233};
1234
a2e73f56
AD
1235static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1236 .get_rptr = cik_sdma_ring_get_rptr,
1237 .get_wptr = cik_sdma_ring_get_wptr,
1238 .set_wptr = cik_sdma_ring_set_wptr,
1239 .parse_cs = NULL,
1240 .emit_ib = cik_sdma_ring_emit_ib,
1241 .emit_fence = cik_sdma_ring_emit_fence,
00b7c4ff 1242 .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
a2e73f56 1243 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
d2edb07b 1244 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
498dd97d 1245 .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
a2e73f56
AD
1246 .test_ring = cik_sdma_ring_test_ring,
1247 .test_ib = cik_sdma_ring_test_ib,
ac01db3d 1248 .insert_nop = cik_sdma_ring_insert_nop,
9e5d5309 1249 .pad_ib = cik_sdma_ring_pad_ib,
a2e73f56
AD
1250};
1251
1252static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1253{
c113ea1c
AD
1254 int i;
1255
1256 for (i = 0; i < adev->sdma.num_instances; i++)
1257 adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
a2e73f56
AD
1258}
1259
1260static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1261 .set = cik_sdma_set_trap_irq_state,
1262 .process = cik_sdma_process_trap_irq,
1263};
1264
1265static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1266 .process = cik_sdma_process_illegal_inst_irq,
1267};
1268
1269static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1270{
c113ea1c
AD
1271 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1272 adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1273 adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
a2e73f56
AD
1274}
1275
1276/**
1277 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1278 *
1279 * @ring: amdgpu_ring structure holding ring information
1280 * @src_offset: src GPU address
1281 * @dst_offset: dst GPU address
1282 * @byte_count: number of bytes to xfer
1283 *
1284 * Copy GPU buffers using the DMA engine (CIK).
1285 * Used by the amdgpu ttm implementation to move pages if
1286 * registered as the asic copy callback.
1287 */
c7ae72c0 1288static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1289 uint64_t src_offset,
1290 uint64_t dst_offset,
1291 uint32_t byte_count)
1292{
c7ae72c0
CZ
1293 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1294 ib->ptr[ib->length_dw++] = byte_count;
1295 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1296 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1297 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1298 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1299 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
a2e73f56
AD
1300}
1301
1302/**
1303 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1304 *
1305 * @ring: amdgpu_ring structure holding ring information
1306 * @src_data: value to write to buffer
1307 * @dst_offset: dst GPU address
1308 * @byte_count: number of bytes to xfer
1309 *
1310 * Fill GPU buffers using the DMA engine (CIK).
1311 */
6e7a3840 1312static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1313 uint32_t src_data,
1314 uint64_t dst_offset,
1315 uint32_t byte_count)
1316{
6e7a3840
CZ
1317 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1318 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1319 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1320 ib->ptr[ib->length_dw++] = src_data;
1321 ib->ptr[ib->length_dw++] = byte_count;
a2e73f56
AD
1322}
1323
1324static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1325 .copy_max_bytes = 0x1fffff,
1326 .copy_num_dw = 7,
1327 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1328
1329 .fill_max_bytes = 0x1fffff,
1330 .fill_num_dw = 5,
1331 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1332};
1333
1334static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1335{
1336 if (adev->mman.buffer_funcs == NULL) {
1337 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
c113ea1c 1338 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
a2e73f56
AD
1339 }
1340}
1341
1342static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1343 .copy_pte = cik_sdma_vm_copy_pte,
1344 .write_pte = cik_sdma_vm_write_pte,
1345 .set_pte_pde = cik_sdma_vm_set_pte_pde,
a2e73f56
AD
1346};
1347
1348static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1349{
2d55e45a
CK
1350 unsigned i;
1351
a2e73f56
AD
1352 if (adev->vm_manager.vm_pte_funcs == NULL) {
1353 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
2d55e45a
CK
1354 for (i = 0; i < adev->sdma.num_instances; i++)
1355 adev->vm_manager.vm_pte_rings[i] =
1356 &adev->sdma.instance[i].ring;
1357
1358 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
a2e73f56
AD
1359 }
1360}
This page took 0.170894 seconds and 5 git commands to generate.