drm/amdgpu: add insert_nop ring func and default implementation
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / cik_sdma.c
CommitLineData
a2e73f56
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "cikd.h"
30#include "cik.h"
31
32#include "bif/bif_4_1_d.h"
33#include "bif/bif_4_1_sh_mask.h"
34
35#include "gca/gfx_7_2_d.h"
74a5d165
JX
36#include "gca/gfx_7_2_enum.h"
37#include "gca/gfx_7_2_sh_mask.h"
a2e73f56
AD
38
39#include "gmc/gmc_7_1_d.h"
40#include "gmc/gmc_7_1_sh_mask.h"
41
42#include "oss/oss_2_0_d.h"
43#include "oss/oss_2_0_sh_mask.h"
44
45static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
46{
47 SDMA0_REGISTER_OFFSET,
48 SDMA1_REGISTER_OFFSET
49};
50
51static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
52static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
53static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
54static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
55
56MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
57MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
58MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
59MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
60MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
61MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
62MODULE_FIRMWARE("radeon/kabini_sdma.bin");
63MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
64MODULE_FIRMWARE("radeon/mullins_sdma.bin");
65MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
66
67u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
68
69/*
70 * sDMA - System DMA
71 * Starting with CIK, the GPU has new asynchronous
72 * DMA engines. These engines are used for compute
73 * and gfx. There are two DMA engines (SDMA0, SDMA1)
74 * and each one supports 1 ring buffer used for gfx
75 * and 2 queues used for compute.
76 *
77 * The programming model is very similar to the CP
78 * (ring buffer, IBs, etc.), but sDMA has it's own
79 * packet format that is different from the PM4 format
80 * used by the CP. sDMA supports copying data, writing
81 * embedded data, solid fills, and a number of other
82 * things. It also has support for tiling/detiling of
83 * buffers.
84 */
85
86/**
87 * cik_sdma_init_microcode - load ucode images from disk
88 *
89 * @adev: amdgpu_device pointer
90 *
91 * Use the firmware interface to load the ucode images into
92 * the driver (not loaded into hw).
93 * Returns 0 on success, error on failure.
94 */
95static int cik_sdma_init_microcode(struct amdgpu_device *adev)
96{
97 const char *chip_name;
98 char fw_name[30];
99 int err, i;
100
101 DRM_DEBUG("\n");
102
103 switch (adev->asic_type) {
104 case CHIP_BONAIRE:
105 chip_name = "bonaire";
106 break;
107 case CHIP_HAWAII:
108 chip_name = "hawaii";
109 break;
110 case CHIP_KAVERI:
111 chip_name = "kaveri";
112 break;
113 case CHIP_KABINI:
114 chip_name = "kabini";
115 break;
116 case CHIP_MULLINS:
117 chip_name = "mullins";
118 break;
119 default: BUG();
120 }
121
122 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
123 if (i == 0)
124 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
125 else
126 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
127 err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
128 if (err)
129 goto out;
130 err = amdgpu_ucode_validate(adev->sdma[i].fw);
131 }
132out:
133 if (err) {
134 printk(KERN_ERR
135 "cik_sdma: Failed to load firmware \"%s\"\n",
136 fw_name);
137 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
138 release_firmware(adev->sdma[i].fw);
139 adev->sdma[i].fw = NULL;
140 }
141 }
142 return err;
143}
144
145/**
146 * cik_sdma_ring_get_rptr - get the current read pointer
147 *
148 * @ring: amdgpu ring pointer
149 *
150 * Get the current rptr from the hardware (CIK+).
151 */
152static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
153{
154 u32 rptr;
155
156 rptr = ring->adev->wb.wb[ring->rptr_offs];
157
158 return (rptr & 0x3fffc) >> 2;
159}
160
161/**
162 * cik_sdma_ring_get_wptr - get the current write pointer
163 *
164 * @ring: amdgpu ring pointer
165 *
166 * Get the current wptr from the hardware (CIK+).
167 */
168static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
169{
170 struct amdgpu_device *adev = ring->adev;
171 u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
172
173 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
174}
175
176/**
177 * cik_sdma_ring_set_wptr - commit the write pointer
178 *
179 * @ring: amdgpu ring pointer
180 *
181 * Write the wptr back to the hardware (CIK+).
182 */
183static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
184{
185 struct amdgpu_device *adev = ring->adev;
186 u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
187
188 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
189}
190
a2e73f56
AD
191/**
192 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
193 *
194 * @ring: amdgpu ring pointer
195 * @ib: IB object to schedule
196 *
197 * Schedule an IB in the DMA ring (CIK).
198 */
199static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
200 struct amdgpu_ib *ib)
201{
202 u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
203 u32 next_rptr = ring->wptr + 5;
204
a2e73f56
AD
205 while ((next_rptr & 7) != 4)
206 next_rptr++;
207
208 next_rptr += 4;
209 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
210 amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
211 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
212 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
213 amdgpu_ring_write(ring, next_rptr);
214
a2e73f56
AD
215 /* IB packet must end on a 8 DW boundary */
216 while ((ring->wptr & 7) != 4)
217 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
218 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
219 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
220 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
221 amdgpu_ring_write(ring, ib->length_dw);
222
223}
224
225/**
d2edb07b 226 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
a2e73f56
AD
227 *
228 * @ring: amdgpu ring pointer
229 *
230 * Emit an hdp flush packet on the requested DMA ring.
231 */
d2edb07b 232static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
a2e73f56
AD
233{
234 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
235 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
236 u32 ref_and_mask;
237
238 if (ring == &ring->adev->sdma[0].ring)
239 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
240 else
241 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
242
243 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
244 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
245 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
246 amdgpu_ring_write(ring, ref_and_mask); /* reference */
247 amdgpu_ring_write(ring, ref_and_mask); /* mask */
248 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
249}
250
251/**
252 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
253 *
254 * @ring: amdgpu ring pointer
255 * @fence: amdgpu fence object
256 *
257 * Add a DMA fence packet to the ring to write
258 * the fence seq number and DMA trap packet to generate
259 * an interrupt if needed (CIK).
260 */
261static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 262 unsigned flags)
a2e73f56 263{
890ee23f 264 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
a2e73f56
AD
265 /* write the fence */
266 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
267 amdgpu_ring_write(ring, lower_32_bits(addr));
268 amdgpu_ring_write(ring, upper_32_bits(addr));
269 amdgpu_ring_write(ring, lower_32_bits(seq));
270
271 /* optionally write high bits as well */
272 if (write64bit) {
273 addr += 4;
274 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
275 amdgpu_ring_write(ring, lower_32_bits(addr));
276 amdgpu_ring_write(ring, upper_32_bits(addr));
277 amdgpu_ring_write(ring, upper_32_bits(seq));
278 }
279
280 /* generate an interrupt */
281 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
282}
283
284/**
285 * cik_sdma_ring_emit_semaphore - emit a semaphore on the dma ring
286 *
287 * @ring: amdgpu_ring structure holding ring information
288 * @semaphore: amdgpu semaphore object
289 * @emit_wait: wait or signal semaphore
290 *
291 * Add a DMA semaphore packet to the ring wait on or signal
292 * other rings (CIK).
293 */
294static bool cik_sdma_ring_emit_semaphore(struct amdgpu_ring *ring,
295 struct amdgpu_semaphore *semaphore,
296 bool emit_wait)
297{
298 u64 addr = semaphore->gpu_addr;
299 u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
300
301 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
302 amdgpu_ring_write(ring, addr & 0xfffffff8);
303 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
304
305 return true;
306}
307
308/**
309 * cik_sdma_gfx_stop - stop the gfx async dma engines
310 *
311 * @adev: amdgpu_device pointer
312 *
313 * Stop the gfx async dma ring buffers (CIK).
314 */
315static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
316{
317 struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
318 struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
319 u32 rb_cntl;
320 int i;
321
322 if ((adev->mman.buffer_funcs_ring == sdma0) ||
323 (adev->mman.buffer_funcs_ring == sdma1))
324 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
325
326 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
327 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
328 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
329 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
330 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
331 }
332 sdma0->ready = false;
333 sdma1->ready = false;
334}
335
336/**
337 * cik_sdma_rlc_stop - stop the compute async dma engines
338 *
339 * @adev: amdgpu_device pointer
340 *
341 * Stop the compute async dma queues (CIK).
342 */
343static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
344{
345 /* XXX todo */
346}
347
348/**
349 * cik_sdma_enable - stop the async dma engines
350 *
351 * @adev: amdgpu_device pointer
352 * @enable: enable/disable the DMA MEs.
353 *
354 * Halt or unhalt the async dma engines (CIK).
355 */
356static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
357{
358 u32 me_cntl;
359 int i;
360
361 if (enable == false) {
362 cik_sdma_gfx_stop(adev);
363 cik_sdma_rlc_stop(adev);
364 }
365
366 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
367 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
368 if (enable)
369 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
370 else
371 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
372 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
373 }
374}
375
376/**
377 * cik_sdma_gfx_resume - setup and start the async dma engines
378 *
379 * @adev: amdgpu_device pointer
380 *
381 * Set up the gfx DMA ring buffers and enable them (CIK).
382 * Returns 0 for success, error for failure.
383 */
384static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
385{
386 struct amdgpu_ring *ring;
387 u32 rb_cntl, ib_cntl;
388 u32 rb_bufsz;
389 u32 wb_offset;
390 int i, j, r;
391
392 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
393 ring = &adev->sdma[i].ring;
394 wb_offset = (ring->rptr_offs * 4);
395
396 mutex_lock(&adev->srbm_mutex);
397 for (j = 0; j < 16; j++) {
398 cik_srbm_select(adev, 0, 0, 0, j);
399 /* SDMA GFX */
400 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
401 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
402 /* XXX SDMA RLC - todo */
403 }
404 cik_srbm_select(adev, 0, 0, 0, 0);
405 mutex_unlock(&adev->srbm_mutex);
406
407 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
408 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
409
410 /* Set ring buffer size in dwords */
411 rb_bufsz = order_base_2(ring->ring_size / 4);
412 rb_cntl = rb_bufsz << 1;
413#ifdef __BIG_ENDIAN
454fc95e
AD
414 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
415 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
a2e73f56
AD
416#endif
417 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
418
419 /* Initialize the ring buffer's read and write pointers */
420 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
421 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
422
423 /* set the wb address whether it's enabled or not */
424 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
425 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
426 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
427 ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
428
429 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
430
431 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
432 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
433
434 ring->wptr = 0;
435 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
436
437 /* enable DMA RB */
438 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
439 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
440
441 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
442#ifdef __BIG_ENDIAN
443 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
444#endif
445 /* enable DMA IBs */
446 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
447
448 ring->ready = true;
449
450 r = amdgpu_ring_test_ring(ring);
451 if (r) {
452 ring->ready = false;
453 return r;
454 }
455
456 if (adev->mman.buffer_funcs_ring == ring)
457 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
458 }
459
460 return 0;
461}
462
463/**
464 * cik_sdma_rlc_resume - setup and start the async dma engines
465 *
466 * @adev: amdgpu_device pointer
467 *
468 * Set up the compute DMA queues and enable them (CIK).
469 * Returns 0 for success, error for failure.
470 */
471static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
472{
473 /* XXX todo */
474 return 0;
475}
476
477/**
478 * cik_sdma_load_microcode - load the sDMA ME ucode
479 *
480 * @adev: amdgpu_device pointer
481 *
482 * Loads the sDMA0/1 ucode.
483 * Returns 0 for success, -EINVAL if the ucode is not available.
484 */
485static int cik_sdma_load_microcode(struct amdgpu_device *adev)
486{
487 const struct sdma_firmware_header_v1_0 *hdr;
488 const __le32 *fw_data;
489 u32 fw_size;
490 int i, j;
491
492 if (!adev->sdma[0].fw || !adev->sdma[1].fw)
493 return -EINVAL;
494
495 /* halt the MEs */
496 cik_sdma_enable(adev, false);
497
498 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
499 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
500 amdgpu_ucode_print_sdma_hdr(&hdr->header);
501 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
502 adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
cfa2104f 503 adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
18111de0
JZ
504 if (adev->sdma[i].feature_version >= 20)
505 adev->sdma[i].burst_nop = true;
a2e73f56
AD
506 fw_data = (const __le32 *)
507 (adev->sdma[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
508 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
509 for (j = 0; j < fw_size; j++)
510 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
511 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
512 }
513
514 return 0;
515}
516
517/**
518 * cik_sdma_start - setup and start the async dma engines
519 *
520 * @adev: amdgpu_device pointer
521 *
522 * Set up the DMA engines and enable them (CIK).
523 * Returns 0 for success, error for failure.
524 */
525static int cik_sdma_start(struct amdgpu_device *adev)
526{
527 int r;
528
529 r = cik_sdma_load_microcode(adev);
530 if (r)
531 return r;
532
533 /* unhalt the MEs */
534 cik_sdma_enable(adev, true);
535
536 /* start the gfx rings and rlc compute queues */
537 r = cik_sdma_gfx_resume(adev);
538 if (r)
539 return r;
540 r = cik_sdma_rlc_resume(adev);
541 if (r)
542 return r;
543
544 return 0;
545}
546
547/**
548 * cik_sdma_ring_test_ring - simple async dma engine test
549 *
550 * @ring: amdgpu_ring structure holding ring information
551 *
552 * Test the DMA engine by writing using it to write an
553 * value to memory. (CIK).
554 * Returns 0 for success, error for failure.
555 */
556static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
557{
558 struct amdgpu_device *adev = ring->adev;
559 unsigned i;
560 unsigned index;
561 int r;
562 u32 tmp;
563 u64 gpu_addr;
564
565 r = amdgpu_wb_get(adev, &index);
566 if (r) {
567 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
568 return r;
569 }
570
571 gpu_addr = adev->wb.gpu_addr + (index * 4);
572 tmp = 0xCAFEDEAD;
573 adev->wb.wb[index] = cpu_to_le32(tmp);
574
575 r = amdgpu_ring_lock(ring, 5);
576 if (r) {
577 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
578 amdgpu_wb_free(adev, index);
579 return r;
580 }
581 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
582 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
583 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
584 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
585 amdgpu_ring_write(ring, 0xDEADBEEF);
586 amdgpu_ring_unlock_commit(ring);
587
588 for (i = 0; i < adev->usec_timeout; i++) {
589 tmp = le32_to_cpu(adev->wb.wb[index]);
590 if (tmp == 0xDEADBEEF)
591 break;
592 DRM_UDELAY(1);
593 }
594
595 if (i < adev->usec_timeout) {
596 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
597 } else {
598 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
599 ring->idx, tmp);
600 r = -EINVAL;
601 }
602 amdgpu_wb_free(adev, index);
603
604 return r;
605}
606
607/**
608 * cik_sdma_ring_test_ib - test an IB on the DMA engine
609 *
610 * @ring: amdgpu_ring structure holding ring information
611 *
612 * Test a simple IB in the DMA ring (CIK).
613 * Returns 0 on success, error on failure.
614 */
615static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
616{
617 struct amdgpu_device *adev = ring->adev;
618 struct amdgpu_ib ib;
1763552e 619 struct fence *f = NULL;
a2e73f56
AD
620 unsigned i;
621 unsigned index;
622 int r;
623 u32 tmp = 0;
624 u64 gpu_addr;
625
626 r = amdgpu_wb_get(adev, &index);
627 if (r) {
628 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
629 return r;
630 }
631
632 gpu_addr = adev->wb.gpu_addr + (index * 4);
633 tmp = 0xCAFEDEAD;
634 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 635 memset(&ib, 0, sizeof(ib));
a2e73f56
AD
636 r = amdgpu_ib_get(ring, NULL, 256, &ib);
637 if (r) {
a2e73f56 638 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
0011fdaa 639 goto err0;
a2e73f56
AD
640 }
641
642 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
643 ib.ptr[1] = lower_32_bits(gpu_addr);
644 ib.ptr[2] = upper_32_bits(gpu_addr);
645 ib.ptr[3] = 1;
646 ib.ptr[4] = 0xDEADBEEF;
647 ib.length_dw = 5;
0011fdaa 648 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
1763552e
CZ
649 AMDGPU_FENCE_OWNER_UNDEFINED,
650 &f);
0011fdaa
CZ
651 if (r)
652 goto err1;
a2e73f56 653
1763552e 654 r = fence_wait(f, false);
a2e73f56 655 if (r) {
a2e73f56 656 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
0011fdaa 657 goto err1;
a2e73f56
AD
658 }
659 for (i = 0; i < adev->usec_timeout; i++) {
660 tmp = le32_to_cpu(adev->wb.wb[index]);
661 if (tmp == 0xDEADBEEF)
662 break;
663 DRM_UDELAY(1);
664 }
665 if (i < adev->usec_timeout) {
666 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
0011fdaa
CZ
667 ring->idx, i);
668 goto err1;
a2e73f56
AD
669 } else {
670 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
671 r = -EINVAL;
672 }
0011fdaa
CZ
673
674err1:
281b4223 675 fence_put(f);
a2e73f56 676 amdgpu_ib_free(adev, &ib);
0011fdaa 677err0:
a2e73f56
AD
678 amdgpu_wb_free(adev, index);
679 return r;
680}
681
682/**
683 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
684 *
685 * @ib: indirect buffer to fill with commands
686 * @pe: addr of the page entry
687 * @src: src addr to copy from
688 * @count: number of page entries to update
689 *
690 * Update PTEs by copying them from the GART using sDMA (CIK).
691 */
692static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
693 uint64_t pe, uint64_t src,
694 unsigned count)
695{
696 while (count) {
697 unsigned bytes = count * 8;
698 if (bytes > 0x1FFFF8)
699 bytes = 0x1FFFF8;
700
701 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
702 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
703 ib->ptr[ib->length_dw++] = bytes;
704 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
705 ib->ptr[ib->length_dw++] = lower_32_bits(src);
706 ib->ptr[ib->length_dw++] = upper_32_bits(src);
707 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
708 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
709
710 pe += bytes;
711 src += bytes;
712 count -= bytes / 8;
713 }
714}
715
716/**
717 * cik_sdma_vm_write_pages - update PTEs by writing them manually
718 *
719 * @ib: indirect buffer to fill with commands
720 * @pe: addr of the page entry
721 * @addr: dst addr to write into pe
722 * @count: number of page entries to update
723 * @incr: increase next addr by incr bytes
724 * @flags: access flags
725 *
726 * Update PTEs by writing them manually using sDMA (CIK).
727 */
728static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
729 uint64_t pe,
730 uint64_t addr, unsigned count,
731 uint32_t incr, uint32_t flags)
732{
733 uint64_t value;
734 unsigned ndw;
735
736 while (count) {
737 ndw = count * 2;
738 if (ndw > 0xFFFFE)
739 ndw = 0xFFFFE;
740
741 /* for non-physically contiguous pages (system) */
742 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
743 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
744 ib->ptr[ib->length_dw++] = pe;
745 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
746 ib->ptr[ib->length_dw++] = ndw;
747 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
748 if (flags & AMDGPU_PTE_SYSTEM) {
749 value = amdgpu_vm_map_gart(ib->ring->adev, addr);
750 value &= 0xFFFFFFFFFFFFF000ULL;
751 } else if (flags & AMDGPU_PTE_VALID) {
752 value = addr;
753 } else {
754 value = 0;
755 }
756 addr += incr;
757 value |= flags;
758 ib->ptr[ib->length_dw++] = value;
759 ib->ptr[ib->length_dw++] = upper_32_bits(value);
760 }
761 }
762}
763
764/**
765 * cik_sdma_vm_set_pages - update the page tables using sDMA
766 *
767 * @ib: indirect buffer to fill with commands
768 * @pe: addr of the page entry
769 * @addr: dst addr to write into pe
770 * @count: number of page entries to update
771 * @incr: increase next addr by incr bytes
772 * @flags: access flags
773 *
774 * Update the page tables using sDMA (CIK).
775 */
776static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
777 uint64_t pe,
778 uint64_t addr, unsigned count,
779 uint32_t incr, uint32_t flags)
780{
781 uint64_t value;
782 unsigned ndw;
783
784 while (count) {
785 ndw = count;
786 if (ndw > 0x7FFFF)
787 ndw = 0x7FFFF;
788
789 if (flags & AMDGPU_PTE_VALID)
790 value = addr;
791 else
792 value = 0;
793
794 /* for physically contiguous pages (vram) */
795 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
796 ib->ptr[ib->length_dw++] = pe; /* dst addr */
797 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
798 ib->ptr[ib->length_dw++] = flags; /* mask */
799 ib->ptr[ib->length_dw++] = 0;
800 ib->ptr[ib->length_dw++] = value; /* value */
801 ib->ptr[ib->length_dw++] = upper_32_bits(value);
802 ib->ptr[ib->length_dw++] = incr; /* increment size */
803 ib->ptr[ib->length_dw++] = 0;
804 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
805
806 pe += ndw * 8;
807 addr += ndw * incr;
808 count -= ndw;
809 }
810}
811
812/**
813 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
814 *
815 * @ib: indirect buffer to fill with padding
816 *
817 */
818static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
819{
820 while (ib->length_dw & 0x7)
821 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
822}
823
824/**
825 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
826 *
827 * @ring: amdgpu_ring pointer
828 * @vm: amdgpu_vm pointer
829 *
830 * Update the page table base and flush the VM TLB
831 * using sDMA (CIK).
832 */
833static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
834 unsigned vm_id, uint64_t pd_addr)
835{
836 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
837 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
838
839 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
840 if (vm_id < 8) {
841 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
842 } else {
843 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
844 }
845 amdgpu_ring_write(ring, pd_addr >> 12);
846
a2e73f56
AD
847 /* flush TLB */
848 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
849 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
850 amdgpu_ring_write(ring, 1 << vm_id);
851
852 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
853 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
854 amdgpu_ring_write(ring, 0);
855 amdgpu_ring_write(ring, 0); /* reference */
856 amdgpu_ring_write(ring, 0); /* mask */
857 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
858}
859
860static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
861 bool enable)
862{
863 u32 orig, data;
864
865 if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
866 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
867 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
868 } else {
869 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
870 data |= 0xff000000;
871 if (data != orig)
872 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
873
874 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
875 data |= 0xff000000;
876 if (data != orig)
877 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
878 }
879}
880
881static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
882 bool enable)
883{
884 u32 orig, data;
885
886 if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
887 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
888 data |= 0x100;
889 if (orig != data)
890 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
891
892 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
893 data |= 0x100;
894 if (orig != data)
895 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
896 } else {
897 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
898 data &= ~0x100;
899 if (orig != data)
900 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
901
902 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
903 data &= ~0x100;
904 if (orig != data)
905 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
906 }
907}
908
5fc3aeeb 909static int cik_sdma_early_init(void *handle)
a2e73f56 910{
5fc3aeeb 911 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
912
a2e73f56
AD
913 cik_sdma_set_ring_funcs(adev);
914 cik_sdma_set_irq_funcs(adev);
915 cik_sdma_set_buffer_funcs(adev);
916 cik_sdma_set_vm_pte_funcs(adev);
917
918 return 0;
919}
920
5fc3aeeb 921static int cik_sdma_sw_init(void *handle)
a2e73f56
AD
922{
923 struct amdgpu_ring *ring;
5fc3aeeb 924 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
925 int r;
926
927 r = cik_sdma_init_microcode(adev);
928 if (r) {
929 DRM_ERROR("Failed to load sdma firmware!\n");
930 return r;
931 }
932
933 /* SDMA trap event */
934 r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
935 if (r)
936 return r;
937
938 /* SDMA Privileged inst */
939 r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
940 if (r)
941 return r;
942
943 /* SDMA Privileged inst */
944 r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
945 if (r)
946 return r;
947
948 ring = &adev->sdma[0].ring;
949 ring->ring_obj = NULL;
950
951 ring = &adev->sdma[1].ring;
952 ring->ring_obj = NULL;
953
954 ring = &adev->sdma[0].ring;
955 sprintf(ring->name, "sdma0");
956 r = amdgpu_ring_init(adev, ring, 256 * 1024,
957 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
958 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
959 AMDGPU_RING_TYPE_SDMA);
960 if (r)
961 return r;
962
963 ring = &adev->sdma[1].ring;
964 sprintf(ring->name, "sdma1");
965 r = amdgpu_ring_init(adev, ring, 256 * 1024,
966 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
967 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
968 AMDGPU_RING_TYPE_SDMA);
969 if (r)
970 return r;
971
972 return r;
973}
974
5fc3aeeb 975static int cik_sdma_sw_fini(void *handle)
a2e73f56 976{
5fc3aeeb 977 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
978
a2e73f56
AD
979 amdgpu_ring_fini(&adev->sdma[0].ring);
980 amdgpu_ring_fini(&adev->sdma[1].ring);
981
982 return 0;
983}
984
5fc3aeeb 985static int cik_sdma_hw_init(void *handle)
a2e73f56
AD
986{
987 int r;
5fc3aeeb 988 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
989
990 r = cik_sdma_start(adev);
991 if (r)
992 return r;
993
994 return r;
995}
996
5fc3aeeb 997static int cik_sdma_hw_fini(void *handle)
a2e73f56 998{
5fc3aeeb 999 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1000
a2e73f56
AD
1001 cik_sdma_enable(adev, false);
1002
1003 return 0;
1004}
1005
5fc3aeeb 1006static int cik_sdma_suspend(void *handle)
a2e73f56 1007{
5fc3aeeb 1008 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1009
1010 return cik_sdma_hw_fini(adev);
1011}
1012
5fc3aeeb 1013static int cik_sdma_resume(void *handle)
a2e73f56 1014{
5fc3aeeb 1015 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1016
1017 return cik_sdma_hw_init(adev);
1018}
1019
5fc3aeeb 1020static bool cik_sdma_is_idle(void *handle)
a2e73f56 1021{
5fc3aeeb 1022 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1023 u32 tmp = RREG32(mmSRBM_STATUS2);
1024
1025 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1026 SRBM_STATUS2__SDMA1_BUSY_MASK))
1027 return false;
1028
1029 return true;
1030}
1031
5fc3aeeb 1032static int cik_sdma_wait_for_idle(void *handle)
a2e73f56
AD
1033{
1034 unsigned i;
1035 u32 tmp;
5fc3aeeb 1036 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1037
1038 for (i = 0; i < adev->usec_timeout; i++) {
1039 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1040 SRBM_STATUS2__SDMA1_BUSY_MASK);
1041
1042 if (!tmp)
1043 return 0;
1044 udelay(1);
1045 }
1046 return -ETIMEDOUT;
1047}
1048
5fc3aeeb 1049static void cik_sdma_print_status(void *handle)
a2e73f56
AD
1050{
1051 int i, j;
5fc3aeeb 1052 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1053
1054 dev_info(adev->dev, "CIK SDMA registers\n");
1055 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1056 RREG32(mmSRBM_STATUS2));
1057 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
1058 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1059 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1060 dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
1061 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1062 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1063 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1064 dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
1065 i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
1066 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1067 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1068 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1069 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1070 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1071 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1072 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1073 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1074 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1075 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1076 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1077 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1078 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1079 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1080 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1081 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1082 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1083 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1084 mutex_lock(&adev->srbm_mutex);
1085 for (j = 0; j < 16; j++) {
1086 cik_srbm_select(adev, 0, 0, 0, j);
1087 dev_info(adev->dev, " VM %d:\n", j);
1088 dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
1089 RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1090 dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
1091 RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1092 }
1093 cik_srbm_select(adev, 0, 0, 0, 0);
1094 mutex_unlock(&adev->srbm_mutex);
1095 }
1096}
1097
5fc3aeeb 1098static int cik_sdma_soft_reset(void *handle)
a2e73f56
AD
1099{
1100 u32 srbm_soft_reset = 0;
5fc3aeeb 1101 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56
AD
1102 u32 tmp = RREG32(mmSRBM_STATUS2);
1103
1104 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1105 /* sdma0 */
1106 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1107 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1108 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1109 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1110 }
1111 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1112 /* sdma1 */
1113 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1114 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1115 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1116 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1117 }
1118
1119 if (srbm_soft_reset) {
5fc3aeeb 1120 cik_sdma_print_status((void *)adev);
a2e73f56
AD
1121
1122 tmp = RREG32(mmSRBM_SOFT_RESET);
1123 tmp |= srbm_soft_reset;
1124 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1125 WREG32(mmSRBM_SOFT_RESET, tmp);
1126 tmp = RREG32(mmSRBM_SOFT_RESET);
1127
1128 udelay(50);
1129
1130 tmp &= ~srbm_soft_reset;
1131 WREG32(mmSRBM_SOFT_RESET, tmp);
1132 tmp = RREG32(mmSRBM_SOFT_RESET);
1133
1134 /* Wait a little for things to settle down */
1135 udelay(50);
1136
5fc3aeeb 1137 cik_sdma_print_status((void *)adev);
a2e73f56
AD
1138 }
1139
1140 return 0;
1141}
1142
1143static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1144 struct amdgpu_irq_src *src,
1145 unsigned type,
1146 enum amdgpu_interrupt_state state)
1147{
1148 u32 sdma_cntl;
1149
1150 switch (type) {
1151 case AMDGPU_SDMA_IRQ_TRAP0:
1152 switch (state) {
1153 case AMDGPU_IRQ_STATE_DISABLE:
1154 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1155 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1156 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1157 break;
1158 case AMDGPU_IRQ_STATE_ENABLE:
1159 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1160 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1161 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1162 break;
1163 default:
1164 break;
1165 }
1166 break;
1167 case AMDGPU_SDMA_IRQ_TRAP1:
1168 switch (state) {
1169 case AMDGPU_IRQ_STATE_DISABLE:
1170 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1171 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1172 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1173 break;
1174 case AMDGPU_IRQ_STATE_ENABLE:
1175 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1176 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1177 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1178 break;
1179 default:
1180 break;
1181 }
1182 break;
1183 default:
1184 break;
1185 }
1186 return 0;
1187}
1188
1189static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1190 struct amdgpu_irq_src *source,
1191 struct amdgpu_iv_entry *entry)
1192{
1193 u8 instance_id, queue_id;
1194
1195 instance_id = (entry->ring_id & 0x3) >> 0;
1196 queue_id = (entry->ring_id & 0xc) >> 2;
1197 DRM_DEBUG("IH: SDMA trap\n");
1198 switch (instance_id) {
1199 case 0:
1200 switch (queue_id) {
1201 case 0:
1202 amdgpu_fence_process(&adev->sdma[0].ring);
1203 break;
1204 case 1:
1205 /* XXX compute */
1206 break;
1207 case 2:
1208 /* XXX compute */
1209 break;
1210 }
1211 break;
1212 case 1:
1213 switch (queue_id) {
1214 case 0:
1215 amdgpu_fence_process(&adev->sdma[1].ring);
1216 break;
1217 case 1:
1218 /* XXX compute */
1219 break;
1220 case 2:
1221 /* XXX compute */
1222 break;
1223 }
1224 break;
1225 }
1226
1227 return 0;
1228}
1229
1230static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1231 struct amdgpu_irq_src *source,
1232 struct amdgpu_iv_entry *entry)
1233{
1234 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1235 schedule_work(&adev->reset_work);
1236 return 0;
1237}
1238
5fc3aeeb 1239static int cik_sdma_set_clockgating_state(void *handle,
1240 enum amd_clockgating_state state)
a2e73f56
AD
1241{
1242 bool gate = false;
5fc3aeeb 1243 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
a2e73f56 1244
5fc3aeeb 1245 if (state == AMD_CG_STATE_GATE)
a2e73f56
AD
1246 gate = true;
1247
1248 cik_enable_sdma_mgcg(adev, gate);
1249 cik_enable_sdma_mgls(adev, gate);
1250
1251 return 0;
1252}
1253
5fc3aeeb 1254static int cik_sdma_set_powergating_state(void *handle,
1255 enum amd_powergating_state state)
a2e73f56
AD
1256{
1257 return 0;
1258}
1259
5fc3aeeb 1260const struct amd_ip_funcs cik_sdma_ip_funcs = {
a2e73f56
AD
1261 .early_init = cik_sdma_early_init,
1262 .late_init = NULL,
1263 .sw_init = cik_sdma_sw_init,
1264 .sw_fini = cik_sdma_sw_fini,
1265 .hw_init = cik_sdma_hw_init,
1266 .hw_fini = cik_sdma_hw_fini,
1267 .suspend = cik_sdma_suspend,
1268 .resume = cik_sdma_resume,
1269 .is_idle = cik_sdma_is_idle,
1270 .wait_for_idle = cik_sdma_wait_for_idle,
1271 .soft_reset = cik_sdma_soft_reset,
1272 .print_status = cik_sdma_print_status,
1273 .set_clockgating_state = cik_sdma_set_clockgating_state,
1274 .set_powergating_state = cik_sdma_set_powergating_state,
1275};
1276
1277/**
1278 * cik_sdma_ring_is_lockup - Check if the DMA engine is locked up
1279 *
1280 * @ring: amdgpu_ring structure holding ring information
1281 *
1282 * Check if the async DMA engine is locked up (CIK).
1283 * Returns true if the engine appears to be locked up, false if not.
1284 */
1285static bool cik_sdma_ring_is_lockup(struct amdgpu_ring *ring)
1286{
1287
1288 if (cik_sdma_is_idle(ring->adev)) {
1289 amdgpu_ring_lockup_update(ring);
1290 return false;
1291 }
1292 return amdgpu_ring_test_lockup(ring);
1293}
1294
1295static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1296 .get_rptr = cik_sdma_ring_get_rptr,
1297 .get_wptr = cik_sdma_ring_get_wptr,
1298 .set_wptr = cik_sdma_ring_set_wptr,
1299 .parse_cs = NULL,
1300 .emit_ib = cik_sdma_ring_emit_ib,
1301 .emit_fence = cik_sdma_ring_emit_fence,
1302 .emit_semaphore = cik_sdma_ring_emit_semaphore,
1303 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
d2edb07b 1304 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
a2e73f56
AD
1305 .test_ring = cik_sdma_ring_test_ring,
1306 .test_ib = cik_sdma_ring_test_ib,
1307 .is_lockup = cik_sdma_ring_is_lockup,
edff0e28 1308 .insert_nop = amdgpu_ring_insert_nop,
a2e73f56
AD
1309};
1310
1311static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1312{
1313 adev->sdma[0].ring.funcs = &cik_sdma_ring_funcs;
1314 adev->sdma[1].ring.funcs = &cik_sdma_ring_funcs;
1315}
1316
1317static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1318 .set = cik_sdma_set_trap_irq_state,
1319 .process = cik_sdma_process_trap_irq,
1320};
1321
1322static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1323 .process = cik_sdma_process_illegal_inst_irq,
1324};
1325
1326static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1327{
1328 adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1329 adev->sdma_trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1330 adev->sdma_illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
1331}
1332
1333/**
1334 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1335 *
1336 * @ring: amdgpu_ring structure holding ring information
1337 * @src_offset: src GPU address
1338 * @dst_offset: dst GPU address
1339 * @byte_count: number of bytes to xfer
1340 *
1341 * Copy GPU buffers using the DMA engine (CIK).
1342 * Used by the amdgpu ttm implementation to move pages if
1343 * registered as the asic copy callback.
1344 */
c7ae72c0 1345static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1346 uint64_t src_offset,
1347 uint64_t dst_offset,
1348 uint32_t byte_count)
1349{
c7ae72c0
CZ
1350 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1351 ib->ptr[ib->length_dw++] = byte_count;
1352 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1353 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1354 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1355 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1356 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
a2e73f56
AD
1357}
1358
1359/**
1360 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1361 *
1362 * @ring: amdgpu_ring structure holding ring information
1363 * @src_data: value to write to buffer
1364 * @dst_offset: dst GPU address
1365 * @byte_count: number of bytes to xfer
1366 *
1367 * Fill GPU buffers using the DMA engine (CIK).
1368 */
6e7a3840 1369static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
a2e73f56
AD
1370 uint32_t src_data,
1371 uint64_t dst_offset,
1372 uint32_t byte_count)
1373{
6e7a3840
CZ
1374 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1375 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1376 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1377 ib->ptr[ib->length_dw++] = src_data;
1378 ib->ptr[ib->length_dw++] = byte_count;
a2e73f56
AD
1379}
1380
1381static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1382 .copy_max_bytes = 0x1fffff,
1383 .copy_num_dw = 7,
1384 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1385
1386 .fill_max_bytes = 0x1fffff,
1387 .fill_num_dw = 5,
1388 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1389};
1390
1391static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1392{
1393 if (adev->mman.buffer_funcs == NULL) {
1394 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
1395 adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
1396 }
1397}
1398
1399static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1400 .copy_pte = cik_sdma_vm_copy_pte,
1401 .write_pte = cik_sdma_vm_write_pte,
1402 .set_pte_pde = cik_sdma_vm_set_pte_pde,
1403 .pad_ib = cik_sdma_vm_pad_ib,
1404};
1405
1406static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1407{
1408 if (adev->vm_manager.vm_pte_funcs == NULL) {
1409 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
1410 adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
4274f5d4 1411 adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
a2e73f56
AD
1412 }
1413}
This page took 0.113477 seconds and 5 git commands to generate.