Merge branches 'acpi-video' and 'acpi-hotplug'
[deliverable/linux.git] / drivers / gpu / drm / bridge / dw-hdmi.c
CommitLineData
9aaf880e
FE
1/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
b21f4b65 9 * Designware High-Definition Multimedia Interface (HDMI) driver
9aaf880e
FE
10 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
b21f4b65 13#include <linux/module.h>
9aaf880e
FE
14#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
5a819ed6 18#include <linux/hdmi.h>
6bcf4953 19#include <linux/mutex.h>
9aaf880e 20#include <linux/of_device.h>
b90120a9 21#include <linux/spinlock.h>
9aaf880e 22
3d1b35a3 23#include <drm/drm_of.h>
9aaf880e 24#include <drm/drmP.h>
2c5b2ccc 25#include <drm/drm_atomic_helper.h>
9aaf880e
FE
26#include <drm/drm_crtc_helper.h>
27#include <drm/drm_edid.h>
28#include <drm/drm_encoder_slave.h>
b21f4b65 29#include <drm/bridge/dw_hdmi.h>
9aaf880e 30
248a86fc
TR
31#include "dw-hdmi.h"
32#include "dw-hdmi-audio.h"
9aaf880e
FE
33
34#define HDMI_EDID_LEN 512
35
36#define RGB 0
37#define YCBCR444 1
38#define YCBCR422_16BITS 2
39#define YCBCR422_8BITS 3
40#define XVYCC444 4
41
42enum hdmi_datamap {
43 RGB444_8B = 0x01,
44 RGB444_10B = 0x03,
45 RGB444_12B = 0x05,
46 RGB444_16B = 0x07,
47 YCbCr444_8B = 0x09,
48 YCbCr444_10B = 0x0B,
49 YCbCr444_12B = 0x0D,
50 YCbCr444_16B = 0x0F,
51 YCbCr422_8B = 0x16,
52 YCbCr422_10B = 0x14,
53 YCbCr422_12B = 0x12,
54};
55
9aaf880e
FE
56static const u16 csc_coeff_default[3][4] = {
57 { 0x2000, 0x0000, 0x0000, 0x0000 },
58 { 0x0000, 0x2000, 0x0000, 0x0000 },
59 { 0x0000, 0x0000, 0x2000, 0x0000 }
60};
61
62static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
63 { 0x2000, 0x6926, 0x74fd, 0x010e },
64 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
65 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
66};
67
68static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
69 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
70 { 0x2000, 0x3264, 0x0000, 0x7e6d },
71 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
72};
73
74static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
75 { 0x2591, 0x1322, 0x074b, 0x0000 },
76 { 0x6535, 0x2000, 0x7acc, 0x0200 },
77 { 0x6acd, 0x7534, 0x2000, 0x0200 }
78};
79
80static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
81 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
82 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
83 { 0x6756, 0x78ab, 0x2000, 0x0200 }
84};
85
86struct hdmi_vmode {
9aaf880e
FE
87 bool mdataenablepolarity;
88
89 unsigned int mpixelclock;
90 unsigned int mpixelrepetitioninput;
91 unsigned int mpixelrepetitionoutput;
92};
93
94struct hdmi_data_info {
95 unsigned int enc_in_format;
96 unsigned int enc_out_format;
97 unsigned int enc_color_depth;
98 unsigned int colorimetry;
99 unsigned int pix_repet_factor;
100 unsigned int hdcp_enable;
101 struct hdmi_vmode video_mode;
102};
103
b21f4b65 104struct dw_hdmi {
9aaf880e 105 struct drm_connector connector;
3d1b35a3
AY
106 struct drm_encoder *encoder;
107 struct drm_bridge *bridge;
9aaf880e 108
7ed6c665 109 struct platform_device *audio;
b21f4b65 110 enum dw_hdmi_devtype dev_type;
9aaf880e
FE
111 struct device *dev;
112 struct clk *isfr_clk;
113 struct clk *iahb_clk;
114
115 struct hdmi_data_info hdmi_data;
b21f4b65
AY
116 const struct dw_hdmi_plat_data *plat_data;
117
9aaf880e
FE
118 int vic;
119
120 u8 edid[HDMI_EDID_LEN];
121 bool cable_plugin;
122
123 bool phy_enabled;
124 struct drm_display_mode previous_mode;
125
9aaf880e
FE
126 struct i2c_adapter *ddc;
127 void __iomem *regs;
05b1342f 128 bool sink_is_hdmi;
f709ec07 129 bool sink_has_audio;
9aaf880e 130
b872a8e1 131 struct mutex mutex; /* for state below and previous_mode */
381f05a7 132 enum drm_connector_force force; /* mutex-protected force state */
b872a8e1 133 bool disabled; /* DRM has disabled our bridge */
381f05a7 134 bool bridge_is_on; /* indicates the bridge is on */
aeac23bd
RK
135 bool rxsense; /* rxsense state */
136 u8 phy_mask; /* desired phy int mask settings */
b872a8e1 137
b90120a9 138 spinlock_t audio_lock;
6bcf4953 139 struct mutex audio_mutex;
9aaf880e 140 unsigned int sample_rate;
b90120a9
RK
141 unsigned int audio_cts;
142 unsigned int audio_n;
143 bool audio_enable;
0cd9d142
AY
144
145 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
146 u8 (*read)(struct dw_hdmi *hdmi, int offset);
9aaf880e
FE
147};
148
aeac23bd
RK
149#define HDMI_IH_PHY_STAT0_RX_SENSE \
150 (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
151 HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
152
153#define HDMI_PHY_RX_SENSE \
154 (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
155 HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
156
0cd9d142
AY
157static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
158{
159 writel(val, hdmi->regs + (offset << 2));
160}
161
162static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
163{
164 return readl(hdmi->regs + (offset << 2));
165}
166
167static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
9aaf880e
FE
168{
169 writeb(val, hdmi->regs + offset);
170}
171
0cd9d142 172static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
9aaf880e
FE
173{
174 return readb(hdmi->regs + offset);
175}
176
0cd9d142
AY
177static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
178{
179 hdmi->write(hdmi, val, offset);
180}
181
182static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
183{
184 return hdmi->read(hdmi, offset);
185}
186
b21f4b65 187static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
812bc615
RK
188{
189 u8 val = hdmi_readb(hdmi, reg) & ~mask;
b44ab1b0 190
812bc615
RK
191 val |= data & mask;
192 hdmi_writeb(hdmi, val, reg);
193}
194
b21f4b65 195static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
b5878339 196 u8 shift, u8 mask)
9aaf880e 197{
812bc615 198 hdmi_modb(hdmi, data << shift, mask, reg);
9aaf880e
FE
199}
200
351e1354
RK
201static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
202 unsigned int n)
9aaf880e 203{
622494a3
RK
204 /* Must be set/cleared first */
205 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
9aaf880e
FE
206
207 /* nshift factor = 0 */
812bc615 208 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
9aaf880e 209
9aaf880e
FE
210 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
211 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
622494a3
RK
212 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
213 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
214
215 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
216 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
217 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
9aaf880e
FE
218}
219
b195fbdb 220static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
9aaf880e
FE
221{
222 unsigned int n = (128 * freq) / 1000;
d0c96d16
RK
223 unsigned int mult = 1;
224
225 while (freq > 48000) {
226 mult *= 2;
227 freq /= 2;
228 }
9aaf880e
FE
229
230 switch (freq) {
231 case 32000:
426701d0 232 if (pixel_clk == 25175000)
b195fbdb 233 n = 4576;
426701d0 234 else if (pixel_clk == 27027000)
b195fbdb 235 n = 4096;
426701d0 236 else if (pixel_clk == 74176000 || pixel_clk == 148352000)
9aaf880e
FE
237 n = 11648;
238 else
239 n = 4096;
d0c96d16 240 n *= mult;
9aaf880e
FE
241 break;
242
243 case 44100:
426701d0 244 if (pixel_clk == 25175000)
9aaf880e 245 n = 7007;
426701d0 246 else if (pixel_clk == 74176000)
9aaf880e 247 n = 17836;
426701d0 248 else if (pixel_clk == 148352000)
b195fbdb 249 n = 8918;
9aaf880e
FE
250 else
251 n = 6272;
d0c96d16 252 n *= mult;
9aaf880e
FE
253 break;
254
255 case 48000:
426701d0 256 if (pixel_clk == 25175000)
b195fbdb 257 n = 6864;
426701d0 258 else if (pixel_clk == 27027000)
b195fbdb 259 n = 6144;
426701d0 260 else if (pixel_clk == 74176000)
9aaf880e 261 n = 11648;
426701d0 262 else if (pixel_clk == 148352000)
b195fbdb 263 n = 5824;
9aaf880e
FE
264 else
265 n = 6144;
d0c96d16 266 n *= mult;
9aaf880e
FE
267 break;
268
269 default:
270 break;
271 }
272
273 return n;
274}
275
b21f4b65 276static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
b195fbdb 277 unsigned long pixel_clk, unsigned int sample_rate)
9aaf880e 278{
dfbdaf50 279 unsigned long ftdms = pixel_clk;
f879b38f 280 unsigned int n, cts;
dfbdaf50 281 u64 tmp;
9aaf880e 282
b195fbdb 283 n = hdmi_compute_n(sample_rate, pixel_clk);
9aaf880e 284
dfbdaf50
RK
285 /*
286 * Compute the CTS value from the N value. Note that CTS and N
287 * can be up to 20 bits in total, so we need 64-bit math. Also
288 * note that our TDMS clock is not fully accurate; it is accurate
289 * to kHz. This can introduce an unnecessary remainder in the
290 * calculation below, so we don't try to warn about that.
291 */
292 tmp = (u64)ftdms * n;
293 do_div(tmp, 128 * sample_rate);
294 cts = tmp;
295
296 dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
297 __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
298 n, cts);
9aaf880e 299
b90120a9
RK
300 spin_lock_irq(&hdmi->audio_lock);
301 hdmi->audio_n = n;
302 hdmi->audio_cts = cts;
303 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
304 spin_unlock_irq(&hdmi->audio_lock);
9aaf880e
FE
305}
306
b21f4b65 307static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
9aaf880e 308{
6bcf4953 309 mutex_lock(&hdmi->audio_mutex);
b195fbdb 310 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
6bcf4953 311 mutex_unlock(&hdmi->audio_mutex);
9aaf880e
FE
312}
313
b21f4b65 314static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
9aaf880e 315{
6bcf4953 316 mutex_lock(&hdmi->audio_mutex);
f879b38f 317 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
b195fbdb 318 hdmi->sample_rate);
6bcf4953 319 mutex_unlock(&hdmi->audio_mutex);
9aaf880e
FE
320}
321
b5814fff
RK
322void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
323{
324 mutex_lock(&hdmi->audio_mutex);
325 hdmi->sample_rate = rate;
326 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
b195fbdb 327 hdmi->sample_rate);
b5814fff
RK
328 mutex_unlock(&hdmi->audio_mutex);
329}
330EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
331
b90120a9
RK
332void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
333{
334 unsigned long flags;
335
336 spin_lock_irqsave(&hdmi->audio_lock, flags);
337 hdmi->audio_enable = true;
338 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
339 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
340}
341EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
342
343void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
344{
345 unsigned long flags;
346
347 spin_lock_irqsave(&hdmi->audio_lock, flags);
348 hdmi->audio_enable = false;
349 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
350 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
351}
352EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
353
9aaf880e
FE
354/*
355 * this submodule is responsible for the video data synchronization.
356 * for example, for RGB 4:4:4 input, the data map is defined as
357 * pin{47~40} <==> R[7:0]
358 * pin{31~24} <==> G[7:0]
359 * pin{15~8} <==> B[7:0]
360 */
b21f4b65 361static void hdmi_video_sample(struct dw_hdmi *hdmi)
9aaf880e
FE
362{
363 int color_format = 0;
364 u8 val;
365
366 if (hdmi->hdmi_data.enc_in_format == RGB) {
367 if (hdmi->hdmi_data.enc_color_depth == 8)
368 color_format = 0x01;
369 else if (hdmi->hdmi_data.enc_color_depth == 10)
370 color_format = 0x03;
371 else if (hdmi->hdmi_data.enc_color_depth == 12)
372 color_format = 0x05;
373 else if (hdmi->hdmi_data.enc_color_depth == 16)
374 color_format = 0x07;
375 else
376 return;
377 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
378 if (hdmi->hdmi_data.enc_color_depth == 8)
379 color_format = 0x09;
380 else if (hdmi->hdmi_data.enc_color_depth == 10)
381 color_format = 0x0B;
382 else if (hdmi->hdmi_data.enc_color_depth == 12)
383 color_format = 0x0D;
384 else if (hdmi->hdmi_data.enc_color_depth == 16)
385 color_format = 0x0F;
386 else
387 return;
388 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
389 if (hdmi->hdmi_data.enc_color_depth == 8)
390 color_format = 0x16;
391 else if (hdmi->hdmi_data.enc_color_depth == 10)
392 color_format = 0x14;
393 else if (hdmi->hdmi_data.enc_color_depth == 12)
394 color_format = 0x12;
395 else
396 return;
397 }
398
399 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
400 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
401 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
402 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
403
404 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
405 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
406 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
407 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
408 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
409 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
410 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
411 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
412 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
413 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
414 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
415}
416
b21f4b65 417static int is_color_space_conversion(struct dw_hdmi *hdmi)
9aaf880e 418{
ba92b225 419 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
9aaf880e
FE
420}
421
b21f4b65 422static int is_color_space_decimation(struct dw_hdmi *hdmi)
9aaf880e 423{
ba92b225
FE
424 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
425 return 0;
426 if (hdmi->hdmi_data.enc_in_format == RGB ||
427 hdmi->hdmi_data.enc_in_format == YCBCR444)
428 return 1;
429 return 0;
9aaf880e
FE
430}
431
b21f4b65 432static int is_color_space_interpolation(struct dw_hdmi *hdmi)
9aaf880e 433{
ba92b225
FE
434 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
435 return 0;
436 if (hdmi->hdmi_data.enc_out_format == RGB ||
437 hdmi->hdmi_data.enc_out_format == YCBCR444)
438 return 1;
439 return 0;
9aaf880e
FE
440}
441
b21f4b65 442static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
9aaf880e
FE
443{
444 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
c082f9d7 445 unsigned i;
9aaf880e 446 u32 csc_scale = 1;
9aaf880e
FE
447
448 if (is_color_space_conversion(hdmi)) {
449 if (hdmi->hdmi_data.enc_out_format == RGB) {
256a38b0
GK
450 if (hdmi->hdmi_data.colorimetry ==
451 HDMI_COLORIMETRY_ITU_601)
9aaf880e
FE
452 csc_coeff = &csc_coeff_rgb_out_eitu601;
453 else
454 csc_coeff = &csc_coeff_rgb_out_eitu709;
455 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
256a38b0
GK
456 if (hdmi->hdmi_data.colorimetry ==
457 HDMI_COLORIMETRY_ITU_601)
9aaf880e
FE
458 csc_coeff = &csc_coeff_rgb_in_eitu601;
459 else
460 csc_coeff = &csc_coeff_rgb_in_eitu709;
461 csc_scale = 0;
462 }
463 }
464
c082f9d7
RK
465 /* The CSC registers are sequential, alternating MSB then LSB */
466 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
467 u16 coeff_a = (*csc_coeff)[0][i];
468 u16 coeff_b = (*csc_coeff)[1][i];
469 u16 coeff_c = (*csc_coeff)[2][i];
470
b5878339 471 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
c082f9d7
RK
472 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
473 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
474 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
b5878339 475 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
c082f9d7
RK
476 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
477 }
9aaf880e 478
812bc615
RK
479 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
480 HDMI_CSC_SCALE);
9aaf880e
FE
481}
482
b21f4b65 483static void hdmi_video_csc(struct dw_hdmi *hdmi)
9aaf880e
FE
484{
485 int color_depth = 0;
486 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
487 int decimation = 0;
9aaf880e
FE
488
489 /* YCC422 interpolation to 444 mode */
490 if (is_color_space_interpolation(hdmi))
491 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
492 else if (is_color_space_decimation(hdmi))
493 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
494
495 if (hdmi->hdmi_data.enc_color_depth == 8)
496 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
497 else if (hdmi->hdmi_data.enc_color_depth == 10)
498 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
499 else if (hdmi->hdmi_data.enc_color_depth == 12)
500 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
501 else if (hdmi->hdmi_data.enc_color_depth == 16)
502 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
503 else
504 return;
505
506 /* Configure the CSC registers */
507 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
812bc615
RK
508 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
509 HDMI_CSC_SCALE);
9aaf880e 510
b21f4b65 511 dw_hdmi_update_csc_coeffs(hdmi);
9aaf880e
FE
512}
513
514/*
515 * HDMI video packetizer is used to packetize the data.
516 * for example, if input is YCC422 mode or repeater is used,
517 * data should be repacked this module can be bypassed.
518 */
b21f4b65 519static void hdmi_video_packetize(struct dw_hdmi *hdmi)
9aaf880e
FE
520{
521 unsigned int color_depth = 0;
522 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
523 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
524 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
bebdf664 525 u8 val, vp_conf;
9aaf880e 526
b5878339
AY
527 if (hdmi_data->enc_out_format == RGB ||
528 hdmi_data->enc_out_format == YCBCR444) {
529 if (!hdmi_data->enc_color_depth) {
9aaf880e 530 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
b5878339 531 } else if (hdmi_data->enc_color_depth == 8) {
9aaf880e
FE
532 color_depth = 4;
533 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
b5878339 534 } else if (hdmi_data->enc_color_depth == 10) {
9aaf880e 535 color_depth = 5;
b5878339 536 } else if (hdmi_data->enc_color_depth == 12) {
9aaf880e 537 color_depth = 6;
b5878339 538 } else if (hdmi_data->enc_color_depth == 16) {
9aaf880e 539 color_depth = 7;
b5878339 540 } else {
9aaf880e 541 return;
b5878339 542 }
9aaf880e
FE
543 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
544 if (!hdmi_data->enc_color_depth ||
545 hdmi_data->enc_color_depth == 8)
546 remap_size = HDMI_VP_REMAP_YCC422_16bit;
547 else if (hdmi_data->enc_color_depth == 10)
548 remap_size = HDMI_VP_REMAP_YCC422_20bit;
549 else if (hdmi_data->enc_color_depth == 12)
550 remap_size = HDMI_VP_REMAP_YCC422_24bit;
551 else
552 return;
553 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
b5878339 554 } else {
9aaf880e 555 return;
b5878339 556 }
9aaf880e
FE
557
558 /* set the packetizer registers */
559 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
560 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
561 ((hdmi_data->pix_repet_factor <<
562 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
563 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
564 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
565
812bc615
RK
566 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
567 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
9aaf880e
FE
568
569 /* Data from pixel repeater block */
570 if (hdmi_data->pix_repet_factor > 1) {
bebdf664
RK
571 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
572 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
9aaf880e 573 } else { /* data from packetizer block */
bebdf664
RK
574 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
575 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
9aaf880e
FE
576 }
577
bebdf664
RK
578 hdmi_modb(hdmi, vp_conf,
579 HDMI_VP_CONF_PR_EN_MASK |
580 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
581
812bc615
RK
582 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
583 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
9aaf880e
FE
584
585 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
586
587 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
bebdf664
RK
588 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
589 HDMI_VP_CONF_PP_EN_ENABLE |
590 HDMI_VP_CONF_YCC422_EN_DISABLE;
9aaf880e 591 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
bebdf664
RK
592 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
593 HDMI_VP_CONF_PP_EN_DISABLE |
594 HDMI_VP_CONF_YCC422_EN_ENABLE;
9aaf880e 595 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
bebdf664
RK
596 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
597 HDMI_VP_CONF_PP_EN_DISABLE |
598 HDMI_VP_CONF_YCC422_EN_DISABLE;
9aaf880e
FE
599 } else {
600 return;
601 }
602
bebdf664
RK
603 hdmi_modb(hdmi, vp_conf,
604 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
605 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
606
812bc615
RK
607 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
608 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
609 HDMI_VP_STUFF_PP_STUFFING_MASK |
610 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
9aaf880e 611
812bc615
RK
612 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
613 HDMI_VP_CONF);
9aaf880e
FE
614}
615
b21f4b65 616static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
b5878339 617 unsigned char bit)
9aaf880e 618{
812bc615
RK
619 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
620 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
9aaf880e
FE
621}
622
b21f4b65 623static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
b5878339 624 unsigned char bit)
9aaf880e 625{
812bc615
RK
626 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
627 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
9aaf880e
FE
628}
629
b21f4b65 630static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
b5878339 631 unsigned char bit)
9aaf880e 632{
812bc615
RK
633 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
634 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
9aaf880e
FE
635}
636
b21f4b65 637static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
b5878339 638 unsigned char bit)
9aaf880e
FE
639{
640 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
641}
642
b21f4b65 643static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
b5878339 644 unsigned char bit)
9aaf880e
FE
645{
646 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
647}
648
b21f4b65 649static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
9aaf880e 650{
a4d3b8b0
AY
651 u32 val;
652
653 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
9aaf880e
FE
654 if (msec-- == 0)
655 return false;
0e6bcf3a 656 udelay(1000);
9aaf880e 657 }
a4d3b8b0
AY
658 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
659
9aaf880e
FE
660 return true;
661}
662
b21f4b65 663static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
b5878339 664 unsigned char addr)
9aaf880e
FE
665{
666 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
667 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
668 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
b5878339 669 HDMI_PHY_I2CM_DATAO_1_ADDR);
9aaf880e 670 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
b5878339 671 HDMI_PHY_I2CM_DATAO_0_ADDR);
9aaf880e 672 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
b5878339 673 HDMI_PHY_I2CM_OPERATION_ADDR);
9aaf880e
FE
674 hdmi_phy_wait_i2c_done(hdmi, 1000);
675}
676
b21f4b65 677static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
b5878339 678 unsigned char addr)
9aaf880e
FE
679{
680 __hdmi_phy_i2c_write(hdmi, data, addr);
681 return 0;
682}
683
2fada109 684static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
9aaf880e 685{
2fada109 686 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
9aaf880e
FE
687 HDMI_PHY_CONF0_PDZ_OFFSET,
688 HDMI_PHY_CONF0_PDZ_MASK);
689}
690
b21f4b65 691static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
9aaf880e
FE
692{
693 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
694 HDMI_PHY_CONF0_ENTMDS_OFFSET,
695 HDMI_PHY_CONF0_ENTMDS_MASK);
696}
697
d346c14e
AY
698static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
699{
700 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
701 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
702 HDMI_PHY_CONF0_SPARECTRL_MASK);
703}
704
b21f4b65 705static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
9aaf880e
FE
706{
707 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
708 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
709 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
710}
711
b21f4b65 712static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
9aaf880e
FE
713{
714 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
715 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
716 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
717}
718
b21f4b65 719static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
9aaf880e
FE
720{
721 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
722 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
723 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
724}
725
b21f4b65 726static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
9aaf880e
FE
727{
728 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
729 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
730 HDMI_PHY_CONF0_SELDIPIF_MASK);
731}
732
b21f4b65 733static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
9aaf880e
FE
734 unsigned char res, int cscon)
735{
39cc1535 736 unsigned res_idx;
9aaf880e 737 u8 val, msec;
39cc1535
RK
738 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
739 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
740 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
741 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
9aaf880e 742
9aaf880e
FE
743 if (prep)
744 return -EINVAL;
3e46f152
RK
745
746 switch (res) {
747 case 0: /* color resolution 0 is 8 bit colour depth */
748 case 8:
b21f4b65 749 res_idx = DW_HDMI_RES_8;
3e46f152
RK
750 break;
751 case 10:
b21f4b65 752 res_idx = DW_HDMI_RES_10;
3e46f152
RK
753 break;
754 case 12:
b21f4b65 755 res_idx = DW_HDMI_RES_12;
3e46f152
RK
756 break;
757 default:
9aaf880e 758 return -EINVAL;
3e46f152 759 }
9aaf880e 760
39cc1535
RK
761 /* PLL/MPLL Cfg - always match on final entry */
762 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
763 if (hdmi->hdmi_data.video_mode.mpixelclock <=
764 mpll_config->mpixelclock)
765 break;
766
767 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
768 if (hdmi->hdmi_data.video_mode.mpixelclock <=
769 curr_ctrl->mpixelclock)
770 break;
771
772 for (; phy_config->mpixelclock != ~0UL; phy_config++)
773 if (hdmi->hdmi_data.video_mode.mpixelclock <=
774 phy_config->mpixelclock)
775 break;
776
777 if (mpll_config->mpixelclock == ~0UL ||
778 curr_ctrl->mpixelclock == ~0UL ||
779 phy_config->mpixelclock == ~0UL) {
780 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
781 hdmi->hdmi_data.video_mode.mpixelclock);
782 return -EINVAL;
783 }
784
9aaf880e
FE
785 /* Enable csc path */
786 if (cscon)
787 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
788 else
789 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
790
791 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
792
793 /* gen2 tx power off */
b21f4b65 794 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
9aaf880e
FE
795
796 /* gen2 pddq */
b21f4b65 797 dw_hdmi_phy_gen2_pddq(hdmi, 1);
9aaf880e
FE
798
799 /* PHY reset */
800 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
801 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
802
803 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
804
805 hdmi_phy_test_clear(hdmi, 1);
806 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
b5878339 807 HDMI_PHY_I2CM_SLAVE_ADDR);
9aaf880e
FE
808 hdmi_phy_test_clear(hdmi, 0);
809
39cc1535
RK
810 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
811 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
9aaf880e 812
3e46f152 813 /* CURRCTRL */
39cc1535 814 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
3e46f152 815
9aaf880e
FE
816 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
817 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
aaa757a0 818
39cc1535
RK
819 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
820 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
821 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
034705a4 822
9aaf880e
FE
823 /* REMOVE CLK TERM */
824 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
825
2fada109 826 dw_hdmi_phy_enable_powerdown(hdmi, false);
9aaf880e
FE
827
828 /* toggle TMDS enable */
b21f4b65
AY
829 dw_hdmi_phy_enable_tmds(hdmi, 0);
830 dw_hdmi_phy_enable_tmds(hdmi, 1);
9aaf880e
FE
831
832 /* gen2 tx power on */
b21f4b65
AY
833 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
834 dw_hdmi_phy_gen2_pddq(hdmi, 0);
9aaf880e 835
12b9f204
AY
836 if (hdmi->dev_type == RK3288_HDMI)
837 dw_hdmi_phy_enable_spare(hdmi, 1);
838
9aaf880e
FE
839 /*Wait for PHY PLL lock */
840 msec = 5;
841 do {
842 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
843 if (!val)
844 break;
845
846 if (msec == 0) {
847 dev_err(hdmi->dev, "PHY PLL not locked\n");
848 return -ETIMEDOUT;
849 }
850
851 udelay(1000);
852 msec--;
853 } while (1);
854
855 return 0;
856}
857
b21f4b65 858static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
9aaf880e
FE
859{
860 int i, ret;
05b1342f 861 bool cscon;
9aaf880e
FE
862
863 /*check csc whether needed activated in HDMI mode */
05b1342f 864 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
9aaf880e
FE
865
866 /* HDMI Phy spec says to do the phy initialization sequence twice */
867 for (i = 0; i < 2; i++) {
b21f4b65
AY
868 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
869 dw_hdmi_phy_sel_interface_control(hdmi, 0);
870 dw_hdmi_phy_enable_tmds(hdmi, 0);
2fada109 871 dw_hdmi_phy_enable_powerdown(hdmi, true);
9aaf880e
FE
872
873 /* Enable CSC */
874 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
875 if (ret)
876 return ret;
877 }
878
879 hdmi->phy_enabled = true;
880 return 0;
881}
882
b21f4b65 883static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
9aaf880e 884{
812bc615 885 u8 de;
9aaf880e
FE
886
887 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
888 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
889 else
890 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
891
892 /* disable rx detect */
812bc615
RK
893 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
894 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
9aaf880e 895
812bc615 896 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
9aaf880e 897
812bc615
RK
898 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
899 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
9aaf880e
FE
900}
901
d4ac4cb6 902static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
9aaf880e 903{
d4ac4cb6
RK
904 struct hdmi_avi_infoframe frame;
905 u8 val;
9aaf880e 906
d4ac4cb6
RK
907 /* Initialise info frame from DRM mode */
908 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
9aaf880e 909
9aaf880e 910 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
d4ac4cb6 911 frame.colorspace = HDMI_COLORSPACE_YUV444;
9aaf880e 912 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
d4ac4cb6 913 frame.colorspace = HDMI_COLORSPACE_YUV422;
9aaf880e 914 else
d4ac4cb6 915 frame.colorspace = HDMI_COLORSPACE_RGB;
9aaf880e
FE
916
917 /* Set up colorimetry */
918 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
d4ac4cb6 919 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
5a819ed6 920 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
d4ac4cb6
RK
921 frame.extended_colorimetry =
922 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
5a819ed6 923 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
d4ac4cb6
RK
924 frame.extended_colorimetry =
925 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
9aaf880e 926 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
d083c312 927 frame.colorimetry = hdmi->hdmi_data.colorimetry;
d4ac4cb6 928 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
9aaf880e 929 } else { /* Carries no data */
d4ac4cb6
RK
930 frame.colorimetry = HDMI_COLORIMETRY_NONE;
931 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
9aaf880e
FE
932 }
933
d4ac4cb6
RK
934 frame.scan_mode = HDMI_SCAN_MODE_NONE;
935
936 /*
937 * The Designware IP uses a different byte format from standard
938 * AVI info frames, though generally the bits are in the correct
939 * bytes.
940 */
941
942 /*
943 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
944 * active aspect present in bit 6 rather than 4.
945 */
946 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
947 if (frame.active_aspect & 15)
948 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
949 if (frame.top_bar || frame.bottom_bar)
950 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
951 if (frame.left_bar || frame.right_bar)
952 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
953 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
954
955 /* AVI data byte 2 differences: none */
956 val = ((frame.colorimetry & 0x3) << 6) |
957 ((frame.picture_aspect & 0x3) << 4) |
958 (frame.active_aspect & 0xf);
9aaf880e
FE
959 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
960
d4ac4cb6
RK
961 /* AVI data byte 3 differences: none */
962 val = ((frame.extended_colorimetry & 0x7) << 4) |
963 ((frame.quantization_range & 0x3) << 2) |
964 (frame.nups & 0x3);
965 if (frame.itc)
966 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
9aaf880e
FE
967 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
968
d4ac4cb6
RK
969 /* AVI data byte 4 differences: none */
970 val = frame.video_code & 0x7f;
971 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
9aaf880e
FE
972
973 /* AVI Data Byte 5- set up input and output pixel repetition */
974 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
975 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
976 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
977 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
978 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
979 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
980 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
981
d4ac4cb6
RK
982 /*
983 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
984 * ycc range in bits 2,3 rather than 6,7
985 */
986 val = ((frame.ycc_quantization_range & 0x3) << 2) |
987 (frame.content_type & 0x3);
9aaf880e
FE
988 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
989
990 /* AVI Data Bytes 6-13 */
d4ac4cb6
RK
991 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
992 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
993 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
994 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
995 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
996 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
997 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
998 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
9aaf880e
FE
999}
1000
b21f4b65 1001static void hdmi_av_composer(struct dw_hdmi *hdmi,
9aaf880e
FE
1002 const struct drm_display_mode *mode)
1003{
1004 u8 inv_val;
1005 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1006 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
e80b9f4e 1007 unsigned int vdisplay;
9aaf880e 1008
9aaf880e
FE
1009 vmode->mpixelclock = mode->clock * 1000;
1010
1011 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1012
1013 /* Set up HDMI_FC_INVIDCONF */
1014 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1015 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1016 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1017
b91eee8c 1018 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
9aaf880e 1019 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
b91eee8c 1020 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
9aaf880e 1021
b91eee8c 1022 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
9aaf880e 1023 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
b91eee8c 1024 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
9aaf880e
FE
1025
1026 inv_val |= (vmode->mdataenablepolarity ?
1027 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1028 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1029
1030 if (hdmi->vic == 39)
1031 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1032 else
b91eee8c 1033 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
9aaf880e 1034 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
b91eee8c 1035 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
9aaf880e 1036
b91eee8c 1037 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
9aaf880e 1038 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
b91eee8c 1039 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
9aaf880e 1040
05b1342f
RK
1041 inv_val |= hdmi->sink_is_hdmi ?
1042 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1043 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
9aaf880e
FE
1044
1045 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1046
e80b9f4e
RK
1047 vdisplay = mode->vdisplay;
1048 vblank = mode->vtotal - mode->vdisplay;
1049 v_de_vs = mode->vsync_start - mode->vdisplay;
1050 vsync_len = mode->vsync_end - mode->vsync_start;
1051
1052 /*
1053 * When we're setting an interlaced mode, we need
1054 * to adjust the vertical timing to suit.
1055 */
1056 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1057 vdisplay /= 2;
1058 vblank /= 2;
1059 v_de_vs /= 2;
1060 vsync_len /= 2;
1061 }
1062
9aaf880e
FE
1063 /* Set up horizontal active pixel width */
1064 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1065 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1066
1067 /* Set up vertical active lines */
e80b9f4e
RK
1068 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1069 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
9aaf880e
FE
1070
1071 /* Set up horizontal blanking pixel region width */
1072 hblank = mode->htotal - mode->hdisplay;
1073 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1074 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1075
1076 /* Set up vertical blanking pixel region width */
9aaf880e
FE
1077 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1078
1079 /* Set up HSYNC active edge delay width (in pixel clks) */
1080 h_de_hs = mode->hsync_start - mode->hdisplay;
1081 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1082 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1083
1084 /* Set up VSYNC active edge delay (in lines) */
9aaf880e
FE
1085 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1086
1087 /* Set up HSYNC active pulse width (in pixel clks) */
1088 hsync_len = mode->hsync_end - mode->hsync_start;
1089 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1090 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1091
1092 /* Set up VSYNC active edge delay (in lines) */
9aaf880e
FE
1093 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1094}
1095
b21f4b65 1096static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
9aaf880e
FE
1097{
1098 if (!hdmi->phy_enabled)
1099 return;
1100
b21f4b65 1101 dw_hdmi_phy_enable_tmds(hdmi, 0);
2fada109 1102 dw_hdmi_phy_enable_powerdown(hdmi, true);
9aaf880e
FE
1103
1104 hdmi->phy_enabled = false;
1105}
1106
1107/* HDMI Initialization Step B.4 */
b21f4b65 1108static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
9aaf880e
FE
1109{
1110 u8 clkdis;
1111
1112 /* control period minimum duration */
1113 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1114 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1115 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1116
1117 /* Set to fill TMDS data channels */
1118 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1119 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1120 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1121
1122 /* Enable pixel clock and tmds data path */
1123 clkdis = 0x7F;
1124 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1125 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1126
1127 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1128 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1129
1130 /* Enable csc path */
1131 if (is_color_space_conversion(hdmi)) {
1132 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1133 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1134 }
1135}
1136
b21f4b65 1137static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
9aaf880e 1138{
812bc615 1139 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
9aaf880e
FE
1140}
1141
1142/* Workaround to clear the overflow condition */
b21f4b65 1143static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
9aaf880e
FE
1144{
1145 int count;
1146 u8 val;
1147
1148 /* TMDS software reset */
1149 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1150
1151 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1152 if (hdmi->dev_type == IMX6DL_HDMI) {
1153 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1154 return;
1155 }
1156
1157 for (count = 0; count < 4; count++)
1158 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1159}
1160
b21f4b65 1161static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
9aaf880e
FE
1162{
1163 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1164 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1165}
1166
b21f4b65 1167static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
9aaf880e
FE
1168{
1169 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1170 HDMI_IH_MUTE_FC_STAT2);
1171}
1172
b21f4b65 1173static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
9aaf880e
FE
1174{
1175 int ret;
1176
1177 hdmi_disable_overflow_interrupts(hdmi);
1178
1179 hdmi->vic = drm_match_cea_mode(mode);
1180
1181 if (!hdmi->vic) {
1182 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
9aaf880e
FE
1183 } else {
1184 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
9aaf880e
FE
1185 }
1186
1187 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
b5878339
AY
1188 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1189 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1190 (hdmi->vic == 17) || (hdmi->vic == 18))
5a819ed6 1191 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
9aaf880e 1192 else
5a819ed6 1193 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
9aaf880e 1194
d10ca826 1195 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
9aaf880e
FE
1196 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1197
1198 /* TODO: Get input format from IPU (via FB driver interface) */
1199 hdmi->hdmi_data.enc_in_format = RGB;
1200
1201 hdmi->hdmi_data.enc_out_format = RGB;
1202
1203 hdmi->hdmi_data.enc_color_depth = 8;
1204 hdmi->hdmi_data.pix_repet_factor = 0;
1205 hdmi->hdmi_data.hdcp_enable = 0;
1206 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1207
1208 /* HDMI Initialization Step B.1 */
1209 hdmi_av_composer(hdmi, mode);
1210
1211 /* HDMI Initializateion Step B.2 */
b21f4b65 1212 ret = dw_hdmi_phy_init(hdmi);
9aaf880e
FE
1213 if (ret)
1214 return ret;
1215
1216 /* HDMI Initialization Step B.3 */
b21f4b65 1217 dw_hdmi_enable_video_path(hdmi);
9aaf880e 1218
f709ec07
RK
1219 if (hdmi->sink_has_audio) {
1220 dev_dbg(hdmi->dev, "sink has audio support\n");
9aaf880e
FE
1221
1222 /* HDMI Initialization Step E - Configure audio */
1223 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1224 hdmi_enable_audio_clk(hdmi);
f709ec07
RK
1225 }
1226
1227 /* not for DVI mode */
1228 if (hdmi->sink_is_hdmi) {
1229 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
9aaf880e
FE
1230
1231 /* HDMI Initialization Step F - Configure AVI InfoFrame */
d4ac4cb6 1232 hdmi_config_AVI(hdmi, mode);
05b1342f
RK
1233 } else {
1234 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
9aaf880e
FE
1235 }
1236
1237 hdmi_video_packetize(hdmi);
1238 hdmi_video_csc(hdmi);
1239 hdmi_video_sample(hdmi);
1240 hdmi_tx_hdcp_config(hdmi);
1241
b21f4b65 1242 dw_hdmi_clear_overflow(hdmi);
05b1342f 1243 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
9aaf880e
FE
1244 hdmi_enable_overflow_interrupts(hdmi);
1245
1246 return 0;
1247}
1248
1249/* Wait until we are registered to enable interrupts */
b21f4b65 1250static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
9aaf880e
FE
1251{
1252 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1253 HDMI_PHY_I2CM_INT_ADDR);
1254
1255 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1256 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1257 HDMI_PHY_I2CM_CTLINT_ADDR);
1258
1259 /* enable cable hot plug irq */
aeac23bd 1260 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
9aaf880e
FE
1261
1262 /* Clear Hotplug interrupts */
aeac23bd
RK
1263 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1264 HDMI_IH_PHY_STAT0);
9aaf880e 1265
9aaf880e
FE
1266 return 0;
1267}
1268
b21f4b65 1269static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
9aaf880e
FE
1270{
1271 u8 ih_mute;
1272
1273 /*
1274 * Boot up defaults are:
1275 * HDMI_IH_MUTE = 0x03 (disabled)
1276 * HDMI_IH_MUTE_* = 0x00 (enabled)
1277 *
1278 * Disable top level interrupt bits in HDMI block
1279 */
1280 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1281 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1282 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1283
1284 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1285
1286 /* by default mask all interrupts */
1287 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1288 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1289 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1290 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1291 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1292 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1293 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1294 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1295 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1296 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1297 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1298 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1299 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1300 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1301 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1302
1303 /* Disable interrupts in the IH_MUTE_* registers */
1304 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1305 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1306 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1307 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1308 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1309 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1310 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1311 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1312 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1313 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1314
1315 /* Enable top level interrupt bits in HDMI block */
1316 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1317 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1318 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1319}
1320
b21f4b65 1321static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
9aaf880e 1322{
381f05a7 1323 hdmi->bridge_is_on = true;
b21f4b65 1324 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
9aaf880e
FE
1325}
1326
b21f4b65 1327static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
9aaf880e 1328{
b21f4b65 1329 dw_hdmi_phy_disable(hdmi);
381f05a7
RK
1330 hdmi->bridge_is_on = false;
1331}
1332
1333static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1334{
1335 int force = hdmi->force;
1336
1337 if (hdmi->disabled) {
1338 force = DRM_FORCE_OFF;
1339 } else if (force == DRM_FORCE_UNSPECIFIED) {
aeac23bd 1340 if (hdmi->rxsense)
381f05a7
RK
1341 force = DRM_FORCE_ON;
1342 else
1343 force = DRM_FORCE_OFF;
1344 }
1345
1346 if (force == DRM_FORCE_OFF) {
1347 if (hdmi->bridge_is_on)
1348 dw_hdmi_poweroff(hdmi);
1349 } else {
1350 if (!hdmi->bridge_is_on)
1351 dw_hdmi_poweron(hdmi);
1352 }
9aaf880e
FE
1353}
1354
aeac23bd
RK
1355/*
1356 * Adjust the detection of RXSENSE according to whether we have a forced
1357 * connection mode enabled, or whether we have been disabled. There is
1358 * no point processing RXSENSE interrupts if we have a forced connection
1359 * state, or DRM has us disabled.
1360 *
1361 * We also disable rxsense interrupts when we think we're disconnected
1362 * to avoid floating TDMS signals giving false rxsense interrupts.
1363 *
1364 * Note: we still need to listen for HPD interrupts even when DRM has us
1365 * disabled so that we can detect a connect event.
1366 */
1367static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
1368{
1369 u8 old_mask = hdmi->phy_mask;
1370
1371 if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
1372 hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
1373 else
1374 hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
1375
1376 if (old_mask != hdmi->phy_mask)
1377 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
1378}
1379
b21f4b65 1380static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
eb10d635
SL
1381 struct drm_display_mode *orig_mode,
1382 struct drm_display_mode *mode)
3d1b35a3 1383{
b21f4b65 1384 struct dw_hdmi *hdmi = bridge->driver_private;
3d1b35a3 1385
b872a8e1 1386 mutex_lock(&hdmi->mutex);
3d1b35a3
AY
1387
1388 /* Store the display mode for plugin/DKMS poweron events */
1389 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
b872a8e1
RK
1390
1391 mutex_unlock(&hdmi->mutex);
3d1b35a3
AY
1392}
1393
b21f4b65
AY
1394static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1395 const struct drm_display_mode *mode,
1396 struct drm_display_mode *adjusted_mode)
3d1b35a3
AY
1397{
1398 return true;
1399}
1400
b21f4b65 1401static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
3d1b35a3 1402{
b21f4b65 1403 struct dw_hdmi *hdmi = bridge->driver_private;
3d1b35a3 1404
b872a8e1
RK
1405 mutex_lock(&hdmi->mutex);
1406 hdmi->disabled = true;
381f05a7 1407 dw_hdmi_update_power(hdmi);
aeac23bd 1408 dw_hdmi_update_phy_mask(hdmi);
b872a8e1 1409 mutex_unlock(&hdmi->mutex);
3d1b35a3
AY
1410}
1411
b21f4b65 1412static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
3d1b35a3 1413{
b21f4b65 1414 struct dw_hdmi *hdmi = bridge->driver_private;
3d1b35a3 1415
b872a8e1 1416 mutex_lock(&hdmi->mutex);
b872a8e1 1417 hdmi->disabled = false;
381f05a7 1418 dw_hdmi_update_power(hdmi);
aeac23bd 1419 dw_hdmi_update_phy_mask(hdmi);
b872a8e1 1420 mutex_unlock(&hdmi->mutex);
3d1b35a3
AY
1421}
1422
b21f4b65 1423static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
3d1b35a3
AY
1424{
1425 /* do nothing */
1426}
1427
b21f4b65
AY
1428static enum drm_connector_status
1429dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
9aaf880e 1430{
b21f4b65 1431 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
d94905e0 1432 connector);
98dbeada 1433
381f05a7
RK
1434 mutex_lock(&hdmi->mutex);
1435 hdmi->force = DRM_FORCE_UNSPECIFIED;
1436 dw_hdmi_update_power(hdmi);
aeac23bd 1437 dw_hdmi_update_phy_mask(hdmi);
381f05a7
RK
1438 mutex_unlock(&hdmi->mutex);
1439
98dbeada
RK
1440 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1441 connector_status_connected : connector_status_disconnected;
9aaf880e
FE
1442}
1443
b21f4b65 1444static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
9aaf880e 1445{
b21f4b65 1446 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
9aaf880e
FE
1447 connector);
1448 struct edid *edid;
6c7e66e6 1449 int ret = 0;
9aaf880e
FE
1450
1451 if (!hdmi->ddc)
1452 return 0;
1453
1454 edid = drm_get_edid(connector, hdmi->ddc);
1455 if (edid) {
1456 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1457 edid->width_cm, edid->height_cm);
1458
05b1342f 1459 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
f709ec07 1460 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
9aaf880e
FE
1461 drm_mode_connector_update_edid_property(connector, edid);
1462 ret = drm_add_edid_modes(connector, edid);
f5ce4057
RK
1463 /* Store the ELD */
1464 drm_edid_to_eld(connector, edid);
9aaf880e
FE
1465 kfree(edid);
1466 } else {
1467 dev_dbg(hdmi->dev, "failed to get edid\n");
1468 }
1469
6c7e66e6 1470 return ret;
9aaf880e
FE
1471}
1472
632d035b
AY
1473static enum drm_mode_status
1474dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1475 struct drm_display_mode *mode)
1476{
1477 struct dw_hdmi *hdmi = container_of(connector,
1478 struct dw_hdmi, connector);
1479 enum drm_mode_status mode_status = MODE_OK;
1480
8add4190
RK
1481 /* We don't support double-clocked modes */
1482 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1483 return MODE_BAD;
1484
632d035b
AY
1485 if (hdmi->plat_data->mode_valid)
1486 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1487
1488 return mode_status;
1489}
1490
b21f4b65 1491static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
9aaf880e
FE
1492 *connector)
1493{
b21f4b65 1494 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
9aaf880e
FE
1495 connector);
1496
3d1b35a3 1497 return hdmi->encoder;
9aaf880e
FE
1498}
1499
b21f4b65 1500static void dw_hdmi_connector_destroy(struct drm_connector *connector)
9aaf880e 1501{
3d1b35a3
AY
1502 drm_connector_unregister(connector);
1503 drm_connector_cleanup(connector);
9aaf880e
FE
1504}
1505
381f05a7
RK
1506static void dw_hdmi_connector_force(struct drm_connector *connector)
1507{
1508 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1509 connector);
1510
1511 mutex_lock(&hdmi->mutex);
1512 hdmi->force = connector->force;
1513 dw_hdmi_update_power(hdmi);
aeac23bd 1514 dw_hdmi_update_phy_mask(hdmi);
381f05a7
RK
1515 mutex_unlock(&hdmi->mutex);
1516}
1517
dae91e4d 1518static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
9aaf880e
FE
1519 .dpms = drm_helper_connector_dpms,
1520 .fill_modes = drm_helper_probe_single_connector_modes,
b21f4b65
AY
1521 .detect = dw_hdmi_connector_detect,
1522 .destroy = dw_hdmi_connector_destroy,
381f05a7 1523 .force = dw_hdmi_connector_force,
9aaf880e
FE
1524};
1525
2c5b2ccc
MY
1526static const struct drm_connector_funcs dw_hdmi_atomic_connector_funcs = {
1527 .dpms = drm_atomic_helper_connector_dpms,
1528 .fill_modes = drm_helper_probe_single_connector_modes,
1529 .detect = dw_hdmi_connector_detect,
1530 .destroy = dw_hdmi_connector_destroy,
1531 .force = dw_hdmi_connector_force,
1532 .reset = drm_atomic_helper_connector_reset,
1533 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1534 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1535};
1536
dae91e4d 1537static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
b21f4b65 1538 .get_modes = dw_hdmi_connector_get_modes,
632d035b 1539 .mode_valid = dw_hdmi_connector_mode_valid,
b21f4b65 1540 .best_encoder = dw_hdmi_connector_best_encoder,
9aaf880e
FE
1541};
1542
dae91e4d 1543static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
b21f4b65
AY
1544 .enable = dw_hdmi_bridge_enable,
1545 .disable = dw_hdmi_bridge_disable,
1546 .pre_enable = dw_hdmi_bridge_nop,
1547 .post_disable = dw_hdmi_bridge_nop,
1548 .mode_set = dw_hdmi_bridge_mode_set,
1549 .mode_fixup = dw_hdmi_bridge_mode_fixup,
3d1b35a3
AY
1550};
1551
b21f4b65 1552static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
d94905e0 1553{
b21f4b65 1554 struct dw_hdmi *hdmi = dev_id;
d94905e0
RK
1555 u8 intr_stat;
1556
1557 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1558 if (intr_stat)
1559 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1560
1561 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1562}
1563
b21f4b65 1564static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
9aaf880e 1565{
b21f4b65 1566 struct dw_hdmi *hdmi = dev_id;
aeac23bd 1567 u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
9aaf880e
FE
1568
1569 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
9aaf880e 1570 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
aeac23bd
RK
1571 phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
1572
1573 phy_pol_mask = 0;
1574 if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
1575 phy_pol_mask |= HDMI_PHY_HPD;
1576 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
1577 phy_pol_mask |= HDMI_PHY_RX_SENSE0;
1578 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
1579 phy_pol_mask |= HDMI_PHY_RX_SENSE1;
1580 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
1581 phy_pol_mask |= HDMI_PHY_RX_SENSE2;
1582 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
1583 phy_pol_mask |= HDMI_PHY_RX_SENSE3;
1584
1585 if (phy_pol_mask)
1586 hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
9aaf880e 1587
aeac23bd
RK
1588 /*
1589 * RX sense tells us whether the TDMS transmitters are detecting
1590 * load - in other words, there's something listening on the
1591 * other end of the link. Use this to decide whether we should
1592 * power on the phy as HPD may be toggled by the sink to merely
1593 * ask the source to re-read the EDID.
1594 */
1595 if (intr_stat &
1596 (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
b872a8e1 1597 mutex_lock(&hdmi->mutex);
aeac23bd
RK
1598 if (!hdmi->disabled && !hdmi->force) {
1599 /*
1600 * If the RX sense status indicates we're disconnected,
1601 * clear the software rxsense status.
1602 */
1603 if (!(phy_stat & HDMI_PHY_RX_SENSE))
1604 hdmi->rxsense = false;
1605
1606 /*
1607 * Only set the software rxsense status when both
1608 * rxsense and hpd indicates we're connected.
1609 * This avoids what seems to be bad behaviour in
1610 * at least iMX6S versions of the phy.
1611 */
1612 if (phy_stat & HDMI_PHY_HPD)
1613 hdmi->rxsense = true;
1614
1615 dw_hdmi_update_power(hdmi);
1616 dw_hdmi_update_phy_mask(hdmi);
9aaf880e 1617 }
b872a8e1 1618 mutex_unlock(&hdmi->mutex);
aeac23bd
RK
1619 }
1620
1621 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1622 dev_dbg(hdmi->dev, "EVENT=%s\n",
1623 phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
4b9bcaa7 1624 drm_helper_hpd_irq_event(hdmi->bridge->dev);
9aaf880e
FE
1625 }
1626
1627 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
aeac23bd
RK
1628 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1629 HDMI_IH_MUTE_PHY_STAT0);
9aaf880e
FE
1630
1631 return IRQ_HANDLED;
1632}
1633
b21f4b65 1634static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
9aaf880e 1635{
3d1b35a3
AY
1636 struct drm_encoder *encoder = hdmi->encoder;
1637 struct drm_bridge *bridge;
9aaf880e
FE
1638 int ret;
1639
3d1b35a3
AY
1640 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1641 if (!bridge) {
1642 DRM_ERROR("Failed to allocate drm bridge\n");
1643 return -ENOMEM;
1644 }
9aaf880e 1645
3d1b35a3
AY
1646 hdmi->bridge = bridge;
1647 bridge->driver_private = hdmi;
b5217bf4
FE
1648 bridge->funcs = &dw_hdmi_bridge_funcs;
1649 ret = drm_bridge_attach(drm, bridge);
3d1b35a3
AY
1650 if (ret) {
1651 DRM_ERROR("Failed to initialize bridge with drm\n");
1652 return -EINVAL;
1653 }
9aaf880e 1654
3d1b35a3
AY
1655 encoder->bridge = bridge;
1656 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
9aaf880e
FE
1657
1658 drm_connector_helper_add(&hdmi->connector,
b21f4b65 1659 &dw_hdmi_connector_helper_funcs);
2c5b2ccc
MY
1660
1661 if (drm_core_check_feature(drm, DRIVER_ATOMIC))
1662 drm_connector_init(drm, &hdmi->connector,
1663 &dw_hdmi_atomic_connector_funcs,
1664 DRM_MODE_CONNECTOR_HDMIA);
1665 else
1666 drm_connector_init(drm, &hdmi->connector,
1667 &dw_hdmi_connector_funcs,
1668 DRM_MODE_CONNECTOR_HDMIA);
9aaf880e 1669
3d1b35a3 1670 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
9aaf880e
FE
1671
1672 return 0;
1673}
1674
b21f4b65 1675int dw_hdmi_bind(struct device *dev, struct device *master,
3d1b35a3
AY
1676 void *data, struct drm_encoder *encoder,
1677 struct resource *iores, int irq,
1678 const struct dw_hdmi_plat_data *plat_data)
9aaf880e 1679{
1b3f7675 1680 struct drm_device *drm = data;
17b5001b 1681 struct device_node *np = dev->of_node;
7ed6c665 1682 struct platform_device_info pdevinfo;
9aaf880e 1683 struct device_node *ddc_node;
7ed6c665 1684 struct dw_hdmi_audio_data audio;
b21f4b65 1685 struct dw_hdmi *hdmi;
3d1b35a3 1686 int ret;
0cd9d142 1687 u32 val = 1;
9aaf880e 1688
17b5001b 1689 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
9aaf880e
FE
1690 if (!hdmi)
1691 return -ENOMEM;
1692
e80b9f4e
RK
1693 hdmi->connector.interlace_allowed = 1;
1694
3d1b35a3 1695 hdmi->plat_data = plat_data;
17b5001b 1696 hdmi->dev = dev;
3d1b35a3 1697 hdmi->dev_type = plat_data->dev_type;
40678388 1698 hdmi->sample_rate = 48000;
3d1b35a3 1699 hdmi->encoder = encoder;
b872a8e1 1700 hdmi->disabled = true;
aeac23bd
RK
1701 hdmi->rxsense = true;
1702 hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
9aaf880e 1703
b872a8e1 1704 mutex_init(&hdmi->mutex);
6bcf4953 1705 mutex_init(&hdmi->audio_mutex);
b90120a9 1706 spin_lock_init(&hdmi->audio_lock);
6bcf4953 1707
0cd9d142
AY
1708 of_property_read_u32(np, "reg-io-width", &val);
1709
1710 switch (val) {
1711 case 4:
1712 hdmi->write = dw_hdmi_writel;
1713 hdmi->read = dw_hdmi_readl;
1714 break;
1715 case 1:
1716 hdmi->write = dw_hdmi_writeb;
1717 hdmi->read = dw_hdmi_readb;
1718 break;
1719 default:
1720 dev_err(dev, "reg-io-width must be 1 or 4\n");
1721 return -EINVAL;
1722 }
1723
b5d45901 1724 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
9aaf880e
FE
1725 if (ddc_node) {
1726 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
c2c38488
AY
1727 of_node_put(ddc_node);
1728 if (!hdmi->ddc) {
9aaf880e 1729 dev_dbg(hdmi->dev, "failed to read ddc node\n");
c2c38488
AY
1730 return -EPROBE_DEFER;
1731 }
9aaf880e 1732
9aaf880e
FE
1733 } else {
1734 dev_dbg(hdmi->dev, "no ddc property found\n");
1735 }
1736
17b5001b 1737 hdmi->regs = devm_ioremap_resource(dev, iores);
9aaf880e
FE
1738 if (IS_ERR(hdmi->regs))
1739 return PTR_ERR(hdmi->regs);
1740
9aaf880e
FE
1741 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1742 if (IS_ERR(hdmi->isfr_clk)) {
1743 ret = PTR_ERR(hdmi->isfr_clk);
b5878339 1744 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
9aaf880e
FE
1745 return ret;
1746 }
1747
1748 ret = clk_prepare_enable(hdmi->isfr_clk);
1749 if (ret) {
b5878339 1750 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
9aaf880e
FE
1751 return ret;
1752 }
1753
1754 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1755 if (IS_ERR(hdmi->iahb_clk)) {
1756 ret = PTR_ERR(hdmi->iahb_clk);
b5878339 1757 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
9aaf880e
FE
1758 goto err_isfr;
1759 }
1760
1761 ret = clk_prepare_enable(hdmi->iahb_clk);
1762 if (ret) {
b5878339 1763 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
9aaf880e
FE
1764 goto err_isfr;
1765 }
1766
1767 /* Product and revision IDs */
17b5001b 1768 dev_info(dev,
b5878339
AY
1769 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1770 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1771 hdmi_readb(hdmi, HDMI_REVISION_ID),
1772 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1773 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
9aaf880e
FE
1774
1775 initialize_hdmi_ih_mutes(hdmi);
1776
639a202c
PZ
1777 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1778 dw_hdmi_irq, IRQF_SHARED,
1779 dev_name(dev), hdmi);
1780 if (ret)
b33ef619 1781 goto err_iahb;
639a202c 1782
9aaf880e
FE
1783 /*
1784 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1785 * N and cts values before enabling phy
1786 */
1787 hdmi_init_clk_regenerator(hdmi);
1788
1789 /*
1790 * Configure registers related to HDMI interrupt
1791 * generation before registering IRQ.
1792 */
aeac23bd 1793 hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
9aaf880e
FE
1794
1795 /* Clear Hotplug interrupts */
aeac23bd
RK
1796 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1797 HDMI_IH_PHY_STAT0);
9aaf880e 1798
b21f4b65 1799 ret = dw_hdmi_fb_registered(hdmi);
9aaf880e
FE
1800 if (ret)
1801 goto err_iahb;
1802
b21f4b65 1803 ret = dw_hdmi_register(drm, hdmi);
9aaf880e
FE
1804 if (ret)
1805 goto err_iahb;
1806
d94905e0 1807 /* Unmute interrupts */
aeac23bd
RK
1808 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1809 HDMI_IH_MUTE_PHY_STAT0);
9aaf880e 1810
7ed6c665
RK
1811 memset(&pdevinfo, 0, sizeof(pdevinfo));
1812 pdevinfo.parent = dev;
1813 pdevinfo.id = PLATFORM_DEVID_AUTO;
1814
1815 if (hdmi_readb(hdmi, HDMI_CONFIG1_ID) & HDMI_CONFIG1_AHB) {
1816 audio.phys = iores->start;
1817 audio.base = hdmi->regs;
1818 audio.irq = irq;
1819 audio.hdmi = hdmi;
f5ce4057 1820 audio.eld = hdmi->connector.eld;
7ed6c665
RK
1821
1822 pdevinfo.name = "dw-hdmi-ahb-audio";
1823 pdevinfo.data = &audio;
1824 pdevinfo.size_data = sizeof(audio);
1825 pdevinfo.dma_mask = DMA_BIT_MASK(32);
1826 hdmi->audio = platform_device_register_full(&pdevinfo);
1827 }
1828
17b5001b 1829 dev_set_drvdata(dev, hdmi);
9aaf880e
FE
1830
1831 return 0;
1832
1833err_iahb:
1834 clk_disable_unprepare(hdmi->iahb_clk);
1835err_isfr:
1836 clk_disable_unprepare(hdmi->isfr_clk);
1837
1838 return ret;
1839}
b21f4b65 1840EXPORT_SYMBOL_GPL(dw_hdmi_bind);
9aaf880e 1841
b21f4b65 1842void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
9aaf880e 1843{
b21f4b65 1844 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
9aaf880e 1845
7ed6c665
RK
1846 if (hdmi->audio && !IS_ERR(hdmi->audio))
1847 platform_device_unregister(hdmi->audio);
1848
d94905e0
RK
1849 /* Disable all interrupts */
1850 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1851
1b3f7675 1852 hdmi->connector.funcs->destroy(&hdmi->connector);
3d1b35a3 1853 hdmi->encoder->funcs->destroy(hdmi->encoder);
9aaf880e
FE
1854
1855 clk_disable_unprepare(hdmi->iahb_clk);
1856 clk_disable_unprepare(hdmi->isfr_clk);
1857 i2c_put_adapter(hdmi->ddc);
17b5001b 1858}
b21f4b65 1859EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
9aaf880e
FE
1860
1861MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
3d1b35a3
AY
1862MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1863MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
b21f4b65 1864MODULE_DESCRIPTION("DW HDMI transmitter driver");
9aaf880e 1865MODULE_LICENSE("GPL");
b21f4b65 1866MODULE_ALIAS("platform:dw-hdmi");
This page took 0.318769 seconds and 5 git commands to generate.