Merge branch 'x86-debug-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / drivers / gpu / drm / exynos / exynos_dp_core.c
CommitLineData
e9474be4
JH
1/*
2 * Samsung SoC DP (Display Port) interface driver.
3 *
4 * Copyright (C) 2012 Samsung Electronics Co., Ltd.
5 * Author: Jingoo Han <jg1.han@samsung.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/platform_device.h>
e9474be4
JH
15#include <linux/err.h>
16#include <linux/clk.h>
17#include <linux/io.h>
18#include <linux/interrupt.h>
c4e235c2 19#include <linux/of.h>
b8b52471 20#include <linux/of_gpio.h>
80185567 21#include <linux/of_graph.h>
b8b52471 22#include <linux/gpio.h>
f37cd5e8 23#include <linux/component.h>
8114fabc 24#include <linux/phy/phy.h>
1417f109
SP
25#include <video/of_display_timing.h>
26#include <video/of_videomode.h>
e9474be4 27
1417f109 28#include <drm/drmP.h>
caa5d1e5
SP
29#include <drm/drm_crtc.h>
30#include <drm/drm_crtc_helper.h>
4ea9526b 31#include <drm/drm_atomic_helper.h>
5f1dcd8b 32#include <drm/drm_panel.h>
1417f109 33
e9474be4 34#include "exynos_dp_core.h"
2b8376c8 35#include "exynos_drm_crtc.h"
e9474be4 36
caa5d1e5
SP
37#define ctx_from_connector(c) container_of(c, struct exynos_dp_device, \
38 connector)
39
1c363c7c
KK
40static inline struct exynos_drm_crtc *dp_to_crtc(struct exynos_dp_device *dp)
41{
2b8376c8 42 return to_exynos_crtc(dp->encoder.crtc);
1c363c7c
KK
43}
44
cf67cc9a 45static inline struct exynos_dp_device *encoder_to_dp(
2b8376c8 46 struct drm_encoder *e)
63b3be32 47{
cf67cc9a 48 return container_of(e, struct exynos_dp_device, encoder);
63b3be32
AH
49}
50
1634ba25
SP
51struct bridge_init {
52 struct i2c_client *client;
53 struct device_node *node;
54};
55
5f1dcd8b 56static void exynos_dp_init_dp(struct exynos_dp_device *dp)
e9474be4
JH
57{
58 exynos_dp_reset(dp);
59
24db03a8
JH
60 exynos_dp_swreset(dp);
61
75435c74
JH
62 exynos_dp_init_analog_param(dp);
63 exynos_dp_init_interrupt(dp);
64
e9474be4
JH
65 /* SW defined function Normal operation */
66 exynos_dp_enable_sw_function(dp);
67
68 exynos_dp_config_interrupt(dp);
69 exynos_dp_init_analog_func(dp);
70
71 exynos_dp_init_hpd(dp);
72 exynos_dp_init_aux(dp);
e9474be4
JH
73}
74
75static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
76{
77 int timeout_loop = 0;
78
e9474be4
JH
79 while (exynos_dp_get_plug_in_status(dp) != 0) {
80 timeout_loop++;
81 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
82 dev_err(dp->dev, "failed to get hpd plug status\n");
83 return -ETIMEDOUT;
84 }
a2c81bc1 85 usleep_range(10, 11);
e9474be4
JH
86 }
87
88 return 0;
89}
90
91static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
92{
93 int i;
94 unsigned char sum = 0;
95
96 for (i = 0; i < EDID_BLOCK_LENGTH; i++)
97 sum = sum + edid_data[i];
98
99 return sum;
100}
101
102static int exynos_dp_read_edid(struct exynos_dp_device *dp)
103{
104 unsigned char edid[EDID_BLOCK_LENGTH * 2];
105 unsigned int extend_block = 0;
106 unsigned char sum;
107 unsigned char test_vector;
108 int retval;
109
110 /*
111 * EDID device address is 0x50.
112 * However, if necessary, you must have set upper address
113 * into E-EDID in I2C device, 0x30.
114 */
115
116 /* Read Extension Flag, Number of 128-byte EDID extension blocks */
99f54152 117 retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
e9474be4
JH
118 EDID_EXTENSION_FLAG,
119 &extend_block);
99f54152
SP
120 if (retval)
121 return retval;
e9474be4
JH
122
123 if (extend_block > 0) {
124 dev_dbg(dp->dev, "EDID data includes a single extension!\n");
125
126 /* Read EDID data */
127 retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
128 EDID_HEADER_PATTERN,
129 EDID_BLOCK_LENGTH,
130 &edid[EDID_HEADER_PATTERN]);
131 if (retval != 0) {
132 dev_err(dp->dev, "EDID Read failed!\n");
133 return -EIO;
134 }
135 sum = exynos_dp_calc_edid_check_sum(edid);
136 if (sum != 0) {
137 dev_err(dp->dev, "EDID bad checksum!\n");
138 return -EIO;
139 }
140
141 /* Read additional EDID data */
142 retval = exynos_dp_read_bytes_from_i2c(dp,
143 I2C_EDID_DEVICE_ADDR,
144 EDID_BLOCK_LENGTH,
145 EDID_BLOCK_LENGTH,
146 &edid[EDID_BLOCK_LENGTH]);
147 if (retval != 0) {
148 dev_err(dp->dev, "EDID Read failed!\n");
149 return -EIO;
150 }
151 sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
152 if (sum != 0) {
153 dev_err(dp->dev, "EDID bad checksum!\n");
154 return -EIO;
155 }
156
073ea2ae 157 exynos_dp_read_byte_from_dpcd(dp, DP_TEST_REQUEST,
e9474be4 158 &test_vector);
073ea2ae 159 if (test_vector & DP_TEST_LINK_EDID_READ) {
e9474be4 160 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae 161 DP_TEST_EDID_CHECKSUM,
e9474be4
JH
162 edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
163 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
164 DP_TEST_RESPONSE,
165 DP_TEST_EDID_CHECKSUM_WRITE);
e9474be4
JH
166 }
167 } else {
168 dev_info(dp->dev, "EDID data does not include any extensions.\n");
169
170 /* Read EDID data */
171 retval = exynos_dp_read_bytes_from_i2c(dp,
172 I2C_EDID_DEVICE_ADDR,
173 EDID_HEADER_PATTERN,
174 EDID_BLOCK_LENGTH,
175 &edid[EDID_HEADER_PATTERN]);
176 if (retval != 0) {
177 dev_err(dp->dev, "EDID Read failed!\n");
178 return -EIO;
179 }
180 sum = exynos_dp_calc_edid_check_sum(edid);
181 if (sum != 0) {
182 dev_err(dp->dev, "EDID bad checksum!\n");
183 return -EIO;
184 }
185
186 exynos_dp_read_byte_from_dpcd(dp,
073ea2ae 187 DP_TEST_REQUEST,
e9474be4 188 &test_vector);
073ea2ae 189 if (test_vector & DP_TEST_LINK_EDID_READ) {
e9474be4 190 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae 191 DP_TEST_EDID_CHECKSUM,
e9474be4
JH
192 edid[EDID_CHECKSUM]);
193 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
194 DP_TEST_RESPONSE,
195 DP_TEST_EDID_CHECKSUM_WRITE);
e9474be4
JH
196 }
197 }
198
b0f155ad 199 dev_dbg(dp->dev, "EDID Read success!\n");
e9474be4
JH
200 return 0;
201}
202
203static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
204{
205 u8 buf[12];
206 int i;
207 int retval;
208
073ea2ae
JH
209 /* Read DPCD DP_DPCD_REV~RECEIVE_PORT1_CAP_1 */
210 retval = exynos_dp_read_bytes_from_dpcd(dp, DP_DPCD_REV,
99f54152
SP
211 12, buf);
212 if (retval)
213 return retval;
e9474be4
JH
214
215 /* Read EDID */
216 for (i = 0; i < 3; i++) {
217 retval = exynos_dp_read_edid(dp);
99f54152 218 if (!retval)
e9474be4
JH
219 break;
220 }
221
222 return retval;
223}
224
225static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
226 bool enable)
227{
228 u8 data;
229
073ea2ae 230 exynos_dp_read_byte_from_dpcd(dp, DP_LANE_COUNT_SET, &data);
e9474be4
JH
231
232 if (enable)
073ea2ae
JH
233 exynos_dp_write_byte_to_dpcd(dp, DP_LANE_COUNT_SET,
234 DP_LANE_COUNT_ENHANCED_FRAME_EN |
e9474be4
JH
235 DPCD_LANE_COUNT_SET(data));
236 else
073ea2ae 237 exynos_dp_write_byte_to_dpcd(dp, DP_LANE_COUNT_SET,
e9474be4
JH
238 DPCD_LANE_COUNT_SET(data));
239}
240
241static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
242{
243 u8 data;
244 int retval;
245
073ea2ae 246 exynos_dp_read_byte_from_dpcd(dp, DP_MAX_LANE_COUNT, &data);
e9474be4
JH
247 retval = DPCD_ENHANCED_FRAME_CAP(data);
248
249 return retval;
250}
251
252static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
253{
254 u8 data;
255
256 data = exynos_dp_is_enhanced_mode_available(dp);
257 exynos_dp_enable_rx_to_enhanced_mode(dp, data);
258 exynos_dp_enable_enhanced_mode(dp, data);
259}
260
261static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
262{
263 exynos_dp_set_training_pattern(dp, DP_NONE);
264
265 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
266 DP_TRAINING_PATTERN_SET,
267 DP_TRAINING_PATTERN_DISABLE);
e9474be4
JH
268}
269
270static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
271 int pre_emphasis, int lane)
272{
273 switch (lane) {
274 case 0:
275 exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
276 break;
277 case 1:
278 exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
279 break;
280
281 case 2:
282 exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
283 break;
284
285 case 3:
286 exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
287 break;
288 }
289}
290
ace2d7f2 291static int exynos_dp_link_start(struct exynos_dp_device *dp)
e9474be4 292{
d5c0eed0 293 u8 buf[4];
49ce41f3 294 int lane, lane_count, pll_tries, retval;
e9474be4
JH
295
296 lane_count = dp->link_train.lane_count;
297
298 dp->link_train.lt_state = CLOCK_RECOVERY;
299 dp->link_train.eq_loop = 0;
300
301 for (lane = 0; lane < lane_count; lane++)
302 dp->link_train.cr_loop[lane] = 0;
303
e9474be4
JH
304 /* Set link rate and count as you want to establish*/
305 exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
306 exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
307
308 /* Setup RX configuration */
309 buf[0] = dp->link_train.link_rate;
310 buf[1] = dp->link_train.lane_count;
073ea2ae 311 retval = exynos_dp_write_bytes_to_dpcd(dp, DP_LINK_BW_SET,
e9474be4 312 2, buf);
ace2d7f2
SP
313 if (retval)
314 return retval;
e9474be4
JH
315
316 /* Set TX pre-emphasis to minimum */
317 for (lane = 0; lane < lane_count; lane++)
318 exynos_dp_set_lane_lane_pre_emphasis(dp,
319 PRE_EMPHASIS_LEVEL_0, lane);
320
49ce41f3
SP
321 /* Wait for PLL lock */
322 pll_tries = 0;
323 while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
324 if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
325 dev_err(dp->dev, "Wait for PLL lock timed out\n");
326 return -ETIMEDOUT;
327 }
328
329 pll_tries++;
330 usleep_range(90, 120);
331 }
332
e9474be4
JH
333 /* Set training pattern 1 */
334 exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
335
336 /* Set RX training pattern */
fadec4b7 337 retval = exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
338 DP_TRAINING_PATTERN_SET,
339 DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_1);
fadec4b7
SP
340 if (retval)
341 return retval;
e9474be4
JH
342
343 for (lane = 0; lane < lane_count; lane++)
0ded9254
SJ
344 buf[lane] = DP_TRAIN_PRE_EMPH_LEVEL_0 |
345 DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
fadec4b7 346
073ea2ae 347 retval = exynos_dp_write_bytes_to_dpcd(dp, DP_TRAINING_LANE0_SET,
fadec4b7 348 lane_count, buf);
ace2d7f2
SP
349
350 return retval;
e9474be4
JH
351}
352
d5c0eed0 353static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
e9474be4
JH
354{
355 int shift = (lane & 1) * 4;
356 u8 link_value = link_status[lane>>1];
357
358 return (link_value >> shift) & 0xf;
359}
360
d5c0eed0 361static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
e9474be4
JH
362{
363 int lane;
364 u8 lane_status;
365
366 for (lane = 0; lane < lane_count; lane++) {
367 lane_status = exynos_dp_get_lane_status(link_status, lane);
073ea2ae 368 if ((lane_status & DP_LANE_CR_DONE) == 0)
e9474be4
JH
369 return -EINVAL;
370 }
371 return 0;
372}
373
fadec4b7
SP
374static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
375 int lane_count)
e9474be4
JH
376{
377 int lane;
e9474be4
JH
378 u8 lane_status;
379
073ea2ae 380 if ((link_align & DP_INTERLANE_ALIGN_DONE) == 0)
e9474be4
JH
381 return -EINVAL;
382
383 for (lane = 0; lane < lane_count; lane++) {
fadec4b7 384 lane_status = exynos_dp_get_lane_status(link_status, lane);
073ea2ae
JH
385 lane_status &= DP_CHANNEL_EQ_BITS;
386 if (lane_status != DP_CHANNEL_EQ_BITS)
e9474be4
JH
387 return -EINVAL;
388 }
d5c0eed0 389
e9474be4
JH
390 return 0;
391}
392
393static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
394 int lane)
395{
396 int shift = (lane & 1) * 4;
397 u8 link_value = adjust_request[lane>>1];
398
399 return (link_value >> shift) & 0x3;
400}
401
402static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
403 u8 adjust_request[2],
404 int lane)
405{
406 int shift = (lane & 1) * 4;
407 u8 link_value = adjust_request[lane>>1];
408
409 return ((link_value >> shift) & 0xc) >> 2;
410}
411
412static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
413 u8 training_lane_set, int lane)
414{
415 switch (lane) {
416 case 0:
417 exynos_dp_set_lane0_link_training(dp, training_lane_set);
418 break;
419 case 1:
420 exynos_dp_set_lane1_link_training(dp, training_lane_set);
421 break;
422
423 case 2:
424 exynos_dp_set_lane2_link_training(dp, training_lane_set);
425 break;
426
427 case 3:
428 exynos_dp_set_lane3_link_training(dp, training_lane_set);
429 break;
430 }
431}
432
433static unsigned int exynos_dp_get_lane_link_training(
434 struct exynos_dp_device *dp,
435 int lane)
436{
437 u32 reg;
438
439 switch (lane) {
440 case 0:
441 reg = exynos_dp_get_lane0_link_training(dp);
442 break;
443 case 1:
444 reg = exynos_dp_get_lane1_link_training(dp);
445 break;
446 case 2:
447 reg = exynos_dp_get_lane2_link_training(dp);
448 break;
449 case 3:
450 reg = exynos_dp_get_lane3_link_training(dp);
451 break;
64c43dfa
JH
452 default:
453 WARN_ON(1);
454 return 0;
e9474be4
JH
455 }
456
457 return reg;
458}
459
460static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
461{
d5c0eed0
JH
462 exynos_dp_training_pattern_dis(dp);
463 exynos_dp_set_enhanced_mode(dp);
e9474be4 464
d5c0eed0 465 dp->link_train.lt_state = FAILED;
e9474be4
JH
466}
467
fadec4b7
SP
468static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
469 u8 adjust_request[2])
470{
471 int lane, lane_count;
472 u8 voltage_swing, pre_emphasis, training_lane;
473
474 lane_count = dp->link_train.lane_count;
475 for (lane = 0; lane < lane_count; lane++) {
476 voltage_swing = exynos_dp_get_adjust_request_voltage(
477 adjust_request, lane);
478 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
479 adjust_request, lane);
480 training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
481 DPCD_PRE_EMPHASIS_SET(pre_emphasis);
482
483 if (voltage_swing == VOLTAGE_LEVEL_3)
073ea2ae 484 training_lane |= DP_TRAIN_MAX_SWING_REACHED;
fadec4b7 485 if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
073ea2ae 486 training_lane |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
fadec4b7
SP
487
488 dp->link_train.training_lane[lane] = training_lane;
489 }
490}
491
e9474be4
JH
492static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
493{
ace2d7f2 494 int lane, lane_count, retval;
fadec4b7
SP
495 u8 voltage_swing, pre_emphasis, training_lane;
496 u8 link_status[2], adjust_request[2];
e9474be4 497
a2c81bc1 498 usleep_range(100, 101);
e9474be4 499
e9474be4
JH
500 lane_count = dp->link_train.lane_count;
501
fadec4b7 502 retval = exynos_dp_read_bytes_from_dpcd(dp,
073ea2ae 503 DP_LANE0_1_STATUS, 2, link_status);
fadec4b7
SP
504 if (retval)
505 return retval;
506
507 retval = exynos_dp_read_bytes_from_dpcd(dp,
073ea2ae 508 DP_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
ace2d7f2
SP
509 if (retval)
510 return retval;
d5c0eed0 511
e9474be4
JH
512 if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
513 /* set training pattern 2 for EQ */
514 exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
515
ace2d7f2 516 retval = exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
517 DP_TRAINING_PATTERN_SET,
518 DP_LINK_SCRAMBLING_DISABLE |
519 DP_TRAINING_PATTERN_2);
ace2d7f2
SP
520 if (retval)
521 return retval;
d5c0eed0
JH
522
523 dev_info(dp->dev, "Link Training Clock Recovery success\n");
524 dp->link_train.lt_state = EQUALIZER_TRAINING;
525 } else {
e9474be4
JH
526 for (lane = 0; lane < lane_count; lane++) {
527 training_lane = exynos_dp_get_lane_link_training(
528 dp, lane);
529 voltage_swing = exynos_dp_get_adjust_request_voltage(
530 adjust_request, lane);
531 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
532 adjust_request, lane);
e9474be4 533
fadec4b7
SP
534 if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
535 voltage_swing &&
536 DPCD_PRE_EMPHASIS_GET(training_lane) ==
537 pre_emphasis)
d5c0eed0 538 dp->link_train.cr_loop[lane]++;
d5c0eed0 539
fadec4b7
SP
540 if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
541 voltage_swing == VOLTAGE_LEVEL_3 ||
542 pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
543 dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
544 dp->link_train.cr_loop[lane],
545 voltage_swing, pre_emphasis);
546 exynos_dp_reduce_link_rate(dp);
547 return -EIO;
548 }
549 }
550 }
d5c0eed0 551
fadec4b7 552 exynos_dp_get_adjust_training_lane(dp, adjust_request);
d5c0eed0 553
fadec4b7
SP
554 for (lane = 0; lane < lane_count; lane++)
555 exynos_dp_set_lane_link_training(dp,
556 dp->link_train.training_lane[lane], lane);
d5c0eed0 557
fadec4b7 558 retval = exynos_dp_write_bytes_to_dpcd(dp,
073ea2ae 559 DP_TRAINING_LANE0_SET, lane_count,
fadec4b7
SP
560 dp->link_train.training_lane);
561 if (retval)
562 return retval;
e9474be4 563
ace2d7f2 564 return retval;
e9474be4
JH
565}
566
567static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
568{
ace2d7f2 569 int lane, lane_count, retval;
e9474be4 570 u32 reg;
fadec4b7 571 u8 link_align, link_status[2], adjust_request[2];
e9474be4 572
a2c81bc1 573 usleep_range(400, 401);
e9474be4 574
e9474be4
JH
575 lane_count = dp->link_train.lane_count;
576
fadec4b7 577 retval = exynos_dp_read_bytes_from_dpcd(dp,
073ea2ae 578 DP_LANE0_1_STATUS, 2, link_status);
ace2d7f2
SP
579 if (retval)
580 return retval;
d5c0eed0 581
fadec4b7
SP
582 if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
583 exynos_dp_reduce_link_rate(dp);
584 return -EIO;
585 }
d5c0eed0 586
fadec4b7 587 retval = exynos_dp_read_bytes_from_dpcd(dp,
073ea2ae 588 DP_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
fadec4b7
SP
589 if (retval)
590 return retval;
ace2d7f2 591
fadec4b7 592 retval = exynos_dp_read_byte_from_dpcd(dp,
073ea2ae 593 DP_LANE_ALIGN_STATUS_UPDATED, &link_align);
fadec4b7
SP
594 if (retval)
595 return retval;
d5c0eed0 596
fadec4b7 597 exynos_dp_get_adjust_training_lane(dp, adjust_request);
d5c0eed0 598
fadec4b7
SP
599 if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
600 /* traing pattern Set to Normal */
601 exynos_dp_training_pattern_dis(dp);
e9474be4 602
fadec4b7 603 dev_info(dp->dev, "Link Training success!\n");
e9474be4 604
fadec4b7
SP
605 exynos_dp_get_link_bandwidth(dp, &reg);
606 dp->link_train.link_rate = reg;
607 dev_dbg(dp->dev, "final bandwidth = %.2x\n",
608 dp->link_train.link_rate);
e9474be4 609
fadec4b7
SP
610 exynos_dp_get_lane_count(dp, &reg);
611 dp->link_train.lane_count = reg;
612 dev_dbg(dp->dev, "final lane count = %.2x\n",
613 dp->link_train.lane_count);
e9474be4 614
fadec4b7
SP
615 /* set enhanced mode if available */
616 exynos_dp_set_enhanced_mode(dp);
617 dp->link_train.lt_state = FINISHED;
d5c0eed0 618
fadec4b7
SP
619 return 0;
620 }
e9474be4 621
fadec4b7
SP
622 /* not all locked */
623 dp->link_train.eq_loop++;
d5c0eed0 624
fadec4b7
SP
625 if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
626 dev_err(dp->dev, "EQ Max loop\n");
627 exynos_dp_reduce_link_rate(dp);
628 return -EIO;
e9474be4
JH
629 }
630
fadec4b7
SP
631 for (lane = 0; lane < lane_count; lane++)
632 exynos_dp_set_lane_link_training(dp,
633 dp->link_train.training_lane[lane], lane);
d5c0eed0 634
073ea2ae 635 retval = exynos_dp_write_bytes_to_dpcd(dp, DP_TRAINING_LANE0_SET,
fadec4b7
SP
636 lane_count, dp->link_train.training_lane);
637
638 return retval;
e9474be4
JH
639}
640
641static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
d5c0eed0 642 u8 *bandwidth)
e9474be4
JH
643{
644 u8 data;
645
646 /*
647 * For DP rev.1.1, Maximum link rate of Main Link lanes
648 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
649 */
073ea2ae 650 exynos_dp_read_byte_from_dpcd(dp, DP_MAX_LINK_RATE, &data);
e9474be4
JH
651 *bandwidth = data;
652}
653
654static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
d5c0eed0 655 u8 *lane_count)
e9474be4
JH
656{
657 u8 data;
658
659 /*
660 * For DP rev.1.1, Maximum number of Main Link lanes
661 * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
662 */
073ea2ae 663 exynos_dp_read_byte_from_dpcd(dp, DP_MAX_LANE_COUNT, &data);
e9474be4
JH
664 *lane_count = DPCD_MAX_LANE_COUNT(data);
665}
666
667static void exynos_dp_init_training(struct exynos_dp_device *dp,
668 enum link_lane_count_type max_lane,
669 enum link_rate_type max_rate)
670{
671 /*
672 * MACRO_RST must be applied after the PLL_LOCK to avoid
673 * the DP inter pair skew issue for at least 10 us
674 */
675 exynos_dp_reset_macro(dp);
676
677 /* Initialize by reading RX's DPCD */
678 exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
679 exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
680
681 if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
682 (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
683 dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
684 dp->link_train.link_rate);
685 dp->link_train.link_rate = LINK_RATE_1_62GBPS;
686 }
687
688 if (dp->link_train.lane_count == 0) {
689 dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
690 dp->link_train.lane_count);
691 dp->link_train.lane_count = (u8)LANE_COUNT1;
692 }
693
694 /* Setup TX lane count & rate */
695 if (dp->link_train.lane_count > max_lane)
696 dp->link_train.lane_count = max_lane;
697 if (dp->link_train.link_rate > max_rate)
698 dp->link_train.link_rate = max_rate;
699
700 /* All DP analog module power up */
701 exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
702}
703
704static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
705{
ace2d7f2 706 int retval = 0, training_finished = 0;
e9474be4
JH
707
708 dp->link_train.lt_state = START;
709
710 /* Process here */
ace2d7f2 711 while (!retval && !training_finished) {
e9474be4
JH
712 switch (dp->link_train.lt_state) {
713 case START:
ace2d7f2
SP
714 retval = exynos_dp_link_start(dp);
715 if (retval)
716 dev_err(dp->dev, "LT link start failed!\n");
e9474be4
JH
717 break;
718 case CLOCK_RECOVERY:
d5c0eed0
JH
719 retval = exynos_dp_process_clock_recovery(dp);
720 if (retval)
721 dev_err(dp->dev, "LT CR failed!\n");
e9474be4
JH
722 break;
723 case EQUALIZER_TRAINING:
d5c0eed0
JH
724 retval = exynos_dp_process_equalizer_training(dp);
725 if (retval)
726 dev_err(dp->dev, "LT EQ failed!\n");
e9474be4
JH
727 break;
728 case FINISHED:
729 training_finished = 1;
730 break;
731 case FAILED:
732 return -EREMOTEIO;
733 }
734 }
ace2d7f2
SP
735 if (retval)
736 dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
e9474be4
JH
737
738 return retval;
739}
740
741static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
742 u32 count,
743 u32 bwtype)
744{
745 int i;
746 int retval;
747
748 for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
749 exynos_dp_init_training(dp, count, bwtype);
750 retval = exynos_dp_sw_link_training(dp);
751 if (retval == 0)
752 break;
753
a2c81bc1 754 usleep_range(100, 110);
e9474be4
JH
755 }
756
757 return retval;
758}
759
3fcb6eb4 760static int exynos_dp_config_video(struct exynos_dp_device *dp)
e9474be4
JH
761{
762 int retval = 0;
763 int timeout_loop = 0;
764 int done_count = 0;
765
3fcb6eb4 766 exynos_dp_config_video_slave_mode(dp);
e9474be4 767
3fcb6eb4 768 exynos_dp_set_video_color_format(dp);
e9474be4
JH
769
770 if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
771 dev_err(dp->dev, "PLL is not locked yet.\n");
772 return -EINVAL;
773 }
774
775 for (;;) {
776 timeout_loop++;
777 if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
778 break;
779 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
780 dev_err(dp->dev, "Timeout of video streamclk ok\n");
781 return -ETIMEDOUT;
782 }
783
a2c81bc1 784 usleep_range(1, 2);
e9474be4
JH
785 }
786
787 /* Set to use the register calculated M/N video */
788 exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
789
790 /* For video bist, Video timing must be generated by register */
791 exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
792
793 /* Disable video mute */
794 exynos_dp_enable_video_mute(dp, 0);
795
796 /* Configure video slave mode */
797 exynos_dp_enable_video_master(dp, 0);
798
e9474be4
JH
799 timeout_loop = 0;
800
801 for (;;) {
802 timeout_loop++;
803 if (exynos_dp_is_video_stream_on(dp) == 0) {
804 done_count++;
805 if (done_count > 10)
806 break;
807 } else if (done_count) {
808 done_count = 0;
809 }
810 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
811 dev_err(dp->dev, "Timeout of video streamclk ok\n");
812 return -ETIMEDOUT;
813 }
814
a2c81bc1 815 usleep_range(1000, 1001);
e9474be4
JH
816 }
817
818 if (retval != 0)
819 dev_err(dp->dev, "Video stream is not detected!\n");
820
821 return retval;
822}
823
824static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
825{
826 u8 data;
827
828 if (enable) {
829 exynos_dp_enable_scrambling(dp);
830
831 exynos_dp_read_byte_from_dpcd(dp,
073ea2ae 832 DP_TRAINING_PATTERN_SET,
e9474be4
JH
833 &data);
834 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
835 DP_TRAINING_PATTERN_SET,
836 (u8)(data & ~DP_LINK_SCRAMBLING_DISABLE));
e9474be4
JH
837 } else {
838 exynos_dp_disable_scrambling(dp);
839
840 exynos_dp_read_byte_from_dpcd(dp,
073ea2ae 841 DP_TRAINING_PATTERN_SET,
e9474be4
JH
842 &data);
843 exynos_dp_write_byte_to_dpcd(dp,
073ea2ae
JH
844 DP_TRAINING_PATTERN_SET,
845 (u8)(data | DP_LINK_SCRAMBLING_DISABLE));
e9474be4
JH
846 }
847}
848
849static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
850{
851 struct exynos_dp_device *dp = arg;
852
c30ffb90
SP
853 enum dp_irq_type irq_type;
854
855 irq_type = exynos_dp_get_irq_type(dp);
856 switch (irq_type) {
857 case DP_IRQ_TYPE_HP_CABLE_IN:
858 dev_dbg(dp->dev, "Received irq - cable in\n");
859 schedule_work(&dp->hotplug_work);
860 exynos_dp_clear_hotplug_interrupts(dp);
861 break;
862 case DP_IRQ_TYPE_HP_CABLE_OUT:
863 dev_dbg(dp->dev, "Received irq - cable out\n");
864 exynos_dp_clear_hotplug_interrupts(dp);
865 break;
866 case DP_IRQ_TYPE_HP_CHANGE:
867 /*
868 * We get these change notifications once in a while, but there
869 * is nothing we can do with them. Just ignore it for now and
870 * only handle cable changes.
871 */
872 dev_dbg(dp->dev, "Received irq - hotplug change; ignoring.\n");
873 exynos_dp_clear_hotplug_interrupts(dp);
874 break;
875 default:
876 dev_err(dp->dev, "Received irq - unknown type!\n");
877 break;
878 }
e9474be4
JH
879 return IRQ_HANDLED;
880}
881
784fa9a1
SP
882static void exynos_dp_hotplug(struct work_struct *work)
883{
884 struct exynos_dp_device *dp;
784fa9a1
SP
885
886 dp = container_of(work, struct exynos_dp_device, hotplug_work);
887
4deabfa0
AK
888 if (dp->drm_dev)
889 drm_helper_hpd_irq_event(dp->drm_dev);
890}
891
2b8376c8 892static void exynos_dp_commit(struct drm_encoder *encoder)
4deabfa0 893{
cf67cc9a 894 struct exynos_dp_device *dp = encoder_to_dp(encoder);
4deabfa0
AK
895 int ret;
896
5f1dcd8b
AK
897 /* Keep the panel disabled while we configure video */
898 if (dp->panel) {
899 if (drm_panel_disable(dp->panel))
900 DRM_ERROR("failed to disable the panel\n");
901 }
902
784fa9a1
SP
903 ret = exynos_dp_detect_hpd(dp);
904 if (ret) {
c30ffb90 905 /* Cable has been disconnected, we're done */
784fa9a1
SP
906 return;
907 }
908
909 ret = exynos_dp_handle_edid(dp);
910 if (ret) {
911 dev_err(dp->dev, "unable to handle edid\n");
912 return;
913 }
914
915 ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
916 dp->video_info->link_rate);
917 if (ret) {
918 dev_err(dp->dev, "unable to do link train\n");
919 return;
920 }
921
922 exynos_dp_enable_scramble(dp, 1);
923 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
924 exynos_dp_enable_enhanced_mode(dp, 1);
925
926 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
927 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
928
929 exynos_dp_init_video(dp);
3fcb6eb4 930 ret = exynos_dp_config_video(dp);
784fa9a1
SP
931 if (ret)
932 dev_err(dp->dev, "unable to config video\n");
5f1dcd8b
AK
933
934 /* Safe to enable the panel now */
935 if (dp->panel) {
936 if (drm_panel_enable(dp->panel))
937 DRM_ERROR("failed to enable the panel\n");
938 }
07fd6e1f
GP
939
940 /* Enable video */
941 exynos_dp_start_video(dp);
784fa9a1
SP
942}
943
caa5d1e5
SP
944static enum drm_connector_status exynos_dp_detect(
945 struct drm_connector *connector, bool force)
1417f109 946{
caa5d1e5 947 return connector_status_connected;
1417f109
SP
948}
949
caa5d1e5 950static void exynos_dp_connector_destroy(struct drm_connector *connector)
1417f109 951{
7c61b1ec
AH
952 drm_connector_unregister(connector);
953 drm_connector_cleanup(connector);
caa5d1e5
SP
954}
955
956static struct drm_connector_funcs exynos_dp_connector_funcs = {
63498e30 957 .dpms = drm_atomic_helper_connector_dpms,
caa5d1e5
SP
958 .fill_modes = drm_helper_probe_single_connector_modes,
959 .detect = exynos_dp_detect,
960 .destroy = exynos_dp_connector_destroy,
4ea9526b
GP
961 .reset = drm_atomic_helper_connector_reset,
962 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
963 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
caa5d1e5
SP
964};
965
966static int exynos_dp_get_modes(struct drm_connector *connector)
967{
968 struct exynos_dp_device *dp = ctx_from_connector(connector);
969 struct drm_display_mode *mode;
970
5f1dcd8b
AK
971 if (dp->panel)
972 return drm_panel_get_modes(dp->panel);
973
caa5d1e5
SP
974 mode = drm_mode_create(connector->dev);
975 if (!mode) {
976 DRM_ERROR("failed to create a new display mode.\n");
977 return 0;
978 }
979
5f1dcd8b
AK
980 drm_display_mode_from_videomode(&dp->priv.vm, mode);
981 mode->width_mm = dp->priv.width_mm;
982 mode->height_mm = dp->priv.height_mm;
caa5d1e5
SP
983 connector->display_info.width_mm = mode->width_mm;
984 connector->display_info.height_mm = mode->height_mm;
985
986 mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
987 drm_mode_set_name(mode);
988 drm_mode_probed_add(connector, mode);
1417f109 989
caa5d1e5 990 return 1;
1417f109
SP
991}
992
caa5d1e5
SP
993static struct drm_encoder *exynos_dp_best_encoder(
994 struct drm_connector *connector)
995{
996 struct exynos_dp_device *dp = ctx_from_connector(connector);
997
2b8376c8 998 return &dp->encoder;
caa5d1e5
SP
999}
1000
1001static struct drm_connector_helper_funcs exynos_dp_connector_helper_funcs = {
1002 .get_modes = exynos_dp_get_modes,
caa5d1e5
SP
1003 .best_encoder = exynos_dp_best_encoder,
1004};
1005
1634ba25 1006/* returns the number of bridges attached */
80185567 1007static int exynos_drm_attach_lcd_bridge(struct exynos_dp_device *dp,
1634ba25
SP
1008 struct drm_encoder *encoder)
1009{
80185567
AK
1010 int ret;
1011
1012 encoder->bridge = dp->bridge;
1013 dp->bridge->encoder = encoder;
1014 ret = drm_bridge_attach(encoder->dev, dp->bridge);
1015 if (ret) {
1016 DRM_ERROR("Failed to attach bridge to drm\n");
1017 return ret;
1018 }
1019
1634ba25
SP
1020 return 0;
1021}
1022
2b8376c8 1023static int exynos_dp_create_connector(struct drm_encoder *encoder)
caa5d1e5 1024{
2b8376c8 1025 struct exynos_dp_device *dp = encoder_to_dp(encoder);
caa5d1e5
SP
1026 struct drm_connector *connector = &dp->connector;
1027 int ret;
1028
1634ba25 1029 /* Pre-empt DP connector creation if there's a bridge */
80185567
AK
1030 if (dp->bridge) {
1031 ret = exynos_drm_attach_lcd_bridge(dp, encoder);
1032 if (!ret)
1033 return 0;
1034 }
1634ba25 1035
caa5d1e5
SP
1036 connector->polled = DRM_CONNECTOR_POLL_HPD;
1037
1038 ret = drm_connector_init(dp->drm_dev, connector,
1039 &exynos_dp_connector_funcs, DRM_MODE_CONNECTOR_eDP);
1040 if (ret) {
1041 DRM_ERROR("Failed to initialize connector with drm\n");
1042 return ret;
1043 }
1044
1045 drm_connector_helper_add(connector, &exynos_dp_connector_helper_funcs);
34ea3d38 1046 drm_connector_register(connector);
caa5d1e5
SP
1047 drm_mode_connector_attach_encoder(connector, encoder);
1048
5f1dcd8b
AK
1049 if (dp->panel)
1050 ret = drm_panel_attach(dp->panel, &dp->connector);
1051
1052 return ret;
1417f109
SP
1053}
1054
2b8376c8
GP
1055static bool exynos_dp_mode_fixup(struct drm_encoder *encoder,
1056 const struct drm_display_mode *mode,
1057 struct drm_display_mode *adjusted_mode)
1058{
1059 return true;
1060}
1061
1062static void exynos_dp_mode_set(struct drm_encoder *encoder,
1063 struct drm_display_mode *mode,
1064 struct drm_display_mode *adjusted_mode)
1065{
1066}
1067
1068static void exynos_dp_enable(struct drm_encoder *encoder)
12f5ad6c 1069{
cf67cc9a 1070 struct exynos_dp_device *dp = encoder_to_dp(encoder);
48107d7b
KK
1071 struct exynos_drm_crtc *crtc = dp_to_crtc(dp);
1072
12f5ad6c
SP
1073 if (dp->dpms_mode == DRM_MODE_DPMS_ON)
1074 return;
1075
5f1dcd8b
AK
1076 if (dp->panel) {
1077 if (drm_panel_prepare(dp->panel)) {
1078 DRM_ERROR("failed to setup the panel\n");
1079 return;
1080 }
1081 }
1082
48107d7b
KK
1083 if (crtc->ops->clock_enable)
1084 crtc->ops->clock_enable(dp_to_crtc(dp), true);
1c363c7c 1085
12f5ad6c 1086 clk_prepare_enable(dp->clock);
b6f3c361 1087 phy_power_on(dp->phy);
12f5ad6c
SP
1088 exynos_dp_init_dp(dp);
1089 enable_irq(dp->irq);
cf67cc9a 1090 exynos_dp_commit(&dp->encoder);
b6595dc7
GP
1091
1092 dp->dpms_mode = DRM_MODE_DPMS_ON;
12f5ad6c
SP
1093}
1094
2b8376c8 1095static void exynos_dp_disable(struct drm_encoder *encoder)
12f5ad6c 1096{
cf67cc9a 1097 struct exynos_dp_device *dp = encoder_to_dp(encoder);
48107d7b
KK
1098 struct exynos_drm_crtc *crtc = dp_to_crtc(dp);
1099
12f5ad6c
SP
1100 if (dp->dpms_mode != DRM_MODE_DPMS_ON)
1101 return;
1102
5f1dcd8b
AK
1103 if (dp->panel) {
1104 if (drm_panel_disable(dp->panel)) {
1105 DRM_ERROR("failed to disable the panel\n");
1106 return;
1107 }
1108 }
1109
12f5ad6c
SP
1110 disable_irq(dp->irq);
1111 flush_work(&dp->hotplug_work);
b6f3c361 1112 phy_power_off(dp->phy);
12f5ad6c 1113 clk_disable_unprepare(dp->clock);
5f1dcd8b 1114
48107d7b
KK
1115 if (crtc->ops->clock_enable)
1116 crtc->ops->clock_enable(dp_to_crtc(dp), false);
1c363c7c 1117
5f1dcd8b
AK
1118 if (dp->panel) {
1119 if (drm_panel_unprepare(dp->panel))
1120 DRM_ERROR("failed to turnoff the panel\n");
1121 }
12f5ad6c 1122
b6595dc7 1123 dp->dpms_mode = DRM_MODE_DPMS_OFF;
12f5ad6c
SP
1124}
1125
2b8376c8
GP
1126static struct drm_encoder_helper_funcs exynos_dp_encoder_helper_funcs = {
1127 .mode_fixup = exynos_dp_mode_fixup,
1128 .mode_set = exynos_dp_mode_set,
b6595dc7
GP
1129 .enable = exynos_dp_enable,
1130 .disable = exynos_dp_disable,
1417f109
SP
1131};
1132
2b8376c8
GP
1133static struct drm_encoder_funcs exynos_dp_encoder_funcs = {
1134 .destroy = drm_encoder_cleanup,
1135};
1136
f9b1e013 1137static struct video_info *exynos_dp_dt_parse_pdata(struct device *dev)
c4e235c2
AK
1138{
1139 struct device_node *dp_node = dev->of_node;
c4e235c2
AK
1140 struct video_info *dp_video_config;
1141
c4e235c2
AK
1142 dp_video_config = devm_kzalloc(dev,
1143 sizeof(*dp_video_config), GFP_KERNEL);
7a5b6827 1144 if (!dp_video_config)
c4e235c2 1145 return ERR_PTR(-ENOMEM);
c4e235c2
AK
1146
1147 dp_video_config->h_sync_polarity =
1148 of_property_read_bool(dp_node, "hsync-active-high");
1149
1150 dp_video_config->v_sync_polarity =
1151 of_property_read_bool(dp_node, "vsync-active-high");
1152
1153 dp_video_config->interlaced =
1154 of_property_read_bool(dp_node, "interlaced");
1155
1156 if (of_property_read_u32(dp_node, "samsung,color-space",
1157 &dp_video_config->color_space)) {
1158 dev_err(dev, "failed to get color-space\n");
1159 return ERR_PTR(-EINVAL);
1160 }
1161
1162 if (of_property_read_u32(dp_node, "samsung,dynamic-range",
1163 &dp_video_config->dynamic_range)) {
1164 dev_err(dev, "failed to get dynamic-range\n");
1165 return ERR_PTR(-EINVAL);
1166 }
1167
1168 if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
1169 &dp_video_config->ycbcr_coeff)) {
1170 dev_err(dev, "failed to get ycbcr-coeff\n");
1171 return ERR_PTR(-EINVAL);
1172 }
1173
1174 if (of_property_read_u32(dp_node, "samsung,color-depth",
1175 &dp_video_config->color_depth)) {
1176 dev_err(dev, "failed to get color-depth\n");
1177 return ERR_PTR(-EINVAL);
1178 }
1179
1180 if (of_property_read_u32(dp_node, "samsung,link-rate",
1181 &dp_video_config->link_rate)) {
1182 dev_err(dev, "failed to get link-rate\n");
1183 return ERR_PTR(-EINVAL);
1184 }
1185
1186 if (of_property_read_u32(dp_node, "samsung,lane-count",
1187 &dp_video_config->lane_count)) {
1188 dev_err(dev, "failed to get lane-count\n");
1189 return ERR_PTR(-EINVAL);
1190 }
1191
f9b1e013 1192 return dp_video_config;
c4e235c2
AK
1193}
1194
1417f109
SP
1195static int exynos_dp_dt_parse_panel(struct exynos_dp_device *dp)
1196{
1197 int ret;
1198
5f1dcd8b 1199 ret = of_get_videomode(dp->dev->of_node, &dp->priv.vm,
1417f109
SP
1200 OF_USE_NATIVE_MODE);
1201 if (ret) {
1202 DRM_ERROR("failed: of_get_videomode() : %d\n", ret);
1203 return ret;
1204 }
1205 return 0;
1206}
1207
f37cd5e8 1208static int exynos_dp_bind(struct device *dev, struct device *master, void *data)
e9474be4 1209{
1df6e5fb 1210 struct exynos_dp_device *dp = dev_get_drvdata(dev);
f37cd5e8
ID
1211 struct platform_device *pdev = to_platform_device(dev);
1212 struct drm_device *drm_dev = data;
2b8376c8 1213 struct drm_encoder *encoder = &dp->encoder;
e9474be4 1214 struct resource *res;
b8b52471 1215 unsigned int irq_flags;
2b8376c8 1216 int pipe, ret = 0;
e9474be4 1217
e9474be4 1218 dp->dev = &pdev->dev;
12f5ad6c 1219 dp->dpms_mode = DRM_MODE_DPMS_OFF;
e9474be4 1220
f9b1e013
JH
1221 dp->video_info = exynos_dp_dt_parse_pdata(&pdev->dev);
1222 if (IS_ERR(dp->video_info))
1223 return PTR_ERR(dp->video_info);
c4e235c2 1224
b128aefe
VG
1225 dp->phy = devm_phy_get(dp->dev, "dp");
1226 if (IS_ERR(dp->phy)) {
1227 dev_err(dp->dev, "no DP phy configured\n");
1228 ret = PTR_ERR(dp->phy);
1229 if (ret) {
1230 /*
1231 * phy itself is not enabled, so we can move forward
1232 * assigning NULL to phy pointer.
1233 */
1234 if (ret == -ENOSYS || ret == -ENODEV)
1235 dp->phy = NULL;
1236 else
1237 return ret;
1238 }
1239 }
c4e235c2 1240
80185567 1241 if (!dp->panel && !dp->bridge) {
5f1dcd8b
AK
1242 ret = exynos_dp_dt_parse_panel(dp);
1243 if (ret)
1244 return ret;
1245 }
1417f109 1246
d913f36e 1247 dp->clock = devm_clk_get(&pdev->dev, "dp");
e9474be4
JH
1248 if (IS_ERR(dp->clock)) {
1249 dev_err(&pdev->dev, "failed to get clock\n");
4d10ecf8 1250 return PTR_ERR(dp->clock);
e9474be4
JH
1251 }
1252
37414fbe 1253 clk_prepare_enable(dp->clock);
e9474be4
JH
1254
1255 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
e9474be4 1256
bc3bad16
TR
1257 dp->reg_base = devm_ioremap_resource(&pdev->dev, res);
1258 if (IS_ERR(dp->reg_base))
1259 return PTR_ERR(dp->reg_base);
e9474be4 1260
b8b52471
AB
1261 dp->hpd_gpio = of_get_named_gpio(dev->of_node, "samsung,hpd-gpio", 0);
1262
1263 if (gpio_is_valid(dp->hpd_gpio)) {
1264 /*
1265 * Set up the hotplug GPIO from the device tree as an interrupt.
1266 * Simply specifying a different interrupt in the device tree
1267 * doesn't work since we handle hotplug rather differently when
1268 * using a GPIO. We also need the actual GPIO specifier so
1269 * that we can get the current state of the GPIO.
1270 */
1271 ret = devm_gpio_request_one(&pdev->dev, dp->hpd_gpio, GPIOF_IN,
1272 "hpd_gpio");
1273 if (ret) {
1274 dev_err(&pdev->dev, "failed to get hpd gpio\n");
1275 return ret;
1276 }
1277 dp->irq = gpio_to_irq(dp->hpd_gpio);
1278 irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING;
1279 } else {
1280 dp->hpd_gpio = -ENODEV;
1281 dp->irq = platform_get_irq(pdev, 0);
1282 irq_flags = 0;
1283 }
1284
1cefc1d6 1285 if (dp->irq == -ENXIO) {
e9474be4 1286 dev_err(&pdev->dev, "failed to get irq\n");
d913f36e 1287 return -ENODEV;
e9474be4
JH
1288 }
1289
784fa9a1
SP
1290 INIT_WORK(&dp->hotplug_work, exynos_dp_hotplug);
1291
b6f3c361 1292 phy_power_on(dp->phy);
e9474be4
JH
1293
1294 exynos_dp_init_dp(dp);
1295
b8b52471
AB
1296 ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler,
1297 irq_flags, "exynos-dp", dp);
22ce19cb
AK
1298 if (ret) {
1299 dev_err(&pdev->dev, "failed to request irq\n");
1300 return ret;
1301 }
12f5ad6c 1302 disable_irq(dp->irq);
e9474be4 1303
f37cd5e8 1304 dp->drm_dev = drm_dev;
12f5ad6c 1305
2b8376c8
GP
1306 pipe = exynos_drm_crtc_get_pipe_from_type(drm_dev,
1307 EXYNOS_DISPLAY_TYPE_LCD);
1308 if (pipe < 0)
1309 return pipe;
1310
1311 encoder->possible_crtcs = 1 << pipe;
1312
1313 DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
1314
1315 drm_encoder_init(drm_dev, encoder, &exynos_dp_encoder_funcs,
1316 DRM_MODE_ENCODER_TMDS);
1317
1318 drm_encoder_helper_add(encoder, &exynos_dp_encoder_helper_funcs);
a2986e80 1319
2b8376c8 1320 ret = exynos_dp_create_connector(encoder);
a2986e80
GP
1321 if (ret) {
1322 DRM_ERROR("failed to create connector ret = %d\n", ret);
2b8376c8 1323 drm_encoder_cleanup(encoder);
a2986e80
GP
1324 return ret;
1325 }
1326
1327 return 0;
e9474be4
JH
1328}
1329
f37cd5e8
ID
1330static void exynos_dp_unbind(struct device *dev, struct device *master,
1331 void *data)
e9474be4 1332{
1df6e5fb 1333 struct exynos_dp_device *dp = dev_get_drvdata(dev);
e9474be4 1334
cf67cc9a 1335 exynos_dp_disable(&dp->encoder);
f37cd5e8
ID
1336}
1337
1338static const struct component_ops exynos_dp_ops = {
1339 .bind = exynos_dp_bind,
1340 .unbind = exynos_dp_unbind,
1341};
1342
1343static int exynos_dp_probe(struct platform_device *pdev)
1344{
5f1dcd8b 1345 struct device *dev = &pdev->dev;
80185567 1346 struct device_node *panel_node, *bridge_node, *endpoint;
5f1dcd8b 1347 struct exynos_dp_device *dp;
df5225bc 1348
5f1dcd8b
AK
1349 dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
1350 GFP_KERNEL);
1351 if (!dp)
1352 return -ENOMEM;
1353
1df6e5fb
AH
1354 platform_set_drvdata(pdev, dp);
1355
5f1dcd8b
AK
1356 panel_node = of_parse_phandle(dev->of_node, "panel", 0);
1357 if (panel_node) {
1358 dp->panel = of_drm_find_panel(panel_node);
1359 of_node_put(panel_node);
1360 if (!dp->panel)
1361 return -EPROBE_DEFER;
1362 }
1363
80185567
AK
1364 endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
1365 if (endpoint) {
1366 bridge_node = of_graph_get_remote_port_parent(endpoint);
1367 if (bridge_node) {
1368 dp->bridge = of_drm_find_bridge(bridge_node);
1369 of_node_put(bridge_node);
1370 if (!dp->bridge)
1371 return -EPROBE_DEFER;
1372 } else
1373 return -EPROBE_DEFER;
1374 }
1375
86650408 1376 return component_add(&pdev->dev, &exynos_dp_ops);
f37cd5e8
ID
1377}
1378
1379static int exynos_dp_remove(struct platform_device *pdev)
1380{
df5225bc 1381 component_del(&pdev->dev, &exynos_dp_ops);
df5225bc 1382
e9474be4
JH
1383 return 0;
1384}
1385
c4e235c2
AK
1386static const struct of_device_id exynos_dp_match[] = {
1387 { .compatible = "samsung,exynos5-dp" },
1388 {},
1389};
bd024b86 1390MODULE_DEVICE_TABLE(of, exynos_dp_match);
c4e235c2 1391
1417f109 1392struct platform_driver dp_driver = {
e9474be4 1393 .probe = exynos_dp_probe,
48c68c4f 1394 .remove = exynos_dp_remove,
e9474be4
JH
1395 .driver = {
1396 .name = "exynos-dp",
1397 .owner = THIS_MODULE,
f9b1e013 1398 .of_match_table = exynos_dp_match,
e9474be4
JH
1399 },
1400};
1401
e9474be4
JH
1402MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
1403MODULE_DESCRIPTION("Samsung SoC DP Driver");
8f589bba 1404MODULE_LICENSE("GPL v2");
This page took 0.242193 seconds and 5 git commands to generate.