drm/i915/cmdparser: Check for SKIP descriptors first
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_cmd_parser.c
CommitLineData
351e3db2
BV
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Brad Volkin <bradley.d.volkin@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29
30/**
122b2505 31 * DOC: batch buffer command parser
351e3db2
BV
32 *
33 * Motivation:
34 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
35 * require userspace code to submit batches containing commands such as
36 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
37 * generations of the hardware will noop these commands in "unsecure" batches
38 * (which includes all userspace batches submitted via i915) even though the
39 * commands may be safe and represent the intended programming model of the
40 * device.
41 *
42 * The software command parser is similar in operation to the command parsing
43 * done in hardware for unsecure batches. However, the software parser allows
44 * some operations that would be noop'd by hardware, if the parser determines
45 * the operation is safe, and submits the batch as "secure" to prevent hardware
46 * parsing.
47 *
48 * Threats:
49 * At a high level, the hardware (and software) checks attempt to prevent
50 * granting userspace undue privileges. There are three categories of privilege.
51 *
52 * First, commands which are explicitly defined as privileged or which should
53 * only be used by the kernel driver. The parser generally rejects such
54 * commands, though it may allow some from the drm master process.
55 *
56 * Second, commands which access registers. To support correct/enhanced
57 * userspace functionality, particularly certain OpenGL extensions, the parser
58 * provides a whitelist of registers which userspace may safely access (for both
59 * normal and drm master processes).
60 *
61 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
62 * The parser always rejects such commands.
63 *
64 * The majority of the problematic commands fall in the MI_* range, with only a
33a051a5 65 * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW).
351e3db2
BV
66 *
67 * Implementation:
33a051a5
CW
68 * Each engine maintains tables of commands and registers which the parser
69 * uses in scanning batch buffers submitted to that engine.
351e3db2
BV
70 *
71 * Since the set of commands that the parser must check for is significantly
72 * smaller than the number of commands supported, the parser tables contain only
73 * those commands required by the parser. This generally works because command
74 * opcode ranges have standard command length encodings. So for commands that
75 * the parser does not need to check, it can easily skip them. This is
33a051a5 76 * implemented via a per-engine length decoding vfunc.
351e3db2
BV
77 *
78 * Unfortunately, there are a number of commands that do not follow the standard
79 * length encoding for their opcode range, primarily amongst the MI_* commands.
80 * To handle this, the parser provides a way to define explicit "skip" entries
33a051a5 81 * in the per-engine command tables.
351e3db2
BV
82 *
83 * Other command table entries map fairly directly to high level categories
84 * mentioned above: rejected, master-only, register whitelist. The parser
85 * implements a number of checks, including the privileged memory checks, via a
86 * general bitmasking mechanism.
87 */
88
d6a4ead7
CW
89#define STD_MI_OPCODE_SHIFT (32 - 9)
90#define STD_3D_OPCODE_SHIFT (32 - 16)
91#define STD_2D_OPCODE_SHIFT (32 - 10)
92#define STD_MFX_OPCODE_SHIFT (32 - 16)
efdfd91f 93#define MIN_OPCODE_SHIFT 16
3a6fa984
BV
94
95#define CMD(op, opm, f, lm, fl, ...) \
96 { \
97 .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
d6a4ead7 98 .cmd = { (op), ~0u << (opm) }, \
3a6fa984
BV
99 .length = { (lm) }, \
100 __VA_ARGS__ \
101 }
102
103/* Convenience macros to compress the tables */
d6a4ead7
CW
104#define SMI STD_MI_OPCODE_SHIFT
105#define S3D STD_3D_OPCODE_SHIFT
106#define S2D STD_2D_OPCODE_SHIFT
107#define SMFX STD_MFX_OPCODE_SHIFT
3a6fa984
BV
108#define F true
109#define S CMD_DESC_SKIP
110#define R CMD_DESC_REJECT
111#define W CMD_DESC_REGISTER
112#define B CMD_DESC_BITMASK
113#define M CMD_DESC_MASTER
114
115/* Command Mask Fixed Len Action
116 ---------------------------------------------------------- */
117static const struct drm_i915_cmd_descriptor common_cmds[] = {
118 CMD( MI_NOOP, SMI, F, 1, S ),
b18b396b 119 CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
17c1eb15 120 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ),
3a6fa984
BV
121 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
122 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
123 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
9c640d1d
BV
124 CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
125 CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
f0a346bd 126 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
6a65c5b9 127 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ),
614f4ad7 128 CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B,
d4d48035
BV
129 .reg = { .offset = 1, .mask = 0x007FFFFC },
130 .bits = {{
131 .offset = 0,
132 .mask = MI_GLOBAL_GTT,
133 .expected = 0,
134 }}, ),
614f4ad7 135 CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B,
d4d48035
BV
136 .reg = { .offset = 1, .mask = 0x007FFFFC },
137 .bits = {{
138 .offset = 0,
139 .mask = MI_GLOBAL_GTT,
140 .expected = 0,
141 }}, ),
42c7156a
BV
142 /*
143 * MI_BATCH_BUFFER_START requires some special handling. It's not
144 * really a 'skip' action but it doesn't seem like it's worth adding
145 * a new action. See i915_parse_cmds().
146 */
3a6fa984
BV
147 CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
148};
149
150static const struct drm_i915_cmd_descriptor render_cmds[] = {
151 CMD( MI_FLUSH, SMI, F, 1, S ),
9c640d1d 152 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
3a6fa984
BV
153 CMD( MI_PREDICATE, SMI, F, 1, S ),
154 CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
86ef630d 155 CMD( MI_SET_APPID, SMI, F, 1, S ),
9f58582c 156 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
9c640d1d 157 CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
3a6fa984 158 CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
d4d48035
BV
159 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
160 .bits = {{
161 .offset = 0,
162 .mask = MI_GLOBAL_GTT,
163 .expected = 0,
164 }}, ),
9c640d1d 165 CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
d4d48035
BV
166 CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
167 .bits = {{
168 .offset = 0,
169 .mask = MI_GLOBAL_GTT,
170 .expected = 0,
171 }}, ),
172 CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
173 .bits = {{
174 .offset = 1,
175 .mask = MI_REPORT_PERF_COUNT_GGTT,
176 .expected = 0,
177 }}, ),
178 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
179 .bits = {{
180 .offset = 0,
181 .mask = MI_GLOBAL_GTT,
182 .expected = 0,
183 }}, ),
3a6fa984
BV
184 CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
185 CMD( PIPELINE_SELECT, S3D, F, 1, S ),
f0a346bd
BV
186 CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
187 .bits = {{
188 .offset = 2,
189 .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
190 .expected = 0,
191 }}, ),
3a6fa984
BV
192 CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
193 CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
194 CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
f0a346bd
BV
195 CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
196 .bits = {{
197 .offset = 1,
b18b396b 198 .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
f0a346bd 199 .expected = 0,
d4d48035
BV
200 },
201 {
202 .offset = 1,
114d4f70
BV
203 .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
204 PIPE_CONTROL_STORE_DATA_INDEX),
d4d48035
BV
205 .expected = 0,
206 .condition_offset = 1,
207 .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
f0a346bd 208 }}, ),
3a6fa984
BV
209};
210
211static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
212 CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
213 CMD( MI_RS_CONTROL, SMI, F, 1, S ),
214 CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
86ef630d 215 CMD( MI_SET_APPID, SMI, F, 1, S ),
3a6fa984 216 CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
17c1eb15 217 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
9c640d1d 218 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
6761d0a1
KG
219 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W,
220 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ),
3a6fa984
BV
221 CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
222 CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
223 CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
224 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
225 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
226
227 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
228 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
229 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
230 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
231 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
232};
233
234static const struct drm_i915_cmd_descriptor video_cmds[] = {
9c640d1d 235 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
86ef630d 236 CMD( MI_SET_APPID, SMI, F, 1, S ),
d4d48035
BV
237 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
238 .bits = {{
239 .offset = 0,
240 .mask = MI_GLOBAL_GTT,
241 .expected = 0,
242 }}, ),
9c640d1d 243 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
244 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
245 .bits = {{
246 .offset = 0,
247 .mask = MI_FLUSH_DW_NOTIFY,
248 .expected = 0,
d4d48035
BV
249 },
250 {
251 .offset = 1,
252 .mask = MI_FLUSH_DW_USE_GTT,
253 .expected = 0,
254 .condition_offset = 0,
255 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
256 },
257 {
258 .offset = 0,
259 .mask = MI_FLUSH_DW_STORE_INDEX,
260 .expected = 0,
261 .condition_offset = 0,
262 .condition_mask = MI_FLUSH_DW_OP_MASK,
d4d48035
BV
263 }}, ),
264 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
265 .bits = {{
266 .offset = 0,
267 .mask = MI_GLOBAL_GTT,
268 .expected = 0,
b18b396b 269 }}, ),
3a6fa984
BV
270 /*
271 * MFX_WAIT doesn't fit the way we handle length for most commands.
272 * It has a length field but it uses a non-standard length bias.
273 * It is always 1 dword though, so just treat it as fixed length.
274 */
275 CMD( MFX_WAIT, SMFX, F, 1, S ),
276};
277
278static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
9c640d1d 279 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
86ef630d 280 CMD( MI_SET_APPID, SMI, F, 1, S ),
d4d48035
BV
281 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
282 .bits = {{
283 .offset = 0,
284 .mask = MI_GLOBAL_GTT,
285 .expected = 0,
286 }}, ),
9c640d1d 287 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
288 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
289 .bits = {{
290 .offset = 0,
291 .mask = MI_FLUSH_DW_NOTIFY,
292 .expected = 0,
d4d48035
BV
293 },
294 {
295 .offset = 1,
296 .mask = MI_FLUSH_DW_USE_GTT,
297 .expected = 0,
298 .condition_offset = 0,
299 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
300 },
301 {
302 .offset = 0,
303 .mask = MI_FLUSH_DW_STORE_INDEX,
304 .expected = 0,
305 .condition_offset = 0,
306 .condition_mask = MI_FLUSH_DW_OP_MASK,
d4d48035
BV
307 }}, ),
308 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
309 .bits = {{
310 .offset = 0,
311 .mask = MI_GLOBAL_GTT,
312 .expected = 0,
b18b396b 313 }}, ),
3a6fa984
BV
314};
315
316static const struct drm_i915_cmd_descriptor blt_cmds[] = {
9c640d1d 317 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
d4d48035
BV
318 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
319 .bits = {{
320 .offset = 0,
321 .mask = MI_GLOBAL_GTT,
322 .expected = 0,
323 }}, ),
9c640d1d 324 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
325 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
326 .bits = {{
327 .offset = 0,
328 .mask = MI_FLUSH_DW_NOTIFY,
329 .expected = 0,
d4d48035
BV
330 },
331 {
332 .offset = 1,
333 .mask = MI_FLUSH_DW_USE_GTT,
334 .expected = 0,
335 .condition_offset = 0,
336 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
337 },
338 {
339 .offset = 0,
340 .mask = MI_FLUSH_DW_STORE_INDEX,
341 .expected = 0,
342 .condition_offset = 0,
343 .condition_mask = MI_FLUSH_DW_OP_MASK,
b18b396b 344 }}, ),
3a6fa984
BV
345 CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
346 CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
347};
348
9c640d1d 349static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
17c1eb15 350 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
9c640d1d
BV
351 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
352};
353
efdfd91f
CW
354static const struct drm_i915_cmd_descriptor noop_desc =
355 CMD(MI_NOOP, SMI, F, 1, S);
356
3a6fa984
BV
357#undef CMD
358#undef SMI
359#undef S3D
360#undef S2D
361#undef SMFX
362#undef F
363#undef S
364#undef R
365#undef W
366#undef B
367#undef M
368
369static const struct drm_i915_cmd_table gen7_render_cmds[] = {
370 { common_cmds, ARRAY_SIZE(common_cmds) },
371 { render_cmds, ARRAY_SIZE(render_cmds) },
372};
373
374static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
375 { common_cmds, ARRAY_SIZE(common_cmds) },
376 { render_cmds, ARRAY_SIZE(render_cmds) },
377 { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
378};
379
380static const struct drm_i915_cmd_table gen7_video_cmds[] = {
381 { common_cmds, ARRAY_SIZE(common_cmds) },
382 { video_cmds, ARRAY_SIZE(video_cmds) },
383};
384
385static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
386 { common_cmds, ARRAY_SIZE(common_cmds) },
387 { vecs_cmds, ARRAY_SIZE(vecs_cmds) },
388};
389
390static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
391 { common_cmds, ARRAY_SIZE(common_cmds) },
392 { blt_cmds, ARRAY_SIZE(blt_cmds) },
393};
394
9c640d1d
BV
395static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
396 { common_cmds, ARRAY_SIZE(common_cmds) },
397 { blt_cmds, ARRAY_SIZE(blt_cmds) },
398 { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
399};
400
5947de9b
BV
401/*
402 * Register whitelists, sorted by increasing register offset.
4e86f725
FJ
403 */
404
405/*
406 * An individual whitelist entry granting access to register addr. If
407 * mask is non-zero the argument of immediate register writes will be
408 * AND-ed with mask, and the command will be rejected if the result
409 * doesn't match value.
410 *
411 * Registers with non-zero mask are only allowed to be written using
412 * LRI.
413 */
414struct drm_i915_reg_descriptor {
f0f59a00 415 i915_reg_t addr;
4e86f725
FJ
416 u32 mask;
417 u32 value;
418};
419
420/* Convenience macro for adding 32-bit registers. */
e597ef40
VS
421#define REG32(_reg, ...) \
422 { .addr = (_reg), __VA_ARGS__ }
4e86f725
FJ
423
424/*
425 * Convenience macro for adding 64-bit registers.
5947de9b
BV
426 *
427 * Some registers that userspace accesses are 64 bits. The register
428 * access commands only allow 32-bit accesses. Hence, we have to include
429 * entries for both halves of the 64-bit registers.
430 */
e597ef40
VS
431#define REG64(_reg) \
432 { .addr = _reg }, \
433 { .addr = _reg ## _UDW }
434
435#define REG64_IDX(_reg, idx) \
436 { .addr = _reg(idx) }, \
437 { .addr = _reg ## _UDW(idx) }
5947de9b 438
4e86f725 439static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
c61200c2 440 REG64(GPGPU_THREADS_DISPATCHED),
5947de9b
BV
441 REG64(HS_INVOCATION_COUNT),
442 REG64(DS_INVOCATION_COUNT),
443 REG64(IA_VERTICES_COUNT),
444 REG64(IA_PRIMITIVES_COUNT),
445 REG64(VS_INVOCATION_COUNT),
446 REG64(GS_INVOCATION_COUNT),
447 REG64(GS_PRIMITIVES_COUNT),
448 REG64(CL_INVOCATION_COUNT),
449 REG64(CL_PRIMITIVES_COUNT),
450 REG64(PS_INVOCATION_COUNT),
451 REG64(PS_DEPTH_COUNT),
a6573e1f 452 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
4e86f725 453 REG32(OACONTROL), /* Only allowed for LRI and SRM. See below. */
f1f55cc0
NR
454 REG64(MI_PREDICATE_SRC0),
455 REG64(MI_PREDICATE_SRC1),
4e86f725
FJ
456 REG32(GEN7_3DPRIM_END_OFFSET),
457 REG32(GEN7_3DPRIM_START_VERTEX),
458 REG32(GEN7_3DPRIM_VERTEX_COUNT),
459 REG32(GEN7_3DPRIM_INSTANCE_COUNT),
460 REG32(GEN7_3DPRIM_START_INSTANCE),
461 REG32(GEN7_3DPRIM_BASE_VERTEX),
7b9748cb
JJ
462 REG32(GEN7_GPGPU_DISPATCHDIMX),
463 REG32(GEN7_GPGPU_DISPATCHDIMY),
464 REG32(GEN7_GPGPU_DISPATCHDIMZ),
068715b9 465 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
e597ef40
VS
466 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
467 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
468 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
469 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
470 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
471 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
472 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
473 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
4e86f725
FJ
474 REG32(GEN7_SO_WRITE_OFFSET(0)),
475 REG32(GEN7_SO_WRITE_OFFSET(1)),
476 REG32(GEN7_SO_WRITE_OFFSET(2)),
477 REG32(GEN7_SO_WRITE_OFFSET(3)),
478 REG32(GEN7_L3SQCREG1),
479 REG32(GEN7_L3CNTLREG2),
480 REG32(GEN7_L3CNTLREG3),
068715b9 481 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
99c5aeca
JJ
482};
483
484static const struct drm_i915_reg_descriptor hsw_render_regs[] = {
1b85066b
JJ
485 REG64_IDX(HSW_CS_GPR, 0),
486 REG64_IDX(HSW_CS_GPR, 1),
487 REG64_IDX(HSW_CS_GPR, 2),
488 REG64_IDX(HSW_CS_GPR, 3),
489 REG64_IDX(HSW_CS_GPR, 4),
490 REG64_IDX(HSW_CS_GPR, 5),
491 REG64_IDX(HSW_CS_GPR, 6),
492 REG64_IDX(HSW_CS_GPR, 7),
493 REG64_IDX(HSW_CS_GPR, 8),
494 REG64_IDX(HSW_CS_GPR, 9),
495 REG64_IDX(HSW_CS_GPR, 10),
496 REG64_IDX(HSW_CS_GPR, 11),
497 REG64_IDX(HSW_CS_GPR, 12),
498 REG64_IDX(HSW_CS_GPR, 13),
499 REG64_IDX(HSW_CS_GPR, 14),
500 REG64_IDX(HSW_CS_GPR, 15),
d351f6d9
FJ
501 REG32(HSW_SCRATCH1,
502 .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
503 .value = 0),
504 REG32(HSW_ROW_CHICKEN3,
505 .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
506 HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
507 .value = 0),
5947de9b
BV
508};
509
4e86f725 510static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
068715b9
CW
511 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
512 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
4e86f725 513 REG32(BCS_SWCTRL),
068715b9 514 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
5947de9b
BV
515};
516
4e86f725
FJ
517static const struct drm_i915_reg_descriptor ivb_master_regs[] = {
518 REG32(FORCEWAKE_MT),
519 REG32(DERRMR),
520 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)),
521 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)),
522 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)),
220375aa
BV
523};
524
4e86f725
FJ
525static const struct drm_i915_reg_descriptor hsw_master_regs[] = {
526 REG32(FORCEWAKE_MT),
527 REG32(DERRMR),
220375aa
BV
528};
529
5947de9b 530#undef REG64
4e86f725 531#undef REG32
5947de9b 532
361b027b
JJ
533struct drm_i915_reg_table {
534 const struct drm_i915_reg_descriptor *regs;
535 int num_regs;
536 bool master;
537};
538
539static const struct drm_i915_reg_table ivb_render_reg_tables[] = {
540 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
541 { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
542};
543
544static const struct drm_i915_reg_table ivb_blt_reg_tables[] = {
545 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
546 { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
547};
548
549static const struct drm_i915_reg_table hsw_render_reg_tables[] = {
550 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
99c5aeca 551 { hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false },
361b027b
JJ
552 { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
553};
554
555static const struct drm_i915_reg_table hsw_blt_reg_tables[] = {
556 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
557 { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
558};
559
351e3db2
BV
560static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
561{
562 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
563 u32 subclient =
564 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
565
566 if (client == INSTR_MI_CLIENT)
567 return 0x3F;
568 else if (client == INSTR_RC_CLIENT) {
569 if (subclient == INSTR_MEDIA_SUBCLIENT)
570 return 0xFFFF;
571 else
572 return 0xFF;
573 }
574
575 DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
576 return 0;
577}
578
579static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
580{
581 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
582 u32 subclient =
583 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
86ef630d 584 u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
351e3db2
BV
585
586 if (client == INSTR_MI_CLIENT)
587 return 0x3F;
588 else if (client == INSTR_RC_CLIENT) {
86ef630d
MN
589 if (subclient == INSTR_MEDIA_SUBCLIENT) {
590 if (op == 6)
591 return 0xFFFF;
592 else
593 return 0xFFF;
594 } else
351e3db2
BV
595 return 0xFF;
596 }
597
598 DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
599 return 0;
600}
601
602static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
603{
604 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
605
606 if (client == INSTR_MI_CLIENT)
607 return 0x3F;
608 else if (client == INSTR_BC_CLIENT)
609 return 0xFF;
610
611 DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
612 return 0;
613}
614
33a051a5 615static bool validate_cmds_sorted(const struct intel_engine_cs *engine,
44e895a8
BV
616 const struct drm_i915_cmd_table *cmd_tables,
617 int cmd_table_count)
351e3db2
BV
618{
619 int i;
300233ee 620 bool ret = true;
351e3db2 621
44e895a8 622 if (!cmd_tables || cmd_table_count == 0)
300233ee 623 return true;
351e3db2 624
44e895a8
BV
625 for (i = 0; i < cmd_table_count; i++) {
626 const struct drm_i915_cmd_table *table = &cmd_tables[i];
351e3db2
BV
627 u32 previous = 0;
628 int j;
629
630 for (j = 0; j < table->count; j++) {
631 const struct drm_i915_cmd_descriptor *desc =
8453580c 632 &table->table[j];
351e3db2
BV
633 u32 curr = desc->cmd.value & desc->cmd.mask;
634
300233ee 635 if (curr < previous) {
33a051a5
CW
636 DRM_ERROR("CMD: %s [%d] command table not sorted: "
637 "table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
638 engine->name, engine->id,
639 i, j, curr, previous);
300233ee
BV
640 ret = false;
641 }
351e3db2
BV
642
643 previous = curr;
644 }
645 }
300233ee
BV
646
647 return ret;
351e3db2
BV
648}
649
33a051a5 650static bool check_sorted(const struct intel_engine_cs *engine,
4e86f725
FJ
651 const struct drm_i915_reg_descriptor *reg_table,
652 int reg_count)
351e3db2
BV
653{
654 int i;
655 u32 previous = 0;
300233ee 656 bool ret = true;
351e3db2
BV
657
658 for (i = 0; i < reg_count; i++) {
f0f59a00 659 u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
351e3db2 660
300233ee 661 if (curr < previous) {
33a051a5
CW
662 DRM_ERROR("CMD: %s [%d] register table not sorted: "
663 "entry=%d reg=0x%08X prev=0x%08X\n",
664 engine->name, engine->id,
665 i, curr, previous);
300233ee
BV
666 ret = false;
667 }
351e3db2
BV
668
669 previous = curr;
670 }
300233ee
BV
671
672 return ret;
351e3db2
BV
673}
674
0bc40be8 675static bool validate_regs_sorted(struct intel_engine_cs *engine)
351e3db2 676{
361b027b
JJ
677 int i;
678 const struct drm_i915_reg_table *table;
679
680 for (i = 0; i < engine->reg_table_count; i++) {
681 table = &engine->reg_tables[i];
33a051a5 682 if (!check_sorted(engine, table->regs, table->num_regs))
361b027b
JJ
683 return false;
684 }
685
686 return true;
351e3db2
BV
687}
688
44e895a8
BV
689struct cmd_node {
690 const struct drm_i915_cmd_descriptor *desc;
691 struct hlist_node node;
692};
693
694/*
695 * Different command ranges have different numbers of bits for the opcode. For
696 * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
697 * problem is that, for example, MI commands use bits 22:16 for other fields
698 * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
699 * we mask a command from a batch it could hash to the wrong bucket due to
700 * non-opcode bits being set. But if we don't include those bits, some 3D
701 * commands may hash to the same bucket due to not including opcode bits that
702 * make the command unique. For now, we will risk hashing to the same bucket.
44e895a8 703 */
d6a4ead7
CW
704static inline u32 cmd_header_key(u32 x)
705{
706 u32 shift;
707
708 switch (x >> INSTR_CLIENT_SHIFT) {
709 default:
710 case INSTR_MI_CLIENT:
711 shift = STD_MI_OPCODE_SHIFT;
712 break;
713 case INSTR_RC_CLIENT:
714 shift = STD_3D_OPCODE_SHIFT;
715 break;
716 case INSTR_BC_CLIENT:
717 shift = STD_2D_OPCODE_SHIFT;
718 break;
719 }
720
721 return x >> shift;
722}
44e895a8 723
0bc40be8 724static int init_hash_table(struct intel_engine_cs *engine,
44e895a8
BV
725 const struct drm_i915_cmd_table *cmd_tables,
726 int cmd_table_count)
727{
728 int i, j;
729
0bc40be8 730 hash_init(engine->cmd_hash);
44e895a8
BV
731
732 for (i = 0; i < cmd_table_count; i++) {
733 const struct drm_i915_cmd_table *table = &cmd_tables[i];
734
735 for (j = 0; j < table->count; j++) {
736 const struct drm_i915_cmd_descriptor *desc =
737 &table->table[j];
738 struct cmd_node *desc_node =
739 kmalloc(sizeof(*desc_node), GFP_KERNEL);
740
741 if (!desc_node)
742 return -ENOMEM;
743
744 desc_node->desc = desc;
0bc40be8 745 hash_add(engine->cmd_hash, &desc_node->node,
d6a4ead7 746 cmd_header_key(desc->cmd.value));
44e895a8
BV
747 }
748 }
749
750 return 0;
751}
752
0bc40be8 753static void fini_hash_table(struct intel_engine_cs *engine)
44e895a8
BV
754{
755 struct hlist_node *tmp;
756 struct cmd_node *desc_node;
757 int i;
758
0bc40be8 759 hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
44e895a8
BV
760 hash_del(&desc_node->node);
761 kfree(desc_node);
762 }
763}
764
351e3db2 765/**
33a051a5 766 * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine
14bb2c11 767 * @engine: the engine to initialize
351e3db2
BV
768 *
769 * Optionally initializes fields related to batch buffer command parsing in the
a4872ba6 770 * struct intel_engine_cs based on whether the platform requires software
351e3db2
BV
771 * command parsing.
772 */
7756e454 773void intel_engine_init_cmd_parser(struct intel_engine_cs *engine)
351e3db2 774{
44e895a8
BV
775 const struct drm_i915_cmd_table *cmd_tables;
776 int cmd_table_count;
777 int ret;
778
c033666a 779 if (!IS_GEN7(engine->i915))
7756e454 780 return;
351e3db2 781
0bc40be8 782 switch (engine->id) {
351e3db2 783 case RCS:
c033666a 784 if (IS_HASWELL(engine->i915)) {
44e895a8
BV
785 cmd_tables = hsw_render_ring_cmds;
786 cmd_table_count =
3a6fa984
BV
787 ARRAY_SIZE(hsw_render_ring_cmds);
788 } else {
44e895a8
BV
789 cmd_tables = gen7_render_cmds;
790 cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
3a6fa984
BV
791 }
792
c033666a 793 if (IS_HASWELL(engine->i915)) {
361b027b
JJ
794 engine->reg_tables = hsw_render_reg_tables;
795 engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables);
220375aa 796 } else {
361b027b
JJ
797 engine->reg_tables = ivb_render_reg_tables;
798 engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables);
220375aa
BV
799 }
800
0bc40be8 801 engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
351e3db2
BV
802 break;
803 case VCS:
44e895a8
BV
804 cmd_tables = gen7_video_cmds;
805 cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
0bc40be8 806 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
351e3db2
BV
807 break;
808 case BCS:
c033666a 809 if (IS_HASWELL(engine->i915)) {
44e895a8
BV
810 cmd_tables = hsw_blt_ring_cmds;
811 cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
9c640d1d 812 } else {
44e895a8
BV
813 cmd_tables = gen7_blt_cmds;
814 cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
9c640d1d
BV
815 }
816
c033666a 817 if (IS_HASWELL(engine->i915)) {
361b027b
JJ
818 engine->reg_tables = hsw_blt_reg_tables;
819 engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables);
220375aa 820 } else {
361b027b
JJ
821 engine->reg_tables = ivb_blt_reg_tables;
822 engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables);
220375aa
BV
823 }
824
0bc40be8 825 engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
351e3db2
BV
826 break;
827 case VECS:
44e895a8
BV
828 cmd_tables = hsw_vebox_cmds;
829 cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
351e3db2 830 /* VECS can use the same length_mask function as VCS */
0bc40be8 831 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
351e3db2
BV
832 break;
833 default:
33a051a5 834 MISSING_CASE(engine->id);
7756e454 835 return;
351e3db2
BV
836 }
837
7756e454
CW
838 if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) {
839 DRM_ERROR("%s: command descriptions are not sorted\n",
840 engine->name);
841 return;
842 }
843 if (!validate_regs_sorted(engine)) {
844 DRM_ERROR("%s: registers are not sorted\n", engine->name);
845 return;
846 }
bfc882b4 847
0bc40be8 848 ret = init_hash_table(engine, cmd_tables, cmd_table_count);
bfc882b4 849 if (ret) {
7756e454 850 DRM_ERROR("%s: initialised failed!\n", engine->name);
0bc40be8 851 fini_hash_table(engine);
7756e454 852 return;
44e895a8
BV
853 }
854
0bc40be8 855 engine->needs_cmd_parser = true;
44e895a8
BV
856}
857
858/**
33a051a5 859 * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields
14bb2c11 860 * @engine: the engine to clean up
44e895a8
BV
861 *
862 * Releases any resources related to command parsing that may have been
33a051a5 863 * initialized for the specified engine.
44e895a8 864 */
33a051a5 865void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine)
44e895a8 866{
0bc40be8 867 if (!engine->needs_cmd_parser)
44e895a8
BV
868 return;
869
0bc40be8 870 fini_hash_table(engine);
351e3db2
BV
871}
872
873static const struct drm_i915_cmd_descriptor*
0bc40be8 874find_cmd_in_table(struct intel_engine_cs *engine,
351e3db2
BV
875 u32 cmd_header)
876{
44e895a8 877 struct cmd_node *desc_node;
351e3db2 878
0bc40be8 879 hash_for_each_possible(engine->cmd_hash, desc_node, node,
d6a4ead7 880 cmd_header_key(cmd_header)) {
44e895a8 881 const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
d6a4ead7 882 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
351e3db2
BV
883 return desc;
884 }
885
886 return NULL;
887}
888
889/*
890 * Returns a pointer to a descriptor for the command specified by cmd_header.
891 *
892 * The caller must supply space for a default descriptor via the default_desc
33a051a5 893 * parameter. If no descriptor for the specified command exists in the engine's
351e3db2 894 * command parser tables, this function fills in default_desc based on the
33a051a5 895 * engine's default length encoding and returns default_desc.
351e3db2
BV
896 */
897static const struct drm_i915_cmd_descriptor*
0bc40be8 898find_cmd(struct intel_engine_cs *engine,
351e3db2 899 u32 cmd_header,
efdfd91f 900 const struct drm_i915_cmd_descriptor *desc,
351e3db2
BV
901 struct drm_i915_cmd_descriptor *default_desc)
902{
903 u32 mask;
351e3db2 904
efdfd91f
CW
905 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
906 return desc;
907
0bc40be8 908 desc = find_cmd_in_table(engine, cmd_header);
44e895a8
BV
909 if (desc)
910 return desc;
351e3db2 911
0bc40be8 912 mask = engine->get_cmd_length_mask(cmd_header);
351e3db2
BV
913 if (!mask)
914 return NULL;
915
efdfd91f
CW
916 default_desc->cmd.value = cmd_header;
917 default_desc->cmd.mask = ~0u << MIN_OPCODE_SHIFT;
351e3db2 918 default_desc->length.mask = mask;
efdfd91f 919 default_desc->flags = CMD_DESC_SKIP;
351e3db2
BV
920 return default_desc;
921}
922
4e86f725
FJ
923static const struct drm_i915_reg_descriptor *
924find_reg(const struct drm_i915_reg_descriptor *table,
925 int count, u32 addr)
351e3db2 926{
361b027b 927 int i;
351e3db2 928
361b027b
JJ
929 for (i = 0; i < count; i++) {
930 if (i915_mmio_reg_offset(table[i].addr) == addr)
931 return &table[i];
932 }
933
934 return NULL;
935}
936
937static const struct drm_i915_reg_descriptor *
938find_reg_in_tables(const struct drm_i915_reg_table *tables,
939 int count, bool is_master, u32 addr)
940{
941 int i;
942 const struct drm_i915_reg_table *table;
943 const struct drm_i915_reg_descriptor *reg;
944
945 for (i = 0; i < count; i++) {
946 table = &tables[i];
947 if (!table->master || is_master) {
948 reg = find_reg(table->regs, table->num_regs,
949 addr);
950 if (reg != NULL)
951 return reg;
351e3db2
BV
952 }
953 }
954
4e86f725 955 return NULL;
351e3db2
BV
956}
957
0b537272
CW
958/* Returns a vmap'd pointer to dst_obj, which the caller must unmap */
959static u32 *copy_batch(struct drm_i915_gem_object *dst_obj,
b9ffd80e
BV
960 struct drm_i915_gem_object *src_obj,
961 u32 batch_start_offset,
0b537272
CW
962 u32 batch_len,
963 bool *needs_clflush_after)
78a42377 964{
0b537272
CW
965 unsigned int src_needs_clflush;
966 unsigned int dst_needs_clflush;
ed13033f
CW
967 void *dst, *ptr;
968 int offset, n;
17cabf57 969 int ret;
b9ffd80e 970
0b537272
CW
971 ret = i915_gem_obj_prepare_shmem_read(src_obj, &src_needs_clflush);
972 if (ret)
78a42377 973 return ERR_PTR(ret);
78a42377 974
0b537272
CW
975 ret = i915_gem_obj_prepare_shmem_write(dst_obj, &dst_needs_clflush);
976 if (ret) {
977 dst = ERR_PTR(ret);
78a42377
BV
978 goto unpin_src;
979 }
980
0b537272
CW
981 dst = i915_gem_object_pin_map(dst_obj, I915_MAP_WB);
982 if (IS_ERR(dst))
ed13033f 983 goto unpin_dst;
78a42377 984
ed13033f
CW
985 ptr = dst;
986 offset = offset_in_page(batch_start_offset);
b9ffd80e 987
0b537272
CW
988 /* We can avoid clflushing partial cachelines before the write if we
989 * only every write full cache-lines. Since we know that both the
990 * source and destination are in multiples of PAGE_SIZE, we can simply
991 * round up to the next cacheline. We don't care about copying too much
992 * here as we only validate up to the end of the batch.
993 */
994 if (dst_needs_clflush & CLFLUSH_BEFORE)
995 batch_len = roundup(batch_len, boot_cpu_data.x86_clflush_size);
996
ed13033f
CW
997 for (n = batch_start_offset >> PAGE_SHIFT; batch_len; n++) {
998 int len = min_t(int, batch_len, PAGE_SIZE - offset);
999 void *vaddr;
1000
1001 vaddr = kmap_atomic(i915_gem_object_get_page(src_obj, n));
1002 if (src_needs_clflush)
1003 drm_clflush_virt_range(vaddr + offset, len);
1004 memcpy(ptr, vaddr + offset, len);
1005 kunmap_atomic(vaddr);
1006
1007 ptr += len;
1008 batch_len -= len;
1009 offset = 0;
1010 }
78a42377 1011
0b537272
CW
1012 /* dst_obj is returned with vmap pinned */
1013 *needs_clflush_after = dst_needs_clflush & CLFLUSH_AFTER;
1014
0b537272
CW
1015unpin_dst:
1016 i915_gem_obj_finish_shmem_access(dst_obj);
78a42377 1017unpin_src:
43394c7d 1018 i915_gem_obj_finish_shmem_access(src_obj);
0b537272 1019 return dst;
78a42377
BV
1020}
1021
351e3db2 1022/**
33a051a5
CW
1023 * intel_engine_needs_cmd_parser() - should a given engine use software
1024 * command parsing?
14bb2c11 1025 * @engine: the engine in question
351e3db2
BV
1026 *
1027 * Only certain platforms require software batch buffer command parsing, and
32197aab 1028 * only when enabled via module parameter.
351e3db2 1029 *
33a051a5 1030 * Return: true if the engine requires software command parsing
351e3db2 1031 */
33a051a5 1032bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine)
351e3db2 1033{
0bc40be8 1034 if (!engine->needs_cmd_parser)
351e3db2
BV
1035 return false;
1036
c033666a 1037 if (!USES_PPGTT(engine->i915))
d4d48035
BV
1038 return false;
1039
351e3db2
BV
1040 return (i915.enable_cmd_parser == 1);
1041}
1042
0bc40be8 1043static bool check_cmd(const struct intel_engine_cs *engine,
b651000b 1044 const struct drm_i915_cmd_descriptor *desc,
6a65c5b9 1045 const u32 *cmd, u32 length,
6e66ea13
BV
1046 const bool is_master,
1047 bool *oacontrol_set)
b651000b 1048{
ea884f09
CW
1049 if (desc->flags & CMD_DESC_SKIP)
1050 return true;
1051
b651000b
BV
1052 if (desc->flags & CMD_DESC_REJECT) {
1053 DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
1054 return false;
1055 }
1056
1057 if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
1058 DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
1059 *cmd);
1060 return false;
1061 }
1062
1063 if (desc->flags & CMD_DESC_REGISTER) {
6e66ea13 1064 /*
6a65c5b9
FJ
1065 * Get the distance between individual register offset
1066 * fields if the command can perform more than one
1067 * access at a time.
6e66ea13 1068 */
6a65c5b9
FJ
1069 const u32 step = desc->reg.step ? desc->reg.step : length;
1070 u32 offset;
1071
1072 for (offset = desc->reg.offset; offset < length;
1073 offset += step) {
1074 const u32 reg_addr = cmd[offset] & desc->reg.mask;
4e86f725 1075 const struct drm_i915_reg_descriptor *reg =
361b027b
JJ
1076 find_reg_in_tables(engine->reg_tables,
1077 engine->reg_table_count,
1078 is_master,
1079 reg_addr);
4e86f725
FJ
1080
1081 if (!reg) {
33a051a5
CW
1082 DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (exec_id=%d)\n",
1083 reg_addr, *cmd, engine->exec_id);
4e86f725
FJ
1084 return false;
1085 }
6a65c5b9
FJ
1086
1087 /*
1088 * OACONTROL requires some special handling for
1089 * writes. We want to make sure that any batch which
1090 * enables OA also disables it before the end of the
1091 * batch. The goal is to prevent one process from
1092 * snooping on the perf data from another process. To do
1093 * that, we need to check the value that will be written
1094 * to the register. Hence, limit OACONTROL writes to
1095 * only MI_LOAD_REGISTER_IMM commands.
1096 */
f0f59a00 1097 if (reg_addr == i915_mmio_reg_offset(OACONTROL)) {
f1afe24f 1098 if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
6a65c5b9
FJ
1099 DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n");
1100 return false;
1101 }
1102
6761d0a1
KG
1103 if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
1104 DRM_DEBUG_DRIVER("CMD: Rejected LRR to OACONTROL\n");
1105 return false;
1106 }
1107
6a65c5b9
FJ
1108 if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1))
1109 *oacontrol_set = (cmd[offset + 1] != 0);
00caf019 1110 }
6e66ea13 1111
4e86f725
FJ
1112 /*
1113 * Check the value written to the register against the
1114 * allowed mask/value pair given in the whitelist entry.
1115 */
1116 if (reg->mask) {
f1afe24f 1117 if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
4e86f725
FJ
1118 DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n",
1119 reg_addr);
1120 return false;
1121 }
1122
6761d0a1
KG
1123 if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
1124 DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n",
1125 reg_addr);
1126 return false;
1127 }
1128
4e86f725
FJ
1129 if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) &&
1130 (offset + 2 > length ||
1131 (cmd[offset + 1] & reg->mask) != reg->value)) {
1132 DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n",
1133 reg_addr);
6a65c5b9
FJ
1134 return false;
1135 }
b651000b
BV
1136 }
1137 }
1138 }
1139
1140 if (desc->flags & CMD_DESC_BITMASK) {
1141 int i;
1142
1143 for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
1144 u32 dword;
1145
1146 if (desc->bits[i].mask == 0)
1147 break;
1148
1149 if (desc->bits[i].condition_mask != 0) {
1150 u32 offset =
1151 desc->bits[i].condition_offset;
1152 u32 condition = cmd[offset] &
1153 desc->bits[i].condition_mask;
1154
1155 if (condition == 0)
1156 continue;
1157 }
1158
1159 dword = cmd[desc->bits[i].offset] &
1160 desc->bits[i].mask;
1161
1162 if (dword != desc->bits[i].expected) {
33a051a5 1163 DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (exec_id=%d)\n",
b651000b
BV
1164 *cmd,
1165 desc->bits[i].mask,
1166 desc->bits[i].expected,
33a051a5 1167 dword, engine->exec_id);
b651000b
BV
1168 return false;
1169 }
1170 }
1171 }
1172
1173 return true;
1174}
1175
351e3db2
BV
1176#define LENGTH_BIAS 2
1177
1178/**
1179 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
14bb2c11 1180 * @engine: the engine on which the batch is to execute
351e3db2 1181 * @batch_obj: the batch buffer in question
78a42377 1182 * @shadow_batch_obj: copy of the batch buffer in question
351e3db2 1183 * @batch_start_offset: byte offset in the batch at which execution starts
b9ffd80e 1184 * @batch_len: length of the commands in batch_obj
351e3db2
BV
1185 * @is_master: is the submitting process the drm master?
1186 *
1187 * Parses the specified batch buffer looking for privilege violations as
1188 * described in the overview.
1189 *
42c7156a
BV
1190 * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
1191 * if the batch appears legal but should use hardware parsing
351e3db2 1192 */
33a051a5
CW
1193int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1194 struct drm_i915_gem_object *batch_obj,
1195 struct drm_i915_gem_object *shadow_batch_obj,
1196 u32 batch_start_offset,
1197 u32 batch_len,
1198 bool is_master)
351e3db2 1199{
0b537272 1200 u32 *cmd, *batch_end;
efdfd91f
CW
1201 struct drm_i915_cmd_descriptor default_desc = noop_desc;
1202 const struct drm_i915_cmd_descriptor *desc = &default_desc;
6e66ea13 1203 bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */
0b537272 1204 bool needs_clflush_after = false;
17cabf57 1205 int ret = 0;
71745376 1206
0b537272
CW
1207 cmd = copy_batch(shadow_batch_obj, batch_obj,
1208 batch_start_offset, batch_len,
1209 &needs_clflush_after);
1210 if (IS_ERR(cmd)) {
78a42377 1211 DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
0b537272 1212 return PTR_ERR(cmd);
351e3db2
BV
1213 }
1214
78a42377 1215 /*
b9ffd80e 1216 * We use the batch length as size because the shadow object is as
78a42377
BV
1217 * large or larger and copy_batch() will write MI_NOPs to the extra
1218 * space. Parsing should be faster in some cases this way.
1219 */
0b537272 1220 batch_end = cmd + (batch_len / sizeof(*batch_end));
351e3db2 1221 while (cmd < batch_end) {
351e3db2
BV
1222 u32 length;
1223
1224 if (*cmd == MI_BATCH_BUFFER_END)
1225 break;
1226
efdfd91f 1227 desc = find_cmd(engine, *cmd, desc, &default_desc);
351e3db2
BV
1228 if (!desc) {
1229 DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
1230 *cmd);
1231 ret = -EINVAL;
1232 break;
1233 }
1234
42c7156a
BV
1235 /*
1236 * If the batch buffer contains a chained batch, return an
1237 * error that tells the caller to abort and dispatch the
1238 * workload as a non-secure batch.
1239 */
1240 if (desc->cmd.value == MI_BATCH_BUFFER_START) {
1241 ret = -EACCES;
1242 break;
1243 }
1244
351e3db2
BV
1245 if (desc->flags & CMD_DESC_FIXED)
1246 length = desc->length.fixed;
1247 else
1248 length = ((*cmd & desc->length.mask) + LENGTH_BIAS);
1249
1250 if ((batch_end - cmd) < length) {
86a25121 1251 DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
351e3db2
BV
1252 *cmd,
1253 length,
4b6eab59 1254 batch_end - cmd);
351e3db2
BV
1255 ret = -EINVAL;
1256 break;
1257 }
1258
0bc40be8 1259 if (!check_cmd(engine, desc, cmd, length, is_master,
6a65c5b9 1260 &oacontrol_set)) {
351e3db2
BV
1261 ret = -EINVAL;
1262 break;
1263 }
1264
351e3db2
BV
1265 cmd += length;
1266 }
1267
6e66ea13
BV
1268 if (oacontrol_set) {
1269 DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n");
1270 ret = -EINVAL;
1271 }
1272
351e3db2
BV
1273 if (cmd >= batch_end) {
1274 DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
1275 ret = -EINVAL;
1276 }
1277
0b537272
CW
1278 if (ret == 0 && needs_clflush_after)
1279 drm_clflush_virt_range(shadow_batch_obj->mapping, batch_len);
1280 i915_gem_object_unpin_map(shadow_batch_obj);
351e3db2 1281
351e3db2
BV
1282 return ret;
1283}
d728c8ef
BV
1284
1285/**
1286 * i915_cmd_parser_get_version() - get the cmd parser version number
14bb2c11 1287 * @dev_priv: i915 device private
d728c8ef
BV
1288 *
1289 * The cmd parser maintains a simple increasing integer version number suitable
1290 * for passing to userspace clients to determine what operations are permitted.
1291 *
1292 * Return: the current version number of the cmd parser
1293 */
1ca3712c 1294int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv)
d728c8ef 1295{
1ca3712c
CW
1296 struct intel_engine_cs *engine;
1297 bool active = false;
1298
1299 /* If the command parser is not enabled, report 0 - unsupported */
1300 for_each_engine(engine, dev_priv) {
33a051a5 1301 if (intel_engine_needs_cmd_parser(engine)) {
1ca3712c
CW
1302 active = true;
1303 break;
1304 }
1305 }
1306 if (!active)
1307 return 0;
1308
d728c8ef
BV
1309 /*
1310 * Command parser version history
1311 *
1312 * 1. Initial version. Checks batches and reports violations, but leaves
1313 * hardware parsing enabled (so does not allow new use cases).
f1f55cc0
NR
1314 * 2. Allow access to the MI_PREDICATE_SRC0 and
1315 * MI_PREDICATE_SRC1 registers.
c61200c2 1316 * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
2bbe6bbb 1317 * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3.
7b9748cb 1318 * 5. GPGPU dispatch compute indirect registers.
6cf0716c 1319 * 6. TIMESTAMP register and Haswell CS GPR registers
6761d0a1 1320 * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers.
d728c8ef 1321 */
6761d0a1 1322 return 7;
d728c8ef 1323}
This page took 0.363606 seconds and 5 git commands to generate.