drm/i915: Enable command parsing by default
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_cmd_parser.c
CommitLineData
351e3db2
BV
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Brad Volkin <bradley.d.volkin@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29
30/**
31 * DOC: i915 batch buffer command parser
32 *
33 * Motivation:
34 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
35 * require userspace code to submit batches containing commands such as
36 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
37 * generations of the hardware will noop these commands in "unsecure" batches
38 * (which includes all userspace batches submitted via i915) even though the
39 * commands may be safe and represent the intended programming model of the
40 * device.
41 *
42 * The software command parser is similar in operation to the command parsing
43 * done in hardware for unsecure batches. However, the software parser allows
44 * some operations that would be noop'd by hardware, if the parser determines
45 * the operation is safe, and submits the batch as "secure" to prevent hardware
46 * parsing.
47 *
48 * Threats:
49 * At a high level, the hardware (and software) checks attempt to prevent
50 * granting userspace undue privileges. There are three categories of privilege.
51 *
52 * First, commands which are explicitly defined as privileged or which should
53 * only be used by the kernel driver. The parser generally rejects such
54 * commands, though it may allow some from the drm master process.
55 *
56 * Second, commands which access registers. To support correct/enhanced
57 * userspace functionality, particularly certain OpenGL extensions, the parser
58 * provides a whitelist of registers which userspace may safely access (for both
59 * normal and drm master processes).
60 *
61 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
62 * The parser always rejects such commands.
63 *
64 * The majority of the problematic commands fall in the MI_* range, with only a
65 * few specific commands on each ring (e.g. PIPE_CONTROL and MI_FLUSH_DW).
66 *
67 * Implementation:
68 * Each ring maintains tables of commands and registers which the parser uses in
69 * scanning batch buffers submitted to that ring.
70 *
71 * Since the set of commands that the parser must check for is significantly
72 * smaller than the number of commands supported, the parser tables contain only
73 * those commands required by the parser. This generally works because command
74 * opcode ranges have standard command length encodings. So for commands that
75 * the parser does not need to check, it can easily skip them. This is
76 * implementated via a per-ring length decoding vfunc.
77 *
78 * Unfortunately, there are a number of commands that do not follow the standard
79 * length encoding for their opcode range, primarily amongst the MI_* commands.
80 * To handle this, the parser provides a way to define explicit "skip" entries
81 * in the per-ring command tables.
82 *
83 * Other command table entries map fairly directly to high level categories
84 * mentioned above: rejected, master-only, register whitelist. The parser
85 * implements a number of checks, including the privileged memory checks, via a
86 * general bitmasking mechanism.
87 */
88
3a6fa984
BV
89#define STD_MI_OPCODE_MASK 0xFF800000
90#define STD_3D_OPCODE_MASK 0xFFFF0000
91#define STD_2D_OPCODE_MASK 0xFFC00000
92#define STD_MFX_OPCODE_MASK 0xFFFF0000
93
94#define CMD(op, opm, f, lm, fl, ...) \
95 { \
96 .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
97 .cmd = { (op), (opm) }, \
98 .length = { (lm) }, \
99 __VA_ARGS__ \
100 }
101
102/* Convenience macros to compress the tables */
103#define SMI STD_MI_OPCODE_MASK
104#define S3D STD_3D_OPCODE_MASK
105#define S2D STD_2D_OPCODE_MASK
106#define SMFX STD_MFX_OPCODE_MASK
107#define F true
108#define S CMD_DESC_SKIP
109#define R CMD_DESC_REJECT
110#define W CMD_DESC_REGISTER
111#define B CMD_DESC_BITMASK
112#define M CMD_DESC_MASTER
113
114/* Command Mask Fixed Len Action
115 ---------------------------------------------------------- */
116static const struct drm_i915_cmd_descriptor common_cmds[] = {
117 CMD( MI_NOOP, SMI, F, 1, S ),
b18b396b 118 CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
17c1eb15 119 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ),
3a6fa984
BV
120 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
121 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
122 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
9c640d1d
BV
123 CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
124 CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
f0a346bd
BV
125 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
126 .reg = { .offset = 1, .mask = 0x007FFFFC } ),
d4d48035
BV
127 CMD( MI_STORE_REGISTER_MEM(1), SMI, !F, 0xFF, W | B,
128 .reg = { .offset = 1, .mask = 0x007FFFFC },
129 .bits = {{
130 .offset = 0,
131 .mask = MI_GLOBAL_GTT,
132 .expected = 0,
133 }}, ),
134 CMD( MI_LOAD_REGISTER_MEM, SMI, !F, 0xFF, W | B,
135 .reg = { .offset = 1, .mask = 0x007FFFFC },
136 .bits = {{
137 .offset = 0,
138 .mask = MI_GLOBAL_GTT,
139 .expected = 0,
140 }}, ),
3a6fa984
BV
141 CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
142};
143
144static const struct drm_i915_cmd_descriptor render_cmds[] = {
145 CMD( MI_FLUSH, SMI, F, 1, S ),
9c640d1d 146 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
3a6fa984
BV
147 CMD( MI_PREDICATE, SMI, F, 1, S ),
148 CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
9c640d1d
BV
149 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
150 CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
3a6fa984 151 CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
d4d48035
BV
152 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
153 .bits = {{
154 .offset = 0,
155 .mask = MI_GLOBAL_GTT,
156 .expected = 0,
157 }}, ),
9c640d1d 158 CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
d4d48035
BV
159 CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
160 .bits = {{
161 .offset = 0,
162 .mask = MI_GLOBAL_GTT,
163 .expected = 0,
164 }}, ),
165 CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
166 .bits = {{
167 .offset = 1,
168 .mask = MI_REPORT_PERF_COUNT_GGTT,
169 .expected = 0,
170 }}, ),
171 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
172 .bits = {{
173 .offset = 0,
174 .mask = MI_GLOBAL_GTT,
175 .expected = 0,
176 }}, ),
3a6fa984
BV
177 CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
178 CMD( PIPELINE_SELECT, S3D, F, 1, S ),
f0a346bd
BV
179 CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
180 .bits = {{
181 .offset = 2,
182 .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
183 .expected = 0,
184 }}, ),
3a6fa984
BV
185 CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
186 CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
187 CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
f0a346bd
BV
188 CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
189 .bits = {{
190 .offset = 1,
b18b396b 191 .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
f0a346bd 192 .expected = 0,
d4d48035
BV
193 },
194 {
195 .offset = 1,
114d4f70
BV
196 .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
197 PIPE_CONTROL_STORE_DATA_INDEX),
d4d48035
BV
198 .expected = 0,
199 .condition_offset = 1,
200 .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
f0a346bd 201 }}, ),
3a6fa984
BV
202};
203
204static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
205 CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
206 CMD( MI_RS_CONTROL, SMI, F, 1, S ),
207 CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
208 CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
17c1eb15 209 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
9c640d1d
BV
210 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
211 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, R ),
3a6fa984
BV
212 CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
213 CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
214 CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
215 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
216 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
217
218 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
219 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
220 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
221 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
222 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
223};
224
225static const struct drm_i915_cmd_descriptor video_cmds[] = {
9c640d1d 226 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
d4d48035
BV
227 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
228 .bits = {{
229 .offset = 0,
230 .mask = MI_GLOBAL_GTT,
231 .expected = 0,
232 }}, ),
9c640d1d 233 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
234 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
235 .bits = {{
236 .offset = 0,
237 .mask = MI_FLUSH_DW_NOTIFY,
238 .expected = 0,
d4d48035
BV
239 },
240 {
241 .offset = 1,
242 .mask = MI_FLUSH_DW_USE_GTT,
243 .expected = 0,
244 .condition_offset = 0,
245 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
246 },
247 {
248 .offset = 0,
249 .mask = MI_FLUSH_DW_STORE_INDEX,
250 .expected = 0,
251 .condition_offset = 0,
252 .condition_mask = MI_FLUSH_DW_OP_MASK,
d4d48035
BV
253 }}, ),
254 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
255 .bits = {{
256 .offset = 0,
257 .mask = MI_GLOBAL_GTT,
258 .expected = 0,
b18b396b 259 }}, ),
3a6fa984
BV
260 /*
261 * MFX_WAIT doesn't fit the way we handle length for most commands.
262 * It has a length field but it uses a non-standard length bias.
263 * It is always 1 dword though, so just treat it as fixed length.
264 */
265 CMD( MFX_WAIT, SMFX, F, 1, S ),
266};
267
268static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
9c640d1d 269 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
d4d48035
BV
270 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
271 .bits = {{
272 .offset = 0,
273 .mask = MI_GLOBAL_GTT,
274 .expected = 0,
275 }}, ),
9c640d1d 276 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
277 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
278 .bits = {{
279 .offset = 0,
280 .mask = MI_FLUSH_DW_NOTIFY,
281 .expected = 0,
d4d48035
BV
282 },
283 {
284 .offset = 1,
285 .mask = MI_FLUSH_DW_USE_GTT,
286 .expected = 0,
287 .condition_offset = 0,
288 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
289 },
290 {
291 .offset = 0,
292 .mask = MI_FLUSH_DW_STORE_INDEX,
293 .expected = 0,
294 .condition_offset = 0,
295 .condition_mask = MI_FLUSH_DW_OP_MASK,
d4d48035
BV
296 }}, ),
297 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
298 .bits = {{
299 .offset = 0,
300 .mask = MI_GLOBAL_GTT,
301 .expected = 0,
b18b396b 302 }}, ),
3a6fa984
BV
303};
304
305static const struct drm_i915_cmd_descriptor blt_cmds[] = {
9c640d1d 306 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
d4d48035
BV
307 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
308 .bits = {{
309 .offset = 0,
310 .mask = MI_GLOBAL_GTT,
311 .expected = 0,
312 }}, ),
9c640d1d 313 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
b18b396b
BV
314 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
315 .bits = {{
316 .offset = 0,
317 .mask = MI_FLUSH_DW_NOTIFY,
318 .expected = 0,
d4d48035
BV
319 },
320 {
321 .offset = 1,
322 .mask = MI_FLUSH_DW_USE_GTT,
323 .expected = 0,
324 .condition_offset = 0,
325 .condition_mask = MI_FLUSH_DW_OP_MASK,
114d4f70
BV
326 },
327 {
328 .offset = 0,
329 .mask = MI_FLUSH_DW_STORE_INDEX,
330 .expected = 0,
331 .condition_offset = 0,
332 .condition_mask = MI_FLUSH_DW_OP_MASK,
b18b396b 333 }}, ),
3a6fa984
BV
334 CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
335 CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
336};
337
9c640d1d 338static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
17c1eb15 339 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
9c640d1d
BV
340 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
341};
342
3a6fa984
BV
343#undef CMD
344#undef SMI
345#undef S3D
346#undef S2D
347#undef SMFX
348#undef F
349#undef S
350#undef R
351#undef W
352#undef B
353#undef M
354
355static const struct drm_i915_cmd_table gen7_render_cmds[] = {
356 { common_cmds, ARRAY_SIZE(common_cmds) },
357 { render_cmds, ARRAY_SIZE(render_cmds) },
358};
359
360static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
361 { common_cmds, ARRAY_SIZE(common_cmds) },
362 { render_cmds, ARRAY_SIZE(render_cmds) },
363 { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
364};
365
366static const struct drm_i915_cmd_table gen7_video_cmds[] = {
367 { common_cmds, ARRAY_SIZE(common_cmds) },
368 { video_cmds, ARRAY_SIZE(video_cmds) },
369};
370
371static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
372 { common_cmds, ARRAY_SIZE(common_cmds) },
373 { vecs_cmds, ARRAY_SIZE(vecs_cmds) },
374};
375
376static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
377 { common_cmds, ARRAY_SIZE(common_cmds) },
378 { blt_cmds, ARRAY_SIZE(blt_cmds) },
379};
380
9c640d1d
BV
381static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
382 { common_cmds, ARRAY_SIZE(common_cmds) },
383 { blt_cmds, ARRAY_SIZE(blt_cmds) },
384 { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
385};
386
5947de9b
BV
387/*
388 * Register whitelists, sorted by increasing register offset.
389 *
390 * Some registers that userspace accesses are 64 bits. The register
391 * access commands only allow 32-bit accesses. Hence, we have to include
392 * entries for both halves of the 64-bit registers.
393 */
394
395/* Convenience macro for adding 64-bit registers */
396#define REG64(addr) (addr), (addr + sizeof(u32))
397
398static const u32 gen7_render_regs[] = {
399 REG64(HS_INVOCATION_COUNT),
400 REG64(DS_INVOCATION_COUNT),
401 REG64(IA_VERTICES_COUNT),
402 REG64(IA_PRIMITIVES_COUNT),
403 REG64(VS_INVOCATION_COUNT),
404 REG64(GS_INVOCATION_COUNT),
405 REG64(GS_PRIMITIVES_COUNT),
406 REG64(CL_INVOCATION_COUNT),
407 REG64(CL_PRIMITIVES_COUNT),
408 REG64(PS_INVOCATION_COUNT),
409 REG64(PS_DEPTH_COUNT),
410 REG64(GEN7_SO_NUM_PRIMS_WRITTEN(0)),
411 REG64(GEN7_SO_NUM_PRIMS_WRITTEN(1)),
412 REG64(GEN7_SO_NUM_PRIMS_WRITTEN(2)),
413 REG64(GEN7_SO_NUM_PRIMS_WRITTEN(3)),
414 GEN7_SO_WRITE_OFFSET(0),
415 GEN7_SO_WRITE_OFFSET(1),
416 GEN7_SO_WRITE_OFFSET(2),
417 GEN7_SO_WRITE_OFFSET(3),
418};
419
420static const u32 gen7_blt_regs[] = {
421 BCS_SWCTRL,
422};
423
220375aa
BV
424static const u32 ivb_master_regs[] = {
425 FORCEWAKE_MT,
426 DERRMR,
427 GEN7_PIPE_DE_LOAD_SL(PIPE_A),
428 GEN7_PIPE_DE_LOAD_SL(PIPE_B),
429 GEN7_PIPE_DE_LOAD_SL(PIPE_C),
430};
431
432static const u32 hsw_master_regs[] = {
433 FORCEWAKE_MT,
434 DERRMR,
435};
436
5947de9b
BV
437#undef REG64
438
351e3db2
BV
439static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
440{
441 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
442 u32 subclient =
443 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
444
445 if (client == INSTR_MI_CLIENT)
446 return 0x3F;
447 else if (client == INSTR_RC_CLIENT) {
448 if (subclient == INSTR_MEDIA_SUBCLIENT)
449 return 0xFFFF;
450 else
451 return 0xFF;
452 }
453
454 DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
455 return 0;
456}
457
458static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
459{
460 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
461 u32 subclient =
462 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
463
464 if (client == INSTR_MI_CLIENT)
465 return 0x3F;
466 else if (client == INSTR_RC_CLIENT) {
467 if (subclient == INSTR_MEDIA_SUBCLIENT)
468 return 0xFFF;
469 else
470 return 0xFF;
471 }
472
473 DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
474 return 0;
475}
476
477static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
478{
479 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
480
481 if (client == INSTR_MI_CLIENT)
482 return 0x3F;
483 else if (client == INSTR_BC_CLIENT)
484 return 0xFF;
485
486 DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
487 return 0;
488}
489
490static void validate_cmds_sorted(struct intel_ring_buffer *ring)
491{
492 int i;
493
494 if (!ring->cmd_tables || ring->cmd_table_count == 0)
495 return;
496
497 for (i = 0; i < ring->cmd_table_count; i++) {
498 const struct drm_i915_cmd_table *table = &ring->cmd_tables[i];
499 u32 previous = 0;
500 int j;
501
502 for (j = 0; j < table->count; j++) {
503 const struct drm_i915_cmd_descriptor *desc =
504 &table->table[i];
505 u32 curr = desc->cmd.value & desc->cmd.mask;
506
507 if (curr < previous)
508 DRM_ERROR("CMD: table not sorted ring=%d table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
509 ring->id, i, j, curr, previous);
510
511 previous = curr;
512 }
513 }
514}
515
516static void check_sorted(int ring_id, const u32 *reg_table, int reg_count)
517{
518 int i;
519 u32 previous = 0;
520
521 for (i = 0; i < reg_count; i++) {
522 u32 curr = reg_table[i];
523
524 if (curr < previous)
525 DRM_ERROR("CMD: table not sorted ring=%d entry=%d reg=0x%08X prev=0x%08X\n",
526 ring_id, i, curr, previous);
527
528 previous = curr;
529 }
530}
531
532static void validate_regs_sorted(struct intel_ring_buffer *ring)
533{
534 check_sorted(ring->id, ring->reg_table, ring->reg_count);
535 check_sorted(ring->id, ring->master_reg_table, ring->master_reg_count);
536}
537
538/**
539 * i915_cmd_parser_init_ring() - set cmd parser related fields for a ringbuffer
540 * @ring: the ringbuffer to initialize
541 *
542 * Optionally initializes fields related to batch buffer command parsing in the
543 * struct intel_ring_buffer based on whether the platform requires software
544 * command parsing.
545 */
546void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring)
547{
548 if (!IS_GEN7(ring->dev))
549 return;
550
551 switch (ring->id) {
552 case RCS:
3a6fa984
BV
553 if (IS_HASWELL(ring->dev)) {
554 ring->cmd_tables = hsw_render_ring_cmds;
555 ring->cmd_table_count =
556 ARRAY_SIZE(hsw_render_ring_cmds);
557 } else {
558 ring->cmd_tables = gen7_render_cmds;
559 ring->cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
560 }
561
5947de9b
BV
562 ring->reg_table = gen7_render_regs;
563 ring->reg_count = ARRAY_SIZE(gen7_render_regs);
564
220375aa
BV
565 if (IS_HASWELL(ring->dev)) {
566 ring->master_reg_table = hsw_master_regs;
567 ring->master_reg_count = ARRAY_SIZE(hsw_master_regs);
568 } else {
569 ring->master_reg_table = ivb_master_regs;
570 ring->master_reg_count = ARRAY_SIZE(ivb_master_regs);
571 }
572
351e3db2
BV
573 ring->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
574 break;
575 case VCS:
3a6fa984
BV
576 ring->cmd_tables = gen7_video_cmds;
577 ring->cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
351e3db2
BV
578 ring->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
579 break;
580 case BCS:
9c640d1d
BV
581 if (IS_HASWELL(ring->dev)) {
582 ring->cmd_tables = hsw_blt_ring_cmds;
583 ring->cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
584 } else {
585 ring->cmd_tables = gen7_blt_cmds;
586 ring->cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
587 }
588
5947de9b
BV
589 ring->reg_table = gen7_blt_regs;
590 ring->reg_count = ARRAY_SIZE(gen7_blt_regs);
591
220375aa
BV
592 if (IS_HASWELL(ring->dev)) {
593 ring->master_reg_table = hsw_master_regs;
594 ring->master_reg_count = ARRAY_SIZE(hsw_master_regs);
595 } else {
596 ring->master_reg_table = ivb_master_regs;
597 ring->master_reg_count = ARRAY_SIZE(ivb_master_regs);
598 }
599
351e3db2
BV
600 ring->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
601 break;
602 case VECS:
3a6fa984
BV
603 ring->cmd_tables = hsw_vebox_cmds;
604 ring->cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
351e3db2
BV
605 /* VECS can use the same length_mask function as VCS */
606 ring->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
607 break;
608 default:
609 DRM_ERROR("CMD: cmd_parser_init with unknown ring: %d\n",
610 ring->id);
611 BUG();
612 }
613
614 validate_cmds_sorted(ring);
615 validate_regs_sorted(ring);
616}
617
618static const struct drm_i915_cmd_descriptor*
619find_cmd_in_table(const struct drm_i915_cmd_table *table,
620 u32 cmd_header)
621{
622 int i;
623
624 for (i = 0; i < table->count; i++) {
625 const struct drm_i915_cmd_descriptor *desc = &table->table[i];
626 u32 masked_cmd = desc->cmd.mask & cmd_header;
627 u32 masked_value = desc->cmd.value & desc->cmd.mask;
628
629 if (masked_cmd == masked_value)
630 return desc;
631 }
632
633 return NULL;
634}
635
636/*
637 * Returns a pointer to a descriptor for the command specified by cmd_header.
638 *
639 * The caller must supply space for a default descriptor via the default_desc
640 * parameter. If no descriptor for the specified command exists in the ring's
641 * command parser tables, this function fills in default_desc based on the
642 * ring's default length encoding and returns default_desc.
643 */
644static const struct drm_i915_cmd_descriptor*
645find_cmd(struct intel_ring_buffer *ring,
646 u32 cmd_header,
647 struct drm_i915_cmd_descriptor *default_desc)
648{
649 u32 mask;
650 int i;
651
652 for (i = 0; i < ring->cmd_table_count; i++) {
653 const struct drm_i915_cmd_descriptor *desc;
654
655 desc = find_cmd_in_table(&ring->cmd_tables[i], cmd_header);
656 if (desc)
657 return desc;
658 }
659
660 mask = ring->get_cmd_length_mask(cmd_header);
661 if (!mask)
662 return NULL;
663
664 BUG_ON(!default_desc);
665 default_desc->flags = CMD_DESC_SKIP;
666 default_desc->length.mask = mask;
667
668 return default_desc;
669}
670
671static bool valid_reg(const u32 *table, int count, u32 addr)
672{
673 if (table && count != 0) {
674 int i;
675
676 for (i = 0; i < count; i++) {
677 if (table[i] == addr)
678 return true;
679 }
680 }
681
682 return false;
683}
684
685static u32 *vmap_batch(struct drm_i915_gem_object *obj)
686{
687 int i;
688 void *addr = NULL;
689 struct sg_page_iter sg_iter;
690 struct page **pages;
691
692 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
693 if (pages == NULL) {
694 DRM_DEBUG_DRIVER("Failed to get space for pages\n");
695 goto finish;
696 }
697
698 i = 0;
699 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
700 pages[i] = sg_page_iter_page(&sg_iter);
701 i++;
702 }
703
704 addr = vmap(pages, i, 0, PAGE_KERNEL);
705 if (addr == NULL) {
706 DRM_DEBUG_DRIVER("Failed to vmap pages\n");
707 goto finish;
708 }
709
710finish:
711 if (pages)
712 drm_free_large(pages);
713 return (u32*)addr;
714}
715
716/**
717 * i915_needs_cmd_parser() - should a given ring use software command parsing?
718 * @ring: the ring in question
719 *
720 * Only certain platforms require software batch buffer command parsing, and
721 * only when enabled via module paramter.
722 *
723 * Return: true if the ring requires software command parsing
724 */
725bool i915_needs_cmd_parser(struct intel_ring_buffer *ring)
726{
d4d48035
BV
727 drm_i915_private_t *dev_priv = ring->dev->dev_private;
728
351e3db2
BV
729 /* No command tables indicates a platform without parsing */
730 if (!ring->cmd_tables)
731 return false;
732
d4d48035
BV
733 /*
734 * XXX: VLV is Gen7 and therefore has cmd_tables, but has PPGTT
735 * disabled. That will cause all of the parser's PPGTT checks to
736 * fail. For now, disable parsing when PPGTT is off.
737 */
738 if (!dev_priv->mm.aliasing_ppgtt)
739 return false;
740
351e3db2
BV
741 return (i915.enable_cmd_parser == 1);
742}
743
744#define LENGTH_BIAS 2
745
746/**
747 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
748 * @ring: the ring on which the batch is to execute
749 * @batch_obj: the batch buffer in question
750 * @batch_start_offset: byte offset in the batch at which execution starts
751 * @is_master: is the submitting process the drm master?
752 *
753 * Parses the specified batch buffer looking for privilege violations as
754 * described in the overview.
755 *
756 * Return: non-zero if the parser finds violations or otherwise fails
757 */
758int i915_parse_cmds(struct intel_ring_buffer *ring,
759 struct drm_i915_gem_object *batch_obj,
760 u32 batch_start_offset,
761 bool is_master)
762{
763 int ret = 0;
764 u32 *cmd, *batch_base, *batch_end;
765 struct drm_i915_cmd_descriptor default_desc = { 0 };
766 int needs_clflush = 0;
767
768 ret = i915_gem_obj_prepare_shmem_read(batch_obj, &needs_clflush);
769 if (ret) {
770 DRM_DEBUG_DRIVER("CMD: failed to prep read\n");
771 return ret;
772 }
773
774 batch_base = vmap_batch(batch_obj);
775 if (!batch_base) {
776 DRM_DEBUG_DRIVER("CMD: Failed to vmap batch\n");
777 i915_gem_object_unpin_pages(batch_obj);
778 return -ENOMEM;
779 }
780
781 if (needs_clflush)
782 drm_clflush_virt_range((char *)batch_base, batch_obj->base.size);
783
784 cmd = batch_base + (batch_start_offset / sizeof(*cmd));
785 batch_end = cmd + (batch_obj->base.size / sizeof(*batch_end));
786
787 while (cmd < batch_end) {
788 const struct drm_i915_cmd_descriptor *desc;
789 u32 length;
790
791 if (*cmd == MI_BATCH_BUFFER_END)
792 break;
793
794 desc = find_cmd(ring, *cmd, &default_desc);
795 if (!desc) {
796 DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
797 *cmd);
798 ret = -EINVAL;
799 break;
800 }
801
802 if (desc->flags & CMD_DESC_FIXED)
803 length = desc->length.fixed;
804 else
805 length = ((*cmd & desc->length.mask) + LENGTH_BIAS);
806
807 if ((batch_end - cmd) < length) {
e5081a53 808 DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%d batchlen=%td\n",
351e3db2
BV
809 *cmd,
810 length,
811 batch_end - cmd);
812 ret = -EINVAL;
813 break;
814 }
815
816 if (desc->flags & CMD_DESC_REJECT) {
817 DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
818 ret = -EINVAL;
819 break;
820 }
821
822 if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
823 DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
824 *cmd);
825 ret = -EINVAL;
826 break;
827 }
828
829 if (desc->flags & CMD_DESC_REGISTER) {
830 u32 reg_addr = cmd[desc->reg.offset] & desc->reg.mask;
831
832 if (!valid_reg(ring->reg_table,
833 ring->reg_count, reg_addr)) {
834 if (!is_master ||
835 !valid_reg(ring->master_reg_table,
836 ring->master_reg_count,
837 reg_addr)) {
838 DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (ring=%d)\n",
839 reg_addr,
840 *cmd,
841 ring->id);
842 ret = -EINVAL;
843 break;
844 }
845 }
846 }
847
848 if (desc->flags & CMD_DESC_BITMASK) {
849 int i;
850
851 for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
852 u32 dword;
853
854 if (desc->bits[i].mask == 0)
855 break;
856
d4d48035
BV
857 if (desc->bits[i].condition_mask != 0) {
858 u32 offset =
859 desc->bits[i].condition_offset;
860 u32 condition = cmd[offset] &
861 desc->bits[i].condition_mask;
862
863 if (condition == 0)
864 continue;
865 }
866
351e3db2
BV
867 dword = cmd[desc->bits[i].offset] &
868 desc->bits[i].mask;
869
870 if (dword != desc->bits[i].expected) {
871 DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (ring=%d)\n",
872 *cmd,
873 desc->bits[i].mask,
874 desc->bits[i].expected,
875 dword, ring->id);
876 ret = -EINVAL;
877 break;
878 }
879 }
880
881 if (ret)
882 break;
883 }
884
885 cmd += length;
886 }
887
888 if (cmd >= batch_end) {
889 DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
890 ret = -EINVAL;
891 }
892
893 vunmap(batch_base);
894
895 i915_gem_object_unpin_pages(batch_obj);
896
897 return ret;
898}
d728c8ef
BV
899
900/**
901 * i915_cmd_parser_get_version() - get the cmd parser version number
902 *
903 * The cmd parser maintains a simple increasing integer version number suitable
904 * for passing to userspace clients to determine what operations are permitted.
905 *
906 * Return: the current version number of the cmd parser
907 */
908int i915_cmd_parser_get_version(void)
909{
910 /*
911 * Command parser version history
912 *
913 * 1. Initial version. Checks batches and reports violations, but leaves
914 * hardware parsing enabled (so does not allow new use cases).
915 */
916 return 1;
917}
This page took 0.073425 seconds and 5 git commands to generate.