drm/i915: Apply the force-detect VGA w/a to Valleyview
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
6d2b8885 33#include <linux/list_sort.h>
ec013e7f 34#include <asm/msr-index.h>
760285e7 35#include <drm/drmP.h>
4e5359cd 36#include "intel_drv.h"
e5c65260 37#include "intel_ringbuffer.h"
760285e7 38#include <drm/i915_drm.h>
2017263e
BG
39#include "i915_drv.h"
40
41#define DRM_I915_RING_DEBUG 1
42
43
44#if defined(CONFIG_DEBUG_FS)
45
f13d3f73 46enum {
69dc4987 47 ACTIVE_LIST,
f13d3f73 48 INACTIVE_LIST,
d21d5975 49 PINNED_LIST,
f13d3f73 50};
2017263e 51
70d39fe4
CW
52static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 64 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
65#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
66#define SEP_SEMICOLON ;
67 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
68#undef PRINT_FLAG
69#undef SEP_SEMICOLON
70d39fe4
CW
70
71 return 0;
72}
2017263e 73
05394f39 74static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 75{
05394f39 76 if (obj->user_pin_count > 0)
a6172a80 77 return "P";
05394f39 78 else if (obj->pin_count > 0)
a6172a80
CW
79 return "p";
80 else
81 return " ";
82}
83
05394f39 84static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 85{
0206e353
AJ
86 switch (obj->tiling_mode) {
87 default:
88 case I915_TILING_NONE: return " ";
89 case I915_TILING_X: return "X";
90 case I915_TILING_Y: return "Y";
91 }
a6172a80
CW
92}
93
1d693bcc
BW
94static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
95{
96 return obj->has_global_gtt_mapping ? "g" : " ";
97}
98
37811fcc
CW
99static void
100describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
101{
1d693bcc 102 struct i915_vma *vma;
fb1ae911 103 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
104 &obj->base,
105 get_pin_flag(obj),
106 get_tiling_flag(obj),
1d693bcc 107 get_global_flag(obj),
a05a5862 108 obj->base.size / 1024,
37811fcc
CW
109 obj->base.read_domains,
110 obj->base.write_domain,
0201f1ec
CW
111 obj->last_read_seqno,
112 obj->last_write_seqno,
caea7476 113 obj->last_fenced_seqno,
84734a04 114 i915_cache_level_str(obj->cache_level),
37811fcc
CW
115 obj->dirty ? " dirty" : "",
116 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
117 if (obj->base.name)
118 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
119 if (obj->pin_count)
120 seq_printf(m, " (pinned x %d)", obj->pin_count);
cc98b413
CW
121 if (obj->pin_display)
122 seq_printf(m, " (display)");
37811fcc
CW
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
125 list_for_each_entry(vma, &obj->vma_list, vma_link) {
126 if (!i915_is_ggtt(vma->vm))
127 seq_puts(m, " (pp");
128 else
129 seq_puts(m, " (g");
130 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
131 vma->node.start, vma->node.size);
132 }
c1ad11fc
CW
133 if (obj->stolen)
134 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
135 if (obj->pin_mappable || obj->fault_mappable) {
136 char s[3], *t = s;
137 if (obj->pin_mappable)
138 *t++ = 'p';
139 if (obj->fault_mappable)
140 *t++ = 'f';
141 *t = '\0';
142 seq_printf(m, " (%s mappable)", s);
143 }
69dc4987
CW
144 if (obj->ring != NULL)
145 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
146}
147
433e12f7 148static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
149{
150 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
151 uintptr_t list = (uintptr_t) node->info_ent->data;
152 struct list_head *head;
2017263e 153 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
154 struct drm_i915_private *dev_priv = dev->dev_private;
155 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 156 struct i915_vma *vma;
8f2480fb
CW
157 size_t total_obj_size, total_gtt_size;
158 int count, ret;
de227ef0
CW
159
160 ret = mutex_lock_interruptible(&dev->struct_mutex);
161 if (ret)
162 return ret;
2017263e 163
ca191b13 164 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
165 switch (list) {
166 case ACTIVE_LIST:
267f0c90 167 seq_puts(m, "Active:\n");
5cef07e1 168 head = &vm->active_list;
433e12f7
BG
169 break;
170 case INACTIVE_LIST:
267f0c90 171 seq_puts(m, "Inactive:\n");
5cef07e1 172 head = &vm->inactive_list;
433e12f7 173 break;
433e12f7 174 default:
de227ef0
CW
175 mutex_unlock(&dev->struct_mutex);
176 return -EINVAL;
2017263e 177 }
2017263e 178
8f2480fb 179 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
180 list_for_each_entry(vma, head, mm_list) {
181 seq_printf(m, " ");
182 describe_obj(m, vma->obj);
183 seq_printf(m, "\n");
184 total_obj_size += vma->obj->base.size;
185 total_gtt_size += vma->node.size;
8f2480fb 186 count++;
2017263e 187 }
de227ef0 188 mutex_unlock(&dev->struct_mutex);
5e118f41 189
8f2480fb
CW
190 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
191 count, total_obj_size, total_gtt_size);
2017263e
BG
192 return 0;
193}
194
6d2b8885
CW
195static int obj_rank_by_stolen(void *priv,
196 struct list_head *A, struct list_head *B)
197{
198 struct drm_i915_gem_object *a =
b25cb2f8 199 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 200 struct drm_i915_gem_object *b =
b25cb2f8 201 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
202
203 return a->stolen->start - b->stolen->start;
204}
205
206static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
207{
208 struct drm_info_node *node = (struct drm_info_node *) m->private;
209 struct drm_device *dev = node->minor->dev;
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 struct drm_i915_gem_object *obj;
212 size_t total_obj_size, total_gtt_size;
213 LIST_HEAD(stolen);
214 int count, ret;
215
216 ret = mutex_lock_interruptible(&dev->struct_mutex);
217 if (ret)
218 return ret;
219
220 total_obj_size = total_gtt_size = count = 0;
221 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
222 if (obj->stolen == NULL)
223 continue;
224
b25cb2f8 225 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
226
227 total_obj_size += obj->base.size;
228 total_gtt_size += i915_gem_obj_ggtt_size(obj);
229 count++;
230 }
231 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
232 if (obj->stolen == NULL)
233 continue;
234
b25cb2f8 235 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
236
237 total_obj_size += obj->base.size;
238 count++;
239 }
240 list_sort(NULL, &stolen, obj_rank_by_stolen);
241 seq_puts(m, "Stolen:\n");
242 while (!list_empty(&stolen)) {
b25cb2f8 243 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
244 seq_puts(m, " ");
245 describe_obj(m, obj);
246 seq_putc(m, '\n');
b25cb2f8 247 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
248 }
249 mutex_unlock(&dev->struct_mutex);
250
251 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
252 count, total_obj_size, total_gtt_size);
253 return 0;
254}
255
6299f992
CW
256#define count_objects(list, member) do { \
257 list_for_each_entry(obj, list, member) { \
f343c5f6 258 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
259 ++count; \
260 if (obj->map_and_fenceable) { \
f343c5f6 261 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
262 ++mappable_count; \
263 } \
264 } \
0206e353 265} while (0)
6299f992 266
2db8e9d6
CW
267struct file_stats {
268 int count;
269 size_t total, active, inactive, unbound;
270};
271
272static int per_file_stats(int id, void *ptr, void *data)
273{
274 struct drm_i915_gem_object *obj = ptr;
275 struct file_stats *stats = data;
276
277 stats->count++;
278 stats->total += obj->base.size;
279
f343c5f6 280 if (i915_gem_obj_ggtt_bound(obj)) {
2db8e9d6
CW
281 if (!list_empty(&obj->ring_list))
282 stats->active += obj->base.size;
283 else
284 stats->inactive += obj->base.size;
285 } else {
286 if (!list_empty(&obj->global_list))
287 stats->unbound += obj->base.size;
288 }
289
290 return 0;
291}
292
ca191b13
BW
293#define count_vmas(list, member) do { \
294 list_for_each_entry(vma, list, member) { \
295 size += i915_gem_obj_ggtt_size(vma->obj); \
296 ++count; \
297 if (vma->obj->map_and_fenceable) { \
298 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
299 ++mappable_count; \
300 } \
301 } \
302} while (0)
303
304static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f
CW
305{
306 struct drm_info_node *node = (struct drm_info_node *) m->private;
307 struct drm_device *dev = node->minor->dev;
308 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
309 u32 count, mappable_count, purgeable_count;
310 size_t size, mappable_size, purgeable_size;
6299f992 311 struct drm_i915_gem_object *obj;
5cef07e1 312 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 313 struct drm_file *file;
ca191b13 314 struct i915_vma *vma;
73aa808f
CW
315 int ret;
316
317 ret = mutex_lock_interruptible(&dev->struct_mutex);
318 if (ret)
319 return ret;
320
6299f992
CW
321 seq_printf(m, "%u objects, %zu bytes\n",
322 dev_priv->mm.object_count,
323 dev_priv->mm.object_memory);
324
325 size = count = mappable_size = mappable_count = 0;
35c20a60 326 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
327 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
328 count, mappable_count, size, mappable_size);
329
330 size = count = mappable_size = mappable_count = 0;
ca191b13 331 count_vmas(&vm->active_list, mm_list);
6299f992
CW
332 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
333 count, mappable_count, size, mappable_size);
334
6299f992 335 size = count = mappable_size = mappable_count = 0;
ca191b13 336 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
337 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
338 count, mappable_count, size, mappable_size);
339
b7abb714 340 size = count = purgeable_size = purgeable_count = 0;
35c20a60 341 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 342 size += obj->base.size, ++count;
b7abb714
CW
343 if (obj->madv == I915_MADV_DONTNEED)
344 purgeable_size += obj->base.size, ++purgeable_count;
345 }
6c085a72
CW
346 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
347
6299f992 348 size = count = mappable_size = mappable_count = 0;
35c20a60 349 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 350 if (obj->fault_mappable) {
f343c5f6 351 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
352 ++count;
353 }
354 if (obj->pin_mappable) {
f343c5f6 355 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
356 ++mappable_count;
357 }
b7abb714
CW
358 if (obj->madv == I915_MADV_DONTNEED) {
359 purgeable_size += obj->base.size;
360 ++purgeable_count;
361 }
6299f992 362 }
b7abb714
CW
363 seq_printf(m, "%u purgeable objects, %zu bytes\n",
364 purgeable_count, purgeable_size);
6299f992
CW
365 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
366 mappable_count, mappable_size);
367 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
368 count, size);
369
93d18799 370 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
371 dev_priv->gtt.base.total,
372 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 373
267f0c90 374 seq_putc(m, '\n');
2db8e9d6
CW
375 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
376 struct file_stats stats;
377
378 memset(&stats, 0, sizeof(stats));
379 idr_for_each(&file->object_idr, per_file_stats, &stats);
380 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
381 get_pid_task(file->pid, PIDTYPE_PID)->comm,
382 stats.count,
383 stats.total,
384 stats.active,
385 stats.inactive,
386 stats.unbound);
387 }
388
73aa808f
CW
389 mutex_unlock(&dev->struct_mutex);
390
391 return 0;
392}
393
aee56cff 394static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323
CW
395{
396 struct drm_info_node *node = (struct drm_info_node *) m->private;
397 struct drm_device *dev = node->minor->dev;
1b50247a 398 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
399 struct drm_i915_private *dev_priv = dev->dev_private;
400 struct drm_i915_gem_object *obj;
401 size_t total_obj_size, total_gtt_size;
402 int count, ret;
403
404 ret = mutex_lock_interruptible(&dev->struct_mutex);
405 if (ret)
406 return ret;
407
408 total_obj_size = total_gtt_size = count = 0;
35c20a60 409 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1b50247a
CW
410 if (list == PINNED_LIST && obj->pin_count == 0)
411 continue;
412
267f0c90 413 seq_puts(m, " ");
08c18323 414 describe_obj(m, obj);
267f0c90 415 seq_putc(m, '\n');
08c18323 416 total_obj_size += obj->base.size;
f343c5f6 417 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
418 count++;
419 }
420
421 mutex_unlock(&dev->struct_mutex);
422
423 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
424 count, total_obj_size, total_gtt_size);
425
426 return 0;
427}
428
4e5359cd
SF
429static int i915_gem_pageflip_info(struct seq_file *m, void *data)
430{
431 struct drm_info_node *node = (struct drm_info_node *) m->private;
432 struct drm_device *dev = node->minor->dev;
433 unsigned long flags;
434 struct intel_crtc *crtc;
435
436 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
437 const char pipe = pipe_name(crtc->pipe);
438 const char plane = plane_name(crtc->plane);
4e5359cd
SF
439 struct intel_unpin_work *work;
440
441 spin_lock_irqsave(&dev->event_lock, flags);
442 work = crtc->unpin_work;
443 if (work == NULL) {
9db4a9c7 444 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
445 pipe, plane);
446 } else {
e7d841ca 447 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 448 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
449 pipe, plane);
450 } else {
9db4a9c7 451 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
452 pipe, plane);
453 }
454 if (work->enable_stall_check)
267f0c90 455 seq_puts(m, "Stall check enabled, ");
4e5359cd 456 else
267f0c90 457 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 458 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
459
460 if (work->old_fb_obj) {
05394f39
CW
461 struct drm_i915_gem_object *obj = work->old_fb_obj;
462 if (obj)
f343c5f6
BW
463 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
464 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
465 }
466 if (work->pending_flip_obj) {
05394f39
CW
467 struct drm_i915_gem_object *obj = work->pending_flip_obj;
468 if (obj)
f343c5f6
BW
469 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
470 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
471 }
472 }
473 spin_unlock_irqrestore(&dev->event_lock, flags);
474 }
475
476 return 0;
477}
478
2017263e
BG
479static int i915_gem_request_info(struct seq_file *m, void *data)
480{
481 struct drm_info_node *node = (struct drm_info_node *) m->private;
482 struct drm_device *dev = node->minor->dev;
483 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 484 struct intel_ring_buffer *ring;
2017263e 485 struct drm_i915_gem_request *gem_request;
a2c7f6fd 486 int ret, count, i;
de227ef0
CW
487
488 ret = mutex_lock_interruptible(&dev->struct_mutex);
489 if (ret)
490 return ret;
2017263e 491
c2c347a9 492 count = 0;
a2c7f6fd
CW
493 for_each_ring(ring, dev_priv, i) {
494 if (list_empty(&ring->request_list))
495 continue;
496
497 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 498 list_for_each_entry(gem_request,
a2c7f6fd 499 &ring->request_list,
c2c347a9
CW
500 list) {
501 seq_printf(m, " %d @ %d\n",
502 gem_request->seqno,
503 (int) (jiffies - gem_request->emitted_jiffies));
504 }
505 count++;
2017263e 506 }
de227ef0
CW
507 mutex_unlock(&dev->struct_mutex);
508
c2c347a9 509 if (count == 0)
267f0c90 510 seq_puts(m, "No requests\n");
c2c347a9 511
2017263e
BG
512 return 0;
513}
514
b2223497
CW
515static void i915_ring_seqno_info(struct seq_file *m,
516 struct intel_ring_buffer *ring)
517{
518 if (ring->get_seqno) {
43a7b924 519 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 520 ring->name, ring->get_seqno(ring, false));
b2223497
CW
521 }
522}
523
2017263e
BG
524static int i915_gem_seqno_info(struct seq_file *m, void *data)
525{
526 struct drm_info_node *node = (struct drm_info_node *) m->private;
527 struct drm_device *dev = node->minor->dev;
528 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 529 struct intel_ring_buffer *ring;
1ec14ad3 530 int ret, i;
de227ef0
CW
531
532 ret = mutex_lock_interruptible(&dev->struct_mutex);
533 if (ret)
534 return ret;
2017263e 535
a2c7f6fd
CW
536 for_each_ring(ring, dev_priv, i)
537 i915_ring_seqno_info(m, ring);
de227ef0
CW
538
539 mutex_unlock(&dev->struct_mutex);
540
2017263e
BG
541 return 0;
542}
543
544
545static int i915_interrupt_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 550 struct intel_ring_buffer *ring;
9db4a9c7 551 int ret, i, pipe;
de227ef0
CW
552
553 ret = mutex_lock_interruptible(&dev->struct_mutex);
554 if (ret)
555 return ret;
2017263e 556
7e231dbe
JB
557 if (IS_VALLEYVIEW(dev)) {
558 seq_printf(m, "Display IER:\t%08x\n",
559 I915_READ(VLV_IER));
560 seq_printf(m, "Display IIR:\t%08x\n",
561 I915_READ(VLV_IIR));
562 seq_printf(m, "Display IIR_RW:\t%08x\n",
563 I915_READ(VLV_IIR_RW));
564 seq_printf(m, "Display IMR:\t%08x\n",
565 I915_READ(VLV_IMR));
566 for_each_pipe(pipe)
567 seq_printf(m, "Pipe %c stat:\t%08x\n",
568 pipe_name(pipe),
569 I915_READ(PIPESTAT(pipe)));
570
571 seq_printf(m, "Master IER:\t%08x\n",
572 I915_READ(VLV_MASTER_IER));
573
574 seq_printf(m, "Render IER:\t%08x\n",
575 I915_READ(GTIER));
576 seq_printf(m, "Render IIR:\t%08x\n",
577 I915_READ(GTIIR));
578 seq_printf(m, "Render IMR:\t%08x\n",
579 I915_READ(GTIMR));
580
581 seq_printf(m, "PM IER:\t\t%08x\n",
582 I915_READ(GEN6_PMIER));
583 seq_printf(m, "PM IIR:\t\t%08x\n",
584 I915_READ(GEN6_PMIIR));
585 seq_printf(m, "PM IMR:\t\t%08x\n",
586 I915_READ(GEN6_PMIMR));
587
588 seq_printf(m, "Port hotplug:\t%08x\n",
589 I915_READ(PORT_HOTPLUG_EN));
590 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
591 I915_READ(VLV_DPFLIPSTAT));
592 seq_printf(m, "DPINVGTT:\t%08x\n",
593 I915_READ(DPINVGTT));
594
595 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
596 seq_printf(m, "Interrupt enable: %08x\n",
597 I915_READ(IER));
598 seq_printf(m, "Interrupt identity: %08x\n",
599 I915_READ(IIR));
600 seq_printf(m, "Interrupt mask: %08x\n",
601 I915_READ(IMR));
9db4a9c7
JB
602 for_each_pipe(pipe)
603 seq_printf(m, "Pipe %c stat: %08x\n",
604 pipe_name(pipe),
605 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
606 } else {
607 seq_printf(m, "North Display Interrupt enable: %08x\n",
608 I915_READ(DEIER));
609 seq_printf(m, "North Display Interrupt identity: %08x\n",
610 I915_READ(DEIIR));
611 seq_printf(m, "North Display Interrupt mask: %08x\n",
612 I915_READ(DEIMR));
613 seq_printf(m, "South Display Interrupt enable: %08x\n",
614 I915_READ(SDEIER));
615 seq_printf(m, "South Display Interrupt identity: %08x\n",
616 I915_READ(SDEIIR));
617 seq_printf(m, "South Display Interrupt mask: %08x\n",
618 I915_READ(SDEIMR));
619 seq_printf(m, "Graphics Interrupt enable: %08x\n",
620 I915_READ(GTIER));
621 seq_printf(m, "Graphics Interrupt identity: %08x\n",
622 I915_READ(GTIIR));
623 seq_printf(m, "Graphics Interrupt mask: %08x\n",
624 I915_READ(GTIMR));
625 }
2017263e
BG
626 seq_printf(m, "Interrupts received: %d\n",
627 atomic_read(&dev_priv->irq_received));
a2c7f6fd 628 for_each_ring(ring, dev_priv, i) {
da64c6fc 629 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
630 seq_printf(m,
631 "Graphics Interrupt mask (%s): %08x\n",
632 ring->name, I915_READ_IMR(ring));
9862e600 633 }
a2c7f6fd 634 i915_ring_seqno_info(m, ring);
9862e600 635 }
de227ef0
CW
636 mutex_unlock(&dev->struct_mutex);
637
2017263e
BG
638 return 0;
639}
640
a6172a80
CW
641static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
642{
643 struct drm_info_node *node = (struct drm_info_node *) m->private;
644 struct drm_device *dev = node->minor->dev;
645 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
646 int i, ret;
647
648 ret = mutex_lock_interruptible(&dev->struct_mutex);
649 if (ret)
650 return ret;
a6172a80
CW
651
652 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
653 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
654 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 655 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 656
6c085a72
CW
657 seq_printf(m, "Fence %d, pin count = %d, object = ",
658 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 659 if (obj == NULL)
267f0c90 660 seq_puts(m, "unused");
c2c347a9 661 else
05394f39 662 describe_obj(m, obj);
267f0c90 663 seq_putc(m, '\n');
a6172a80
CW
664 }
665
05394f39 666 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
667 return 0;
668}
669
2017263e
BG
670static int i915_hws_info(struct seq_file *m, void *data)
671{
672 struct drm_info_node *node = (struct drm_info_node *) m->private;
673 struct drm_device *dev = node->minor->dev;
674 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 675 struct intel_ring_buffer *ring;
1a240d4d 676 const u32 *hws;
4066c0ae
CW
677 int i;
678
1ec14ad3 679 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 680 hws = ring->status_page.page_addr;
2017263e
BG
681 if (hws == NULL)
682 return 0;
683
684 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
685 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
686 i * 4,
687 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
688 }
689 return 0;
690}
691
d5442303
DV
692static ssize_t
693i915_error_state_write(struct file *filp,
694 const char __user *ubuf,
695 size_t cnt,
696 loff_t *ppos)
697{
edc3d884 698 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 699 struct drm_device *dev = error_priv->dev;
22bcfc6a 700 int ret;
d5442303
DV
701
702 DRM_DEBUG_DRIVER("Resetting error state\n");
703
22bcfc6a
DV
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
d5442303
DV
708 i915_destroy_error_state(dev);
709 mutex_unlock(&dev->struct_mutex);
710
711 return cnt;
712}
713
714static int i915_error_state_open(struct inode *inode, struct file *file)
715{
716 struct drm_device *dev = inode->i_private;
d5442303 717 struct i915_error_state_file_priv *error_priv;
d5442303
DV
718
719 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
720 if (!error_priv)
721 return -ENOMEM;
722
723 error_priv->dev = dev;
724
95d5bfb3 725 i915_error_state_get(dev, error_priv);
d5442303 726
edc3d884
MK
727 file->private_data = error_priv;
728
729 return 0;
d5442303
DV
730}
731
732static int i915_error_state_release(struct inode *inode, struct file *file)
733{
edc3d884 734 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 735
95d5bfb3 736 i915_error_state_put(error_priv);
d5442303
DV
737 kfree(error_priv);
738
edc3d884
MK
739 return 0;
740}
741
4dc955f7
MK
742static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
743 size_t count, loff_t *pos)
744{
745 struct i915_error_state_file_priv *error_priv = file->private_data;
746 struct drm_i915_error_state_buf error_str;
747 loff_t tmp_pos = 0;
748 ssize_t ret_count = 0;
749 int ret;
750
751 ret = i915_error_state_buf_init(&error_str, count, *pos);
752 if (ret)
753 return ret;
edc3d884 754
fc16b48b 755 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
756 if (ret)
757 goto out;
758
edc3d884
MK
759 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
760 error_str.buf,
761 error_str.bytes);
762
763 if (ret_count < 0)
764 ret = ret_count;
765 else
766 *pos = error_str.start + ret_count;
767out:
4dc955f7 768 i915_error_state_buf_release(&error_str);
edc3d884 769 return ret ?: ret_count;
d5442303
DV
770}
771
772static const struct file_operations i915_error_state_fops = {
773 .owner = THIS_MODULE,
774 .open = i915_error_state_open,
edc3d884 775 .read = i915_error_state_read,
d5442303
DV
776 .write = i915_error_state_write,
777 .llseek = default_llseek,
778 .release = i915_error_state_release,
779};
780
647416f9
KC
781static int
782i915_next_seqno_get(void *data, u64 *val)
40633219 783{
647416f9 784 struct drm_device *dev = data;
40633219 785 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
786 int ret;
787
788 ret = mutex_lock_interruptible(&dev->struct_mutex);
789 if (ret)
790 return ret;
791
647416f9 792 *val = dev_priv->next_seqno;
40633219
MK
793 mutex_unlock(&dev->struct_mutex);
794
647416f9 795 return 0;
40633219
MK
796}
797
647416f9
KC
798static int
799i915_next_seqno_set(void *data, u64 val)
800{
801 struct drm_device *dev = data;
40633219
MK
802 int ret;
803
40633219
MK
804 ret = mutex_lock_interruptible(&dev->struct_mutex);
805 if (ret)
806 return ret;
807
e94fbaa8 808 ret = i915_gem_set_seqno(dev, val);
40633219
MK
809 mutex_unlock(&dev->struct_mutex);
810
647416f9 811 return ret;
40633219
MK
812}
813
647416f9
KC
814DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
815 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 816 "0x%llx\n");
40633219 817
f97108d1
JB
818static int i915_rstdby_delays(struct seq_file *m, void *unused)
819{
820 struct drm_info_node *node = (struct drm_info_node *) m->private;
821 struct drm_device *dev = node->minor->dev;
822 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
823 u16 crstanddelay;
824 int ret;
825
826 ret = mutex_lock_interruptible(&dev->struct_mutex);
827 if (ret)
828 return ret;
829
830 crstanddelay = I915_READ16(CRSTANDVID);
831
832 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
833
834 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
835
836 return 0;
837}
838
839static int i915_cur_delayinfo(struct seq_file *m, void *unused)
840{
841 struct drm_info_node *node = (struct drm_info_node *) m->private;
842 struct drm_device *dev = node->minor->dev;
843 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 844 int ret;
3b8d8d91
JB
845
846 if (IS_GEN5(dev)) {
847 u16 rgvswctl = I915_READ16(MEMSWCTL);
848 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
849
850 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
851 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
852 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
853 MEMSTAT_VID_SHIFT);
854 seq_printf(m, "Current P-state: %d\n",
855 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 856 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
857 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
858 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
859 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
f82855d3 860 u32 rpstat, cagf;
ccab5c82
JB
861 u32 rpupei, rpcurup, rpprevup;
862 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
863 int max_freq;
864
865 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
866 ret = mutex_lock_interruptible(&dev->struct_mutex);
867 if (ret)
868 return ret;
869
fcca7926 870 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 871
ccab5c82
JB
872 rpstat = I915_READ(GEN6_RPSTAT1);
873 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
874 rpcurup = I915_READ(GEN6_RP_CUR_UP);
875 rpprevup = I915_READ(GEN6_RP_PREV_UP);
876 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
877 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
878 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
879 if (IS_HASWELL(dev))
880 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
881 else
882 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
883 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 884
d1ebd816
BW
885 gen6_gt_force_wake_put(dev_priv);
886 mutex_unlock(&dev->struct_mutex);
887
3b8d8d91 888 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 889 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
890 seq_printf(m, "Render p-state ratio: %d\n",
891 (gt_perf_status & 0xff00) >> 8);
892 seq_printf(m, "Render p-state VID: %d\n",
893 gt_perf_status & 0xff);
894 seq_printf(m, "Render p-state limit: %d\n",
895 rp_state_limits & 0xff);
f82855d3 896 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
897 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
898 GEN6_CURICONT_MASK);
899 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
900 GEN6_CURBSYTAVG_MASK);
901 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
902 GEN6_CURBSYTAVG_MASK);
903 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
904 GEN6_CURIAVG_MASK);
905 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
906 GEN6_CURBSYTAVG_MASK);
907 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
908 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
909
910 max_freq = (rp_state_cap & 0xff0000) >> 16;
911 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 912 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
913
914 max_freq = (rp_state_cap & 0xff00) >> 8;
915 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 916 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
917
918 max_freq = rp_state_cap & 0xff;
919 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 920 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
921
922 seq_printf(m, "Max overclocked frequency: %dMHz\n",
923 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
924 } else if (IS_VALLEYVIEW(dev)) {
925 u32 freq_sts, val;
926
259bd5d4 927 mutex_lock(&dev_priv->rps.hw_lock);
64936258 928 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
929 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
930 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
931
64936258 932 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
0a073b84
JB
933 seq_printf(m, "max GPU freq: %d MHz\n",
934 vlv_gpu_freq(dev_priv->mem_freq, val));
935
64936258 936 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
0a073b84
JB
937 seq_printf(m, "min GPU freq: %d MHz\n",
938 vlv_gpu_freq(dev_priv->mem_freq, val));
939
940 seq_printf(m, "current GPU freq: %d MHz\n",
941 vlv_gpu_freq(dev_priv->mem_freq,
942 (freq_sts >> 8) & 0xff));
259bd5d4 943 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 944 } else {
267f0c90 945 seq_puts(m, "no P-state info available\n");
3b8d8d91 946 }
f97108d1
JB
947
948 return 0;
949}
950
951static int i915_delayfreq_table(struct seq_file *m, void *unused)
952{
953 struct drm_info_node *node = (struct drm_info_node *) m->private;
954 struct drm_device *dev = node->minor->dev;
955 drm_i915_private_t *dev_priv = dev->dev_private;
956 u32 delayfreq;
616fdb5a
BW
957 int ret, i;
958
959 ret = mutex_lock_interruptible(&dev->struct_mutex);
960 if (ret)
961 return ret;
f97108d1
JB
962
963 for (i = 0; i < 16; i++) {
964 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
965 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
966 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
967 }
968
616fdb5a
BW
969 mutex_unlock(&dev->struct_mutex);
970
f97108d1
JB
971 return 0;
972}
973
974static inline int MAP_TO_MV(int map)
975{
976 return 1250 - (map * 25);
977}
978
979static int i915_inttoext_table(struct seq_file *m, void *unused)
980{
981 struct drm_info_node *node = (struct drm_info_node *) m->private;
982 struct drm_device *dev = node->minor->dev;
983 drm_i915_private_t *dev_priv = dev->dev_private;
984 u32 inttoext;
616fdb5a
BW
985 int ret, i;
986
987 ret = mutex_lock_interruptible(&dev->struct_mutex);
988 if (ret)
989 return ret;
f97108d1
JB
990
991 for (i = 1; i <= 32; i++) {
992 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
993 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
994 }
995
616fdb5a
BW
996 mutex_unlock(&dev->struct_mutex);
997
f97108d1
JB
998 return 0;
999}
1000
4d85529d 1001static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1002{
1003 struct drm_info_node *node = (struct drm_info_node *) m->private;
1004 struct drm_device *dev = node->minor->dev;
1005 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1006 u32 rgvmodectl, rstdbyctl;
1007 u16 crstandvid;
1008 int ret;
1009
1010 ret = mutex_lock_interruptible(&dev->struct_mutex);
1011 if (ret)
1012 return ret;
1013
1014 rgvmodectl = I915_READ(MEMMODECTL);
1015 rstdbyctl = I915_READ(RSTDBYCTL);
1016 crstandvid = I915_READ16(CRSTANDVID);
1017
1018 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1019
1020 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1021 "yes" : "no");
1022 seq_printf(m, "Boost freq: %d\n",
1023 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1024 MEMMODE_BOOST_FREQ_SHIFT);
1025 seq_printf(m, "HW control enabled: %s\n",
1026 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1027 seq_printf(m, "SW control enabled: %s\n",
1028 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1029 seq_printf(m, "Gated voltage change: %s\n",
1030 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1031 seq_printf(m, "Starting frequency: P%d\n",
1032 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1033 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1034 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1035 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1036 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1037 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1038 seq_printf(m, "Render standby enabled: %s\n",
1039 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1040 seq_puts(m, "Current RS state: ");
88271da3
JB
1041 switch (rstdbyctl & RSX_STATUS_MASK) {
1042 case RSX_STATUS_ON:
267f0c90 1043 seq_puts(m, "on\n");
88271da3
JB
1044 break;
1045 case RSX_STATUS_RC1:
267f0c90 1046 seq_puts(m, "RC1\n");
88271da3
JB
1047 break;
1048 case RSX_STATUS_RC1E:
267f0c90 1049 seq_puts(m, "RC1E\n");
88271da3
JB
1050 break;
1051 case RSX_STATUS_RS1:
267f0c90 1052 seq_puts(m, "RS1\n");
88271da3
JB
1053 break;
1054 case RSX_STATUS_RS2:
267f0c90 1055 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1056 break;
1057 case RSX_STATUS_RS3:
267f0c90 1058 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1059 break;
1060 default:
267f0c90 1061 seq_puts(m, "unknown\n");
88271da3
JB
1062 break;
1063 }
f97108d1
JB
1064
1065 return 0;
1066}
1067
4d85529d
BW
1068static int gen6_drpc_info(struct seq_file *m)
1069{
1070
1071 struct drm_info_node *node = (struct drm_info_node *) m->private;
1072 struct drm_device *dev = node->minor->dev;
1073 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1074 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1075 unsigned forcewake_count;
aee56cff 1076 int count = 0, ret;
4d85529d
BW
1077
1078 ret = mutex_lock_interruptible(&dev->struct_mutex);
1079 if (ret)
1080 return ret;
1081
907b28c5
CW
1082 spin_lock_irq(&dev_priv->uncore.lock);
1083 forcewake_count = dev_priv->uncore.forcewake_count;
1084 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1085
1086 if (forcewake_count) {
267f0c90
DL
1087 seq_puts(m, "RC information inaccurate because somebody "
1088 "holds a forcewake reference \n");
4d85529d
BW
1089 } else {
1090 /* NB: we cannot use forcewake, else we read the wrong values */
1091 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1092 udelay(10);
1093 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1094 }
1095
1096 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1097 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1098
1099 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1100 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1101 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1102 mutex_lock(&dev_priv->rps.hw_lock);
1103 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1104 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d
BW
1105
1106 seq_printf(m, "Video Turbo Mode: %s\n",
1107 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1108 seq_printf(m, "HW control enabled: %s\n",
1109 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1110 seq_printf(m, "SW control enabled: %s\n",
1111 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1112 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1113 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1114 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1115 seq_printf(m, "RC6 Enabled: %s\n",
1116 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1117 seq_printf(m, "Deep RC6 Enabled: %s\n",
1118 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1119 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1120 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1121 seq_puts(m, "Current RC state: ");
4d85529d
BW
1122 switch (gt_core_status & GEN6_RCn_MASK) {
1123 case GEN6_RC0:
1124 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1125 seq_puts(m, "Core Power Down\n");
4d85529d 1126 else
267f0c90 1127 seq_puts(m, "on\n");
4d85529d
BW
1128 break;
1129 case GEN6_RC3:
267f0c90 1130 seq_puts(m, "RC3\n");
4d85529d
BW
1131 break;
1132 case GEN6_RC6:
267f0c90 1133 seq_puts(m, "RC6\n");
4d85529d
BW
1134 break;
1135 case GEN6_RC7:
267f0c90 1136 seq_puts(m, "RC7\n");
4d85529d
BW
1137 break;
1138 default:
267f0c90 1139 seq_puts(m, "Unknown\n");
4d85529d
BW
1140 break;
1141 }
1142
1143 seq_printf(m, "Core Power Down: %s\n",
1144 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1145
1146 /* Not exactly sure what this is */
1147 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1148 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1149 seq_printf(m, "RC6 residency since boot: %u\n",
1150 I915_READ(GEN6_GT_GFX_RC6));
1151 seq_printf(m, "RC6+ residency since boot: %u\n",
1152 I915_READ(GEN6_GT_GFX_RC6p));
1153 seq_printf(m, "RC6++ residency since boot: %u\n",
1154 I915_READ(GEN6_GT_GFX_RC6pp));
1155
ecd8faea
BW
1156 seq_printf(m, "RC6 voltage: %dmV\n",
1157 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1158 seq_printf(m, "RC6+ voltage: %dmV\n",
1159 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1160 seq_printf(m, "RC6++ voltage: %dmV\n",
1161 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1162 return 0;
1163}
1164
1165static int i915_drpc_info(struct seq_file *m, void *unused)
1166{
1167 struct drm_info_node *node = (struct drm_info_node *) m->private;
1168 struct drm_device *dev = node->minor->dev;
1169
1170 if (IS_GEN6(dev) || IS_GEN7(dev))
1171 return gen6_drpc_info(m);
1172 else
1173 return ironlake_drpc_info(m);
1174}
1175
b5e50c3f
JB
1176static int i915_fbc_status(struct seq_file *m, void *unused)
1177{
1178 struct drm_info_node *node = (struct drm_info_node *) m->private;
1179 struct drm_device *dev = node->minor->dev;
b5e50c3f 1180 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1181
ee5382ae 1182 if (!I915_HAS_FBC(dev)) {
267f0c90 1183 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1184 return 0;
1185 }
1186
ee5382ae 1187 if (intel_fbc_enabled(dev)) {
267f0c90 1188 seq_puts(m, "FBC enabled\n");
b5e50c3f 1189 } else {
267f0c90 1190 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1191 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1192 case FBC_OK:
1193 seq_puts(m, "FBC actived, but currently disabled in hardware");
1194 break;
1195 case FBC_UNSUPPORTED:
1196 seq_puts(m, "unsupported by this chipset");
1197 break;
bed4a673 1198 case FBC_NO_OUTPUT:
267f0c90 1199 seq_puts(m, "no outputs");
bed4a673 1200 break;
b5e50c3f 1201 case FBC_STOLEN_TOO_SMALL:
267f0c90 1202 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1203 break;
1204 case FBC_UNSUPPORTED_MODE:
267f0c90 1205 seq_puts(m, "mode not supported");
b5e50c3f
JB
1206 break;
1207 case FBC_MODE_TOO_LARGE:
267f0c90 1208 seq_puts(m, "mode too large");
b5e50c3f
JB
1209 break;
1210 case FBC_BAD_PLANE:
267f0c90 1211 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1212 break;
1213 case FBC_NOT_TILED:
267f0c90 1214 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1215 break;
9c928d16 1216 case FBC_MULTIPLE_PIPES:
267f0c90 1217 seq_puts(m, "multiple pipes are enabled");
9c928d16 1218 break;
c1a9f047 1219 case FBC_MODULE_PARAM:
267f0c90 1220 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1221 break;
8a5729a3 1222 case FBC_CHIP_DEFAULT:
267f0c90 1223 seq_puts(m, "disabled per chip default");
8a5729a3 1224 break;
b5e50c3f 1225 default:
267f0c90 1226 seq_puts(m, "unknown reason");
b5e50c3f 1227 }
267f0c90 1228 seq_putc(m, '\n');
b5e50c3f
JB
1229 }
1230 return 0;
1231}
1232
92d44621
PZ
1233static int i915_ips_status(struct seq_file *m, void *unused)
1234{
1235 struct drm_info_node *node = (struct drm_info_node *) m->private;
1236 struct drm_device *dev = node->minor->dev;
1237 struct drm_i915_private *dev_priv = dev->dev_private;
1238
f5adf94e 1239 if (!HAS_IPS(dev)) {
92d44621
PZ
1240 seq_puts(m, "not supported\n");
1241 return 0;
1242 }
1243
1244 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1245 seq_puts(m, "enabled\n");
1246 else
1247 seq_puts(m, "disabled\n");
1248
1249 return 0;
1250}
1251
4a9bef37
JB
1252static int i915_sr_status(struct seq_file *m, void *unused)
1253{
1254 struct drm_info_node *node = (struct drm_info_node *) m->private;
1255 struct drm_device *dev = node->minor->dev;
1256 drm_i915_private_t *dev_priv = dev->dev_private;
1257 bool sr_enabled = false;
1258
1398261a 1259 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1260 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1261 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1262 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1263 else if (IS_I915GM(dev))
1264 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1265 else if (IS_PINEVIEW(dev))
1266 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1267
5ba2aaaa
CW
1268 seq_printf(m, "self-refresh: %s\n",
1269 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1270
1271 return 0;
1272}
1273
7648fa99
JB
1274static int i915_emon_status(struct seq_file *m, void *unused)
1275{
1276 struct drm_info_node *node = (struct drm_info_node *) m->private;
1277 struct drm_device *dev = node->minor->dev;
1278 drm_i915_private_t *dev_priv = dev->dev_private;
1279 unsigned long temp, chipset, gfx;
de227ef0
CW
1280 int ret;
1281
582be6b4
CW
1282 if (!IS_GEN5(dev))
1283 return -ENODEV;
1284
de227ef0
CW
1285 ret = mutex_lock_interruptible(&dev->struct_mutex);
1286 if (ret)
1287 return ret;
7648fa99
JB
1288
1289 temp = i915_mch_val(dev_priv);
1290 chipset = i915_chipset_val(dev_priv);
1291 gfx = i915_gfx_val(dev_priv);
de227ef0 1292 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1293
1294 seq_printf(m, "GMCH temp: %ld\n", temp);
1295 seq_printf(m, "Chipset power: %ld\n", chipset);
1296 seq_printf(m, "GFX power: %ld\n", gfx);
1297 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1298
1299 return 0;
1300}
1301
23b2f8bb
JB
1302static int i915_ring_freq_table(struct seq_file *m, void *unused)
1303{
1304 struct drm_info_node *node = (struct drm_info_node *) m->private;
1305 struct drm_device *dev = node->minor->dev;
1306 drm_i915_private_t *dev_priv = dev->dev_private;
1307 int ret;
1308 int gpu_freq, ia_freq;
1309
1c70c0ce 1310 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1311 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1312 return 0;
1313 }
1314
4fc688ce 1315 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1316 if (ret)
1317 return ret;
1318
267f0c90 1319 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1320
c6a828d3
DV
1321 for (gpu_freq = dev_priv->rps.min_delay;
1322 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb 1323 gpu_freq++) {
42c0526c
BW
1324 ia_freq = gpu_freq;
1325 sandybridge_pcode_read(dev_priv,
1326 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1327 &ia_freq);
3ebecd07
CW
1328 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1329 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1330 ((ia_freq >> 0) & 0xff) * 100,
1331 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1332 }
1333
4fc688ce 1334 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1335
1336 return 0;
1337}
1338
7648fa99
JB
1339static int i915_gfxec(struct seq_file *m, void *unused)
1340{
1341 struct drm_info_node *node = (struct drm_info_node *) m->private;
1342 struct drm_device *dev = node->minor->dev;
1343 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1344 int ret;
1345
1346 ret = mutex_lock_interruptible(&dev->struct_mutex);
1347 if (ret)
1348 return ret;
7648fa99
JB
1349
1350 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1351
616fdb5a
BW
1352 mutex_unlock(&dev->struct_mutex);
1353
7648fa99
JB
1354 return 0;
1355}
1356
44834a67
CW
1357static int i915_opregion(struct seq_file *m, void *unused)
1358{
1359 struct drm_info_node *node = (struct drm_info_node *) m->private;
1360 struct drm_device *dev = node->minor->dev;
1361 drm_i915_private_t *dev_priv = dev->dev_private;
1362 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1363 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1364 int ret;
1365
0d38f009
DV
1366 if (data == NULL)
1367 return -ENOMEM;
1368
44834a67
CW
1369 ret = mutex_lock_interruptible(&dev->struct_mutex);
1370 if (ret)
0d38f009 1371 goto out;
44834a67 1372
0d38f009
DV
1373 if (opregion->header) {
1374 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1375 seq_write(m, data, OPREGION_SIZE);
1376 }
44834a67
CW
1377
1378 mutex_unlock(&dev->struct_mutex);
1379
0d38f009
DV
1380out:
1381 kfree(data);
44834a67
CW
1382 return 0;
1383}
1384
37811fcc
CW
1385static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1386{
1387 struct drm_info_node *node = (struct drm_info_node *) m->private;
1388 struct drm_device *dev = node->minor->dev;
1389 drm_i915_private_t *dev_priv = dev->dev_private;
1390 struct intel_fbdev *ifbdev;
1391 struct intel_framebuffer *fb;
1392 int ret;
1393
1394 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1395 if (ret)
1396 return ret;
1397
1398 ifbdev = dev_priv->fbdev;
1399 fb = to_intel_framebuffer(ifbdev->helper.fb);
1400
623f9783 1401 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1402 fb->base.width,
1403 fb->base.height,
1404 fb->base.depth,
623f9783
DV
1405 fb->base.bits_per_pixel,
1406 atomic_read(&fb->base.refcount.refcount));
05394f39 1407 describe_obj(m, fb->obj);
267f0c90 1408 seq_putc(m, '\n');
4b096ac1 1409 mutex_unlock(&dev->mode_config.mutex);
37811fcc 1410
4b096ac1 1411 mutex_lock(&dev->mode_config.fb_lock);
37811fcc
CW
1412 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1413 if (&fb->base == ifbdev->helper.fb)
1414 continue;
1415
623f9783 1416 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1417 fb->base.width,
1418 fb->base.height,
1419 fb->base.depth,
623f9783
DV
1420 fb->base.bits_per_pixel,
1421 atomic_read(&fb->base.refcount.refcount));
05394f39 1422 describe_obj(m, fb->obj);
267f0c90 1423 seq_putc(m, '\n');
37811fcc 1424 }
4b096ac1 1425 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1426
1427 return 0;
1428}
1429
e76d3630
BW
1430static int i915_context_status(struct seq_file *m, void *unused)
1431{
1432 struct drm_info_node *node = (struct drm_info_node *) m->private;
1433 struct drm_device *dev = node->minor->dev;
1434 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293
BW
1435 struct intel_ring_buffer *ring;
1436 int ret, i;
e76d3630
BW
1437
1438 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1439 if (ret)
1440 return ret;
1441
3e373948 1442 if (dev_priv->ips.pwrctx) {
267f0c90 1443 seq_puts(m, "power context ");
3e373948 1444 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1445 seq_putc(m, '\n');
dc501fbc 1446 }
e76d3630 1447
3e373948 1448 if (dev_priv->ips.renderctx) {
267f0c90 1449 seq_puts(m, "render context ");
3e373948 1450 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1451 seq_putc(m, '\n');
dc501fbc 1452 }
e76d3630 1453
a168c293
BW
1454 for_each_ring(ring, dev_priv, i) {
1455 if (ring->default_context) {
1456 seq_printf(m, "HW default context %s ring ", ring->name);
1457 describe_obj(m, ring->default_context->obj);
267f0c90 1458 seq_putc(m, '\n');
a168c293
BW
1459 }
1460 }
1461
e76d3630
BW
1462 mutex_unlock(&dev->mode_config.mutex);
1463
1464 return 0;
1465}
1466
6d794d42
BW
1467static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1468{
1469 struct drm_info_node *node = (struct drm_info_node *) m->private;
1470 struct drm_device *dev = node->minor->dev;
1471 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1472 unsigned forcewake_count;
6d794d42 1473
907b28c5
CW
1474 spin_lock_irq(&dev_priv->uncore.lock);
1475 forcewake_count = dev_priv->uncore.forcewake_count;
1476 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1477
9f1f46a4 1478 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1479
1480 return 0;
1481}
1482
ea16a3cd
DV
1483static const char *swizzle_string(unsigned swizzle)
1484{
aee56cff 1485 switch (swizzle) {
ea16a3cd
DV
1486 case I915_BIT_6_SWIZZLE_NONE:
1487 return "none";
1488 case I915_BIT_6_SWIZZLE_9:
1489 return "bit9";
1490 case I915_BIT_6_SWIZZLE_9_10:
1491 return "bit9/bit10";
1492 case I915_BIT_6_SWIZZLE_9_11:
1493 return "bit9/bit11";
1494 case I915_BIT_6_SWIZZLE_9_10_11:
1495 return "bit9/bit10/bit11";
1496 case I915_BIT_6_SWIZZLE_9_17:
1497 return "bit9/bit17";
1498 case I915_BIT_6_SWIZZLE_9_10_17:
1499 return "bit9/bit10/bit17";
1500 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1501 return "unknown";
ea16a3cd
DV
1502 }
1503
1504 return "bug";
1505}
1506
1507static int i915_swizzle_info(struct seq_file *m, void *data)
1508{
1509 struct drm_info_node *node = (struct drm_info_node *) m->private;
1510 struct drm_device *dev = node->minor->dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1512 int ret;
1513
1514 ret = mutex_lock_interruptible(&dev->struct_mutex);
1515 if (ret)
1516 return ret;
ea16a3cd 1517
ea16a3cd
DV
1518 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1519 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1520 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1521 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1522
1523 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1524 seq_printf(m, "DDC = 0x%08x\n",
1525 I915_READ(DCC));
1526 seq_printf(m, "C0DRB3 = 0x%04x\n",
1527 I915_READ16(C0DRB3));
1528 seq_printf(m, "C1DRB3 = 0x%04x\n",
1529 I915_READ16(C1DRB3));
3fa7d235
DV
1530 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1531 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1532 I915_READ(MAD_DIMM_C0));
1533 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1534 I915_READ(MAD_DIMM_C1));
1535 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1536 I915_READ(MAD_DIMM_C2));
1537 seq_printf(m, "TILECTL = 0x%08x\n",
1538 I915_READ(TILECTL));
1539 seq_printf(m, "ARB_MODE = 0x%08x\n",
1540 I915_READ(ARB_MODE));
1541 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1542 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1543 }
1544 mutex_unlock(&dev->struct_mutex);
1545
1546 return 0;
1547}
1548
3cf17fc5
DV
1549static int i915_ppgtt_info(struct seq_file *m, void *data)
1550{
1551 struct drm_info_node *node = (struct drm_info_node *) m->private;
1552 struct drm_device *dev = node->minor->dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 struct intel_ring_buffer *ring;
1555 int i, ret;
1556
1557
1558 ret = mutex_lock_interruptible(&dev->struct_mutex);
1559 if (ret)
1560 return ret;
1561 if (INTEL_INFO(dev)->gen == 6)
1562 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1563
a2c7f6fd 1564 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1565 seq_printf(m, "%s\n", ring->name);
1566 if (INTEL_INFO(dev)->gen == 7)
1567 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1568 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1569 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1570 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1571 }
1572 if (dev_priv->mm.aliasing_ppgtt) {
1573 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1574
267f0c90 1575 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5
DV
1576 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1577 }
1578 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1579 mutex_unlock(&dev->struct_mutex);
1580
1581 return 0;
1582}
1583
57f350b6
JB
1584static int i915_dpio_info(struct seq_file *m, void *data)
1585{
1586 struct drm_info_node *node = (struct drm_info_node *) m->private;
1587 struct drm_device *dev = node->minor->dev;
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589 int ret;
1590
1591
1592 if (!IS_VALLEYVIEW(dev)) {
267f0c90 1593 seq_puts(m, "unsupported\n");
57f350b6
JB
1594 return 0;
1595 }
1596
09153000 1597 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1598 if (ret)
1599 return ret;
1600
1601 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1602
1603 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
ae99258f 1604 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
57f350b6 1605 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
ae99258f 1606 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
57f350b6
JB
1607
1608 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
ae99258f 1609 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
57f350b6 1610 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
ae99258f 1611 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
57f350b6
JB
1612
1613 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
ae99258f 1614 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
57f350b6 1615 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
ae99258f 1616 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
57f350b6 1617
4abb2c39
VS
1618 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1619 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1620 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1621 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
57f350b6
JB
1622
1623 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
ae99258f 1624 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
57f350b6 1625
09153000 1626 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1627
1628 return 0;
1629}
1630
63573eb7
BW
1631static int i915_llc(struct seq_file *m, void *data)
1632{
1633 struct drm_info_node *node = (struct drm_info_node *) m->private;
1634 struct drm_device *dev = node->minor->dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636
1637 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1638 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1639 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1640
1641 return 0;
1642}
1643
e91fd8c6
RV
1644static int i915_edp_psr_status(struct seq_file *m, void *data)
1645{
1646 struct drm_info_node *node = m->private;
1647 struct drm_device *dev = node->minor->dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
3f51e471 1649 u32 psrstat, psrperf;
e91fd8c6
RV
1650
1651 if (!IS_HASWELL(dev)) {
1652 seq_puts(m, "PSR not supported on this platform\n");
3f51e471
RV
1653 } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
1654 seq_puts(m, "PSR enabled\n");
1655 } else {
1656 seq_puts(m, "PSR disabled: ");
1657 switch (dev_priv->no_psr_reason) {
1658 case PSR_NO_SOURCE:
1659 seq_puts(m, "not supported on this platform");
1660 break;
1661 case PSR_NO_SINK:
1662 seq_puts(m, "not supported by panel");
1663 break;
105b7c11
RV
1664 case PSR_MODULE_PARAM:
1665 seq_puts(m, "disabled by flag");
1666 break;
3f51e471
RV
1667 case PSR_CRTC_NOT_ACTIVE:
1668 seq_puts(m, "crtc not active");
1669 break;
1670 case PSR_PWR_WELL_ENABLED:
1671 seq_puts(m, "power well enabled");
1672 break;
1673 case PSR_NOT_TILED:
1674 seq_puts(m, "not tiled");
1675 break;
1676 case PSR_SPRITE_ENABLED:
1677 seq_puts(m, "sprite enabled");
1678 break;
1679 case PSR_S3D_ENABLED:
1680 seq_puts(m, "stereo 3d enabled");
1681 break;
1682 case PSR_INTERLACED_ENABLED:
1683 seq_puts(m, "interlaced enabled");
1684 break;
1685 case PSR_HSW_NOT_DDIA:
1686 seq_puts(m, "HSW ties PSR to DDI A (eDP)");
1687 break;
1688 default:
1689 seq_puts(m, "unknown reason");
1690 }
1691 seq_puts(m, "\n");
e91fd8c6
RV
1692 return 0;
1693 }
1694
e91fd8c6
RV
1695 psrstat = I915_READ(EDP_PSR_STATUS_CTL);
1696
1697 seq_puts(m, "PSR Current State: ");
1698 switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
1699 case EDP_PSR_STATUS_STATE_IDLE:
1700 seq_puts(m, "Reset state\n");
1701 break;
1702 case EDP_PSR_STATUS_STATE_SRDONACK:
1703 seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
1704 break;
1705 case EDP_PSR_STATUS_STATE_SRDENT:
1706 seq_puts(m, "SRD entry\n");
1707 break;
1708 case EDP_PSR_STATUS_STATE_BUFOFF:
1709 seq_puts(m, "Wait for buffer turn off\n");
1710 break;
1711 case EDP_PSR_STATUS_STATE_BUFON:
1712 seq_puts(m, "Wait for buffer turn on\n");
1713 break;
1714 case EDP_PSR_STATUS_STATE_AUXACK:
1715 seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
1716 break;
1717 case EDP_PSR_STATUS_STATE_SRDOFFACK:
1718 seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
1719 break;
1720 default:
1721 seq_puts(m, "Unknown\n");
1722 break;
1723 }
1724
1725 seq_puts(m, "Link Status: ");
1726 switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
1727 case EDP_PSR_STATUS_LINK_FULL_OFF:
1728 seq_puts(m, "Link is fully off\n");
1729 break;
1730 case EDP_PSR_STATUS_LINK_FULL_ON:
1731 seq_puts(m, "Link is fully on\n");
1732 break;
1733 case EDP_PSR_STATUS_LINK_STANDBY:
1734 seq_puts(m, "Link is in standby\n");
1735 break;
1736 default:
1737 seq_puts(m, "Unknown\n");
1738 break;
1739 }
1740
1741 seq_printf(m, "PSR Entry Count: %u\n",
1742 psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
1743 EDP_PSR_STATUS_COUNT_MASK);
1744
1745 seq_printf(m, "Max Sleep Timer Counter: %u\n",
1746 psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
1747 EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
1748
1749 seq_printf(m, "Had AUX error: %s\n",
1750 yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
1751
1752 seq_printf(m, "Sending AUX: %s\n",
1753 yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
1754
1755 seq_printf(m, "Sending Idle: %s\n",
1756 yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
1757
1758 seq_printf(m, "Sending TP2 TP3: %s\n",
1759 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
1760
1761 seq_printf(m, "Sending TP1: %s\n",
1762 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
1763
1764 seq_printf(m, "Idle Count: %u\n",
1765 psrstat & EDP_PSR_STATUS_IDLE_MASK);
1766
1767 psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
1768 seq_printf(m, "Performance Counter: %u\n", psrperf);
1769
1770 return 0;
1771}
1772
ec013e7f
JB
1773static int i915_energy_uJ(struct seq_file *m, void *data)
1774{
1775 struct drm_info_node *node = m->private;
1776 struct drm_device *dev = node->minor->dev;
1777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 u64 power;
1779 u32 units;
1780
1781 if (INTEL_INFO(dev)->gen < 6)
1782 return -ENODEV;
1783
1784 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1785 power = (power & 0x1f00) >> 8;
1786 units = 1000000 / (1 << power); /* convert to uJ */
1787 power = I915_READ(MCH_SECP_NRG_STTS);
1788 power *= units;
1789
1790 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
1791
1792 return 0;
1793}
1794
1795static int i915_pc8_status(struct seq_file *m, void *unused)
1796{
1797 struct drm_info_node *node = (struct drm_info_node *) m->private;
1798 struct drm_device *dev = node->minor->dev;
1799 struct drm_i915_private *dev_priv = dev->dev_private;
1800
1801 if (!IS_HASWELL(dev)) {
1802 seq_puts(m, "not supported\n");
1803 return 0;
1804 }
1805
1806 mutex_lock(&dev_priv->pc8.lock);
1807 seq_printf(m, "Requirements met: %s\n",
1808 yesno(dev_priv->pc8.requirements_met));
1809 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1810 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1811 seq_printf(m, "IRQs disabled: %s\n",
1812 yesno(dev_priv->pc8.irqs_disabled));
1813 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1814 mutex_unlock(&dev_priv->pc8.lock);
1815
ec013e7f
JB
1816 return 0;
1817}
1818
647416f9
KC
1819static int
1820i915_wedged_get(void *data, u64 *val)
f3cd474b 1821{
647416f9 1822 struct drm_device *dev = data;
f3cd474b 1823 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 1824
647416f9 1825 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 1826
647416f9 1827 return 0;
f3cd474b
CW
1828}
1829
647416f9
KC
1830static int
1831i915_wedged_set(void *data, u64 val)
f3cd474b 1832{
647416f9 1833 struct drm_device *dev = data;
f3cd474b 1834
647416f9 1835 DRM_INFO("Manually setting wedged to %llu\n", val);
527f9e90 1836 i915_handle_error(dev, val);
f3cd474b 1837
647416f9 1838 return 0;
f3cd474b
CW
1839}
1840
647416f9
KC
1841DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1842 i915_wedged_get, i915_wedged_set,
3a3b4f98 1843 "%llu\n");
f3cd474b 1844
647416f9
KC
1845static int
1846i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 1847{
647416f9 1848 struct drm_device *dev = data;
e5eb3d63 1849 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 1850
647416f9 1851 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 1852
647416f9 1853 return 0;
e5eb3d63
DV
1854}
1855
647416f9
KC
1856static int
1857i915_ring_stop_set(void *data, u64 val)
e5eb3d63 1858{
647416f9 1859 struct drm_device *dev = data;
e5eb3d63 1860 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1861 int ret;
e5eb3d63 1862
647416f9 1863 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 1864
22bcfc6a
DV
1865 ret = mutex_lock_interruptible(&dev->struct_mutex);
1866 if (ret)
1867 return ret;
1868
99584db3 1869 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
1870 mutex_unlock(&dev->struct_mutex);
1871
647416f9 1872 return 0;
e5eb3d63
DV
1873}
1874
647416f9
KC
1875DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1876 i915_ring_stop_get, i915_ring_stop_set,
1877 "0x%08llx\n");
d5442303 1878
dd624afd
CW
1879#define DROP_UNBOUND 0x1
1880#define DROP_BOUND 0x2
1881#define DROP_RETIRE 0x4
1882#define DROP_ACTIVE 0x8
1883#define DROP_ALL (DROP_UNBOUND | \
1884 DROP_BOUND | \
1885 DROP_RETIRE | \
1886 DROP_ACTIVE)
647416f9
KC
1887static int
1888i915_drop_caches_get(void *data, u64 *val)
dd624afd 1889{
647416f9 1890 *val = DROP_ALL;
dd624afd 1891
647416f9 1892 return 0;
dd624afd
CW
1893}
1894
647416f9
KC
1895static int
1896i915_drop_caches_set(void *data, u64 val)
dd624afd 1897{
647416f9 1898 struct drm_device *dev = data;
dd624afd
CW
1899 struct drm_i915_private *dev_priv = dev->dev_private;
1900 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
1901 struct i915_address_space *vm;
1902 struct i915_vma *vma, *x;
647416f9 1903 int ret;
dd624afd 1904
647416f9 1905 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
1906
1907 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1908 * on ioctls on -EAGAIN. */
1909 ret = mutex_lock_interruptible(&dev->struct_mutex);
1910 if (ret)
1911 return ret;
1912
1913 if (val & DROP_ACTIVE) {
1914 ret = i915_gpu_idle(dev);
1915 if (ret)
1916 goto unlock;
1917 }
1918
1919 if (val & (DROP_RETIRE | DROP_ACTIVE))
1920 i915_gem_retire_requests(dev);
1921
1922 if (val & DROP_BOUND) {
ca191b13
BW
1923 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1924 list_for_each_entry_safe(vma, x, &vm->inactive_list,
1925 mm_list) {
1926 if (vma->obj->pin_count)
1927 continue;
1928
1929 ret = i915_vma_unbind(vma);
1930 if (ret)
1931 goto unlock;
1932 }
31a46c9c 1933 }
dd624afd
CW
1934 }
1935
1936 if (val & DROP_UNBOUND) {
35c20a60
BW
1937 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1938 global_list)
dd624afd
CW
1939 if (obj->pages_pin_count == 0) {
1940 ret = i915_gem_object_put_pages(obj);
1941 if (ret)
1942 goto unlock;
1943 }
1944 }
1945
1946unlock:
1947 mutex_unlock(&dev->struct_mutex);
1948
647416f9 1949 return ret;
dd624afd
CW
1950}
1951
647416f9
KC
1952DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1953 i915_drop_caches_get, i915_drop_caches_set,
1954 "0x%08llx\n");
dd624afd 1955
647416f9
KC
1956static int
1957i915_max_freq_get(void *data, u64 *val)
358733e9 1958{
647416f9 1959 struct drm_device *dev = data;
358733e9 1960 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 1961 int ret;
004777cb
DV
1962
1963 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1964 return -ENODEV;
1965
4fc688ce 1966 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1967 if (ret)
1968 return ret;
358733e9 1969
0a073b84
JB
1970 if (IS_VALLEYVIEW(dev))
1971 *val = vlv_gpu_freq(dev_priv->mem_freq,
1972 dev_priv->rps.max_delay);
1973 else
1974 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 1975 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 1976
647416f9 1977 return 0;
358733e9
JB
1978}
1979
647416f9
KC
1980static int
1981i915_max_freq_set(void *data, u64 val)
358733e9 1982{
647416f9 1983 struct drm_device *dev = data;
358733e9 1984 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1985 int ret;
004777cb
DV
1986
1987 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1988 return -ENODEV;
358733e9 1989
647416f9 1990 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 1991
4fc688ce 1992 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1993 if (ret)
1994 return ret;
1995
358733e9
JB
1996 /*
1997 * Turbo will still be enabled, but won't go above the set value.
1998 */
0a073b84
JB
1999 if (IS_VALLEYVIEW(dev)) {
2000 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2001 dev_priv->rps.max_delay = val;
2002 gen6_set_rps(dev, val);
2003 } else {
2004 do_div(val, GT_FREQUENCY_MULTIPLIER);
2005 dev_priv->rps.max_delay = val;
2006 gen6_set_rps(dev, val);
2007 }
2008
4fc688ce 2009 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 2010
647416f9 2011 return 0;
358733e9
JB
2012}
2013
647416f9
KC
2014DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2015 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 2016 "%llu\n");
358733e9 2017
647416f9
KC
2018static int
2019i915_min_freq_get(void *data, u64 *val)
1523c310 2020{
647416f9 2021 struct drm_device *dev = data;
1523c310 2022 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2023 int ret;
004777cb
DV
2024
2025 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2026 return -ENODEV;
2027
4fc688ce 2028 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2029 if (ret)
2030 return ret;
1523c310 2031
0a073b84
JB
2032 if (IS_VALLEYVIEW(dev))
2033 *val = vlv_gpu_freq(dev_priv->mem_freq,
2034 dev_priv->rps.min_delay);
2035 else
2036 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2037 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2038
647416f9 2039 return 0;
1523c310
JB
2040}
2041
647416f9
KC
2042static int
2043i915_min_freq_set(void *data, u64 val)
1523c310 2044{
647416f9 2045 struct drm_device *dev = data;
1523c310 2046 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2047 int ret;
004777cb
DV
2048
2049 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2050 return -ENODEV;
1523c310 2051
647416f9 2052 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 2053
4fc688ce 2054 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2055 if (ret)
2056 return ret;
2057
1523c310
JB
2058 /*
2059 * Turbo will still be enabled, but won't go below the set value.
2060 */
0a073b84
JB
2061 if (IS_VALLEYVIEW(dev)) {
2062 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2063 dev_priv->rps.min_delay = val;
2064 valleyview_set_rps(dev, val);
2065 } else {
2066 do_div(val, GT_FREQUENCY_MULTIPLIER);
2067 dev_priv->rps.min_delay = val;
2068 gen6_set_rps(dev, val);
2069 }
4fc688ce 2070 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2071
647416f9 2072 return 0;
1523c310
JB
2073}
2074
647416f9
KC
2075DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2076 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 2077 "%llu\n");
1523c310 2078
647416f9
KC
2079static int
2080i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 2081{
647416f9 2082 struct drm_device *dev = data;
07b7ddd9 2083 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 2084 u32 snpcr;
647416f9 2085 int ret;
07b7ddd9 2086
004777cb
DV
2087 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2088 return -ENODEV;
2089
22bcfc6a
DV
2090 ret = mutex_lock_interruptible(&dev->struct_mutex);
2091 if (ret)
2092 return ret;
2093
07b7ddd9
JB
2094 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2095 mutex_unlock(&dev_priv->dev->struct_mutex);
2096
647416f9 2097 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 2098
647416f9 2099 return 0;
07b7ddd9
JB
2100}
2101
647416f9
KC
2102static int
2103i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 2104{
647416f9 2105 struct drm_device *dev = data;
07b7ddd9 2106 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 2107 u32 snpcr;
07b7ddd9 2108
004777cb
DV
2109 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2110 return -ENODEV;
2111
647416f9 2112 if (val > 3)
07b7ddd9
JB
2113 return -EINVAL;
2114
647416f9 2115 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
2116
2117 /* Update the cache sharing policy here as well */
2118 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2119 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2120 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2121 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2122
647416f9 2123 return 0;
07b7ddd9
JB
2124}
2125
647416f9
KC
2126DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2127 i915_cache_sharing_get, i915_cache_sharing_set,
2128 "%llu\n");
07b7ddd9 2129
f3cd474b
CW
2130/* As the drm_debugfs_init() routines are called before dev->dev_private is
2131 * allocated we need to hook into the minor for release. */
2132static int
2133drm_add_fake_info_node(struct drm_minor *minor,
2134 struct dentry *ent,
2135 const void *key)
2136{
2137 struct drm_info_node *node;
2138
2139 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2140 if (node == NULL) {
2141 debugfs_remove(ent);
2142 return -ENOMEM;
2143 }
2144
2145 node->minor = minor;
2146 node->dent = ent;
2147 node->info_ent = (void *) key;
b3e067c0
MS
2148
2149 mutex_lock(&minor->debugfs_lock);
2150 list_add(&node->list, &minor->debugfs_list);
2151 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
2152
2153 return 0;
2154}
2155
6d794d42
BW
2156static int i915_forcewake_open(struct inode *inode, struct file *file)
2157{
2158 struct drm_device *dev = inode->i_private;
2159 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 2160
075edca4 2161 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2162 return 0;
2163
6d794d42 2164 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
2165
2166 return 0;
2167}
2168
c43b5634 2169static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
2170{
2171 struct drm_device *dev = inode->i_private;
2172 struct drm_i915_private *dev_priv = dev->dev_private;
2173
075edca4 2174 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2175 return 0;
2176
6d794d42 2177 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
2178
2179 return 0;
2180}
2181
2182static const struct file_operations i915_forcewake_fops = {
2183 .owner = THIS_MODULE,
2184 .open = i915_forcewake_open,
2185 .release = i915_forcewake_release,
2186};
2187
2188static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2189{
2190 struct drm_device *dev = minor->dev;
2191 struct dentry *ent;
2192
2193 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 2194 S_IRUSR,
6d794d42
BW
2195 root, dev,
2196 &i915_forcewake_fops);
2197 if (IS_ERR(ent))
2198 return PTR_ERR(ent);
2199
8eb57294 2200 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2201}
2202
6a9c308d
DV
2203static int i915_debugfs_create(struct dentry *root,
2204 struct drm_minor *minor,
2205 const char *name,
2206 const struct file_operations *fops)
07b7ddd9
JB
2207{
2208 struct drm_device *dev = minor->dev;
2209 struct dentry *ent;
2210
6a9c308d 2211 ent = debugfs_create_file(name,
07b7ddd9
JB
2212 S_IRUGO | S_IWUSR,
2213 root, dev,
6a9c308d 2214 fops);
07b7ddd9
JB
2215 if (IS_ERR(ent))
2216 return PTR_ERR(ent);
2217
6a9c308d 2218 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2219}
2220
27c202ad 2221static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2222 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2223 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2224 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2225 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2226 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2227 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 2228 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 2229 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2230 {"i915_gem_request", i915_gem_request_info, 0},
2231 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2232 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2233 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2234 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2235 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2236 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 2237 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1
JB
2238 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2239 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2240 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2241 {"i915_inttoext_table", i915_inttoext_table, 0},
2242 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2243 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2244 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2245 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2246 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 2247 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 2248 {"i915_sr_status", i915_sr_status, 0},
44834a67 2249 {"i915_opregion", i915_opregion, 0},
37811fcc 2250 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2251 {"i915_context_status", i915_context_status, 0},
6d794d42 2252 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2253 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2254 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2255 {"i915_dpio", i915_dpio_info, 0},
63573eb7 2256 {"i915_llc", i915_llc, 0},
e91fd8c6 2257 {"i915_edp_psr_status", i915_edp_psr_status, 0},
ec013e7f 2258 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 2259 {"i915_pc8_status", i915_pc8_status, 0},
2017263e 2260};
27c202ad 2261#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2262
2b4bd0e0 2263static struct i915_debugfs_files {
34b9674c
DV
2264 const char *name;
2265 const struct file_operations *fops;
2266} i915_debugfs_files[] = {
2267 {"i915_wedged", &i915_wedged_fops},
2268 {"i915_max_freq", &i915_max_freq_fops},
2269 {"i915_min_freq", &i915_min_freq_fops},
2270 {"i915_cache_sharing", &i915_cache_sharing_fops},
2271 {"i915_ring_stop", &i915_ring_stop_fops},
2272 {"i915_gem_drop_caches", &i915_drop_caches_fops},
2273 {"i915_error_state", &i915_error_state_fops},
2274 {"i915_next_seqno", &i915_next_seqno_fops},
2275};
2276
27c202ad 2277int i915_debugfs_init(struct drm_minor *minor)
2017263e 2278{
34b9674c 2279 int ret, i;
f3cd474b 2280
6d794d42 2281 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2282 if (ret)
2283 return ret;
6a9c308d 2284
34b9674c
DV
2285 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2286 ret = i915_debugfs_create(minor->debugfs_root, minor,
2287 i915_debugfs_files[i].name,
2288 i915_debugfs_files[i].fops);
2289 if (ret)
2290 return ret;
2291 }
40633219 2292
27c202ad
BG
2293 return drm_debugfs_create_files(i915_debugfs_list,
2294 I915_DEBUGFS_ENTRIES,
2017263e
BG
2295 minor->debugfs_root, minor);
2296}
2297
27c202ad 2298void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2299{
34b9674c
DV
2300 int i;
2301
27c202ad
BG
2302 drm_debugfs_remove_files(i915_debugfs_list,
2303 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2304 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2305 1, minor);
34b9674c
DV
2306 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2307 struct drm_info_list *info_list =
2308 (struct drm_info_list *) i915_debugfs_files[i].fops;
2309
2310 drm_debugfs_remove_files(info_list, 1, minor);
2311 }
2017263e
BG
2312}
2313
2314#endif /* CONFIG_DEBUG_FS */
This page took 0.400395 seconds and 5 git commands to generate.