drm/i915: Enable vebox interrupts
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
4518f611 33#include <generated/utsrelease.h>
760285e7 34#include <drm/drmP.h>
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
760285e7 37#include <drm/i915_drm.h>
2017263e
BG
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73 47 INACTIVE_LIST,
d21d5975 48 PINNED_LIST,
f13d3f73 49};
2017263e 50
70d39fe4
CW
51static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 63 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
64#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
70d39fe4
CW
69
70 return 0;
71}
2017263e 72
05394f39 73static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 74{
05394f39 75 if (obj->user_pin_count > 0)
a6172a80 76 return "P";
05394f39 77 else if (obj->pin_count > 0)
a6172a80
CW
78 return "p";
79 else
80 return " ";
81}
82
05394f39 83static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 84{
0206e353
AJ
85 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
a6172a80
CW
91}
92
93dfb40c 93static const char *cache_level_str(int type)
08c18323
CW
94{
95 switch (type) {
93dfb40c
CW
96 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
99 default: return "";
100 }
101}
102
37811fcc
CW
103static void
104describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
105{
2563a452 106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
37811fcc
CW
107 &obj->base,
108 get_pin_flag(obj),
109 get_tiling_flag(obj),
a05a5862 110 obj->base.size / 1024,
37811fcc
CW
111 obj->base.read_domains,
112 obj->base.write_domain,
0201f1ec
CW
113 obj->last_read_seqno,
114 obj->last_write_seqno,
caea7476 115 obj->last_fenced_seqno,
93dfb40c 116 cache_level_str(obj->cache_level),
37811fcc
CW
117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
119 if (obj->base.name)
120 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
121 if (obj->pin_count)
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
37811fcc
CW
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
a00b10c3
CW
126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
c1ad11fc
CW
128 if (obj->stolen)
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
69dc4987
CW
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
141}
142
433e12f7 143static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
2017263e
BG
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 150 struct drm_i915_gem_object *obj;
8f2480fb
CW
151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
de227ef0
CW
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
2017263e 157
433e12f7
BG
158 switch (list) {
159 case ACTIVE_LIST:
160 seq_printf(m, "Active:\n");
69dc4987 161 head = &dev_priv->mm.active_list;
433e12f7
BG
162 break;
163 case INACTIVE_LIST:
a17458fc 164 seq_printf(m, "Inactive:\n");
433e12f7
BG
165 head = &dev_priv->mm.inactive_list;
166 break;
433e12f7 167 default:
de227ef0
CW
168 mutex_unlock(&dev->struct_mutex);
169 return -EINVAL;
2017263e 170 }
2017263e 171
8f2480fb 172 total_obj_size = total_gtt_size = count = 0;
05394f39 173 list_for_each_entry(obj, head, mm_list) {
37811fcc 174 seq_printf(m, " ");
05394f39 175 describe_obj(m, obj);
f4ceda89 176 seq_printf(m, "\n");
05394f39
CW
177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
8f2480fb 179 count++;
2017263e 180 }
de227ef0 181 mutex_unlock(&dev->struct_mutex);
5e118f41 182
8f2480fb
CW
183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
2017263e
BG
185 return 0;
186}
187
6299f992
CW
188#define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
191 ++count; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
194 ++mappable_count; \
195 } \
196 } \
0206e353 197} while (0)
6299f992 198
73aa808f
CW
199static int i915_gem_object_info(struct seq_file *m, void* data)
200{
201 struct drm_info_node *node = (struct drm_info_node *) m->private;
202 struct drm_device *dev = node->minor->dev;
203 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
204 u32 count, mappable_count, purgeable_count;
205 size_t size, mappable_size, purgeable_size;
6299f992 206 struct drm_i915_gem_object *obj;
73aa808f
CW
207 int ret;
208
209 ret = mutex_lock_interruptible(&dev->struct_mutex);
210 if (ret)
211 return ret;
212
6299f992
CW
213 seq_printf(m, "%u objects, %zu bytes\n",
214 dev_priv->mm.object_count,
215 dev_priv->mm.object_memory);
216
217 size = count = mappable_size = mappable_count = 0;
6c085a72 218 count_objects(&dev_priv->mm.bound_list, gtt_list);
6299f992
CW
219 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
220 count, mappable_count, size, mappable_size);
221
222 size = count = mappable_size = mappable_count = 0;
223 count_objects(&dev_priv->mm.active_list, mm_list);
6299f992
CW
224 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
225 count, mappable_count, size, mappable_size);
226
6299f992
CW
227 size = count = mappable_size = mappable_count = 0;
228 count_objects(&dev_priv->mm.inactive_list, mm_list);
229 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
230 count, mappable_count, size, mappable_size);
231
b7abb714
CW
232 size = count = purgeable_size = purgeable_count = 0;
233 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
6c085a72 234 size += obj->base.size, ++count;
b7abb714
CW
235 if (obj->madv == I915_MADV_DONTNEED)
236 purgeable_size += obj->base.size, ++purgeable_count;
237 }
6c085a72
CW
238 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
239
6299f992 240 size = count = mappable_size = mappable_count = 0;
6c085a72 241 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
6299f992
CW
242 if (obj->fault_mappable) {
243 size += obj->gtt_space->size;
244 ++count;
245 }
246 if (obj->pin_mappable) {
247 mappable_size += obj->gtt_space->size;
248 ++mappable_count;
249 }
b7abb714
CW
250 if (obj->madv == I915_MADV_DONTNEED) {
251 purgeable_size += obj->base.size;
252 ++purgeable_count;
253 }
6299f992 254 }
b7abb714
CW
255 seq_printf(m, "%u purgeable objects, %zu bytes\n",
256 purgeable_count, purgeable_size);
6299f992
CW
257 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
258 mappable_count, mappable_size);
259 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
260 count, size);
261
93d18799 262 seq_printf(m, "%zu [%lu] gtt total\n",
5d4545ae
BW
263 dev_priv->gtt.total,
264 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
73aa808f
CW
265
266 mutex_unlock(&dev->struct_mutex);
267
268 return 0;
269}
270
08c18323
CW
271static int i915_gem_gtt_info(struct seq_file *m, void* data)
272{
273 struct drm_info_node *node = (struct drm_info_node *) m->private;
274 struct drm_device *dev = node->minor->dev;
1b50247a 275 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
276 struct drm_i915_private *dev_priv = dev->dev_private;
277 struct drm_i915_gem_object *obj;
278 size_t total_obj_size, total_gtt_size;
279 int count, ret;
280
281 ret = mutex_lock_interruptible(&dev->struct_mutex);
282 if (ret)
283 return ret;
284
285 total_obj_size = total_gtt_size = count = 0;
6c085a72 286 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1b50247a
CW
287 if (list == PINNED_LIST && obj->pin_count == 0)
288 continue;
289
08c18323
CW
290 seq_printf(m, " ");
291 describe_obj(m, obj);
292 seq_printf(m, "\n");
293 total_obj_size += obj->base.size;
294 total_gtt_size += obj->gtt_space->size;
295 count++;
296 }
297
298 mutex_unlock(&dev->struct_mutex);
299
300 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
301 count, total_obj_size, total_gtt_size);
302
303 return 0;
304}
305
4e5359cd
SF
306static int i915_gem_pageflip_info(struct seq_file *m, void *data)
307{
308 struct drm_info_node *node = (struct drm_info_node *) m->private;
309 struct drm_device *dev = node->minor->dev;
310 unsigned long flags;
311 struct intel_crtc *crtc;
312
313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
314 const char pipe = pipe_name(crtc->pipe);
315 const char plane = plane_name(crtc->plane);
4e5359cd
SF
316 struct intel_unpin_work *work;
317
318 spin_lock_irqsave(&dev->event_lock, flags);
319 work = crtc->unpin_work;
320 if (work == NULL) {
9db4a9c7 321 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
322 pipe, plane);
323 } else {
e7d841ca 324 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 325 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
326 pipe, plane);
327 } else {
9db4a9c7 328 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
329 pipe, plane);
330 }
331 if (work->enable_stall_check)
332 seq_printf(m, "Stall check enabled, ");
333 else
334 seq_printf(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 335 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
336
337 if (work->old_fb_obj) {
05394f39
CW
338 struct drm_i915_gem_object *obj = work->old_fb_obj;
339 if (obj)
340 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
341 }
342 if (work->pending_flip_obj) {
05394f39
CW
343 struct drm_i915_gem_object *obj = work->pending_flip_obj;
344 if (obj)
345 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
346 }
347 }
348 spin_unlock_irqrestore(&dev->event_lock, flags);
349 }
350
351 return 0;
352}
353
2017263e
BG
354static int i915_gem_request_info(struct seq_file *m, void *data)
355{
356 struct drm_info_node *node = (struct drm_info_node *) m->private;
357 struct drm_device *dev = node->minor->dev;
358 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 359 struct intel_ring_buffer *ring;
2017263e 360 struct drm_i915_gem_request *gem_request;
a2c7f6fd 361 int ret, count, i;
de227ef0
CW
362
363 ret = mutex_lock_interruptible(&dev->struct_mutex);
364 if (ret)
365 return ret;
2017263e 366
c2c347a9 367 count = 0;
a2c7f6fd
CW
368 for_each_ring(ring, dev_priv, i) {
369 if (list_empty(&ring->request_list))
370 continue;
371
372 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 373 list_for_each_entry(gem_request,
a2c7f6fd 374 &ring->request_list,
c2c347a9
CW
375 list) {
376 seq_printf(m, " %d @ %d\n",
377 gem_request->seqno,
378 (int) (jiffies - gem_request->emitted_jiffies));
379 }
380 count++;
2017263e 381 }
de227ef0
CW
382 mutex_unlock(&dev->struct_mutex);
383
c2c347a9
CW
384 if (count == 0)
385 seq_printf(m, "No requests\n");
386
2017263e
BG
387 return 0;
388}
389
b2223497
CW
390static void i915_ring_seqno_info(struct seq_file *m,
391 struct intel_ring_buffer *ring)
392{
393 if (ring->get_seqno) {
43a7b924 394 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 395 ring->name, ring->get_seqno(ring, false));
b2223497
CW
396 }
397}
398
2017263e
BG
399static int i915_gem_seqno_info(struct seq_file *m, void *data)
400{
401 struct drm_info_node *node = (struct drm_info_node *) m->private;
402 struct drm_device *dev = node->minor->dev;
403 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 404 struct intel_ring_buffer *ring;
1ec14ad3 405 int ret, i;
de227ef0
CW
406
407 ret = mutex_lock_interruptible(&dev->struct_mutex);
408 if (ret)
409 return ret;
2017263e 410
a2c7f6fd
CW
411 for_each_ring(ring, dev_priv, i)
412 i915_ring_seqno_info(m, ring);
de227ef0
CW
413
414 mutex_unlock(&dev->struct_mutex);
415
2017263e
BG
416 return 0;
417}
418
419
420static int i915_interrupt_info(struct seq_file *m, void *data)
421{
422 struct drm_info_node *node = (struct drm_info_node *) m->private;
423 struct drm_device *dev = node->minor->dev;
424 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 425 struct intel_ring_buffer *ring;
9db4a9c7 426 int ret, i, pipe;
de227ef0
CW
427
428 ret = mutex_lock_interruptible(&dev->struct_mutex);
429 if (ret)
430 return ret;
2017263e 431
7e231dbe
JB
432 if (IS_VALLEYVIEW(dev)) {
433 seq_printf(m, "Display IER:\t%08x\n",
434 I915_READ(VLV_IER));
435 seq_printf(m, "Display IIR:\t%08x\n",
436 I915_READ(VLV_IIR));
437 seq_printf(m, "Display IIR_RW:\t%08x\n",
438 I915_READ(VLV_IIR_RW));
439 seq_printf(m, "Display IMR:\t%08x\n",
440 I915_READ(VLV_IMR));
441 for_each_pipe(pipe)
442 seq_printf(m, "Pipe %c stat:\t%08x\n",
443 pipe_name(pipe),
444 I915_READ(PIPESTAT(pipe)));
445
446 seq_printf(m, "Master IER:\t%08x\n",
447 I915_READ(VLV_MASTER_IER));
448
449 seq_printf(m, "Render IER:\t%08x\n",
450 I915_READ(GTIER));
451 seq_printf(m, "Render IIR:\t%08x\n",
452 I915_READ(GTIIR));
453 seq_printf(m, "Render IMR:\t%08x\n",
454 I915_READ(GTIMR));
455
456 seq_printf(m, "PM IER:\t\t%08x\n",
457 I915_READ(GEN6_PMIER));
458 seq_printf(m, "PM IIR:\t\t%08x\n",
459 I915_READ(GEN6_PMIIR));
460 seq_printf(m, "PM IMR:\t\t%08x\n",
461 I915_READ(GEN6_PMIMR));
462
463 seq_printf(m, "Port hotplug:\t%08x\n",
464 I915_READ(PORT_HOTPLUG_EN));
465 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
466 I915_READ(VLV_DPFLIPSTAT));
467 seq_printf(m, "DPINVGTT:\t%08x\n",
468 I915_READ(DPINVGTT));
469
470 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
471 seq_printf(m, "Interrupt enable: %08x\n",
472 I915_READ(IER));
473 seq_printf(m, "Interrupt identity: %08x\n",
474 I915_READ(IIR));
475 seq_printf(m, "Interrupt mask: %08x\n",
476 I915_READ(IMR));
9db4a9c7
JB
477 for_each_pipe(pipe)
478 seq_printf(m, "Pipe %c stat: %08x\n",
479 pipe_name(pipe),
480 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
481 } else {
482 seq_printf(m, "North Display Interrupt enable: %08x\n",
483 I915_READ(DEIER));
484 seq_printf(m, "North Display Interrupt identity: %08x\n",
485 I915_READ(DEIIR));
486 seq_printf(m, "North Display Interrupt mask: %08x\n",
487 I915_READ(DEIMR));
488 seq_printf(m, "South Display Interrupt enable: %08x\n",
489 I915_READ(SDEIER));
490 seq_printf(m, "South Display Interrupt identity: %08x\n",
491 I915_READ(SDEIIR));
492 seq_printf(m, "South Display Interrupt mask: %08x\n",
493 I915_READ(SDEIMR));
494 seq_printf(m, "Graphics Interrupt enable: %08x\n",
495 I915_READ(GTIER));
496 seq_printf(m, "Graphics Interrupt identity: %08x\n",
497 I915_READ(GTIIR));
498 seq_printf(m, "Graphics Interrupt mask: %08x\n",
499 I915_READ(GTIMR));
500 }
2017263e
BG
501 seq_printf(m, "Interrupts received: %d\n",
502 atomic_read(&dev_priv->irq_received));
a2c7f6fd 503 for_each_ring(ring, dev_priv, i) {
da64c6fc 504 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
505 seq_printf(m,
506 "Graphics Interrupt mask (%s): %08x\n",
507 ring->name, I915_READ_IMR(ring));
9862e600 508 }
a2c7f6fd 509 i915_ring_seqno_info(m, ring);
9862e600 510 }
de227ef0
CW
511 mutex_unlock(&dev->struct_mutex);
512
2017263e
BG
513 return 0;
514}
515
a6172a80
CW
516static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
517{
518 struct drm_info_node *node = (struct drm_info_node *) m->private;
519 struct drm_device *dev = node->minor->dev;
520 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
521 int i, ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
a6172a80
CW
526
527 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
528 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
529 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 530 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 531
6c085a72
CW
532 seq_printf(m, "Fence %d, pin count = %d, object = ",
533 i, dev_priv->fence_regs[i].pin_count);
c2c347a9
CW
534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
05394f39 537 describe_obj(m, obj);
c2c347a9 538 seq_printf(m, "\n");
a6172a80
CW
539 }
540
05394f39 541 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
542 return 0;
543}
544
2017263e
BG
545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 550 struct intel_ring_buffer *ring;
1a240d4d 551 const u32 *hws;
4066c0ae
CW
552 int i;
553
1ec14ad3 554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 555 hws = ring->status_page.page_addr;
2017263e
BG
556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
e5c65260
CW
567static const char *ring_str(int ring)
568{
569 switch (ring) {
96154f2f
DV
570 case RCS: return "render";
571 case VCS: return "bsd";
572 case BCS: return "blt";
e5c65260
CW
573 default: return "";
574 }
575}
576
9df30794
CW
577static const char *pin_flag(int pinned)
578{
579 if (pinned > 0)
580 return " P";
581 else if (pinned < 0)
582 return " p";
583 else
584 return "";
585}
586
587static const char *tiling_flag(int tiling)
588{
589 switch (tiling) {
590 default:
591 case I915_TILING_NONE: return "";
592 case I915_TILING_X: return " X";
593 case I915_TILING_Y: return " Y";
594 }
595}
596
597static const char *dirty_flag(int dirty)
598{
599 return dirty ? " dirty" : "";
600}
601
602static const char *purgeable_flag(int purgeable)
603{
604 return purgeable ? " purgeable" : "";
605}
606
edc3d884
MK
607static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
608 const char *f, va_list args)
609{
610 unsigned len;
611
612 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
613 e->err = -ENOSPC;
614 return;
615 }
616
617 if (e->bytes == e->size - 1 || e->err)
618 return;
619
620 /* Seek the first printf which is hits start position */
621 if (e->pos < e->start) {
622 len = vsnprintf(NULL, 0, f, args);
623 if (e->pos + len <= e->start) {
624 e->pos += len;
625 return;
626 }
627
628 /* First vsnprintf needs to fit in full for memmove*/
629 if (len >= e->size) {
630 e->err = -EIO;
631 return;
632 }
633 }
634
635 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
636 if (len >= e->size - e->bytes)
637 len = e->size - e->bytes - 1;
638
639 /* If this is first printf in this window, adjust it so that
640 * start position matches start of the buffer
641 */
642 if (e->pos < e->start) {
643 const size_t off = e->start - e->pos;
644
645 /* Should not happen but be paranoid */
646 if (off > len || e->bytes) {
647 e->err = -EIO;
648 return;
649 }
650
651 memmove(e->buf, e->buf + off, len - off);
652 e->bytes = len - off;
653 e->pos = e->start;
654 return;
655 }
656
657 e->bytes += len;
658 e->pos += len;
659}
660
661void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
662{
663 va_list args;
664
665 va_start(args, f);
666 i915_error_vprintf(e, f, args);
667 va_end(args);
668}
669
670#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
671
672static void print_error_buffers(struct drm_i915_error_state_buf *m,
c724e8a9
CW
673 const char *name,
674 struct drm_i915_error_buffer *err,
675 int count)
676{
edc3d884 677 err_printf(m, "%s [%d]:\n", name, count);
c724e8a9
CW
678
679 while (count--) {
edc3d884 680 err_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
c724e8a9
CW
681 err->gtt_offset,
682 err->size,
683 err->read_domains,
684 err->write_domain,
0201f1ec 685 err->rseqno, err->wseqno,
c724e8a9
CW
686 pin_flag(err->pinned),
687 tiling_flag(err->tiling),
688 dirty_flag(err->dirty),
689 purgeable_flag(err->purgeable),
96154f2f 690 err->ring != -1 ? " " : "",
a779e5ab 691 ring_str(err->ring),
93dfb40c 692 cache_level_str(err->cache_level));
c724e8a9
CW
693
694 if (err->name)
edc3d884 695 err_printf(m, " (name: %d)", err->name);
c724e8a9 696 if (err->fence_reg != I915_FENCE_REG_NONE)
edc3d884 697 err_printf(m, " (fence: %d)", err->fence_reg);
c724e8a9 698
edc3d884 699 err_printf(m, "\n");
c724e8a9
CW
700 err++;
701 }
702}
703
edc3d884 704static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
d27b1e0e
DV
705 struct drm_device *dev,
706 struct drm_i915_error_state *error,
707 unsigned ring)
708{
ec34a01d 709 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
edc3d884
MK
710 err_printf(m, "%s command stream:\n", ring_str(ring));
711 err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
712 err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
713 err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
714 err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
715 err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
716 err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
717 err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
050ee91f 718 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
edc3d884 719 err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
050ee91f 720
c1cd90ed 721 if (INTEL_INFO(dev)->gen >= 4)
edc3d884
MK
722 err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
723 err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
724 err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 725 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
726 err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
727 err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
728 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
729 error->semaphore_mboxes[ring][0],
730 error->semaphore_seqno[ring][0]);
edc3d884 731 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
732 error->semaphore_mboxes[ring][1],
733 error->semaphore_seqno[ring][1]);
33f3f518 734 }
edc3d884
MK
735 err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
736 err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
737 err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
738 err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
739}
740
d5442303
DV
741struct i915_error_state_file_priv {
742 struct drm_device *dev;
743 struct drm_i915_error_state *error;
744};
745
edc3d884
MK
746
747static int i915_error_state(struct i915_error_state_file_priv *error_priv,
748 struct drm_i915_error_state_buf *m)
749
63eeaf38 750{
d5442303 751 struct drm_device *dev = error_priv->dev;
63eeaf38 752 drm_i915_private_t *dev_priv = dev->dev_private;
d5442303 753 struct drm_i915_error_state *error = error_priv->error;
b4519513 754 struct intel_ring_buffer *ring;
52d39a21 755 int i, j, page, offset, elt;
63eeaf38 756
742cbee8 757 if (!error) {
edc3d884 758 err_printf(m, "no error state collected\n");
742cbee8 759 return 0;
63eeaf38
JB
760 }
761
edc3d884 762 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
8a905236 763 error->time.tv_usec);
edc3d884
MK
764 err_printf(m, "Kernel: " UTS_RELEASE "\n");
765 err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
766 err_printf(m, "EIR: 0x%08x\n", error->eir);
767 err_printf(m, "IER: 0x%08x\n", error->ier);
768 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
769 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
770 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
771 err_printf(m, "CCID: 0x%08x\n", error->ccid);
9df30794 772
bf3301ab 773 for (i = 0; i < dev_priv->num_fence_regs; i++)
edc3d884 774 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
748ebc60 775
050ee91f 776 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
edc3d884
MK
777 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
778 error->extra_instdone[i]);
050ee91f 779
33f3f518 780 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
781 err_printf(m, "ERROR: 0x%08x\n", error->error);
782 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
33f3f518 783 }
d27b1e0e 784
71e172e8 785 if (INTEL_INFO(dev)->gen == 7)
edc3d884 786 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
71e172e8 787
b4519513
CW
788 for_each_ring(ring, dev_priv, i)
789 i915_ring_error_state(m, dev, error, i);
d27b1e0e 790
c724e8a9
CW
791 if (error->active_bo)
792 print_error_buffers(m, "Active",
793 error->active_bo,
794 error->active_bo_count);
795
796 if (error->pinned_bo)
797 print_error_buffers(m, "Pinned",
798 error->pinned_bo,
799 error->pinned_bo_count);
9df30794 800
52d39a21
CW
801 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
802 struct drm_i915_error_object *obj;
9df30794 803
52d39a21 804 if ((obj = error->ring[i].batchbuffer)) {
edc3d884 805 err_printf(m, "%s --- gtt_offset = 0x%08x\n",
bcfb2e28
CW
806 dev_priv->ring[i].name,
807 obj->gtt_offset);
9df30794
CW
808 offset = 0;
809 for (page = 0; page < obj->page_count; page++) {
810 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884
MK
811 err_printf(m, "%08x : %08x\n", offset,
812 obj->pages[page][elt]);
9df30794
CW
813 offset += 4;
814 }
815 }
816 }
9df30794 817
52d39a21 818 if (error->ring[i].num_requests) {
edc3d884 819 err_printf(m, "%s --- %d requests\n",
52d39a21
CW
820 dev_priv->ring[i].name,
821 error->ring[i].num_requests);
822 for (j = 0; j < error->ring[i].num_requests; j++) {
edc3d884 823 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 824 error->ring[i].requests[j].seqno,
ee4f42b1
CW
825 error->ring[i].requests[j].jiffies,
826 error->ring[i].requests[j].tail);
52d39a21
CW
827 }
828 }
829
830 if ((obj = error->ring[i].ringbuffer)) {
edc3d884 831 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
e2f973d5
CW
832 dev_priv->ring[i].name,
833 obj->gtt_offset);
834 offset = 0;
835 for (page = 0; page < obj->page_count; page++) {
836 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884 837 err_printf(m, "%08x : %08x\n",
e2f973d5
CW
838 offset,
839 obj->pages[page][elt]);
840 offset += 4;
841 }
9df30794
CW
842 }
843 }
8c123e54
BW
844
845 obj = error->ring[i].ctx;
846 if (obj) {
edc3d884 847 err_printf(m, "%s --- HW Context = 0x%08x\n",
8c123e54
BW
848 dev_priv->ring[i].name,
849 obj->gtt_offset);
850 offset = 0;
851 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
edc3d884 852 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
8c123e54
BW
853 offset,
854 obj->pages[0][elt],
855 obj->pages[0][elt+1],
856 obj->pages[0][elt+2],
857 obj->pages[0][elt+3]);
858 offset += 16;
859 }
860 }
9df30794 861 }
63eeaf38 862
6ef3d427
CW
863 if (error->overlay)
864 intel_overlay_print_error_state(m, error->overlay);
865
c4a1d9e4
CW
866 if (error->display)
867 intel_display_print_error_state(m, dev, error->display);
868
63eeaf38
JB
869 return 0;
870}
6911a9b8 871
d5442303
DV
872static ssize_t
873i915_error_state_write(struct file *filp,
874 const char __user *ubuf,
875 size_t cnt,
876 loff_t *ppos)
877{
edc3d884 878 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 879 struct drm_device *dev = error_priv->dev;
22bcfc6a 880 int ret;
d5442303
DV
881
882 DRM_DEBUG_DRIVER("Resetting error state\n");
883
22bcfc6a
DV
884 ret = mutex_lock_interruptible(&dev->struct_mutex);
885 if (ret)
886 return ret;
887
d5442303
DV
888 i915_destroy_error_state(dev);
889 mutex_unlock(&dev->struct_mutex);
890
891 return cnt;
892}
893
894static int i915_error_state_open(struct inode *inode, struct file *file)
895{
896 struct drm_device *dev = inode->i_private;
897 drm_i915_private_t *dev_priv = dev->dev_private;
898 struct i915_error_state_file_priv *error_priv;
899 unsigned long flags;
900
901 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
902 if (!error_priv)
903 return -ENOMEM;
904
905 error_priv->dev = dev;
906
99584db3
DV
907 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
908 error_priv->error = dev_priv->gpu_error.first_error;
d5442303
DV
909 if (error_priv->error)
910 kref_get(&error_priv->error->ref);
99584db3 911 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
d5442303 912
edc3d884
MK
913 file->private_data = error_priv;
914
915 return 0;
d5442303
DV
916}
917
918static int i915_error_state_release(struct inode *inode, struct file *file)
919{
edc3d884 920 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303
DV
921
922 if (error_priv->error)
923 kref_put(&error_priv->error->ref, i915_error_state_free);
924 kfree(error_priv);
925
edc3d884
MK
926 return 0;
927}
928
929static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
930 size_t count, loff_t *pos)
931{
932 struct i915_error_state_file_priv *error_priv = file->private_data;
933 struct drm_i915_error_state_buf error_str;
934 loff_t tmp_pos = 0;
935 ssize_t ret_count = 0;
936 int ret = 0;
937
938 memset(&error_str, 0, sizeof(error_str));
939
940 /* We need to have enough room to store any i915_error_state printf
941 * so that we can move it to start position.
942 */
943 error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
944 error_str.buf = kmalloc(error_str.size,
945 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
946
947 if (error_str.buf == NULL) {
948 error_str.size = PAGE_SIZE;
949 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
950 }
951
952 if (error_str.buf == NULL) {
953 error_str.size = 128;
954 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
955 }
956
957 if (error_str.buf == NULL)
958 return -ENOMEM;
959
960 error_str.start = *pos;
961
962 ret = i915_error_state(error_priv, &error_str);
963 if (ret)
964 goto out;
965
966 if (error_str.bytes == 0 && error_str.err) {
967 ret = error_str.err;
968 goto out;
969 }
970
971 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
972 error_str.buf,
973 error_str.bytes);
974
975 if (ret_count < 0)
976 ret = ret_count;
977 else
978 *pos = error_str.start + ret_count;
979out:
980 kfree(error_str.buf);
981 return ret ?: ret_count;
d5442303
DV
982}
983
984static const struct file_operations i915_error_state_fops = {
985 .owner = THIS_MODULE,
986 .open = i915_error_state_open,
edc3d884 987 .read = i915_error_state_read,
d5442303
DV
988 .write = i915_error_state_write,
989 .llseek = default_llseek,
990 .release = i915_error_state_release,
991};
992
647416f9
KC
993static int
994i915_next_seqno_get(void *data, u64 *val)
40633219 995{
647416f9 996 struct drm_device *dev = data;
40633219 997 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
998 int ret;
999
1000 ret = mutex_lock_interruptible(&dev->struct_mutex);
1001 if (ret)
1002 return ret;
1003
647416f9 1004 *val = dev_priv->next_seqno;
40633219
MK
1005 mutex_unlock(&dev->struct_mutex);
1006
647416f9 1007 return 0;
40633219
MK
1008}
1009
647416f9
KC
1010static int
1011i915_next_seqno_set(void *data, u64 val)
1012{
1013 struct drm_device *dev = data;
40633219
MK
1014 int ret;
1015
40633219
MK
1016 ret = mutex_lock_interruptible(&dev->struct_mutex);
1017 if (ret)
1018 return ret;
1019
e94fbaa8 1020 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1021 mutex_unlock(&dev->struct_mutex);
1022
647416f9 1023 return ret;
40633219
MK
1024}
1025
647416f9
KC
1026DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1027 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1028 "0x%llx\n");
40633219 1029
f97108d1
JB
1030static int i915_rstdby_delays(struct seq_file *m, void *unused)
1031{
1032 struct drm_info_node *node = (struct drm_info_node *) m->private;
1033 struct drm_device *dev = node->minor->dev;
1034 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1035 u16 crstanddelay;
1036 int ret;
1037
1038 ret = mutex_lock_interruptible(&dev->struct_mutex);
1039 if (ret)
1040 return ret;
1041
1042 crstanddelay = I915_READ16(CRSTANDVID);
1043
1044 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1045
1046 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1047
1048 return 0;
1049}
1050
1051static int i915_cur_delayinfo(struct seq_file *m, void *unused)
1052{
1053 struct drm_info_node *node = (struct drm_info_node *) m->private;
1054 struct drm_device *dev = node->minor->dev;
1055 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 1056 int ret;
3b8d8d91
JB
1057
1058 if (IS_GEN5(dev)) {
1059 u16 rgvswctl = I915_READ16(MEMSWCTL);
1060 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1061
1062 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1063 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1064 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1065 MEMSTAT_VID_SHIFT);
1066 seq_printf(m, "Current P-state: %d\n",
1067 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 1068 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
1069 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1070 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1071 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
f82855d3 1072 u32 rpstat, cagf;
ccab5c82
JB
1073 u32 rpupei, rpcurup, rpprevup;
1074 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1075 int max_freq;
1076
1077 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1078 ret = mutex_lock_interruptible(&dev->struct_mutex);
1079 if (ret)
1080 return ret;
1081
fcca7926 1082 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 1083
ccab5c82
JB
1084 rpstat = I915_READ(GEN6_RPSTAT1);
1085 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1086 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1087 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1088 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1089 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1090 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
1091 if (IS_HASWELL(dev))
1092 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1093 else
1094 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1095 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1096
d1ebd816
BW
1097 gen6_gt_force_wake_put(dev_priv);
1098 mutex_unlock(&dev->struct_mutex);
1099
3b8d8d91 1100 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 1101 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
1102 seq_printf(m, "Render p-state ratio: %d\n",
1103 (gt_perf_status & 0xff00) >> 8);
1104 seq_printf(m, "Render p-state VID: %d\n",
1105 gt_perf_status & 0xff);
1106 seq_printf(m, "Render p-state limit: %d\n",
1107 rp_state_limits & 0xff);
f82855d3 1108 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1109 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1110 GEN6_CURICONT_MASK);
1111 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1112 GEN6_CURBSYTAVG_MASK);
1113 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1114 GEN6_CURBSYTAVG_MASK);
1115 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1116 GEN6_CURIAVG_MASK);
1117 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1118 GEN6_CURBSYTAVG_MASK);
1119 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1120 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1121
1122 max_freq = (rp_state_cap & 0xff0000) >> 16;
1123 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1124 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1125
1126 max_freq = (rp_state_cap & 0xff00) >> 8;
1127 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1128 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1129
1130 max_freq = rp_state_cap & 0xff;
1131 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1132 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1133
1134 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1135 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1136 } else if (IS_VALLEYVIEW(dev)) {
1137 u32 freq_sts, val;
1138
259bd5d4 1139 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1140 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1141 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1142 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1143
64936258 1144 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
0a073b84
JB
1145 seq_printf(m, "max GPU freq: %d MHz\n",
1146 vlv_gpu_freq(dev_priv->mem_freq, val));
1147
64936258 1148 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
0a073b84
JB
1149 seq_printf(m, "min GPU freq: %d MHz\n",
1150 vlv_gpu_freq(dev_priv->mem_freq, val));
1151
1152 seq_printf(m, "current GPU freq: %d MHz\n",
1153 vlv_gpu_freq(dev_priv->mem_freq,
1154 (freq_sts >> 8) & 0xff));
259bd5d4 1155 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1156 } else {
1157 seq_printf(m, "no P-state info available\n");
1158 }
f97108d1
JB
1159
1160 return 0;
1161}
1162
1163static int i915_delayfreq_table(struct seq_file *m, void *unused)
1164{
1165 struct drm_info_node *node = (struct drm_info_node *) m->private;
1166 struct drm_device *dev = node->minor->dev;
1167 drm_i915_private_t *dev_priv = dev->dev_private;
1168 u32 delayfreq;
616fdb5a
BW
1169 int ret, i;
1170
1171 ret = mutex_lock_interruptible(&dev->struct_mutex);
1172 if (ret)
1173 return ret;
f97108d1
JB
1174
1175 for (i = 0; i < 16; i++) {
1176 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1177 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1178 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1179 }
1180
616fdb5a
BW
1181 mutex_unlock(&dev->struct_mutex);
1182
f97108d1
JB
1183 return 0;
1184}
1185
1186static inline int MAP_TO_MV(int map)
1187{
1188 return 1250 - (map * 25);
1189}
1190
1191static int i915_inttoext_table(struct seq_file *m, void *unused)
1192{
1193 struct drm_info_node *node = (struct drm_info_node *) m->private;
1194 struct drm_device *dev = node->minor->dev;
1195 drm_i915_private_t *dev_priv = dev->dev_private;
1196 u32 inttoext;
616fdb5a
BW
1197 int ret, i;
1198
1199 ret = mutex_lock_interruptible(&dev->struct_mutex);
1200 if (ret)
1201 return ret;
f97108d1
JB
1202
1203 for (i = 1; i <= 32; i++) {
1204 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1205 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1206 }
1207
616fdb5a
BW
1208 mutex_unlock(&dev->struct_mutex);
1209
f97108d1
JB
1210 return 0;
1211}
1212
4d85529d 1213static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1214{
1215 struct drm_info_node *node = (struct drm_info_node *) m->private;
1216 struct drm_device *dev = node->minor->dev;
1217 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1218 u32 rgvmodectl, rstdbyctl;
1219 u16 crstandvid;
1220 int ret;
1221
1222 ret = mutex_lock_interruptible(&dev->struct_mutex);
1223 if (ret)
1224 return ret;
1225
1226 rgvmodectl = I915_READ(MEMMODECTL);
1227 rstdbyctl = I915_READ(RSTDBYCTL);
1228 crstandvid = I915_READ16(CRSTANDVID);
1229
1230 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1231
1232 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1233 "yes" : "no");
1234 seq_printf(m, "Boost freq: %d\n",
1235 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1236 MEMMODE_BOOST_FREQ_SHIFT);
1237 seq_printf(m, "HW control enabled: %s\n",
1238 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1239 seq_printf(m, "SW control enabled: %s\n",
1240 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1241 seq_printf(m, "Gated voltage change: %s\n",
1242 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1243 seq_printf(m, "Starting frequency: P%d\n",
1244 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1245 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1246 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1247 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1248 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1249 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1250 seq_printf(m, "Render standby enabled: %s\n",
1251 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
1252 seq_printf(m, "Current RS state: ");
1253 switch (rstdbyctl & RSX_STATUS_MASK) {
1254 case RSX_STATUS_ON:
1255 seq_printf(m, "on\n");
1256 break;
1257 case RSX_STATUS_RC1:
1258 seq_printf(m, "RC1\n");
1259 break;
1260 case RSX_STATUS_RC1E:
1261 seq_printf(m, "RC1E\n");
1262 break;
1263 case RSX_STATUS_RS1:
1264 seq_printf(m, "RS1\n");
1265 break;
1266 case RSX_STATUS_RS2:
1267 seq_printf(m, "RS2 (RC6)\n");
1268 break;
1269 case RSX_STATUS_RS3:
1270 seq_printf(m, "RC3 (RC6+)\n");
1271 break;
1272 default:
1273 seq_printf(m, "unknown\n");
1274 break;
1275 }
f97108d1
JB
1276
1277 return 0;
1278}
1279
4d85529d
BW
1280static int gen6_drpc_info(struct seq_file *m)
1281{
1282
1283 struct drm_info_node *node = (struct drm_info_node *) m->private;
1284 struct drm_device *dev = node->minor->dev;
1285 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1286 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1287 unsigned forcewake_count;
4d85529d
BW
1288 int count=0, ret;
1289
1290
1291 ret = mutex_lock_interruptible(&dev->struct_mutex);
1292 if (ret)
1293 return ret;
1294
93b525dc
DV
1295 spin_lock_irq(&dev_priv->gt_lock);
1296 forcewake_count = dev_priv->forcewake_count;
1297 spin_unlock_irq(&dev_priv->gt_lock);
1298
1299 if (forcewake_count) {
1300 seq_printf(m, "RC information inaccurate because somebody "
1301 "holds a forcewake reference \n");
4d85529d
BW
1302 } else {
1303 /* NB: we cannot use forcewake, else we read the wrong values */
1304 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1305 udelay(10);
1306 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1307 }
1308
1309 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1310 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1311
1312 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1313 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1314 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1315 mutex_lock(&dev_priv->rps.hw_lock);
1316 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1317 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d
BW
1318
1319 seq_printf(m, "Video Turbo Mode: %s\n",
1320 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1321 seq_printf(m, "HW control enabled: %s\n",
1322 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1323 seq_printf(m, "SW control enabled: %s\n",
1324 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1325 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1326 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1327 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1328 seq_printf(m, "RC6 Enabled: %s\n",
1329 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1330 seq_printf(m, "Deep RC6 Enabled: %s\n",
1331 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1332 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1333 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1334 seq_printf(m, "Current RC state: ");
1335 switch (gt_core_status & GEN6_RCn_MASK) {
1336 case GEN6_RC0:
1337 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1338 seq_printf(m, "Core Power Down\n");
1339 else
1340 seq_printf(m, "on\n");
1341 break;
1342 case GEN6_RC3:
1343 seq_printf(m, "RC3\n");
1344 break;
1345 case GEN6_RC6:
1346 seq_printf(m, "RC6\n");
1347 break;
1348 case GEN6_RC7:
1349 seq_printf(m, "RC7\n");
1350 break;
1351 default:
1352 seq_printf(m, "Unknown\n");
1353 break;
1354 }
1355
1356 seq_printf(m, "Core Power Down: %s\n",
1357 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1358
1359 /* Not exactly sure what this is */
1360 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1361 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1362 seq_printf(m, "RC6 residency since boot: %u\n",
1363 I915_READ(GEN6_GT_GFX_RC6));
1364 seq_printf(m, "RC6+ residency since boot: %u\n",
1365 I915_READ(GEN6_GT_GFX_RC6p));
1366 seq_printf(m, "RC6++ residency since boot: %u\n",
1367 I915_READ(GEN6_GT_GFX_RC6pp));
1368
ecd8faea
BW
1369 seq_printf(m, "RC6 voltage: %dmV\n",
1370 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1371 seq_printf(m, "RC6+ voltage: %dmV\n",
1372 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1373 seq_printf(m, "RC6++ voltage: %dmV\n",
1374 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1375 return 0;
1376}
1377
1378static int i915_drpc_info(struct seq_file *m, void *unused)
1379{
1380 struct drm_info_node *node = (struct drm_info_node *) m->private;
1381 struct drm_device *dev = node->minor->dev;
1382
1383 if (IS_GEN6(dev) || IS_GEN7(dev))
1384 return gen6_drpc_info(m);
1385 else
1386 return ironlake_drpc_info(m);
1387}
1388
b5e50c3f
JB
1389static int i915_fbc_status(struct seq_file *m, void *unused)
1390{
1391 struct drm_info_node *node = (struct drm_info_node *) m->private;
1392 struct drm_device *dev = node->minor->dev;
b5e50c3f 1393 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1394
ee5382ae 1395 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1396 seq_printf(m, "FBC unsupported on this chipset\n");
1397 return 0;
1398 }
1399
ee5382ae 1400 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1401 seq_printf(m, "FBC enabled\n");
1402 } else {
1403 seq_printf(m, "FBC disabled: ");
1404 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1405 case FBC_NO_OUTPUT:
1406 seq_printf(m, "no outputs");
1407 break;
b5e50c3f
JB
1408 case FBC_STOLEN_TOO_SMALL:
1409 seq_printf(m, "not enough stolen memory");
1410 break;
1411 case FBC_UNSUPPORTED_MODE:
1412 seq_printf(m, "mode not supported");
1413 break;
1414 case FBC_MODE_TOO_LARGE:
1415 seq_printf(m, "mode too large");
1416 break;
1417 case FBC_BAD_PLANE:
1418 seq_printf(m, "FBC unsupported on plane");
1419 break;
1420 case FBC_NOT_TILED:
1421 seq_printf(m, "scanout buffer not tiled");
1422 break;
9c928d16
JB
1423 case FBC_MULTIPLE_PIPES:
1424 seq_printf(m, "multiple pipes are enabled");
1425 break;
c1a9f047
JB
1426 case FBC_MODULE_PARAM:
1427 seq_printf(m, "disabled per module param (default off)");
1428 break;
b5e50c3f
JB
1429 default:
1430 seq_printf(m, "unknown reason");
1431 }
1432 seq_printf(m, "\n");
1433 }
1434 return 0;
1435}
1436
4a9bef37
JB
1437static int i915_sr_status(struct seq_file *m, void *unused)
1438{
1439 struct drm_info_node *node = (struct drm_info_node *) m->private;
1440 struct drm_device *dev = node->minor->dev;
1441 drm_i915_private_t *dev_priv = dev->dev_private;
1442 bool sr_enabled = false;
1443
1398261a 1444 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1445 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1446 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1447 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1448 else if (IS_I915GM(dev))
1449 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1450 else if (IS_PINEVIEW(dev))
1451 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1452
5ba2aaaa
CW
1453 seq_printf(m, "self-refresh: %s\n",
1454 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1455
1456 return 0;
1457}
1458
7648fa99
JB
1459static int i915_emon_status(struct seq_file *m, void *unused)
1460{
1461 struct drm_info_node *node = (struct drm_info_node *) m->private;
1462 struct drm_device *dev = node->minor->dev;
1463 drm_i915_private_t *dev_priv = dev->dev_private;
1464 unsigned long temp, chipset, gfx;
de227ef0
CW
1465 int ret;
1466
582be6b4
CW
1467 if (!IS_GEN5(dev))
1468 return -ENODEV;
1469
de227ef0
CW
1470 ret = mutex_lock_interruptible(&dev->struct_mutex);
1471 if (ret)
1472 return ret;
7648fa99
JB
1473
1474 temp = i915_mch_val(dev_priv);
1475 chipset = i915_chipset_val(dev_priv);
1476 gfx = i915_gfx_val(dev_priv);
de227ef0 1477 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1478
1479 seq_printf(m, "GMCH temp: %ld\n", temp);
1480 seq_printf(m, "Chipset power: %ld\n", chipset);
1481 seq_printf(m, "GFX power: %ld\n", gfx);
1482 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1483
1484 return 0;
1485}
1486
23b2f8bb
JB
1487static int i915_ring_freq_table(struct seq_file *m, void *unused)
1488{
1489 struct drm_info_node *node = (struct drm_info_node *) m->private;
1490 struct drm_device *dev = node->minor->dev;
1491 drm_i915_private_t *dev_priv = dev->dev_private;
1492 int ret;
1493 int gpu_freq, ia_freq;
1494
1c70c0ce 1495 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1496 seq_printf(m, "unsupported on this chipset\n");
1497 return 0;
1498 }
1499
4fc688ce 1500 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1501 if (ret)
1502 return ret;
1503
3ebecd07 1504 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1505
c6a828d3
DV
1506 for (gpu_freq = dev_priv->rps.min_delay;
1507 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb 1508 gpu_freq++) {
42c0526c
BW
1509 ia_freq = gpu_freq;
1510 sandybridge_pcode_read(dev_priv,
1511 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1512 &ia_freq);
3ebecd07
CW
1513 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1514 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1515 ((ia_freq >> 0) & 0xff) * 100,
1516 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1517 }
1518
4fc688ce 1519 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1520
1521 return 0;
1522}
1523
7648fa99
JB
1524static int i915_gfxec(struct seq_file *m, void *unused)
1525{
1526 struct drm_info_node *node = (struct drm_info_node *) m->private;
1527 struct drm_device *dev = node->minor->dev;
1528 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1529 int ret;
1530
1531 ret = mutex_lock_interruptible(&dev->struct_mutex);
1532 if (ret)
1533 return ret;
7648fa99
JB
1534
1535 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1536
616fdb5a
BW
1537 mutex_unlock(&dev->struct_mutex);
1538
7648fa99
JB
1539 return 0;
1540}
1541
44834a67
CW
1542static int i915_opregion(struct seq_file *m, void *unused)
1543{
1544 struct drm_info_node *node = (struct drm_info_node *) m->private;
1545 struct drm_device *dev = node->minor->dev;
1546 drm_i915_private_t *dev_priv = dev->dev_private;
1547 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1548 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1549 int ret;
1550
0d38f009
DV
1551 if (data == NULL)
1552 return -ENOMEM;
1553
44834a67
CW
1554 ret = mutex_lock_interruptible(&dev->struct_mutex);
1555 if (ret)
0d38f009 1556 goto out;
44834a67 1557
0d38f009
DV
1558 if (opregion->header) {
1559 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1560 seq_write(m, data, OPREGION_SIZE);
1561 }
44834a67
CW
1562
1563 mutex_unlock(&dev->struct_mutex);
1564
0d38f009
DV
1565out:
1566 kfree(data);
44834a67
CW
1567 return 0;
1568}
1569
37811fcc
CW
1570static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1571{
1572 struct drm_info_node *node = (struct drm_info_node *) m->private;
1573 struct drm_device *dev = node->minor->dev;
1574 drm_i915_private_t *dev_priv = dev->dev_private;
1575 struct intel_fbdev *ifbdev;
1576 struct intel_framebuffer *fb;
1577 int ret;
1578
1579 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1580 if (ret)
1581 return ret;
1582
1583 ifbdev = dev_priv->fbdev;
1584 fb = to_intel_framebuffer(ifbdev->helper.fb);
1585
623f9783 1586 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1587 fb->base.width,
1588 fb->base.height,
1589 fb->base.depth,
623f9783
DV
1590 fb->base.bits_per_pixel,
1591 atomic_read(&fb->base.refcount.refcount));
05394f39 1592 describe_obj(m, fb->obj);
37811fcc 1593 seq_printf(m, "\n");
4b096ac1 1594 mutex_unlock(&dev->mode_config.mutex);
37811fcc 1595
4b096ac1 1596 mutex_lock(&dev->mode_config.fb_lock);
37811fcc
CW
1597 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1598 if (&fb->base == ifbdev->helper.fb)
1599 continue;
1600
623f9783 1601 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1602 fb->base.width,
1603 fb->base.height,
1604 fb->base.depth,
623f9783
DV
1605 fb->base.bits_per_pixel,
1606 atomic_read(&fb->base.refcount.refcount));
05394f39 1607 describe_obj(m, fb->obj);
37811fcc
CW
1608 seq_printf(m, "\n");
1609 }
4b096ac1 1610 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1611
1612 return 0;
1613}
1614
e76d3630
BW
1615static int i915_context_status(struct seq_file *m, void *unused)
1616{
1617 struct drm_info_node *node = (struct drm_info_node *) m->private;
1618 struct drm_device *dev = node->minor->dev;
1619 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293
BW
1620 struct intel_ring_buffer *ring;
1621 int ret, i;
e76d3630
BW
1622
1623 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1624 if (ret)
1625 return ret;
1626
3e373948 1627 if (dev_priv->ips.pwrctx) {
dc501fbc 1628 seq_printf(m, "power context ");
3e373948 1629 describe_obj(m, dev_priv->ips.pwrctx);
dc501fbc
BW
1630 seq_printf(m, "\n");
1631 }
e76d3630 1632
3e373948 1633 if (dev_priv->ips.renderctx) {
dc501fbc 1634 seq_printf(m, "render context ");
3e373948 1635 describe_obj(m, dev_priv->ips.renderctx);
dc501fbc
BW
1636 seq_printf(m, "\n");
1637 }
e76d3630 1638
a168c293
BW
1639 for_each_ring(ring, dev_priv, i) {
1640 if (ring->default_context) {
1641 seq_printf(m, "HW default context %s ring ", ring->name);
1642 describe_obj(m, ring->default_context->obj);
1643 seq_printf(m, "\n");
1644 }
1645 }
1646
e76d3630
BW
1647 mutex_unlock(&dev->mode_config.mutex);
1648
1649 return 0;
1650}
1651
6d794d42
BW
1652static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1653{
1654 struct drm_info_node *node = (struct drm_info_node *) m->private;
1655 struct drm_device *dev = node->minor->dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1657 unsigned forcewake_count;
6d794d42 1658
9f1f46a4
DV
1659 spin_lock_irq(&dev_priv->gt_lock);
1660 forcewake_count = dev_priv->forcewake_count;
1661 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1662
9f1f46a4 1663 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1664
1665 return 0;
1666}
1667
ea16a3cd
DV
1668static const char *swizzle_string(unsigned swizzle)
1669{
1670 switch(swizzle) {
1671 case I915_BIT_6_SWIZZLE_NONE:
1672 return "none";
1673 case I915_BIT_6_SWIZZLE_9:
1674 return "bit9";
1675 case I915_BIT_6_SWIZZLE_9_10:
1676 return "bit9/bit10";
1677 case I915_BIT_6_SWIZZLE_9_11:
1678 return "bit9/bit11";
1679 case I915_BIT_6_SWIZZLE_9_10_11:
1680 return "bit9/bit10/bit11";
1681 case I915_BIT_6_SWIZZLE_9_17:
1682 return "bit9/bit17";
1683 case I915_BIT_6_SWIZZLE_9_10_17:
1684 return "bit9/bit10/bit17";
1685 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1686 return "unknown";
ea16a3cd
DV
1687 }
1688
1689 return "bug";
1690}
1691
1692static int i915_swizzle_info(struct seq_file *m, void *data)
1693{
1694 struct drm_info_node *node = (struct drm_info_node *) m->private;
1695 struct drm_device *dev = node->minor->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1697 int ret;
1698
1699 ret = mutex_lock_interruptible(&dev->struct_mutex);
1700 if (ret)
1701 return ret;
ea16a3cd 1702
ea16a3cd
DV
1703 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1704 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1705 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1706 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1707
1708 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1709 seq_printf(m, "DDC = 0x%08x\n",
1710 I915_READ(DCC));
1711 seq_printf(m, "C0DRB3 = 0x%04x\n",
1712 I915_READ16(C0DRB3));
1713 seq_printf(m, "C1DRB3 = 0x%04x\n",
1714 I915_READ16(C1DRB3));
3fa7d235
DV
1715 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1716 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1717 I915_READ(MAD_DIMM_C0));
1718 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1719 I915_READ(MAD_DIMM_C1));
1720 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1721 I915_READ(MAD_DIMM_C2));
1722 seq_printf(m, "TILECTL = 0x%08x\n",
1723 I915_READ(TILECTL));
1724 seq_printf(m, "ARB_MODE = 0x%08x\n",
1725 I915_READ(ARB_MODE));
1726 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1727 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1728 }
1729 mutex_unlock(&dev->struct_mutex);
1730
1731 return 0;
1732}
1733
3cf17fc5
DV
1734static int i915_ppgtt_info(struct seq_file *m, void *data)
1735{
1736 struct drm_info_node *node = (struct drm_info_node *) m->private;
1737 struct drm_device *dev = node->minor->dev;
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 struct intel_ring_buffer *ring;
1740 int i, ret;
1741
1742
1743 ret = mutex_lock_interruptible(&dev->struct_mutex);
1744 if (ret)
1745 return ret;
1746 if (INTEL_INFO(dev)->gen == 6)
1747 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1748
a2c7f6fd 1749 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1750 seq_printf(m, "%s\n", ring->name);
1751 if (INTEL_INFO(dev)->gen == 7)
1752 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1753 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1754 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1755 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1756 }
1757 if (dev_priv->mm.aliasing_ppgtt) {
1758 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1759
1760 seq_printf(m, "aliasing PPGTT:\n");
1761 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1762 }
1763 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1764 mutex_unlock(&dev->struct_mutex);
1765
1766 return 0;
1767}
1768
57f350b6
JB
1769static int i915_dpio_info(struct seq_file *m, void *data)
1770{
1771 struct drm_info_node *node = (struct drm_info_node *) m->private;
1772 struct drm_device *dev = node->minor->dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 int ret;
1775
1776
1777 if (!IS_VALLEYVIEW(dev)) {
1778 seq_printf(m, "unsupported\n");
1779 return 0;
1780 }
1781
09153000 1782 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1783 if (ret)
1784 return ret;
1785
1786 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1787
1788 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
ae99258f 1789 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
57f350b6 1790 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
ae99258f 1791 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
57f350b6
JB
1792
1793 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
ae99258f 1794 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
57f350b6 1795 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
ae99258f 1796 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
57f350b6
JB
1797
1798 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
ae99258f 1799 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
57f350b6 1800 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
ae99258f 1801 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
57f350b6
JB
1802
1803 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
ae99258f 1804 vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
57f350b6 1805 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
ae99258f 1806 vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
57f350b6
JB
1807
1808 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
ae99258f 1809 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
57f350b6 1810
09153000 1811 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1812
1813 return 0;
1814}
1815
647416f9
KC
1816static int
1817i915_wedged_get(void *data, u64 *val)
f3cd474b 1818{
647416f9 1819 struct drm_device *dev = data;
f3cd474b 1820 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 1821
647416f9 1822 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 1823
647416f9 1824 return 0;
f3cd474b
CW
1825}
1826
647416f9
KC
1827static int
1828i915_wedged_set(void *data, u64 val)
f3cd474b 1829{
647416f9 1830 struct drm_device *dev = data;
f3cd474b 1831
647416f9 1832 DRM_INFO("Manually setting wedged to %llu\n", val);
527f9e90 1833 i915_handle_error(dev, val);
f3cd474b 1834
647416f9 1835 return 0;
f3cd474b
CW
1836}
1837
647416f9
KC
1838DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1839 i915_wedged_get, i915_wedged_set,
3a3b4f98 1840 "%llu\n");
f3cd474b 1841
647416f9
KC
1842static int
1843i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 1844{
647416f9 1845 struct drm_device *dev = data;
e5eb3d63 1846 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 1847
647416f9 1848 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 1849
647416f9 1850 return 0;
e5eb3d63
DV
1851}
1852
647416f9
KC
1853static int
1854i915_ring_stop_set(void *data, u64 val)
e5eb3d63 1855{
647416f9 1856 struct drm_device *dev = data;
e5eb3d63 1857 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1858 int ret;
e5eb3d63 1859
647416f9 1860 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 1861
22bcfc6a
DV
1862 ret = mutex_lock_interruptible(&dev->struct_mutex);
1863 if (ret)
1864 return ret;
1865
99584db3 1866 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
1867 mutex_unlock(&dev->struct_mutex);
1868
647416f9 1869 return 0;
e5eb3d63
DV
1870}
1871
647416f9
KC
1872DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1873 i915_ring_stop_get, i915_ring_stop_set,
1874 "0x%08llx\n");
d5442303 1875
dd624afd
CW
1876#define DROP_UNBOUND 0x1
1877#define DROP_BOUND 0x2
1878#define DROP_RETIRE 0x4
1879#define DROP_ACTIVE 0x8
1880#define DROP_ALL (DROP_UNBOUND | \
1881 DROP_BOUND | \
1882 DROP_RETIRE | \
1883 DROP_ACTIVE)
647416f9
KC
1884static int
1885i915_drop_caches_get(void *data, u64 *val)
dd624afd 1886{
647416f9 1887 *val = DROP_ALL;
dd624afd 1888
647416f9 1889 return 0;
dd624afd
CW
1890}
1891
647416f9
KC
1892static int
1893i915_drop_caches_set(void *data, u64 val)
dd624afd 1894{
647416f9 1895 struct drm_device *dev = data;
dd624afd
CW
1896 struct drm_i915_private *dev_priv = dev->dev_private;
1897 struct drm_i915_gem_object *obj, *next;
647416f9 1898 int ret;
dd624afd 1899
647416f9 1900 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
1901
1902 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1903 * on ioctls on -EAGAIN. */
1904 ret = mutex_lock_interruptible(&dev->struct_mutex);
1905 if (ret)
1906 return ret;
1907
1908 if (val & DROP_ACTIVE) {
1909 ret = i915_gpu_idle(dev);
1910 if (ret)
1911 goto unlock;
1912 }
1913
1914 if (val & (DROP_RETIRE | DROP_ACTIVE))
1915 i915_gem_retire_requests(dev);
1916
1917 if (val & DROP_BOUND) {
1918 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
1919 if (obj->pin_count == 0) {
1920 ret = i915_gem_object_unbind(obj);
1921 if (ret)
1922 goto unlock;
1923 }
1924 }
1925
1926 if (val & DROP_UNBOUND) {
1927 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1928 if (obj->pages_pin_count == 0) {
1929 ret = i915_gem_object_put_pages(obj);
1930 if (ret)
1931 goto unlock;
1932 }
1933 }
1934
1935unlock:
1936 mutex_unlock(&dev->struct_mutex);
1937
647416f9 1938 return ret;
dd624afd
CW
1939}
1940
647416f9
KC
1941DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1942 i915_drop_caches_get, i915_drop_caches_set,
1943 "0x%08llx\n");
dd624afd 1944
647416f9
KC
1945static int
1946i915_max_freq_get(void *data, u64 *val)
358733e9 1947{
647416f9 1948 struct drm_device *dev = data;
358733e9 1949 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 1950 int ret;
004777cb
DV
1951
1952 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1953 return -ENODEV;
1954
4fc688ce 1955 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1956 if (ret)
1957 return ret;
358733e9 1958
0a073b84
JB
1959 if (IS_VALLEYVIEW(dev))
1960 *val = vlv_gpu_freq(dev_priv->mem_freq,
1961 dev_priv->rps.max_delay);
1962 else
1963 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 1964 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 1965
647416f9 1966 return 0;
358733e9
JB
1967}
1968
647416f9
KC
1969static int
1970i915_max_freq_set(void *data, u64 val)
358733e9 1971{
647416f9 1972 struct drm_device *dev = data;
358733e9 1973 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1974 int ret;
004777cb
DV
1975
1976 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1977 return -ENODEV;
358733e9 1978
647416f9 1979 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 1980
4fc688ce 1981 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1982 if (ret)
1983 return ret;
1984
358733e9
JB
1985 /*
1986 * Turbo will still be enabled, but won't go above the set value.
1987 */
0a073b84
JB
1988 if (IS_VALLEYVIEW(dev)) {
1989 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1990 dev_priv->rps.max_delay = val;
1991 gen6_set_rps(dev, val);
1992 } else {
1993 do_div(val, GT_FREQUENCY_MULTIPLIER);
1994 dev_priv->rps.max_delay = val;
1995 gen6_set_rps(dev, val);
1996 }
1997
4fc688ce 1998 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 1999
647416f9 2000 return 0;
358733e9
JB
2001}
2002
647416f9
KC
2003DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2004 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 2005 "%llu\n");
358733e9 2006
647416f9
KC
2007static int
2008i915_min_freq_get(void *data, u64 *val)
1523c310 2009{
647416f9 2010 struct drm_device *dev = data;
1523c310 2011 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2012 int ret;
004777cb
DV
2013
2014 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2015 return -ENODEV;
2016
4fc688ce 2017 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2018 if (ret)
2019 return ret;
1523c310 2020
0a073b84
JB
2021 if (IS_VALLEYVIEW(dev))
2022 *val = vlv_gpu_freq(dev_priv->mem_freq,
2023 dev_priv->rps.min_delay);
2024 else
2025 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2026 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2027
647416f9 2028 return 0;
1523c310
JB
2029}
2030
647416f9
KC
2031static int
2032i915_min_freq_set(void *data, u64 val)
1523c310 2033{
647416f9 2034 struct drm_device *dev = data;
1523c310 2035 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2036 int ret;
004777cb
DV
2037
2038 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2039 return -ENODEV;
1523c310 2040
647416f9 2041 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 2042
4fc688ce 2043 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2044 if (ret)
2045 return ret;
2046
1523c310
JB
2047 /*
2048 * Turbo will still be enabled, but won't go below the set value.
2049 */
0a073b84
JB
2050 if (IS_VALLEYVIEW(dev)) {
2051 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2052 dev_priv->rps.min_delay = val;
2053 valleyview_set_rps(dev, val);
2054 } else {
2055 do_div(val, GT_FREQUENCY_MULTIPLIER);
2056 dev_priv->rps.min_delay = val;
2057 gen6_set_rps(dev, val);
2058 }
4fc688ce 2059 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2060
647416f9 2061 return 0;
1523c310
JB
2062}
2063
647416f9
KC
2064DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2065 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 2066 "%llu\n");
1523c310 2067
647416f9
KC
2068static int
2069i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 2070{
647416f9 2071 struct drm_device *dev = data;
07b7ddd9 2072 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 2073 u32 snpcr;
647416f9 2074 int ret;
07b7ddd9 2075
004777cb
DV
2076 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2077 return -ENODEV;
2078
22bcfc6a
DV
2079 ret = mutex_lock_interruptible(&dev->struct_mutex);
2080 if (ret)
2081 return ret;
2082
07b7ddd9
JB
2083 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2084 mutex_unlock(&dev_priv->dev->struct_mutex);
2085
647416f9 2086 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 2087
647416f9 2088 return 0;
07b7ddd9
JB
2089}
2090
647416f9
KC
2091static int
2092i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 2093{
647416f9 2094 struct drm_device *dev = data;
07b7ddd9 2095 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 2096 u32 snpcr;
07b7ddd9 2097
004777cb
DV
2098 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2099 return -ENODEV;
2100
647416f9 2101 if (val > 3)
07b7ddd9
JB
2102 return -EINVAL;
2103
647416f9 2104 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
2105
2106 /* Update the cache sharing policy here as well */
2107 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2108 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2109 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2110 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2111
647416f9 2112 return 0;
07b7ddd9
JB
2113}
2114
647416f9
KC
2115DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2116 i915_cache_sharing_get, i915_cache_sharing_set,
2117 "%llu\n");
07b7ddd9 2118
f3cd474b
CW
2119/* As the drm_debugfs_init() routines are called before dev->dev_private is
2120 * allocated we need to hook into the minor for release. */
2121static int
2122drm_add_fake_info_node(struct drm_minor *minor,
2123 struct dentry *ent,
2124 const void *key)
2125{
2126 struct drm_info_node *node;
2127
2128 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2129 if (node == NULL) {
2130 debugfs_remove(ent);
2131 return -ENOMEM;
2132 }
2133
2134 node->minor = minor;
2135 node->dent = ent;
2136 node->info_ent = (void *) key;
b3e067c0
MS
2137
2138 mutex_lock(&minor->debugfs_lock);
2139 list_add(&node->list, &minor->debugfs_list);
2140 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
2141
2142 return 0;
2143}
2144
6d794d42
BW
2145static int i915_forcewake_open(struct inode *inode, struct file *file)
2146{
2147 struct drm_device *dev = inode->i_private;
2148 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 2149
075edca4 2150 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2151 return 0;
2152
6d794d42 2153 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
2154
2155 return 0;
2156}
2157
c43b5634 2158static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
2159{
2160 struct drm_device *dev = inode->i_private;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
2162
075edca4 2163 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2164 return 0;
2165
6d794d42 2166 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
2167
2168 return 0;
2169}
2170
2171static const struct file_operations i915_forcewake_fops = {
2172 .owner = THIS_MODULE,
2173 .open = i915_forcewake_open,
2174 .release = i915_forcewake_release,
2175};
2176
2177static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2178{
2179 struct drm_device *dev = minor->dev;
2180 struct dentry *ent;
2181
2182 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 2183 S_IRUSR,
6d794d42
BW
2184 root, dev,
2185 &i915_forcewake_fops);
2186 if (IS_ERR(ent))
2187 return PTR_ERR(ent);
2188
8eb57294 2189 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2190}
2191
6a9c308d
DV
2192static int i915_debugfs_create(struct dentry *root,
2193 struct drm_minor *minor,
2194 const char *name,
2195 const struct file_operations *fops)
07b7ddd9
JB
2196{
2197 struct drm_device *dev = minor->dev;
2198 struct dentry *ent;
2199
6a9c308d 2200 ent = debugfs_create_file(name,
07b7ddd9
JB
2201 S_IRUGO | S_IWUSR,
2202 root, dev,
6a9c308d 2203 fops);
07b7ddd9
JB
2204 if (IS_ERR(ent))
2205 return PTR_ERR(ent);
2206
6a9c308d 2207 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2208}
2209
27c202ad 2210static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2211 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2212 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2213 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2214 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2215 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2216 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 2217 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2218 {"i915_gem_request", i915_gem_request_info, 0},
2219 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2220 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2221 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2222 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2223 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2224 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
f97108d1
JB
2225 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2226 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2227 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2228 {"i915_inttoext_table", i915_inttoext_table, 0},
2229 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2230 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2231 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2232 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2233 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 2234 {"i915_sr_status", i915_sr_status, 0},
44834a67 2235 {"i915_opregion", i915_opregion, 0},
37811fcc 2236 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2237 {"i915_context_status", i915_context_status, 0},
6d794d42 2238 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2239 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2240 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2241 {"i915_dpio", i915_dpio_info, 0},
2017263e 2242};
27c202ad 2243#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2244
27c202ad 2245int i915_debugfs_init(struct drm_minor *minor)
2017263e 2246{
f3cd474b
CW
2247 int ret;
2248
6a9c308d
DV
2249 ret = i915_debugfs_create(minor->debugfs_root, minor,
2250 "i915_wedged",
2251 &i915_wedged_fops);
f3cd474b
CW
2252 if (ret)
2253 return ret;
2254
6d794d42 2255 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2256 if (ret)
2257 return ret;
6a9c308d
DV
2258
2259 ret = i915_debugfs_create(minor->debugfs_root, minor,
2260 "i915_max_freq",
2261 &i915_max_freq_fops);
07b7ddd9
JB
2262 if (ret)
2263 return ret;
6a9c308d 2264
1523c310
JB
2265 ret = i915_debugfs_create(minor->debugfs_root, minor,
2266 "i915_min_freq",
2267 &i915_min_freq_fops);
2268 if (ret)
2269 return ret;
2270
6a9c308d
DV
2271 ret = i915_debugfs_create(minor->debugfs_root, minor,
2272 "i915_cache_sharing",
2273 &i915_cache_sharing_fops);
6d794d42
BW
2274 if (ret)
2275 return ret;
004777cb 2276
e5eb3d63
DV
2277 ret = i915_debugfs_create(minor->debugfs_root, minor,
2278 "i915_ring_stop",
2279 &i915_ring_stop_fops);
2280 if (ret)
2281 return ret;
6d794d42 2282
dd624afd
CW
2283 ret = i915_debugfs_create(minor->debugfs_root, minor,
2284 "i915_gem_drop_caches",
2285 &i915_drop_caches_fops);
2286 if (ret)
2287 return ret;
2288
d5442303
DV
2289 ret = i915_debugfs_create(minor->debugfs_root, minor,
2290 "i915_error_state",
2291 &i915_error_state_fops);
2292 if (ret)
2293 return ret;
2294
40633219
MK
2295 ret = i915_debugfs_create(minor->debugfs_root, minor,
2296 "i915_next_seqno",
2297 &i915_next_seqno_fops);
2298 if (ret)
2299 return ret;
2300
27c202ad
BG
2301 return drm_debugfs_create_files(i915_debugfs_list,
2302 I915_DEBUGFS_ENTRIES,
2017263e
BG
2303 minor->debugfs_root, minor);
2304}
2305
27c202ad 2306void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2307{
27c202ad
BG
2308 drm_debugfs_remove_files(i915_debugfs_list,
2309 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2310 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2311 1, minor);
33db679b
KH
2312 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2313 1, minor);
358733e9
JB
2314 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2315 1, minor);
1523c310
JB
2316 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2317 1, minor);
07b7ddd9
JB
2318 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2319 1, minor);
dd624afd
CW
2320 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2321 1, minor);
e5eb3d63
DV
2322 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2323 1, minor);
6bd459df
DV
2324 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2325 1, minor);
40633219
MK
2326 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2327 1, minor);
2017263e
BG
2328}
2329
2330#endif /* CONFIG_DEBUG_FS */
This page took 0.368221 seconds and 5 git commands to generate.