drm/i915: Balance assert_rpm_wakelock_held() for !IS_ENABLED(CONFIG_PM)
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
37811fcc
CW
129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
b4716185
CW
132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
1d693bcc 134 struct i915_vma *vma;
d7f46fc4 135 int pin_count = 0;
b4716185 136 int i;
d7f46fc4 137
b4716185 138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 139 &obj->base,
481a3d43 140 obj->active ? "*" : " ",
37811fcc
CW
141 get_pin_flag(obj),
142 get_tiling_flag(obj),
1d693bcc 143 get_global_flag(obj),
a05a5862 144 obj->base.size / 1024,
37811fcc 145 obj->base.read_domains,
b4716185
CW
146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
159 if (vma->pin_count > 0)
160 pin_count++;
ba0635ff
DC
161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
163 if (obj->pin_display)
164 seq_printf(m, " (display)");
37811fcc
CW
165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 173 else
8d2fdc3f 174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
b4716185 189 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
5cef07e1 221 head = &vm->active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
5cef07e1 225 head = &vm->inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 255
2d05fa16
RV
256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
6d2b8885
CW
261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
9f25d007 265 struct drm_info_node *node = m->private;
6d2b8885
CW
266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
c44ef60e 269 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
b25cb2f8 282 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
283
284 total_obj_size += obj->base.size;
ca1543be 285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
b25cb2f8 300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
b25cb2f8 304 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
305 }
306 mutex_unlock(&dev->struct_mutex);
307
c44ef60e 308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
6299f992
CW
313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
ca1543be 315 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
316 ++count; \
317 if (obj->map_and_fenceable) { \
f343c5f6 318 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
319 ++mappable_count; \
320 } \
321 } \
0206e353 322} while (0)
6299f992 323
2db8e9d6 324struct file_stats {
6313c204 325 struct drm_i915_file_private *file_priv;
c44ef60e
MK
326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
2db8e9d6
CW
330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
6313c204 336 struct i915_vma *vma;
2db8e9d6
CW
337
338 stats->count++;
339 stats->total += obj->base.size;
340
c67a17e9
CW
341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
6313c204
CW
344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 357 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
358 continue;
359
41c52415 360 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
2db8e9d6 367 } else {
6313c204
CW
368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
41c52415 370 if (obj->active)
6313c204
CW
371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
2db8e9d6
CW
376 }
377
6313c204
CW
378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
2db8e9d6
CW
381 return 0;
382}
383
b0da1b79
CW
384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
c44ef60e 386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
493018dc
BV
396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
06fbca71 402 struct intel_engine_cs *ring;
8d9d5744 403 int i, j;
493018dc
BV
404
405 memset(&stats, 0, sizeof(stats));
406
06fbca71 407 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
06fbca71 414 }
493018dc 415
b0da1b79 416 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
417}
418
ca191b13
BW
419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
ca1543be 421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 431{
9f25d007 432 struct drm_info_node *node = m->private;
73aa808f
CW
433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 435 u32 count, mappable_count, purgeable_count;
c44ef60e 436 u64 size, mappable_size, purgeable_size;
6299f992 437 struct drm_i915_gem_object *obj;
5cef07e1 438 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 439 struct drm_file *file;
ca191b13 440 struct i915_vma *vma;
73aa808f
CW
441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
6299f992
CW
447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
35c20a60 452 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
ca191b13 457 count_vmas(&vm->active_list, mm_list);
c44ef60e 458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
459 count, mappable_count, size, mappable_size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
ca191b13 462 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
464 count, mappable_count, size, mappable_size);
465
b7abb714 466 size = count = purgeable_size = purgeable_count = 0;
35c20a60 467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 468 size += obj->base.size, ++count;
b7abb714
CW
469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
c44ef60e 472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 473
6299f992 474 size = count = mappable_size = mappable_count = 0;
35c20a60 475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 476 if (obj->fault_mappable) {
f343c5f6 477 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++count;
479 }
30154650 480 if (obj->pin_display) {
f343c5f6 481 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
482 ++mappable_count;
483 }
b7abb714
CW
484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
6299f992 488 }
c44ef60e 489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 490 purgeable_count, purgeable_size);
c44ef60e 491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 492 mappable_count, mappable_size);
c44ef60e 493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
494 count, size);
495
c44ef60e 496 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 497 dev_priv->gtt.base.total,
c44ef60e 498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 499
493018dc
BV
500 seq_putc(m, '\n');
501 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
3ec2f427 504 struct task_struct *task;
2db8e9d6
CW
505
506 memset(&stats, 0, sizeof(stats));
6313c204 507 stats.file_priv = file->driver_priv;
5b5ffff0 508 spin_lock(&file->table_lock);
2db8e9d6 509 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 510 spin_unlock(&file->table_lock);
3ec2f427
TH
511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 520 rcu_read_unlock();
2db8e9d6
CW
521 }
522
73aa808f
CW
523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
aee56cff 528static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 529{
9f25d007 530 struct drm_info_node *node = m->private;
08c18323 531 struct drm_device *dev = node->minor->dev;
1b50247a 532 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
c44ef60e 535 u64 total_obj_size, total_gtt_size;
08c18323
CW
536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
35c20a60 543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
545 continue;
546
267f0c90 547 seq_puts(m, " ");
08c18323 548 describe_obj(m, obj);
267f0c90 549 seq_putc(m, '\n');
08c18323 550 total_obj_size += obj->base.size;
ca1543be 551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
c44ef60e 557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
4e5359cd
SF
563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
9f25d007 565 struct drm_info_node *node = m->private;
4e5359cd 566 struct drm_device *dev = node->minor->dev;
d6bbafa1 567 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 568 struct intel_crtc *crtc;
8a270ebf
DV
569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
4e5359cd 574
d3fcc808 575 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
4e5359cd
SF
578 struct intel_unpin_work *work;
579
5e2d7afc 580 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
581 work = crtc->unpin_work;
582 if (work == NULL) {
9db4a9c7 583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
584 pipe, plane);
585 } else {
d6bbafa1
CW
586 u32 addr;
587
e7d841ca 588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
590 pipe, plane);
591 } else {
9db4a9c7 592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
593 pipe, plane);
594 }
3a8a946e
DV
595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
20e28fba 599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 600 ring->name,
f06cc1b9 601 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 602 dev_priv->next_seqno,
3a8a946e 603 ring->get_seqno(ring, true),
1b5a433a 604 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
1e3feefd 610 drm_crtc_vblank_count(&crtc->base));
4e5359cd 611 if (work->enable_stall_check)
267f0c90 612 seq_puts(m, "Stall check enabled, ");
4e5359cd 613 else
267f0c90 614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 616
d6bbafa1
CW
617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
4e5359cd 623 if (work->pending_flip_obj) {
d6bbafa1
CW
624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
626 }
627 }
5e2d7afc 628 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
629 }
630
8a270ebf
DV
631 mutex_unlock(&dev->struct_mutex);
632
4e5359cd
SF
633 return 0;
634}
635
493018dc
BV
636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
06fbca71 642 struct intel_engine_cs *ring;
8d9d5744
CW
643 int total = 0;
644 int ret, i, j;
493018dc
BV
645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
06fbca71 650 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
06fbca71 671 }
493018dc
BV
672 }
673
8d9d5744 674 seq_printf(m, "total: %d\n", total);
493018dc
BV
675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
2017263e
BG
681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
9f25d007 683 struct drm_info_node *node = m->private;
2017263e 684 struct drm_device *dev = node->minor->dev;
e277a1f8 685 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 686 struct intel_engine_cs *ring;
eed29a5b 687 struct drm_i915_gem_request *req;
2d1070b2 688 int ret, any, i;
de227ef0
CW
689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
2017263e 693
2d1070b2 694 any = 0;
a2c7f6fd 695 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
696 int count;
697
698 count = 0;
eed29a5b 699 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
700 count++;
701 if (count == 0)
a2c7f6fd
CW
702 continue;
703
2d1070b2 704 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 705 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
eed29a5b
DV
710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 712 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
c2c347a9 718 }
2d1070b2
CW
719
720 any++;
2017263e 721 }
de227ef0
CW
722 mutex_unlock(&dev->struct_mutex);
723
2d1070b2 724 if (any == 0)
267f0c90 725 seq_puts(m, "No requests\n");
c2c347a9 726
2017263e
BG
727 return 0;
728}
729
b2223497 730static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 731 struct intel_engine_cs *ring)
b2223497
CW
732{
733 if (ring->get_seqno) {
20e28fba 734 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 735 ring->name, ring->get_seqno(ring, false));
b2223497
CW
736 }
737}
738
2017263e
BG
739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 744 struct intel_engine_cs *ring;
1ec14ad3 745 int ret, i;
de227ef0
CW
746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
c8c8fb33 750 intel_runtime_pm_get(dev_priv);
2017263e 751
a2c7f6fd
CW
752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
de227ef0 754
c8c8fb33 755 intel_runtime_pm_put(dev_priv);
de227ef0
CW
756 mutex_unlock(&dev->struct_mutex);
757
2017263e
BG
758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
9f25d007 764 struct drm_info_node *node = m->private;
2017263e 765 struct drm_device *dev = node->minor->dev;
e277a1f8 766 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 767 struct intel_engine_cs *ring;
9db4a9c7 768 int ret, i, pipe;
de227ef0
CW
769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
c8c8fb33 773 intel_runtime_pm_get(dev_priv);
2017263e 774
74e1ca8c 775 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
055e393f 787 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
055e393f 827 for_each_pipe(dev_priv, pipe) {
e129649b
ID
828 enum intel_display_power_domain power_domain;
829
830 power_domain = POWER_DOMAIN_PIPE(pipe);
831 if (!intel_display_power_get_if_enabled(dev_priv,
832 power_domain)) {
22c59960
PZ
833 seq_printf(m, "Pipe %c power disabled\n",
834 pipe_name(pipe));
835 continue;
836 }
a123f157 837 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 840 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 843 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
844 pipe_name(pipe),
845 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
846
847 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
848 }
849
850 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IMR));
852 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
853 I915_READ(GEN8_DE_PORT_IIR));
854 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
855 I915_READ(GEN8_DE_PORT_IER));
856
857 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IMR));
859 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
860 I915_READ(GEN8_DE_MISC_IIR));
861 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
862 I915_READ(GEN8_DE_MISC_IER));
863
864 seq_printf(m, "PCU interrupt mask:\t%08x\n",
865 I915_READ(GEN8_PCU_IMR));
866 seq_printf(m, "PCU interrupt identity:\t%08x\n",
867 I915_READ(GEN8_PCU_IIR));
868 seq_printf(m, "PCU interrupt enable:\t%08x\n",
869 I915_READ(GEN8_PCU_IER));
870 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
871 seq_printf(m, "Display IER:\t%08x\n",
872 I915_READ(VLV_IER));
873 seq_printf(m, "Display IIR:\t%08x\n",
874 I915_READ(VLV_IIR));
875 seq_printf(m, "Display IIR_RW:\t%08x\n",
876 I915_READ(VLV_IIR_RW));
877 seq_printf(m, "Display IMR:\t%08x\n",
878 I915_READ(VLV_IMR));
055e393f 879 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
880 seq_printf(m, "Pipe %c stat:\t%08x\n",
881 pipe_name(pipe),
882 I915_READ(PIPESTAT(pipe)));
883
884 seq_printf(m, "Master IER:\t%08x\n",
885 I915_READ(VLV_MASTER_IER));
886
887 seq_printf(m, "Render IER:\t%08x\n",
888 I915_READ(GTIER));
889 seq_printf(m, "Render IIR:\t%08x\n",
890 I915_READ(GTIIR));
891 seq_printf(m, "Render IMR:\t%08x\n",
892 I915_READ(GTIMR));
893
894 seq_printf(m, "PM IER:\t\t%08x\n",
895 I915_READ(GEN6_PMIER));
896 seq_printf(m, "PM IIR:\t\t%08x\n",
897 I915_READ(GEN6_PMIIR));
898 seq_printf(m, "PM IMR:\t\t%08x\n",
899 I915_READ(GEN6_PMIMR));
900
901 seq_printf(m, "Port hotplug:\t%08x\n",
902 I915_READ(PORT_HOTPLUG_EN));
903 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
904 I915_READ(VLV_DPFLIPSTAT));
905 seq_printf(m, "DPINVGTT:\t%08x\n",
906 I915_READ(DPINVGTT));
907
908 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
909 seq_printf(m, "Interrupt enable: %08x\n",
910 I915_READ(IER));
911 seq_printf(m, "Interrupt identity: %08x\n",
912 I915_READ(IIR));
913 seq_printf(m, "Interrupt mask: %08x\n",
914 I915_READ(IMR));
055e393f 915 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
916 seq_printf(m, "Pipe %c stat: %08x\n",
917 pipe_name(pipe),
918 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
919 } else {
920 seq_printf(m, "North Display Interrupt enable: %08x\n",
921 I915_READ(DEIER));
922 seq_printf(m, "North Display Interrupt identity: %08x\n",
923 I915_READ(DEIIR));
924 seq_printf(m, "North Display Interrupt mask: %08x\n",
925 I915_READ(DEIMR));
926 seq_printf(m, "South Display Interrupt enable: %08x\n",
927 I915_READ(SDEIER));
928 seq_printf(m, "South Display Interrupt identity: %08x\n",
929 I915_READ(SDEIIR));
930 seq_printf(m, "South Display Interrupt mask: %08x\n",
931 I915_READ(SDEIMR));
932 seq_printf(m, "Graphics Interrupt enable: %08x\n",
933 I915_READ(GTIER));
934 seq_printf(m, "Graphics Interrupt identity: %08x\n",
935 I915_READ(GTIIR));
936 seq_printf(m, "Graphics Interrupt mask: %08x\n",
937 I915_READ(GTIMR));
938 }
a2c7f6fd 939 for_each_ring(ring, dev_priv, i) {
a123f157 940 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
941 seq_printf(m,
942 "Graphics Interrupt mask (%s): %08x\n",
943 ring->name, I915_READ_IMR(ring));
9862e600 944 }
a2c7f6fd 945 i915_ring_seqno_info(m, ring);
9862e600 946 }
c8c8fb33 947 intel_runtime_pm_put(dev_priv);
de227ef0
CW
948 mutex_unlock(&dev->struct_mutex);
949
2017263e
BG
950 return 0;
951}
952
a6172a80
CW
953static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
954{
9f25d007 955 struct drm_info_node *node = m->private;
a6172a80 956 struct drm_device *dev = node->minor->dev;
e277a1f8 957 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
958 int i, ret;
959
960 ret = mutex_lock_interruptible(&dev->struct_mutex);
961 if (ret)
962 return ret;
a6172a80 963
a6172a80
CW
964 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
965 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 966 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 967
6c085a72
CW
968 seq_printf(m, "Fence %d, pin count = %d, object = ",
969 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 970 if (obj == NULL)
267f0c90 971 seq_puts(m, "unused");
c2c347a9 972 else
05394f39 973 describe_obj(m, obj);
267f0c90 974 seq_putc(m, '\n');
a6172a80
CW
975 }
976
05394f39 977 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
978 return 0;
979}
980
2017263e
BG
981static int i915_hws_info(struct seq_file *m, void *data)
982{
9f25d007 983 struct drm_info_node *node = m->private;
2017263e 984 struct drm_device *dev = node->minor->dev;
e277a1f8 985 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 986 struct intel_engine_cs *ring;
1a240d4d 987 const u32 *hws;
4066c0ae
CW
988 int i;
989
1ec14ad3 990 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 991 hws = ring->status_page.page_addr;
2017263e
BG
992 if (hws == NULL)
993 return 0;
994
995 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
996 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
997 i * 4,
998 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
999 }
1000 return 0;
1001}
1002
d5442303
DV
1003static ssize_t
1004i915_error_state_write(struct file *filp,
1005 const char __user *ubuf,
1006 size_t cnt,
1007 loff_t *ppos)
1008{
edc3d884 1009 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1010 struct drm_device *dev = error_priv->dev;
22bcfc6a 1011 int ret;
d5442303
DV
1012
1013 DRM_DEBUG_DRIVER("Resetting error state\n");
1014
22bcfc6a
DV
1015 ret = mutex_lock_interruptible(&dev->struct_mutex);
1016 if (ret)
1017 return ret;
1018
d5442303
DV
1019 i915_destroy_error_state(dev);
1020 mutex_unlock(&dev->struct_mutex);
1021
1022 return cnt;
1023}
1024
1025static int i915_error_state_open(struct inode *inode, struct file *file)
1026{
1027 struct drm_device *dev = inode->i_private;
d5442303 1028 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1029
1030 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1031 if (!error_priv)
1032 return -ENOMEM;
1033
1034 error_priv->dev = dev;
1035
95d5bfb3 1036 i915_error_state_get(dev, error_priv);
d5442303 1037
edc3d884
MK
1038 file->private_data = error_priv;
1039
1040 return 0;
d5442303
DV
1041}
1042
1043static int i915_error_state_release(struct inode *inode, struct file *file)
1044{
edc3d884 1045 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1046
95d5bfb3 1047 i915_error_state_put(error_priv);
d5442303
DV
1048 kfree(error_priv);
1049
edc3d884
MK
1050 return 0;
1051}
1052
4dc955f7
MK
1053static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1054 size_t count, loff_t *pos)
1055{
1056 struct i915_error_state_file_priv *error_priv = file->private_data;
1057 struct drm_i915_error_state_buf error_str;
1058 loff_t tmp_pos = 0;
1059 ssize_t ret_count = 0;
1060 int ret;
1061
0a4cd7c8 1062 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1063 if (ret)
1064 return ret;
edc3d884 1065
fc16b48b 1066 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1067 if (ret)
1068 goto out;
1069
edc3d884
MK
1070 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1071 error_str.buf,
1072 error_str.bytes);
1073
1074 if (ret_count < 0)
1075 ret = ret_count;
1076 else
1077 *pos = error_str.start + ret_count;
1078out:
4dc955f7 1079 i915_error_state_buf_release(&error_str);
edc3d884 1080 return ret ?: ret_count;
d5442303
DV
1081}
1082
1083static const struct file_operations i915_error_state_fops = {
1084 .owner = THIS_MODULE,
1085 .open = i915_error_state_open,
edc3d884 1086 .read = i915_error_state_read,
d5442303
DV
1087 .write = i915_error_state_write,
1088 .llseek = default_llseek,
1089 .release = i915_error_state_release,
1090};
1091
647416f9
KC
1092static int
1093i915_next_seqno_get(void *data, u64 *val)
40633219 1094{
647416f9 1095 struct drm_device *dev = data;
e277a1f8 1096 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1097 int ret;
1098
1099 ret = mutex_lock_interruptible(&dev->struct_mutex);
1100 if (ret)
1101 return ret;
1102
647416f9 1103 *val = dev_priv->next_seqno;
40633219
MK
1104 mutex_unlock(&dev->struct_mutex);
1105
647416f9 1106 return 0;
40633219
MK
1107}
1108
647416f9
KC
1109static int
1110i915_next_seqno_set(void *data, u64 val)
1111{
1112 struct drm_device *dev = data;
40633219
MK
1113 int ret;
1114
40633219
MK
1115 ret = mutex_lock_interruptible(&dev->struct_mutex);
1116 if (ret)
1117 return ret;
1118
e94fbaa8 1119 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1120 mutex_unlock(&dev->struct_mutex);
1121
647416f9 1122 return ret;
40633219
MK
1123}
1124
647416f9
KC
1125DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1126 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1127 "0x%llx\n");
40633219 1128
adb4bd12 1129static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1130{
9f25d007 1131 struct drm_info_node *node = m->private;
f97108d1 1132 struct drm_device *dev = node->minor->dev;
e277a1f8 1133 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1134 int ret = 0;
1135
1136 intel_runtime_pm_get(dev_priv);
3b8d8d91 1137
5c9669ce
TR
1138 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1139
3b8d8d91
JB
1140 if (IS_GEN5(dev)) {
1141 u16 rgvswctl = I915_READ16(MEMSWCTL);
1142 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1143
1144 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1145 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1146 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1147 MEMSTAT_VID_SHIFT);
1148 seq_printf(m, "Current P-state: %d\n",
1149 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1150 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1151 u32 freq_sts;
1152
1153 mutex_lock(&dev_priv->rps.hw_lock);
1154 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1155 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1156 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1157
1158 seq_printf(m, "actual GPU freq: %d MHz\n",
1159 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1160
1161 seq_printf(m, "current GPU freq: %d MHz\n",
1162 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1163
1164 seq_printf(m, "max GPU freq: %d MHz\n",
1165 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1166
1167 seq_printf(m, "min GPU freq: %d MHz\n",
1168 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1169
1170 seq_printf(m, "idle GPU freq: %d MHz\n",
1171 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1172
1173 seq_printf(m,
1174 "efficient (RPe) frequency: %d MHz\n",
1175 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1176 mutex_unlock(&dev_priv->rps.hw_lock);
1177 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1178 u32 rp_state_limits;
1179 u32 gt_perf_status;
1180 u32 rp_state_cap;
0d8f9491 1181 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1182 u32 rpstat, cagf, reqf;
ccab5c82
JB
1183 u32 rpupei, rpcurup, rpprevup;
1184 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1185 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1186 int max_freq;
1187
35040562
BP
1188 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1189 if (IS_BROXTON(dev)) {
1190 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1191 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1192 } else {
1193 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1194 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1195 }
1196
3b8d8d91 1197 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1198 ret = mutex_lock_interruptible(&dev->struct_mutex);
1199 if (ret)
c8c8fb33 1200 goto out;
d1ebd816 1201
59bad947 1202 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1203
8e8c06cd 1204 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1205 if (IS_GEN9(dev))
1206 reqf >>= 23;
1207 else {
1208 reqf &= ~GEN6_TURBO_DISABLE;
1209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1210 reqf >>= 24;
1211 else
1212 reqf >>= 25;
1213 }
7c59a9c1 1214 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1215
0d8f9491
CW
1216 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1217 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1218 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1219
ccab5c82
JB
1220 rpstat = I915_READ(GEN6_RPSTAT1);
1221 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1222 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1223 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1224 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1225 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1226 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1227 if (IS_GEN9(dev))
1228 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1229 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1230 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1231 else
1232 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1233 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1234
59bad947 1235 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1236 mutex_unlock(&dev->struct_mutex);
1237
9dd3c605
PZ
1238 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1239 pm_ier = I915_READ(GEN6_PMIER);
1240 pm_imr = I915_READ(GEN6_PMIMR);
1241 pm_isr = I915_READ(GEN6_PMISR);
1242 pm_iir = I915_READ(GEN6_PMIIR);
1243 pm_mask = I915_READ(GEN6_PMINTRMSK);
1244 } else {
1245 pm_ier = I915_READ(GEN8_GT_IER(2));
1246 pm_imr = I915_READ(GEN8_GT_IMR(2));
1247 pm_isr = I915_READ(GEN8_GT_ISR(2));
1248 pm_iir = I915_READ(GEN8_GT_IIR(2));
1249 pm_mask = I915_READ(GEN6_PMINTRMSK);
1250 }
0d8f9491 1251 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1252 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1253 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1254 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1255 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1256 seq_printf(m, "Render p-state VID: %d\n",
1257 gt_perf_status & 0xff);
1258 seq_printf(m, "Render p-state limit: %d\n",
1259 rp_state_limits & 0xff);
0d8f9491
CW
1260 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1261 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1262 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1263 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1264 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1265 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1266 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1267 GEN6_CURICONT_MASK);
1268 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1269 GEN6_CURBSYTAVG_MASK);
1270 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1271 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1272 seq_printf(m, "Up threshold: %d%%\n",
1273 dev_priv->rps.up_threshold);
1274
ccab5c82
JB
1275 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1276 GEN6_CURIAVG_MASK);
1277 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1278 GEN6_CURBSYTAVG_MASK);
1279 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1280 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1281 seq_printf(m, "Down threshold: %d%%\n",
1282 dev_priv->rps.down_threshold);
3b8d8d91 1283
35040562
BP
1284 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1285 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1286 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1287 GEN9_FREQ_SCALER : 1);
3b8d8d91 1288 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1289 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1290
1291 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1292 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1293 GEN9_FREQ_SCALER : 1);
3b8d8d91 1294 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1295 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1296
35040562
BP
1297 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1298 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1299 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1300 GEN9_FREQ_SCALER : 1);
3b8d8d91 1301 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1302 intel_gpu_freq(dev_priv, max_freq));
31c77388 1303 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1304 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1305
d86ed34a
CW
1306 seq_printf(m, "Current freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1308 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1309 seq_printf(m, "Idle freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1311 seq_printf(m, "Min freq: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1313 seq_printf(m, "Max freq: %d MHz\n",
1314 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1315 seq_printf(m,
1316 "efficient (RPe) frequency: %d MHz\n",
1317 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1318 } else {
267f0c90 1319 seq_puts(m, "no P-state info available\n");
3b8d8d91 1320 }
f97108d1 1321
1170f28c
MK
1322 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1323 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1324 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1325
c8c8fb33
PZ
1326out:
1327 intel_runtime_pm_put(dev_priv);
1328 return ret;
f97108d1
JB
1329}
1330
f654449a
CW
1331static int i915_hangcheck_info(struct seq_file *m, void *unused)
1332{
1333 struct drm_info_node *node = m->private;
ebbc7546
MK
1334 struct drm_device *dev = node->minor->dev;
1335 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1336 struct intel_engine_cs *ring;
ebbc7546
MK
1337 u64 acthd[I915_NUM_RINGS];
1338 u32 seqno[I915_NUM_RINGS];
61642ff0
MK
1339 u32 instdone[I915_NUM_INSTDONE_REG];
1340 int i, j;
f654449a
CW
1341
1342 if (!i915.enable_hangcheck) {
1343 seq_printf(m, "Hangcheck disabled\n");
1344 return 0;
1345 }
1346
ebbc7546
MK
1347 intel_runtime_pm_get(dev_priv);
1348
1349 for_each_ring(ring, dev_priv, i) {
1350 seqno[i] = ring->get_seqno(ring, false);
1351 acthd[i] = intel_ring_get_active_head(ring);
1352 }
1353
61642ff0
MK
1354 i915_get_extra_instdone(dev, instdone);
1355
ebbc7546
MK
1356 intel_runtime_pm_put(dev_priv);
1357
f654449a
CW
1358 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1359 seq_printf(m, "Hangcheck active, fires in %dms\n",
1360 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1361 jiffies));
1362 } else
1363 seq_printf(m, "Hangcheck inactive\n");
1364
1365 for_each_ring(ring, dev_priv, i) {
1366 seq_printf(m, "%s:\n", ring->name);
1367 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1368 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1369 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1370 (long long)ring->hangcheck.acthd,
ebbc7546 1371 (long long)acthd[i]);
f654449a
CW
1372 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1373 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1374 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1375 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
61642ff0
MK
1376
1377 if (ring->id == RCS) {
1378 seq_puts(m, "\tinstdone read =");
1379
1380 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1381 seq_printf(m, " 0x%08x", instdone[j]);
1382
1383 seq_puts(m, "\n\tinstdone accu =");
1384
1385 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1386 seq_printf(m, " 0x%08x",
1387 ring->hangcheck.instdone[j]);
1388
1389 seq_puts(m, "\n");
1390 }
f654449a
CW
1391 }
1392
1393 return 0;
1394}
1395
4d85529d 1396static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1397{
9f25d007 1398 struct drm_info_node *node = m->private;
f97108d1 1399 struct drm_device *dev = node->minor->dev;
e277a1f8 1400 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1401 u32 rgvmodectl, rstdbyctl;
1402 u16 crstandvid;
1403 int ret;
1404
1405 ret = mutex_lock_interruptible(&dev->struct_mutex);
1406 if (ret)
1407 return ret;
c8c8fb33 1408 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1409
1410 rgvmodectl = I915_READ(MEMMODECTL);
1411 rstdbyctl = I915_READ(RSTDBYCTL);
1412 crstandvid = I915_READ16(CRSTANDVID);
1413
c8c8fb33 1414 intel_runtime_pm_put(dev_priv);
616fdb5a 1415 mutex_unlock(&dev->struct_mutex);
f97108d1 1416
742f491d 1417 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1418 seq_printf(m, "Boost freq: %d\n",
1419 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1420 MEMMODE_BOOST_FREQ_SHIFT);
1421 seq_printf(m, "HW control enabled: %s\n",
742f491d 1422 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1423 seq_printf(m, "SW control enabled: %s\n",
742f491d 1424 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1425 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1426 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1427 seq_printf(m, "Starting frequency: P%d\n",
1428 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1429 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1430 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1431 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1432 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1433 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1434 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1435 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1436 seq_puts(m, "Current RS state: ");
88271da3
JB
1437 switch (rstdbyctl & RSX_STATUS_MASK) {
1438 case RSX_STATUS_ON:
267f0c90 1439 seq_puts(m, "on\n");
88271da3
JB
1440 break;
1441 case RSX_STATUS_RC1:
267f0c90 1442 seq_puts(m, "RC1\n");
88271da3
JB
1443 break;
1444 case RSX_STATUS_RC1E:
267f0c90 1445 seq_puts(m, "RC1E\n");
88271da3
JB
1446 break;
1447 case RSX_STATUS_RS1:
267f0c90 1448 seq_puts(m, "RS1\n");
88271da3
JB
1449 break;
1450 case RSX_STATUS_RS2:
267f0c90 1451 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1452 break;
1453 case RSX_STATUS_RS3:
267f0c90 1454 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1455 break;
1456 default:
267f0c90 1457 seq_puts(m, "unknown\n");
88271da3
JB
1458 break;
1459 }
f97108d1
JB
1460
1461 return 0;
1462}
1463
f65367b5 1464static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1465{
b2cff0db
CW
1466 struct drm_info_node *node = m->private;
1467 struct drm_device *dev = node->minor->dev;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
1469 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1470 int i;
1471
1472 spin_lock_irq(&dev_priv->uncore.lock);
1473 for_each_fw_domain(fw_domain, dev_priv, i) {
1474 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1475 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1476 fw_domain->wake_count);
1477 }
1478 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1479
b2cff0db
CW
1480 return 0;
1481}
1482
1483static int vlv_drpc_info(struct seq_file *m)
1484{
9f25d007 1485 struct drm_info_node *node = m->private;
669ab5aa
D
1486 struct drm_device *dev = node->minor->dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1488 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1489
d46c0517
ID
1490 intel_runtime_pm_get(dev_priv);
1491
6b312cd3 1492 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1493 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1494 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1495
d46c0517
ID
1496 intel_runtime_pm_put(dev_priv);
1497
669ab5aa
D
1498 seq_printf(m, "Video Turbo Mode: %s\n",
1499 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1500 seq_printf(m, "Turbo enabled: %s\n",
1501 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1502 seq_printf(m, "HW control enabled: %s\n",
1503 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1504 seq_printf(m, "SW control enabled: %s\n",
1505 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1506 GEN6_RP_MEDIA_SW_MODE));
1507 seq_printf(m, "RC6 Enabled: %s\n",
1508 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1509 GEN6_RC_CTL_EI_MODE(1))));
1510 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1511 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1512 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1513 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1514
9cc19be5
ID
1515 seq_printf(m, "Render RC6 residency since boot: %u\n",
1516 I915_READ(VLV_GT_RENDER_RC6));
1517 seq_printf(m, "Media RC6 residency since boot: %u\n",
1518 I915_READ(VLV_GT_MEDIA_RC6));
1519
f65367b5 1520 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1521}
1522
4d85529d
BW
1523static int gen6_drpc_info(struct seq_file *m)
1524{
9f25d007 1525 struct drm_info_node *node = m->private;
4d85529d
BW
1526 struct drm_device *dev = node->minor->dev;
1527 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1528 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1529 unsigned forcewake_count;
aee56cff 1530 int count = 0, ret;
4d85529d
BW
1531
1532 ret = mutex_lock_interruptible(&dev->struct_mutex);
1533 if (ret)
1534 return ret;
c8c8fb33 1535 intel_runtime_pm_get(dev_priv);
4d85529d 1536
907b28c5 1537 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1538 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1539 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1540
1541 if (forcewake_count) {
267f0c90
DL
1542 seq_puts(m, "RC information inaccurate because somebody "
1543 "holds a forcewake reference \n");
4d85529d
BW
1544 } else {
1545 /* NB: we cannot use forcewake, else we read the wrong values */
1546 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1547 udelay(10);
1548 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1549 }
1550
75aa3f63 1551 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1552 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1553
1554 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1555 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1556 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1557 mutex_lock(&dev_priv->rps.hw_lock);
1558 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1559 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1560
c8c8fb33
PZ
1561 intel_runtime_pm_put(dev_priv);
1562
4d85529d
BW
1563 seq_printf(m, "Video Turbo Mode: %s\n",
1564 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1565 seq_printf(m, "HW control enabled: %s\n",
1566 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1567 seq_printf(m, "SW control enabled: %s\n",
1568 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1569 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1570 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1571 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1572 seq_printf(m, "RC6 Enabled: %s\n",
1573 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1574 seq_printf(m, "Deep RC6 Enabled: %s\n",
1575 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1576 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1577 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1578 seq_puts(m, "Current RC state: ");
4d85529d
BW
1579 switch (gt_core_status & GEN6_RCn_MASK) {
1580 case GEN6_RC0:
1581 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1582 seq_puts(m, "Core Power Down\n");
4d85529d 1583 else
267f0c90 1584 seq_puts(m, "on\n");
4d85529d
BW
1585 break;
1586 case GEN6_RC3:
267f0c90 1587 seq_puts(m, "RC3\n");
4d85529d
BW
1588 break;
1589 case GEN6_RC6:
267f0c90 1590 seq_puts(m, "RC6\n");
4d85529d
BW
1591 break;
1592 case GEN6_RC7:
267f0c90 1593 seq_puts(m, "RC7\n");
4d85529d
BW
1594 break;
1595 default:
267f0c90 1596 seq_puts(m, "Unknown\n");
4d85529d
BW
1597 break;
1598 }
1599
1600 seq_printf(m, "Core Power Down: %s\n",
1601 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1602
1603 /* Not exactly sure what this is */
1604 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1606 seq_printf(m, "RC6 residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6));
1608 seq_printf(m, "RC6+ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6p));
1610 seq_printf(m, "RC6++ residency since boot: %u\n",
1611 I915_READ(GEN6_GT_GFX_RC6pp));
1612
ecd8faea
BW
1613 seq_printf(m, "RC6 voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1615 seq_printf(m, "RC6+ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1617 seq_printf(m, "RC6++ voltage: %dmV\n",
1618 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1619 return 0;
1620}
1621
1622static int i915_drpc_info(struct seq_file *m, void *unused)
1623{
9f25d007 1624 struct drm_info_node *node = m->private;
4d85529d
BW
1625 struct drm_device *dev = node->minor->dev;
1626
666a4537 1627 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1628 return vlv_drpc_info(m);
ac66cf4b 1629 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1630 return gen6_drpc_info(m);
1631 else
1632 return ironlake_drpc_info(m);
1633}
1634
9a851789
DV
1635static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1636{
1637 struct drm_info_node *node = m->private;
1638 struct drm_device *dev = node->minor->dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640
1641 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1642 dev_priv->fb_tracking.busy_bits);
1643
1644 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1645 dev_priv->fb_tracking.flip_bits);
1646
1647 return 0;
1648}
1649
b5e50c3f
JB
1650static int i915_fbc_status(struct seq_file *m, void *unused)
1651{
9f25d007 1652 struct drm_info_node *node = m->private;
b5e50c3f 1653 struct drm_device *dev = node->minor->dev;
e277a1f8 1654 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1655
3a77c4c4 1656 if (!HAS_FBC(dev)) {
267f0c90 1657 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1658 return 0;
1659 }
1660
36623ef8 1661 intel_runtime_pm_get(dev_priv);
25ad93fd 1662 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1663
0e631adc 1664 if (intel_fbc_is_active(dev_priv))
267f0c90 1665 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1666 else
1667 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1668 dev_priv->fbc.no_fbc_reason);
36623ef8 1669
31b9df10
PZ
1670 if (INTEL_INFO(dev_priv)->gen >= 7)
1671 seq_printf(m, "Compressing: %s\n",
1672 yesno(I915_READ(FBC_STATUS2) &
1673 FBC_COMPRESSION_MASK));
1674
25ad93fd 1675 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1676 intel_runtime_pm_put(dev_priv);
1677
b5e50c3f
JB
1678 return 0;
1679}
1680
da46f936
RV
1681static int i915_fbc_fc_get(void *data, u64 *val)
1682{
1683 struct drm_device *dev = data;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685
1686 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1687 return -ENODEV;
1688
da46f936 1689 *val = dev_priv->fbc.false_color;
da46f936
RV
1690
1691 return 0;
1692}
1693
1694static int i915_fbc_fc_set(void *data, u64 val)
1695{
1696 struct drm_device *dev = data;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698 u32 reg;
1699
1700 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1701 return -ENODEV;
1702
25ad93fd 1703 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1704
1705 reg = I915_READ(ILK_DPFC_CONTROL);
1706 dev_priv->fbc.false_color = val;
1707
1708 I915_WRITE(ILK_DPFC_CONTROL, val ?
1709 (reg | FBC_CTL_FALSE_COLOR) :
1710 (reg & ~FBC_CTL_FALSE_COLOR));
1711
25ad93fd 1712 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1713 return 0;
1714}
1715
1716DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1717 i915_fbc_fc_get, i915_fbc_fc_set,
1718 "%llu\n");
1719
92d44621
PZ
1720static int i915_ips_status(struct seq_file *m, void *unused)
1721{
9f25d007 1722 struct drm_info_node *node = m->private;
92d44621
PZ
1723 struct drm_device *dev = node->minor->dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725
f5adf94e 1726 if (!HAS_IPS(dev)) {
92d44621
PZ
1727 seq_puts(m, "not supported\n");
1728 return 0;
1729 }
1730
36623ef8
PZ
1731 intel_runtime_pm_get(dev_priv);
1732
0eaa53f0
RV
1733 seq_printf(m, "Enabled by kernel parameter: %s\n",
1734 yesno(i915.enable_ips));
1735
1736 if (INTEL_INFO(dev)->gen >= 8) {
1737 seq_puts(m, "Currently: unknown\n");
1738 } else {
1739 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1740 seq_puts(m, "Currently: enabled\n");
1741 else
1742 seq_puts(m, "Currently: disabled\n");
1743 }
92d44621 1744
36623ef8
PZ
1745 intel_runtime_pm_put(dev_priv);
1746
92d44621
PZ
1747 return 0;
1748}
1749
4a9bef37
JB
1750static int i915_sr_status(struct seq_file *m, void *unused)
1751{
9f25d007 1752 struct drm_info_node *node = m->private;
4a9bef37 1753 struct drm_device *dev = node->minor->dev;
e277a1f8 1754 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1755 bool sr_enabled = false;
1756
36623ef8
PZ
1757 intel_runtime_pm_get(dev_priv);
1758
1398261a 1759 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1760 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1761 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1762 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1763 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1764 else if (IS_I915GM(dev))
1765 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1766 else if (IS_PINEVIEW(dev))
1767 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1768 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1769 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1770
36623ef8
PZ
1771 intel_runtime_pm_put(dev_priv);
1772
5ba2aaaa
CW
1773 seq_printf(m, "self-refresh: %s\n",
1774 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1775
1776 return 0;
1777}
1778
7648fa99
JB
1779static int i915_emon_status(struct seq_file *m, void *unused)
1780{
9f25d007 1781 struct drm_info_node *node = m->private;
7648fa99 1782 struct drm_device *dev = node->minor->dev;
e277a1f8 1783 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1784 unsigned long temp, chipset, gfx;
de227ef0
CW
1785 int ret;
1786
582be6b4
CW
1787 if (!IS_GEN5(dev))
1788 return -ENODEV;
1789
de227ef0
CW
1790 ret = mutex_lock_interruptible(&dev->struct_mutex);
1791 if (ret)
1792 return ret;
7648fa99
JB
1793
1794 temp = i915_mch_val(dev_priv);
1795 chipset = i915_chipset_val(dev_priv);
1796 gfx = i915_gfx_val(dev_priv);
de227ef0 1797 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1798
1799 seq_printf(m, "GMCH temp: %ld\n", temp);
1800 seq_printf(m, "Chipset power: %ld\n", chipset);
1801 seq_printf(m, "GFX power: %ld\n", gfx);
1802 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1803
1804 return 0;
1805}
1806
23b2f8bb
JB
1807static int i915_ring_freq_table(struct seq_file *m, void *unused)
1808{
9f25d007 1809 struct drm_info_node *node = m->private;
23b2f8bb 1810 struct drm_device *dev = node->minor->dev;
e277a1f8 1811 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1812 int ret = 0;
23b2f8bb 1813 int gpu_freq, ia_freq;
f936ec34 1814 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1815
97d3308a 1816 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1817 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1818 return 0;
1819 }
1820
5bfa0199
PZ
1821 intel_runtime_pm_get(dev_priv);
1822
5c9669ce
TR
1823 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1824
4fc688ce 1825 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1826 if (ret)
5bfa0199 1827 goto out;
23b2f8bb 1828
ef11bdb3 1829 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1830 /* Convert GT frequency to 50 HZ units */
1831 min_gpu_freq =
1832 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1833 max_gpu_freq =
1834 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1835 } else {
1836 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1837 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1838 }
1839
267f0c90 1840 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1841
f936ec34 1842 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1843 ia_freq = gpu_freq;
1844 sandybridge_pcode_read(dev_priv,
1845 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1846 &ia_freq);
3ebecd07 1847 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1848 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1849 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1850 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1851 ((ia_freq >> 0) & 0xff) * 100,
1852 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1853 }
1854
4fc688ce 1855 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1856
5bfa0199
PZ
1857out:
1858 intel_runtime_pm_put(dev_priv);
1859 return ret;
23b2f8bb
JB
1860}
1861
44834a67
CW
1862static int i915_opregion(struct seq_file *m, void *unused)
1863{
9f25d007 1864 struct drm_info_node *node = m->private;
44834a67 1865 struct drm_device *dev = node->minor->dev;
e277a1f8 1866 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1867 struct intel_opregion *opregion = &dev_priv->opregion;
1868 int ret;
1869
1870 ret = mutex_lock_interruptible(&dev->struct_mutex);
1871 if (ret)
0d38f009 1872 goto out;
44834a67 1873
2455a8e4
JN
1874 if (opregion->header)
1875 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1876
1877 mutex_unlock(&dev->struct_mutex);
1878
0d38f009 1879out:
44834a67
CW
1880 return 0;
1881}
1882
ada8f955
JN
1883static int i915_vbt(struct seq_file *m, void *unused)
1884{
1885 struct drm_info_node *node = m->private;
1886 struct drm_device *dev = node->minor->dev;
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888 struct intel_opregion *opregion = &dev_priv->opregion;
1889
1890 if (opregion->vbt)
1891 seq_write(m, opregion->vbt, opregion->vbt_size);
1892
1893 return 0;
1894}
1895
37811fcc
CW
1896static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1897{
9f25d007 1898 struct drm_info_node *node = m->private;
37811fcc 1899 struct drm_device *dev = node->minor->dev;
b13b8402 1900 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1901 struct drm_framebuffer *drm_fb;
37811fcc 1902
0695726e 1903#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1904 if (to_i915(dev)->fbdev) {
1905 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1906
1907 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1908 fbdev_fb->base.width,
1909 fbdev_fb->base.height,
1910 fbdev_fb->base.depth,
1911 fbdev_fb->base.bits_per_pixel,
1912 fbdev_fb->base.modifier[0],
1913 atomic_read(&fbdev_fb->base.refcount.refcount));
1914 describe_obj(m, fbdev_fb->obj);
1915 seq_putc(m, '\n');
1916 }
4520f53a 1917#endif
37811fcc 1918
4b096ac1 1919 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1920 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1921 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1922 if (fb == fbdev_fb)
37811fcc
CW
1923 continue;
1924
c1ca506d 1925 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1926 fb->base.width,
1927 fb->base.height,
1928 fb->base.depth,
623f9783 1929 fb->base.bits_per_pixel,
c1ca506d 1930 fb->base.modifier[0],
623f9783 1931 atomic_read(&fb->base.refcount.refcount));
05394f39 1932 describe_obj(m, fb->obj);
267f0c90 1933 seq_putc(m, '\n');
37811fcc 1934 }
4b096ac1 1935 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1936
1937 return 0;
1938}
1939
c9fe99bd
OM
1940static void describe_ctx_ringbuf(struct seq_file *m,
1941 struct intel_ringbuffer *ringbuf)
1942{
1943 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1944 ringbuf->space, ringbuf->head, ringbuf->tail,
1945 ringbuf->last_retired_head);
1946}
1947
e76d3630
BW
1948static int i915_context_status(struct seq_file *m, void *unused)
1949{
9f25d007 1950 struct drm_info_node *node = m->private;
e76d3630 1951 struct drm_device *dev = node->minor->dev;
e277a1f8 1952 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1953 struct intel_engine_cs *ring;
273497e5 1954 struct intel_context *ctx;
a168c293 1955 int ret, i;
e76d3630 1956
f3d28878 1957 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1958 if (ret)
1959 return ret;
1960
a33afea5 1961 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1962 if (!i915.enable_execlists &&
1963 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1964 continue;
1965
a33afea5 1966 seq_puts(m, "HW context ");
3ccfd19d 1967 describe_ctx(m, ctx);
e28e404c
DG
1968 if (ctx == dev_priv->kernel_context)
1969 seq_printf(m, "(kernel context) ");
c9fe99bd
OM
1970
1971 if (i915.enable_execlists) {
1972 seq_putc(m, '\n');
1973 for_each_ring(ring, dev_priv, i) {
1974 struct drm_i915_gem_object *ctx_obj =
1975 ctx->engine[i].state;
1976 struct intel_ringbuffer *ringbuf =
1977 ctx->engine[i].ringbuf;
1978
1979 seq_printf(m, "%s: ", ring->name);
1980 if (ctx_obj)
1981 describe_obj(m, ctx_obj);
1982 if (ringbuf)
1983 describe_ctx_ringbuf(m, ringbuf);
1984 seq_putc(m, '\n');
1985 }
1986 } else {
1987 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1988 }
a33afea5 1989
a33afea5 1990 seq_putc(m, '\n');
a168c293
BW
1991 }
1992
f3d28878 1993 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1994
1995 return 0;
1996}
1997
064ca1d2 1998static void i915_dump_lrc_obj(struct seq_file *m,
ca82580c
TU
1999 struct intel_context *ctx,
2000 struct intel_engine_cs *ring)
064ca1d2
TD
2001{
2002 struct page *page;
2003 uint32_t *reg_state;
2004 int j;
ca82580c 2005 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
064ca1d2
TD
2006 unsigned long ggtt_offset = 0;
2007
2008 if (ctx_obj == NULL) {
2009 seq_printf(m, "Context on %s with no gem object\n",
2010 ring->name);
2011 return;
2012 }
2013
2014 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
ca82580c 2015 intel_execlists_ctx_id(ctx, ring));
064ca1d2
TD
2016
2017 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2018 seq_puts(m, "\tNot bound in GGTT\n");
2019 else
2020 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2021
2022 if (i915_gem_object_get_pages(ctx_obj)) {
2023 seq_puts(m, "\tFailed to get pages for context object\n");
2024 return;
2025 }
2026
d1675198 2027 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2028 if (!WARN_ON(page == NULL)) {
2029 reg_state = kmap_atomic(page);
2030
2031 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2032 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2033 ggtt_offset + 4096 + (j * 4),
2034 reg_state[j], reg_state[j + 1],
2035 reg_state[j + 2], reg_state[j + 3]);
2036 }
2037 kunmap_atomic(reg_state);
2038 }
2039
2040 seq_putc(m, '\n');
2041}
2042
c0ab1ae9
BW
2043static int i915_dump_lrc(struct seq_file *m, void *unused)
2044{
2045 struct drm_info_node *node = (struct drm_info_node *) m->private;
2046 struct drm_device *dev = node->minor->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_engine_cs *ring;
2049 struct intel_context *ctx;
2050 int ret, i;
2051
2052 if (!i915.enable_execlists) {
2053 seq_printf(m, "Logical Ring Contexts are disabled\n");
2054 return 0;
2055 }
2056
2057 ret = mutex_lock_interruptible(&dev->struct_mutex);
2058 if (ret)
2059 return ret;
2060
e28e404c
DG
2061 list_for_each_entry(ctx, &dev_priv->context_list, link)
2062 if (ctx != dev_priv->kernel_context)
2063 for_each_ring(ring, dev_priv, i)
ca82580c 2064 i915_dump_lrc_obj(m, ctx, ring);
c0ab1ae9
BW
2065
2066 mutex_unlock(&dev->struct_mutex);
2067
2068 return 0;
2069}
2070
4ba70e44
OM
2071static int i915_execlists(struct seq_file *m, void *data)
2072{
2073 struct drm_info_node *node = (struct drm_info_node *)m->private;
2074 struct drm_device *dev = node->minor->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 struct intel_engine_cs *ring;
2077 u32 status_pointer;
2078 u8 read_pointer;
2079 u8 write_pointer;
2080 u32 status;
2081 u32 ctx_id;
2082 struct list_head *cursor;
2083 int ring_id, i;
2084 int ret;
2085
2086 if (!i915.enable_execlists) {
2087 seq_puts(m, "Logical Ring Contexts are disabled\n");
2088 return 0;
2089 }
2090
2091 ret = mutex_lock_interruptible(&dev->struct_mutex);
2092 if (ret)
2093 return ret;
2094
fc0412ec
MT
2095 intel_runtime_pm_get(dev_priv);
2096
4ba70e44 2097 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2098 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2099 int count = 0;
2100 unsigned long flags;
2101
2102 seq_printf(m, "%s\n", ring->name);
2103
83843d84
VS
2104 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2105 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
4ba70e44
OM
2106 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2107 status, ctx_id);
2108
2109 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2110 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2111
2112 read_pointer = ring->next_context_status_buffer;
5590a5f0 2113 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2114 if (read_pointer > write_pointer)
5590a5f0 2115 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2116 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2117 read_pointer, write_pointer);
2118
5590a5f0 2119 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
83843d84
VS
2120 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2121 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
4ba70e44
OM
2122
2123 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2124 i, status, ctx_id);
2125 }
2126
2127 spin_lock_irqsave(&ring->execlist_lock, flags);
2128 list_for_each(cursor, &ring->execlist_queue)
2129 count++;
2130 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2131 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2132 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2133
2134 seq_printf(m, "\t%d requests in queue\n", count);
2135 if (head_req) {
4ba70e44 2136 seq_printf(m, "\tHead request id: %u\n",
ca82580c 2137 intel_execlists_ctx_id(head_req->ctx, ring));
4ba70e44 2138 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2139 head_req->tail);
4ba70e44
OM
2140 }
2141
2142 seq_putc(m, '\n');
2143 }
2144
fc0412ec 2145 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2146 mutex_unlock(&dev->struct_mutex);
2147
2148 return 0;
2149}
2150
ea16a3cd
DV
2151static const char *swizzle_string(unsigned swizzle)
2152{
aee56cff 2153 switch (swizzle) {
ea16a3cd
DV
2154 case I915_BIT_6_SWIZZLE_NONE:
2155 return "none";
2156 case I915_BIT_6_SWIZZLE_9:
2157 return "bit9";
2158 case I915_BIT_6_SWIZZLE_9_10:
2159 return "bit9/bit10";
2160 case I915_BIT_6_SWIZZLE_9_11:
2161 return "bit9/bit11";
2162 case I915_BIT_6_SWIZZLE_9_10_11:
2163 return "bit9/bit10/bit11";
2164 case I915_BIT_6_SWIZZLE_9_17:
2165 return "bit9/bit17";
2166 case I915_BIT_6_SWIZZLE_9_10_17:
2167 return "bit9/bit10/bit17";
2168 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2169 return "unknown";
ea16a3cd
DV
2170 }
2171
2172 return "bug";
2173}
2174
2175static int i915_swizzle_info(struct seq_file *m, void *data)
2176{
9f25d007 2177 struct drm_info_node *node = m->private;
ea16a3cd
DV
2178 struct drm_device *dev = node->minor->dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2180 int ret;
2181
2182 ret = mutex_lock_interruptible(&dev->struct_mutex);
2183 if (ret)
2184 return ret;
c8c8fb33 2185 intel_runtime_pm_get(dev_priv);
ea16a3cd 2186
ea16a3cd
DV
2187 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2188 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2189 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2190 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2191
2192 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2193 seq_printf(m, "DDC = 0x%08x\n",
2194 I915_READ(DCC));
656bfa3a
DV
2195 seq_printf(m, "DDC2 = 0x%08x\n",
2196 I915_READ(DCC2));
ea16a3cd
DV
2197 seq_printf(m, "C0DRB3 = 0x%04x\n",
2198 I915_READ16(C0DRB3));
2199 seq_printf(m, "C1DRB3 = 0x%04x\n",
2200 I915_READ16(C1DRB3));
9d3203e1 2201 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2202 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2203 I915_READ(MAD_DIMM_C0));
2204 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2205 I915_READ(MAD_DIMM_C1));
2206 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2207 I915_READ(MAD_DIMM_C2));
2208 seq_printf(m, "TILECTL = 0x%08x\n",
2209 I915_READ(TILECTL));
5907f5fb 2210 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2211 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2212 I915_READ(GAMTARBMODE));
2213 else
2214 seq_printf(m, "ARB_MODE = 0x%08x\n",
2215 I915_READ(ARB_MODE));
3fa7d235
DV
2216 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2217 I915_READ(DISP_ARB_CTL));
ea16a3cd 2218 }
656bfa3a
DV
2219
2220 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2221 seq_puts(m, "L-shaped memory detected\n");
2222
c8c8fb33 2223 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2224 mutex_unlock(&dev->struct_mutex);
2225
2226 return 0;
2227}
2228
1c60fef5
BW
2229static int per_file_ctx(int id, void *ptr, void *data)
2230{
273497e5 2231 struct intel_context *ctx = ptr;
1c60fef5 2232 struct seq_file *m = data;
ae6c4806
DV
2233 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2234
2235 if (!ppgtt) {
2236 seq_printf(m, " no ppgtt for context %d\n",
2237 ctx->user_handle);
2238 return 0;
2239 }
1c60fef5 2240
f83d6518
OM
2241 if (i915_gem_context_is_default(ctx))
2242 seq_puts(m, " default context:\n");
2243 else
821d66dd 2244 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2245 ppgtt->debug_dump(ppgtt, m);
2246
2247 return 0;
2248}
2249
77df6772 2250static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2251{
3cf17fc5 2252 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2253 struct intel_engine_cs *ring;
77df6772
BW
2254 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2255 int unused, i;
3cf17fc5 2256
77df6772
BW
2257 if (!ppgtt)
2258 return;
2259
77df6772
BW
2260 for_each_ring(ring, dev_priv, unused) {
2261 seq_printf(m, "%s\n", ring->name);
2262 for (i = 0; i < 4; i++) {
d3a93cbe 2263 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
77df6772 2264 pdp <<= 32;
d3a93cbe 2265 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
a2a5b15c 2266 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2267 }
2268 }
2269}
2270
2271static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2272{
2273 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2274 struct intel_engine_cs *ring;
77df6772 2275 int i;
3cf17fc5 2276
3cf17fc5
DV
2277 if (INTEL_INFO(dev)->gen == 6)
2278 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2279
a2c7f6fd 2280 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2281 seq_printf(m, "%s\n", ring->name);
2282 if (INTEL_INFO(dev)->gen == 7)
2283 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2284 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2285 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2286 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2287 }
2288 if (dev_priv->mm.aliasing_ppgtt) {
2289 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2290
267f0c90 2291 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2292 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2293
87d60b63 2294 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2295 }
1c60fef5 2296
3cf17fc5 2297 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2298}
2299
2300static int i915_ppgtt_info(struct seq_file *m, void *data)
2301{
9f25d007 2302 struct drm_info_node *node = m->private;
77df6772 2303 struct drm_device *dev = node->minor->dev;
c8c8fb33 2304 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2305 struct drm_file *file;
77df6772
BW
2306
2307 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2308 if (ret)
2309 return ret;
c8c8fb33 2310 intel_runtime_pm_get(dev_priv);
77df6772
BW
2311
2312 if (INTEL_INFO(dev)->gen >= 8)
2313 gen8_ppgtt_info(m, dev);
2314 else if (INTEL_INFO(dev)->gen >= 6)
2315 gen6_ppgtt_info(m, dev);
2316
ea91e401
MT
2317 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2318 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2319 struct task_struct *task;
ea91e401 2320
7cb5dff8 2321 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2322 if (!task) {
2323 ret = -ESRCH;
2324 goto out_put;
2325 }
7cb5dff8
GT
2326 seq_printf(m, "\nproc: %s\n", task->comm);
2327 put_task_struct(task);
ea91e401
MT
2328 idr_for_each(&file_priv->context_idr, per_file_ctx,
2329 (void *)(unsigned long)m);
2330 }
2331
06812760 2332out_put:
c8c8fb33 2333 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2334 mutex_unlock(&dev->struct_mutex);
2335
06812760 2336 return ret;
3cf17fc5
DV
2337}
2338
f5a4c67d
CW
2339static int count_irq_waiters(struct drm_i915_private *i915)
2340{
2341 struct intel_engine_cs *ring;
2342 int count = 0;
2343 int i;
2344
2345 for_each_ring(ring, i915, i)
2346 count += ring->irq_refcount;
2347
2348 return count;
2349}
2350
1854d5ca
CW
2351static int i915_rps_boost_info(struct seq_file *m, void *data)
2352{
2353 struct drm_info_node *node = m->private;
2354 struct drm_device *dev = node->minor->dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct drm_file *file;
1854d5ca 2357
f5a4c67d
CW
2358 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2359 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2360 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2361 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2362 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2365 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2366 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2367 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2368 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2369 struct drm_i915_file_private *file_priv = file->driver_priv;
2370 struct task_struct *task;
2371
2372 rcu_read_lock();
2373 task = pid_task(file->pid, PIDTYPE_PID);
2374 seq_printf(m, "%s [%d]: %d boosts%s\n",
2375 task ? task->comm : "<unknown>",
2376 task ? task->pid : -1,
2e1b8730
CW
2377 file_priv->rps.boosts,
2378 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2379 rcu_read_unlock();
2380 }
2e1b8730
CW
2381 seq_printf(m, "Semaphore boosts: %d%s\n",
2382 dev_priv->rps.semaphores.boosts,
2383 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2384 seq_printf(m, "MMIO flip boosts: %d%s\n",
2385 dev_priv->rps.mmioflips.boosts,
2386 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2387 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2388 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2389
8d3afd7d 2390 return 0;
1854d5ca
CW
2391}
2392
63573eb7
BW
2393static int i915_llc(struct seq_file *m, void *data)
2394{
9f25d007 2395 struct drm_info_node *node = m->private;
63573eb7
BW
2396 struct drm_device *dev = node->minor->dev;
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398
2399 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2400 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2401 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2402
2403 return 0;
2404}
2405
fdf5d357
AD
2406static int i915_guc_load_status_info(struct seq_file *m, void *data)
2407{
2408 struct drm_info_node *node = m->private;
2409 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2410 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2411 u32 tmp, i;
2412
2413 if (!HAS_GUC_UCODE(dev_priv->dev))
2414 return 0;
2415
2416 seq_printf(m, "GuC firmware status:\n");
2417 seq_printf(m, "\tpath: %s\n",
2418 guc_fw->guc_fw_path);
2419 seq_printf(m, "\tfetch: %s\n",
2420 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2421 seq_printf(m, "\tload: %s\n",
2422 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2423 seq_printf(m, "\tversion wanted: %d.%d\n",
2424 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2425 seq_printf(m, "\tversion found: %d.%d\n",
2426 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2427 seq_printf(m, "\theader: offset is %d; size = %d\n",
2428 guc_fw->header_offset, guc_fw->header_size);
2429 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2430 guc_fw->ucode_offset, guc_fw->ucode_size);
2431 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2432 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2433
2434 tmp = I915_READ(GUC_STATUS);
2435
2436 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2437 seq_printf(m, "\tBootrom status = 0x%x\n",
2438 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2439 seq_printf(m, "\tuKernel status = 0x%x\n",
2440 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2441 seq_printf(m, "\tMIA Core status = 0x%x\n",
2442 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2443 seq_puts(m, "\nScratch registers:\n");
2444 for (i = 0; i < 16; i++)
2445 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2446
2447 return 0;
2448}
2449
8b417c26
DG
2450static void i915_guc_client_info(struct seq_file *m,
2451 struct drm_i915_private *dev_priv,
2452 struct i915_guc_client *client)
2453{
2454 struct intel_engine_cs *ring;
2455 uint64_t tot = 0;
2456 uint32_t i;
2457
2458 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2459 client->priority, client->ctx_index, client->proc_desc_offset);
2460 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2461 client->doorbell_id, client->doorbell_offset, client->cookie);
2462 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2463 client->wq_size, client->wq_offset, client->wq_tail);
2464
2465 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2466 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2467 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2468
2469 for_each_ring(ring, dev_priv, i) {
2470 seq_printf(m, "\tSubmissions: %llu %s\n",
397097b0 2471 client->submissions[ring->guc_id],
8b417c26 2472 ring->name);
397097b0 2473 tot += client->submissions[ring->guc_id];
8b417c26
DG
2474 }
2475 seq_printf(m, "\tTotal: %llu\n", tot);
2476}
2477
2478static int i915_guc_info(struct seq_file *m, void *data)
2479{
2480 struct drm_info_node *node = m->private;
2481 struct drm_device *dev = node->minor->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_guc guc;
0a0b457f 2484 struct i915_guc_client client = {};
8b417c26
DG
2485 struct intel_engine_cs *ring;
2486 enum intel_ring_id i;
2487 u64 total = 0;
2488
2489 if (!HAS_GUC_SCHED(dev_priv->dev))
2490 return 0;
2491
5a843307
AD
2492 if (mutex_lock_interruptible(&dev->struct_mutex))
2493 return 0;
2494
8b417c26 2495 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2496 guc = dev_priv->guc;
5a843307 2497 if (guc.execbuf_client)
8b417c26 2498 client = *guc.execbuf_client;
5a843307
AD
2499
2500 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2501
2502 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2503 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2504 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2505 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2506 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2507
2508 seq_printf(m, "\nGuC submissions:\n");
2509 for_each_ring(ring, dev_priv, i) {
397097b0
AD
2510 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2511 ring->name, guc.submissions[ring->guc_id],
2512 guc.last_seqno[ring->guc_id]);
2513 total += guc.submissions[ring->guc_id];
8b417c26
DG
2514 }
2515 seq_printf(m, "\t%s: %llu\n", "Total", total);
2516
2517 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2518 i915_guc_client_info(m, dev_priv, &client);
2519
2520 /* Add more as required ... */
2521
2522 return 0;
2523}
2524
4c7e77fc
AD
2525static int i915_guc_log_dump(struct seq_file *m, void *data)
2526{
2527 struct drm_info_node *node = m->private;
2528 struct drm_device *dev = node->minor->dev;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2531 u32 *log;
2532 int i = 0, pg;
2533
2534 if (!log_obj)
2535 return 0;
2536
2537 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2538 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2539
2540 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2541 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2542 *(log + i), *(log + i + 1),
2543 *(log + i + 2), *(log + i + 3));
2544
2545 kunmap_atomic(log);
2546 }
2547
2548 seq_putc(m, '\n');
2549
2550 return 0;
2551}
2552
e91fd8c6
RV
2553static int i915_edp_psr_status(struct seq_file *m, void *data)
2554{
2555 struct drm_info_node *node = m->private;
2556 struct drm_device *dev = node->minor->dev;
2557 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2558 u32 psrperf = 0;
a6cbdb8e
RV
2559 u32 stat[3];
2560 enum pipe pipe;
a031d709 2561 bool enabled = false;
e91fd8c6 2562
3553a8ea
DL
2563 if (!HAS_PSR(dev)) {
2564 seq_puts(m, "PSR not supported\n");
2565 return 0;
2566 }
2567
c8c8fb33
PZ
2568 intel_runtime_pm_get(dev_priv);
2569
fa128fa6 2570 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2571 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2572 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2573 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2574 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2575 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2576 dev_priv->psr.busy_frontbuffer_bits);
2577 seq_printf(m, "Re-enable work scheduled: %s\n",
2578 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2579
3553a8ea 2580 if (HAS_DDI(dev))
443a389f 2581 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2582 else {
2583 for_each_pipe(dev_priv, pipe) {
2584 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2585 VLV_EDP_PSR_CURR_STATE_MASK;
2586 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2587 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2588 enabled = true;
a6cbdb8e
RV
2589 }
2590 }
60e5ffe3
RV
2591
2592 seq_printf(m, "Main link in standby mode: %s\n",
2593 yesno(dev_priv->psr.link_standby));
2594
a6cbdb8e
RV
2595 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2596
2597 if (!HAS_DDI(dev))
2598 for_each_pipe(dev_priv, pipe) {
2599 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2600 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2601 seq_printf(m, " pipe %c", pipe_name(pipe));
2602 }
2603 seq_puts(m, "\n");
e91fd8c6 2604
05eec3c2
RV
2605 /*
2606 * VLV/CHV PSR has no kind of performance counter
2607 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2608 */
2609 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2610 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2611 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2612
2613 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2614 }
fa128fa6 2615 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2616
c8c8fb33 2617 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2618 return 0;
2619}
2620
d2e216d0
RV
2621static int i915_sink_crc(struct seq_file *m, void *data)
2622{
2623 struct drm_info_node *node = m->private;
2624 struct drm_device *dev = node->minor->dev;
2625 struct intel_encoder *encoder;
2626 struct intel_connector *connector;
2627 struct intel_dp *intel_dp = NULL;
2628 int ret;
2629 u8 crc[6];
2630
2631 drm_modeset_lock_all(dev);
aca5e361 2632 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2633
2634 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2635 continue;
2636
b6ae3c7c
PZ
2637 if (!connector->base.encoder)
2638 continue;
2639
d2e216d0
RV
2640 encoder = to_intel_encoder(connector->base.encoder);
2641 if (encoder->type != INTEL_OUTPUT_EDP)
2642 continue;
2643
2644 intel_dp = enc_to_intel_dp(&encoder->base);
2645
2646 ret = intel_dp_sink_crc(intel_dp, crc);
2647 if (ret)
2648 goto out;
2649
2650 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2651 crc[0], crc[1], crc[2],
2652 crc[3], crc[4], crc[5]);
2653 goto out;
2654 }
2655 ret = -ENODEV;
2656out:
2657 drm_modeset_unlock_all(dev);
2658 return ret;
2659}
2660
ec013e7f
JB
2661static int i915_energy_uJ(struct seq_file *m, void *data)
2662{
2663 struct drm_info_node *node = m->private;
2664 struct drm_device *dev = node->minor->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 u64 power;
2667 u32 units;
2668
2669 if (INTEL_INFO(dev)->gen < 6)
2670 return -ENODEV;
2671
36623ef8
PZ
2672 intel_runtime_pm_get(dev_priv);
2673
ec013e7f
JB
2674 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2675 power = (power & 0x1f00) >> 8;
2676 units = 1000000 / (1 << power); /* convert to uJ */
2677 power = I915_READ(MCH_SECP_NRG_STTS);
2678 power *= units;
2679
36623ef8
PZ
2680 intel_runtime_pm_put(dev_priv);
2681
ec013e7f 2682 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2683
2684 return 0;
2685}
2686
6455c870 2687static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2688{
9f25d007 2689 struct drm_info_node *node = m->private;
371db66a
PZ
2690 struct drm_device *dev = node->minor->dev;
2691 struct drm_i915_private *dev_priv = dev->dev_private;
2692
6455c870 2693 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2694 seq_puts(m, "not supported\n");
2695 return 0;
2696 }
2697
86c4ec0d 2698 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2699 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2700 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2701#ifdef CONFIG_PM
a6aaec8b
DL
2702 seq_printf(m, "Usage count: %d\n",
2703 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2704#else
2705 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2706#endif
371db66a 2707
ec013e7f
JB
2708 return 0;
2709}
2710
1da51581
ID
2711static int i915_power_domain_info(struct seq_file *m, void *unused)
2712{
9f25d007 2713 struct drm_info_node *node = m->private;
1da51581
ID
2714 struct drm_device *dev = node->minor->dev;
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2717 int i;
2718
2719 mutex_lock(&power_domains->lock);
2720
2721 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2722 for (i = 0; i < power_domains->power_well_count; i++) {
2723 struct i915_power_well *power_well;
2724 enum intel_display_power_domain power_domain;
2725
2726 power_well = &power_domains->power_wells[i];
2727 seq_printf(m, "%-25s %d\n", power_well->name,
2728 power_well->count);
2729
2730 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2731 power_domain++) {
2732 if (!(BIT(power_domain) & power_well->domains))
2733 continue;
2734
2735 seq_printf(m, " %-23s %d\n",
9895ad03 2736 intel_display_power_domain_str(power_domain),
1da51581
ID
2737 power_domains->domain_use_count[power_domain]);
2738 }
2739 }
2740
2741 mutex_unlock(&power_domains->lock);
2742
2743 return 0;
2744}
2745
b7cec66d
DL
2746static int i915_dmc_info(struct seq_file *m, void *unused)
2747{
2748 struct drm_info_node *node = m->private;
2749 struct drm_device *dev = node->minor->dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 struct intel_csr *csr;
2752
2753 if (!HAS_CSR(dev)) {
2754 seq_puts(m, "not supported\n");
2755 return 0;
2756 }
2757
2758 csr = &dev_priv->csr;
2759
6fb403de
MK
2760 intel_runtime_pm_get(dev_priv);
2761
b7cec66d
DL
2762 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2763 seq_printf(m, "path: %s\n", csr->fw_path);
2764
2765 if (!csr->dmc_payload)
6fb403de 2766 goto out;
b7cec66d
DL
2767
2768 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2769 CSR_VERSION_MINOR(csr->version));
2770
8337206d
DL
2771 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2772 seq_printf(m, "DC3 -> DC5 count: %d\n",
2773 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2774 seq_printf(m, "DC5 -> DC6 count: %d\n",
2775 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2776 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2777 seq_printf(m, "DC3 -> DC5 count: %d\n",
2778 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2779 }
2780
6fb403de
MK
2781out:
2782 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2783 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2784 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2785
8337206d
DL
2786 intel_runtime_pm_put(dev_priv);
2787
b7cec66d
DL
2788 return 0;
2789}
2790
53f5e3ca
JB
2791static void intel_seq_print_mode(struct seq_file *m, int tabs,
2792 struct drm_display_mode *mode)
2793{
2794 int i;
2795
2796 for (i = 0; i < tabs; i++)
2797 seq_putc(m, '\t');
2798
2799 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2800 mode->base.id, mode->name,
2801 mode->vrefresh, mode->clock,
2802 mode->hdisplay, mode->hsync_start,
2803 mode->hsync_end, mode->htotal,
2804 mode->vdisplay, mode->vsync_start,
2805 mode->vsync_end, mode->vtotal,
2806 mode->type, mode->flags);
2807}
2808
2809static void intel_encoder_info(struct seq_file *m,
2810 struct intel_crtc *intel_crtc,
2811 struct intel_encoder *intel_encoder)
2812{
9f25d007 2813 struct drm_info_node *node = m->private;
53f5e3ca
JB
2814 struct drm_device *dev = node->minor->dev;
2815 struct drm_crtc *crtc = &intel_crtc->base;
2816 struct intel_connector *intel_connector;
2817 struct drm_encoder *encoder;
2818
2819 encoder = &intel_encoder->base;
2820 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2821 encoder->base.id, encoder->name);
53f5e3ca
JB
2822 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2823 struct drm_connector *connector = &intel_connector->base;
2824 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2825 connector->base.id,
c23cc417 2826 connector->name,
53f5e3ca
JB
2827 drm_get_connector_status_name(connector->status));
2828 if (connector->status == connector_status_connected) {
2829 struct drm_display_mode *mode = &crtc->mode;
2830 seq_printf(m, ", mode:\n");
2831 intel_seq_print_mode(m, 2, mode);
2832 } else {
2833 seq_putc(m, '\n');
2834 }
2835 }
2836}
2837
2838static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2839{
9f25d007 2840 struct drm_info_node *node = m->private;
53f5e3ca
JB
2841 struct drm_device *dev = node->minor->dev;
2842 struct drm_crtc *crtc = &intel_crtc->base;
2843 struct intel_encoder *intel_encoder;
23a48d53
ML
2844 struct drm_plane_state *plane_state = crtc->primary->state;
2845 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2846
23a48d53 2847 if (fb)
5aa8a937 2848 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2849 fb->base.id, plane_state->src_x >> 16,
2850 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2851 else
2852 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2853 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2854 intel_encoder_info(m, intel_crtc, intel_encoder);
2855}
2856
2857static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2858{
2859 struct drm_display_mode *mode = panel->fixed_mode;
2860
2861 seq_printf(m, "\tfixed mode:\n");
2862 intel_seq_print_mode(m, 2, mode);
2863}
2864
2865static void intel_dp_info(struct seq_file *m,
2866 struct intel_connector *intel_connector)
2867{
2868 struct intel_encoder *intel_encoder = intel_connector->encoder;
2869 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2870
2871 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2872 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2873 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2874 intel_panel_info(m, &intel_connector->panel);
2875}
2876
3d52ccf5
LY
2877static void intel_dp_mst_info(struct seq_file *m,
2878 struct intel_connector *intel_connector)
2879{
2880 struct intel_encoder *intel_encoder = intel_connector->encoder;
2881 struct intel_dp_mst_encoder *intel_mst =
2882 enc_to_mst(&intel_encoder->base);
2883 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2884 struct intel_dp *intel_dp = &intel_dig_port->dp;
2885 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2886 intel_connector->port);
2887
2888 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2889}
2890
53f5e3ca
JB
2891static void intel_hdmi_info(struct seq_file *m,
2892 struct intel_connector *intel_connector)
2893{
2894 struct intel_encoder *intel_encoder = intel_connector->encoder;
2895 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2896
742f491d 2897 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2898}
2899
2900static void intel_lvds_info(struct seq_file *m,
2901 struct intel_connector *intel_connector)
2902{
2903 intel_panel_info(m, &intel_connector->panel);
2904}
2905
2906static void intel_connector_info(struct seq_file *m,
2907 struct drm_connector *connector)
2908{
2909 struct intel_connector *intel_connector = to_intel_connector(connector);
2910 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2911 struct drm_display_mode *mode;
53f5e3ca
JB
2912
2913 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2914 connector->base.id, connector->name,
53f5e3ca
JB
2915 drm_get_connector_status_name(connector->status));
2916 if (connector->status == connector_status_connected) {
2917 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2918 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2919 connector->display_info.width_mm,
2920 connector->display_info.height_mm);
2921 seq_printf(m, "\tsubpixel order: %s\n",
2922 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2923 seq_printf(m, "\tCEA rev: %d\n",
2924 connector->display_info.cea_rev);
2925 }
36cd7444
DA
2926 if (intel_encoder) {
2927 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2928 intel_encoder->type == INTEL_OUTPUT_EDP)
2929 intel_dp_info(m, intel_connector);
2930 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2931 intel_hdmi_info(m, intel_connector);
2932 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2933 intel_lvds_info(m, intel_connector);
3d52ccf5
LY
2934 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2935 intel_dp_mst_info(m, intel_connector);
36cd7444 2936 }
53f5e3ca 2937
f103fc7d
JB
2938 seq_printf(m, "\tmodes:\n");
2939 list_for_each_entry(mode, &connector->modes, head)
2940 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2941}
2942
065f2ec2
CW
2943static bool cursor_active(struct drm_device *dev, int pipe)
2944{
2945 struct drm_i915_private *dev_priv = dev->dev_private;
2946 u32 state;
2947
2948 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2949 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2950 else
5efb3e28 2951 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2952
2953 return state;
2954}
2955
2956static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2957{
2958 struct drm_i915_private *dev_priv = dev->dev_private;
2959 u32 pos;
2960
5efb3e28 2961 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2962
2963 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2964 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2965 *x = -*x;
2966
2967 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2968 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2969 *y = -*y;
2970
2971 return cursor_active(dev, pipe);
2972}
2973
3abc4e09
RF
2974static const char *plane_type(enum drm_plane_type type)
2975{
2976 switch (type) {
2977 case DRM_PLANE_TYPE_OVERLAY:
2978 return "OVL";
2979 case DRM_PLANE_TYPE_PRIMARY:
2980 return "PRI";
2981 case DRM_PLANE_TYPE_CURSOR:
2982 return "CUR";
2983 /*
2984 * Deliberately omitting default: to generate compiler warnings
2985 * when a new drm_plane_type gets added.
2986 */
2987 }
2988
2989 return "unknown";
2990}
2991
2992static const char *plane_rotation(unsigned int rotation)
2993{
2994 static char buf[48];
2995 /*
2996 * According to doc only one DRM_ROTATE_ is allowed but this
2997 * will print them all to visualize if the values are misused
2998 */
2999 snprintf(buf, sizeof(buf),
3000 "%s%s%s%s%s%s(0x%08x)",
3001 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3002 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3003 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3004 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3005 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3006 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3007 rotation);
3008
3009 return buf;
3010}
3011
3012static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3013{
3014 struct drm_info_node *node = m->private;
3015 struct drm_device *dev = node->minor->dev;
3016 struct intel_plane *intel_plane;
3017
3018 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3019 struct drm_plane_state *state;
3020 struct drm_plane *plane = &intel_plane->base;
3021
3022 if (!plane->state) {
3023 seq_puts(m, "plane->state is NULL!\n");
3024 continue;
3025 }
3026
3027 state = plane->state;
3028
3029 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3030 plane->base.id,
3031 plane_type(intel_plane->base.type),
3032 state->crtc_x, state->crtc_y,
3033 state->crtc_w, state->crtc_h,
3034 (state->src_x >> 16),
3035 ((state->src_x & 0xffff) * 15625) >> 10,
3036 (state->src_y >> 16),
3037 ((state->src_y & 0xffff) * 15625) >> 10,
3038 (state->src_w >> 16),
3039 ((state->src_w & 0xffff) * 15625) >> 10,
3040 (state->src_h >> 16),
3041 ((state->src_h & 0xffff) * 15625) >> 10,
3042 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3043 plane_rotation(state->rotation));
3044 }
3045}
3046
3047static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3048{
3049 struct intel_crtc_state *pipe_config;
3050 int num_scalers = intel_crtc->num_scalers;
3051 int i;
3052
3053 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3054
3055 /* Not all platformas have a scaler */
3056 if (num_scalers) {
3057 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3058 num_scalers,
3059 pipe_config->scaler_state.scaler_users,
3060 pipe_config->scaler_state.scaler_id);
3061
3062 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3063 struct intel_scaler *sc =
3064 &pipe_config->scaler_state.scalers[i];
3065
3066 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3067 i, yesno(sc->in_use), sc->mode);
3068 }
3069 seq_puts(m, "\n");
3070 } else {
3071 seq_puts(m, "\tNo scalers available on this platform\n");
3072 }
3073}
3074
53f5e3ca
JB
3075static int i915_display_info(struct seq_file *m, void *unused)
3076{
9f25d007 3077 struct drm_info_node *node = m->private;
53f5e3ca 3078 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3079 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3080 struct intel_crtc *crtc;
53f5e3ca
JB
3081 struct drm_connector *connector;
3082
b0e5ddf3 3083 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3084 drm_modeset_lock_all(dev);
3085 seq_printf(m, "CRTC info\n");
3086 seq_printf(m, "---------\n");
d3fcc808 3087 for_each_intel_crtc(dev, crtc) {
065f2ec2 3088 bool active;
f77076c9 3089 struct intel_crtc_state *pipe_config;
065f2ec2 3090 int x, y;
53f5e3ca 3091
f77076c9
ML
3092 pipe_config = to_intel_crtc_state(crtc->base.state);
3093
3abc4e09 3094 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3095 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3096 yesno(pipe_config->base.active),
3abc4e09
RF
3097 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3098 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3099
f77076c9 3100 if (pipe_config->base.active) {
065f2ec2
CW
3101 intel_crtc_info(m, crtc);
3102
a23dc658 3103 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3104 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3105 yesno(crtc->cursor_base),
3dd512fb
MR
3106 x, y, crtc->base.cursor->state->crtc_w,
3107 crtc->base.cursor->state->crtc_h,
57127efa 3108 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3109 intel_scaler_info(m, crtc);
3110 intel_plane_info(m, crtc);
a23dc658 3111 }
cace841c
DV
3112
3113 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3114 yesno(!crtc->cpu_fifo_underrun_disabled),
3115 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3116 }
3117
3118 seq_printf(m, "\n");
3119 seq_printf(m, "Connector info\n");
3120 seq_printf(m, "--------------\n");
3121 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3122 intel_connector_info(m, connector);
3123 }
3124 drm_modeset_unlock_all(dev);
b0e5ddf3 3125 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3126
3127 return 0;
3128}
3129
e04934cf
BW
3130static int i915_semaphore_status(struct seq_file *m, void *unused)
3131{
3132 struct drm_info_node *node = (struct drm_info_node *) m->private;
3133 struct drm_device *dev = node->minor->dev;
3134 struct drm_i915_private *dev_priv = dev->dev_private;
3135 struct intel_engine_cs *ring;
3136 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3137 int i, j, ret;
3138
3139 if (!i915_semaphore_is_enabled(dev)) {
3140 seq_puts(m, "Semaphores are disabled\n");
3141 return 0;
3142 }
3143
3144 ret = mutex_lock_interruptible(&dev->struct_mutex);
3145 if (ret)
3146 return ret;
03872064 3147 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3148
3149 if (IS_BROADWELL(dev)) {
3150 struct page *page;
3151 uint64_t *seqno;
3152
3153 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3154
3155 seqno = (uint64_t *)kmap_atomic(page);
3156 for_each_ring(ring, dev_priv, i) {
3157 uint64_t offset;
3158
3159 seq_printf(m, "%s\n", ring->name);
3160
3161 seq_puts(m, " Last signal:");
3162 for (j = 0; j < num_rings; j++) {
3163 offset = i * I915_NUM_RINGS + j;
3164 seq_printf(m, "0x%08llx (0x%02llx) ",
3165 seqno[offset], offset * 8);
3166 }
3167 seq_putc(m, '\n');
3168
3169 seq_puts(m, " Last wait: ");
3170 for (j = 0; j < num_rings; j++) {
3171 offset = i + (j * I915_NUM_RINGS);
3172 seq_printf(m, "0x%08llx (0x%02llx) ",
3173 seqno[offset], offset * 8);
3174 }
3175 seq_putc(m, '\n');
3176
3177 }
3178 kunmap_atomic(seqno);
3179 } else {
3180 seq_puts(m, " Last signal:");
3181 for_each_ring(ring, dev_priv, i)
3182 for (j = 0; j < num_rings; j++)
3183 seq_printf(m, "0x%08x\n",
3184 I915_READ(ring->semaphore.mbox.signal[j]));
3185 seq_putc(m, '\n');
3186 }
3187
3188 seq_puts(m, "\nSync seqno:\n");
3189 for_each_ring(ring, dev_priv, i) {
3190 for (j = 0; j < num_rings; j++) {
3191 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3192 }
3193 seq_putc(m, '\n');
3194 }
3195 seq_putc(m, '\n');
3196
03872064 3197 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3198 mutex_unlock(&dev->struct_mutex);
3199 return 0;
3200}
3201
728e29d7
DV
3202static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3203{
3204 struct drm_info_node *node = (struct drm_info_node *) m->private;
3205 struct drm_device *dev = node->minor->dev;
3206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 int i;
3208
3209 drm_modeset_lock_all(dev);
3210 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3211 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3212
3213 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 3214 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 3215 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 3216 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3217 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3218 seq_printf(m, " dpll_md: 0x%08x\n",
3219 pll->config.hw_state.dpll_md);
3220 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3221 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3222 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3223 }
3224 drm_modeset_unlock_all(dev);
3225
3226 return 0;
3227}
3228
1ed1ef9d 3229static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3230{
3231 int i;
3232 int ret;
33136b06 3233 struct intel_engine_cs *ring;
888b5995
AS
3234 struct drm_info_node *node = (struct drm_info_node *) m->private;
3235 struct drm_device *dev = node->minor->dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3237 struct i915_workarounds *workarounds = &dev_priv->workarounds;
888b5995 3238
888b5995
AS
3239 ret = mutex_lock_interruptible(&dev->struct_mutex);
3240 if (ret)
3241 return ret;
3242
3243 intel_runtime_pm_get(dev_priv);
3244
33136b06
AS
3245 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3246 for_each_ring(ring, dev_priv, i)
3247 seq_printf(m, "HW whitelist count for %s: %d\n",
3248 ring->name, workarounds->hw_whitelist_count[i]);
3249 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3250 i915_reg_t addr;
3251 u32 mask, value, read;
2fa60f6d 3252 bool ok;
888b5995 3253
33136b06
AS
3254 addr = workarounds->reg[i].addr;
3255 mask = workarounds->reg[i].mask;
3256 value = workarounds->reg[i].value;
2fa60f6d
MK
3257 read = I915_READ(addr);
3258 ok = (value & mask) == (read & mask);
3259 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3260 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3261 }
3262
3263 intel_runtime_pm_put(dev_priv);
3264 mutex_unlock(&dev->struct_mutex);
3265
3266 return 0;
3267}
3268
c5511e44
DL
3269static int i915_ddb_info(struct seq_file *m, void *unused)
3270{
3271 struct drm_info_node *node = m->private;
3272 struct drm_device *dev = node->minor->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct skl_ddb_allocation *ddb;
3275 struct skl_ddb_entry *entry;
3276 enum pipe pipe;
3277 int plane;
3278
2fcffe19
DL
3279 if (INTEL_INFO(dev)->gen < 9)
3280 return 0;
3281
c5511e44
DL
3282 drm_modeset_lock_all(dev);
3283
3284 ddb = &dev_priv->wm.skl_hw.ddb;
3285
3286 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3287
3288 for_each_pipe(dev_priv, pipe) {
3289 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3290
dd740780 3291 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3292 entry = &ddb->plane[pipe][plane];
3293 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3294 entry->start, entry->end,
3295 skl_ddb_entry_size(entry));
3296 }
3297
4969d33e 3298 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3299 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3300 entry->end, skl_ddb_entry_size(entry));
3301 }
3302
3303 drm_modeset_unlock_all(dev);
3304
3305 return 0;
3306}
3307
a54746e3
VK
3308static void drrs_status_per_crtc(struct seq_file *m,
3309 struct drm_device *dev, struct intel_crtc *intel_crtc)
3310{
3311 struct intel_encoder *intel_encoder;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 struct i915_drrs *drrs = &dev_priv->drrs;
3314 int vrefresh = 0;
3315
3316 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3317 /* Encoder connected on this CRTC */
3318 switch (intel_encoder->type) {
3319 case INTEL_OUTPUT_EDP:
3320 seq_puts(m, "eDP:\n");
3321 break;
3322 case INTEL_OUTPUT_DSI:
3323 seq_puts(m, "DSI:\n");
3324 break;
3325 case INTEL_OUTPUT_HDMI:
3326 seq_puts(m, "HDMI:\n");
3327 break;
3328 case INTEL_OUTPUT_DISPLAYPORT:
3329 seq_puts(m, "DP:\n");
3330 break;
3331 default:
3332 seq_printf(m, "Other encoder (id=%d).\n",
3333 intel_encoder->type);
3334 return;
3335 }
3336 }
3337
3338 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3339 seq_puts(m, "\tVBT: DRRS_type: Static");
3340 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3341 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3342 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3343 seq_puts(m, "\tVBT: DRRS_type: None");
3344 else
3345 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3346
3347 seq_puts(m, "\n\n");
3348
f77076c9 3349 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3350 struct intel_panel *panel;
3351
3352 mutex_lock(&drrs->mutex);
3353 /* DRRS Supported */
3354 seq_puts(m, "\tDRRS Supported: Yes\n");
3355
3356 /* disable_drrs() will make drrs->dp NULL */
3357 if (!drrs->dp) {
3358 seq_puts(m, "Idleness DRRS: Disabled");
3359 mutex_unlock(&drrs->mutex);
3360 return;
3361 }
3362
3363 panel = &drrs->dp->attached_connector->panel;
3364 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3365 drrs->busy_frontbuffer_bits);
3366
3367 seq_puts(m, "\n\t\t");
3368 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3369 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3370 vrefresh = panel->fixed_mode->vrefresh;
3371 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3372 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3373 vrefresh = panel->downclock_mode->vrefresh;
3374 } else {
3375 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3376 drrs->refresh_rate_type);
3377 mutex_unlock(&drrs->mutex);
3378 return;
3379 }
3380 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3381
3382 seq_puts(m, "\n\t\t");
3383 mutex_unlock(&drrs->mutex);
3384 } else {
3385 /* DRRS not supported. Print the VBT parameter*/
3386 seq_puts(m, "\tDRRS Supported : No");
3387 }
3388 seq_puts(m, "\n");
3389}
3390
3391static int i915_drrs_status(struct seq_file *m, void *unused)
3392{
3393 struct drm_info_node *node = m->private;
3394 struct drm_device *dev = node->minor->dev;
3395 struct intel_crtc *intel_crtc;
3396 int active_crtc_cnt = 0;
3397
3398 for_each_intel_crtc(dev, intel_crtc) {
3399 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3400
f77076c9 3401 if (intel_crtc->base.state->active) {
a54746e3
VK
3402 active_crtc_cnt++;
3403 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3404
3405 drrs_status_per_crtc(m, dev, intel_crtc);
3406 }
3407
3408 drm_modeset_unlock(&intel_crtc->base.mutex);
3409 }
3410
3411 if (!active_crtc_cnt)
3412 seq_puts(m, "No active crtc found\n");
3413
3414 return 0;
3415}
3416
07144428
DL
3417struct pipe_crc_info {
3418 const char *name;
3419 struct drm_device *dev;
3420 enum pipe pipe;
3421};
3422
11bed958
DA
3423static int i915_dp_mst_info(struct seq_file *m, void *unused)
3424{
3425 struct drm_info_node *node = (struct drm_info_node *) m->private;
3426 struct drm_device *dev = node->minor->dev;
3427 struct drm_encoder *encoder;
3428 struct intel_encoder *intel_encoder;
3429 struct intel_digital_port *intel_dig_port;
3430 drm_modeset_lock_all(dev);
3431 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3432 intel_encoder = to_intel_encoder(encoder);
3433 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3434 continue;
3435 intel_dig_port = enc_to_dig_port(encoder);
3436 if (!intel_dig_port->dp.can_mst)
3437 continue;
3438
3439 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3440 }
3441 drm_modeset_unlock_all(dev);
3442 return 0;
3443}
3444
07144428
DL
3445static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3446{
be5c7a90
DL
3447 struct pipe_crc_info *info = inode->i_private;
3448 struct drm_i915_private *dev_priv = info->dev->dev_private;
3449 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3450
7eb1c496
DV
3451 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3452 return -ENODEV;
3453
d538bbdf
DL
3454 spin_lock_irq(&pipe_crc->lock);
3455
3456 if (pipe_crc->opened) {
3457 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3458 return -EBUSY; /* already open */
3459 }
3460
d538bbdf 3461 pipe_crc->opened = true;
07144428
DL
3462 filep->private_data = inode->i_private;
3463
d538bbdf
DL
3464 spin_unlock_irq(&pipe_crc->lock);
3465
07144428
DL
3466 return 0;
3467}
3468
3469static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3470{
be5c7a90
DL
3471 struct pipe_crc_info *info = inode->i_private;
3472 struct drm_i915_private *dev_priv = info->dev->dev_private;
3473 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3474
d538bbdf
DL
3475 spin_lock_irq(&pipe_crc->lock);
3476 pipe_crc->opened = false;
3477 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3478
07144428
DL
3479 return 0;
3480}
3481
3482/* (6 fields, 8 chars each, space separated (5) + '\n') */
3483#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3484/* account for \'0' */
3485#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3486
3487static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3488{
d538bbdf
DL
3489 assert_spin_locked(&pipe_crc->lock);
3490 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3491 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3492}
3493
3494static ssize_t
3495i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3496 loff_t *pos)
3497{
3498 struct pipe_crc_info *info = filep->private_data;
3499 struct drm_device *dev = info->dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3502 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3503 int n_entries;
07144428
DL
3504 ssize_t bytes_read;
3505
3506 /*
3507 * Don't allow user space to provide buffers not big enough to hold
3508 * a line of data.
3509 */
3510 if (count < PIPE_CRC_LINE_LEN)
3511 return -EINVAL;
3512
3513 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3514 return 0;
07144428
DL
3515
3516 /* nothing to read */
d538bbdf 3517 spin_lock_irq(&pipe_crc->lock);
07144428 3518 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3519 int ret;
3520
3521 if (filep->f_flags & O_NONBLOCK) {
3522 spin_unlock_irq(&pipe_crc->lock);
07144428 3523 return -EAGAIN;
d538bbdf 3524 }
07144428 3525
d538bbdf
DL
3526 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3527 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3528 if (ret) {
3529 spin_unlock_irq(&pipe_crc->lock);
3530 return ret;
3531 }
8bf1e9f1
SH
3532 }
3533
07144428 3534 /* We now have one or more entries to read */
9ad6d99f 3535 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3536
07144428 3537 bytes_read = 0;
9ad6d99f
VS
3538 while (n_entries > 0) {
3539 struct intel_pipe_crc_entry *entry =
3540 &pipe_crc->entries[pipe_crc->tail];
07144428 3541 int ret;
8bf1e9f1 3542
9ad6d99f
VS
3543 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3544 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3545 break;
3546
3547 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3548 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3549
07144428
DL
3550 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3551 "%8u %8x %8x %8x %8x %8x\n",
3552 entry->frame, entry->crc[0],
3553 entry->crc[1], entry->crc[2],
3554 entry->crc[3], entry->crc[4]);
3555
9ad6d99f
VS
3556 spin_unlock_irq(&pipe_crc->lock);
3557
3558 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3559 if (ret == PIPE_CRC_LINE_LEN)
3560 return -EFAULT;
b2c88f5b 3561
9ad6d99f
VS
3562 user_buf += PIPE_CRC_LINE_LEN;
3563 n_entries--;
3564
3565 spin_lock_irq(&pipe_crc->lock);
3566 }
8bf1e9f1 3567
d538bbdf
DL
3568 spin_unlock_irq(&pipe_crc->lock);
3569
07144428
DL
3570 return bytes_read;
3571}
3572
3573static const struct file_operations i915_pipe_crc_fops = {
3574 .owner = THIS_MODULE,
3575 .open = i915_pipe_crc_open,
3576 .read = i915_pipe_crc_read,
3577 .release = i915_pipe_crc_release,
3578};
3579
3580static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3581 {
3582 .name = "i915_pipe_A_crc",
3583 .pipe = PIPE_A,
3584 },
3585 {
3586 .name = "i915_pipe_B_crc",
3587 .pipe = PIPE_B,
3588 },
3589 {
3590 .name = "i915_pipe_C_crc",
3591 .pipe = PIPE_C,
3592 },
3593};
3594
3595static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3596 enum pipe pipe)
3597{
3598 struct drm_device *dev = minor->dev;
3599 struct dentry *ent;
3600 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3601
3602 info->dev = dev;
3603 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3604 &i915_pipe_crc_fops);
f3c5fe97
WY
3605 if (!ent)
3606 return -ENOMEM;
07144428
DL
3607
3608 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3609}
3610
e8dfcf78 3611static const char * const pipe_crc_sources[] = {
926321d5
DV
3612 "none",
3613 "plane1",
3614 "plane2",
3615 "pf",
5b3a856b 3616 "pipe",
3d099a05
DV
3617 "TV",
3618 "DP-B",
3619 "DP-C",
3620 "DP-D",
46a19188 3621 "auto",
926321d5
DV
3622};
3623
3624static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3625{
3626 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3627 return pipe_crc_sources[source];
3628}
3629
bd9db02f 3630static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3631{
3632 struct drm_device *dev = m->private;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 int i;
3635
3636 for (i = 0; i < I915_MAX_PIPES; i++)
3637 seq_printf(m, "%c %s\n", pipe_name(i),
3638 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3639
3640 return 0;
3641}
3642
bd9db02f 3643static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3644{
3645 struct drm_device *dev = inode->i_private;
3646
bd9db02f 3647 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3648}
3649
46a19188 3650static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3651 uint32_t *val)
3652{
46a19188
DV
3653 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3654 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3655
3656 switch (*source) {
52f843f6
DV
3657 case INTEL_PIPE_CRC_SOURCE_PIPE:
3658 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3659 break;
3660 case INTEL_PIPE_CRC_SOURCE_NONE:
3661 *val = 0;
3662 break;
3663 default:
3664 return -EINVAL;
3665 }
3666
3667 return 0;
3668}
3669
46a19188
DV
3670static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3671 enum intel_pipe_crc_source *source)
3672{
3673 struct intel_encoder *encoder;
3674 struct intel_crtc *crtc;
26756809 3675 struct intel_digital_port *dig_port;
46a19188
DV
3676 int ret = 0;
3677
3678 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3679
6e9f798d 3680 drm_modeset_lock_all(dev);
b2784e15 3681 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3682 if (!encoder->base.crtc)
3683 continue;
3684
3685 crtc = to_intel_crtc(encoder->base.crtc);
3686
3687 if (crtc->pipe != pipe)
3688 continue;
3689
3690 switch (encoder->type) {
3691 case INTEL_OUTPUT_TVOUT:
3692 *source = INTEL_PIPE_CRC_SOURCE_TV;
3693 break;
3694 case INTEL_OUTPUT_DISPLAYPORT:
3695 case INTEL_OUTPUT_EDP:
26756809
DV
3696 dig_port = enc_to_dig_port(&encoder->base);
3697 switch (dig_port->port) {
3698 case PORT_B:
3699 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3700 break;
3701 case PORT_C:
3702 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3703 break;
3704 case PORT_D:
3705 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3706 break;
3707 default:
3708 WARN(1, "nonexisting DP port %c\n",
3709 port_name(dig_port->port));
3710 break;
3711 }
46a19188 3712 break;
6847d71b
PZ
3713 default:
3714 break;
46a19188
DV
3715 }
3716 }
6e9f798d 3717 drm_modeset_unlock_all(dev);
46a19188
DV
3718
3719 return ret;
3720}
3721
3722static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3723 enum pipe pipe,
3724 enum intel_pipe_crc_source *source,
7ac0129b
DV
3725 uint32_t *val)
3726{
8d2f24ca
DV
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 bool need_stable_symbols = false;
3729
46a19188
DV
3730 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3731 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3732 if (ret)
3733 return ret;
3734 }
3735
3736 switch (*source) {
7ac0129b
DV
3737 case INTEL_PIPE_CRC_SOURCE_PIPE:
3738 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3739 break;
3740 case INTEL_PIPE_CRC_SOURCE_DP_B:
3741 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3742 need_stable_symbols = true;
7ac0129b
DV
3743 break;
3744 case INTEL_PIPE_CRC_SOURCE_DP_C:
3745 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3746 need_stable_symbols = true;
7ac0129b 3747 break;
2be57922
VS
3748 case INTEL_PIPE_CRC_SOURCE_DP_D:
3749 if (!IS_CHERRYVIEW(dev))
3750 return -EINVAL;
3751 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3752 need_stable_symbols = true;
3753 break;
7ac0129b
DV
3754 case INTEL_PIPE_CRC_SOURCE_NONE:
3755 *val = 0;
3756 break;
3757 default:
3758 return -EINVAL;
3759 }
3760
8d2f24ca
DV
3761 /*
3762 * When the pipe CRC tap point is after the transcoders we need
3763 * to tweak symbol-level features to produce a deterministic series of
3764 * symbols for a given frame. We need to reset those features only once
3765 * a frame (instead of every nth symbol):
3766 * - DC-balance: used to ensure a better clock recovery from the data
3767 * link (SDVO)
3768 * - DisplayPort scrambling: used for EMI reduction
3769 */
3770 if (need_stable_symbols) {
3771 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3772
8d2f24ca 3773 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3774 switch (pipe) {
3775 case PIPE_A:
8d2f24ca 3776 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3777 break;
3778 case PIPE_B:
8d2f24ca 3779 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3780 break;
3781 case PIPE_C:
3782 tmp |= PIPE_C_SCRAMBLE_RESET;
3783 break;
3784 default:
3785 return -EINVAL;
3786 }
8d2f24ca
DV
3787 I915_WRITE(PORT_DFT2_G4X, tmp);
3788 }
3789
7ac0129b
DV
3790 return 0;
3791}
3792
4b79ebf7 3793static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3794 enum pipe pipe,
3795 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3796 uint32_t *val)
3797{
84093603
DV
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 bool need_stable_symbols = false;
3800
46a19188
DV
3801 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3802 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3803 if (ret)
3804 return ret;
3805 }
3806
3807 switch (*source) {
4b79ebf7
DV
3808 case INTEL_PIPE_CRC_SOURCE_PIPE:
3809 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3810 break;
3811 case INTEL_PIPE_CRC_SOURCE_TV:
3812 if (!SUPPORTS_TV(dev))
3813 return -EINVAL;
3814 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3815 break;
3816 case INTEL_PIPE_CRC_SOURCE_DP_B:
3817 if (!IS_G4X(dev))
3818 return -EINVAL;
3819 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3820 need_stable_symbols = true;
4b79ebf7
DV
3821 break;
3822 case INTEL_PIPE_CRC_SOURCE_DP_C:
3823 if (!IS_G4X(dev))
3824 return -EINVAL;
3825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3826 need_stable_symbols = true;
4b79ebf7
DV
3827 break;
3828 case INTEL_PIPE_CRC_SOURCE_DP_D:
3829 if (!IS_G4X(dev))
3830 return -EINVAL;
3831 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3832 need_stable_symbols = true;
4b79ebf7
DV
3833 break;
3834 case INTEL_PIPE_CRC_SOURCE_NONE:
3835 *val = 0;
3836 break;
3837 default:
3838 return -EINVAL;
3839 }
3840
84093603
DV
3841 /*
3842 * When the pipe CRC tap point is after the transcoders we need
3843 * to tweak symbol-level features to produce a deterministic series of
3844 * symbols for a given frame. We need to reset those features only once
3845 * a frame (instead of every nth symbol):
3846 * - DC-balance: used to ensure a better clock recovery from the data
3847 * link (SDVO)
3848 * - DisplayPort scrambling: used for EMI reduction
3849 */
3850 if (need_stable_symbols) {
3851 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3852
3853 WARN_ON(!IS_G4X(dev));
3854
3855 I915_WRITE(PORT_DFT_I9XX,
3856 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3857
3858 if (pipe == PIPE_A)
3859 tmp |= PIPE_A_SCRAMBLE_RESET;
3860 else
3861 tmp |= PIPE_B_SCRAMBLE_RESET;
3862
3863 I915_WRITE(PORT_DFT2_G4X, tmp);
3864 }
3865
4b79ebf7
DV
3866 return 0;
3867}
3868
8d2f24ca
DV
3869static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3870 enum pipe pipe)
3871{
3872 struct drm_i915_private *dev_priv = dev->dev_private;
3873 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3874
eb736679
VS
3875 switch (pipe) {
3876 case PIPE_A:
8d2f24ca 3877 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3878 break;
3879 case PIPE_B:
8d2f24ca 3880 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3881 break;
3882 case PIPE_C:
3883 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3884 break;
3885 default:
3886 return;
3887 }
8d2f24ca
DV
3888 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3889 tmp &= ~DC_BALANCE_RESET_VLV;
3890 I915_WRITE(PORT_DFT2_G4X, tmp);
3891
3892}
3893
84093603
DV
3894static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3895 enum pipe pipe)
3896{
3897 struct drm_i915_private *dev_priv = dev->dev_private;
3898 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3899
3900 if (pipe == PIPE_A)
3901 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3902 else
3903 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3904 I915_WRITE(PORT_DFT2_G4X, tmp);
3905
3906 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3907 I915_WRITE(PORT_DFT_I9XX,
3908 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3909 }
3910}
3911
46a19188 3912static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3913 uint32_t *val)
3914{
46a19188
DV
3915 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3916 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3917
3918 switch (*source) {
5b3a856b
DV
3919 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3920 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3921 break;
3922 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3923 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3924 break;
5b3a856b
DV
3925 case INTEL_PIPE_CRC_SOURCE_PIPE:
3926 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3927 break;
3d099a05 3928 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3929 *val = 0;
3930 break;
3d099a05
DV
3931 default:
3932 return -EINVAL;
5b3a856b
DV
3933 }
3934
3935 return 0;
3936}
3937
c4e2d043 3938static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3939{
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc *crtc =
3942 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3943 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3944 struct drm_atomic_state *state;
3945 int ret = 0;
fabf6e51
DV
3946
3947 drm_modeset_lock_all(dev);
c4e2d043
ML
3948 state = drm_atomic_state_alloc(dev);
3949 if (!state) {
3950 ret = -ENOMEM;
3951 goto out;
fabf6e51 3952 }
fabf6e51 3953
c4e2d043
ML
3954 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3955 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3956 if (IS_ERR(pipe_config)) {
3957 ret = PTR_ERR(pipe_config);
3958 goto out;
3959 }
fabf6e51 3960
c4e2d043
ML
3961 pipe_config->pch_pfit.force_thru = enable;
3962 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3963 pipe_config->pch_pfit.enabled != enable)
3964 pipe_config->base.connectors_changed = true;
1b509259 3965
c4e2d043
ML
3966 ret = drm_atomic_commit(state);
3967out:
fabf6e51 3968 drm_modeset_unlock_all(dev);
c4e2d043
ML
3969 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3970 if (ret)
3971 drm_atomic_state_free(state);
fabf6e51
DV
3972}
3973
3974static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3975 enum pipe pipe,
3976 enum intel_pipe_crc_source *source,
5b3a856b
DV
3977 uint32_t *val)
3978{
46a19188
DV
3979 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3980 *source = INTEL_PIPE_CRC_SOURCE_PF;
3981
3982 switch (*source) {
5b3a856b
DV
3983 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3984 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3985 break;
3986 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3987 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3988 break;
3989 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3990 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3991 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3992
5b3a856b
DV
3993 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3994 break;
3d099a05 3995 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3996 *val = 0;
3997 break;
3d099a05
DV
3998 default:
3999 return -EINVAL;
5b3a856b
DV
4000 }
4001
4002 return 0;
4003}
4004
926321d5
DV
4005static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4006 enum intel_pipe_crc_source source)
4007{
4008 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4009 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4010 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4011 pipe));
e129649b 4012 enum intel_display_power_domain power_domain;
432f3342 4013 u32 val = 0; /* shut up gcc */
5b3a856b 4014 int ret;
926321d5 4015
cc3da175
DL
4016 if (pipe_crc->source == source)
4017 return 0;
4018
ae676fcd
DL
4019 /* forbid changing the source without going back to 'none' */
4020 if (pipe_crc->source && source)
4021 return -EINVAL;
4022
e129649b
ID
4023 power_domain = POWER_DOMAIN_PIPE(pipe);
4024 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4025 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4026 return -EIO;
4027 }
4028
52f843f6 4029 if (IS_GEN2(dev))
46a19188 4030 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4031 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4032 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4033 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4034 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4035 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4036 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4037 else
fabf6e51 4038 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4039
4040 if (ret != 0)
e129649b 4041 goto out;
5b3a856b 4042
4b584369
DL
4043 /* none -> real source transition */
4044 if (source) {
4252fbc3
VS
4045 struct intel_pipe_crc_entry *entries;
4046
7cd6ccff
DL
4047 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4048 pipe_name(pipe), pipe_crc_source_name(source));
4049
3cf54b34
VS
4050 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4051 sizeof(pipe_crc->entries[0]),
4252fbc3 4052 GFP_KERNEL);
e129649b
ID
4053 if (!entries) {
4054 ret = -ENOMEM;
4055 goto out;
4056 }
e5f75aca 4057
8c740dce
PZ
4058 /*
4059 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4060 * enabled and disabled dynamically based on package C states,
4061 * user space can't make reliable use of the CRCs, so let's just
4062 * completely disable it.
4063 */
4064 hsw_disable_ips(crtc);
4065
d538bbdf 4066 spin_lock_irq(&pipe_crc->lock);
64387b61 4067 kfree(pipe_crc->entries);
4252fbc3 4068 pipe_crc->entries = entries;
d538bbdf
DL
4069 pipe_crc->head = 0;
4070 pipe_crc->tail = 0;
4071 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4072 }
4073
cc3da175 4074 pipe_crc->source = source;
926321d5 4075
926321d5
DV
4076 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4077 POSTING_READ(PIPE_CRC_CTL(pipe));
4078
e5f75aca
DL
4079 /* real source -> none transition */
4080 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4081 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4082 struct intel_crtc *crtc =
4083 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4084
7cd6ccff
DL
4085 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4086 pipe_name(pipe));
4087
a33d7105 4088 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4089 if (crtc->base.state->active)
a33d7105
DV
4090 intel_wait_for_vblank(dev, pipe);
4091 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4092
d538bbdf
DL
4093 spin_lock_irq(&pipe_crc->lock);
4094 entries = pipe_crc->entries;
e5f75aca 4095 pipe_crc->entries = NULL;
9ad6d99f
VS
4096 pipe_crc->head = 0;
4097 pipe_crc->tail = 0;
d538bbdf
DL
4098 spin_unlock_irq(&pipe_crc->lock);
4099
4100 kfree(entries);
84093603
DV
4101
4102 if (IS_G4X(dev))
4103 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4104 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4105 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4106 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4107 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4108
4109 hsw_enable_ips(crtc);
e5f75aca
DL
4110 }
4111
e129649b
ID
4112 ret = 0;
4113
4114out:
4115 intel_display_power_put(dev_priv, power_domain);
4116
4117 return ret;
926321d5
DV
4118}
4119
4120/*
4121 * Parse pipe CRC command strings:
b94dec87
DL
4122 * command: wsp* object wsp+ name wsp+ source wsp*
4123 * object: 'pipe'
4124 * name: (A | B | C)
926321d5
DV
4125 * source: (none | plane1 | plane2 | pf)
4126 * wsp: (#0x20 | #0x9 | #0xA)+
4127 *
4128 * eg.:
b94dec87
DL
4129 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4130 * "pipe A none" -> Stop CRC
926321d5 4131 */
bd9db02f 4132static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4133{
4134 int n_words = 0;
4135
4136 while (*buf) {
4137 char *end;
4138
4139 /* skip leading white space */
4140 buf = skip_spaces(buf);
4141 if (!*buf)
4142 break; /* end of buffer */
4143
4144 /* find end of word */
4145 for (end = buf; *end && !isspace(*end); end++)
4146 ;
4147
4148 if (n_words == max_words) {
4149 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4150 max_words);
4151 return -EINVAL; /* ran out of words[] before bytes */
4152 }
4153
4154 if (*end)
4155 *end++ = '\0';
4156 words[n_words++] = buf;
4157 buf = end;
4158 }
4159
4160 return n_words;
4161}
4162
b94dec87
DL
4163enum intel_pipe_crc_object {
4164 PIPE_CRC_OBJECT_PIPE,
4165};
4166
e8dfcf78 4167static const char * const pipe_crc_objects[] = {
b94dec87
DL
4168 "pipe",
4169};
4170
4171static int
bd9db02f 4172display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4173{
4174 int i;
4175
4176 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4177 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4178 *o = i;
b94dec87
DL
4179 return 0;
4180 }
4181
4182 return -EINVAL;
4183}
4184
bd9db02f 4185static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4186{
4187 const char name = buf[0];
4188
4189 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4190 return -EINVAL;
4191
4192 *pipe = name - 'A';
4193
4194 return 0;
4195}
4196
4197static int
bd9db02f 4198display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4199{
4200 int i;
4201
4202 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4203 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4204 *s = i;
926321d5
DV
4205 return 0;
4206 }
4207
4208 return -EINVAL;
4209}
4210
bd9db02f 4211static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4212{
b94dec87 4213#define N_WORDS 3
926321d5 4214 int n_words;
b94dec87 4215 char *words[N_WORDS];
926321d5 4216 enum pipe pipe;
b94dec87 4217 enum intel_pipe_crc_object object;
926321d5
DV
4218 enum intel_pipe_crc_source source;
4219
bd9db02f 4220 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4221 if (n_words != N_WORDS) {
4222 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4223 N_WORDS);
4224 return -EINVAL;
4225 }
4226
bd9db02f 4227 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4228 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4229 return -EINVAL;
4230 }
4231
bd9db02f 4232 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4233 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4234 return -EINVAL;
4235 }
4236
bd9db02f 4237 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4238 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4239 return -EINVAL;
4240 }
4241
4242 return pipe_crc_set_source(dev, pipe, source);
4243}
4244
bd9db02f
DL
4245static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4246 size_t len, loff_t *offp)
926321d5
DV
4247{
4248 struct seq_file *m = file->private_data;
4249 struct drm_device *dev = m->private;
4250 char *tmpbuf;
4251 int ret;
4252
4253 if (len == 0)
4254 return 0;
4255
4256 if (len > PAGE_SIZE - 1) {
4257 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4258 PAGE_SIZE);
4259 return -E2BIG;
4260 }
4261
4262 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4263 if (!tmpbuf)
4264 return -ENOMEM;
4265
4266 if (copy_from_user(tmpbuf, ubuf, len)) {
4267 ret = -EFAULT;
4268 goto out;
4269 }
4270 tmpbuf[len] = '\0';
4271
bd9db02f 4272 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4273
4274out:
4275 kfree(tmpbuf);
4276 if (ret < 0)
4277 return ret;
4278
4279 *offp += len;
4280 return len;
4281}
4282
bd9db02f 4283static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4284 .owner = THIS_MODULE,
bd9db02f 4285 .open = display_crc_ctl_open,
926321d5
DV
4286 .read = seq_read,
4287 .llseek = seq_lseek,
4288 .release = single_release,
bd9db02f 4289 .write = display_crc_ctl_write
926321d5
DV
4290};
4291
eb3394fa
TP
4292static ssize_t i915_displayport_test_active_write(struct file *file,
4293 const char __user *ubuf,
4294 size_t len, loff_t *offp)
4295{
4296 char *input_buffer;
4297 int status = 0;
eb3394fa
TP
4298 struct drm_device *dev;
4299 struct drm_connector *connector;
4300 struct list_head *connector_list;
4301 struct intel_dp *intel_dp;
4302 int val = 0;
4303
9aaffa34 4304 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4305
eb3394fa
TP
4306 connector_list = &dev->mode_config.connector_list;
4307
4308 if (len == 0)
4309 return 0;
4310
4311 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4312 if (!input_buffer)
4313 return -ENOMEM;
4314
4315 if (copy_from_user(input_buffer, ubuf, len)) {
4316 status = -EFAULT;
4317 goto out;
4318 }
4319
4320 input_buffer[len] = '\0';
4321 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4322
4323 list_for_each_entry(connector, connector_list, head) {
4324
4325 if (connector->connector_type !=
4326 DRM_MODE_CONNECTOR_DisplayPort)
4327 continue;
4328
b8bb08ec 4329 if (connector->status == connector_status_connected &&
eb3394fa
TP
4330 connector->encoder != NULL) {
4331 intel_dp = enc_to_intel_dp(connector->encoder);
4332 status = kstrtoint(input_buffer, 10, &val);
4333 if (status < 0)
4334 goto out;
4335 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4336 /* To prevent erroneous activation of the compliance
4337 * testing code, only accept an actual value of 1 here
4338 */
4339 if (val == 1)
4340 intel_dp->compliance_test_active = 1;
4341 else
4342 intel_dp->compliance_test_active = 0;
4343 }
4344 }
4345out:
4346 kfree(input_buffer);
4347 if (status < 0)
4348 return status;
4349
4350 *offp += len;
4351 return len;
4352}
4353
4354static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4355{
4356 struct drm_device *dev = m->private;
4357 struct drm_connector *connector;
4358 struct list_head *connector_list = &dev->mode_config.connector_list;
4359 struct intel_dp *intel_dp;
4360
eb3394fa
TP
4361 list_for_each_entry(connector, connector_list, head) {
4362
4363 if (connector->connector_type !=
4364 DRM_MODE_CONNECTOR_DisplayPort)
4365 continue;
4366
4367 if (connector->status == connector_status_connected &&
4368 connector->encoder != NULL) {
4369 intel_dp = enc_to_intel_dp(connector->encoder);
4370 if (intel_dp->compliance_test_active)
4371 seq_puts(m, "1");
4372 else
4373 seq_puts(m, "0");
4374 } else
4375 seq_puts(m, "0");
4376 }
4377
4378 return 0;
4379}
4380
4381static int i915_displayport_test_active_open(struct inode *inode,
4382 struct file *file)
4383{
4384 struct drm_device *dev = inode->i_private;
4385
4386 return single_open(file, i915_displayport_test_active_show, dev);
4387}
4388
4389static const struct file_operations i915_displayport_test_active_fops = {
4390 .owner = THIS_MODULE,
4391 .open = i915_displayport_test_active_open,
4392 .read = seq_read,
4393 .llseek = seq_lseek,
4394 .release = single_release,
4395 .write = i915_displayport_test_active_write
4396};
4397
4398static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4399{
4400 struct drm_device *dev = m->private;
4401 struct drm_connector *connector;
4402 struct list_head *connector_list = &dev->mode_config.connector_list;
4403 struct intel_dp *intel_dp;
4404
eb3394fa
TP
4405 list_for_each_entry(connector, connector_list, head) {
4406
4407 if (connector->connector_type !=
4408 DRM_MODE_CONNECTOR_DisplayPort)
4409 continue;
4410
4411 if (connector->status == connector_status_connected &&
4412 connector->encoder != NULL) {
4413 intel_dp = enc_to_intel_dp(connector->encoder);
4414 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4415 } else
4416 seq_puts(m, "0");
4417 }
4418
4419 return 0;
4420}
4421static int i915_displayport_test_data_open(struct inode *inode,
4422 struct file *file)
4423{
4424 struct drm_device *dev = inode->i_private;
4425
4426 return single_open(file, i915_displayport_test_data_show, dev);
4427}
4428
4429static const struct file_operations i915_displayport_test_data_fops = {
4430 .owner = THIS_MODULE,
4431 .open = i915_displayport_test_data_open,
4432 .read = seq_read,
4433 .llseek = seq_lseek,
4434 .release = single_release
4435};
4436
4437static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4438{
4439 struct drm_device *dev = m->private;
4440 struct drm_connector *connector;
4441 struct list_head *connector_list = &dev->mode_config.connector_list;
4442 struct intel_dp *intel_dp;
4443
eb3394fa
TP
4444 list_for_each_entry(connector, connector_list, head) {
4445
4446 if (connector->connector_type !=
4447 DRM_MODE_CONNECTOR_DisplayPort)
4448 continue;
4449
4450 if (connector->status == connector_status_connected &&
4451 connector->encoder != NULL) {
4452 intel_dp = enc_to_intel_dp(connector->encoder);
4453 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4454 } else
4455 seq_puts(m, "0");
4456 }
4457
4458 return 0;
4459}
4460
4461static int i915_displayport_test_type_open(struct inode *inode,
4462 struct file *file)
4463{
4464 struct drm_device *dev = inode->i_private;
4465
4466 return single_open(file, i915_displayport_test_type_show, dev);
4467}
4468
4469static const struct file_operations i915_displayport_test_type_fops = {
4470 .owner = THIS_MODULE,
4471 .open = i915_displayport_test_type_open,
4472 .read = seq_read,
4473 .llseek = seq_lseek,
4474 .release = single_release
4475};
4476
97e94b22 4477static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4478{
4479 struct drm_device *dev = m->private;
369a1342 4480 int level;
de38b95c
VS
4481 int num_levels;
4482
4483 if (IS_CHERRYVIEW(dev))
4484 num_levels = 3;
4485 else if (IS_VALLEYVIEW(dev))
4486 num_levels = 1;
4487 else
4488 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4489
4490 drm_modeset_lock_all(dev);
4491
4492 for (level = 0; level < num_levels; level++) {
4493 unsigned int latency = wm[level];
4494
97e94b22
DL
4495 /*
4496 * - WM1+ latency values in 0.5us units
de38b95c 4497 * - latencies are in us on gen9/vlv/chv
97e94b22 4498 */
666a4537
WB
4499 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4500 IS_CHERRYVIEW(dev))
97e94b22
DL
4501 latency *= 10;
4502 else if (level > 0)
369a1342
VS
4503 latency *= 5;
4504
4505 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4506 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4507 }
4508
4509 drm_modeset_unlock_all(dev);
4510}
4511
4512static int pri_wm_latency_show(struct seq_file *m, void *data)
4513{
4514 struct drm_device *dev = m->private;
97e94b22
DL
4515 struct drm_i915_private *dev_priv = dev->dev_private;
4516 const uint16_t *latencies;
4517
4518 if (INTEL_INFO(dev)->gen >= 9)
4519 latencies = dev_priv->wm.skl_latency;
4520 else
4521 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4522
97e94b22 4523 wm_latency_show(m, latencies);
369a1342
VS
4524
4525 return 0;
4526}
4527
4528static int spr_wm_latency_show(struct seq_file *m, void *data)
4529{
4530 struct drm_device *dev = m->private;
97e94b22
DL
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 const uint16_t *latencies;
4533
4534 if (INTEL_INFO(dev)->gen >= 9)
4535 latencies = dev_priv->wm.skl_latency;
4536 else
4537 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4538
97e94b22 4539 wm_latency_show(m, latencies);
369a1342
VS
4540
4541 return 0;
4542}
4543
4544static int cur_wm_latency_show(struct seq_file *m, void *data)
4545{
4546 struct drm_device *dev = m->private;
97e94b22
DL
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 const uint16_t *latencies;
4549
4550 if (INTEL_INFO(dev)->gen >= 9)
4551 latencies = dev_priv->wm.skl_latency;
4552 else
4553 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4554
97e94b22 4555 wm_latency_show(m, latencies);
369a1342
VS
4556
4557 return 0;
4558}
4559
4560static int pri_wm_latency_open(struct inode *inode, struct file *file)
4561{
4562 struct drm_device *dev = inode->i_private;
4563
de38b95c 4564 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4565 return -ENODEV;
4566
4567 return single_open(file, pri_wm_latency_show, dev);
4568}
4569
4570static int spr_wm_latency_open(struct inode *inode, struct file *file)
4571{
4572 struct drm_device *dev = inode->i_private;
4573
9ad0257c 4574 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4575 return -ENODEV;
4576
4577 return single_open(file, spr_wm_latency_show, dev);
4578}
4579
4580static int cur_wm_latency_open(struct inode *inode, struct file *file)
4581{
4582 struct drm_device *dev = inode->i_private;
4583
9ad0257c 4584 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4585 return -ENODEV;
4586
4587 return single_open(file, cur_wm_latency_show, dev);
4588}
4589
4590static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4591 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4592{
4593 struct seq_file *m = file->private_data;
4594 struct drm_device *dev = m->private;
97e94b22 4595 uint16_t new[8] = { 0 };
de38b95c 4596 int num_levels;
369a1342
VS
4597 int level;
4598 int ret;
4599 char tmp[32];
4600
de38b95c
VS
4601 if (IS_CHERRYVIEW(dev))
4602 num_levels = 3;
4603 else if (IS_VALLEYVIEW(dev))
4604 num_levels = 1;
4605 else
4606 num_levels = ilk_wm_max_level(dev) + 1;
4607
369a1342
VS
4608 if (len >= sizeof(tmp))
4609 return -EINVAL;
4610
4611 if (copy_from_user(tmp, ubuf, len))
4612 return -EFAULT;
4613
4614 tmp[len] = '\0';
4615
97e94b22
DL
4616 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4617 &new[0], &new[1], &new[2], &new[3],
4618 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4619 if (ret != num_levels)
4620 return -EINVAL;
4621
4622 drm_modeset_lock_all(dev);
4623
4624 for (level = 0; level < num_levels; level++)
4625 wm[level] = new[level];
4626
4627 drm_modeset_unlock_all(dev);
4628
4629 return len;
4630}
4631
4632
4633static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4634 size_t len, loff_t *offp)
4635{
4636 struct seq_file *m = file->private_data;
4637 struct drm_device *dev = m->private;
97e94b22
DL
4638 struct drm_i915_private *dev_priv = dev->dev_private;
4639 uint16_t *latencies;
369a1342 4640
97e94b22
DL
4641 if (INTEL_INFO(dev)->gen >= 9)
4642 latencies = dev_priv->wm.skl_latency;
4643 else
4644 latencies = to_i915(dev)->wm.pri_latency;
4645
4646 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4647}
4648
4649static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4650 size_t len, loff_t *offp)
4651{
4652 struct seq_file *m = file->private_data;
4653 struct drm_device *dev = m->private;
97e94b22
DL
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 uint16_t *latencies;
369a1342 4656
97e94b22
DL
4657 if (INTEL_INFO(dev)->gen >= 9)
4658 latencies = dev_priv->wm.skl_latency;
4659 else
4660 latencies = to_i915(dev)->wm.spr_latency;
4661
4662 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4663}
4664
4665static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4666 size_t len, loff_t *offp)
4667{
4668 struct seq_file *m = file->private_data;
4669 struct drm_device *dev = m->private;
97e94b22
DL
4670 struct drm_i915_private *dev_priv = dev->dev_private;
4671 uint16_t *latencies;
4672
4673 if (INTEL_INFO(dev)->gen >= 9)
4674 latencies = dev_priv->wm.skl_latency;
4675 else
4676 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4677
97e94b22 4678 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4679}
4680
4681static const struct file_operations i915_pri_wm_latency_fops = {
4682 .owner = THIS_MODULE,
4683 .open = pri_wm_latency_open,
4684 .read = seq_read,
4685 .llseek = seq_lseek,
4686 .release = single_release,
4687 .write = pri_wm_latency_write
4688};
4689
4690static const struct file_operations i915_spr_wm_latency_fops = {
4691 .owner = THIS_MODULE,
4692 .open = spr_wm_latency_open,
4693 .read = seq_read,
4694 .llseek = seq_lseek,
4695 .release = single_release,
4696 .write = spr_wm_latency_write
4697};
4698
4699static const struct file_operations i915_cur_wm_latency_fops = {
4700 .owner = THIS_MODULE,
4701 .open = cur_wm_latency_open,
4702 .read = seq_read,
4703 .llseek = seq_lseek,
4704 .release = single_release,
4705 .write = cur_wm_latency_write
4706};
4707
647416f9
KC
4708static int
4709i915_wedged_get(void *data, u64 *val)
f3cd474b 4710{
647416f9 4711 struct drm_device *dev = data;
e277a1f8 4712 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4713
647416f9 4714 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4715
647416f9 4716 return 0;
f3cd474b
CW
4717}
4718
647416f9
KC
4719static int
4720i915_wedged_set(void *data, u64 val)
f3cd474b 4721{
647416f9 4722 struct drm_device *dev = data;
d46c0517
ID
4723 struct drm_i915_private *dev_priv = dev->dev_private;
4724
b8d24a06
MK
4725 /*
4726 * There is no safeguard against this debugfs entry colliding
4727 * with the hangcheck calling same i915_handle_error() in
4728 * parallel, causing an explosion. For now we assume that the
4729 * test harness is responsible enough not to inject gpu hangs
4730 * while it is writing to 'i915_wedged'
4731 */
4732
4733 if (i915_reset_in_progress(&dev_priv->gpu_error))
4734 return -EAGAIN;
4735
d46c0517 4736 intel_runtime_pm_get(dev_priv);
f3cd474b 4737
58174462
MK
4738 i915_handle_error(dev, val,
4739 "Manually setting wedged to %llu", val);
d46c0517
ID
4740
4741 intel_runtime_pm_put(dev_priv);
4742
647416f9 4743 return 0;
f3cd474b
CW
4744}
4745
647416f9
KC
4746DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4747 i915_wedged_get, i915_wedged_set,
3a3b4f98 4748 "%llu\n");
f3cd474b 4749
647416f9
KC
4750static int
4751i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4752{
647416f9 4753 struct drm_device *dev = data;
e277a1f8 4754 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4755
647416f9 4756 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4757
647416f9 4758 return 0;
e5eb3d63
DV
4759}
4760
647416f9
KC
4761static int
4762i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4763{
647416f9 4764 struct drm_device *dev = data;
e5eb3d63 4765 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4766 int ret;
e5eb3d63 4767
647416f9 4768 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4769
22bcfc6a
DV
4770 ret = mutex_lock_interruptible(&dev->struct_mutex);
4771 if (ret)
4772 return ret;
4773
99584db3 4774 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4775 mutex_unlock(&dev->struct_mutex);
4776
647416f9 4777 return 0;
e5eb3d63
DV
4778}
4779
647416f9
KC
4780DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4781 i915_ring_stop_get, i915_ring_stop_set,
4782 "0x%08llx\n");
d5442303 4783
094f9a54
CW
4784static int
4785i915_ring_missed_irq_get(void *data, u64 *val)
4786{
4787 struct drm_device *dev = data;
4788 struct drm_i915_private *dev_priv = dev->dev_private;
4789
4790 *val = dev_priv->gpu_error.missed_irq_rings;
4791 return 0;
4792}
4793
4794static int
4795i915_ring_missed_irq_set(void *data, u64 val)
4796{
4797 struct drm_device *dev = data;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
4799 int ret;
4800
4801 /* Lock against concurrent debugfs callers */
4802 ret = mutex_lock_interruptible(&dev->struct_mutex);
4803 if (ret)
4804 return ret;
4805 dev_priv->gpu_error.missed_irq_rings = val;
4806 mutex_unlock(&dev->struct_mutex);
4807
4808 return 0;
4809}
4810
4811DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4812 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4813 "0x%08llx\n");
4814
4815static int
4816i915_ring_test_irq_get(void *data, u64 *val)
4817{
4818 struct drm_device *dev = data;
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820
4821 *val = dev_priv->gpu_error.test_irq_rings;
4822
4823 return 0;
4824}
4825
4826static int
4827i915_ring_test_irq_set(void *data, u64 val)
4828{
4829 struct drm_device *dev = data;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 int ret;
4832
4833 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4834
4835 /* Lock against concurrent debugfs callers */
4836 ret = mutex_lock_interruptible(&dev->struct_mutex);
4837 if (ret)
4838 return ret;
4839
4840 dev_priv->gpu_error.test_irq_rings = val;
4841 mutex_unlock(&dev->struct_mutex);
4842
4843 return 0;
4844}
4845
4846DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4847 i915_ring_test_irq_get, i915_ring_test_irq_set,
4848 "0x%08llx\n");
4849
dd624afd
CW
4850#define DROP_UNBOUND 0x1
4851#define DROP_BOUND 0x2
4852#define DROP_RETIRE 0x4
4853#define DROP_ACTIVE 0x8
4854#define DROP_ALL (DROP_UNBOUND | \
4855 DROP_BOUND | \
4856 DROP_RETIRE | \
4857 DROP_ACTIVE)
647416f9
KC
4858static int
4859i915_drop_caches_get(void *data, u64 *val)
dd624afd 4860{
647416f9 4861 *val = DROP_ALL;
dd624afd 4862
647416f9 4863 return 0;
dd624afd
CW
4864}
4865
647416f9
KC
4866static int
4867i915_drop_caches_set(void *data, u64 val)
dd624afd 4868{
647416f9 4869 struct drm_device *dev = data;
dd624afd 4870 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4871 int ret;
dd624afd 4872
2f9fe5ff 4873 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4874
4875 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4876 * on ioctls on -EAGAIN. */
4877 ret = mutex_lock_interruptible(&dev->struct_mutex);
4878 if (ret)
4879 return ret;
4880
4881 if (val & DROP_ACTIVE) {
4882 ret = i915_gpu_idle(dev);
4883 if (ret)
4884 goto unlock;
4885 }
4886
4887 if (val & (DROP_RETIRE | DROP_ACTIVE))
4888 i915_gem_retire_requests(dev);
4889
21ab4e74
CW
4890 if (val & DROP_BOUND)
4891 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4892
21ab4e74
CW
4893 if (val & DROP_UNBOUND)
4894 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4895
4896unlock:
4897 mutex_unlock(&dev->struct_mutex);
4898
647416f9 4899 return ret;
dd624afd
CW
4900}
4901
647416f9
KC
4902DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4903 i915_drop_caches_get, i915_drop_caches_set,
4904 "0x%08llx\n");
dd624afd 4905
647416f9
KC
4906static int
4907i915_max_freq_get(void *data, u64 *val)
358733e9 4908{
647416f9 4909 struct drm_device *dev = data;
e277a1f8 4910 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4911 int ret;
004777cb 4912
daa3afb2 4913 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4914 return -ENODEV;
4915
5c9669ce
TR
4916 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4917
4fc688ce 4918 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4919 if (ret)
4920 return ret;
358733e9 4921
7c59a9c1 4922 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4923 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4924
647416f9 4925 return 0;
358733e9
JB
4926}
4927
647416f9
KC
4928static int
4929i915_max_freq_set(void *data, u64 val)
358733e9 4930{
647416f9 4931 struct drm_device *dev = data;
358733e9 4932 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4933 u32 hw_max, hw_min;
647416f9 4934 int ret;
004777cb 4935
daa3afb2 4936 if (INTEL_INFO(dev)->gen < 6)
004777cb 4937 return -ENODEV;
358733e9 4938
5c9669ce
TR
4939 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4940
647416f9 4941 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4942
4fc688ce 4943 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4944 if (ret)
4945 return ret;
4946
358733e9
JB
4947 /*
4948 * Turbo will still be enabled, but won't go above the set value.
4949 */
bc4d91f6 4950 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4951
bc4d91f6
AG
4952 hw_max = dev_priv->rps.max_freq;
4953 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4954
b39fb297 4955 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4956 mutex_unlock(&dev_priv->rps.hw_lock);
4957 return -EINVAL;
0a073b84
JB
4958 }
4959
b39fb297 4960 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4961
ffe02b40 4962 intel_set_rps(dev, val);
dd0a1aa1 4963
4fc688ce 4964 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4965
647416f9 4966 return 0;
358733e9
JB
4967}
4968
647416f9
KC
4969DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4970 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4971 "%llu\n");
358733e9 4972
647416f9
KC
4973static int
4974i915_min_freq_get(void *data, u64 *val)
1523c310 4975{
647416f9 4976 struct drm_device *dev = data;
e277a1f8 4977 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4978 int ret;
004777cb 4979
daa3afb2 4980 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4981 return -ENODEV;
4982
5c9669ce
TR
4983 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4984
4fc688ce 4985 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4986 if (ret)
4987 return ret;
1523c310 4988
7c59a9c1 4989 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4990 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4991
647416f9 4992 return 0;
1523c310
JB
4993}
4994
647416f9
KC
4995static int
4996i915_min_freq_set(void *data, u64 val)
1523c310 4997{
647416f9 4998 struct drm_device *dev = data;
1523c310 4999 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5000 u32 hw_max, hw_min;
647416f9 5001 int ret;
004777cb 5002
daa3afb2 5003 if (INTEL_INFO(dev)->gen < 6)
004777cb 5004 return -ENODEV;
1523c310 5005
5c9669ce
TR
5006 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5007
647416f9 5008 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5009
4fc688ce 5010 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5011 if (ret)
5012 return ret;
5013
1523c310
JB
5014 /*
5015 * Turbo will still be enabled, but won't go below the set value.
5016 */
bc4d91f6 5017 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5018
bc4d91f6
AG
5019 hw_max = dev_priv->rps.max_freq;
5020 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5021
b39fb297 5022 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5023 mutex_unlock(&dev_priv->rps.hw_lock);
5024 return -EINVAL;
0a073b84 5025 }
dd0a1aa1 5026
b39fb297 5027 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5028
ffe02b40 5029 intel_set_rps(dev, val);
dd0a1aa1 5030
4fc688ce 5031 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5032
647416f9 5033 return 0;
1523c310
JB
5034}
5035
647416f9
KC
5036DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5037 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5038 "%llu\n");
1523c310 5039
647416f9
KC
5040static int
5041i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5042{
647416f9 5043 struct drm_device *dev = data;
e277a1f8 5044 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5045 u32 snpcr;
647416f9 5046 int ret;
07b7ddd9 5047
004777cb
DV
5048 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5049 return -ENODEV;
5050
22bcfc6a
DV
5051 ret = mutex_lock_interruptible(&dev->struct_mutex);
5052 if (ret)
5053 return ret;
c8c8fb33 5054 intel_runtime_pm_get(dev_priv);
22bcfc6a 5055
07b7ddd9 5056 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5057
5058 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5059 mutex_unlock(&dev_priv->dev->struct_mutex);
5060
647416f9 5061 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5062
647416f9 5063 return 0;
07b7ddd9
JB
5064}
5065
647416f9
KC
5066static int
5067i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5068{
647416f9 5069 struct drm_device *dev = data;
07b7ddd9 5070 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5071 u32 snpcr;
07b7ddd9 5072
004777cb
DV
5073 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5074 return -ENODEV;
5075
647416f9 5076 if (val > 3)
07b7ddd9
JB
5077 return -EINVAL;
5078
c8c8fb33 5079 intel_runtime_pm_get(dev_priv);
647416f9 5080 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5081
5082 /* Update the cache sharing policy here as well */
5083 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5084 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5085 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5086 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5087
c8c8fb33 5088 intel_runtime_pm_put(dev_priv);
647416f9 5089 return 0;
07b7ddd9
JB
5090}
5091
647416f9
KC
5092DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5093 i915_cache_sharing_get, i915_cache_sharing_set,
5094 "%llu\n");
07b7ddd9 5095
5d39525a
JM
5096struct sseu_dev_status {
5097 unsigned int slice_total;
5098 unsigned int subslice_total;
5099 unsigned int subslice_per_slice;
5100 unsigned int eu_total;
5101 unsigned int eu_per_subslice;
5102};
5103
5104static void cherryview_sseu_device_status(struct drm_device *dev,
5105 struct sseu_dev_status *stat)
5106{
5107 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5108 int ss_max = 2;
5d39525a
JM
5109 int ss;
5110 u32 sig1[ss_max], sig2[ss_max];
5111
5112 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5113 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5114 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5115 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5116
5117 for (ss = 0; ss < ss_max; ss++) {
5118 unsigned int eu_cnt;
5119
5120 if (sig1[ss] & CHV_SS_PG_ENABLE)
5121 /* skip disabled subslice */
5122 continue;
5123
5124 stat->slice_total = 1;
5125 stat->subslice_per_slice++;
5126 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5127 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5128 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5129 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5130 stat->eu_total += eu_cnt;
5131 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5132 }
5133 stat->subslice_total = stat->subslice_per_slice;
5134}
5135
5136static void gen9_sseu_device_status(struct drm_device *dev,
5137 struct sseu_dev_status *stat)
5138{
5139 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5140 int s_max = 3, ss_max = 4;
5d39525a
JM
5141 int s, ss;
5142 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5143
1c046bc1
JM
5144 /* BXT has a single slice and at most 3 subslices. */
5145 if (IS_BROXTON(dev)) {
5146 s_max = 1;
5147 ss_max = 3;
5148 }
5149
5150 for (s = 0; s < s_max; s++) {
5151 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5152 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5153 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5154 }
5155
5d39525a
JM
5156 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5157 GEN9_PGCTL_SSA_EU19_ACK |
5158 GEN9_PGCTL_SSA_EU210_ACK |
5159 GEN9_PGCTL_SSA_EU311_ACK;
5160 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5161 GEN9_PGCTL_SSB_EU19_ACK |
5162 GEN9_PGCTL_SSB_EU210_ACK |
5163 GEN9_PGCTL_SSB_EU311_ACK;
5164
5165 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5166 unsigned int ss_cnt = 0;
5167
5d39525a
JM
5168 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5169 /* skip disabled slice */
5170 continue;
5171
5172 stat->slice_total++;
1c046bc1 5173
ef11bdb3 5174 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5175 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5176
5d39525a
JM
5177 for (ss = 0; ss < ss_max; ss++) {
5178 unsigned int eu_cnt;
5179
1c046bc1
JM
5180 if (IS_BROXTON(dev) &&
5181 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5182 /* skip disabled subslice */
5183 continue;
5184
5185 if (IS_BROXTON(dev))
5186 ss_cnt++;
5187
5d39525a
JM
5188 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5189 eu_mask[ss%2]);
5190 stat->eu_total += eu_cnt;
5191 stat->eu_per_subslice = max(stat->eu_per_subslice,
5192 eu_cnt);
5193 }
1c046bc1
JM
5194
5195 stat->subslice_total += ss_cnt;
5196 stat->subslice_per_slice = max(stat->subslice_per_slice,
5197 ss_cnt);
5d39525a
JM
5198 }
5199}
5200
91bedd34
ŁD
5201static void broadwell_sseu_device_status(struct drm_device *dev,
5202 struct sseu_dev_status *stat)
5203{
5204 struct drm_i915_private *dev_priv = dev->dev_private;
5205 int s;
5206 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5207
5208 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5209
5210 if (stat->slice_total) {
5211 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5212 stat->subslice_total = stat->slice_total *
5213 stat->subslice_per_slice;
5214 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5215 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5216
5217 /* subtract fused off EU(s) from enabled slice(s) */
5218 for (s = 0; s < stat->slice_total; s++) {
5219 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5220
5221 stat->eu_total -= hweight8(subslice_7eu);
5222 }
5223 }
5224}
5225
3873218f
JM
5226static int i915_sseu_status(struct seq_file *m, void *unused)
5227{
5228 struct drm_info_node *node = (struct drm_info_node *) m->private;
5229 struct drm_device *dev = node->minor->dev;
5d39525a 5230 struct sseu_dev_status stat;
3873218f 5231
91bedd34 5232 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5233 return -ENODEV;
5234
5235 seq_puts(m, "SSEU Device Info\n");
5236 seq_printf(m, " Available Slice Total: %u\n",
5237 INTEL_INFO(dev)->slice_total);
5238 seq_printf(m, " Available Subslice Total: %u\n",
5239 INTEL_INFO(dev)->subslice_total);
5240 seq_printf(m, " Available Subslice Per Slice: %u\n",
5241 INTEL_INFO(dev)->subslice_per_slice);
5242 seq_printf(m, " Available EU Total: %u\n",
5243 INTEL_INFO(dev)->eu_total);
5244 seq_printf(m, " Available EU Per Subslice: %u\n",
5245 INTEL_INFO(dev)->eu_per_subslice);
5246 seq_printf(m, " Has Slice Power Gating: %s\n",
5247 yesno(INTEL_INFO(dev)->has_slice_pg));
5248 seq_printf(m, " Has Subslice Power Gating: %s\n",
5249 yesno(INTEL_INFO(dev)->has_subslice_pg));
5250 seq_printf(m, " Has EU Power Gating: %s\n",
5251 yesno(INTEL_INFO(dev)->has_eu_pg));
5252
7f992aba 5253 seq_puts(m, "SSEU Device Status\n");
5d39525a 5254 memset(&stat, 0, sizeof(stat));
5575f03a 5255 if (IS_CHERRYVIEW(dev)) {
5d39525a 5256 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5257 } else if (IS_BROADWELL(dev)) {
5258 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5259 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5260 gen9_sseu_device_status(dev, &stat);
7f992aba 5261 }
5d39525a
JM
5262 seq_printf(m, " Enabled Slice Total: %u\n",
5263 stat.slice_total);
5264 seq_printf(m, " Enabled Subslice Total: %u\n",
5265 stat.subslice_total);
5266 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5267 stat.subslice_per_slice);
5268 seq_printf(m, " Enabled EU Total: %u\n",
5269 stat.eu_total);
5270 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5271 stat.eu_per_subslice);
7f992aba 5272
3873218f
JM
5273 return 0;
5274}
5275
6d794d42
BW
5276static int i915_forcewake_open(struct inode *inode, struct file *file)
5277{
5278 struct drm_device *dev = inode->i_private;
5279 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5280
075edca4 5281 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5282 return 0;
5283
6daccb0b 5284 intel_runtime_pm_get(dev_priv);
59bad947 5285 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5286
5287 return 0;
5288}
5289
c43b5634 5290static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5291{
5292 struct drm_device *dev = inode->i_private;
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
075edca4 5295 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5296 return 0;
5297
59bad947 5298 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5299 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5300
5301 return 0;
5302}
5303
5304static const struct file_operations i915_forcewake_fops = {
5305 .owner = THIS_MODULE,
5306 .open = i915_forcewake_open,
5307 .release = i915_forcewake_release,
5308};
5309
5310static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5311{
5312 struct drm_device *dev = minor->dev;
5313 struct dentry *ent;
5314
5315 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5316 S_IRUSR,
6d794d42
BW
5317 root, dev,
5318 &i915_forcewake_fops);
f3c5fe97
WY
5319 if (!ent)
5320 return -ENOMEM;
6d794d42 5321
8eb57294 5322 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5323}
5324
6a9c308d
DV
5325static int i915_debugfs_create(struct dentry *root,
5326 struct drm_minor *minor,
5327 const char *name,
5328 const struct file_operations *fops)
07b7ddd9
JB
5329{
5330 struct drm_device *dev = minor->dev;
5331 struct dentry *ent;
5332
6a9c308d 5333 ent = debugfs_create_file(name,
07b7ddd9
JB
5334 S_IRUGO | S_IWUSR,
5335 root, dev,
6a9c308d 5336 fops);
f3c5fe97
WY
5337 if (!ent)
5338 return -ENOMEM;
07b7ddd9 5339
6a9c308d 5340 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5341}
5342
06c5bf8c 5343static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5344 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5345 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5346 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5347 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5348 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5349 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5350 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5351 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5352 {"i915_gem_request", i915_gem_request_info, 0},
5353 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5354 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5355 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5356 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5357 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5358 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5359 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5360 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5361 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5362 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5363 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5364 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5365 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5366 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5367 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5368 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5369 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5370 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5371 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5372 {"i915_sr_status", i915_sr_status, 0},
44834a67 5373 {"i915_opregion", i915_opregion, 0},
ada8f955 5374 {"i915_vbt", i915_vbt, 0},
37811fcc 5375 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5376 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5377 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5378 {"i915_execlists", i915_execlists, 0},
f65367b5 5379 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5380 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5381 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5382 {"i915_llc", i915_llc, 0},
e91fd8c6 5383 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5384 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5385 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5386 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5387 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5388 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5389 {"i915_display_info", i915_display_info, 0},
e04934cf 5390 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5391 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5392 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5393 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5394 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5395 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5396 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5397 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5398};
27c202ad 5399#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5400
06c5bf8c 5401static const struct i915_debugfs_files {
34b9674c
DV
5402 const char *name;
5403 const struct file_operations *fops;
5404} i915_debugfs_files[] = {
5405 {"i915_wedged", &i915_wedged_fops},
5406 {"i915_max_freq", &i915_max_freq_fops},
5407 {"i915_min_freq", &i915_min_freq_fops},
5408 {"i915_cache_sharing", &i915_cache_sharing_fops},
5409 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5410 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5411 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5412 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5413 {"i915_error_state", &i915_error_state_fops},
5414 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5415 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5416 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5417 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5418 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5419 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5420 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5421 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5422 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5423};
5424
07144428
DL
5425void intel_display_crc_init(struct drm_device *dev)
5426{
5427 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5428 enum pipe pipe;
07144428 5429
055e393f 5430 for_each_pipe(dev_priv, pipe) {
b378360e 5431 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5432
d538bbdf
DL
5433 pipe_crc->opened = false;
5434 spin_lock_init(&pipe_crc->lock);
07144428
DL
5435 init_waitqueue_head(&pipe_crc->wq);
5436 }
5437}
5438
27c202ad 5439int i915_debugfs_init(struct drm_minor *minor)
2017263e 5440{
34b9674c 5441 int ret, i;
f3cd474b 5442
6d794d42 5443 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5444 if (ret)
5445 return ret;
6a9c308d 5446
07144428
DL
5447 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5448 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5449 if (ret)
5450 return ret;
5451 }
5452
34b9674c
DV
5453 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5454 ret = i915_debugfs_create(minor->debugfs_root, minor,
5455 i915_debugfs_files[i].name,
5456 i915_debugfs_files[i].fops);
5457 if (ret)
5458 return ret;
5459 }
40633219 5460
27c202ad
BG
5461 return drm_debugfs_create_files(i915_debugfs_list,
5462 I915_DEBUGFS_ENTRIES,
2017263e
BG
5463 minor->debugfs_root, minor);
5464}
5465
27c202ad 5466void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5467{
34b9674c
DV
5468 int i;
5469
27c202ad
BG
5470 drm_debugfs_remove_files(i915_debugfs_list,
5471 I915_DEBUGFS_ENTRIES, minor);
07144428 5472
6d794d42
BW
5473 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5474 1, minor);
07144428 5475
e309a997 5476 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5477 struct drm_info_list *info_list =
5478 (struct drm_info_list *)&i915_pipe_crc_data[i];
5479
5480 drm_debugfs_remove_files(info_list, 1, minor);
5481 }
5482
34b9674c
DV
5483 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5484 struct drm_info_list *info_list =
5485 (struct drm_info_list *) i915_debugfs_files[i].fops;
5486
5487 drm_debugfs_remove_files(info_list, 1, minor);
5488 }
2017263e 5489}
aa7471d2
JN
5490
5491struct dpcd_block {
5492 /* DPCD dump start address. */
5493 unsigned int offset;
5494 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5495 unsigned int end;
5496 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5497 size_t size;
5498 /* Only valid for eDP. */
5499 bool edp;
5500};
5501
5502static const struct dpcd_block i915_dpcd_debug[] = {
5503 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5504 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5505 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5506 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5507 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5508 { .offset = DP_SET_POWER },
5509 { .offset = DP_EDP_DPCD_REV },
5510 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5511 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5512 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5513};
5514
5515static int i915_dpcd_show(struct seq_file *m, void *data)
5516{
5517 struct drm_connector *connector = m->private;
5518 struct intel_dp *intel_dp =
5519 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5520 uint8_t buf[16];
5521 ssize_t err;
5522 int i;
5523
5c1a8875
MK
5524 if (connector->status != connector_status_connected)
5525 return -ENODEV;
5526
aa7471d2
JN
5527 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5528 const struct dpcd_block *b = &i915_dpcd_debug[i];
5529 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5530
5531 if (b->edp &&
5532 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5533 continue;
5534
5535 /* low tech for now */
5536 if (WARN_ON(size > sizeof(buf)))
5537 continue;
5538
5539 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5540 if (err <= 0) {
5541 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5542 size, b->offset, err);
5543 continue;
5544 }
5545
5546 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5547 }
aa7471d2
JN
5548
5549 return 0;
5550}
5551
5552static int i915_dpcd_open(struct inode *inode, struct file *file)
5553{
5554 return single_open(file, i915_dpcd_show, inode->i_private);
5555}
5556
5557static const struct file_operations i915_dpcd_fops = {
5558 .owner = THIS_MODULE,
5559 .open = i915_dpcd_open,
5560 .read = seq_read,
5561 .llseek = seq_lseek,
5562 .release = single_release,
5563};
5564
5565/**
5566 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5567 * @connector: pointer to a registered drm_connector
5568 *
5569 * Cleanup will be done by drm_connector_unregister() through a call to
5570 * drm_debugfs_connector_remove().
5571 *
5572 * Returns 0 on success, negative error codes on error.
5573 */
5574int i915_debugfs_connector_add(struct drm_connector *connector)
5575{
5576 struct dentry *root = connector->debugfs_entry;
5577
5578 /* The connector must have been registered beforehands. */
5579 if (!root)
5580 return -ENODEV;
5581
5582 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5583 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5584 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5585 &i915_dpcd_fops);
5586
5587 return 0;
5588}
This page took 0.966711 seconds and 5 git commands to generate.