drm/i915/skl: Prefer even dividers for SKL DPLLs
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
baaa5cfb 99 if (obj->pin_display)
a6172a80
CW
100 return "p";
101 else
102 return " ";
103}
104
05394f39 105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 106{
0206e353
AJ
107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
a6172a80
CW
113}
114
1d693bcc
BW
115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
aff43766 117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
118}
119
37811fcc
CW
120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
b4716185
CW
123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124 struct intel_engine_cs *ring;
1d693bcc 125 struct i915_vma *vma;
d7f46fc4 126 int pin_count = 0;
b4716185 127 int i;
d7f46fc4 128
b4716185 129 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 130 &obj->base,
481a3d43 131 obj->active ? "*" : " ",
37811fcc
CW
132 get_pin_flag(obj),
133 get_tiling_flag(obj),
1d693bcc 134 get_global_flag(obj),
a05a5862 135 obj->base.size / 1024,
37811fcc 136 obj->base.read_domains,
b4716185
CW
137 obj->base.write_domain);
138 for_each_ring(ring, dev_priv, i)
139 seq_printf(m, "%x ",
140 i915_gem_request_get_seqno(obj->last_read_req[i]));
141 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
142 i915_gem_request_get_seqno(obj->last_write_req),
143 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 144 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
145 obj->dirty ? " dirty" : "",
146 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
147 if (obj->base.name)
148 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 149 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
150 if (vma->pin_count > 0)
151 pin_count++;
ba0635ff
DC
152 }
153 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
154 if (obj->pin_display)
155 seq_printf(m, " (display)");
37811fcc
CW
156 if (obj->fence_reg != I915_FENCE_REG_NONE)
157 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
159 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160 i915_is_ggtt(vma->vm) ? "g" : "pp",
161 vma->node.start, vma->node.size);
162 if (i915_is_ggtt(vma->vm))
163 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 164 else
8d2fdc3f 165 seq_puts(m, ")");
1d693bcc 166 }
c1ad11fc 167 if (obj->stolen)
440fd528 168 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 169 if (obj->pin_display || obj->fault_mappable) {
6299f992 170 char s[3], *t = s;
30154650 171 if (obj->pin_display)
6299f992
CW
172 *t++ = 'p';
173 if (obj->fault_mappable)
174 *t++ = 'f';
175 *t = '\0';
176 seq_printf(m, " (%s mappable)", s);
177 }
b4716185 178 if (obj->last_write_req != NULL)
41c52415 179 seq_printf(m, " (%s)",
b4716185 180 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
181 if (obj->frontbuffer_bits)
182 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
183}
184
273497e5 185static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 186{
ea0c76f8 187 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
188 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
189 seq_putc(m, ' ');
190}
191
433e12f7 192static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 193{
9f25d007 194 struct drm_info_node *node = m->private;
433e12f7
BG
195 uintptr_t list = (uintptr_t) node->info_ent->data;
196 struct list_head *head;
2017263e 197 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 200 struct i915_vma *vma;
c44ef60e 201 u64 total_obj_size, total_gtt_size;
8f2480fb 202 int count, ret;
de227ef0
CW
203
204 ret = mutex_lock_interruptible(&dev->struct_mutex);
205 if (ret)
206 return ret;
2017263e 207
ca191b13 208 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
209 switch (list) {
210 case ACTIVE_LIST:
267f0c90 211 seq_puts(m, "Active:\n");
5cef07e1 212 head = &vm->active_list;
433e12f7
BG
213 break;
214 case INACTIVE_LIST:
267f0c90 215 seq_puts(m, "Inactive:\n");
5cef07e1 216 head = &vm->inactive_list;
433e12f7 217 break;
433e12f7 218 default:
de227ef0
CW
219 mutex_unlock(&dev->struct_mutex);
220 return -EINVAL;
2017263e 221 }
2017263e 222
8f2480fb 223 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
224 list_for_each_entry(vma, head, mm_list) {
225 seq_printf(m, " ");
226 describe_obj(m, vma->obj);
227 seq_printf(m, "\n");
228 total_obj_size += vma->obj->base.size;
229 total_gtt_size += vma->node.size;
8f2480fb 230 count++;
2017263e 231 }
de227ef0 232 mutex_unlock(&dev->struct_mutex);
5e118f41 233
c44ef60e 234 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 235 count, total_obj_size, total_gtt_size);
2017263e
BG
236 return 0;
237}
238
6d2b8885
CW
239static int obj_rank_by_stolen(void *priv,
240 struct list_head *A, struct list_head *B)
241{
242 struct drm_i915_gem_object *a =
b25cb2f8 243 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 244 struct drm_i915_gem_object *b =
b25cb2f8 245 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
246
247 return a->stolen->start - b->stolen->start;
248}
249
250static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
251{
9f25d007 252 struct drm_info_node *node = m->private;
6d2b8885
CW
253 struct drm_device *dev = node->minor->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 struct drm_i915_gem_object *obj;
c44ef60e 256 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
257 LIST_HEAD(stolen);
258 int count, ret;
259
260 ret = mutex_lock_interruptible(&dev->struct_mutex);
261 if (ret)
262 return ret;
263
264 total_obj_size = total_gtt_size = count = 0;
265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
b25cb2f8 269 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
270
271 total_obj_size += obj->base.size;
272 total_gtt_size += i915_gem_obj_ggtt_size(obj);
273 count++;
274 }
275 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
276 if (obj->stolen == NULL)
277 continue;
278
b25cb2f8 279 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
280
281 total_obj_size += obj->base.size;
282 count++;
283 }
284 list_sort(NULL, &stolen, obj_rank_by_stolen);
285 seq_puts(m, "Stolen:\n");
286 while (!list_empty(&stolen)) {
b25cb2f8 287 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
288 seq_puts(m, " ");
289 describe_obj(m, obj);
290 seq_putc(m, '\n');
b25cb2f8 291 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
292 }
293 mutex_unlock(&dev->struct_mutex);
294
c44ef60e 295 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
296 count, total_obj_size, total_gtt_size);
297 return 0;
298}
299
6299f992
CW
300#define count_objects(list, member) do { \
301 list_for_each_entry(obj, list, member) { \
f343c5f6 302 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
303 ++count; \
304 if (obj->map_and_fenceable) { \
f343c5f6 305 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
306 ++mappable_count; \
307 } \
308 } \
0206e353 309} while (0)
6299f992 310
2db8e9d6 311struct file_stats {
6313c204 312 struct drm_i915_file_private *file_priv;
c44ef60e
MK
313 unsigned long count;
314 u64 total, unbound;
315 u64 global, shared;
316 u64 active, inactive;
2db8e9d6
CW
317};
318
319static int per_file_stats(int id, void *ptr, void *data)
320{
321 struct drm_i915_gem_object *obj = ptr;
322 struct file_stats *stats = data;
6313c204 323 struct i915_vma *vma;
2db8e9d6
CW
324
325 stats->count++;
326 stats->total += obj->base.size;
327
c67a17e9
CW
328 if (obj->base.name || obj->base.dma_buf)
329 stats->shared += obj->base.size;
330
6313c204
CW
331 if (USES_FULL_PPGTT(obj->base.dev)) {
332 list_for_each_entry(vma, &obj->vma_list, vma_link) {
333 struct i915_hw_ppgtt *ppgtt;
334
335 if (!drm_mm_node_allocated(&vma->node))
336 continue;
337
338 if (i915_is_ggtt(vma->vm)) {
339 stats->global += obj->base.size;
340 continue;
341 }
342
343 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 344 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
345 continue;
346
41c52415 347 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351
352 return 0;
353 }
2db8e9d6 354 } else {
6313c204
CW
355 if (i915_gem_obj_ggtt_bound(obj)) {
356 stats->global += obj->base.size;
41c52415 357 if (obj->active)
6313c204
CW
358 stats->active += obj->base.size;
359 else
360 stats->inactive += obj->base.size;
361 return 0;
362 }
2db8e9d6
CW
363 }
364
6313c204
CW
365 if (!list_empty(&obj->global_list))
366 stats->unbound += obj->base.size;
367
2db8e9d6
CW
368 return 0;
369}
370
b0da1b79
CW
371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
c44ef60e 373 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
493018dc
BV
383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
06fbca71 389 struct intel_engine_cs *ring;
8d9d5744 390 int i, j;
493018dc
BV
391
392 memset(&stats, 0, sizeof(stats));
393
06fbca71 394 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
395 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
396 list_for_each_entry(obj,
397 &ring->batch_pool.cache_list[j],
398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
06fbca71 401 }
493018dc 402
b0da1b79 403 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
404}
405
ca191b13
BW
406#define count_vmas(list, member) do { \
407 list_for_each_entry(vma, list, member) { \
408 size += i915_gem_obj_ggtt_size(vma->obj); \
409 ++count; \
410 if (vma->obj->map_and_fenceable) { \
411 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
412 ++mappable_count; \
413 } \
414 } \
415} while (0)
416
417static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 418{
9f25d007 419 struct drm_info_node *node = m->private;
73aa808f
CW
420 struct drm_device *dev = node->minor->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 422 u32 count, mappable_count, purgeable_count;
c44ef60e 423 u64 size, mappable_size, purgeable_size;
6299f992 424 struct drm_i915_gem_object *obj;
5cef07e1 425 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 426 struct drm_file *file;
ca191b13 427 struct i915_vma *vma;
73aa808f
CW
428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
6299f992
CW
434 seq_printf(m, "%u objects, %zu bytes\n",
435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
438 size = count = mappable_size = mappable_count = 0;
35c20a60 439 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 440 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
441 count, mappable_count, size, mappable_size);
442
443 size = count = mappable_size = mappable_count = 0;
ca191b13 444 count_vmas(&vm->active_list, mm_list);
c44ef60e 445 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
446 count, mappable_count, size, mappable_size);
447
6299f992 448 size = count = mappable_size = mappable_count = 0;
ca191b13 449 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 450 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
451 count, mappable_count, size, mappable_size);
452
b7abb714 453 size = count = purgeable_size = purgeable_count = 0;
35c20a60 454 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 455 size += obj->base.size, ++count;
b7abb714
CW
456 if (obj->madv == I915_MADV_DONTNEED)
457 purgeable_size += obj->base.size, ++purgeable_count;
458 }
c44ef60e 459 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 460
6299f992 461 size = count = mappable_size = mappable_count = 0;
35c20a60 462 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 463 if (obj->fault_mappable) {
f343c5f6 464 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
465 ++count;
466 }
30154650 467 if (obj->pin_display) {
f343c5f6 468 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
469 ++mappable_count;
470 }
b7abb714
CW
471 if (obj->madv == I915_MADV_DONTNEED) {
472 purgeable_size += obj->base.size;
473 ++purgeable_count;
474 }
6299f992 475 }
c44ef60e 476 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 477 purgeable_count, purgeable_size);
c44ef60e 478 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 479 mappable_count, mappable_size);
c44ef60e 480 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
481 count, size);
482
c44ef60e 483 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 484 dev_priv->gtt.base.total,
c44ef60e 485 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 486
493018dc
BV
487 seq_putc(m, '\n');
488 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
3ec2f427 491 struct task_struct *task;
2db8e9d6
CW
492
493 memset(&stats, 0, sizeof(stats));
6313c204 494 stats.file_priv = file->driver_priv;
5b5ffff0 495 spin_lock(&file->table_lock);
2db8e9d6 496 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 497 spin_unlock(&file->table_lock);
3ec2f427
TH
498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
504 rcu_read_lock();
505 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 506 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 507 rcu_read_unlock();
2db8e9d6
CW
508 }
509
73aa808f
CW
510 mutex_unlock(&dev->struct_mutex);
511
512 return 0;
513}
514
aee56cff 515static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 516{
9f25d007 517 struct drm_info_node *node = m->private;
08c18323 518 struct drm_device *dev = node->minor->dev;
1b50247a 519 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 struct drm_i915_gem_object *obj;
c44ef60e 522 u64 total_obj_size, total_gtt_size;
08c18323
CW
523 int count, ret;
524
525 ret = mutex_lock_interruptible(&dev->struct_mutex);
526 if (ret)
527 return ret;
528
529 total_obj_size = total_gtt_size = count = 0;
35c20a60 530 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 531 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
532 continue;
533
267f0c90 534 seq_puts(m, " ");
08c18323 535 describe_obj(m, obj);
267f0c90 536 seq_putc(m, '\n');
08c18323 537 total_obj_size += obj->base.size;
f343c5f6 538 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
539 count++;
540 }
541
542 mutex_unlock(&dev->struct_mutex);
543
c44ef60e 544 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
545 count, total_obj_size, total_gtt_size);
546
547 return 0;
548}
549
4e5359cd
SF
550static int i915_gem_pageflip_info(struct seq_file *m, void *data)
551{
9f25d007 552 struct drm_info_node *node = m->private;
4e5359cd 553 struct drm_device *dev = node->minor->dev;
d6bbafa1 554 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 555 struct intel_crtc *crtc;
8a270ebf
DV
556 int ret;
557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
4e5359cd 561
d3fcc808 562 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
563 const char pipe = pipe_name(crtc->pipe);
564 const char plane = plane_name(crtc->plane);
4e5359cd
SF
565 struct intel_unpin_work *work;
566
5e2d7afc 567 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
568 work = crtc->unpin_work;
569 if (work == NULL) {
9db4a9c7 570 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
571 pipe, plane);
572 } else {
d6bbafa1
CW
573 u32 addr;
574
e7d841ca 575 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 576 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
577 pipe, plane);
578 } else {
9db4a9c7 579 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
580 pipe, plane);
581 }
3a8a946e
DV
582 if (work->flip_queued_req) {
583 struct intel_engine_cs *ring =
584 i915_gem_request_get_ring(work->flip_queued_req);
585
20e28fba 586 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 587 ring->name,
f06cc1b9 588 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 589 dev_priv->next_seqno,
3a8a946e 590 ring->get_seqno(ring, true),
1b5a433a 591 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
592 } else
593 seq_printf(m, "Flip not associated with any ring\n");
594 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
595 work->flip_queued_vblank,
596 work->flip_ready_vblank,
1e3feefd 597 drm_crtc_vblank_count(&crtc->base));
4e5359cd 598 if (work->enable_stall_check)
267f0c90 599 seq_puts(m, "Stall check enabled, ");
4e5359cd 600 else
267f0c90 601 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 602 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 603
d6bbafa1
CW
604 if (INTEL_INFO(dev)->gen >= 4)
605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
606 else
607 addr = I915_READ(DSPADDR(crtc->plane));
608 seq_printf(m, "Current scanout address 0x%08x\n", addr);
609
4e5359cd 610 if (work->pending_flip_obj) {
d6bbafa1
CW
611 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
612 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
613 }
614 }
5e2d7afc 615 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
616 }
617
8a270ebf
DV
618 mutex_unlock(&dev->struct_mutex);
619
4e5359cd
SF
620 return 0;
621}
622
493018dc
BV
623static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
624{
625 struct drm_info_node *node = m->private;
626 struct drm_device *dev = node->minor->dev;
627 struct drm_i915_private *dev_priv = dev->dev_private;
628 struct drm_i915_gem_object *obj;
06fbca71 629 struct intel_engine_cs *ring;
8d9d5744
CW
630 int total = 0;
631 int ret, i, j;
493018dc
BV
632
633 ret = mutex_lock_interruptible(&dev->struct_mutex);
634 if (ret)
635 return ret;
636
06fbca71 637 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
638 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
639 int count;
640
641 count = 0;
642 list_for_each_entry(obj,
643 &ring->batch_pool.cache_list[j],
644 batch_pool_link)
645 count++;
646 seq_printf(m, "%s cache[%d]: %d objects\n",
647 ring->name, j, count);
648
649 list_for_each_entry(obj,
650 &ring->batch_pool.cache_list[j],
651 batch_pool_link) {
652 seq_puts(m, " ");
653 describe_obj(m, obj);
654 seq_putc(m, '\n');
655 }
656
657 total += count;
06fbca71 658 }
493018dc
BV
659 }
660
8d9d5744 661 seq_printf(m, "total: %d\n", total);
493018dc
BV
662
663 mutex_unlock(&dev->struct_mutex);
664
665 return 0;
666}
667
2017263e
BG
668static int i915_gem_request_info(struct seq_file *m, void *data)
669{
9f25d007 670 struct drm_info_node *node = m->private;
2017263e 671 struct drm_device *dev = node->minor->dev;
e277a1f8 672 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 673 struct intel_engine_cs *ring;
eed29a5b 674 struct drm_i915_gem_request *req;
2d1070b2 675 int ret, any, i;
de227ef0
CW
676
677 ret = mutex_lock_interruptible(&dev->struct_mutex);
678 if (ret)
679 return ret;
2017263e 680
2d1070b2 681 any = 0;
a2c7f6fd 682 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
683 int count;
684
685 count = 0;
eed29a5b 686 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
687 count++;
688 if (count == 0)
a2c7f6fd
CW
689 continue;
690
2d1070b2 691 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 692 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
693 struct task_struct *task;
694
695 rcu_read_lock();
696 task = NULL;
eed29a5b
DV
697 if (req->pid)
698 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 699 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
700 req->seqno,
701 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
702 task ? task->comm : "<unknown>",
703 task ? task->pid : -1);
704 rcu_read_unlock();
c2c347a9 705 }
2d1070b2
CW
706
707 any++;
2017263e 708 }
de227ef0
CW
709 mutex_unlock(&dev->struct_mutex);
710
2d1070b2 711 if (any == 0)
267f0c90 712 seq_puts(m, "No requests\n");
c2c347a9 713
2017263e
BG
714 return 0;
715}
716
b2223497 717static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 718 struct intel_engine_cs *ring)
b2223497
CW
719{
720 if (ring->get_seqno) {
20e28fba 721 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 722 ring->name, ring->get_seqno(ring, false));
b2223497
CW
723 }
724}
725
2017263e
BG
726static int i915_gem_seqno_info(struct seq_file *m, void *data)
727{
9f25d007 728 struct drm_info_node *node = m->private;
2017263e 729 struct drm_device *dev = node->minor->dev;
e277a1f8 730 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 731 struct intel_engine_cs *ring;
1ec14ad3 732 int ret, i;
de227ef0
CW
733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
c8c8fb33 737 intel_runtime_pm_get(dev_priv);
2017263e 738
a2c7f6fd
CW
739 for_each_ring(ring, dev_priv, i)
740 i915_ring_seqno_info(m, ring);
de227ef0 741
c8c8fb33 742 intel_runtime_pm_put(dev_priv);
de227ef0
CW
743 mutex_unlock(&dev->struct_mutex);
744
2017263e
BG
745 return 0;
746}
747
748
749static int i915_interrupt_info(struct seq_file *m, void *data)
750{
9f25d007 751 struct drm_info_node *node = m->private;
2017263e 752 struct drm_device *dev = node->minor->dev;
e277a1f8 753 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 754 struct intel_engine_cs *ring;
9db4a9c7 755 int ret, i, pipe;
de227ef0
CW
756
757 ret = mutex_lock_interruptible(&dev->struct_mutex);
758 if (ret)
759 return ret;
c8c8fb33 760 intel_runtime_pm_get(dev_priv);
2017263e 761
74e1ca8c 762 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 seq_printf(m, "Display IER:\t%08x\n",
767 I915_READ(VLV_IER));
768 seq_printf(m, "Display IIR:\t%08x\n",
769 I915_READ(VLV_IIR));
770 seq_printf(m, "Display IIR_RW:\t%08x\n",
771 I915_READ(VLV_IIR_RW));
772 seq_printf(m, "Display IMR:\t%08x\n",
773 I915_READ(VLV_IMR));
055e393f 774 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
775 seq_printf(m, "Pipe %c stat:\t%08x\n",
776 pipe_name(pipe),
777 I915_READ(PIPESTAT(pipe)));
778
779 seq_printf(m, "Port hotplug:\t%08x\n",
780 I915_READ(PORT_HOTPLUG_EN));
781 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
782 I915_READ(VLV_DPFLIPSTAT));
783 seq_printf(m, "DPINVGTT:\t%08x\n",
784 I915_READ(DPINVGTT));
785
786 for (i = 0; i < 4; i++) {
787 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
788 i, I915_READ(GEN8_GT_IMR(i)));
789 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
790 i, I915_READ(GEN8_GT_IIR(i)));
791 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IER(i)));
793 }
794
795 seq_printf(m, "PCU interrupt mask:\t%08x\n",
796 I915_READ(GEN8_PCU_IMR));
797 seq_printf(m, "PCU interrupt identity:\t%08x\n",
798 I915_READ(GEN8_PCU_IIR));
799 seq_printf(m, "PCU interrupt enable:\t%08x\n",
800 I915_READ(GEN8_PCU_IER));
801 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
802 seq_printf(m, "Master Interrupt Control:\t%08x\n",
803 I915_READ(GEN8_MASTER_IRQ));
804
805 for (i = 0; i < 4; i++) {
806 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
807 i, I915_READ(GEN8_GT_IMR(i)));
808 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
809 i, I915_READ(GEN8_GT_IIR(i)));
810 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
811 i, I915_READ(GEN8_GT_IER(i)));
812 }
813
055e393f 814 for_each_pipe(dev_priv, pipe) {
f458ebbc 815 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
816 POWER_DOMAIN_PIPE(pipe))) {
817 seq_printf(m, "Pipe %c power disabled\n",
818 pipe_name(pipe));
819 continue;
820 }
a123f157 821 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 824 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
825 pipe_name(pipe),
826 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 827 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
828 pipe_name(pipe),
829 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
830 }
831
832 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_PORT_IMR));
834 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_PORT_IIR));
836 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_PORT_IER));
838
839 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
840 I915_READ(GEN8_DE_MISC_IMR));
841 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
842 I915_READ(GEN8_DE_MISC_IIR));
843 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
844 I915_READ(GEN8_DE_MISC_IER));
845
846 seq_printf(m, "PCU interrupt mask:\t%08x\n",
847 I915_READ(GEN8_PCU_IMR));
848 seq_printf(m, "PCU interrupt identity:\t%08x\n",
849 I915_READ(GEN8_PCU_IIR));
850 seq_printf(m, "PCU interrupt enable:\t%08x\n",
851 I915_READ(GEN8_PCU_IER));
852 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
853 seq_printf(m, "Display IER:\t%08x\n",
854 I915_READ(VLV_IER));
855 seq_printf(m, "Display IIR:\t%08x\n",
856 I915_READ(VLV_IIR));
857 seq_printf(m, "Display IIR_RW:\t%08x\n",
858 I915_READ(VLV_IIR_RW));
859 seq_printf(m, "Display IMR:\t%08x\n",
860 I915_READ(VLV_IMR));
055e393f 861 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
862 seq_printf(m, "Pipe %c stat:\t%08x\n",
863 pipe_name(pipe),
864 I915_READ(PIPESTAT(pipe)));
865
866 seq_printf(m, "Master IER:\t%08x\n",
867 I915_READ(VLV_MASTER_IER));
868
869 seq_printf(m, "Render IER:\t%08x\n",
870 I915_READ(GTIER));
871 seq_printf(m, "Render IIR:\t%08x\n",
872 I915_READ(GTIIR));
873 seq_printf(m, "Render IMR:\t%08x\n",
874 I915_READ(GTIMR));
875
876 seq_printf(m, "PM IER:\t\t%08x\n",
877 I915_READ(GEN6_PMIER));
878 seq_printf(m, "PM IIR:\t\t%08x\n",
879 I915_READ(GEN6_PMIIR));
880 seq_printf(m, "PM IMR:\t\t%08x\n",
881 I915_READ(GEN6_PMIMR));
882
883 seq_printf(m, "Port hotplug:\t%08x\n",
884 I915_READ(PORT_HOTPLUG_EN));
885 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
886 I915_READ(VLV_DPFLIPSTAT));
887 seq_printf(m, "DPINVGTT:\t%08x\n",
888 I915_READ(DPINVGTT));
889
890 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
891 seq_printf(m, "Interrupt enable: %08x\n",
892 I915_READ(IER));
893 seq_printf(m, "Interrupt identity: %08x\n",
894 I915_READ(IIR));
895 seq_printf(m, "Interrupt mask: %08x\n",
896 I915_READ(IMR));
055e393f 897 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
898 seq_printf(m, "Pipe %c stat: %08x\n",
899 pipe_name(pipe),
900 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
901 } else {
902 seq_printf(m, "North Display Interrupt enable: %08x\n",
903 I915_READ(DEIER));
904 seq_printf(m, "North Display Interrupt identity: %08x\n",
905 I915_READ(DEIIR));
906 seq_printf(m, "North Display Interrupt mask: %08x\n",
907 I915_READ(DEIMR));
908 seq_printf(m, "South Display Interrupt enable: %08x\n",
909 I915_READ(SDEIER));
910 seq_printf(m, "South Display Interrupt identity: %08x\n",
911 I915_READ(SDEIIR));
912 seq_printf(m, "South Display Interrupt mask: %08x\n",
913 I915_READ(SDEIMR));
914 seq_printf(m, "Graphics Interrupt enable: %08x\n",
915 I915_READ(GTIER));
916 seq_printf(m, "Graphics Interrupt identity: %08x\n",
917 I915_READ(GTIIR));
918 seq_printf(m, "Graphics Interrupt mask: %08x\n",
919 I915_READ(GTIMR));
920 }
a2c7f6fd 921 for_each_ring(ring, dev_priv, i) {
a123f157 922 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
923 seq_printf(m,
924 "Graphics Interrupt mask (%s): %08x\n",
925 ring->name, I915_READ_IMR(ring));
9862e600 926 }
a2c7f6fd 927 i915_ring_seqno_info(m, ring);
9862e600 928 }
c8c8fb33 929 intel_runtime_pm_put(dev_priv);
de227ef0
CW
930 mutex_unlock(&dev->struct_mutex);
931
2017263e
BG
932 return 0;
933}
934
a6172a80
CW
935static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
936{
9f25d007 937 struct drm_info_node *node = m->private;
a6172a80 938 struct drm_device *dev = node->minor->dev;
e277a1f8 939 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
940 int i, ret;
941
942 ret = mutex_lock_interruptible(&dev->struct_mutex);
943 if (ret)
944 return ret;
a6172a80
CW
945
946 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
947 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
948 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 949 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 950
6c085a72
CW
951 seq_printf(m, "Fence %d, pin count = %d, object = ",
952 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 953 if (obj == NULL)
267f0c90 954 seq_puts(m, "unused");
c2c347a9 955 else
05394f39 956 describe_obj(m, obj);
267f0c90 957 seq_putc(m, '\n');
a6172a80
CW
958 }
959
05394f39 960 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
961 return 0;
962}
963
2017263e
BG
964static int i915_hws_info(struct seq_file *m, void *data)
965{
9f25d007 966 struct drm_info_node *node = m->private;
2017263e 967 struct drm_device *dev = node->minor->dev;
e277a1f8 968 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 969 struct intel_engine_cs *ring;
1a240d4d 970 const u32 *hws;
4066c0ae
CW
971 int i;
972
1ec14ad3 973 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 974 hws = ring->status_page.page_addr;
2017263e
BG
975 if (hws == NULL)
976 return 0;
977
978 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
979 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
980 i * 4,
981 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
982 }
983 return 0;
984}
985
d5442303
DV
986static ssize_t
987i915_error_state_write(struct file *filp,
988 const char __user *ubuf,
989 size_t cnt,
990 loff_t *ppos)
991{
edc3d884 992 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 993 struct drm_device *dev = error_priv->dev;
22bcfc6a 994 int ret;
d5442303
DV
995
996 DRM_DEBUG_DRIVER("Resetting error state\n");
997
22bcfc6a
DV
998 ret = mutex_lock_interruptible(&dev->struct_mutex);
999 if (ret)
1000 return ret;
1001
d5442303
DV
1002 i915_destroy_error_state(dev);
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return cnt;
1006}
1007
1008static int i915_error_state_open(struct inode *inode, struct file *file)
1009{
1010 struct drm_device *dev = inode->i_private;
d5442303 1011 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1012
1013 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1014 if (!error_priv)
1015 return -ENOMEM;
1016
1017 error_priv->dev = dev;
1018
95d5bfb3 1019 i915_error_state_get(dev, error_priv);
d5442303 1020
edc3d884
MK
1021 file->private_data = error_priv;
1022
1023 return 0;
d5442303
DV
1024}
1025
1026static int i915_error_state_release(struct inode *inode, struct file *file)
1027{
edc3d884 1028 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1029
95d5bfb3 1030 i915_error_state_put(error_priv);
d5442303
DV
1031 kfree(error_priv);
1032
edc3d884
MK
1033 return 0;
1034}
1035
4dc955f7
MK
1036static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1037 size_t count, loff_t *pos)
1038{
1039 struct i915_error_state_file_priv *error_priv = file->private_data;
1040 struct drm_i915_error_state_buf error_str;
1041 loff_t tmp_pos = 0;
1042 ssize_t ret_count = 0;
1043 int ret;
1044
0a4cd7c8 1045 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1046 if (ret)
1047 return ret;
edc3d884 1048
fc16b48b 1049 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1050 if (ret)
1051 goto out;
1052
edc3d884
MK
1053 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1054 error_str.buf,
1055 error_str.bytes);
1056
1057 if (ret_count < 0)
1058 ret = ret_count;
1059 else
1060 *pos = error_str.start + ret_count;
1061out:
4dc955f7 1062 i915_error_state_buf_release(&error_str);
edc3d884 1063 return ret ?: ret_count;
d5442303
DV
1064}
1065
1066static const struct file_operations i915_error_state_fops = {
1067 .owner = THIS_MODULE,
1068 .open = i915_error_state_open,
edc3d884 1069 .read = i915_error_state_read,
d5442303
DV
1070 .write = i915_error_state_write,
1071 .llseek = default_llseek,
1072 .release = i915_error_state_release,
1073};
1074
647416f9
KC
1075static int
1076i915_next_seqno_get(void *data, u64 *val)
40633219 1077{
647416f9 1078 struct drm_device *dev = data;
e277a1f8 1079 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
647416f9 1086 *val = dev_priv->next_seqno;
40633219
MK
1087 mutex_unlock(&dev->struct_mutex);
1088
647416f9 1089 return 0;
40633219
MK
1090}
1091
647416f9
KC
1092static int
1093i915_next_seqno_set(void *data, u64 val)
1094{
1095 struct drm_device *dev = data;
40633219
MK
1096 int ret;
1097
40633219
MK
1098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
e94fbaa8 1102 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1103 mutex_unlock(&dev->struct_mutex);
1104
647416f9 1105 return ret;
40633219
MK
1106}
1107
647416f9
KC
1108DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1109 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1110 "0x%llx\n");
40633219 1111
adb4bd12 1112static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1113{
9f25d007 1114 struct drm_info_node *node = m->private;
f97108d1 1115 struct drm_device *dev = node->minor->dev;
e277a1f8 1116 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1117 int ret = 0;
1118
1119 intel_runtime_pm_get(dev_priv);
3b8d8d91 1120
5c9669ce
TR
1121 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1122
3b8d8d91
JB
1123 if (IS_GEN5(dev)) {
1124 u16 rgvswctl = I915_READ16(MEMSWCTL);
1125 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1126
1127 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1128 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1129 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1130 MEMSTAT_VID_SHIFT);
1131 seq_printf(m, "Current P-state: %d\n",
1132 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2 1133 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
60260a5b 1134 IS_BROADWELL(dev) || IS_GEN9(dev)) {
3b8d8d91
JB
1135 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1136 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1137 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1138 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1139 u32 rpstat, cagf, reqf;
ccab5c82
JB
1140 u32 rpupei, rpcurup, rpprevup;
1141 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1142 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1143 int max_freq;
1144
1145 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1146 ret = mutex_lock_interruptible(&dev->struct_mutex);
1147 if (ret)
c8c8fb33 1148 goto out;
d1ebd816 1149
59bad947 1150 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1151
8e8c06cd 1152 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1153 if (IS_GEN9(dev))
1154 reqf >>= 23;
1155 else {
1156 reqf &= ~GEN6_TURBO_DISABLE;
1157 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1158 reqf >>= 24;
1159 else
1160 reqf >>= 25;
1161 }
7c59a9c1 1162 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1163
0d8f9491
CW
1164 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1165 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1166 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1167
ccab5c82
JB
1168 rpstat = I915_READ(GEN6_RPSTAT1);
1169 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1170 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1171 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1172 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1173 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1174 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1175 if (IS_GEN9(dev))
1176 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1177 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1178 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1179 else
1180 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1181 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1182
59bad947 1183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1184 mutex_unlock(&dev->struct_mutex);
1185
9dd3c605
PZ
1186 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1187 pm_ier = I915_READ(GEN6_PMIER);
1188 pm_imr = I915_READ(GEN6_PMIMR);
1189 pm_isr = I915_READ(GEN6_PMISR);
1190 pm_iir = I915_READ(GEN6_PMIIR);
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 } else {
1193 pm_ier = I915_READ(GEN8_GT_IER(2));
1194 pm_imr = I915_READ(GEN8_GT_IMR(2));
1195 pm_isr = I915_READ(GEN8_GT_ISR(2));
1196 pm_iir = I915_READ(GEN8_GT_IIR(2));
1197 pm_mask = I915_READ(GEN6_PMINTRMSK);
1198 }
0d8f9491 1199 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1200 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1201 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1202 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1203 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1204 seq_printf(m, "Render p-state VID: %d\n",
1205 gt_perf_status & 0xff);
1206 seq_printf(m, "Render p-state limit: %d\n",
1207 rp_state_limits & 0xff);
0d8f9491
CW
1208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1209 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1210 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1211 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1212 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1213 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1214 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1215 GEN6_CURICONT_MASK);
1216 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1217 GEN6_CURBSYTAVG_MASK);
1218 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1219 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1220 seq_printf(m, "Up threshold: %d%%\n",
1221 dev_priv->rps.up_threshold);
1222
ccab5c82
JB
1223 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1224 GEN6_CURIAVG_MASK);
1225 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1226 GEN6_CURBSYTAVG_MASK);
1227 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1228 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1229 seq_printf(m, "Down threshold: %d%%\n",
1230 dev_priv->rps.down_threshold);
3b8d8d91
JB
1231
1232 max_freq = (rp_state_cap & 0xff0000) >> 16;
60260a5b 1233 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1234 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1235 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1236
1237 max_freq = (rp_state_cap & 0xff00) >> 8;
60260a5b 1238 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1239 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1240 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1241
1242 max_freq = rp_state_cap & 0xff;
60260a5b 1243 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1244 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1245 intel_gpu_freq(dev_priv, max_freq));
31c77388 1246 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1247 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1248
d86ed34a
CW
1249 seq_printf(m, "Current freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1251 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1252 seq_printf(m, "Idle freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1254 seq_printf(m, "Min freq: %d MHz\n",
1255 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1256 seq_printf(m, "Max freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258 seq_printf(m,
1259 "efficient (RPe) frequency: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84 1261 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1262 u32 freq_sts;
0a073b84 1263
259bd5d4 1264 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1265 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1266 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1267 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1268
d86ed34a
CW
1269 seq_printf(m, "actual GPU freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1271
1272 seq_printf(m, "current GPU freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1274
0a073b84 1275 seq_printf(m, "max GPU freq: %d MHz\n",
7c59a9c1 1276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1277
0a073b84 1278 seq_printf(m, "min GPU freq: %d MHz\n",
7c59a9c1 1279 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045 1280
aed242ff
CW
1281 seq_printf(m, "idle GPU freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1283
7c59a9c1
VS
1284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
259bd5d4 1287 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1288 } else {
267f0c90 1289 seq_puts(m, "no P-state info available\n");
3b8d8d91 1290 }
f97108d1 1291
c8c8fb33
PZ
1292out:
1293 intel_runtime_pm_put(dev_priv);
1294 return ret;
f97108d1
JB
1295}
1296
f654449a
CW
1297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
1299 struct drm_info_node *node = m->private;
ebbc7546
MK
1300 struct drm_device *dev = node->minor->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1302 struct intel_engine_cs *ring;
ebbc7546
MK
1303 u64 acthd[I915_NUM_RINGS];
1304 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1305 int i;
1306
1307 if (!i915.enable_hangcheck) {
1308 seq_printf(m, "Hangcheck disabled\n");
1309 return 0;
1310 }
1311
ebbc7546
MK
1312 intel_runtime_pm_get(dev_priv);
1313
1314 for_each_ring(ring, dev_priv, i) {
1315 seqno[i] = ring->get_seqno(ring, false);
1316 acthd[i] = intel_ring_get_active_head(ring);
1317 }
1318
1319 intel_runtime_pm_put(dev_priv);
1320
f654449a
CW
1321 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1322 seq_printf(m, "Hangcheck active, fires in %dms\n",
1323 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1324 jiffies));
1325 } else
1326 seq_printf(m, "Hangcheck inactive\n");
1327
1328 for_each_ring(ring, dev_priv, i) {
1329 seq_printf(m, "%s:\n", ring->name);
1330 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1331 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1333 (long long)ring->hangcheck.acthd,
ebbc7546 1334 (long long)acthd[i]);
f654449a
CW
1335 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1336 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1337 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1338 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1339 }
1340
1341 return 0;
1342}
1343
4d85529d 1344static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1345{
9f25d007 1346 struct drm_info_node *node = m->private;
f97108d1 1347 struct drm_device *dev = node->minor->dev;
e277a1f8 1348 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1349 u32 rgvmodectl, rstdbyctl;
1350 u16 crstandvid;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
c8c8fb33 1356 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1357
1358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
c8c8fb33 1362 intel_runtime_pm_put(dev_priv);
616fdb5a 1363 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1364
1365 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1366 "yes" : "no");
1367 seq_printf(m, "Boost freq: %d\n",
1368 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1369 MEMMODE_BOOST_FREQ_SHIFT);
1370 seq_printf(m, "HW control enabled: %s\n",
1371 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1372 seq_printf(m, "SW control enabled: %s\n",
1373 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1374 seq_printf(m, "Gated voltage change: %s\n",
1375 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1376 seq_printf(m, "Starting frequency: P%d\n",
1377 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1378 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1379 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1380 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1381 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1382 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1383 seq_printf(m, "Render standby enabled: %s\n",
1384 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1385 seq_puts(m, "Current RS state: ");
88271da3
JB
1386 switch (rstdbyctl & RSX_STATUS_MASK) {
1387 case RSX_STATUS_ON:
267f0c90 1388 seq_puts(m, "on\n");
88271da3
JB
1389 break;
1390 case RSX_STATUS_RC1:
267f0c90 1391 seq_puts(m, "RC1\n");
88271da3
JB
1392 break;
1393 case RSX_STATUS_RC1E:
267f0c90 1394 seq_puts(m, "RC1E\n");
88271da3
JB
1395 break;
1396 case RSX_STATUS_RS1:
267f0c90 1397 seq_puts(m, "RS1\n");
88271da3
JB
1398 break;
1399 case RSX_STATUS_RS2:
267f0c90 1400 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1401 break;
1402 case RSX_STATUS_RS3:
267f0c90 1403 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1404 break;
1405 default:
267f0c90 1406 seq_puts(m, "unknown\n");
88271da3
JB
1407 break;
1408 }
f97108d1
JB
1409
1410 return 0;
1411}
1412
f65367b5 1413static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1414{
b2cff0db
CW
1415 struct drm_info_node *node = m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1419 int i;
1420
1421 spin_lock_irq(&dev_priv->uncore.lock);
1422 for_each_fw_domain(fw_domain, dev_priv, i) {
1423 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1424 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1425 fw_domain->wake_count);
1426 }
1427 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1428
b2cff0db
CW
1429 return 0;
1430}
1431
1432static int vlv_drpc_info(struct seq_file *m)
1433{
9f25d007 1434 struct drm_info_node *node = m->private;
669ab5aa
D
1435 struct drm_device *dev = node->minor->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1437 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1438
d46c0517
ID
1439 intel_runtime_pm_get(dev_priv);
1440
6b312cd3 1441 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1442 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
d46c0517
ID
1445 intel_runtime_pm_put(dev_priv);
1446
669ab5aa
D
1447 seq_printf(m, "Video Turbo Mode: %s\n",
1448 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1449 seq_printf(m, "Turbo enabled: %s\n",
1450 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1451 seq_printf(m, "HW control enabled: %s\n",
1452 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1453 seq_printf(m, "SW control enabled: %s\n",
1454 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1455 GEN6_RP_MEDIA_SW_MODE));
1456 seq_printf(m, "RC6 Enabled: %s\n",
1457 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1458 GEN6_RC_CTL_EI_MODE(1))));
1459 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1460 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1461 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1462 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1463
9cc19be5
ID
1464 seq_printf(m, "Render RC6 residency since boot: %u\n",
1465 I915_READ(VLV_GT_RENDER_RC6));
1466 seq_printf(m, "Media RC6 residency since boot: %u\n",
1467 I915_READ(VLV_GT_MEDIA_RC6));
1468
f65367b5 1469 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1470}
1471
4d85529d
BW
1472static int gen6_drpc_info(struct seq_file *m)
1473{
9f25d007 1474 struct drm_info_node *node = m->private;
4d85529d
BW
1475 struct drm_device *dev = node->minor->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1477 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1478 unsigned forcewake_count;
aee56cff 1479 int count = 0, ret;
4d85529d
BW
1480
1481 ret = mutex_lock_interruptible(&dev->struct_mutex);
1482 if (ret)
1483 return ret;
c8c8fb33 1484 intel_runtime_pm_get(dev_priv);
4d85529d 1485
907b28c5 1486 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1487 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1488 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1489
1490 if (forcewake_count) {
267f0c90
DL
1491 seq_puts(m, "RC information inaccurate because somebody "
1492 "holds a forcewake reference \n");
4d85529d
BW
1493 } else {
1494 /* NB: we cannot use forcewake, else we read the wrong values */
1495 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1496 udelay(10);
1497 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1498 }
1499
1500 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1501 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1502
1503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1506 mutex_lock(&dev_priv->rps.hw_lock);
1507 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1508 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1509
c8c8fb33
PZ
1510 intel_runtime_pm_put(dev_priv);
1511
4d85529d
BW
1512 seq_printf(m, "Video Turbo Mode: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1519 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1520 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1521 seq_printf(m, "RC6 Enabled: %s\n",
1522 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523 seq_printf(m, "Deep RC6 Enabled: %s\n",
1524 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1525 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1526 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1527 seq_puts(m, "Current RC state: ");
4d85529d
BW
1528 switch (gt_core_status & GEN6_RCn_MASK) {
1529 case GEN6_RC0:
1530 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1531 seq_puts(m, "Core Power Down\n");
4d85529d 1532 else
267f0c90 1533 seq_puts(m, "on\n");
4d85529d
BW
1534 break;
1535 case GEN6_RC3:
267f0c90 1536 seq_puts(m, "RC3\n");
4d85529d
BW
1537 break;
1538 case GEN6_RC6:
267f0c90 1539 seq_puts(m, "RC6\n");
4d85529d
BW
1540 break;
1541 case GEN6_RC7:
267f0c90 1542 seq_puts(m, "RC7\n");
4d85529d
BW
1543 break;
1544 default:
267f0c90 1545 seq_puts(m, "Unknown\n");
4d85529d
BW
1546 break;
1547 }
1548
1549 seq_printf(m, "Core Power Down: %s\n",
1550 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1551
1552 /* Not exactly sure what this is */
1553 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1555 seq_printf(m, "RC6 residency since boot: %u\n",
1556 I915_READ(GEN6_GT_GFX_RC6));
1557 seq_printf(m, "RC6+ residency since boot: %u\n",
1558 I915_READ(GEN6_GT_GFX_RC6p));
1559 seq_printf(m, "RC6++ residency since boot: %u\n",
1560 I915_READ(GEN6_GT_GFX_RC6pp));
1561
ecd8faea
BW
1562 seq_printf(m, "RC6 voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1564 seq_printf(m, "RC6+ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1566 seq_printf(m, "RC6++ voltage: %dmV\n",
1567 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1568 return 0;
1569}
1570
1571static int i915_drpc_info(struct seq_file *m, void *unused)
1572{
9f25d007 1573 struct drm_info_node *node = m->private;
4d85529d
BW
1574 struct drm_device *dev = node->minor->dev;
1575
669ab5aa
D
1576 if (IS_VALLEYVIEW(dev))
1577 return vlv_drpc_info(m);
ac66cf4b 1578 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1579 return gen6_drpc_info(m);
1580 else
1581 return ironlake_drpc_info(m);
1582}
1583
9a851789
DV
1584static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1585{
1586 struct drm_info_node *node = m->private;
1587 struct drm_device *dev = node->minor->dev;
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589
1590 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1591 dev_priv->fb_tracking.busy_bits);
1592
1593 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1594 dev_priv->fb_tracking.flip_bits);
1595
1596 return 0;
1597}
1598
b5e50c3f
JB
1599static int i915_fbc_status(struct seq_file *m, void *unused)
1600{
9f25d007 1601 struct drm_info_node *node = m->private;
b5e50c3f 1602 struct drm_device *dev = node->minor->dev;
e277a1f8 1603 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1604
3a77c4c4 1605 if (!HAS_FBC(dev)) {
267f0c90 1606 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1607 return 0;
1608 }
1609
36623ef8
PZ
1610 intel_runtime_pm_get(dev_priv);
1611
2e8144a5 1612 if (intel_fbc_enabled(dev))
267f0c90 1613 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1614 else
1615 seq_printf(m, "FBC disabled: %s\n",
1616 intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
36623ef8 1617
31b9df10
PZ
1618 if (INTEL_INFO(dev_priv)->gen >= 7)
1619 seq_printf(m, "Compressing: %s\n",
1620 yesno(I915_READ(FBC_STATUS2) &
1621 FBC_COMPRESSION_MASK));
1622
36623ef8
PZ
1623 intel_runtime_pm_put(dev_priv);
1624
b5e50c3f
JB
1625 return 0;
1626}
1627
da46f936
RV
1628static int i915_fbc_fc_get(void *data, u64 *val)
1629{
1630 struct drm_device *dev = data;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632
1633 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1634 return -ENODEV;
1635
1636 drm_modeset_lock_all(dev);
1637 *val = dev_priv->fbc.false_color;
1638 drm_modeset_unlock_all(dev);
1639
1640 return 0;
1641}
1642
1643static int i915_fbc_fc_set(void *data, u64 val)
1644{
1645 struct drm_device *dev = data;
1646 struct drm_i915_private *dev_priv = dev->dev_private;
1647 u32 reg;
1648
1649 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1650 return -ENODEV;
1651
1652 drm_modeset_lock_all(dev);
1653
1654 reg = I915_READ(ILK_DPFC_CONTROL);
1655 dev_priv->fbc.false_color = val;
1656
1657 I915_WRITE(ILK_DPFC_CONTROL, val ?
1658 (reg | FBC_CTL_FALSE_COLOR) :
1659 (reg & ~FBC_CTL_FALSE_COLOR));
1660
1661 drm_modeset_unlock_all(dev);
1662 return 0;
1663}
1664
1665DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1666 i915_fbc_fc_get, i915_fbc_fc_set,
1667 "%llu\n");
1668
92d44621
PZ
1669static int i915_ips_status(struct seq_file *m, void *unused)
1670{
9f25d007 1671 struct drm_info_node *node = m->private;
92d44621
PZ
1672 struct drm_device *dev = node->minor->dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674
f5adf94e 1675 if (!HAS_IPS(dev)) {
92d44621
PZ
1676 seq_puts(m, "not supported\n");
1677 return 0;
1678 }
1679
36623ef8
PZ
1680 intel_runtime_pm_get(dev_priv);
1681
0eaa53f0
RV
1682 seq_printf(m, "Enabled by kernel parameter: %s\n",
1683 yesno(i915.enable_ips));
1684
1685 if (INTEL_INFO(dev)->gen >= 8) {
1686 seq_puts(m, "Currently: unknown\n");
1687 } else {
1688 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1689 seq_puts(m, "Currently: enabled\n");
1690 else
1691 seq_puts(m, "Currently: disabled\n");
1692 }
92d44621 1693
36623ef8
PZ
1694 intel_runtime_pm_put(dev_priv);
1695
92d44621
PZ
1696 return 0;
1697}
1698
4a9bef37
JB
1699static int i915_sr_status(struct seq_file *m, void *unused)
1700{
9f25d007 1701 struct drm_info_node *node = m->private;
4a9bef37 1702 struct drm_device *dev = node->minor->dev;
e277a1f8 1703 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1704 bool sr_enabled = false;
1705
36623ef8
PZ
1706 intel_runtime_pm_get(dev_priv);
1707
1398261a 1708 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1709 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1710 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1711 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1712 else if (IS_I915GM(dev))
1713 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1714 else if (IS_PINEVIEW(dev))
1715 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1716
36623ef8
PZ
1717 intel_runtime_pm_put(dev_priv);
1718
5ba2aaaa
CW
1719 seq_printf(m, "self-refresh: %s\n",
1720 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1721
1722 return 0;
1723}
1724
7648fa99
JB
1725static int i915_emon_status(struct seq_file *m, void *unused)
1726{
9f25d007 1727 struct drm_info_node *node = m->private;
7648fa99 1728 struct drm_device *dev = node->minor->dev;
e277a1f8 1729 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1730 unsigned long temp, chipset, gfx;
de227ef0
CW
1731 int ret;
1732
582be6b4
CW
1733 if (!IS_GEN5(dev))
1734 return -ENODEV;
1735
de227ef0
CW
1736 ret = mutex_lock_interruptible(&dev->struct_mutex);
1737 if (ret)
1738 return ret;
7648fa99
JB
1739
1740 temp = i915_mch_val(dev_priv);
1741 chipset = i915_chipset_val(dev_priv);
1742 gfx = i915_gfx_val(dev_priv);
de227ef0 1743 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1744
1745 seq_printf(m, "GMCH temp: %ld\n", temp);
1746 seq_printf(m, "Chipset power: %ld\n", chipset);
1747 seq_printf(m, "GFX power: %ld\n", gfx);
1748 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1749
1750 return 0;
1751}
1752
23b2f8bb
JB
1753static int i915_ring_freq_table(struct seq_file *m, void *unused)
1754{
9f25d007 1755 struct drm_info_node *node = m->private;
23b2f8bb 1756 struct drm_device *dev = node->minor->dev;
e277a1f8 1757 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1758 int ret = 0;
23b2f8bb
JB
1759 int gpu_freq, ia_freq;
1760
1c70c0ce 1761 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1762 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1763 return 0;
1764 }
1765
5bfa0199
PZ
1766 intel_runtime_pm_get(dev_priv);
1767
5c9669ce
TR
1768 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1769
4fc688ce 1770 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1771 if (ret)
5bfa0199 1772 goto out;
23b2f8bb 1773
267f0c90 1774 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1775
b39fb297
BW
1776 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1777 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1778 gpu_freq++) {
42c0526c
BW
1779 ia_freq = gpu_freq;
1780 sandybridge_pcode_read(dev_priv,
1781 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1782 &ia_freq);
3ebecd07 1783 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
7c59a9c1 1784 intel_gpu_freq(dev_priv, gpu_freq),
3ebecd07
CW
1785 ((ia_freq >> 0) & 0xff) * 100,
1786 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1787 }
1788
4fc688ce 1789 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1790
5bfa0199
PZ
1791out:
1792 intel_runtime_pm_put(dev_priv);
1793 return ret;
23b2f8bb
JB
1794}
1795
44834a67
CW
1796static int i915_opregion(struct seq_file *m, void *unused)
1797{
9f25d007 1798 struct drm_info_node *node = m->private;
44834a67 1799 struct drm_device *dev = node->minor->dev;
e277a1f8 1800 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1801 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1802 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1803 int ret;
1804
0d38f009
DV
1805 if (data == NULL)
1806 return -ENOMEM;
1807
44834a67
CW
1808 ret = mutex_lock_interruptible(&dev->struct_mutex);
1809 if (ret)
0d38f009 1810 goto out;
44834a67 1811
0d38f009
DV
1812 if (opregion->header) {
1813 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1814 seq_write(m, data, OPREGION_SIZE);
1815 }
44834a67
CW
1816
1817 mutex_unlock(&dev->struct_mutex);
1818
0d38f009
DV
1819out:
1820 kfree(data);
44834a67
CW
1821 return 0;
1822}
1823
37811fcc
CW
1824static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1825{
9f25d007 1826 struct drm_info_node *node = m->private;
37811fcc 1827 struct drm_device *dev = node->minor->dev;
4520f53a 1828 struct intel_fbdev *ifbdev = NULL;
37811fcc 1829 struct intel_framebuffer *fb;
37811fcc 1830
4520f53a
DV
1831#ifdef CONFIG_DRM_I915_FBDEV
1832 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1833
1834 ifbdev = dev_priv->fbdev;
1835 fb = to_intel_framebuffer(ifbdev->helper.fb);
1836
c1ca506d 1837 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1838 fb->base.width,
1839 fb->base.height,
1840 fb->base.depth,
623f9783 1841 fb->base.bits_per_pixel,
c1ca506d 1842 fb->base.modifier[0],
623f9783 1843 atomic_read(&fb->base.refcount.refcount));
05394f39 1844 describe_obj(m, fb->obj);
267f0c90 1845 seq_putc(m, '\n');
4520f53a 1846#endif
37811fcc 1847
4b096ac1 1848 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1849 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1850 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1851 continue;
1852
c1ca506d 1853 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1854 fb->base.width,
1855 fb->base.height,
1856 fb->base.depth,
623f9783 1857 fb->base.bits_per_pixel,
c1ca506d 1858 fb->base.modifier[0],
623f9783 1859 atomic_read(&fb->base.refcount.refcount));
05394f39 1860 describe_obj(m, fb->obj);
267f0c90 1861 seq_putc(m, '\n');
37811fcc 1862 }
4b096ac1 1863 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1864
1865 return 0;
1866}
1867
c9fe99bd
OM
1868static void describe_ctx_ringbuf(struct seq_file *m,
1869 struct intel_ringbuffer *ringbuf)
1870{
1871 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1872 ringbuf->space, ringbuf->head, ringbuf->tail,
1873 ringbuf->last_retired_head);
1874}
1875
e76d3630
BW
1876static int i915_context_status(struct seq_file *m, void *unused)
1877{
9f25d007 1878 struct drm_info_node *node = m->private;
e76d3630 1879 struct drm_device *dev = node->minor->dev;
e277a1f8 1880 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1881 struct intel_engine_cs *ring;
273497e5 1882 struct intel_context *ctx;
a168c293 1883 int ret, i;
e76d3630 1884
f3d28878 1885 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1886 if (ret)
1887 return ret;
1888
a33afea5 1889 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1890 if (!i915.enable_execlists &&
1891 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1892 continue;
1893
a33afea5 1894 seq_puts(m, "HW context ");
3ccfd19d 1895 describe_ctx(m, ctx);
c9fe99bd 1896 for_each_ring(ring, dev_priv, i) {
a33afea5 1897 if (ring->default_context == ctx)
c9fe99bd
OM
1898 seq_printf(m, "(default context %s) ",
1899 ring->name);
1900 }
1901
1902 if (i915.enable_execlists) {
1903 seq_putc(m, '\n');
1904 for_each_ring(ring, dev_priv, i) {
1905 struct drm_i915_gem_object *ctx_obj =
1906 ctx->engine[i].state;
1907 struct intel_ringbuffer *ringbuf =
1908 ctx->engine[i].ringbuf;
1909
1910 seq_printf(m, "%s: ", ring->name);
1911 if (ctx_obj)
1912 describe_obj(m, ctx_obj);
1913 if (ringbuf)
1914 describe_ctx_ringbuf(m, ringbuf);
1915 seq_putc(m, '\n');
1916 }
1917 } else {
1918 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1919 }
a33afea5 1920
a33afea5 1921 seq_putc(m, '\n');
a168c293
BW
1922 }
1923
f3d28878 1924 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1925
1926 return 0;
1927}
1928
064ca1d2
TD
1929static void i915_dump_lrc_obj(struct seq_file *m,
1930 struct intel_engine_cs *ring,
1931 struct drm_i915_gem_object *ctx_obj)
1932{
1933 struct page *page;
1934 uint32_t *reg_state;
1935 int j;
1936 unsigned long ggtt_offset = 0;
1937
1938 if (ctx_obj == NULL) {
1939 seq_printf(m, "Context on %s with no gem object\n",
1940 ring->name);
1941 return;
1942 }
1943
1944 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1945 intel_execlists_ctx_id(ctx_obj));
1946
1947 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1948 seq_puts(m, "\tNot bound in GGTT\n");
1949 else
1950 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1951
1952 if (i915_gem_object_get_pages(ctx_obj)) {
1953 seq_puts(m, "\tFailed to get pages for context object\n");
1954 return;
1955 }
1956
1957 page = i915_gem_object_get_page(ctx_obj, 1);
1958 if (!WARN_ON(page == NULL)) {
1959 reg_state = kmap_atomic(page);
1960
1961 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1962 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1963 ggtt_offset + 4096 + (j * 4),
1964 reg_state[j], reg_state[j + 1],
1965 reg_state[j + 2], reg_state[j + 3]);
1966 }
1967 kunmap_atomic(reg_state);
1968 }
1969
1970 seq_putc(m, '\n');
1971}
1972
c0ab1ae9
BW
1973static int i915_dump_lrc(struct seq_file *m, void *unused)
1974{
1975 struct drm_info_node *node = (struct drm_info_node *) m->private;
1976 struct drm_device *dev = node->minor->dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
1978 struct intel_engine_cs *ring;
1979 struct intel_context *ctx;
1980 int ret, i;
1981
1982 if (!i915.enable_execlists) {
1983 seq_printf(m, "Logical Ring Contexts are disabled\n");
1984 return 0;
1985 }
1986
1987 ret = mutex_lock_interruptible(&dev->struct_mutex);
1988 if (ret)
1989 return ret;
1990
1991 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1992 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
1993 if (ring->default_context != ctx)
1994 i915_dump_lrc_obj(m, ring,
1995 ctx->engine[i].state);
c0ab1ae9
BW
1996 }
1997 }
1998
1999 mutex_unlock(&dev->struct_mutex);
2000
2001 return 0;
2002}
2003
4ba70e44
OM
2004static int i915_execlists(struct seq_file *m, void *data)
2005{
2006 struct drm_info_node *node = (struct drm_info_node *)m->private;
2007 struct drm_device *dev = node->minor->dev;
2008 struct drm_i915_private *dev_priv = dev->dev_private;
2009 struct intel_engine_cs *ring;
2010 u32 status_pointer;
2011 u8 read_pointer;
2012 u8 write_pointer;
2013 u32 status;
2014 u32 ctx_id;
2015 struct list_head *cursor;
2016 int ring_id, i;
2017 int ret;
2018
2019 if (!i915.enable_execlists) {
2020 seq_puts(m, "Logical Ring Contexts are disabled\n");
2021 return 0;
2022 }
2023
2024 ret = mutex_lock_interruptible(&dev->struct_mutex);
2025 if (ret)
2026 return ret;
2027
fc0412ec
MT
2028 intel_runtime_pm_get(dev_priv);
2029
4ba70e44 2030 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2031 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2032 int count = 0;
2033 unsigned long flags;
2034
2035 seq_printf(m, "%s\n", ring->name);
2036
2037 status = I915_READ(RING_EXECLIST_STATUS(ring));
2038 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2039 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2040 status, ctx_id);
2041
2042 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2043 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2044
2045 read_pointer = ring->next_context_status_buffer;
2046 write_pointer = status_pointer & 0x07;
2047 if (read_pointer > write_pointer)
2048 write_pointer += 6;
2049 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2050 read_pointer, write_pointer);
2051
2052 for (i = 0; i < 6; i++) {
2053 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2054 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2055
2056 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2057 i, status, ctx_id);
2058 }
2059
2060 spin_lock_irqsave(&ring->execlist_lock, flags);
2061 list_for_each(cursor, &ring->execlist_queue)
2062 count++;
2063 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2064 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2065 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2066
2067 seq_printf(m, "\t%d requests in queue\n", count);
2068 if (head_req) {
2069 struct drm_i915_gem_object *ctx_obj;
2070
6d3d8274 2071 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2072 seq_printf(m, "\tHead request id: %u\n",
2073 intel_execlists_ctx_id(ctx_obj));
2074 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2075 head_req->tail);
4ba70e44
OM
2076 }
2077
2078 seq_putc(m, '\n');
2079 }
2080
fc0412ec 2081 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2082 mutex_unlock(&dev->struct_mutex);
2083
2084 return 0;
2085}
2086
ea16a3cd
DV
2087static const char *swizzle_string(unsigned swizzle)
2088{
aee56cff 2089 switch (swizzle) {
ea16a3cd
DV
2090 case I915_BIT_6_SWIZZLE_NONE:
2091 return "none";
2092 case I915_BIT_6_SWIZZLE_9:
2093 return "bit9";
2094 case I915_BIT_6_SWIZZLE_9_10:
2095 return "bit9/bit10";
2096 case I915_BIT_6_SWIZZLE_9_11:
2097 return "bit9/bit11";
2098 case I915_BIT_6_SWIZZLE_9_10_11:
2099 return "bit9/bit10/bit11";
2100 case I915_BIT_6_SWIZZLE_9_17:
2101 return "bit9/bit17";
2102 case I915_BIT_6_SWIZZLE_9_10_17:
2103 return "bit9/bit10/bit17";
2104 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2105 return "unknown";
ea16a3cd
DV
2106 }
2107
2108 return "bug";
2109}
2110
2111static int i915_swizzle_info(struct seq_file *m, void *data)
2112{
9f25d007 2113 struct drm_info_node *node = m->private;
ea16a3cd
DV
2114 struct drm_device *dev = node->minor->dev;
2115 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2116 int ret;
2117
2118 ret = mutex_lock_interruptible(&dev->struct_mutex);
2119 if (ret)
2120 return ret;
c8c8fb33 2121 intel_runtime_pm_get(dev_priv);
ea16a3cd 2122
ea16a3cd
DV
2123 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2124 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2125 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2126 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2127
2128 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2129 seq_printf(m, "DDC = 0x%08x\n",
2130 I915_READ(DCC));
656bfa3a
DV
2131 seq_printf(m, "DDC2 = 0x%08x\n",
2132 I915_READ(DCC2));
ea16a3cd
DV
2133 seq_printf(m, "C0DRB3 = 0x%04x\n",
2134 I915_READ16(C0DRB3));
2135 seq_printf(m, "C1DRB3 = 0x%04x\n",
2136 I915_READ16(C1DRB3));
9d3203e1 2137 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2138 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2139 I915_READ(MAD_DIMM_C0));
2140 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2141 I915_READ(MAD_DIMM_C1));
2142 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2143 I915_READ(MAD_DIMM_C2));
2144 seq_printf(m, "TILECTL = 0x%08x\n",
2145 I915_READ(TILECTL));
5907f5fb 2146 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2147 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2148 I915_READ(GAMTARBMODE));
2149 else
2150 seq_printf(m, "ARB_MODE = 0x%08x\n",
2151 I915_READ(ARB_MODE));
3fa7d235
DV
2152 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2153 I915_READ(DISP_ARB_CTL));
ea16a3cd 2154 }
656bfa3a
DV
2155
2156 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2157 seq_puts(m, "L-shaped memory detected\n");
2158
c8c8fb33 2159 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2160 mutex_unlock(&dev->struct_mutex);
2161
2162 return 0;
2163}
2164
1c60fef5
BW
2165static int per_file_ctx(int id, void *ptr, void *data)
2166{
273497e5 2167 struct intel_context *ctx = ptr;
1c60fef5 2168 struct seq_file *m = data;
ae6c4806
DV
2169 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2170
2171 if (!ppgtt) {
2172 seq_printf(m, " no ppgtt for context %d\n",
2173 ctx->user_handle);
2174 return 0;
2175 }
1c60fef5 2176
f83d6518
OM
2177 if (i915_gem_context_is_default(ctx))
2178 seq_puts(m, " default context:\n");
2179 else
821d66dd 2180 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2181 ppgtt->debug_dump(ppgtt, m);
2182
2183 return 0;
2184}
2185
77df6772 2186static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2187{
3cf17fc5 2188 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2189 struct intel_engine_cs *ring;
77df6772
BW
2190 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2191 int unused, i;
3cf17fc5 2192
77df6772
BW
2193 if (!ppgtt)
2194 return;
2195
77df6772
BW
2196 for_each_ring(ring, dev_priv, unused) {
2197 seq_printf(m, "%s\n", ring->name);
2198 for (i = 0; i < 4; i++) {
2199 u32 offset = 0x270 + i * 8;
2200 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2201 pdp <<= 32;
2202 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2203 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2204 }
2205 }
2206}
2207
2208static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2209{
2210 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2211 struct intel_engine_cs *ring;
1c60fef5 2212 struct drm_file *file;
77df6772 2213 int i;
3cf17fc5 2214
3cf17fc5
DV
2215 if (INTEL_INFO(dev)->gen == 6)
2216 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2217
a2c7f6fd 2218 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2219 seq_printf(m, "%s\n", ring->name);
2220 if (INTEL_INFO(dev)->gen == 7)
2221 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2222 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2223 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2224 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2225 }
2226 if (dev_priv->mm.aliasing_ppgtt) {
2227 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2228
267f0c90 2229 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2230 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2231
87d60b63 2232 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2233 }
1c60fef5
BW
2234
2235 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2236 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2237
1c60fef5
BW
2238 seq_printf(m, "proc: %s\n",
2239 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2240 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2241 }
2242 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2243}
2244
2245static int i915_ppgtt_info(struct seq_file *m, void *data)
2246{
9f25d007 2247 struct drm_info_node *node = m->private;
77df6772 2248 struct drm_device *dev = node->minor->dev;
c8c8fb33 2249 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2250
2251 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2252 if (ret)
2253 return ret;
c8c8fb33 2254 intel_runtime_pm_get(dev_priv);
77df6772
BW
2255
2256 if (INTEL_INFO(dev)->gen >= 8)
2257 gen8_ppgtt_info(m, dev);
2258 else if (INTEL_INFO(dev)->gen >= 6)
2259 gen6_ppgtt_info(m, dev);
2260
c8c8fb33 2261 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2262 mutex_unlock(&dev->struct_mutex);
2263
2264 return 0;
2265}
2266
f5a4c67d
CW
2267static int count_irq_waiters(struct drm_i915_private *i915)
2268{
2269 struct intel_engine_cs *ring;
2270 int count = 0;
2271 int i;
2272
2273 for_each_ring(ring, i915, i)
2274 count += ring->irq_refcount;
2275
2276 return count;
2277}
2278
1854d5ca
CW
2279static int i915_rps_boost_info(struct seq_file *m, void *data)
2280{
2281 struct drm_info_node *node = m->private;
2282 struct drm_device *dev = node->minor->dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 struct drm_file *file;
1854d5ca 2285
f5a4c67d
CW
2286 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2287 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2288 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2289 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2290 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2291 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2292 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2293 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2294 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2295 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2296 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2297 struct drm_i915_file_private *file_priv = file->driver_priv;
2298 struct task_struct *task;
2299
2300 rcu_read_lock();
2301 task = pid_task(file->pid, PIDTYPE_PID);
2302 seq_printf(m, "%s [%d]: %d boosts%s\n",
2303 task ? task->comm : "<unknown>",
2304 task ? task->pid : -1,
2e1b8730
CW
2305 file_priv->rps.boosts,
2306 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2307 rcu_read_unlock();
2308 }
2e1b8730
CW
2309 seq_printf(m, "Semaphore boosts: %d%s\n",
2310 dev_priv->rps.semaphores.boosts,
2311 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2312 seq_printf(m, "MMIO flip boosts: %d%s\n",
2313 dev_priv->rps.mmioflips.boosts,
2314 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2315 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2316 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2317
8d3afd7d 2318 return 0;
1854d5ca
CW
2319}
2320
63573eb7
BW
2321static int i915_llc(struct seq_file *m, void *data)
2322{
9f25d007 2323 struct drm_info_node *node = m->private;
63573eb7
BW
2324 struct drm_device *dev = node->minor->dev;
2325 struct drm_i915_private *dev_priv = dev->dev_private;
2326
2327 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2328 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2329 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2330
2331 return 0;
2332}
2333
e91fd8c6
RV
2334static int i915_edp_psr_status(struct seq_file *m, void *data)
2335{
2336 struct drm_info_node *node = m->private;
2337 struct drm_device *dev = node->minor->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2339 u32 psrperf = 0;
a6cbdb8e
RV
2340 u32 stat[3];
2341 enum pipe pipe;
a031d709 2342 bool enabled = false;
e91fd8c6 2343
3553a8ea
DL
2344 if (!HAS_PSR(dev)) {
2345 seq_puts(m, "PSR not supported\n");
2346 return 0;
2347 }
2348
c8c8fb33
PZ
2349 intel_runtime_pm_get(dev_priv);
2350
fa128fa6 2351 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2352 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2353 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2354 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2355 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2356 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2357 dev_priv->psr.busy_frontbuffer_bits);
2358 seq_printf(m, "Re-enable work scheduled: %s\n",
2359 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2360
3553a8ea
DL
2361 if (HAS_DDI(dev))
2362 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2363 else {
2364 for_each_pipe(dev_priv, pipe) {
2365 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2366 VLV_EDP_PSR_CURR_STATE_MASK;
2367 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2368 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2369 enabled = true;
a6cbdb8e
RV
2370 }
2371 }
2372 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2373
2374 if (!HAS_DDI(dev))
2375 for_each_pipe(dev_priv, pipe) {
2376 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2377 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2378 seq_printf(m, " pipe %c", pipe_name(pipe));
2379 }
2380 seq_puts(m, "\n");
e91fd8c6 2381
a6cbdb8e 2382 /* CHV PSR has no kind of performance counter */
3553a8ea 2383 if (HAS_DDI(dev)) {
a031d709
RV
2384 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2385 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2386
2387 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2388 }
fa128fa6 2389 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2390
c8c8fb33 2391 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2392 return 0;
2393}
2394
d2e216d0
RV
2395static int i915_sink_crc(struct seq_file *m, void *data)
2396{
2397 struct drm_info_node *node = m->private;
2398 struct drm_device *dev = node->minor->dev;
2399 struct intel_encoder *encoder;
2400 struct intel_connector *connector;
2401 struct intel_dp *intel_dp = NULL;
2402 int ret;
2403 u8 crc[6];
2404
2405 drm_modeset_lock_all(dev);
aca5e361 2406 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2407
2408 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2409 continue;
2410
b6ae3c7c
PZ
2411 if (!connector->base.encoder)
2412 continue;
2413
d2e216d0
RV
2414 encoder = to_intel_encoder(connector->base.encoder);
2415 if (encoder->type != INTEL_OUTPUT_EDP)
2416 continue;
2417
2418 intel_dp = enc_to_intel_dp(&encoder->base);
2419
2420 ret = intel_dp_sink_crc(intel_dp, crc);
2421 if (ret)
2422 goto out;
2423
2424 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2425 crc[0], crc[1], crc[2],
2426 crc[3], crc[4], crc[5]);
2427 goto out;
2428 }
2429 ret = -ENODEV;
2430out:
2431 drm_modeset_unlock_all(dev);
2432 return ret;
2433}
2434
ec013e7f
JB
2435static int i915_energy_uJ(struct seq_file *m, void *data)
2436{
2437 struct drm_info_node *node = m->private;
2438 struct drm_device *dev = node->minor->dev;
2439 struct drm_i915_private *dev_priv = dev->dev_private;
2440 u64 power;
2441 u32 units;
2442
2443 if (INTEL_INFO(dev)->gen < 6)
2444 return -ENODEV;
2445
36623ef8
PZ
2446 intel_runtime_pm_get(dev_priv);
2447
ec013e7f
JB
2448 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2449 power = (power & 0x1f00) >> 8;
2450 units = 1000000 / (1 << power); /* convert to uJ */
2451 power = I915_READ(MCH_SECP_NRG_STTS);
2452 power *= units;
2453
36623ef8
PZ
2454 intel_runtime_pm_put(dev_priv);
2455
ec013e7f 2456 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2457
2458 return 0;
2459}
2460
6455c870 2461static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2462{
9f25d007 2463 struct drm_info_node *node = m->private;
371db66a
PZ
2464 struct drm_device *dev = node->minor->dev;
2465 struct drm_i915_private *dev_priv = dev->dev_private;
2466
6455c870 2467 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2468 seq_puts(m, "not supported\n");
2469 return 0;
2470 }
2471
86c4ec0d 2472 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2473 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2474 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2475#ifdef CONFIG_PM
a6aaec8b
DL
2476 seq_printf(m, "Usage count: %d\n",
2477 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2478#else
2479 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2480#endif
371db66a 2481
ec013e7f
JB
2482 return 0;
2483}
2484
1da51581
ID
2485static const char *power_domain_str(enum intel_display_power_domain domain)
2486{
2487 switch (domain) {
2488 case POWER_DOMAIN_PIPE_A:
2489 return "PIPE_A";
2490 case POWER_DOMAIN_PIPE_B:
2491 return "PIPE_B";
2492 case POWER_DOMAIN_PIPE_C:
2493 return "PIPE_C";
2494 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2495 return "PIPE_A_PANEL_FITTER";
2496 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2497 return "PIPE_B_PANEL_FITTER";
2498 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2499 return "PIPE_C_PANEL_FITTER";
2500 case POWER_DOMAIN_TRANSCODER_A:
2501 return "TRANSCODER_A";
2502 case POWER_DOMAIN_TRANSCODER_B:
2503 return "TRANSCODER_B";
2504 case POWER_DOMAIN_TRANSCODER_C:
2505 return "TRANSCODER_C";
2506 case POWER_DOMAIN_TRANSCODER_EDP:
2507 return "TRANSCODER_EDP";
319be8ae
ID
2508 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2509 return "PORT_DDI_A_2_LANES";
2510 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2511 return "PORT_DDI_A_4_LANES";
2512 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2513 return "PORT_DDI_B_2_LANES";
2514 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2515 return "PORT_DDI_B_4_LANES";
2516 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2517 return "PORT_DDI_C_2_LANES";
2518 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2519 return "PORT_DDI_C_4_LANES";
2520 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2521 return "PORT_DDI_D_2_LANES";
2522 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2523 return "PORT_DDI_D_4_LANES";
2524 case POWER_DOMAIN_PORT_DSI:
2525 return "PORT_DSI";
2526 case POWER_DOMAIN_PORT_CRT:
2527 return "PORT_CRT";
2528 case POWER_DOMAIN_PORT_OTHER:
2529 return "PORT_OTHER";
1da51581
ID
2530 case POWER_DOMAIN_VGA:
2531 return "VGA";
2532 case POWER_DOMAIN_AUDIO:
2533 return "AUDIO";
bd2bb1b9
PZ
2534 case POWER_DOMAIN_PLLS:
2535 return "PLLS";
1407121a
S
2536 case POWER_DOMAIN_AUX_A:
2537 return "AUX_A";
2538 case POWER_DOMAIN_AUX_B:
2539 return "AUX_B";
2540 case POWER_DOMAIN_AUX_C:
2541 return "AUX_C";
2542 case POWER_DOMAIN_AUX_D:
2543 return "AUX_D";
1da51581
ID
2544 case POWER_DOMAIN_INIT:
2545 return "INIT";
2546 default:
5f77eeb0 2547 MISSING_CASE(domain);
1da51581
ID
2548 return "?";
2549 }
2550}
2551
2552static int i915_power_domain_info(struct seq_file *m, void *unused)
2553{
9f25d007 2554 struct drm_info_node *node = m->private;
1da51581
ID
2555 struct drm_device *dev = node->minor->dev;
2556 struct drm_i915_private *dev_priv = dev->dev_private;
2557 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2558 int i;
2559
2560 mutex_lock(&power_domains->lock);
2561
2562 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2563 for (i = 0; i < power_domains->power_well_count; i++) {
2564 struct i915_power_well *power_well;
2565 enum intel_display_power_domain power_domain;
2566
2567 power_well = &power_domains->power_wells[i];
2568 seq_printf(m, "%-25s %d\n", power_well->name,
2569 power_well->count);
2570
2571 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2572 power_domain++) {
2573 if (!(BIT(power_domain) & power_well->domains))
2574 continue;
2575
2576 seq_printf(m, " %-23s %d\n",
2577 power_domain_str(power_domain),
2578 power_domains->domain_use_count[power_domain]);
2579 }
2580 }
2581
2582 mutex_unlock(&power_domains->lock);
2583
2584 return 0;
2585}
2586
53f5e3ca
JB
2587static void intel_seq_print_mode(struct seq_file *m, int tabs,
2588 struct drm_display_mode *mode)
2589{
2590 int i;
2591
2592 for (i = 0; i < tabs; i++)
2593 seq_putc(m, '\t');
2594
2595 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2596 mode->base.id, mode->name,
2597 mode->vrefresh, mode->clock,
2598 mode->hdisplay, mode->hsync_start,
2599 mode->hsync_end, mode->htotal,
2600 mode->vdisplay, mode->vsync_start,
2601 mode->vsync_end, mode->vtotal,
2602 mode->type, mode->flags);
2603}
2604
2605static void intel_encoder_info(struct seq_file *m,
2606 struct intel_crtc *intel_crtc,
2607 struct intel_encoder *intel_encoder)
2608{
9f25d007 2609 struct drm_info_node *node = m->private;
53f5e3ca
JB
2610 struct drm_device *dev = node->minor->dev;
2611 struct drm_crtc *crtc = &intel_crtc->base;
2612 struct intel_connector *intel_connector;
2613 struct drm_encoder *encoder;
2614
2615 encoder = &intel_encoder->base;
2616 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2617 encoder->base.id, encoder->name);
53f5e3ca
JB
2618 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2619 struct drm_connector *connector = &intel_connector->base;
2620 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2621 connector->base.id,
c23cc417 2622 connector->name,
53f5e3ca
JB
2623 drm_get_connector_status_name(connector->status));
2624 if (connector->status == connector_status_connected) {
2625 struct drm_display_mode *mode = &crtc->mode;
2626 seq_printf(m, ", mode:\n");
2627 intel_seq_print_mode(m, 2, mode);
2628 } else {
2629 seq_putc(m, '\n');
2630 }
2631 }
2632}
2633
2634static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2635{
9f25d007 2636 struct drm_info_node *node = m->private;
53f5e3ca
JB
2637 struct drm_device *dev = node->minor->dev;
2638 struct drm_crtc *crtc = &intel_crtc->base;
2639 struct intel_encoder *intel_encoder;
2640
5aa8a937
MR
2641 if (crtc->primary->fb)
2642 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2643 crtc->primary->fb->base.id, crtc->x, crtc->y,
2644 crtc->primary->fb->width, crtc->primary->fb->height);
2645 else
2646 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2647 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2648 intel_encoder_info(m, intel_crtc, intel_encoder);
2649}
2650
2651static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2652{
2653 struct drm_display_mode *mode = panel->fixed_mode;
2654
2655 seq_printf(m, "\tfixed mode:\n");
2656 intel_seq_print_mode(m, 2, mode);
2657}
2658
2659static void intel_dp_info(struct seq_file *m,
2660 struct intel_connector *intel_connector)
2661{
2662 struct intel_encoder *intel_encoder = intel_connector->encoder;
2663 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2664
2665 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2666 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2667 "no");
2668 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2669 intel_panel_info(m, &intel_connector->panel);
2670}
2671
2672static void intel_hdmi_info(struct seq_file *m,
2673 struct intel_connector *intel_connector)
2674{
2675 struct intel_encoder *intel_encoder = intel_connector->encoder;
2676 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2677
2678 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2679 "no");
2680}
2681
2682static void intel_lvds_info(struct seq_file *m,
2683 struct intel_connector *intel_connector)
2684{
2685 intel_panel_info(m, &intel_connector->panel);
2686}
2687
2688static void intel_connector_info(struct seq_file *m,
2689 struct drm_connector *connector)
2690{
2691 struct intel_connector *intel_connector = to_intel_connector(connector);
2692 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2693 struct drm_display_mode *mode;
53f5e3ca
JB
2694
2695 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2696 connector->base.id, connector->name,
53f5e3ca
JB
2697 drm_get_connector_status_name(connector->status));
2698 if (connector->status == connector_status_connected) {
2699 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2700 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2701 connector->display_info.width_mm,
2702 connector->display_info.height_mm);
2703 seq_printf(m, "\tsubpixel order: %s\n",
2704 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2705 seq_printf(m, "\tCEA rev: %d\n",
2706 connector->display_info.cea_rev);
2707 }
36cd7444
DA
2708 if (intel_encoder) {
2709 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2710 intel_encoder->type == INTEL_OUTPUT_EDP)
2711 intel_dp_info(m, intel_connector);
2712 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2713 intel_hdmi_info(m, intel_connector);
2714 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2715 intel_lvds_info(m, intel_connector);
2716 }
53f5e3ca 2717
f103fc7d
JB
2718 seq_printf(m, "\tmodes:\n");
2719 list_for_each_entry(mode, &connector->modes, head)
2720 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2721}
2722
065f2ec2
CW
2723static bool cursor_active(struct drm_device *dev, int pipe)
2724{
2725 struct drm_i915_private *dev_priv = dev->dev_private;
2726 u32 state;
2727
2728 if (IS_845G(dev) || IS_I865G(dev))
2729 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2730 else
5efb3e28 2731 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2732
2733 return state;
2734}
2735
2736static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2737{
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 u32 pos;
2740
5efb3e28 2741 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2742
2743 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2744 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2745 *x = -*x;
2746
2747 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2748 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2749 *y = -*y;
2750
2751 return cursor_active(dev, pipe);
2752}
2753
53f5e3ca
JB
2754static int i915_display_info(struct seq_file *m, void *unused)
2755{
9f25d007 2756 struct drm_info_node *node = m->private;
53f5e3ca 2757 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2758 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2759 struct intel_crtc *crtc;
53f5e3ca
JB
2760 struct drm_connector *connector;
2761
b0e5ddf3 2762 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2763 drm_modeset_lock_all(dev);
2764 seq_printf(m, "CRTC info\n");
2765 seq_printf(m, "---------\n");
d3fcc808 2766 for_each_intel_crtc(dev, crtc) {
065f2ec2 2767 bool active;
f77076c9 2768 struct intel_crtc_state *pipe_config;
065f2ec2 2769 int x, y;
53f5e3ca 2770
f77076c9
ML
2771 pipe_config = to_intel_crtc_state(crtc->base.state);
2772
57127efa 2773 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2774 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9
ML
2775 yesno(pipe_config->base.active),
2776 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2777 if (pipe_config->base.active) {
065f2ec2
CW
2778 intel_crtc_info(m, crtc);
2779
a23dc658 2780 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2781 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2782 yesno(crtc->cursor_base),
3dd512fb
MR
2783 x, y, crtc->base.cursor->state->crtc_w,
2784 crtc->base.cursor->state->crtc_h,
57127efa 2785 crtc->cursor_addr, yesno(active));
a23dc658 2786 }
cace841c
DV
2787
2788 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2789 yesno(!crtc->cpu_fifo_underrun_disabled),
2790 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2791 }
2792
2793 seq_printf(m, "\n");
2794 seq_printf(m, "Connector info\n");
2795 seq_printf(m, "--------------\n");
2796 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2797 intel_connector_info(m, connector);
2798 }
2799 drm_modeset_unlock_all(dev);
b0e5ddf3 2800 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2801
2802 return 0;
2803}
2804
e04934cf
BW
2805static int i915_semaphore_status(struct seq_file *m, void *unused)
2806{
2807 struct drm_info_node *node = (struct drm_info_node *) m->private;
2808 struct drm_device *dev = node->minor->dev;
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 struct intel_engine_cs *ring;
2811 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2812 int i, j, ret;
2813
2814 if (!i915_semaphore_is_enabled(dev)) {
2815 seq_puts(m, "Semaphores are disabled\n");
2816 return 0;
2817 }
2818
2819 ret = mutex_lock_interruptible(&dev->struct_mutex);
2820 if (ret)
2821 return ret;
03872064 2822 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2823
2824 if (IS_BROADWELL(dev)) {
2825 struct page *page;
2826 uint64_t *seqno;
2827
2828 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2829
2830 seqno = (uint64_t *)kmap_atomic(page);
2831 for_each_ring(ring, dev_priv, i) {
2832 uint64_t offset;
2833
2834 seq_printf(m, "%s\n", ring->name);
2835
2836 seq_puts(m, " Last signal:");
2837 for (j = 0; j < num_rings; j++) {
2838 offset = i * I915_NUM_RINGS + j;
2839 seq_printf(m, "0x%08llx (0x%02llx) ",
2840 seqno[offset], offset * 8);
2841 }
2842 seq_putc(m, '\n');
2843
2844 seq_puts(m, " Last wait: ");
2845 for (j = 0; j < num_rings; j++) {
2846 offset = i + (j * I915_NUM_RINGS);
2847 seq_printf(m, "0x%08llx (0x%02llx) ",
2848 seqno[offset], offset * 8);
2849 }
2850 seq_putc(m, '\n');
2851
2852 }
2853 kunmap_atomic(seqno);
2854 } else {
2855 seq_puts(m, " Last signal:");
2856 for_each_ring(ring, dev_priv, i)
2857 for (j = 0; j < num_rings; j++)
2858 seq_printf(m, "0x%08x\n",
2859 I915_READ(ring->semaphore.mbox.signal[j]));
2860 seq_putc(m, '\n');
2861 }
2862
2863 seq_puts(m, "\nSync seqno:\n");
2864 for_each_ring(ring, dev_priv, i) {
2865 for (j = 0; j < num_rings; j++) {
2866 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2867 }
2868 seq_putc(m, '\n');
2869 }
2870 seq_putc(m, '\n');
2871
03872064 2872 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2873 mutex_unlock(&dev->struct_mutex);
2874 return 0;
2875}
2876
728e29d7
DV
2877static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2878{
2879 struct drm_info_node *node = (struct drm_info_node *) m->private;
2880 struct drm_device *dev = node->minor->dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 int i;
2883
2884 drm_modeset_lock_all(dev);
2885 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2886 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2887
2888 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2889 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2890 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2891 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2892 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2893 seq_printf(m, " dpll_md: 0x%08x\n",
2894 pll->config.hw_state.dpll_md);
2895 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2896 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2897 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2898 }
2899 drm_modeset_unlock_all(dev);
2900
2901 return 0;
2902}
2903
1ed1ef9d 2904static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2905{
2906 int i;
2907 int ret;
2908 struct drm_info_node *node = (struct drm_info_node *) m->private;
2909 struct drm_device *dev = node->minor->dev;
2910 struct drm_i915_private *dev_priv = dev->dev_private;
2911
888b5995
AS
2912 ret = mutex_lock_interruptible(&dev->struct_mutex);
2913 if (ret)
2914 return ret;
2915
2916 intel_runtime_pm_get(dev_priv);
2917
7225342a
MK
2918 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2919 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2920 u32 addr, mask, value, read;
2921 bool ok;
888b5995 2922
7225342a
MK
2923 addr = dev_priv->workarounds.reg[i].addr;
2924 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2925 value = dev_priv->workarounds.reg[i].value;
2926 read = I915_READ(addr);
2927 ok = (value & mask) == (read & mask);
2928 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2929 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2930 }
2931
2932 intel_runtime_pm_put(dev_priv);
2933 mutex_unlock(&dev->struct_mutex);
2934
2935 return 0;
2936}
2937
c5511e44
DL
2938static int i915_ddb_info(struct seq_file *m, void *unused)
2939{
2940 struct drm_info_node *node = m->private;
2941 struct drm_device *dev = node->minor->dev;
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943 struct skl_ddb_allocation *ddb;
2944 struct skl_ddb_entry *entry;
2945 enum pipe pipe;
2946 int plane;
2947
2fcffe19
DL
2948 if (INTEL_INFO(dev)->gen < 9)
2949 return 0;
2950
c5511e44
DL
2951 drm_modeset_lock_all(dev);
2952
2953 ddb = &dev_priv->wm.skl_hw.ddb;
2954
2955 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2956
2957 for_each_pipe(dev_priv, pipe) {
2958 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2959
dd740780 2960 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
2961 entry = &ddb->plane[pipe][plane];
2962 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2963 entry->start, entry->end,
2964 skl_ddb_entry_size(entry));
2965 }
2966
2967 entry = &ddb->cursor[pipe];
2968 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2969 entry->end, skl_ddb_entry_size(entry));
2970 }
2971
2972 drm_modeset_unlock_all(dev);
2973
2974 return 0;
2975}
2976
a54746e3
VK
2977static void drrs_status_per_crtc(struct seq_file *m,
2978 struct drm_device *dev, struct intel_crtc *intel_crtc)
2979{
2980 struct intel_encoder *intel_encoder;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 struct i915_drrs *drrs = &dev_priv->drrs;
2983 int vrefresh = 0;
2984
2985 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
2986 /* Encoder connected on this CRTC */
2987 switch (intel_encoder->type) {
2988 case INTEL_OUTPUT_EDP:
2989 seq_puts(m, "eDP:\n");
2990 break;
2991 case INTEL_OUTPUT_DSI:
2992 seq_puts(m, "DSI:\n");
2993 break;
2994 case INTEL_OUTPUT_HDMI:
2995 seq_puts(m, "HDMI:\n");
2996 break;
2997 case INTEL_OUTPUT_DISPLAYPORT:
2998 seq_puts(m, "DP:\n");
2999 break;
3000 default:
3001 seq_printf(m, "Other encoder (id=%d).\n",
3002 intel_encoder->type);
3003 return;
3004 }
3005 }
3006
3007 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3008 seq_puts(m, "\tVBT: DRRS_type: Static");
3009 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3010 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3011 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3012 seq_puts(m, "\tVBT: DRRS_type: None");
3013 else
3014 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3015
3016 seq_puts(m, "\n\n");
3017
f77076c9 3018 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3019 struct intel_panel *panel;
3020
3021 mutex_lock(&drrs->mutex);
3022 /* DRRS Supported */
3023 seq_puts(m, "\tDRRS Supported: Yes\n");
3024
3025 /* disable_drrs() will make drrs->dp NULL */
3026 if (!drrs->dp) {
3027 seq_puts(m, "Idleness DRRS: Disabled");
3028 mutex_unlock(&drrs->mutex);
3029 return;
3030 }
3031
3032 panel = &drrs->dp->attached_connector->panel;
3033 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3034 drrs->busy_frontbuffer_bits);
3035
3036 seq_puts(m, "\n\t\t");
3037 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3038 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3039 vrefresh = panel->fixed_mode->vrefresh;
3040 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3041 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3042 vrefresh = panel->downclock_mode->vrefresh;
3043 } else {
3044 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3045 drrs->refresh_rate_type);
3046 mutex_unlock(&drrs->mutex);
3047 return;
3048 }
3049 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3050
3051 seq_puts(m, "\n\t\t");
3052 mutex_unlock(&drrs->mutex);
3053 } else {
3054 /* DRRS not supported. Print the VBT parameter*/
3055 seq_puts(m, "\tDRRS Supported : No");
3056 }
3057 seq_puts(m, "\n");
3058}
3059
3060static int i915_drrs_status(struct seq_file *m, void *unused)
3061{
3062 struct drm_info_node *node = m->private;
3063 struct drm_device *dev = node->minor->dev;
3064 struct intel_crtc *intel_crtc;
3065 int active_crtc_cnt = 0;
3066
3067 for_each_intel_crtc(dev, intel_crtc) {
3068 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3069
f77076c9 3070 if (intel_crtc->base.state->active) {
a54746e3
VK
3071 active_crtc_cnt++;
3072 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3073
3074 drrs_status_per_crtc(m, dev, intel_crtc);
3075 }
3076
3077 drm_modeset_unlock(&intel_crtc->base.mutex);
3078 }
3079
3080 if (!active_crtc_cnt)
3081 seq_puts(m, "No active crtc found\n");
3082
3083 return 0;
3084}
3085
07144428
DL
3086struct pipe_crc_info {
3087 const char *name;
3088 struct drm_device *dev;
3089 enum pipe pipe;
3090};
3091
11bed958
DA
3092static int i915_dp_mst_info(struct seq_file *m, void *unused)
3093{
3094 struct drm_info_node *node = (struct drm_info_node *) m->private;
3095 struct drm_device *dev = node->minor->dev;
3096 struct drm_encoder *encoder;
3097 struct intel_encoder *intel_encoder;
3098 struct intel_digital_port *intel_dig_port;
3099 drm_modeset_lock_all(dev);
3100 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3101 intel_encoder = to_intel_encoder(encoder);
3102 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3103 continue;
3104 intel_dig_port = enc_to_dig_port(encoder);
3105 if (!intel_dig_port->dp.can_mst)
3106 continue;
3107
3108 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3109 }
3110 drm_modeset_unlock_all(dev);
3111 return 0;
3112}
3113
07144428
DL
3114static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3115{
be5c7a90
DL
3116 struct pipe_crc_info *info = inode->i_private;
3117 struct drm_i915_private *dev_priv = info->dev->dev_private;
3118 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3119
7eb1c496
DV
3120 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3121 return -ENODEV;
3122
d538bbdf
DL
3123 spin_lock_irq(&pipe_crc->lock);
3124
3125 if (pipe_crc->opened) {
3126 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3127 return -EBUSY; /* already open */
3128 }
3129
d538bbdf 3130 pipe_crc->opened = true;
07144428
DL
3131 filep->private_data = inode->i_private;
3132
d538bbdf
DL
3133 spin_unlock_irq(&pipe_crc->lock);
3134
07144428
DL
3135 return 0;
3136}
3137
3138static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3139{
be5c7a90
DL
3140 struct pipe_crc_info *info = inode->i_private;
3141 struct drm_i915_private *dev_priv = info->dev->dev_private;
3142 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3143
d538bbdf
DL
3144 spin_lock_irq(&pipe_crc->lock);
3145 pipe_crc->opened = false;
3146 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3147
07144428
DL
3148 return 0;
3149}
3150
3151/* (6 fields, 8 chars each, space separated (5) + '\n') */
3152#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3153/* account for \'0' */
3154#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3155
3156static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3157{
d538bbdf
DL
3158 assert_spin_locked(&pipe_crc->lock);
3159 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3160 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3161}
3162
3163static ssize_t
3164i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3165 loff_t *pos)
3166{
3167 struct pipe_crc_info *info = filep->private_data;
3168 struct drm_device *dev = info->dev;
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3171 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3172 int n_entries;
07144428
DL
3173 ssize_t bytes_read;
3174
3175 /*
3176 * Don't allow user space to provide buffers not big enough to hold
3177 * a line of data.
3178 */
3179 if (count < PIPE_CRC_LINE_LEN)
3180 return -EINVAL;
3181
3182 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3183 return 0;
07144428
DL
3184
3185 /* nothing to read */
d538bbdf 3186 spin_lock_irq(&pipe_crc->lock);
07144428 3187 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3188 int ret;
3189
3190 if (filep->f_flags & O_NONBLOCK) {
3191 spin_unlock_irq(&pipe_crc->lock);
07144428 3192 return -EAGAIN;
d538bbdf 3193 }
07144428 3194
d538bbdf
DL
3195 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3196 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3197 if (ret) {
3198 spin_unlock_irq(&pipe_crc->lock);
3199 return ret;
3200 }
8bf1e9f1
SH
3201 }
3202
07144428 3203 /* We now have one or more entries to read */
9ad6d99f 3204 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3205
07144428 3206 bytes_read = 0;
9ad6d99f
VS
3207 while (n_entries > 0) {
3208 struct intel_pipe_crc_entry *entry =
3209 &pipe_crc->entries[pipe_crc->tail];
07144428 3210 int ret;
8bf1e9f1 3211
9ad6d99f
VS
3212 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3213 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3214 break;
3215
3216 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3217 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3218
07144428
DL
3219 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3220 "%8u %8x %8x %8x %8x %8x\n",
3221 entry->frame, entry->crc[0],
3222 entry->crc[1], entry->crc[2],
3223 entry->crc[3], entry->crc[4]);
3224
9ad6d99f
VS
3225 spin_unlock_irq(&pipe_crc->lock);
3226
3227 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3228 if (ret == PIPE_CRC_LINE_LEN)
3229 return -EFAULT;
b2c88f5b 3230
9ad6d99f
VS
3231 user_buf += PIPE_CRC_LINE_LEN;
3232 n_entries--;
3233
3234 spin_lock_irq(&pipe_crc->lock);
3235 }
8bf1e9f1 3236
d538bbdf
DL
3237 spin_unlock_irq(&pipe_crc->lock);
3238
07144428
DL
3239 return bytes_read;
3240}
3241
3242static const struct file_operations i915_pipe_crc_fops = {
3243 .owner = THIS_MODULE,
3244 .open = i915_pipe_crc_open,
3245 .read = i915_pipe_crc_read,
3246 .release = i915_pipe_crc_release,
3247};
3248
3249static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3250 {
3251 .name = "i915_pipe_A_crc",
3252 .pipe = PIPE_A,
3253 },
3254 {
3255 .name = "i915_pipe_B_crc",
3256 .pipe = PIPE_B,
3257 },
3258 {
3259 .name = "i915_pipe_C_crc",
3260 .pipe = PIPE_C,
3261 },
3262};
3263
3264static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3265 enum pipe pipe)
3266{
3267 struct drm_device *dev = minor->dev;
3268 struct dentry *ent;
3269 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3270
3271 info->dev = dev;
3272 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3273 &i915_pipe_crc_fops);
f3c5fe97
WY
3274 if (!ent)
3275 return -ENOMEM;
07144428
DL
3276
3277 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3278}
3279
e8dfcf78 3280static const char * const pipe_crc_sources[] = {
926321d5
DV
3281 "none",
3282 "plane1",
3283 "plane2",
3284 "pf",
5b3a856b 3285 "pipe",
3d099a05
DV
3286 "TV",
3287 "DP-B",
3288 "DP-C",
3289 "DP-D",
46a19188 3290 "auto",
926321d5
DV
3291};
3292
3293static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3294{
3295 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3296 return pipe_crc_sources[source];
3297}
3298
bd9db02f 3299static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3300{
3301 struct drm_device *dev = m->private;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 int i;
3304
3305 for (i = 0; i < I915_MAX_PIPES; i++)
3306 seq_printf(m, "%c %s\n", pipe_name(i),
3307 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3308
3309 return 0;
3310}
3311
bd9db02f 3312static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3313{
3314 struct drm_device *dev = inode->i_private;
3315
bd9db02f 3316 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3317}
3318
46a19188 3319static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3320 uint32_t *val)
3321{
46a19188
DV
3322 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3323 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3324
3325 switch (*source) {
52f843f6
DV
3326 case INTEL_PIPE_CRC_SOURCE_PIPE:
3327 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3328 break;
3329 case INTEL_PIPE_CRC_SOURCE_NONE:
3330 *val = 0;
3331 break;
3332 default:
3333 return -EINVAL;
3334 }
3335
3336 return 0;
3337}
3338
46a19188
DV
3339static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3340 enum intel_pipe_crc_source *source)
3341{
3342 struct intel_encoder *encoder;
3343 struct intel_crtc *crtc;
26756809 3344 struct intel_digital_port *dig_port;
46a19188
DV
3345 int ret = 0;
3346
3347 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3348
6e9f798d 3349 drm_modeset_lock_all(dev);
b2784e15 3350 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3351 if (!encoder->base.crtc)
3352 continue;
3353
3354 crtc = to_intel_crtc(encoder->base.crtc);
3355
3356 if (crtc->pipe != pipe)
3357 continue;
3358
3359 switch (encoder->type) {
3360 case INTEL_OUTPUT_TVOUT:
3361 *source = INTEL_PIPE_CRC_SOURCE_TV;
3362 break;
3363 case INTEL_OUTPUT_DISPLAYPORT:
3364 case INTEL_OUTPUT_EDP:
26756809
DV
3365 dig_port = enc_to_dig_port(&encoder->base);
3366 switch (dig_port->port) {
3367 case PORT_B:
3368 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3369 break;
3370 case PORT_C:
3371 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3372 break;
3373 case PORT_D:
3374 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3375 break;
3376 default:
3377 WARN(1, "nonexisting DP port %c\n",
3378 port_name(dig_port->port));
3379 break;
3380 }
46a19188 3381 break;
6847d71b
PZ
3382 default:
3383 break;
46a19188
DV
3384 }
3385 }
6e9f798d 3386 drm_modeset_unlock_all(dev);
46a19188
DV
3387
3388 return ret;
3389}
3390
3391static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3392 enum pipe pipe,
3393 enum intel_pipe_crc_source *source,
7ac0129b
DV
3394 uint32_t *val)
3395{
8d2f24ca
DV
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 bool need_stable_symbols = false;
3398
46a19188
DV
3399 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3400 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3401 if (ret)
3402 return ret;
3403 }
3404
3405 switch (*source) {
7ac0129b
DV
3406 case INTEL_PIPE_CRC_SOURCE_PIPE:
3407 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3408 break;
3409 case INTEL_PIPE_CRC_SOURCE_DP_B:
3410 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3411 need_stable_symbols = true;
7ac0129b
DV
3412 break;
3413 case INTEL_PIPE_CRC_SOURCE_DP_C:
3414 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3415 need_stable_symbols = true;
7ac0129b 3416 break;
2be57922
VS
3417 case INTEL_PIPE_CRC_SOURCE_DP_D:
3418 if (!IS_CHERRYVIEW(dev))
3419 return -EINVAL;
3420 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3421 need_stable_symbols = true;
3422 break;
7ac0129b
DV
3423 case INTEL_PIPE_CRC_SOURCE_NONE:
3424 *val = 0;
3425 break;
3426 default:
3427 return -EINVAL;
3428 }
3429
8d2f24ca
DV
3430 /*
3431 * When the pipe CRC tap point is after the transcoders we need
3432 * to tweak symbol-level features to produce a deterministic series of
3433 * symbols for a given frame. We need to reset those features only once
3434 * a frame (instead of every nth symbol):
3435 * - DC-balance: used to ensure a better clock recovery from the data
3436 * link (SDVO)
3437 * - DisplayPort scrambling: used for EMI reduction
3438 */
3439 if (need_stable_symbols) {
3440 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3441
8d2f24ca 3442 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3443 switch (pipe) {
3444 case PIPE_A:
8d2f24ca 3445 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3446 break;
3447 case PIPE_B:
8d2f24ca 3448 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3449 break;
3450 case PIPE_C:
3451 tmp |= PIPE_C_SCRAMBLE_RESET;
3452 break;
3453 default:
3454 return -EINVAL;
3455 }
8d2f24ca
DV
3456 I915_WRITE(PORT_DFT2_G4X, tmp);
3457 }
3458
7ac0129b
DV
3459 return 0;
3460}
3461
4b79ebf7 3462static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3463 enum pipe pipe,
3464 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3465 uint32_t *val)
3466{
84093603
DV
3467 struct drm_i915_private *dev_priv = dev->dev_private;
3468 bool need_stable_symbols = false;
3469
46a19188
DV
3470 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3471 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3472 if (ret)
3473 return ret;
3474 }
3475
3476 switch (*source) {
4b79ebf7
DV
3477 case INTEL_PIPE_CRC_SOURCE_PIPE:
3478 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3479 break;
3480 case INTEL_PIPE_CRC_SOURCE_TV:
3481 if (!SUPPORTS_TV(dev))
3482 return -EINVAL;
3483 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3484 break;
3485 case INTEL_PIPE_CRC_SOURCE_DP_B:
3486 if (!IS_G4X(dev))
3487 return -EINVAL;
3488 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3489 need_stable_symbols = true;
4b79ebf7
DV
3490 break;
3491 case INTEL_PIPE_CRC_SOURCE_DP_C:
3492 if (!IS_G4X(dev))
3493 return -EINVAL;
3494 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3495 need_stable_symbols = true;
4b79ebf7
DV
3496 break;
3497 case INTEL_PIPE_CRC_SOURCE_DP_D:
3498 if (!IS_G4X(dev))
3499 return -EINVAL;
3500 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3501 need_stable_symbols = true;
4b79ebf7
DV
3502 break;
3503 case INTEL_PIPE_CRC_SOURCE_NONE:
3504 *val = 0;
3505 break;
3506 default:
3507 return -EINVAL;
3508 }
3509
84093603
DV
3510 /*
3511 * When the pipe CRC tap point is after the transcoders we need
3512 * to tweak symbol-level features to produce a deterministic series of
3513 * symbols for a given frame. We need to reset those features only once
3514 * a frame (instead of every nth symbol):
3515 * - DC-balance: used to ensure a better clock recovery from the data
3516 * link (SDVO)
3517 * - DisplayPort scrambling: used for EMI reduction
3518 */
3519 if (need_stable_symbols) {
3520 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3521
3522 WARN_ON(!IS_G4X(dev));
3523
3524 I915_WRITE(PORT_DFT_I9XX,
3525 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3526
3527 if (pipe == PIPE_A)
3528 tmp |= PIPE_A_SCRAMBLE_RESET;
3529 else
3530 tmp |= PIPE_B_SCRAMBLE_RESET;
3531
3532 I915_WRITE(PORT_DFT2_G4X, tmp);
3533 }
3534
4b79ebf7
DV
3535 return 0;
3536}
3537
8d2f24ca
DV
3538static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3539 enum pipe pipe)
3540{
3541 struct drm_i915_private *dev_priv = dev->dev_private;
3542 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3543
eb736679
VS
3544 switch (pipe) {
3545 case PIPE_A:
8d2f24ca 3546 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3547 break;
3548 case PIPE_B:
8d2f24ca 3549 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3550 break;
3551 case PIPE_C:
3552 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3553 break;
3554 default:
3555 return;
3556 }
8d2f24ca
DV
3557 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3558 tmp &= ~DC_BALANCE_RESET_VLV;
3559 I915_WRITE(PORT_DFT2_G4X, tmp);
3560
3561}
3562
84093603
DV
3563static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3564 enum pipe pipe)
3565{
3566 struct drm_i915_private *dev_priv = dev->dev_private;
3567 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3568
3569 if (pipe == PIPE_A)
3570 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3571 else
3572 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3573 I915_WRITE(PORT_DFT2_G4X, tmp);
3574
3575 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3576 I915_WRITE(PORT_DFT_I9XX,
3577 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3578 }
3579}
3580
46a19188 3581static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3582 uint32_t *val)
3583{
46a19188
DV
3584 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3585 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3586
3587 switch (*source) {
5b3a856b
DV
3588 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3589 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3590 break;
3591 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3592 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3593 break;
5b3a856b
DV
3594 case INTEL_PIPE_CRC_SOURCE_PIPE:
3595 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3596 break;
3d099a05 3597 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3598 *val = 0;
3599 break;
3d099a05
DV
3600 default:
3601 return -EINVAL;
5b3a856b
DV
3602 }
3603
3604 return 0;
3605}
3606
fabf6e51
DV
3607static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3608{
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *crtc =
3611 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3612 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3613
3614 drm_modeset_lock_all(dev);
f77076c9
ML
3615 pipe_config = to_intel_crtc_state(crtc->base.state);
3616
fabf6e51
DV
3617 /*
3618 * If we use the eDP transcoder we need to make sure that we don't
3619 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3620 * relevant on hsw with pipe A when using the always-on power well
3621 * routing.
3622 */
f77076c9
ML
3623 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3624 !pipe_config->pch_pfit.enabled) {
3625 bool active = pipe_config->base.active;
1b509259 3626
f77076c9 3627 if (active) {
1b509259 3628 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3629 pipe_config = to_intel_crtc_state(crtc->base.state);
3630 }
1b509259 3631
f77076c9 3632 pipe_config->pch_pfit.force_thru = true;
fabf6e51
DV
3633
3634 intel_display_power_get(dev_priv,
3635 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3636
1b509259
ML
3637 if (active)
3638 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3639 }
3640 drm_modeset_unlock_all(dev);
3641}
3642
3643static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3644{
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *crtc =
3647 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3648 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3649
3650 drm_modeset_lock_all(dev);
3651 /*
3652 * If we use the eDP transcoder we need to make sure that we don't
3653 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3654 * relevant on hsw with pipe A when using the always-on power well
3655 * routing.
3656 */
f77076c9
ML
3657 pipe_config = to_intel_crtc_state(crtc->base.state);
3658 if (pipe_config->pch_pfit.force_thru) {
3659 bool active = pipe_config->base.active;
fabf6e51 3660
f77076c9 3661 if (active) {
1b509259 3662 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3663 pipe_config = to_intel_crtc_state(crtc->base.state);
3664 }
fabf6e51 3665
f77076c9 3666 pipe_config->pch_pfit.force_thru = false;
fabf6e51
DV
3667
3668 intel_display_power_put(dev_priv,
3669 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
1b509259
ML
3670
3671 if (active)
3672 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3673 }
3674 drm_modeset_unlock_all(dev);
3675}
3676
3677static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3678 enum pipe pipe,
3679 enum intel_pipe_crc_source *source,
5b3a856b
DV
3680 uint32_t *val)
3681{
46a19188
DV
3682 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3683 *source = INTEL_PIPE_CRC_SOURCE_PF;
3684
3685 switch (*source) {
5b3a856b
DV
3686 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3687 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3688 break;
3689 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3690 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3691 break;
3692 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3693 if (IS_HASWELL(dev) && pipe == PIPE_A)
3694 hsw_trans_edp_pipe_A_crc_wa(dev);
3695
5b3a856b
DV
3696 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3697 break;
3d099a05 3698 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3699 *val = 0;
3700 break;
3d099a05
DV
3701 default:
3702 return -EINVAL;
5b3a856b
DV
3703 }
3704
3705 return 0;
3706}
3707
926321d5
DV
3708static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3709 enum intel_pipe_crc_source source)
3710{
3711 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3712 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3713 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3714 pipe));
432f3342 3715 u32 val = 0; /* shut up gcc */
5b3a856b 3716 int ret;
926321d5 3717
cc3da175
DL
3718 if (pipe_crc->source == source)
3719 return 0;
3720
ae676fcd
DL
3721 /* forbid changing the source without going back to 'none' */
3722 if (pipe_crc->source && source)
3723 return -EINVAL;
3724
9d8b0588
DV
3725 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3726 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3727 return -EIO;
3728 }
3729
52f843f6 3730 if (IS_GEN2(dev))
46a19188 3731 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3732 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3733 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3734 else if (IS_VALLEYVIEW(dev))
fabf6e51 3735 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3736 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3737 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3738 else
fabf6e51 3739 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3740
3741 if (ret != 0)
3742 return ret;
3743
4b584369
DL
3744 /* none -> real source transition */
3745 if (source) {
4252fbc3
VS
3746 struct intel_pipe_crc_entry *entries;
3747
7cd6ccff
DL
3748 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3749 pipe_name(pipe), pipe_crc_source_name(source));
3750
3cf54b34
VS
3751 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3752 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
3753 GFP_KERNEL);
3754 if (!entries)
e5f75aca
DL
3755 return -ENOMEM;
3756
8c740dce
PZ
3757 /*
3758 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3759 * enabled and disabled dynamically based on package C states,
3760 * user space can't make reliable use of the CRCs, so let's just
3761 * completely disable it.
3762 */
3763 hsw_disable_ips(crtc);
3764
d538bbdf 3765 spin_lock_irq(&pipe_crc->lock);
64387b61 3766 kfree(pipe_crc->entries);
4252fbc3 3767 pipe_crc->entries = entries;
d538bbdf
DL
3768 pipe_crc->head = 0;
3769 pipe_crc->tail = 0;
3770 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3771 }
3772
cc3da175 3773 pipe_crc->source = source;
926321d5 3774
926321d5
DV
3775 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3776 POSTING_READ(PIPE_CRC_CTL(pipe));
3777
e5f75aca
DL
3778 /* real source -> none transition */
3779 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3780 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3781 struct intel_crtc *crtc =
3782 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3783
7cd6ccff
DL
3784 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3785 pipe_name(pipe));
3786
a33d7105 3787 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 3788 if (crtc->base.state->active)
a33d7105
DV
3789 intel_wait_for_vblank(dev, pipe);
3790 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3791
d538bbdf
DL
3792 spin_lock_irq(&pipe_crc->lock);
3793 entries = pipe_crc->entries;
e5f75aca 3794 pipe_crc->entries = NULL;
9ad6d99f
VS
3795 pipe_crc->head = 0;
3796 pipe_crc->tail = 0;
d538bbdf
DL
3797 spin_unlock_irq(&pipe_crc->lock);
3798
3799 kfree(entries);
84093603
DV
3800
3801 if (IS_G4X(dev))
3802 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3803 else if (IS_VALLEYVIEW(dev))
3804 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3805 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3806 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3807
3808 hsw_enable_ips(crtc);
e5f75aca
DL
3809 }
3810
926321d5
DV
3811 return 0;
3812}
3813
3814/*
3815 * Parse pipe CRC command strings:
b94dec87
DL
3816 * command: wsp* object wsp+ name wsp+ source wsp*
3817 * object: 'pipe'
3818 * name: (A | B | C)
926321d5
DV
3819 * source: (none | plane1 | plane2 | pf)
3820 * wsp: (#0x20 | #0x9 | #0xA)+
3821 *
3822 * eg.:
b94dec87
DL
3823 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3824 * "pipe A none" -> Stop CRC
926321d5 3825 */
bd9db02f 3826static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3827{
3828 int n_words = 0;
3829
3830 while (*buf) {
3831 char *end;
3832
3833 /* skip leading white space */
3834 buf = skip_spaces(buf);
3835 if (!*buf)
3836 break; /* end of buffer */
3837
3838 /* find end of word */
3839 for (end = buf; *end && !isspace(*end); end++)
3840 ;
3841
3842 if (n_words == max_words) {
3843 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3844 max_words);
3845 return -EINVAL; /* ran out of words[] before bytes */
3846 }
3847
3848 if (*end)
3849 *end++ = '\0';
3850 words[n_words++] = buf;
3851 buf = end;
3852 }
3853
3854 return n_words;
3855}
3856
b94dec87
DL
3857enum intel_pipe_crc_object {
3858 PIPE_CRC_OBJECT_PIPE,
3859};
3860
e8dfcf78 3861static const char * const pipe_crc_objects[] = {
b94dec87
DL
3862 "pipe",
3863};
3864
3865static int
bd9db02f 3866display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3867{
3868 int i;
3869
3870 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3871 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3872 *o = i;
b94dec87
DL
3873 return 0;
3874 }
3875
3876 return -EINVAL;
3877}
3878
bd9db02f 3879static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3880{
3881 const char name = buf[0];
3882
3883 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3884 return -EINVAL;
3885
3886 *pipe = name - 'A';
3887
3888 return 0;
3889}
3890
3891static int
bd9db02f 3892display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3893{
3894 int i;
3895
3896 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3897 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3898 *s = i;
926321d5
DV
3899 return 0;
3900 }
3901
3902 return -EINVAL;
3903}
3904
bd9db02f 3905static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3906{
b94dec87 3907#define N_WORDS 3
926321d5 3908 int n_words;
b94dec87 3909 char *words[N_WORDS];
926321d5 3910 enum pipe pipe;
b94dec87 3911 enum intel_pipe_crc_object object;
926321d5
DV
3912 enum intel_pipe_crc_source source;
3913
bd9db02f 3914 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3915 if (n_words != N_WORDS) {
3916 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3917 N_WORDS);
3918 return -EINVAL;
3919 }
3920
bd9db02f 3921 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3922 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3923 return -EINVAL;
3924 }
3925
bd9db02f 3926 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3927 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3928 return -EINVAL;
3929 }
3930
bd9db02f 3931 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3932 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3933 return -EINVAL;
3934 }
3935
3936 return pipe_crc_set_source(dev, pipe, source);
3937}
3938
bd9db02f
DL
3939static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3940 size_t len, loff_t *offp)
926321d5
DV
3941{
3942 struct seq_file *m = file->private_data;
3943 struct drm_device *dev = m->private;
3944 char *tmpbuf;
3945 int ret;
3946
3947 if (len == 0)
3948 return 0;
3949
3950 if (len > PAGE_SIZE - 1) {
3951 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3952 PAGE_SIZE);
3953 return -E2BIG;
3954 }
3955
3956 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3957 if (!tmpbuf)
3958 return -ENOMEM;
3959
3960 if (copy_from_user(tmpbuf, ubuf, len)) {
3961 ret = -EFAULT;
3962 goto out;
3963 }
3964 tmpbuf[len] = '\0';
3965
bd9db02f 3966 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3967
3968out:
3969 kfree(tmpbuf);
3970 if (ret < 0)
3971 return ret;
3972
3973 *offp += len;
3974 return len;
3975}
3976
bd9db02f 3977static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3978 .owner = THIS_MODULE,
bd9db02f 3979 .open = display_crc_ctl_open,
926321d5
DV
3980 .read = seq_read,
3981 .llseek = seq_lseek,
3982 .release = single_release,
bd9db02f 3983 .write = display_crc_ctl_write
926321d5
DV
3984};
3985
eb3394fa
TP
3986static ssize_t i915_displayport_test_active_write(struct file *file,
3987 const char __user *ubuf,
3988 size_t len, loff_t *offp)
3989{
3990 char *input_buffer;
3991 int status = 0;
3992 struct seq_file *m;
3993 struct drm_device *dev;
3994 struct drm_connector *connector;
3995 struct list_head *connector_list;
3996 struct intel_dp *intel_dp;
3997 int val = 0;
3998
3999 m = file->private_data;
4000 if (!m) {
4001 status = -ENODEV;
4002 return status;
4003 }
4004 dev = m->private;
4005
4006 if (!dev) {
4007 status = -ENODEV;
4008 return status;
4009 }
4010 connector_list = &dev->mode_config.connector_list;
4011
4012 if (len == 0)
4013 return 0;
4014
4015 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4016 if (!input_buffer)
4017 return -ENOMEM;
4018
4019 if (copy_from_user(input_buffer, ubuf, len)) {
4020 status = -EFAULT;
4021 goto out;
4022 }
4023
4024 input_buffer[len] = '\0';
4025 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4026
4027 list_for_each_entry(connector, connector_list, head) {
4028
4029 if (connector->connector_type !=
4030 DRM_MODE_CONNECTOR_DisplayPort)
4031 continue;
4032
4033 if (connector->connector_type ==
4034 DRM_MODE_CONNECTOR_DisplayPort &&
4035 connector->status == connector_status_connected &&
4036 connector->encoder != NULL) {
4037 intel_dp = enc_to_intel_dp(connector->encoder);
4038 status = kstrtoint(input_buffer, 10, &val);
4039 if (status < 0)
4040 goto out;
4041 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4042 /* To prevent erroneous activation of the compliance
4043 * testing code, only accept an actual value of 1 here
4044 */
4045 if (val == 1)
4046 intel_dp->compliance_test_active = 1;
4047 else
4048 intel_dp->compliance_test_active = 0;
4049 }
4050 }
4051out:
4052 kfree(input_buffer);
4053 if (status < 0)
4054 return status;
4055
4056 *offp += len;
4057 return len;
4058}
4059
4060static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4061{
4062 struct drm_device *dev = m->private;
4063 struct drm_connector *connector;
4064 struct list_head *connector_list = &dev->mode_config.connector_list;
4065 struct intel_dp *intel_dp;
4066
4067 if (!dev)
4068 return -ENODEV;
4069
4070 list_for_each_entry(connector, connector_list, head) {
4071
4072 if (connector->connector_type !=
4073 DRM_MODE_CONNECTOR_DisplayPort)
4074 continue;
4075
4076 if (connector->status == connector_status_connected &&
4077 connector->encoder != NULL) {
4078 intel_dp = enc_to_intel_dp(connector->encoder);
4079 if (intel_dp->compliance_test_active)
4080 seq_puts(m, "1");
4081 else
4082 seq_puts(m, "0");
4083 } else
4084 seq_puts(m, "0");
4085 }
4086
4087 return 0;
4088}
4089
4090static int i915_displayport_test_active_open(struct inode *inode,
4091 struct file *file)
4092{
4093 struct drm_device *dev = inode->i_private;
4094
4095 return single_open(file, i915_displayport_test_active_show, dev);
4096}
4097
4098static const struct file_operations i915_displayport_test_active_fops = {
4099 .owner = THIS_MODULE,
4100 .open = i915_displayport_test_active_open,
4101 .read = seq_read,
4102 .llseek = seq_lseek,
4103 .release = single_release,
4104 .write = i915_displayport_test_active_write
4105};
4106
4107static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4108{
4109 struct drm_device *dev = m->private;
4110 struct drm_connector *connector;
4111 struct list_head *connector_list = &dev->mode_config.connector_list;
4112 struct intel_dp *intel_dp;
4113
4114 if (!dev)
4115 return -ENODEV;
4116
4117 list_for_each_entry(connector, connector_list, head) {
4118
4119 if (connector->connector_type !=
4120 DRM_MODE_CONNECTOR_DisplayPort)
4121 continue;
4122
4123 if (connector->status == connector_status_connected &&
4124 connector->encoder != NULL) {
4125 intel_dp = enc_to_intel_dp(connector->encoder);
4126 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4127 } else
4128 seq_puts(m, "0");
4129 }
4130
4131 return 0;
4132}
4133static int i915_displayport_test_data_open(struct inode *inode,
4134 struct file *file)
4135{
4136 struct drm_device *dev = inode->i_private;
4137
4138 return single_open(file, i915_displayport_test_data_show, dev);
4139}
4140
4141static const struct file_operations i915_displayport_test_data_fops = {
4142 .owner = THIS_MODULE,
4143 .open = i915_displayport_test_data_open,
4144 .read = seq_read,
4145 .llseek = seq_lseek,
4146 .release = single_release
4147};
4148
4149static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4150{
4151 struct drm_device *dev = m->private;
4152 struct drm_connector *connector;
4153 struct list_head *connector_list = &dev->mode_config.connector_list;
4154 struct intel_dp *intel_dp;
4155
4156 if (!dev)
4157 return -ENODEV;
4158
4159 list_for_each_entry(connector, connector_list, head) {
4160
4161 if (connector->connector_type !=
4162 DRM_MODE_CONNECTOR_DisplayPort)
4163 continue;
4164
4165 if (connector->status == connector_status_connected &&
4166 connector->encoder != NULL) {
4167 intel_dp = enc_to_intel_dp(connector->encoder);
4168 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4169 } else
4170 seq_puts(m, "0");
4171 }
4172
4173 return 0;
4174}
4175
4176static int i915_displayport_test_type_open(struct inode *inode,
4177 struct file *file)
4178{
4179 struct drm_device *dev = inode->i_private;
4180
4181 return single_open(file, i915_displayport_test_type_show, dev);
4182}
4183
4184static const struct file_operations i915_displayport_test_type_fops = {
4185 .owner = THIS_MODULE,
4186 .open = i915_displayport_test_type_open,
4187 .read = seq_read,
4188 .llseek = seq_lseek,
4189 .release = single_release
4190};
4191
97e94b22 4192static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4193{
4194 struct drm_device *dev = m->private;
546c81fd 4195 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4196 int level;
4197
4198 drm_modeset_lock_all(dev);
4199
4200 for (level = 0; level < num_levels; level++) {
4201 unsigned int latency = wm[level];
4202
97e94b22
DL
4203 /*
4204 * - WM1+ latency values in 0.5us units
4205 * - latencies are in us on gen9
4206 */
4207 if (INTEL_INFO(dev)->gen >= 9)
4208 latency *= 10;
4209 else if (level > 0)
369a1342
VS
4210 latency *= 5;
4211
4212 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4213 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4214 }
4215
4216 drm_modeset_unlock_all(dev);
4217}
4218
4219static int pri_wm_latency_show(struct seq_file *m, void *data)
4220{
4221 struct drm_device *dev = m->private;
97e94b22
DL
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 const uint16_t *latencies;
4224
4225 if (INTEL_INFO(dev)->gen >= 9)
4226 latencies = dev_priv->wm.skl_latency;
4227 else
4228 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4229
97e94b22 4230 wm_latency_show(m, latencies);
369a1342
VS
4231
4232 return 0;
4233}
4234
4235static int spr_wm_latency_show(struct seq_file *m, void *data)
4236{
4237 struct drm_device *dev = m->private;
97e94b22
DL
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239 const uint16_t *latencies;
4240
4241 if (INTEL_INFO(dev)->gen >= 9)
4242 latencies = dev_priv->wm.skl_latency;
4243 else
4244 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4245
97e94b22 4246 wm_latency_show(m, latencies);
369a1342
VS
4247
4248 return 0;
4249}
4250
4251static int cur_wm_latency_show(struct seq_file *m, void *data)
4252{
4253 struct drm_device *dev = m->private;
97e94b22
DL
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255 const uint16_t *latencies;
4256
4257 if (INTEL_INFO(dev)->gen >= 9)
4258 latencies = dev_priv->wm.skl_latency;
4259 else
4260 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4261
97e94b22 4262 wm_latency_show(m, latencies);
369a1342
VS
4263
4264 return 0;
4265}
4266
4267static int pri_wm_latency_open(struct inode *inode, struct file *file)
4268{
4269 struct drm_device *dev = inode->i_private;
4270
9ad0257c 4271 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4272 return -ENODEV;
4273
4274 return single_open(file, pri_wm_latency_show, dev);
4275}
4276
4277static int spr_wm_latency_open(struct inode *inode, struct file *file)
4278{
4279 struct drm_device *dev = inode->i_private;
4280
9ad0257c 4281 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4282 return -ENODEV;
4283
4284 return single_open(file, spr_wm_latency_show, dev);
4285}
4286
4287static int cur_wm_latency_open(struct inode *inode, struct file *file)
4288{
4289 struct drm_device *dev = inode->i_private;
4290
9ad0257c 4291 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4292 return -ENODEV;
4293
4294 return single_open(file, cur_wm_latency_show, dev);
4295}
4296
4297static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4298 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4299{
4300 struct seq_file *m = file->private_data;
4301 struct drm_device *dev = m->private;
97e94b22 4302 uint16_t new[8] = { 0 };
546c81fd 4303 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4304 int level;
4305 int ret;
4306 char tmp[32];
4307
4308 if (len >= sizeof(tmp))
4309 return -EINVAL;
4310
4311 if (copy_from_user(tmp, ubuf, len))
4312 return -EFAULT;
4313
4314 tmp[len] = '\0';
4315
97e94b22
DL
4316 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4317 &new[0], &new[1], &new[2], &new[3],
4318 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4319 if (ret != num_levels)
4320 return -EINVAL;
4321
4322 drm_modeset_lock_all(dev);
4323
4324 for (level = 0; level < num_levels; level++)
4325 wm[level] = new[level];
4326
4327 drm_modeset_unlock_all(dev);
4328
4329 return len;
4330}
4331
4332
4333static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4334 size_t len, loff_t *offp)
4335{
4336 struct seq_file *m = file->private_data;
4337 struct drm_device *dev = m->private;
97e94b22
DL
4338 struct drm_i915_private *dev_priv = dev->dev_private;
4339 uint16_t *latencies;
369a1342 4340
97e94b22
DL
4341 if (INTEL_INFO(dev)->gen >= 9)
4342 latencies = dev_priv->wm.skl_latency;
4343 else
4344 latencies = to_i915(dev)->wm.pri_latency;
4345
4346 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4347}
4348
4349static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4350 size_t len, loff_t *offp)
4351{
4352 struct seq_file *m = file->private_data;
4353 struct drm_device *dev = m->private;
97e94b22
DL
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 uint16_t *latencies;
369a1342 4356
97e94b22
DL
4357 if (INTEL_INFO(dev)->gen >= 9)
4358 latencies = dev_priv->wm.skl_latency;
4359 else
4360 latencies = to_i915(dev)->wm.spr_latency;
4361
4362 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4363}
4364
4365static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4366 size_t len, loff_t *offp)
4367{
4368 struct seq_file *m = file->private_data;
4369 struct drm_device *dev = m->private;
97e94b22
DL
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371 uint16_t *latencies;
4372
4373 if (INTEL_INFO(dev)->gen >= 9)
4374 latencies = dev_priv->wm.skl_latency;
4375 else
4376 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4377
97e94b22 4378 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4379}
4380
4381static const struct file_operations i915_pri_wm_latency_fops = {
4382 .owner = THIS_MODULE,
4383 .open = pri_wm_latency_open,
4384 .read = seq_read,
4385 .llseek = seq_lseek,
4386 .release = single_release,
4387 .write = pri_wm_latency_write
4388};
4389
4390static const struct file_operations i915_spr_wm_latency_fops = {
4391 .owner = THIS_MODULE,
4392 .open = spr_wm_latency_open,
4393 .read = seq_read,
4394 .llseek = seq_lseek,
4395 .release = single_release,
4396 .write = spr_wm_latency_write
4397};
4398
4399static const struct file_operations i915_cur_wm_latency_fops = {
4400 .owner = THIS_MODULE,
4401 .open = cur_wm_latency_open,
4402 .read = seq_read,
4403 .llseek = seq_lseek,
4404 .release = single_release,
4405 .write = cur_wm_latency_write
4406};
4407
647416f9
KC
4408static int
4409i915_wedged_get(void *data, u64 *val)
f3cd474b 4410{
647416f9 4411 struct drm_device *dev = data;
e277a1f8 4412 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4413
647416f9 4414 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4415
647416f9 4416 return 0;
f3cd474b
CW
4417}
4418
647416f9
KC
4419static int
4420i915_wedged_set(void *data, u64 val)
f3cd474b 4421{
647416f9 4422 struct drm_device *dev = data;
d46c0517
ID
4423 struct drm_i915_private *dev_priv = dev->dev_private;
4424
b8d24a06
MK
4425 /*
4426 * There is no safeguard against this debugfs entry colliding
4427 * with the hangcheck calling same i915_handle_error() in
4428 * parallel, causing an explosion. For now we assume that the
4429 * test harness is responsible enough not to inject gpu hangs
4430 * while it is writing to 'i915_wedged'
4431 */
4432
4433 if (i915_reset_in_progress(&dev_priv->gpu_error))
4434 return -EAGAIN;
4435
d46c0517 4436 intel_runtime_pm_get(dev_priv);
f3cd474b 4437
58174462
MK
4438 i915_handle_error(dev, val,
4439 "Manually setting wedged to %llu", val);
d46c0517
ID
4440
4441 intel_runtime_pm_put(dev_priv);
4442
647416f9 4443 return 0;
f3cd474b
CW
4444}
4445
647416f9
KC
4446DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4447 i915_wedged_get, i915_wedged_set,
3a3b4f98 4448 "%llu\n");
f3cd474b 4449
647416f9
KC
4450static int
4451i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4452{
647416f9 4453 struct drm_device *dev = data;
e277a1f8 4454 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4455
647416f9 4456 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4457
647416f9 4458 return 0;
e5eb3d63
DV
4459}
4460
647416f9
KC
4461static int
4462i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4463{
647416f9 4464 struct drm_device *dev = data;
e5eb3d63 4465 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4466 int ret;
e5eb3d63 4467
647416f9 4468 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4469
22bcfc6a
DV
4470 ret = mutex_lock_interruptible(&dev->struct_mutex);
4471 if (ret)
4472 return ret;
4473
99584db3 4474 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4475 mutex_unlock(&dev->struct_mutex);
4476
647416f9 4477 return 0;
e5eb3d63
DV
4478}
4479
647416f9
KC
4480DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4481 i915_ring_stop_get, i915_ring_stop_set,
4482 "0x%08llx\n");
d5442303 4483
094f9a54
CW
4484static int
4485i915_ring_missed_irq_get(void *data, u64 *val)
4486{
4487 struct drm_device *dev = data;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489
4490 *val = dev_priv->gpu_error.missed_irq_rings;
4491 return 0;
4492}
4493
4494static int
4495i915_ring_missed_irq_set(void *data, u64 val)
4496{
4497 struct drm_device *dev = data;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 int ret;
4500
4501 /* Lock against concurrent debugfs callers */
4502 ret = mutex_lock_interruptible(&dev->struct_mutex);
4503 if (ret)
4504 return ret;
4505 dev_priv->gpu_error.missed_irq_rings = val;
4506 mutex_unlock(&dev->struct_mutex);
4507
4508 return 0;
4509}
4510
4511DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4512 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4513 "0x%08llx\n");
4514
4515static int
4516i915_ring_test_irq_get(void *data, u64 *val)
4517{
4518 struct drm_device *dev = data;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
4520
4521 *val = dev_priv->gpu_error.test_irq_rings;
4522
4523 return 0;
4524}
4525
4526static int
4527i915_ring_test_irq_set(void *data, u64 val)
4528{
4529 struct drm_device *dev = data;
4530 struct drm_i915_private *dev_priv = dev->dev_private;
4531 int ret;
4532
4533 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4534
4535 /* Lock against concurrent debugfs callers */
4536 ret = mutex_lock_interruptible(&dev->struct_mutex);
4537 if (ret)
4538 return ret;
4539
4540 dev_priv->gpu_error.test_irq_rings = val;
4541 mutex_unlock(&dev->struct_mutex);
4542
4543 return 0;
4544}
4545
4546DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4547 i915_ring_test_irq_get, i915_ring_test_irq_set,
4548 "0x%08llx\n");
4549
dd624afd
CW
4550#define DROP_UNBOUND 0x1
4551#define DROP_BOUND 0x2
4552#define DROP_RETIRE 0x4
4553#define DROP_ACTIVE 0x8
4554#define DROP_ALL (DROP_UNBOUND | \
4555 DROP_BOUND | \
4556 DROP_RETIRE | \
4557 DROP_ACTIVE)
647416f9
KC
4558static int
4559i915_drop_caches_get(void *data, u64 *val)
dd624afd 4560{
647416f9 4561 *val = DROP_ALL;
dd624afd 4562
647416f9 4563 return 0;
dd624afd
CW
4564}
4565
647416f9
KC
4566static int
4567i915_drop_caches_set(void *data, u64 val)
dd624afd 4568{
647416f9 4569 struct drm_device *dev = data;
dd624afd 4570 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4571 int ret;
dd624afd 4572
2f9fe5ff 4573 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4574
4575 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4576 * on ioctls on -EAGAIN. */
4577 ret = mutex_lock_interruptible(&dev->struct_mutex);
4578 if (ret)
4579 return ret;
4580
4581 if (val & DROP_ACTIVE) {
4582 ret = i915_gpu_idle(dev);
4583 if (ret)
4584 goto unlock;
4585 }
4586
4587 if (val & (DROP_RETIRE | DROP_ACTIVE))
4588 i915_gem_retire_requests(dev);
4589
21ab4e74
CW
4590 if (val & DROP_BOUND)
4591 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4592
21ab4e74
CW
4593 if (val & DROP_UNBOUND)
4594 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4595
4596unlock:
4597 mutex_unlock(&dev->struct_mutex);
4598
647416f9 4599 return ret;
dd624afd
CW
4600}
4601
647416f9
KC
4602DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4603 i915_drop_caches_get, i915_drop_caches_set,
4604 "0x%08llx\n");
dd624afd 4605
647416f9
KC
4606static int
4607i915_max_freq_get(void *data, u64 *val)
358733e9 4608{
647416f9 4609 struct drm_device *dev = data;
e277a1f8 4610 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4611 int ret;
004777cb 4612
daa3afb2 4613 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4614 return -ENODEV;
4615
5c9669ce
TR
4616 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4617
4fc688ce 4618 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4619 if (ret)
4620 return ret;
358733e9 4621
7c59a9c1 4622 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4623 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4624
647416f9 4625 return 0;
358733e9
JB
4626}
4627
647416f9
KC
4628static int
4629i915_max_freq_set(void *data, u64 val)
358733e9 4630{
647416f9 4631 struct drm_device *dev = data;
358733e9 4632 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4633 u32 hw_max, hw_min;
647416f9 4634 int ret;
004777cb 4635
daa3afb2 4636 if (INTEL_INFO(dev)->gen < 6)
004777cb 4637 return -ENODEV;
358733e9 4638
5c9669ce
TR
4639 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4640
647416f9 4641 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4642
4fc688ce 4643 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4644 if (ret)
4645 return ret;
4646
358733e9
JB
4647 /*
4648 * Turbo will still be enabled, but won't go above the set value.
4649 */
bc4d91f6 4650 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4651
bc4d91f6
AG
4652 hw_max = dev_priv->rps.max_freq;
4653 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4654
b39fb297 4655 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4656 mutex_unlock(&dev_priv->rps.hw_lock);
4657 return -EINVAL;
0a073b84
JB
4658 }
4659
b39fb297 4660 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4661
ffe02b40 4662 intel_set_rps(dev, val);
dd0a1aa1 4663
4fc688ce 4664 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4665
647416f9 4666 return 0;
358733e9
JB
4667}
4668
647416f9
KC
4669DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4670 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4671 "%llu\n");
358733e9 4672
647416f9
KC
4673static int
4674i915_min_freq_get(void *data, u64 *val)
1523c310 4675{
647416f9 4676 struct drm_device *dev = data;
e277a1f8 4677 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4678 int ret;
004777cb 4679
daa3afb2 4680 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4681 return -ENODEV;
4682
5c9669ce
TR
4683 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4684
4fc688ce 4685 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4686 if (ret)
4687 return ret;
1523c310 4688
7c59a9c1 4689 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4690 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4691
647416f9 4692 return 0;
1523c310
JB
4693}
4694
647416f9
KC
4695static int
4696i915_min_freq_set(void *data, u64 val)
1523c310 4697{
647416f9 4698 struct drm_device *dev = data;
1523c310 4699 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4700 u32 hw_max, hw_min;
647416f9 4701 int ret;
004777cb 4702
daa3afb2 4703 if (INTEL_INFO(dev)->gen < 6)
004777cb 4704 return -ENODEV;
1523c310 4705
5c9669ce
TR
4706 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4707
647416f9 4708 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4709
4fc688ce 4710 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4711 if (ret)
4712 return ret;
4713
1523c310
JB
4714 /*
4715 * Turbo will still be enabled, but won't go below the set value.
4716 */
bc4d91f6 4717 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4718
bc4d91f6
AG
4719 hw_max = dev_priv->rps.max_freq;
4720 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4721
b39fb297 4722 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4723 mutex_unlock(&dev_priv->rps.hw_lock);
4724 return -EINVAL;
0a073b84 4725 }
dd0a1aa1 4726
b39fb297 4727 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4728
ffe02b40 4729 intel_set_rps(dev, val);
dd0a1aa1 4730
4fc688ce 4731 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4732
647416f9 4733 return 0;
1523c310
JB
4734}
4735
647416f9
KC
4736DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4737 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4738 "%llu\n");
1523c310 4739
647416f9
KC
4740static int
4741i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4742{
647416f9 4743 struct drm_device *dev = data;
e277a1f8 4744 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4745 u32 snpcr;
647416f9 4746 int ret;
07b7ddd9 4747
004777cb
DV
4748 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4749 return -ENODEV;
4750
22bcfc6a
DV
4751 ret = mutex_lock_interruptible(&dev->struct_mutex);
4752 if (ret)
4753 return ret;
c8c8fb33 4754 intel_runtime_pm_get(dev_priv);
22bcfc6a 4755
07b7ddd9 4756 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4757
4758 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4759 mutex_unlock(&dev_priv->dev->struct_mutex);
4760
647416f9 4761 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4762
647416f9 4763 return 0;
07b7ddd9
JB
4764}
4765
647416f9
KC
4766static int
4767i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4768{
647416f9 4769 struct drm_device *dev = data;
07b7ddd9 4770 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4771 u32 snpcr;
07b7ddd9 4772
004777cb
DV
4773 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4774 return -ENODEV;
4775
647416f9 4776 if (val > 3)
07b7ddd9
JB
4777 return -EINVAL;
4778
c8c8fb33 4779 intel_runtime_pm_get(dev_priv);
647416f9 4780 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4781
4782 /* Update the cache sharing policy here as well */
4783 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4784 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4785 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4786 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4787
c8c8fb33 4788 intel_runtime_pm_put(dev_priv);
647416f9 4789 return 0;
07b7ddd9
JB
4790}
4791
647416f9
KC
4792DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4793 i915_cache_sharing_get, i915_cache_sharing_set,
4794 "%llu\n");
07b7ddd9 4795
5d39525a
JM
4796struct sseu_dev_status {
4797 unsigned int slice_total;
4798 unsigned int subslice_total;
4799 unsigned int subslice_per_slice;
4800 unsigned int eu_total;
4801 unsigned int eu_per_subslice;
4802};
4803
4804static void cherryview_sseu_device_status(struct drm_device *dev,
4805 struct sseu_dev_status *stat)
4806{
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 const int ss_max = 2;
4809 int ss;
4810 u32 sig1[ss_max], sig2[ss_max];
4811
4812 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4813 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4814 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4815 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4816
4817 for (ss = 0; ss < ss_max; ss++) {
4818 unsigned int eu_cnt;
4819
4820 if (sig1[ss] & CHV_SS_PG_ENABLE)
4821 /* skip disabled subslice */
4822 continue;
4823
4824 stat->slice_total = 1;
4825 stat->subslice_per_slice++;
4826 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4827 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4828 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4829 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4830 stat->eu_total += eu_cnt;
4831 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4832 }
4833 stat->subslice_total = stat->subslice_per_slice;
4834}
4835
4836static void gen9_sseu_device_status(struct drm_device *dev,
4837 struct sseu_dev_status *stat)
4838{
4839 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 4840 int s_max = 3, ss_max = 4;
5d39525a
JM
4841 int s, ss;
4842 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4843
1c046bc1
JM
4844 /* BXT has a single slice and at most 3 subslices. */
4845 if (IS_BROXTON(dev)) {
4846 s_max = 1;
4847 ss_max = 3;
4848 }
4849
4850 for (s = 0; s < s_max; s++) {
4851 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4852 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4853 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4854 }
4855
5d39525a
JM
4856 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4857 GEN9_PGCTL_SSA_EU19_ACK |
4858 GEN9_PGCTL_SSA_EU210_ACK |
4859 GEN9_PGCTL_SSA_EU311_ACK;
4860 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4861 GEN9_PGCTL_SSB_EU19_ACK |
4862 GEN9_PGCTL_SSB_EU210_ACK |
4863 GEN9_PGCTL_SSB_EU311_ACK;
4864
4865 for (s = 0; s < s_max; s++) {
1c046bc1
JM
4866 unsigned int ss_cnt = 0;
4867
5d39525a
JM
4868 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4869 /* skip disabled slice */
4870 continue;
4871
4872 stat->slice_total++;
1c046bc1
JM
4873
4874 if (IS_SKYLAKE(dev))
4875 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4876
5d39525a
JM
4877 for (ss = 0; ss < ss_max; ss++) {
4878 unsigned int eu_cnt;
4879
1c046bc1
JM
4880 if (IS_BROXTON(dev) &&
4881 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4882 /* skip disabled subslice */
4883 continue;
4884
4885 if (IS_BROXTON(dev))
4886 ss_cnt++;
4887
5d39525a
JM
4888 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4889 eu_mask[ss%2]);
4890 stat->eu_total += eu_cnt;
4891 stat->eu_per_subslice = max(stat->eu_per_subslice,
4892 eu_cnt);
4893 }
1c046bc1
JM
4894
4895 stat->subslice_total += ss_cnt;
4896 stat->subslice_per_slice = max(stat->subslice_per_slice,
4897 ss_cnt);
5d39525a
JM
4898 }
4899}
4900
3873218f
JM
4901static int i915_sseu_status(struct seq_file *m, void *unused)
4902{
4903 struct drm_info_node *node = (struct drm_info_node *) m->private;
4904 struct drm_device *dev = node->minor->dev;
5d39525a 4905 struct sseu_dev_status stat;
3873218f 4906
5575f03a 4907 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
3873218f
JM
4908 return -ENODEV;
4909
4910 seq_puts(m, "SSEU Device Info\n");
4911 seq_printf(m, " Available Slice Total: %u\n",
4912 INTEL_INFO(dev)->slice_total);
4913 seq_printf(m, " Available Subslice Total: %u\n",
4914 INTEL_INFO(dev)->subslice_total);
4915 seq_printf(m, " Available Subslice Per Slice: %u\n",
4916 INTEL_INFO(dev)->subslice_per_slice);
4917 seq_printf(m, " Available EU Total: %u\n",
4918 INTEL_INFO(dev)->eu_total);
4919 seq_printf(m, " Available EU Per Subslice: %u\n",
4920 INTEL_INFO(dev)->eu_per_subslice);
4921 seq_printf(m, " Has Slice Power Gating: %s\n",
4922 yesno(INTEL_INFO(dev)->has_slice_pg));
4923 seq_printf(m, " Has Subslice Power Gating: %s\n",
4924 yesno(INTEL_INFO(dev)->has_subslice_pg));
4925 seq_printf(m, " Has EU Power Gating: %s\n",
4926 yesno(INTEL_INFO(dev)->has_eu_pg));
4927
7f992aba 4928 seq_puts(m, "SSEU Device Status\n");
5d39525a 4929 memset(&stat, 0, sizeof(stat));
5575f03a 4930 if (IS_CHERRYVIEW(dev)) {
5d39525a 4931 cherryview_sseu_device_status(dev, &stat);
1c046bc1 4932 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 4933 gen9_sseu_device_status(dev, &stat);
7f992aba 4934 }
5d39525a
JM
4935 seq_printf(m, " Enabled Slice Total: %u\n",
4936 stat.slice_total);
4937 seq_printf(m, " Enabled Subslice Total: %u\n",
4938 stat.subslice_total);
4939 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4940 stat.subslice_per_slice);
4941 seq_printf(m, " Enabled EU Total: %u\n",
4942 stat.eu_total);
4943 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4944 stat.eu_per_subslice);
7f992aba 4945
3873218f
JM
4946 return 0;
4947}
4948
6d794d42
BW
4949static int i915_forcewake_open(struct inode *inode, struct file *file)
4950{
4951 struct drm_device *dev = inode->i_private;
4952 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4953
075edca4 4954 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4955 return 0;
4956
6daccb0b 4957 intel_runtime_pm_get(dev_priv);
59bad947 4958 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4959
4960 return 0;
4961}
4962
c43b5634 4963static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4964{
4965 struct drm_device *dev = inode->i_private;
4966 struct drm_i915_private *dev_priv = dev->dev_private;
4967
075edca4 4968 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4969 return 0;
4970
59bad947 4971 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 4972 intel_runtime_pm_put(dev_priv);
6d794d42
BW
4973
4974 return 0;
4975}
4976
4977static const struct file_operations i915_forcewake_fops = {
4978 .owner = THIS_MODULE,
4979 .open = i915_forcewake_open,
4980 .release = i915_forcewake_release,
4981};
4982
4983static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4984{
4985 struct drm_device *dev = minor->dev;
4986 struct dentry *ent;
4987
4988 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4989 S_IRUSR,
6d794d42
BW
4990 root, dev,
4991 &i915_forcewake_fops);
f3c5fe97
WY
4992 if (!ent)
4993 return -ENOMEM;
6d794d42 4994
8eb57294 4995 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4996}
4997
6a9c308d
DV
4998static int i915_debugfs_create(struct dentry *root,
4999 struct drm_minor *minor,
5000 const char *name,
5001 const struct file_operations *fops)
07b7ddd9
JB
5002{
5003 struct drm_device *dev = minor->dev;
5004 struct dentry *ent;
5005
6a9c308d 5006 ent = debugfs_create_file(name,
07b7ddd9
JB
5007 S_IRUGO | S_IWUSR,
5008 root, dev,
6a9c308d 5009 fops);
f3c5fe97
WY
5010 if (!ent)
5011 return -ENOMEM;
07b7ddd9 5012
6a9c308d 5013 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5014}
5015
06c5bf8c 5016static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5017 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5018 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5019 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5020 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5021 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5022 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5023 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5024 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5025 {"i915_gem_request", i915_gem_request_info, 0},
5026 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5027 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5028 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5029 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5030 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5031 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5032 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5033 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
adb4bd12 5034 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5035 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5036 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5037 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5038 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5039 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5040 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5041 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5042 {"i915_sr_status", i915_sr_status, 0},
44834a67 5043 {"i915_opregion", i915_opregion, 0},
37811fcc 5044 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5045 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5046 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5047 {"i915_execlists", i915_execlists, 0},
f65367b5 5048 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5049 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5050 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5051 {"i915_llc", i915_llc, 0},
e91fd8c6 5052 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5053 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5054 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5055 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5056 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 5057 {"i915_display_info", i915_display_info, 0},
e04934cf 5058 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5059 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5060 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5061 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5062 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5063 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5064 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5065 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5066};
27c202ad 5067#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5068
06c5bf8c 5069static const struct i915_debugfs_files {
34b9674c
DV
5070 const char *name;
5071 const struct file_operations *fops;
5072} i915_debugfs_files[] = {
5073 {"i915_wedged", &i915_wedged_fops},
5074 {"i915_max_freq", &i915_max_freq_fops},
5075 {"i915_min_freq", &i915_min_freq_fops},
5076 {"i915_cache_sharing", &i915_cache_sharing_fops},
5077 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5078 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5079 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5080 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5081 {"i915_error_state", &i915_error_state_fops},
5082 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5083 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5084 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5085 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5086 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5087 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5088 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5089 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5090 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5091};
5092
07144428
DL
5093void intel_display_crc_init(struct drm_device *dev)
5094{
5095 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5096 enum pipe pipe;
07144428 5097
055e393f 5098 for_each_pipe(dev_priv, pipe) {
b378360e 5099 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5100
d538bbdf
DL
5101 pipe_crc->opened = false;
5102 spin_lock_init(&pipe_crc->lock);
07144428
DL
5103 init_waitqueue_head(&pipe_crc->wq);
5104 }
5105}
5106
27c202ad 5107int i915_debugfs_init(struct drm_minor *minor)
2017263e 5108{
34b9674c 5109 int ret, i;
f3cd474b 5110
6d794d42 5111 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5112 if (ret)
5113 return ret;
6a9c308d 5114
07144428
DL
5115 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5116 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5117 if (ret)
5118 return ret;
5119 }
5120
34b9674c
DV
5121 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5122 ret = i915_debugfs_create(minor->debugfs_root, minor,
5123 i915_debugfs_files[i].name,
5124 i915_debugfs_files[i].fops);
5125 if (ret)
5126 return ret;
5127 }
40633219 5128
27c202ad
BG
5129 return drm_debugfs_create_files(i915_debugfs_list,
5130 I915_DEBUGFS_ENTRIES,
2017263e
BG
5131 minor->debugfs_root, minor);
5132}
5133
27c202ad 5134void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5135{
34b9674c
DV
5136 int i;
5137
27c202ad
BG
5138 drm_debugfs_remove_files(i915_debugfs_list,
5139 I915_DEBUGFS_ENTRIES, minor);
07144428 5140
6d794d42
BW
5141 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5142 1, minor);
07144428 5143
e309a997 5144 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5145 struct drm_info_list *info_list =
5146 (struct drm_info_list *)&i915_pipe_crc_data[i];
5147
5148 drm_debugfs_remove_files(info_list, 1, minor);
5149 }
5150
34b9674c
DV
5151 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5152 struct drm_info_list *info_list =
5153 (struct drm_info_list *) i915_debugfs_files[i].fops;
5154
5155 drm_debugfs_remove_files(info_list, 1, minor);
5156 }
2017263e 5157}
aa7471d2
JN
5158
5159struct dpcd_block {
5160 /* DPCD dump start address. */
5161 unsigned int offset;
5162 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5163 unsigned int end;
5164 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5165 size_t size;
5166 /* Only valid for eDP. */
5167 bool edp;
5168};
5169
5170static const struct dpcd_block i915_dpcd_debug[] = {
5171 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5172 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5173 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5174 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5175 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5176 { .offset = DP_SET_POWER },
5177 { .offset = DP_EDP_DPCD_REV },
5178 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5179 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5180 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5181};
5182
5183static int i915_dpcd_show(struct seq_file *m, void *data)
5184{
5185 struct drm_connector *connector = m->private;
5186 struct intel_dp *intel_dp =
5187 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5188 uint8_t buf[16];
5189 ssize_t err;
5190 int i;
5191
5c1a8875
MK
5192 if (connector->status != connector_status_connected)
5193 return -ENODEV;
5194
aa7471d2
JN
5195 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5196 const struct dpcd_block *b = &i915_dpcd_debug[i];
5197 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5198
5199 if (b->edp &&
5200 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5201 continue;
5202
5203 /* low tech for now */
5204 if (WARN_ON(size > sizeof(buf)))
5205 continue;
5206
5207 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5208 if (err <= 0) {
5209 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5210 size, b->offset, err);
5211 continue;
5212 }
5213
5214 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5215 }
aa7471d2
JN
5216
5217 return 0;
5218}
5219
5220static int i915_dpcd_open(struct inode *inode, struct file *file)
5221{
5222 return single_open(file, i915_dpcd_show, inode->i_private);
5223}
5224
5225static const struct file_operations i915_dpcd_fops = {
5226 .owner = THIS_MODULE,
5227 .open = i915_dpcd_open,
5228 .read = seq_read,
5229 .llseek = seq_lseek,
5230 .release = single_release,
5231};
5232
5233/**
5234 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5235 * @connector: pointer to a registered drm_connector
5236 *
5237 * Cleanup will be done by drm_connector_unregister() through a call to
5238 * drm_debugfs_connector_remove().
5239 *
5240 * Returns 0 on success, negative error codes on error.
5241 */
5242int i915_debugfs_connector_add(struct drm_connector *connector)
5243{
5244 struct dentry *root = connector->debugfs_entry;
5245
5246 /* The connector must have been registered beforehands. */
5247 if (!root)
5248 return -ENODEV;
5249
5250 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5251 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5252 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5253 &i915_dpcd_fops);
5254
5255 return 0;
5256}
This page took 0.794461 seconds and 5 git commands to generate.