drm/i915: Use connector->name in drrs debugfs.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885
CW
267 struct drm_device *dev = node->minor->dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
428 if (ctx->engine[n].ringbuf)
429 per_file_stats(0, ctx->engine[n].ringbuf->obj, data);
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
443 mutex_lock(&dev_priv->dev->struct_mutex);
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
447 list_for_each_entry(file, &dev_priv->dev->filelist, lhead) {
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
451 mutex_unlock(&dev_priv->dev->struct_mutex);
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
4e5359cd
SF
624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
9f25d007 626 struct drm_info_node *node = m->private;
4e5359cd 627 struct drm_device *dev = node->minor->dev;
d6bbafa1 628 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 629 struct intel_crtc *crtc;
8a270ebf
DV
630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
4e5359cd 635
d3fcc808 636 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
51cbaf01 639 struct intel_flip_work *work;
4e5359cd 640
5e2d7afc 641 spin_lock_irq(&dev->event_lock);
5a21b665
DV
642 work = crtc->flip_work;
643 if (work == NULL) {
9db4a9c7 644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
645 pipe, plane);
646 } else {
5a21b665
DV
647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
665 engine->get_seqno(engine),
666 i915_gem_request_completed(work->flip_queued_req, true));
667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
684 }
685 }
5e2d7afc 686 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
687 }
688
8a270ebf
DV
689 mutex_unlock(&dev->struct_mutex);
690
4e5359cd
SF
691 return 0;
692}
693
493018dc
BV
694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
698 struct drm_i915_private *dev_priv = dev->dev_private;
699 struct drm_i915_gem_object *obj;
e2f80391 700 struct intel_engine_cs *engine;
8d9d5744 701 int total = 0;
b4ac5afc 702 int ret, j;
493018dc
BV
703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
b4ac5afc 708 for_each_engine(engine, dev_priv) {
e2f80391 709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
e2f80391 714 &engine->batch_pool.cache_list[j],
8d9d5744
CW
715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 718 engine->name, j, count);
8d9d5744
CW
719
720 list_for_each_entry(obj,
e2f80391 721 &engine->batch_pool.cache_list[j],
8d9d5744
CW
722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
06fbca71 729 }
493018dc
BV
730 }
731
8d9d5744 732 seq_printf(m, "total: %d\n", total);
493018dc
BV
733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
2017263e
BG
739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 744 struct intel_engine_cs *engine;
eed29a5b 745 struct drm_i915_gem_request *req;
b4ac5afc 746 int ret, any;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
2017263e 751
2d1070b2 752 any = 0;
b4ac5afc 753 for_each_engine(engine, dev_priv) {
2d1070b2
CW
754 int count;
755
756 count = 0;
e2f80391 757 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
758 count++;
759 if (count == 0)
a2c7f6fd
CW
760 continue;
761
e2f80391
TU
762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
eed29a5b
DV
768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 770 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
771 req->seqno,
772 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
c2c347a9 776 }
2d1070b2
CW
777
778 any++;
2017263e 779 }
de227ef0
CW
780 mutex_unlock(&dev->struct_mutex);
781
2d1070b2 782 if (any == 0)
267f0c90 783 seq_puts(m, "No requests\n");
c2c347a9 784
2017263e
BG
785 return 0;
786}
787
b2223497 788static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 789 struct intel_engine_cs *engine)
b2223497 790{
12471ba8
CW
791 seq_printf(m, "Current sequence (%s): %x\n",
792 engine->name, engine->get_seqno(engine));
793 seq_printf(m, "Current user interrupts (%s): %x\n",
794 engine->name, READ_ONCE(engine->user_interrupts));
b2223497
CW
795}
796
2017263e
BG
797static int i915_gem_seqno_info(struct seq_file *m, void *data)
798{
9f25d007 799 struct drm_info_node *node = m->private;
2017263e 800 struct drm_device *dev = node->minor->dev;
e277a1f8 801 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 802 struct intel_engine_cs *engine;
b4ac5afc 803 int ret;
de227ef0
CW
804
805 ret = mutex_lock_interruptible(&dev->struct_mutex);
806 if (ret)
807 return ret;
c8c8fb33 808 intel_runtime_pm_get(dev_priv);
2017263e 809
b4ac5afc 810 for_each_engine(engine, dev_priv)
e2f80391 811 i915_ring_seqno_info(m, engine);
de227ef0 812
c8c8fb33 813 intel_runtime_pm_put(dev_priv);
de227ef0
CW
814 mutex_unlock(&dev->struct_mutex);
815
2017263e
BG
816 return 0;
817}
818
819
820static int i915_interrupt_info(struct seq_file *m, void *data)
821{
9f25d007 822 struct drm_info_node *node = m->private;
2017263e 823 struct drm_device *dev = node->minor->dev;
e277a1f8 824 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 825 struct intel_engine_cs *engine;
9db4a9c7 826 int ret, i, pipe;
de227ef0
CW
827
828 ret = mutex_lock_interruptible(&dev->struct_mutex);
829 if (ret)
830 return ret;
c8c8fb33 831 intel_runtime_pm_get(dev_priv);
2017263e 832
74e1ca8c 833 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
834 seq_printf(m, "Master Interrupt Control:\t%08x\n",
835 I915_READ(GEN8_MASTER_IRQ));
836
837 seq_printf(m, "Display IER:\t%08x\n",
838 I915_READ(VLV_IER));
839 seq_printf(m, "Display IIR:\t%08x\n",
840 I915_READ(VLV_IIR));
841 seq_printf(m, "Display IIR_RW:\t%08x\n",
842 I915_READ(VLV_IIR_RW));
843 seq_printf(m, "Display IMR:\t%08x\n",
844 I915_READ(VLV_IMR));
055e393f 845 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
846 seq_printf(m, "Pipe %c stat:\t%08x\n",
847 pipe_name(pipe),
848 I915_READ(PIPESTAT(pipe)));
849
850 seq_printf(m, "Port hotplug:\t%08x\n",
851 I915_READ(PORT_HOTPLUG_EN));
852 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
853 I915_READ(VLV_DPFLIPSTAT));
854 seq_printf(m, "DPINVGTT:\t%08x\n",
855 I915_READ(DPINVGTT));
856
857 for (i = 0; i < 4; i++) {
858 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
859 i, I915_READ(GEN8_GT_IMR(i)));
860 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
861 i, I915_READ(GEN8_GT_IIR(i)));
862 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
863 i, I915_READ(GEN8_GT_IER(i)));
864 }
865
866 seq_printf(m, "PCU interrupt mask:\t%08x\n",
867 I915_READ(GEN8_PCU_IMR));
868 seq_printf(m, "PCU interrupt identity:\t%08x\n",
869 I915_READ(GEN8_PCU_IIR));
870 seq_printf(m, "PCU interrupt enable:\t%08x\n",
871 I915_READ(GEN8_PCU_IER));
872 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
873 seq_printf(m, "Master Interrupt Control:\t%08x\n",
874 I915_READ(GEN8_MASTER_IRQ));
875
876 for (i = 0; i < 4; i++) {
877 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
878 i, I915_READ(GEN8_GT_IMR(i)));
879 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
880 i, I915_READ(GEN8_GT_IIR(i)));
881 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
882 i, I915_READ(GEN8_GT_IER(i)));
883 }
884
055e393f 885 for_each_pipe(dev_priv, pipe) {
e129649b
ID
886 enum intel_display_power_domain power_domain;
887
888 power_domain = POWER_DOMAIN_PIPE(pipe);
889 if (!intel_display_power_get_if_enabled(dev_priv,
890 power_domain)) {
22c59960
PZ
891 seq_printf(m, "Pipe %c power disabled\n",
892 pipe_name(pipe));
893 continue;
894 }
a123f157 895 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
896 pipe_name(pipe),
897 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 898 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
899 pipe_name(pipe),
900 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 901 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
902 pipe_name(pipe),
903 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
904
905 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
906 }
907
908 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
909 I915_READ(GEN8_DE_PORT_IMR));
910 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
911 I915_READ(GEN8_DE_PORT_IIR));
912 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
913 I915_READ(GEN8_DE_PORT_IER));
914
915 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
916 I915_READ(GEN8_DE_MISC_IMR));
917 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
918 I915_READ(GEN8_DE_MISC_IIR));
919 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
920 I915_READ(GEN8_DE_MISC_IER));
921
922 seq_printf(m, "PCU interrupt mask:\t%08x\n",
923 I915_READ(GEN8_PCU_IMR));
924 seq_printf(m, "PCU interrupt identity:\t%08x\n",
925 I915_READ(GEN8_PCU_IIR));
926 seq_printf(m, "PCU interrupt enable:\t%08x\n",
927 I915_READ(GEN8_PCU_IER));
928 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
929 seq_printf(m, "Display IER:\t%08x\n",
930 I915_READ(VLV_IER));
931 seq_printf(m, "Display IIR:\t%08x\n",
932 I915_READ(VLV_IIR));
933 seq_printf(m, "Display IIR_RW:\t%08x\n",
934 I915_READ(VLV_IIR_RW));
935 seq_printf(m, "Display IMR:\t%08x\n",
936 I915_READ(VLV_IMR));
055e393f 937 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
938 seq_printf(m, "Pipe %c stat:\t%08x\n",
939 pipe_name(pipe),
940 I915_READ(PIPESTAT(pipe)));
941
942 seq_printf(m, "Master IER:\t%08x\n",
943 I915_READ(VLV_MASTER_IER));
944
945 seq_printf(m, "Render IER:\t%08x\n",
946 I915_READ(GTIER));
947 seq_printf(m, "Render IIR:\t%08x\n",
948 I915_READ(GTIIR));
949 seq_printf(m, "Render IMR:\t%08x\n",
950 I915_READ(GTIMR));
951
952 seq_printf(m, "PM IER:\t\t%08x\n",
953 I915_READ(GEN6_PMIER));
954 seq_printf(m, "PM IIR:\t\t%08x\n",
955 I915_READ(GEN6_PMIIR));
956 seq_printf(m, "PM IMR:\t\t%08x\n",
957 I915_READ(GEN6_PMIMR));
958
959 seq_printf(m, "Port hotplug:\t%08x\n",
960 I915_READ(PORT_HOTPLUG_EN));
961 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
962 I915_READ(VLV_DPFLIPSTAT));
963 seq_printf(m, "DPINVGTT:\t%08x\n",
964 I915_READ(DPINVGTT));
965
966 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
967 seq_printf(m, "Interrupt enable: %08x\n",
968 I915_READ(IER));
969 seq_printf(m, "Interrupt identity: %08x\n",
970 I915_READ(IIR));
971 seq_printf(m, "Interrupt mask: %08x\n",
972 I915_READ(IMR));
055e393f 973 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
974 seq_printf(m, "Pipe %c stat: %08x\n",
975 pipe_name(pipe),
976 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
977 } else {
978 seq_printf(m, "North Display Interrupt enable: %08x\n",
979 I915_READ(DEIER));
980 seq_printf(m, "North Display Interrupt identity: %08x\n",
981 I915_READ(DEIIR));
982 seq_printf(m, "North Display Interrupt mask: %08x\n",
983 I915_READ(DEIMR));
984 seq_printf(m, "South Display Interrupt enable: %08x\n",
985 I915_READ(SDEIER));
986 seq_printf(m, "South Display Interrupt identity: %08x\n",
987 I915_READ(SDEIIR));
988 seq_printf(m, "South Display Interrupt mask: %08x\n",
989 I915_READ(SDEIMR));
990 seq_printf(m, "Graphics Interrupt enable: %08x\n",
991 I915_READ(GTIER));
992 seq_printf(m, "Graphics Interrupt identity: %08x\n",
993 I915_READ(GTIIR));
994 seq_printf(m, "Graphics Interrupt mask: %08x\n",
995 I915_READ(GTIMR));
996 }
b4ac5afc 997 for_each_engine(engine, dev_priv) {
a123f157 998 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
999 seq_printf(m,
1000 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1001 engine->name, I915_READ_IMR(engine));
9862e600 1002 }
e2f80391 1003 i915_ring_seqno_info(m, engine);
9862e600 1004 }
c8c8fb33 1005 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1006 mutex_unlock(&dev->struct_mutex);
1007
2017263e
BG
1008 return 0;
1009}
1010
a6172a80
CW
1011static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1012{
9f25d007 1013 struct drm_info_node *node = m->private;
a6172a80 1014 struct drm_device *dev = node->minor->dev;
e277a1f8 1015 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
1016 int i, ret;
1017
1018 ret = mutex_lock_interruptible(&dev->struct_mutex);
1019 if (ret)
1020 return ret;
a6172a80 1021
a6172a80
CW
1022 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1023 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1024 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1025
6c085a72
CW
1026 seq_printf(m, "Fence %d, pin count = %d, object = ",
1027 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1028 if (obj == NULL)
267f0c90 1029 seq_puts(m, "unused");
c2c347a9 1030 else
05394f39 1031 describe_obj(m, obj);
267f0c90 1032 seq_putc(m, '\n');
a6172a80
CW
1033 }
1034
05394f39 1035 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1036 return 0;
1037}
1038
2017263e
BG
1039static int i915_hws_info(struct seq_file *m, void *data)
1040{
9f25d007 1041 struct drm_info_node *node = m->private;
2017263e 1042 struct drm_device *dev = node->minor->dev;
e277a1f8 1043 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1044 struct intel_engine_cs *engine;
1a240d4d 1045 const u32 *hws;
4066c0ae
CW
1046 int i;
1047
4a570db5 1048 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1049 hws = engine->status_page.page_addr;
2017263e
BG
1050 if (hws == NULL)
1051 return 0;
1052
1053 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1054 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1055 i * 4,
1056 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1057 }
1058 return 0;
1059}
1060
d5442303
DV
1061static ssize_t
1062i915_error_state_write(struct file *filp,
1063 const char __user *ubuf,
1064 size_t cnt,
1065 loff_t *ppos)
1066{
edc3d884 1067 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1068 struct drm_device *dev = error_priv->dev;
22bcfc6a 1069 int ret;
d5442303
DV
1070
1071 DRM_DEBUG_DRIVER("Resetting error state\n");
1072
22bcfc6a
DV
1073 ret = mutex_lock_interruptible(&dev->struct_mutex);
1074 if (ret)
1075 return ret;
1076
d5442303
DV
1077 i915_destroy_error_state(dev);
1078 mutex_unlock(&dev->struct_mutex);
1079
1080 return cnt;
1081}
1082
1083static int i915_error_state_open(struct inode *inode, struct file *file)
1084{
1085 struct drm_device *dev = inode->i_private;
d5442303 1086 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1087
1088 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1089 if (!error_priv)
1090 return -ENOMEM;
1091
1092 error_priv->dev = dev;
1093
95d5bfb3 1094 i915_error_state_get(dev, error_priv);
d5442303 1095
edc3d884
MK
1096 file->private_data = error_priv;
1097
1098 return 0;
d5442303
DV
1099}
1100
1101static int i915_error_state_release(struct inode *inode, struct file *file)
1102{
edc3d884 1103 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1104
95d5bfb3 1105 i915_error_state_put(error_priv);
d5442303
DV
1106 kfree(error_priv);
1107
edc3d884
MK
1108 return 0;
1109}
1110
4dc955f7
MK
1111static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1112 size_t count, loff_t *pos)
1113{
1114 struct i915_error_state_file_priv *error_priv = file->private_data;
1115 struct drm_i915_error_state_buf error_str;
1116 loff_t tmp_pos = 0;
1117 ssize_t ret_count = 0;
1118 int ret;
1119
0a4cd7c8 1120 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1121 if (ret)
1122 return ret;
edc3d884 1123
fc16b48b 1124 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1125 if (ret)
1126 goto out;
1127
edc3d884
MK
1128 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1129 error_str.buf,
1130 error_str.bytes);
1131
1132 if (ret_count < 0)
1133 ret = ret_count;
1134 else
1135 *pos = error_str.start + ret_count;
1136out:
4dc955f7 1137 i915_error_state_buf_release(&error_str);
edc3d884 1138 return ret ?: ret_count;
d5442303
DV
1139}
1140
1141static const struct file_operations i915_error_state_fops = {
1142 .owner = THIS_MODULE,
1143 .open = i915_error_state_open,
edc3d884 1144 .read = i915_error_state_read,
d5442303
DV
1145 .write = i915_error_state_write,
1146 .llseek = default_llseek,
1147 .release = i915_error_state_release,
1148};
1149
647416f9
KC
1150static int
1151i915_next_seqno_get(void *data, u64 *val)
40633219 1152{
647416f9 1153 struct drm_device *dev = data;
e277a1f8 1154 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1155 int ret;
1156
1157 ret = mutex_lock_interruptible(&dev->struct_mutex);
1158 if (ret)
1159 return ret;
1160
647416f9 1161 *val = dev_priv->next_seqno;
40633219
MK
1162 mutex_unlock(&dev->struct_mutex);
1163
647416f9 1164 return 0;
40633219
MK
1165}
1166
647416f9
KC
1167static int
1168i915_next_seqno_set(void *data, u64 val)
1169{
1170 struct drm_device *dev = data;
40633219
MK
1171 int ret;
1172
40633219
MK
1173 ret = mutex_lock_interruptible(&dev->struct_mutex);
1174 if (ret)
1175 return ret;
1176
e94fbaa8 1177 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1178 mutex_unlock(&dev->struct_mutex);
1179
647416f9 1180 return ret;
40633219
MK
1181}
1182
647416f9
KC
1183DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1184 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1185 "0x%llx\n");
40633219 1186
adb4bd12 1187static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1188{
9f25d007 1189 struct drm_info_node *node = m->private;
f97108d1 1190 struct drm_device *dev = node->minor->dev;
e277a1f8 1191 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1192 int ret = 0;
1193
1194 intel_runtime_pm_get(dev_priv);
3b8d8d91 1195
5c9669ce
TR
1196 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1197
3b8d8d91
JB
1198 if (IS_GEN5(dev)) {
1199 u16 rgvswctl = I915_READ16(MEMSWCTL);
1200 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1201
1202 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1203 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1204 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1205 MEMSTAT_VID_SHIFT);
1206 seq_printf(m, "Current P-state: %d\n",
1207 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1208 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1209 u32 freq_sts;
1210
1211 mutex_lock(&dev_priv->rps.hw_lock);
1212 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1213 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1214 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1215
1216 seq_printf(m, "actual GPU freq: %d MHz\n",
1217 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1218
1219 seq_printf(m, "current GPU freq: %d MHz\n",
1220 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1221
1222 seq_printf(m, "max GPU freq: %d MHz\n",
1223 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1224
1225 seq_printf(m, "min GPU freq: %d MHz\n",
1226 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1227
1228 seq_printf(m, "idle GPU freq: %d MHz\n",
1229 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1230
1231 seq_printf(m,
1232 "efficient (RPe) frequency: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1234 mutex_unlock(&dev_priv->rps.hw_lock);
1235 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1236 u32 rp_state_limits;
1237 u32 gt_perf_status;
1238 u32 rp_state_cap;
0d8f9491 1239 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1240 u32 rpstat, cagf, reqf;
ccab5c82
JB
1241 u32 rpupei, rpcurup, rpprevup;
1242 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1243 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1244 int max_freq;
1245
35040562
BP
1246 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1247 if (IS_BROXTON(dev)) {
1248 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1249 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1250 } else {
1251 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1252 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1253 }
1254
3b8d8d91 1255 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1256 ret = mutex_lock_interruptible(&dev->struct_mutex);
1257 if (ret)
c8c8fb33 1258 goto out;
d1ebd816 1259
59bad947 1260 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1261
8e8c06cd 1262 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1263 if (IS_GEN9(dev))
1264 reqf >>= 23;
1265 else {
1266 reqf &= ~GEN6_TURBO_DISABLE;
1267 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1268 reqf >>= 24;
1269 else
1270 reqf >>= 25;
1271 }
7c59a9c1 1272 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1273
0d8f9491
CW
1274 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1275 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1276 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1277
ccab5c82 1278 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1279 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1280 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1281 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1282 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1283 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1284 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1285 if (IS_GEN9(dev))
1286 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1287 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1288 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1289 else
1290 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1291 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1292
59bad947 1293 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1294 mutex_unlock(&dev->struct_mutex);
1295
9dd3c605
PZ
1296 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1297 pm_ier = I915_READ(GEN6_PMIER);
1298 pm_imr = I915_READ(GEN6_PMIMR);
1299 pm_isr = I915_READ(GEN6_PMISR);
1300 pm_iir = I915_READ(GEN6_PMIIR);
1301 pm_mask = I915_READ(GEN6_PMINTRMSK);
1302 } else {
1303 pm_ier = I915_READ(GEN8_GT_IER(2));
1304 pm_imr = I915_READ(GEN8_GT_IMR(2));
1305 pm_isr = I915_READ(GEN8_GT_ISR(2));
1306 pm_iir = I915_READ(GEN8_GT_IIR(2));
1307 pm_mask = I915_READ(GEN6_PMINTRMSK);
1308 }
0d8f9491 1309 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1310 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1311 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1312 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1313 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1314 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1315 seq_printf(m, "Render p-state VID: %d\n",
1316 gt_perf_status & 0xff);
1317 seq_printf(m, "Render p-state limit: %d\n",
1318 rp_state_limits & 0xff);
0d8f9491
CW
1319 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1320 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1321 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1322 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1323 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1324 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1325 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1326 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1327 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1328 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1329 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1330 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1331 seq_printf(m, "Up threshold: %d%%\n",
1332 dev_priv->rps.up_threshold);
1333
d6cda9c7
AG
1334 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1335 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1336 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1337 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1338 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1339 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1340 seq_printf(m, "Down threshold: %d%%\n",
1341 dev_priv->rps.down_threshold);
3b8d8d91 1342
35040562
BP
1343 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1344 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1345 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1346 GEN9_FREQ_SCALER : 1);
3b8d8d91 1347 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1348 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1349
1350 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1351 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1352 GEN9_FREQ_SCALER : 1);
3b8d8d91 1353 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1354 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1355
35040562
BP
1356 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1357 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1358 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1359 GEN9_FREQ_SCALER : 1);
3b8d8d91 1360 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1361 intel_gpu_freq(dev_priv, max_freq));
31c77388 1362 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1363 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1364
d86ed34a
CW
1365 seq_printf(m, "Current freq: %d MHz\n",
1366 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1367 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1368 seq_printf(m, "Idle freq: %d MHz\n",
1369 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1370 seq_printf(m, "Min freq: %d MHz\n",
1371 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1372 seq_printf(m, "Max freq: %d MHz\n",
1373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1374 seq_printf(m,
1375 "efficient (RPe) frequency: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1377 } else {
267f0c90 1378 seq_puts(m, "no P-state info available\n");
3b8d8d91 1379 }
f97108d1 1380
1170f28c
MK
1381 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1382 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1383 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1384
c8c8fb33
PZ
1385out:
1386 intel_runtime_pm_put(dev_priv);
1387 return ret;
f97108d1
JB
1388}
1389
f654449a
CW
1390static int i915_hangcheck_info(struct seq_file *m, void *unused)
1391{
1392 struct drm_info_node *node = m->private;
ebbc7546
MK
1393 struct drm_device *dev = node->minor->dev;
1394 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1395 struct intel_engine_cs *engine;
666796da
TU
1396 u64 acthd[I915_NUM_ENGINES];
1397 u32 seqno[I915_NUM_ENGINES];
61642ff0 1398 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1399 enum intel_engine_id id;
1400 int j;
f654449a
CW
1401
1402 if (!i915.enable_hangcheck) {
1403 seq_printf(m, "Hangcheck disabled\n");
1404 return 0;
1405 }
1406
ebbc7546
MK
1407 intel_runtime_pm_get(dev_priv);
1408
c3232b18 1409 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1410 acthd[id] = intel_ring_get_active_head(engine);
c04e0f3b 1411 seqno[id] = engine->get_seqno(engine);
ebbc7546
MK
1412 }
1413
c033666a 1414 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1415
ebbc7546
MK
1416 intel_runtime_pm_put(dev_priv);
1417
f654449a
CW
1418 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1419 seq_printf(m, "Hangcheck active, fires in %dms\n",
1420 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1421 jiffies));
1422 } else
1423 seq_printf(m, "Hangcheck inactive\n");
1424
c3232b18 1425 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1426 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1427 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1428 engine->hangcheck.seqno,
1429 seqno[id],
1430 engine->last_submitted_seqno);
12471ba8
CW
1431 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1432 engine->hangcheck.user_interrupts,
1433 READ_ONCE(engine->user_interrupts));
f654449a 1434 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1435 (long long)engine->hangcheck.acthd,
c3232b18 1436 (long long)acthd[id]);
e2f80391
TU
1437 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1438 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1439
e2f80391 1440 if (engine->id == RCS) {
61642ff0
MK
1441 seq_puts(m, "\tinstdone read =");
1442
1443 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1444 seq_printf(m, " 0x%08x", instdone[j]);
1445
1446 seq_puts(m, "\n\tinstdone accu =");
1447
1448 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1449 seq_printf(m, " 0x%08x",
e2f80391 1450 engine->hangcheck.instdone[j]);
61642ff0
MK
1451
1452 seq_puts(m, "\n");
1453 }
f654449a
CW
1454 }
1455
1456 return 0;
1457}
1458
4d85529d 1459static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1460{
9f25d007 1461 struct drm_info_node *node = m->private;
f97108d1 1462 struct drm_device *dev = node->minor->dev;
e277a1f8 1463 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1464 u32 rgvmodectl, rstdbyctl;
1465 u16 crstandvid;
1466 int ret;
1467
1468 ret = mutex_lock_interruptible(&dev->struct_mutex);
1469 if (ret)
1470 return ret;
c8c8fb33 1471 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1472
1473 rgvmodectl = I915_READ(MEMMODECTL);
1474 rstdbyctl = I915_READ(RSTDBYCTL);
1475 crstandvid = I915_READ16(CRSTANDVID);
1476
c8c8fb33 1477 intel_runtime_pm_put(dev_priv);
616fdb5a 1478 mutex_unlock(&dev->struct_mutex);
f97108d1 1479
742f491d 1480 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1481 seq_printf(m, "Boost freq: %d\n",
1482 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1483 MEMMODE_BOOST_FREQ_SHIFT);
1484 seq_printf(m, "HW control enabled: %s\n",
742f491d 1485 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1486 seq_printf(m, "SW control enabled: %s\n",
742f491d 1487 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1488 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1489 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1490 seq_printf(m, "Starting frequency: P%d\n",
1491 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1492 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1493 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1494 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1495 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1496 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1497 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1498 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1499 seq_puts(m, "Current RS state: ");
88271da3
JB
1500 switch (rstdbyctl & RSX_STATUS_MASK) {
1501 case RSX_STATUS_ON:
267f0c90 1502 seq_puts(m, "on\n");
88271da3
JB
1503 break;
1504 case RSX_STATUS_RC1:
267f0c90 1505 seq_puts(m, "RC1\n");
88271da3
JB
1506 break;
1507 case RSX_STATUS_RC1E:
267f0c90 1508 seq_puts(m, "RC1E\n");
88271da3
JB
1509 break;
1510 case RSX_STATUS_RS1:
267f0c90 1511 seq_puts(m, "RS1\n");
88271da3
JB
1512 break;
1513 case RSX_STATUS_RS2:
267f0c90 1514 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1515 break;
1516 case RSX_STATUS_RS3:
267f0c90 1517 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1518 break;
1519 default:
267f0c90 1520 seq_puts(m, "unknown\n");
88271da3
JB
1521 break;
1522 }
f97108d1
JB
1523
1524 return 0;
1525}
1526
f65367b5 1527static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1528{
b2cff0db
CW
1529 struct drm_info_node *node = m->private;
1530 struct drm_device *dev = node->minor->dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1533
1534 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1535 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1536 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1537 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1538 fw_domain->wake_count);
1539 }
1540 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1541
b2cff0db
CW
1542 return 0;
1543}
1544
1545static int vlv_drpc_info(struct seq_file *m)
1546{
9f25d007 1547 struct drm_info_node *node = m->private;
669ab5aa
D
1548 struct drm_device *dev = node->minor->dev;
1549 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1550 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1551
d46c0517
ID
1552 intel_runtime_pm_get(dev_priv);
1553
6b312cd3 1554 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1555 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1556 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1557
d46c0517
ID
1558 intel_runtime_pm_put(dev_priv);
1559
669ab5aa
D
1560 seq_printf(m, "Video Turbo Mode: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1562 seq_printf(m, "Turbo enabled: %s\n",
1563 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1564 seq_printf(m, "HW control enabled: %s\n",
1565 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1566 seq_printf(m, "SW control enabled: %s\n",
1567 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1568 GEN6_RP_MEDIA_SW_MODE));
1569 seq_printf(m, "RC6 Enabled: %s\n",
1570 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1571 GEN6_RC_CTL_EI_MODE(1))));
1572 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1573 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1574 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1575 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1576
9cc19be5
ID
1577 seq_printf(m, "Render RC6 residency since boot: %u\n",
1578 I915_READ(VLV_GT_RENDER_RC6));
1579 seq_printf(m, "Media RC6 residency since boot: %u\n",
1580 I915_READ(VLV_GT_MEDIA_RC6));
1581
f65367b5 1582 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1583}
1584
4d85529d
BW
1585static int gen6_drpc_info(struct seq_file *m)
1586{
9f25d007 1587 struct drm_info_node *node = m->private;
4d85529d
BW
1588 struct drm_device *dev = node->minor->dev;
1589 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1590 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1591 unsigned forcewake_count;
aee56cff 1592 int count = 0, ret;
4d85529d
BW
1593
1594 ret = mutex_lock_interruptible(&dev->struct_mutex);
1595 if (ret)
1596 return ret;
c8c8fb33 1597 intel_runtime_pm_get(dev_priv);
4d85529d 1598
907b28c5 1599 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1600 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1601 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1602
1603 if (forcewake_count) {
267f0c90
DL
1604 seq_puts(m, "RC information inaccurate because somebody "
1605 "holds a forcewake reference \n");
4d85529d
BW
1606 } else {
1607 /* NB: we cannot use forcewake, else we read the wrong values */
1608 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1609 udelay(10);
1610 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1611 }
1612
75aa3f63 1613 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1614 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1615
1616 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1617 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1618 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1619 mutex_lock(&dev_priv->rps.hw_lock);
1620 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1621 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1622
c8c8fb33
PZ
1623 intel_runtime_pm_put(dev_priv);
1624
4d85529d
BW
1625 seq_printf(m, "Video Turbo Mode: %s\n",
1626 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1627 seq_printf(m, "HW control enabled: %s\n",
1628 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1629 seq_printf(m, "SW control enabled: %s\n",
1630 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1631 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1632 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1633 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1634 seq_printf(m, "RC6 Enabled: %s\n",
1635 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1636 seq_printf(m, "Deep RC6 Enabled: %s\n",
1637 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1638 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1639 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1640 seq_puts(m, "Current RC state: ");
4d85529d
BW
1641 switch (gt_core_status & GEN6_RCn_MASK) {
1642 case GEN6_RC0:
1643 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1644 seq_puts(m, "Core Power Down\n");
4d85529d 1645 else
267f0c90 1646 seq_puts(m, "on\n");
4d85529d
BW
1647 break;
1648 case GEN6_RC3:
267f0c90 1649 seq_puts(m, "RC3\n");
4d85529d
BW
1650 break;
1651 case GEN6_RC6:
267f0c90 1652 seq_puts(m, "RC6\n");
4d85529d
BW
1653 break;
1654 case GEN6_RC7:
267f0c90 1655 seq_puts(m, "RC7\n");
4d85529d
BW
1656 break;
1657 default:
267f0c90 1658 seq_puts(m, "Unknown\n");
4d85529d
BW
1659 break;
1660 }
1661
1662 seq_printf(m, "Core Power Down: %s\n",
1663 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1664
1665 /* Not exactly sure what this is */
1666 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1667 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1668 seq_printf(m, "RC6 residency since boot: %u\n",
1669 I915_READ(GEN6_GT_GFX_RC6));
1670 seq_printf(m, "RC6+ residency since boot: %u\n",
1671 I915_READ(GEN6_GT_GFX_RC6p));
1672 seq_printf(m, "RC6++ residency since boot: %u\n",
1673 I915_READ(GEN6_GT_GFX_RC6pp));
1674
ecd8faea
BW
1675 seq_printf(m, "RC6 voltage: %dmV\n",
1676 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1677 seq_printf(m, "RC6+ voltage: %dmV\n",
1678 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1679 seq_printf(m, "RC6++ voltage: %dmV\n",
1680 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1681 return 0;
1682}
1683
1684static int i915_drpc_info(struct seq_file *m, void *unused)
1685{
9f25d007 1686 struct drm_info_node *node = m->private;
4d85529d
BW
1687 struct drm_device *dev = node->minor->dev;
1688
666a4537 1689 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1690 return vlv_drpc_info(m);
ac66cf4b 1691 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1692 return gen6_drpc_info(m);
1693 else
1694 return ironlake_drpc_info(m);
1695}
1696
9a851789
DV
1697static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1698{
1699 struct drm_info_node *node = m->private;
1700 struct drm_device *dev = node->minor->dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702
1703 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1704 dev_priv->fb_tracking.busy_bits);
1705
1706 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1707 dev_priv->fb_tracking.flip_bits);
1708
1709 return 0;
1710}
1711
b5e50c3f
JB
1712static int i915_fbc_status(struct seq_file *m, void *unused)
1713{
9f25d007 1714 struct drm_info_node *node = m->private;
b5e50c3f 1715 struct drm_device *dev = node->minor->dev;
e277a1f8 1716 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1717
3a77c4c4 1718 if (!HAS_FBC(dev)) {
267f0c90 1719 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1720 return 0;
1721 }
1722
36623ef8 1723 intel_runtime_pm_get(dev_priv);
25ad93fd 1724 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1725
0e631adc 1726 if (intel_fbc_is_active(dev_priv))
267f0c90 1727 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1728 else
1729 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1730 dev_priv->fbc.no_fbc_reason);
36623ef8 1731
31b9df10
PZ
1732 if (INTEL_INFO(dev_priv)->gen >= 7)
1733 seq_printf(m, "Compressing: %s\n",
1734 yesno(I915_READ(FBC_STATUS2) &
1735 FBC_COMPRESSION_MASK));
1736
25ad93fd 1737 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1738 intel_runtime_pm_put(dev_priv);
1739
b5e50c3f
JB
1740 return 0;
1741}
1742
da46f936
RV
1743static int i915_fbc_fc_get(void *data, u64 *val)
1744{
1745 struct drm_device *dev = data;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1749 return -ENODEV;
1750
da46f936 1751 *val = dev_priv->fbc.false_color;
da46f936
RV
1752
1753 return 0;
1754}
1755
1756static int i915_fbc_fc_set(void *data, u64 val)
1757{
1758 struct drm_device *dev = data;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 u32 reg;
1761
1762 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1763 return -ENODEV;
1764
25ad93fd 1765 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1766
1767 reg = I915_READ(ILK_DPFC_CONTROL);
1768 dev_priv->fbc.false_color = val;
1769
1770 I915_WRITE(ILK_DPFC_CONTROL, val ?
1771 (reg | FBC_CTL_FALSE_COLOR) :
1772 (reg & ~FBC_CTL_FALSE_COLOR));
1773
25ad93fd 1774 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1775 return 0;
1776}
1777
1778DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1779 i915_fbc_fc_get, i915_fbc_fc_set,
1780 "%llu\n");
1781
92d44621
PZ
1782static int i915_ips_status(struct seq_file *m, void *unused)
1783{
9f25d007 1784 struct drm_info_node *node = m->private;
92d44621
PZ
1785 struct drm_device *dev = node->minor->dev;
1786 struct drm_i915_private *dev_priv = dev->dev_private;
1787
f5adf94e 1788 if (!HAS_IPS(dev)) {
92d44621
PZ
1789 seq_puts(m, "not supported\n");
1790 return 0;
1791 }
1792
36623ef8
PZ
1793 intel_runtime_pm_get(dev_priv);
1794
0eaa53f0
RV
1795 seq_printf(m, "Enabled by kernel parameter: %s\n",
1796 yesno(i915.enable_ips));
1797
1798 if (INTEL_INFO(dev)->gen >= 8) {
1799 seq_puts(m, "Currently: unknown\n");
1800 } else {
1801 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1802 seq_puts(m, "Currently: enabled\n");
1803 else
1804 seq_puts(m, "Currently: disabled\n");
1805 }
92d44621 1806
36623ef8
PZ
1807 intel_runtime_pm_put(dev_priv);
1808
92d44621
PZ
1809 return 0;
1810}
1811
4a9bef37
JB
1812static int i915_sr_status(struct seq_file *m, void *unused)
1813{
9f25d007 1814 struct drm_info_node *node = m->private;
4a9bef37 1815 struct drm_device *dev = node->minor->dev;
e277a1f8 1816 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1817 bool sr_enabled = false;
1818
36623ef8
PZ
1819 intel_runtime_pm_get(dev_priv);
1820
1398261a 1821 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1822 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1823 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1824 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1825 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1826 else if (IS_I915GM(dev))
1827 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1828 else if (IS_PINEVIEW(dev))
1829 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1830 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1831 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1832
36623ef8
PZ
1833 intel_runtime_pm_put(dev_priv);
1834
5ba2aaaa
CW
1835 seq_printf(m, "self-refresh: %s\n",
1836 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1837
1838 return 0;
1839}
1840
7648fa99
JB
1841static int i915_emon_status(struct seq_file *m, void *unused)
1842{
9f25d007 1843 struct drm_info_node *node = m->private;
7648fa99 1844 struct drm_device *dev = node->minor->dev;
e277a1f8 1845 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1846 unsigned long temp, chipset, gfx;
de227ef0
CW
1847 int ret;
1848
582be6b4
CW
1849 if (!IS_GEN5(dev))
1850 return -ENODEV;
1851
de227ef0
CW
1852 ret = mutex_lock_interruptible(&dev->struct_mutex);
1853 if (ret)
1854 return ret;
7648fa99
JB
1855
1856 temp = i915_mch_val(dev_priv);
1857 chipset = i915_chipset_val(dev_priv);
1858 gfx = i915_gfx_val(dev_priv);
de227ef0 1859 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1860
1861 seq_printf(m, "GMCH temp: %ld\n", temp);
1862 seq_printf(m, "Chipset power: %ld\n", chipset);
1863 seq_printf(m, "GFX power: %ld\n", gfx);
1864 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1865
1866 return 0;
1867}
1868
23b2f8bb
JB
1869static int i915_ring_freq_table(struct seq_file *m, void *unused)
1870{
9f25d007 1871 struct drm_info_node *node = m->private;
23b2f8bb 1872 struct drm_device *dev = node->minor->dev;
e277a1f8 1873 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1874 int ret = 0;
23b2f8bb 1875 int gpu_freq, ia_freq;
f936ec34 1876 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1877
97d3308a 1878 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1879 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1880 return 0;
1881 }
1882
5bfa0199
PZ
1883 intel_runtime_pm_get(dev_priv);
1884
5c9669ce
TR
1885 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1886
4fc688ce 1887 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1888 if (ret)
5bfa0199 1889 goto out;
23b2f8bb 1890
ef11bdb3 1891 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1892 /* Convert GT frequency to 50 HZ units */
1893 min_gpu_freq =
1894 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1895 max_gpu_freq =
1896 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1897 } else {
1898 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1899 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1900 }
1901
267f0c90 1902 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1903
f936ec34 1904 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1905 ia_freq = gpu_freq;
1906 sandybridge_pcode_read(dev_priv,
1907 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1908 &ia_freq);
3ebecd07 1909 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1910 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1911 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1912 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1913 ((ia_freq >> 0) & 0xff) * 100,
1914 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1915 }
1916
4fc688ce 1917 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1918
5bfa0199
PZ
1919out:
1920 intel_runtime_pm_put(dev_priv);
1921 return ret;
23b2f8bb
JB
1922}
1923
44834a67
CW
1924static int i915_opregion(struct seq_file *m, void *unused)
1925{
9f25d007 1926 struct drm_info_node *node = m->private;
44834a67 1927 struct drm_device *dev = node->minor->dev;
e277a1f8 1928 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1929 struct intel_opregion *opregion = &dev_priv->opregion;
1930 int ret;
1931
1932 ret = mutex_lock_interruptible(&dev->struct_mutex);
1933 if (ret)
0d38f009 1934 goto out;
44834a67 1935
2455a8e4
JN
1936 if (opregion->header)
1937 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1938
1939 mutex_unlock(&dev->struct_mutex);
1940
0d38f009 1941out:
44834a67
CW
1942 return 0;
1943}
1944
ada8f955
JN
1945static int i915_vbt(struct seq_file *m, void *unused)
1946{
1947 struct drm_info_node *node = m->private;
1948 struct drm_device *dev = node->minor->dev;
1949 struct drm_i915_private *dev_priv = dev->dev_private;
1950 struct intel_opregion *opregion = &dev_priv->opregion;
1951
1952 if (opregion->vbt)
1953 seq_write(m, opregion->vbt, opregion->vbt_size);
1954
1955 return 0;
1956}
1957
37811fcc
CW
1958static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1959{
9f25d007 1960 struct drm_info_node *node = m->private;
37811fcc 1961 struct drm_device *dev = node->minor->dev;
b13b8402 1962 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1963 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1964 int ret;
1965
1966 ret = mutex_lock_interruptible(&dev->struct_mutex);
1967 if (ret)
1968 return ret;
37811fcc 1969
0695726e 1970#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1971 if (to_i915(dev)->fbdev) {
1972 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1973
1974 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1975 fbdev_fb->base.width,
1976 fbdev_fb->base.height,
1977 fbdev_fb->base.depth,
1978 fbdev_fb->base.bits_per_pixel,
1979 fbdev_fb->base.modifier[0],
747a598f 1980 drm_framebuffer_read_refcount(&fbdev_fb->base));
b13b8402
NS
1981 describe_obj(m, fbdev_fb->obj);
1982 seq_putc(m, '\n');
1983 }
4520f53a 1984#endif
37811fcc 1985
4b096ac1 1986 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1987 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1988 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1989 if (fb == fbdev_fb)
37811fcc
CW
1990 continue;
1991
c1ca506d 1992 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1993 fb->base.width,
1994 fb->base.height,
1995 fb->base.depth,
623f9783 1996 fb->base.bits_per_pixel,
c1ca506d 1997 fb->base.modifier[0],
747a598f 1998 drm_framebuffer_read_refcount(&fb->base));
05394f39 1999 describe_obj(m, fb->obj);
267f0c90 2000 seq_putc(m, '\n');
37811fcc 2001 }
4b096ac1 2002 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2003 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2004
2005 return 0;
2006}
2007
c9fe99bd
OM
2008static void describe_ctx_ringbuf(struct seq_file *m,
2009 struct intel_ringbuffer *ringbuf)
2010{
2011 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2012 ringbuf->space, ringbuf->head, ringbuf->tail,
2013 ringbuf->last_retired_head);
2014}
2015
e76d3630
BW
2016static int i915_context_status(struct seq_file *m, void *unused)
2017{
9f25d007 2018 struct drm_info_node *node = m->private;
e76d3630 2019 struct drm_device *dev = node->minor->dev;
e277a1f8 2020 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2021 struct intel_engine_cs *engine;
e2efd130 2022 struct i915_gem_context *ctx;
c3232b18 2023 int ret;
e76d3630 2024
f3d28878 2025 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2026 if (ret)
2027 return ret;
2028
a33afea5 2029 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2030 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2031 if (IS_ERR(ctx->file_priv)) {
2032 seq_puts(m, "(deleted) ");
2033 } else if (ctx->file_priv) {
2034 struct pid *pid = ctx->file_priv->file->pid;
2035 struct task_struct *task;
2036
2037 task = get_pid_task(pid, PIDTYPE_PID);
2038 if (task) {
2039 seq_printf(m, "(%s [%d]) ",
2040 task->comm, task->pid);
2041 put_task_struct(task);
2042 }
2043 } else {
2044 seq_puts(m, "(kernel) ");
2045 }
2046
bca44d80
CW
2047 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2048 seq_putc(m, '\n');
c9fe99bd 2049
bca44d80
CW
2050 for_each_engine(engine, dev_priv) {
2051 struct intel_context *ce = &ctx->engine[engine->id];
2052
2053 seq_printf(m, "%s: ", engine->name);
2054 seq_putc(m, ce->initialised ? 'I' : 'i');
2055 if (ce->state)
2056 describe_obj(m, ce->state);
2057 if (ce->ringbuf)
2058 describe_ctx_ringbuf(m, ce->ringbuf);
c9fe99bd 2059 seq_putc(m, '\n');
c9fe99bd 2060 }
a33afea5 2061
a33afea5 2062 seq_putc(m, '\n');
a168c293
BW
2063 }
2064
f3d28878 2065 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2066
2067 return 0;
2068}
2069
064ca1d2 2070static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2071 struct i915_gem_context *ctx,
0bc40be8 2072 struct intel_engine_cs *engine)
064ca1d2 2073{
bca44d80 2074 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2075 struct page *page;
2076 uint32_t *reg_state;
2077 int j;
2078 unsigned long ggtt_offset = 0;
2079
7069b144
CW
2080 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2081
064ca1d2 2082 if (ctx_obj == NULL) {
7069b144 2083 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2084 return;
2085 }
2086
064ca1d2
TD
2087 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2088 seq_puts(m, "\tNot bound in GGTT\n");
2089 else
2090 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2091
2092 if (i915_gem_object_get_pages(ctx_obj)) {
2093 seq_puts(m, "\tFailed to get pages for context object\n");
2094 return;
2095 }
2096
d1675198 2097 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2098 if (!WARN_ON(page == NULL)) {
2099 reg_state = kmap_atomic(page);
2100
2101 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2102 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2103 ggtt_offset + 4096 + (j * 4),
2104 reg_state[j], reg_state[j + 1],
2105 reg_state[j + 2], reg_state[j + 3]);
2106 }
2107 kunmap_atomic(reg_state);
2108 }
2109
2110 seq_putc(m, '\n');
2111}
2112
c0ab1ae9
BW
2113static int i915_dump_lrc(struct seq_file *m, void *unused)
2114{
2115 struct drm_info_node *node = (struct drm_info_node *) m->private;
2116 struct drm_device *dev = node->minor->dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2118 struct intel_engine_cs *engine;
e2efd130 2119 struct i915_gem_context *ctx;
b4ac5afc 2120 int ret;
c0ab1ae9
BW
2121
2122 if (!i915.enable_execlists) {
2123 seq_printf(m, "Logical Ring Contexts are disabled\n");
2124 return 0;
2125 }
2126
2127 ret = mutex_lock_interruptible(&dev->struct_mutex);
2128 if (ret)
2129 return ret;
2130
e28e404c 2131 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2132 for_each_engine(engine, dev_priv)
2133 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2134
2135 mutex_unlock(&dev->struct_mutex);
2136
2137 return 0;
2138}
2139
4ba70e44
OM
2140static int i915_execlists(struct seq_file *m, void *data)
2141{
2142 struct drm_info_node *node = (struct drm_info_node *)m->private;
2143 struct drm_device *dev = node->minor->dev;
2144 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2145 struct intel_engine_cs *engine;
4ba70e44
OM
2146 u32 status_pointer;
2147 u8 read_pointer;
2148 u8 write_pointer;
2149 u32 status;
2150 u32 ctx_id;
2151 struct list_head *cursor;
b4ac5afc 2152 int i, ret;
4ba70e44
OM
2153
2154 if (!i915.enable_execlists) {
2155 seq_puts(m, "Logical Ring Contexts are disabled\n");
2156 return 0;
2157 }
2158
2159 ret = mutex_lock_interruptible(&dev->struct_mutex);
2160 if (ret)
2161 return ret;
2162
fc0412ec
MT
2163 intel_runtime_pm_get(dev_priv);
2164
b4ac5afc 2165 for_each_engine(engine, dev_priv) {
6d3d8274 2166 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2167 int count = 0;
4ba70e44 2168
e2f80391 2169 seq_printf(m, "%s\n", engine->name);
4ba70e44 2170
e2f80391
TU
2171 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2172 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2173 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2174 status, ctx_id);
2175
e2f80391 2176 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2177 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2178
e2f80391 2179 read_pointer = engine->next_context_status_buffer;
5590a5f0 2180 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2181 if (read_pointer > write_pointer)
5590a5f0 2182 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2183 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2184 read_pointer, write_pointer);
2185
5590a5f0 2186 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2187 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2188 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2189
2190 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2191 i, status, ctx_id);
2192 }
2193
27af5eea 2194 spin_lock_bh(&engine->execlist_lock);
e2f80391 2195 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2196 count++;
e2f80391
TU
2197 head_req = list_first_entry_or_null(&engine->execlist_queue,
2198 struct drm_i915_gem_request,
2199 execlist_link);
27af5eea 2200 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2201
2202 seq_printf(m, "\t%d requests in queue\n", count);
2203 if (head_req) {
7069b144
CW
2204 seq_printf(m, "\tHead request context: %u\n",
2205 head_req->ctx->hw_id);
4ba70e44 2206 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2207 head_req->tail);
4ba70e44
OM
2208 }
2209
2210 seq_putc(m, '\n');
2211 }
2212
fc0412ec 2213 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2214 mutex_unlock(&dev->struct_mutex);
2215
2216 return 0;
2217}
2218
ea16a3cd
DV
2219static const char *swizzle_string(unsigned swizzle)
2220{
aee56cff 2221 switch (swizzle) {
ea16a3cd
DV
2222 case I915_BIT_6_SWIZZLE_NONE:
2223 return "none";
2224 case I915_BIT_6_SWIZZLE_9:
2225 return "bit9";
2226 case I915_BIT_6_SWIZZLE_9_10:
2227 return "bit9/bit10";
2228 case I915_BIT_6_SWIZZLE_9_11:
2229 return "bit9/bit11";
2230 case I915_BIT_6_SWIZZLE_9_10_11:
2231 return "bit9/bit10/bit11";
2232 case I915_BIT_6_SWIZZLE_9_17:
2233 return "bit9/bit17";
2234 case I915_BIT_6_SWIZZLE_9_10_17:
2235 return "bit9/bit10/bit17";
2236 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2237 return "unknown";
ea16a3cd
DV
2238 }
2239
2240 return "bug";
2241}
2242
2243static int i915_swizzle_info(struct seq_file *m, void *data)
2244{
9f25d007 2245 struct drm_info_node *node = m->private;
ea16a3cd
DV
2246 struct drm_device *dev = node->minor->dev;
2247 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2248 int ret;
2249
2250 ret = mutex_lock_interruptible(&dev->struct_mutex);
2251 if (ret)
2252 return ret;
c8c8fb33 2253 intel_runtime_pm_get(dev_priv);
ea16a3cd 2254
ea16a3cd
DV
2255 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2256 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2257 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2258 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2259
2260 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2261 seq_printf(m, "DDC = 0x%08x\n",
2262 I915_READ(DCC));
656bfa3a
DV
2263 seq_printf(m, "DDC2 = 0x%08x\n",
2264 I915_READ(DCC2));
ea16a3cd
DV
2265 seq_printf(m, "C0DRB3 = 0x%04x\n",
2266 I915_READ16(C0DRB3));
2267 seq_printf(m, "C1DRB3 = 0x%04x\n",
2268 I915_READ16(C1DRB3));
9d3203e1 2269 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2270 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2271 I915_READ(MAD_DIMM_C0));
2272 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2273 I915_READ(MAD_DIMM_C1));
2274 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2275 I915_READ(MAD_DIMM_C2));
2276 seq_printf(m, "TILECTL = 0x%08x\n",
2277 I915_READ(TILECTL));
5907f5fb 2278 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2279 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2280 I915_READ(GAMTARBMODE));
2281 else
2282 seq_printf(m, "ARB_MODE = 0x%08x\n",
2283 I915_READ(ARB_MODE));
3fa7d235
DV
2284 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2285 I915_READ(DISP_ARB_CTL));
ea16a3cd 2286 }
656bfa3a
DV
2287
2288 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2289 seq_puts(m, "L-shaped memory detected\n");
2290
c8c8fb33 2291 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2292 mutex_unlock(&dev->struct_mutex);
2293
2294 return 0;
2295}
2296
1c60fef5
BW
2297static int per_file_ctx(int id, void *ptr, void *data)
2298{
e2efd130 2299 struct i915_gem_context *ctx = ptr;
1c60fef5 2300 struct seq_file *m = data;
ae6c4806
DV
2301 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2302
2303 if (!ppgtt) {
2304 seq_printf(m, " no ppgtt for context %d\n",
2305 ctx->user_handle);
2306 return 0;
2307 }
1c60fef5 2308
f83d6518
OM
2309 if (i915_gem_context_is_default(ctx))
2310 seq_puts(m, " default context:\n");
2311 else
821d66dd 2312 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2313 ppgtt->debug_dump(ppgtt, m);
2314
2315 return 0;
2316}
2317
77df6772 2318static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2319{
3cf17fc5 2320 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2321 struct intel_engine_cs *engine;
77df6772 2322 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2323 int i;
3cf17fc5 2324
77df6772
BW
2325 if (!ppgtt)
2326 return;
2327
b4ac5afc 2328 for_each_engine(engine, dev_priv) {
e2f80391 2329 seq_printf(m, "%s\n", engine->name);
77df6772 2330 for (i = 0; i < 4; i++) {
e2f80391 2331 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2332 pdp <<= 32;
e2f80391 2333 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2334 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2335 }
2336 }
2337}
2338
2339static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2340{
2341 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2342 struct intel_engine_cs *engine;
3cf17fc5 2343
7e22dbbb 2344 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2345 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2346
b4ac5afc 2347 for_each_engine(engine, dev_priv) {
e2f80391 2348 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2349 if (IS_GEN7(dev_priv))
e2f80391
TU
2350 seq_printf(m, "GFX_MODE: 0x%08x\n",
2351 I915_READ(RING_MODE_GEN7(engine)));
2352 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2353 I915_READ(RING_PP_DIR_BASE(engine)));
2354 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2355 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2356 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2357 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2358 }
2359 if (dev_priv->mm.aliasing_ppgtt) {
2360 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2361
267f0c90 2362 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2363 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2364
87d60b63 2365 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2366 }
1c60fef5 2367
3cf17fc5 2368 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2369}
2370
2371static int i915_ppgtt_info(struct seq_file *m, void *data)
2372{
9f25d007 2373 struct drm_info_node *node = m->private;
77df6772 2374 struct drm_device *dev = node->minor->dev;
c8c8fb33 2375 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2376 struct drm_file *file;
77df6772
BW
2377
2378 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2379 if (ret)
2380 return ret;
c8c8fb33 2381 intel_runtime_pm_get(dev_priv);
77df6772
BW
2382
2383 if (INTEL_INFO(dev)->gen >= 8)
2384 gen8_ppgtt_info(m, dev);
2385 else if (INTEL_INFO(dev)->gen >= 6)
2386 gen6_ppgtt_info(m, dev);
2387
1d2ac403 2388 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2389 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2390 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2391 struct task_struct *task;
ea91e401 2392
7cb5dff8 2393 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2394 if (!task) {
2395 ret = -ESRCH;
b0212486 2396 goto out_unlock;
06812760 2397 }
7cb5dff8
GT
2398 seq_printf(m, "\nproc: %s\n", task->comm);
2399 put_task_struct(task);
ea91e401
MT
2400 idr_for_each(&file_priv->context_idr, per_file_ctx,
2401 (void *)(unsigned long)m);
2402 }
b0212486 2403out_unlock:
1d2ac403 2404 mutex_unlock(&dev->filelist_mutex);
ea91e401 2405
c8c8fb33 2406 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2407 mutex_unlock(&dev->struct_mutex);
2408
06812760 2409 return ret;
3cf17fc5
DV
2410}
2411
f5a4c67d
CW
2412static int count_irq_waiters(struct drm_i915_private *i915)
2413{
e2f80391 2414 struct intel_engine_cs *engine;
f5a4c67d 2415 int count = 0;
f5a4c67d 2416
b4ac5afc 2417 for_each_engine(engine, i915)
e2f80391 2418 count += engine->irq_refcount;
f5a4c67d
CW
2419
2420 return count;
2421}
2422
1854d5ca
CW
2423static int i915_rps_boost_info(struct seq_file *m, void *data)
2424{
2425 struct drm_info_node *node = m->private;
2426 struct drm_device *dev = node->minor->dev;
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 struct drm_file *file;
1854d5ca 2429
f5a4c67d
CW
2430 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2431 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2432 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2433 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2434 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2435 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2436 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2437 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2438 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2439
2440 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2441 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2442 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2443 struct drm_i915_file_private *file_priv = file->driver_priv;
2444 struct task_struct *task;
2445
2446 rcu_read_lock();
2447 task = pid_task(file->pid, PIDTYPE_PID);
2448 seq_printf(m, "%s [%d]: %d boosts%s\n",
2449 task ? task->comm : "<unknown>",
2450 task ? task->pid : -1,
2e1b8730
CW
2451 file_priv->rps.boosts,
2452 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2453 rcu_read_unlock();
2454 }
2e1b8730
CW
2455 seq_printf(m, "Semaphore boosts: %d%s\n",
2456 dev_priv->rps.semaphores.boosts,
2457 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2458 seq_printf(m, "MMIO flip boosts: %d%s\n",
2459 dev_priv->rps.mmioflips.boosts,
2460 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2461 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2462 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2463 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2464
8d3afd7d 2465 return 0;
1854d5ca
CW
2466}
2467
63573eb7
BW
2468static int i915_llc(struct seq_file *m, void *data)
2469{
9f25d007 2470 struct drm_info_node *node = m->private;
63573eb7
BW
2471 struct drm_device *dev = node->minor->dev;
2472 struct drm_i915_private *dev_priv = dev->dev_private;
3accaf7e 2473 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2474
63573eb7 2475 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2476 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2477 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2478
2479 return 0;
2480}
2481
fdf5d357
AD
2482static int i915_guc_load_status_info(struct seq_file *m, void *data)
2483{
2484 struct drm_info_node *node = m->private;
2485 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2486 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2487 u32 tmp, i;
2488
2d1fe073 2489 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2490 return 0;
2491
2492 seq_printf(m, "GuC firmware status:\n");
2493 seq_printf(m, "\tpath: %s\n",
2494 guc_fw->guc_fw_path);
2495 seq_printf(m, "\tfetch: %s\n",
2496 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2497 seq_printf(m, "\tload: %s\n",
2498 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2499 seq_printf(m, "\tversion wanted: %d.%d\n",
2500 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2501 seq_printf(m, "\tversion found: %d.%d\n",
2502 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2503 seq_printf(m, "\theader: offset is %d; size = %d\n",
2504 guc_fw->header_offset, guc_fw->header_size);
2505 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2506 guc_fw->ucode_offset, guc_fw->ucode_size);
2507 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2508 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2509
2510 tmp = I915_READ(GUC_STATUS);
2511
2512 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2513 seq_printf(m, "\tBootrom status = 0x%x\n",
2514 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2515 seq_printf(m, "\tuKernel status = 0x%x\n",
2516 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2517 seq_printf(m, "\tMIA Core status = 0x%x\n",
2518 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2519 seq_puts(m, "\nScratch registers:\n");
2520 for (i = 0; i < 16; i++)
2521 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2522
2523 return 0;
2524}
2525
8b417c26
DG
2526static void i915_guc_client_info(struct seq_file *m,
2527 struct drm_i915_private *dev_priv,
2528 struct i915_guc_client *client)
2529{
e2f80391 2530 struct intel_engine_cs *engine;
8b417c26 2531 uint64_t tot = 0;
8b417c26
DG
2532
2533 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2534 client->priority, client->ctx_index, client->proc_desc_offset);
2535 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2536 client->doorbell_id, client->doorbell_offset, client->cookie);
2537 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2538 client->wq_size, client->wq_offset, client->wq_tail);
2539
551aaecd 2540 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2541 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2542 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2543 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2544
b4ac5afc 2545 for_each_engine(engine, dev_priv) {
8b417c26 2546 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2547 client->submissions[engine->id],
e2f80391 2548 engine->name);
0b63bb14 2549 tot += client->submissions[engine->id];
8b417c26
DG
2550 }
2551 seq_printf(m, "\tTotal: %llu\n", tot);
2552}
2553
2554static int i915_guc_info(struct seq_file *m, void *data)
2555{
2556 struct drm_info_node *node = m->private;
2557 struct drm_device *dev = node->minor->dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 struct intel_guc guc;
0a0b457f 2560 struct i915_guc_client client = {};
e2f80391 2561 struct intel_engine_cs *engine;
8b417c26
DG
2562 u64 total = 0;
2563
2d1fe073 2564 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2565 return 0;
2566
5a843307
AD
2567 if (mutex_lock_interruptible(&dev->struct_mutex))
2568 return 0;
2569
8b417c26 2570 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2571 guc = dev_priv->guc;
5a843307 2572 if (guc.execbuf_client)
8b417c26 2573 client = *guc.execbuf_client;
5a843307
AD
2574
2575 mutex_unlock(&dev->struct_mutex);
8b417c26 2576
9636f6db
DG
2577 seq_printf(m, "Doorbell map:\n");
2578 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2579 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2580
8b417c26
DG
2581 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2582 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2583 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2584 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2585 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2586
2587 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2588 for_each_engine(engine, dev_priv) {
397097b0 2589 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2590 engine->name, guc.submissions[engine->id],
2591 guc.last_seqno[engine->id]);
2592 total += guc.submissions[engine->id];
8b417c26
DG
2593 }
2594 seq_printf(m, "\t%s: %llu\n", "Total", total);
2595
2596 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2597 i915_guc_client_info(m, dev_priv, &client);
2598
2599 /* Add more as required ... */
2600
2601 return 0;
2602}
2603
4c7e77fc
AD
2604static int i915_guc_log_dump(struct seq_file *m, void *data)
2605{
2606 struct drm_info_node *node = m->private;
2607 struct drm_device *dev = node->minor->dev;
2608 struct drm_i915_private *dev_priv = dev->dev_private;
2609 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2610 u32 *log;
2611 int i = 0, pg;
2612
2613 if (!log_obj)
2614 return 0;
2615
2616 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2617 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2618
2619 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2620 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2621 *(log + i), *(log + i + 1),
2622 *(log + i + 2), *(log + i + 3));
2623
2624 kunmap_atomic(log);
2625 }
2626
2627 seq_putc(m, '\n');
2628
2629 return 0;
2630}
2631
e91fd8c6
RV
2632static int i915_edp_psr_status(struct seq_file *m, void *data)
2633{
2634 struct drm_info_node *node = m->private;
2635 struct drm_device *dev = node->minor->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2637 u32 psrperf = 0;
a6cbdb8e
RV
2638 u32 stat[3];
2639 enum pipe pipe;
a031d709 2640 bool enabled = false;
e91fd8c6 2641
3553a8ea
DL
2642 if (!HAS_PSR(dev)) {
2643 seq_puts(m, "PSR not supported\n");
2644 return 0;
2645 }
2646
c8c8fb33
PZ
2647 intel_runtime_pm_get(dev_priv);
2648
fa128fa6 2649 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2650 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2651 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2652 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2653 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2654 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2655 dev_priv->psr.busy_frontbuffer_bits);
2656 seq_printf(m, "Re-enable work scheduled: %s\n",
2657 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2658
3553a8ea 2659 if (HAS_DDI(dev))
443a389f 2660 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2661 else {
2662 for_each_pipe(dev_priv, pipe) {
2663 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2664 VLV_EDP_PSR_CURR_STATE_MASK;
2665 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2666 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2667 enabled = true;
a6cbdb8e
RV
2668 }
2669 }
60e5ffe3
RV
2670
2671 seq_printf(m, "Main link in standby mode: %s\n",
2672 yesno(dev_priv->psr.link_standby));
2673
a6cbdb8e
RV
2674 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2675
2676 if (!HAS_DDI(dev))
2677 for_each_pipe(dev_priv, pipe) {
2678 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2679 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2680 seq_printf(m, " pipe %c", pipe_name(pipe));
2681 }
2682 seq_puts(m, "\n");
e91fd8c6 2683
05eec3c2
RV
2684 /*
2685 * VLV/CHV PSR has no kind of performance counter
2686 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2687 */
2688 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2689 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2690 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2691
2692 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2693 }
fa128fa6 2694 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2695
c8c8fb33 2696 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2697 return 0;
2698}
2699
d2e216d0
RV
2700static int i915_sink_crc(struct seq_file *m, void *data)
2701{
2702 struct drm_info_node *node = m->private;
2703 struct drm_device *dev = node->minor->dev;
2704 struct intel_encoder *encoder;
2705 struct intel_connector *connector;
2706 struct intel_dp *intel_dp = NULL;
2707 int ret;
2708 u8 crc[6];
2709
2710 drm_modeset_lock_all(dev);
aca5e361 2711 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2712
2713 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2714 continue;
2715
b6ae3c7c
PZ
2716 if (!connector->base.encoder)
2717 continue;
2718
d2e216d0
RV
2719 encoder = to_intel_encoder(connector->base.encoder);
2720 if (encoder->type != INTEL_OUTPUT_EDP)
2721 continue;
2722
2723 intel_dp = enc_to_intel_dp(&encoder->base);
2724
2725 ret = intel_dp_sink_crc(intel_dp, crc);
2726 if (ret)
2727 goto out;
2728
2729 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2730 crc[0], crc[1], crc[2],
2731 crc[3], crc[4], crc[5]);
2732 goto out;
2733 }
2734 ret = -ENODEV;
2735out:
2736 drm_modeset_unlock_all(dev);
2737 return ret;
2738}
2739
ec013e7f
JB
2740static int i915_energy_uJ(struct seq_file *m, void *data)
2741{
2742 struct drm_info_node *node = m->private;
2743 struct drm_device *dev = node->minor->dev;
2744 struct drm_i915_private *dev_priv = dev->dev_private;
2745 u64 power;
2746 u32 units;
2747
2748 if (INTEL_INFO(dev)->gen < 6)
2749 return -ENODEV;
2750
36623ef8
PZ
2751 intel_runtime_pm_get(dev_priv);
2752
ec013e7f
JB
2753 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2754 power = (power & 0x1f00) >> 8;
2755 units = 1000000 / (1 << power); /* convert to uJ */
2756 power = I915_READ(MCH_SECP_NRG_STTS);
2757 power *= units;
2758
36623ef8
PZ
2759 intel_runtime_pm_put(dev_priv);
2760
ec013e7f 2761 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2762
2763 return 0;
2764}
2765
6455c870 2766static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2767{
9f25d007 2768 struct drm_info_node *node = m->private;
371db66a
PZ
2769 struct drm_device *dev = node->minor->dev;
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771
a156e64d
CW
2772 if (!HAS_RUNTIME_PM(dev_priv))
2773 seq_puts(m, "Runtime power management not supported\n");
371db66a 2774
86c4ec0d 2775 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2776 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2777 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2778#ifdef CONFIG_PM
a6aaec8b
DL
2779 seq_printf(m, "Usage count: %d\n",
2780 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2781#else
2782 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2783#endif
a156e64d
CW
2784 seq_printf(m, "PCI device power state: %s [%d]\n",
2785 pci_power_name(dev_priv->dev->pdev->current_state),
2786 dev_priv->dev->pdev->current_state);
371db66a 2787
ec013e7f
JB
2788 return 0;
2789}
2790
1da51581
ID
2791static int i915_power_domain_info(struct seq_file *m, void *unused)
2792{
9f25d007 2793 struct drm_info_node *node = m->private;
1da51581
ID
2794 struct drm_device *dev = node->minor->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2797 int i;
2798
2799 mutex_lock(&power_domains->lock);
2800
2801 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2802 for (i = 0; i < power_domains->power_well_count; i++) {
2803 struct i915_power_well *power_well;
2804 enum intel_display_power_domain power_domain;
2805
2806 power_well = &power_domains->power_wells[i];
2807 seq_printf(m, "%-25s %d\n", power_well->name,
2808 power_well->count);
2809
2810 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2811 power_domain++) {
2812 if (!(BIT(power_domain) & power_well->domains))
2813 continue;
2814
2815 seq_printf(m, " %-23s %d\n",
9895ad03 2816 intel_display_power_domain_str(power_domain),
1da51581
ID
2817 power_domains->domain_use_count[power_domain]);
2818 }
2819 }
2820
2821 mutex_unlock(&power_domains->lock);
2822
2823 return 0;
2824}
2825
b7cec66d
DL
2826static int i915_dmc_info(struct seq_file *m, void *unused)
2827{
2828 struct drm_info_node *node = m->private;
2829 struct drm_device *dev = node->minor->dev;
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 struct intel_csr *csr;
2832
2833 if (!HAS_CSR(dev)) {
2834 seq_puts(m, "not supported\n");
2835 return 0;
2836 }
2837
2838 csr = &dev_priv->csr;
2839
6fb403de
MK
2840 intel_runtime_pm_get(dev_priv);
2841
b7cec66d
DL
2842 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2843 seq_printf(m, "path: %s\n", csr->fw_path);
2844
2845 if (!csr->dmc_payload)
6fb403de 2846 goto out;
b7cec66d
DL
2847
2848 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2849 CSR_VERSION_MINOR(csr->version));
2850
8337206d
DL
2851 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2852 seq_printf(m, "DC3 -> DC5 count: %d\n",
2853 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2854 seq_printf(m, "DC5 -> DC6 count: %d\n",
2855 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2856 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2857 seq_printf(m, "DC3 -> DC5 count: %d\n",
2858 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2859 }
2860
6fb403de
MK
2861out:
2862 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2863 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2864 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2865
8337206d
DL
2866 intel_runtime_pm_put(dev_priv);
2867
b7cec66d
DL
2868 return 0;
2869}
2870
53f5e3ca
JB
2871static void intel_seq_print_mode(struct seq_file *m, int tabs,
2872 struct drm_display_mode *mode)
2873{
2874 int i;
2875
2876 for (i = 0; i < tabs; i++)
2877 seq_putc(m, '\t');
2878
2879 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2880 mode->base.id, mode->name,
2881 mode->vrefresh, mode->clock,
2882 mode->hdisplay, mode->hsync_start,
2883 mode->hsync_end, mode->htotal,
2884 mode->vdisplay, mode->vsync_start,
2885 mode->vsync_end, mode->vtotal,
2886 mode->type, mode->flags);
2887}
2888
2889static void intel_encoder_info(struct seq_file *m,
2890 struct intel_crtc *intel_crtc,
2891 struct intel_encoder *intel_encoder)
2892{
9f25d007 2893 struct drm_info_node *node = m->private;
53f5e3ca
JB
2894 struct drm_device *dev = node->minor->dev;
2895 struct drm_crtc *crtc = &intel_crtc->base;
2896 struct intel_connector *intel_connector;
2897 struct drm_encoder *encoder;
2898
2899 encoder = &intel_encoder->base;
2900 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2901 encoder->base.id, encoder->name);
53f5e3ca
JB
2902 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2903 struct drm_connector *connector = &intel_connector->base;
2904 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2905 connector->base.id,
c23cc417 2906 connector->name,
53f5e3ca
JB
2907 drm_get_connector_status_name(connector->status));
2908 if (connector->status == connector_status_connected) {
2909 struct drm_display_mode *mode = &crtc->mode;
2910 seq_printf(m, ", mode:\n");
2911 intel_seq_print_mode(m, 2, mode);
2912 } else {
2913 seq_putc(m, '\n');
2914 }
2915 }
2916}
2917
2918static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2919{
9f25d007 2920 struct drm_info_node *node = m->private;
53f5e3ca
JB
2921 struct drm_device *dev = node->minor->dev;
2922 struct drm_crtc *crtc = &intel_crtc->base;
2923 struct intel_encoder *intel_encoder;
23a48d53
ML
2924 struct drm_plane_state *plane_state = crtc->primary->state;
2925 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2926
23a48d53 2927 if (fb)
5aa8a937 2928 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2929 fb->base.id, plane_state->src_x >> 16,
2930 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2931 else
2932 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2933 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2934 intel_encoder_info(m, intel_crtc, intel_encoder);
2935}
2936
2937static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2938{
2939 struct drm_display_mode *mode = panel->fixed_mode;
2940
2941 seq_printf(m, "\tfixed mode:\n");
2942 intel_seq_print_mode(m, 2, mode);
2943}
2944
2945static void intel_dp_info(struct seq_file *m,
2946 struct intel_connector *intel_connector)
2947{
2948 struct intel_encoder *intel_encoder = intel_connector->encoder;
2949 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2950
2951 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2952 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2953 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2954 intel_panel_info(m, &intel_connector->panel);
2955}
2956
2957static void intel_hdmi_info(struct seq_file *m,
2958 struct intel_connector *intel_connector)
2959{
2960 struct intel_encoder *intel_encoder = intel_connector->encoder;
2961 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2962
742f491d 2963 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2964}
2965
2966static void intel_lvds_info(struct seq_file *m,
2967 struct intel_connector *intel_connector)
2968{
2969 intel_panel_info(m, &intel_connector->panel);
2970}
2971
2972static void intel_connector_info(struct seq_file *m,
2973 struct drm_connector *connector)
2974{
2975 struct intel_connector *intel_connector = to_intel_connector(connector);
2976 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2977 struct drm_display_mode *mode;
53f5e3ca
JB
2978
2979 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2980 connector->base.id, connector->name,
53f5e3ca
JB
2981 drm_get_connector_status_name(connector->status));
2982 if (connector->status == connector_status_connected) {
2983 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2984 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2985 connector->display_info.width_mm,
2986 connector->display_info.height_mm);
2987 seq_printf(m, "\tsubpixel order: %s\n",
2988 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2989 seq_printf(m, "\tCEA rev: %d\n",
2990 connector->display_info.cea_rev);
2991 }
36cd7444
DA
2992 if (intel_encoder) {
2993 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2994 intel_encoder->type == INTEL_OUTPUT_EDP)
2995 intel_dp_info(m, intel_connector);
2996 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2997 intel_hdmi_info(m, intel_connector);
2998 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2999 intel_lvds_info(m, intel_connector);
3000 }
53f5e3ca 3001
f103fc7d
JB
3002 seq_printf(m, "\tmodes:\n");
3003 list_for_each_entry(mode, &connector->modes, head)
3004 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3005}
3006
065f2ec2
CW
3007static bool cursor_active(struct drm_device *dev, int pipe)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 u32 state;
3011
3012 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3013 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3014 else
5efb3e28 3015 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3016
3017 return state;
3018}
3019
3020static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3021{
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023 u32 pos;
3024
5efb3e28 3025 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3026
3027 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3028 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3029 *x = -*x;
3030
3031 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3032 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3033 *y = -*y;
3034
3035 return cursor_active(dev, pipe);
3036}
3037
3abc4e09
RF
3038static const char *plane_type(enum drm_plane_type type)
3039{
3040 switch (type) {
3041 case DRM_PLANE_TYPE_OVERLAY:
3042 return "OVL";
3043 case DRM_PLANE_TYPE_PRIMARY:
3044 return "PRI";
3045 case DRM_PLANE_TYPE_CURSOR:
3046 return "CUR";
3047 /*
3048 * Deliberately omitting default: to generate compiler warnings
3049 * when a new drm_plane_type gets added.
3050 */
3051 }
3052
3053 return "unknown";
3054}
3055
3056static const char *plane_rotation(unsigned int rotation)
3057{
3058 static char buf[48];
3059 /*
3060 * According to doc only one DRM_ROTATE_ is allowed but this
3061 * will print them all to visualize if the values are misused
3062 */
3063 snprintf(buf, sizeof(buf),
3064 "%s%s%s%s%s%s(0x%08x)",
3065 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3066 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3067 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3068 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3069 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3070 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3071 rotation);
3072
3073 return buf;
3074}
3075
3076static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3077{
3078 struct drm_info_node *node = m->private;
3079 struct drm_device *dev = node->minor->dev;
3080 struct intel_plane *intel_plane;
3081
3082 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3083 struct drm_plane_state *state;
3084 struct drm_plane *plane = &intel_plane->base;
3085
3086 if (!plane->state) {
3087 seq_puts(m, "plane->state is NULL!\n");
3088 continue;
3089 }
3090
3091 state = plane->state;
3092
3093 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3094 plane->base.id,
3095 plane_type(intel_plane->base.type),
3096 state->crtc_x, state->crtc_y,
3097 state->crtc_w, state->crtc_h,
3098 (state->src_x >> 16),
3099 ((state->src_x & 0xffff) * 15625) >> 10,
3100 (state->src_y >> 16),
3101 ((state->src_y & 0xffff) * 15625) >> 10,
3102 (state->src_w >> 16),
3103 ((state->src_w & 0xffff) * 15625) >> 10,
3104 (state->src_h >> 16),
3105 ((state->src_h & 0xffff) * 15625) >> 10,
3106 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3107 plane_rotation(state->rotation));
3108 }
3109}
3110
3111static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3112{
3113 struct intel_crtc_state *pipe_config;
3114 int num_scalers = intel_crtc->num_scalers;
3115 int i;
3116
3117 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3118
3119 /* Not all platformas have a scaler */
3120 if (num_scalers) {
3121 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3122 num_scalers,
3123 pipe_config->scaler_state.scaler_users,
3124 pipe_config->scaler_state.scaler_id);
3125
3126 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3127 struct intel_scaler *sc =
3128 &pipe_config->scaler_state.scalers[i];
3129
3130 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3131 i, yesno(sc->in_use), sc->mode);
3132 }
3133 seq_puts(m, "\n");
3134 } else {
3135 seq_puts(m, "\tNo scalers available on this platform\n");
3136 }
3137}
3138
53f5e3ca
JB
3139static int i915_display_info(struct seq_file *m, void *unused)
3140{
9f25d007 3141 struct drm_info_node *node = m->private;
53f5e3ca 3142 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3143 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3144 struct intel_crtc *crtc;
53f5e3ca
JB
3145 struct drm_connector *connector;
3146
b0e5ddf3 3147 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3148 drm_modeset_lock_all(dev);
3149 seq_printf(m, "CRTC info\n");
3150 seq_printf(m, "---------\n");
d3fcc808 3151 for_each_intel_crtc(dev, crtc) {
065f2ec2 3152 bool active;
f77076c9 3153 struct intel_crtc_state *pipe_config;
065f2ec2 3154 int x, y;
53f5e3ca 3155
f77076c9
ML
3156 pipe_config = to_intel_crtc_state(crtc->base.state);
3157
3abc4e09 3158 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3159 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3160 yesno(pipe_config->base.active),
3abc4e09
RF
3161 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3162 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3163
f77076c9 3164 if (pipe_config->base.active) {
065f2ec2
CW
3165 intel_crtc_info(m, crtc);
3166
a23dc658 3167 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3168 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3169 yesno(crtc->cursor_base),
3dd512fb
MR
3170 x, y, crtc->base.cursor->state->crtc_w,
3171 crtc->base.cursor->state->crtc_h,
57127efa 3172 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3173 intel_scaler_info(m, crtc);
3174 intel_plane_info(m, crtc);
a23dc658 3175 }
cace841c
DV
3176
3177 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3178 yesno(!crtc->cpu_fifo_underrun_disabled),
3179 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3180 }
3181
3182 seq_printf(m, "\n");
3183 seq_printf(m, "Connector info\n");
3184 seq_printf(m, "--------------\n");
3185 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3186 intel_connector_info(m, connector);
3187 }
3188 drm_modeset_unlock_all(dev);
b0e5ddf3 3189 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3190
3191 return 0;
3192}
3193
e04934cf
BW
3194static int i915_semaphore_status(struct seq_file *m, void *unused)
3195{
3196 struct drm_info_node *node = (struct drm_info_node *) m->private;
3197 struct drm_device *dev = node->minor->dev;
3198 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3199 struct intel_engine_cs *engine;
e04934cf 3200 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3201 enum intel_engine_id id;
3202 int j, ret;
e04934cf 3203
c033666a 3204 if (!i915_semaphore_is_enabled(dev_priv)) {
e04934cf
BW
3205 seq_puts(m, "Semaphores are disabled\n");
3206 return 0;
3207 }
3208
3209 ret = mutex_lock_interruptible(&dev->struct_mutex);
3210 if (ret)
3211 return ret;
03872064 3212 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3213
3214 if (IS_BROADWELL(dev)) {
3215 struct page *page;
3216 uint64_t *seqno;
3217
3218 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3219
3220 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3221 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3222 uint64_t offset;
3223
e2f80391 3224 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3225
3226 seq_puts(m, " Last signal:");
3227 for (j = 0; j < num_rings; j++) {
c3232b18 3228 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3229 seq_printf(m, "0x%08llx (0x%02llx) ",
3230 seqno[offset], offset * 8);
3231 }
3232 seq_putc(m, '\n');
3233
3234 seq_puts(m, " Last wait: ");
3235 for (j = 0; j < num_rings; j++) {
c3232b18 3236 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3237 seq_printf(m, "0x%08llx (0x%02llx) ",
3238 seqno[offset], offset * 8);
3239 }
3240 seq_putc(m, '\n');
3241
3242 }
3243 kunmap_atomic(seqno);
3244 } else {
3245 seq_puts(m, " Last signal:");
b4ac5afc 3246 for_each_engine(engine, dev_priv)
e04934cf
BW
3247 for (j = 0; j < num_rings; j++)
3248 seq_printf(m, "0x%08x\n",
e2f80391 3249 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3250 seq_putc(m, '\n');
3251 }
3252
3253 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3254 for_each_engine(engine, dev_priv) {
3255 for (j = 0; j < num_rings; j++)
e2f80391
TU
3256 seq_printf(m, " 0x%08x ",
3257 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3258 seq_putc(m, '\n');
3259 }
3260 seq_putc(m, '\n');
3261
03872064 3262 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3263 mutex_unlock(&dev->struct_mutex);
3264 return 0;
3265}
3266
728e29d7
DV
3267static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3268{
3269 struct drm_info_node *node = (struct drm_info_node *) m->private;
3270 struct drm_device *dev = node->minor->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 int i;
3273
3274 drm_modeset_lock_all(dev);
3275 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3276 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3277
3278 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3279 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3280 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3281 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3282 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3283 seq_printf(m, " dpll_md: 0x%08x\n",
3284 pll->config.hw_state.dpll_md);
3285 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3286 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3287 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3288 }
3289 drm_modeset_unlock_all(dev);
3290
3291 return 0;
3292}
3293
1ed1ef9d 3294static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3295{
3296 int i;
3297 int ret;
e2f80391 3298 struct intel_engine_cs *engine;
888b5995
AS
3299 struct drm_info_node *node = (struct drm_info_node *) m->private;
3300 struct drm_device *dev = node->minor->dev;
3301 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3302 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3303 enum intel_engine_id id;
888b5995 3304
888b5995
AS
3305 ret = mutex_lock_interruptible(&dev->struct_mutex);
3306 if (ret)
3307 return ret;
3308
3309 intel_runtime_pm_get(dev_priv);
3310
33136b06 3311 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3312 for_each_engine_id(engine, dev_priv, id)
33136b06 3313 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3314 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3315 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3316 i915_reg_t addr;
3317 u32 mask, value, read;
2fa60f6d 3318 bool ok;
888b5995 3319
33136b06
AS
3320 addr = workarounds->reg[i].addr;
3321 mask = workarounds->reg[i].mask;
3322 value = workarounds->reg[i].value;
2fa60f6d
MK
3323 read = I915_READ(addr);
3324 ok = (value & mask) == (read & mask);
3325 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3326 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3327 }
3328
3329 intel_runtime_pm_put(dev_priv);
3330 mutex_unlock(&dev->struct_mutex);
3331
3332 return 0;
3333}
3334
c5511e44
DL
3335static int i915_ddb_info(struct seq_file *m, void *unused)
3336{
3337 struct drm_info_node *node = m->private;
3338 struct drm_device *dev = node->minor->dev;
3339 struct drm_i915_private *dev_priv = dev->dev_private;
3340 struct skl_ddb_allocation *ddb;
3341 struct skl_ddb_entry *entry;
3342 enum pipe pipe;
3343 int plane;
3344
2fcffe19
DL
3345 if (INTEL_INFO(dev)->gen < 9)
3346 return 0;
3347
c5511e44
DL
3348 drm_modeset_lock_all(dev);
3349
3350 ddb = &dev_priv->wm.skl_hw.ddb;
3351
3352 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3353
3354 for_each_pipe(dev_priv, pipe) {
3355 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3356
dd740780 3357 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3358 entry = &ddb->plane[pipe][plane];
3359 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3360 entry->start, entry->end,
3361 skl_ddb_entry_size(entry));
3362 }
3363
4969d33e 3364 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3365 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3366 entry->end, skl_ddb_entry_size(entry));
3367 }
3368
3369 drm_modeset_unlock_all(dev);
3370
3371 return 0;
3372}
3373
a54746e3
VK
3374static void drrs_status_per_crtc(struct seq_file *m,
3375 struct drm_device *dev, struct intel_crtc *intel_crtc)
3376{
a54746e3
VK
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct i915_drrs *drrs = &dev_priv->drrs;
3379 int vrefresh = 0;
26875fe5 3380 struct drm_connector *connector;
a54746e3 3381
26875fe5
ML
3382 drm_for_each_connector(connector, dev) {
3383 if (connector->state->crtc != &intel_crtc->base)
3384 continue;
3385
3386 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3387 }
3388
3389 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3390 seq_puts(m, "\tVBT: DRRS_type: Static");
3391 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3392 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3393 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3394 seq_puts(m, "\tVBT: DRRS_type: None");
3395 else
3396 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3397
3398 seq_puts(m, "\n\n");
3399
f77076c9 3400 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3401 struct intel_panel *panel;
3402
3403 mutex_lock(&drrs->mutex);
3404 /* DRRS Supported */
3405 seq_puts(m, "\tDRRS Supported: Yes\n");
3406
3407 /* disable_drrs() will make drrs->dp NULL */
3408 if (!drrs->dp) {
3409 seq_puts(m, "Idleness DRRS: Disabled");
3410 mutex_unlock(&drrs->mutex);
3411 return;
3412 }
3413
3414 panel = &drrs->dp->attached_connector->panel;
3415 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3416 drrs->busy_frontbuffer_bits);
3417
3418 seq_puts(m, "\n\t\t");
3419 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3420 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3421 vrefresh = panel->fixed_mode->vrefresh;
3422 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3423 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3424 vrefresh = panel->downclock_mode->vrefresh;
3425 } else {
3426 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3427 drrs->refresh_rate_type);
3428 mutex_unlock(&drrs->mutex);
3429 return;
3430 }
3431 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3432
3433 seq_puts(m, "\n\t\t");
3434 mutex_unlock(&drrs->mutex);
3435 } else {
3436 /* DRRS not supported. Print the VBT parameter*/
3437 seq_puts(m, "\tDRRS Supported : No");
3438 }
3439 seq_puts(m, "\n");
3440}
3441
3442static int i915_drrs_status(struct seq_file *m, void *unused)
3443{
3444 struct drm_info_node *node = m->private;
3445 struct drm_device *dev = node->minor->dev;
3446 struct intel_crtc *intel_crtc;
3447 int active_crtc_cnt = 0;
3448
26875fe5 3449 drm_modeset_lock_all(dev);
a54746e3 3450 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3451 if (intel_crtc->base.state->active) {
a54746e3
VK
3452 active_crtc_cnt++;
3453 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3454
3455 drrs_status_per_crtc(m, dev, intel_crtc);
3456 }
a54746e3 3457 }
26875fe5 3458 drm_modeset_unlock_all(dev);
a54746e3
VK
3459
3460 if (!active_crtc_cnt)
3461 seq_puts(m, "No active crtc found\n");
3462
3463 return 0;
3464}
3465
07144428
DL
3466struct pipe_crc_info {
3467 const char *name;
3468 struct drm_device *dev;
3469 enum pipe pipe;
3470};
3471
11bed958
DA
3472static int i915_dp_mst_info(struct seq_file *m, void *unused)
3473{
3474 struct drm_info_node *node = (struct drm_info_node *) m->private;
3475 struct drm_device *dev = node->minor->dev;
3476 struct drm_encoder *encoder;
3477 struct intel_encoder *intel_encoder;
3478 struct intel_digital_port *intel_dig_port;
3479 drm_modeset_lock_all(dev);
3480 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3481 intel_encoder = to_intel_encoder(encoder);
3482 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3483 continue;
3484 intel_dig_port = enc_to_dig_port(encoder);
3485 if (!intel_dig_port->dp.can_mst)
3486 continue;
40ae80cc
JB
3487 seq_printf(m, "MST Source Port %c\n",
3488 port_name(intel_dig_port->port));
11bed958
DA
3489 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3490 }
3491 drm_modeset_unlock_all(dev);
3492 return 0;
3493}
3494
07144428
DL
3495static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3496{
be5c7a90
DL
3497 struct pipe_crc_info *info = inode->i_private;
3498 struct drm_i915_private *dev_priv = info->dev->dev_private;
3499 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3500
7eb1c496
DV
3501 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3502 return -ENODEV;
3503
d538bbdf
DL
3504 spin_lock_irq(&pipe_crc->lock);
3505
3506 if (pipe_crc->opened) {
3507 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3508 return -EBUSY; /* already open */
3509 }
3510
d538bbdf 3511 pipe_crc->opened = true;
07144428
DL
3512 filep->private_data = inode->i_private;
3513
d538bbdf
DL
3514 spin_unlock_irq(&pipe_crc->lock);
3515
07144428
DL
3516 return 0;
3517}
3518
3519static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3520{
be5c7a90
DL
3521 struct pipe_crc_info *info = inode->i_private;
3522 struct drm_i915_private *dev_priv = info->dev->dev_private;
3523 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3524
d538bbdf
DL
3525 spin_lock_irq(&pipe_crc->lock);
3526 pipe_crc->opened = false;
3527 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3528
07144428
DL
3529 return 0;
3530}
3531
3532/* (6 fields, 8 chars each, space separated (5) + '\n') */
3533#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3534/* account for \'0' */
3535#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3536
3537static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3538{
d538bbdf
DL
3539 assert_spin_locked(&pipe_crc->lock);
3540 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3541 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3542}
3543
3544static ssize_t
3545i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3546 loff_t *pos)
3547{
3548 struct pipe_crc_info *info = filep->private_data;
3549 struct drm_device *dev = info->dev;
3550 struct drm_i915_private *dev_priv = dev->dev_private;
3551 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3552 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3553 int n_entries;
07144428
DL
3554 ssize_t bytes_read;
3555
3556 /*
3557 * Don't allow user space to provide buffers not big enough to hold
3558 * a line of data.
3559 */
3560 if (count < PIPE_CRC_LINE_LEN)
3561 return -EINVAL;
3562
3563 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3564 return 0;
07144428
DL
3565
3566 /* nothing to read */
d538bbdf 3567 spin_lock_irq(&pipe_crc->lock);
07144428 3568 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3569 int ret;
3570
3571 if (filep->f_flags & O_NONBLOCK) {
3572 spin_unlock_irq(&pipe_crc->lock);
07144428 3573 return -EAGAIN;
d538bbdf 3574 }
07144428 3575
d538bbdf
DL
3576 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3577 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3578 if (ret) {
3579 spin_unlock_irq(&pipe_crc->lock);
3580 return ret;
3581 }
8bf1e9f1
SH
3582 }
3583
07144428 3584 /* We now have one or more entries to read */
9ad6d99f 3585 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3586
07144428 3587 bytes_read = 0;
9ad6d99f
VS
3588 while (n_entries > 0) {
3589 struct intel_pipe_crc_entry *entry =
3590 &pipe_crc->entries[pipe_crc->tail];
07144428 3591 int ret;
8bf1e9f1 3592
9ad6d99f
VS
3593 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3594 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3595 break;
3596
3597 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3598 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3599
07144428
DL
3600 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3601 "%8u %8x %8x %8x %8x %8x\n",
3602 entry->frame, entry->crc[0],
3603 entry->crc[1], entry->crc[2],
3604 entry->crc[3], entry->crc[4]);
3605
9ad6d99f
VS
3606 spin_unlock_irq(&pipe_crc->lock);
3607
3608 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3609 if (ret == PIPE_CRC_LINE_LEN)
3610 return -EFAULT;
b2c88f5b 3611
9ad6d99f
VS
3612 user_buf += PIPE_CRC_LINE_LEN;
3613 n_entries--;
3614
3615 spin_lock_irq(&pipe_crc->lock);
3616 }
8bf1e9f1 3617
d538bbdf
DL
3618 spin_unlock_irq(&pipe_crc->lock);
3619
07144428
DL
3620 return bytes_read;
3621}
3622
3623static const struct file_operations i915_pipe_crc_fops = {
3624 .owner = THIS_MODULE,
3625 .open = i915_pipe_crc_open,
3626 .read = i915_pipe_crc_read,
3627 .release = i915_pipe_crc_release,
3628};
3629
3630static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3631 {
3632 .name = "i915_pipe_A_crc",
3633 .pipe = PIPE_A,
3634 },
3635 {
3636 .name = "i915_pipe_B_crc",
3637 .pipe = PIPE_B,
3638 },
3639 {
3640 .name = "i915_pipe_C_crc",
3641 .pipe = PIPE_C,
3642 },
3643};
3644
3645static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3646 enum pipe pipe)
3647{
3648 struct drm_device *dev = minor->dev;
3649 struct dentry *ent;
3650 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3651
3652 info->dev = dev;
3653 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3654 &i915_pipe_crc_fops);
f3c5fe97
WY
3655 if (!ent)
3656 return -ENOMEM;
07144428
DL
3657
3658 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3659}
3660
e8dfcf78 3661static const char * const pipe_crc_sources[] = {
926321d5
DV
3662 "none",
3663 "plane1",
3664 "plane2",
3665 "pf",
5b3a856b 3666 "pipe",
3d099a05
DV
3667 "TV",
3668 "DP-B",
3669 "DP-C",
3670 "DP-D",
46a19188 3671 "auto",
926321d5
DV
3672};
3673
3674static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3675{
3676 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3677 return pipe_crc_sources[source];
3678}
3679
bd9db02f 3680static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3681{
3682 struct drm_device *dev = m->private;
3683 struct drm_i915_private *dev_priv = dev->dev_private;
3684 int i;
3685
3686 for (i = 0; i < I915_MAX_PIPES; i++)
3687 seq_printf(m, "%c %s\n", pipe_name(i),
3688 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3689
3690 return 0;
3691}
3692
bd9db02f 3693static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3694{
3695 struct drm_device *dev = inode->i_private;
3696
bd9db02f 3697 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3698}
3699
46a19188 3700static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3701 uint32_t *val)
3702{
46a19188
DV
3703 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3704 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3705
3706 switch (*source) {
52f843f6
DV
3707 case INTEL_PIPE_CRC_SOURCE_PIPE:
3708 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3709 break;
3710 case INTEL_PIPE_CRC_SOURCE_NONE:
3711 *val = 0;
3712 break;
3713 default:
3714 return -EINVAL;
3715 }
3716
3717 return 0;
3718}
3719
46a19188
DV
3720static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3721 enum intel_pipe_crc_source *source)
3722{
3723 struct intel_encoder *encoder;
3724 struct intel_crtc *crtc;
26756809 3725 struct intel_digital_port *dig_port;
46a19188
DV
3726 int ret = 0;
3727
3728 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3729
6e9f798d 3730 drm_modeset_lock_all(dev);
b2784e15 3731 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3732 if (!encoder->base.crtc)
3733 continue;
3734
3735 crtc = to_intel_crtc(encoder->base.crtc);
3736
3737 if (crtc->pipe != pipe)
3738 continue;
3739
3740 switch (encoder->type) {
3741 case INTEL_OUTPUT_TVOUT:
3742 *source = INTEL_PIPE_CRC_SOURCE_TV;
3743 break;
3744 case INTEL_OUTPUT_DISPLAYPORT:
3745 case INTEL_OUTPUT_EDP:
26756809
DV
3746 dig_port = enc_to_dig_port(&encoder->base);
3747 switch (dig_port->port) {
3748 case PORT_B:
3749 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3750 break;
3751 case PORT_C:
3752 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3753 break;
3754 case PORT_D:
3755 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3756 break;
3757 default:
3758 WARN(1, "nonexisting DP port %c\n",
3759 port_name(dig_port->port));
3760 break;
3761 }
46a19188 3762 break;
6847d71b
PZ
3763 default:
3764 break;
46a19188
DV
3765 }
3766 }
6e9f798d 3767 drm_modeset_unlock_all(dev);
46a19188
DV
3768
3769 return ret;
3770}
3771
3772static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3773 enum pipe pipe,
3774 enum intel_pipe_crc_source *source,
7ac0129b
DV
3775 uint32_t *val)
3776{
8d2f24ca
DV
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778 bool need_stable_symbols = false;
3779
46a19188
DV
3780 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3781 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3782 if (ret)
3783 return ret;
3784 }
3785
3786 switch (*source) {
7ac0129b
DV
3787 case INTEL_PIPE_CRC_SOURCE_PIPE:
3788 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3789 break;
3790 case INTEL_PIPE_CRC_SOURCE_DP_B:
3791 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3792 need_stable_symbols = true;
7ac0129b
DV
3793 break;
3794 case INTEL_PIPE_CRC_SOURCE_DP_C:
3795 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3796 need_stable_symbols = true;
7ac0129b 3797 break;
2be57922
VS
3798 case INTEL_PIPE_CRC_SOURCE_DP_D:
3799 if (!IS_CHERRYVIEW(dev))
3800 return -EINVAL;
3801 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3802 need_stable_symbols = true;
3803 break;
7ac0129b
DV
3804 case INTEL_PIPE_CRC_SOURCE_NONE:
3805 *val = 0;
3806 break;
3807 default:
3808 return -EINVAL;
3809 }
3810
8d2f24ca
DV
3811 /*
3812 * When the pipe CRC tap point is after the transcoders we need
3813 * to tweak symbol-level features to produce a deterministic series of
3814 * symbols for a given frame. We need to reset those features only once
3815 * a frame (instead of every nth symbol):
3816 * - DC-balance: used to ensure a better clock recovery from the data
3817 * link (SDVO)
3818 * - DisplayPort scrambling: used for EMI reduction
3819 */
3820 if (need_stable_symbols) {
3821 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3822
8d2f24ca 3823 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3824 switch (pipe) {
3825 case PIPE_A:
8d2f24ca 3826 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3827 break;
3828 case PIPE_B:
8d2f24ca 3829 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3830 break;
3831 case PIPE_C:
3832 tmp |= PIPE_C_SCRAMBLE_RESET;
3833 break;
3834 default:
3835 return -EINVAL;
3836 }
8d2f24ca
DV
3837 I915_WRITE(PORT_DFT2_G4X, tmp);
3838 }
3839
7ac0129b
DV
3840 return 0;
3841}
3842
4b79ebf7 3843static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3844 enum pipe pipe,
3845 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3846 uint32_t *val)
3847{
84093603
DV
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849 bool need_stable_symbols = false;
3850
46a19188
DV
3851 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3852 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3853 if (ret)
3854 return ret;
3855 }
3856
3857 switch (*source) {
4b79ebf7
DV
3858 case INTEL_PIPE_CRC_SOURCE_PIPE:
3859 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3860 break;
3861 case INTEL_PIPE_CRC_SOURCE_TV:
3862 if (!SUPPORTS_TV(dev))
3863 return -EINVAL;
3864 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3865 break;
3866 case INTEL_PIPE_CRC_SOURCE_DP_B:
3867 if (!IS_G4X(dev))
3868 return -EINVAL;
3869 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3870 need_stable_symbols = true;
4b79ebf7
DV
3871 break;
3872 case INTEL_PIPE_CRC_SOURCE_DP_C:
3873 if (!IS_G4X(dev))
3874 return -EINVAL;
3875 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3876 need_stable_symbols = true;
4b79ebf7
DV
3877 break;
3878 case INTEL_PIPE_CRC_SOURCE_DP_D:
3879 if (!IS_G4X(dev))
3880 return -EINVAL;
3881 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3882 need_stable_symbols = true;
4b79ebf7
DV
3883 break;
3884 case INTEL_PIPE_CRC_SOURCE_NONE:
3885 *val = 0;
3886 break;
3887 default:
3888 return -EINVAL;
3889 }
3890
84093603
DV
3891 /*
3892 * When the pipe CRC tap point is after the transcoders we need
3893 * to tweak symbol-level features to produce a deterministic series of
3894 * symbols for a given frame. We need to reset those features only once
3895 * a frame (instead of every nth symbol):
3896 * - DC-balance: used to ensure a better clock recovery from the data
3897 * link (SDVO)
3898 * - DisplayPort scrambling: used for EMI reduction
3899 */
3900 if (need_stable_symbols) {
3901 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3902
3903 WARN_ON(!IS_G4X(dev));
3904
3905 I915_WRITE(PORT_DFT_I9XX,
3906 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3907
3908 if (pipe == PIPE_A)
3909 tmp |= PIPE_A_SCRAMBLE_RESET;
3910 else
3911 tmp |= PIPE_B_SCRAMBLE_RESET;
3912
3913 I915_WRITE(PORT_DFT2_G4X, tmp);
3914 }
3915
4b79ebf7
DV
3916 return 0;
3917}
3918
8d2f24ca
DV
3919static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3920 enum pipe pipe)
3921{
3922 struct drm_i915_private *dev_priv = dev->dev_private;
3923 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3924
eb736679
VS
3925 switch (pipe) {
3926 case PIPE_A:
8d2f24ca 3927 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3928 break;
3929 case PIPE_B:
8d2f24ca 3930 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3931 break;
3932 case PIPE_C:
3933 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3934 break;
3935 default:
3936 return;
3937 }
8d2f24ca
DV
3938 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3939 tmp &= ~DC_BALANCE_RESET_VLV;
3940 I915_WRITE(PORT_DFT2_G4X, tmp);
3941
3942}
3943
84093603
DV
3944static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3945 enum pipe pipe)
3946{
3947 struct drm_i915_private *dev_priv = dev->dev_private;
3948 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3949
3950 if (pipe == PIPE_A)
3951 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3952 else
3953 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3954 I915_WRITE(PORT_DFT2_G4X, tmp);
3955
3956 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3957 I915_WRITE(PORT_DFT_I9XX,
3958 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3959 }
3960}
3961
46a19188 3962static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3963 uint32_t *val)
3964{
46a19188
DV
3965 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3966 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3967
3968 switch (*source) {
5b3a856b
DV
3969 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3970 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3971 break;
3972 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3973 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3974 break;
5b3a856b
DV
3975 case INTEL_PIPE_CRC_SOURCE_PIPE:
3976 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3977 break;
3d099a05 3978 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3979 *val = 0;
3980 break;
3d099a05
DV
3981 default:
3982 return -EINVAL;
5b3a856b
DV
3983 }
3984
3985 return 0;
3986}
3987
c4e2d043 3988static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3989{
3990 struct drm_i915_private *dev_priv = dev->dev_private;
3991 struct intel_crtc *crtc =
3992 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3993 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3994 struct drm_atomic_state *state;
3995 int ret = 0;
fabf6e51
DV
3996
3997 drm_modeset_lock_all(dev);
c4e2d043
ML
3998 state = drm_atomic_state_alloc(dev);
3999 if (!state) {
4000 ret = -ENOMEM;
4001 goto out;
fabf6e51 4002 }
fabf6e51 4003
c4e2d043
ML
4004 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4005 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4006 if (IS_ERR(pipe_config)) {
4007 ret = PTR_ERR(pipe_config);
4008 goto out;
4009 }
fabf6e51 4010
c4e2d043
ML
4011 pipe_config->pch_pfit.force_thru = enable;
4012 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4013 pipe_config->pch_pfit.enabled != enable)
4014 pipe_config->base.connectors_changed = true;
1b509259 4015
c4e2d043
ML
4016 ret = drm_atomic_commit(state);
4017out:
fabf6e51 4018 drm_modeset_unlock_all(dev);
c4e2d043
ML
4019 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4020 if (ret)
4021 drm_atomic_state_free(state);
fabf6e51
DV
4022}
4023
4024static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4025 enum pipe pipe,
4026 enum intel_pipe_crc_source *source,
5b3a856b
DV
4027 uint32_t *val)
4028{
46a19188
DV
4029 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4030 *source = INTEL_PIPE_CRC_SOURCE_PF;
4031
4032 switch (*source) {
5b3a856b
DV
4033 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4034 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4035 break;
4036 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4037 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4038 break;
4039 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4040 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4041 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4042
5b3a856b
DV
4043 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4044 break;
3d099a05 4045 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4046 *val = 0;
4047 break;
3d099a05
DV
4048 default:
4049 return -EINVAL;
5b3a856b
DV
4050 }
4051
4052 return 0;
4053}
4054
926321d5
DV
4055static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4056 enum intel_pipe_crc_source source)
4057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4059 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4060 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4061 pipe));
e129649b 4062 enum intel_display_power_domain power_domain;
432f3342 4063 u32 val = 0; /* shut up gcc */
5b3a856b 4064 int ret;
926321d5 4065
cc3da175
DL
4066 if (pipe_crc->source == source)
4067 return 0;
4068
ae676fcd
DL
4069 /* forbid changing the source without going back to 'none' */
4070 if (pipe_crc->source && source)
4071 return -EINVAL;
4072
e129649b
ID
4073 power_domain = POWER_DOMAIN_PIPE(pipe);
4074 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4075 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4076 return -EIO;
4077 }
4078
52f843f6 4079 if (IS_GEN2(dev))
46a19188 4080 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4081 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4082 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4083 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4084 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4085 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4086 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4087 else
fabf6e51 4088 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4089
4090 if (ret != 0)
e129649b 4091 goto out;
5b3a856b 4092
4b584369
DL
4093 /* none -> real source transition */
4094 if (source) {
4252fbc3
VS
4095 struct intel_pipe_crc_entry *entries;
4096
7cd6ccff
DL
4097 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4098 pipe_name(pipe), pipe_crc_source_name(source));
4099
3cf54b34
VS
4100 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4101 sizeof(pipe_crc->entries[0]),
4252fbc3 4102 GFP_KERNEL);
e129649b
ID
4103 if (!entries) {
4104 ret = -ENOMEM;
4105 goto out;
4106 }
e5f75aca 4107
8c740dce
PZ
4108 /*
4109 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4110 * enabled and disabled dynamically based on package C states,
4111 * user space can't make reliable use of the CRCs, so let's just
4112 * completely disable it.
4113 */
4114 hsw_disable_ips(crtc);
4115
d538bbdf 4116 spin_lock_irq(&pipe_crc->lock);
64387b61 4117 kfree(pipe_crc->entries);
4252fbc3 4118 pipe_crc->entries = entries;
d538bbdf
DL
4119 pipe_crc->head = 0;
4120 pipe_crc->tail = 0;
4121 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4122 }
4123
cc3da175 4124 pipe_crc->source = source;
926321d5 4125
926321d5
DV
4126 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4127 POSTING_READ(PIPE_CRC_CTL(pipe));
4128
e5f75aca
DL
4129 /* real source -> none transition */
4130 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4131 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4132 struct intel_crtc *crtc =
4133 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4134
7cd6ccff
DL
4135 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4136 pipe_name(pipe));
4137
a33d7105 4138 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4139 if (crtc->base.state->active)
a33d7105
DV
4140 intel_wait_for_vblank(dev, pipe);
4141 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4142
d538bbdf
DL
4143 spin_lock_irq(&pipe_crc->lock);
4144 entries = pipe_crc->entries;
e5f75aca 4145 pipe_crc->entries = NULL;
9ad6d99f
VS
4146 pipe_crc->head = 0;
4147 pipe_crc->tail = 0;
d538bbdf
DL
4148 spin_unlock_irq(&pipe_crc->lock);
4149
4150 kfree(entries);
84093603
DV
4151
4152 if (IS_G4X(dev))
4153 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4154 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4155 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4156 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4157 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4158
4159 hsw_enable_ips(crtc);
e5f75aca
DL
4160 }
4161
e129649b
ID
4162 ret = 0;
4163
4164out:
4165 intel_display_power_put(dev_priv, power_domain);
4166
4167 return ret;
926321d5
DV
4168}
4169
4170/*
4171 * Parse pipe CRC command strings:
b94dec87
DL
4172 * command: wsp* object wsp+ name wsp+ source wsp*
4173 * object: 'pipe'
4174 * name: (A | B | C)
926321d5
DV
4175 * source: (none | plane1 | plane2 | pf)
4176 * wsp: (#0x20 | #0x9 | #0xA)+
4177 *
4178 * eg.:
b94dec87
DL
4179 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4180 * "pipe A none" -> Stop CRC
926321d5 4181 */
bd9db02f 4182static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4183{
4184 int n_words = 0;
4185
4186 while (*buf) {
4187 char *end;
4188
4189 /* skip leading white space */
4190 buf = skip_spaces(buf);
4191 if (!*buf)
4192 break; /* end of buffer */
4193
4194 /* find end of word */
4195 for (end = buf; *end && !isspace(*end); end++)
4196 ;
4197
4198 if (n_words == max_words) {
4199 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4200 max_words);
4201 return -EINVAL; /* ran out of words[] before bytes */
4202 }
4203
4204 if (*end)
4205 *end++ = '\0';
4206 words[n_words++] = buf;
4207 buf = end;
4208 }
4209
4210 return n_words;
4211}
4212
b94dec87
DL
4213enum intel_pipe_crc_object {
4214 PIPE_CRC_OBJECT_PIPE,
4215};
4216
e8dfcf78 4217static const char * const pipe_crc_objects[] = {
b94dec87
DL
4218 "pipe",
4219};
4220
4221static int
bd9db02f 4222display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4223{
4224 int i;
4225
4226 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4227 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4228 *o = i;
b94dec87
DL
4229 return 0;
4230 }
4231
4232 return -EINVAL;
4233}
4234
bd9db02f 4235static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4236{
4237 const char name = buf[0];
4238
4239 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4240 return -EINVAL;
4241
4242 *pipe = name - 'A';
4243
4244 return 0;
4245}
4246
4247static int
bd9db02f 4248display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4249{
4250 int i;
4251
4252 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4253 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4254 *s = i;
926321d5
DV
4255 return 0;
4256 }
4257
4258 return -EINVAL;
4259}
4260
bd9db02f 4261static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4262{
b94dec87 4263#define N_WORDS 3
926321d5 4264 int n_words;
b94dec87 4265 char *words[N_WORDS];
926321d5 4266 enum pipe pipe;
b94dec87 4267 enum intel_pipe_crc_object object;
926321d5
DV
4268 enum intel_pipe_crc_source source;
4269
bd9db02f 4270 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4271 if (n_words != N_WORDS) {
4272 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4273 N_WORDS);
4274 return -EINVAL;
4275 }
4276
bd9db02f 4277 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4278 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4279 return -EINVAL;
4280 }
4281
bd9db02f 4282 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4283 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4284 return -EINVAL;
4285 }
4286
bd9db02f 4287 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4288 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4289 return -EINVAL;
4290 }
4291
4292 return pipe_crc_set_source(dev, pipe, source);
4293}
4294
bd9db02f
DL
4295static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4296 size_t len, loff_t *offp)
926321d5
DV
4297{
4298 struct seq_file *m = file->private_data;
4299 struct drm_device *dev = m->private;
4300 char *tmpbuf;
4301 int ret;
4302
4303 if (len == 0)
4304 return 0;
4305
4306 if (len > PAGE_SIZE - 1) {
4307 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4308 PAGE_SIZE);
4309 return -E2BIG;
4310 }
4311
4312 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4313 if (!tmpbuf)
4314 return -ENOMEM;
4315
4316 if (copy_from_user(tmpbuf, ubuf, len)) {
4317 ret = -EFAULT;
4318 goto out;
4319 }
4320 tmpbuf[len] = '\0';
4321
bd9db02f 4322 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4323
4324out:
4325 kfree(tmpbuf);
4326 if (ret < 0)
4327 return ret;
4328
4329 *offp += len;
4330 return len;
4331}
4332
bd9db02f 4333static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4334 .owner = THIS_MODULE,
bd9db02f 4335 .open = display_crc_ctl_open,
926321d5
DV
4336 .read = seq_read,
4337 .llseek = seq_lseek,
4338 .release = single_release,
bd9db02f 4339 .write = display_crc_ctl_write
926321d5
DV
4340};
4341
eb3394fa
TP
4342static ssize_t i915_displayport_test_active_write(struct file *file,
4343 const char __user *ubuf,
4344 size_t len, loff_t *offp)
4345{
4346 char *input_buffer;
4347 int status = 0;
eb3394fa
TP
4348 struct drm_device *dev;
4349 struct drm_connector *connector;
4350 struct list_head *connector_list;
4351 struct intel_dp *intel_dp;
4352 int val = 0;
4353
9aaffa34 4354 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4355
eb3394fa
TP
4356 connector_list = &dev->mode_config.connector_list;
4357
4358 if (len == 0)
4359 return 0;
4360
4361 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4362 if (!input_buffer)
4363 return -ENOMEM;
4364
4365 if (copy_from_user(input_buffer, ubuf, len)) {
4366 status = -EFAULT;
4367 goto out;
4368 }
4369
4370 input_buffer[len] = '\0';
4371 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4372
4373 list_for_each_entry(connector, connector_list, head) {
4374
4375 if (connector->connector_type !=
4376 DRM_MODE_CONNECTOR_DisplayPort)
4377 continue;
4378
b8bb08ec 4379 if (connector->status == connector_status_connected &&
eb3394fa
TP
4380 connector->encoder != NULL) {
4381 intel_dp = enc_to_intel_dp(connector->encoder);
4382 status = kstrtoint(input_buffer, 10, &val);
4383 if (status < 0)
4384 goto out;
4385 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4386 /* To prevent erroneous activation of the compliance
4387 * testing code, only accept an actual value of 1 here
4388 */
4389 if (val == 1)
4390 intel_dp->compliance_test_active = 1;
4391 else
4392 intel_dp->compliance_test_active = 0;
4393 }
4394 }
4395out:
4396 kfree(input_buffer);
4397 if (status < 0)
4398 return status;
4399
4400 *offp += len;
4401 return len;
4402}
4403
4404static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4405{
4406 struct drm_device *dev = m->private;
4407 struct drm_connector *connector;
4408 struct list_head *connector_list = &dev->mode_config.connector_list;
4409 struct intel_dp *intel_dp;
4410
eb3394fa
TP
4411 list_for_each_entry(connector, connector_list, head) {
4412
4413 if (connector->connector_type !=
4414 DRM_MODE_CONNECTOR_DisplayPort)
4415 continue;
4416
4417 if (connector->status == connector_status_connected &&
4418 connector->encoder != NULL) {
4419 intel_dp = enc_to_intel_dp(connector->encoder);
4420 if (intel_dp->compliance_test_active)
4421 seq_puts(m, "1");
4422 else
4423 seq_puts(m, "0");
4424 } else
4425 seq_puts(m, "0");
4426 }
4427
4428 return 0;
4429}
4430
4431static int i915_displayport_test_active_open(struct inode *inode,
4432 struct file *file)
4433{
4434 struct drm_device *dev = inode->i_private;
4435
4436 return single_open(file, i915_displayport_test_active_show, dev);
4437}
4438
4439static const struct file_operations i915_displayport_test_active_fops = {
4440 .owner = THIS_MODULE,
4441 .open = i915_displayport_test_active_open,
4442 .read = seq_read,
4443 .llseek = seq_lseek,
4444 .release = single_release,
4445 .write = i915_displayport_test_active_write
4446};
4447
4448static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4449{
4450 struct drm_device *dev = m->private;
4451 struct drm_connector *connector;
4452 struct list_head *connector_list = &dev->mode_config.connector_list;
4453 struct intel_dp *intel_dp;
4454
eb3394fa
TP
4455 list_for_each_entry(connector, connector_list, head) {
4456
4457 if (connector->connector_type !=
4458 DRM_MODE_CONNECTOR_DisplayPort)
4459 continue;
4460
4461 if (connector->status == connector_status_connected &&
4462 connector->encoder != NULL) {
4463 intel_dp = enc_to_intel_dp(connector->encoder);
4464 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4465 } else
4466 seq_puts(m, "0");
4467 }
4468
4469 return 0;
4470}
4471static int i915_displayport_test_data_open(struct inode *inode,
4472 struct file *file)
4473{
4474 struct drm_device *dev = inode->i_private;
4475
4476 return single_open(file, i915_displayport_test_data_show, dev);
4477}
4478
4479static const struct file_operations i915_displayport_test_data_fops = {
4480 .owner = THIS_MODULE,
4481 .open = i915_displayport_test_data_open,
4482 .read = seq_read,
4483 .llseek = seq_lseek,
4484 .release = single_release
4485};
4486
4487static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4488{
4489 struct drm_device *dev = m->private;
4490 struct drm_connector *connector;
4491 struct list_head *connector_list = &dev->mode_config.connector_list;
4492 struct intel_dp *intel_dp;
4493
eb3394fa
TP
4494 list_for_each_entry(connector, connector_list, head) {
4495
4496 if (connector->connector_type !=
4497 DRM_MODE_CONNECTOR_DisplayPort)
4498 continue;
4499
4500 if (connector->status == connector_status_connected &&
4501 connector->encoder != NULL) {
4502 intel_dp = enc_to_intel_dp(connector->encoder);
4503 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4504 } else
4505 seq_puts(m, "0");
4506 }
4507
4508 return 0;
4509}
4510
4511static int i915_displayport_test_type_open(struct inode *inode,
4512 struct file *file)
4513{
4514 struct drm_device *dev = inode->i_private;
4515
4516 return single_open(file, i915_displayport_test_type_show, dev);
4517}
4518
4519static const struct file_operations i915_displayport_test_type_fops = {
4520 .owner = THIS_MODULE,
4521 .open = i915_displayport_test_type_open,
4522 .read = seq_read,
4523 .llseek = seq_lseek,
4524 .release = single_release
4525};
4526
97e94b22 4527static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4528{
4529 struct drm_device *dev = m->private;
369a1342 4530 int level;
de38b95c
VS
4531 int num_levels;
4532
4533 if (IS_CHERRYVIEW(dev))
4534 num_levels = 3;
4535 else if (IS_VALLEYVIEW(dev))
4536 num_levels = 1;
4537 else
4538 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4539
4540 drm_modeset_lock_all(dev);
4541
4542 for (level = 0; level < num_levels; level++) {
4543 unsigned int latency = wm[level];
4544
97e94b22
DL
4545 /*
4546 * - WM1+ latency values in 0.5us units
de38b95c 4547 * - latencies are in us on gen9/vlv/chv
97e94b22 4548 */
666a4537
WB
4549 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4550 IS_CHERRYVIEW(dev))
97e94b22
DL
4551 latency *= 10;
4552 else if (level > 0)
369a1342
VS
4553 latency *= 5;
4554
4555 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4556 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4557 }
4558
4559 drm_modeset_unlock_all(dev);
4560}
4561
4562static int pri_wm_latency_show(struct seq_file *m, void *data)
4563{
4564 struct drm_device *dev = m->private;
97e94b22
DL
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 const uint16_t *latencies;
4567
4568 if (INTEL_INFO(dev)->gen >= 9)
4569 latencies = dev_priv->wm.skl_latency;
4570 else
4571 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4572
97e94b22 4573 wm_latency_show(m, latencies);
369a1342
VS
4574
4575 return 0;
4576}
4577
4578static int spr_wm_latency_show(struct seq_file *m, void *data)
4579{
4580 struct drm_device *dev = m->private;
97e94b22
DL
4581 struct drm_i915_private *dev_priv = dev->dev_private;
4582 const uint16_t *latencies;
4583
4584 if (INTEL_INFO(dev)->gen >= 9)
4585 latencies = dev_priv->wm.skl_latency;
4586 else
4587 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4588
97e94b22 4589 wm_latency_show(m, latencies);
369a1342
VS
4590
4591 return 0;
4592}
4593
4594static int cur_wm_latency_show(struct seq_file *m, void *data)
4595{
4596 struct drm_device *dev = m->private;
97e94b22
DL
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 const uint16_t *latencies;
4599
4600 if (INTEL_INFO(dev)->gen >= 9)
4601 latencies = dev_priv->wm.skl_latency;
4602 else
4603 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4604
97e94b22 4605 wm_latency_show(m, latencies);
369a1342
VS
4606
4607 return 0;
4608}
4609
4610static int pri_wm_latency_open(struct inode *inode, struct file *file)
4611{
4612 struct drm_device *dev = inode->i_private;
4613
de38b95c 4614 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4615 return -ENODEV;
4616
4617 return single_open(file, pri_wm_latency_show, dev);
4618}
4619
4620static int spr_wm_latency_open(struct inode *inode, struct file *file)
4621{
4622 struct drm_device *dev = inode->i_private;
4623
9ad0257c 4624 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4625 return -ENODEV;
4626
4627 return single_open(file, spr_wm_latency_show, dev);
4628}
4629
4630static int cur_wm_latency_open(struct inode *inode, struct file *file)
4631{
4632 struct drm_device *dev = inode->i_private;
4633
9ad0257c 4634 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4635 return -ENODEV;
4636
4637 return single_open(file, cur_wm_latency_show, dev);
4638}
4639
4640static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4641 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4642{
4643 struct seq_file *m = file->private_data;
4644 struct drm_device *dev = m->private;
97e94b22 4645 uint16_t new[8] = { 0 };
de38b95c 4646 int num_levels;
369a1342
VS
4647 int level;
4648 int ret;
4649 char tmp[32];
4650
de38b95c
VS
4651 if (IS_CHERRYVIEW(dev))
4652 num_levels = 3;
4653 else if (IS_VALLEYVIEW(dev))
4654 num_levels = 1;
4655 else
4656 num_levels = ilk_wm_max_level(dev) + 1;
4657
369a1342
VS
4658 if (len >= sizeof(tmp))
4659 return -EINVAL;
4660
4661 if (copy_from_user(tmp, ubuf, len))
4662 return -EFAULT;
4663
4664 tmp[len] = '\0';
4665
97e94b22
DL
4666 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4667 &new[0], &new[1], &new[2], &new[3],
4668 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4669 if (ret != num_levels)
4670 return -EINVAL;
4671
4672 drm_modeset_lock_all(dev);
4673
4674 for (level = 0; level < num_levels; level++)
4675 wm[level] = new[level];
4676
4677 drm_modeset_unlock_all(dev);
4678
4679 return len;
4680}
4681
4682
4683static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4684 size_t len, loff_t *offp)
4685{
4686 struct seq_file *m = file->private_data;
4687 struct drm_device *dev = m->private;
97e94b22
DL
4688 struct drm_i915_private *dev_priv = dev->dev_private;
4689 uint16_t *latencies;
369a1342 4690
97e94b22
DL
4691 if (INTEL_INFO(dev)->gen >= 9)
4692 latencies = dev_priv->wm.skl_latency;
4693 else
4694 latencies = to_i915(dev)->wm.pri_latency;
4695
4696 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4697}
4698
4699static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4700 size_t len, loff_t *offp)
4701{
4702 struct seq_file *m = file->private_data;
4703 struct drm_device *dev = m->private;
97e94b22
DL
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 uint16_t *latencies;
369a1342 4706
97e94b22
DL
4707 if (INTEL_INFO(dev)->gen >= 9)
4708 latencies = dev_priv->wm.skl_latency;
4709 else
4710 latencies = to_i915(dev)->wm.spr_latency;
4711
4712 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4713}
4714
4715static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4716 size_t len, loff_t *offp)
4717{
4718 struct seq_file *m = file->private_data;
4719 struct drm_device *dev = m->private;
97e94b22
DL
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 uint16_t *latencies;
4722
4723 if (INTEL_INFO(dev)->gen >= 9)
4724 latencies = dev_priv->wm.skl_latency;
4725 else
4726 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4727
97e94b22 4728 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4729}
4730
4731static const struct file_operations i915_pri_wm_latency_fops = {
4732 .owner = THIS_MODULE,
4733 .open = pri_wm_latency_open,
4734 .read = seq_read,
4735 .llseek = seq_lseek,
4736 .release = single_release,
4737 .write = pri_wm_latency_write
4738};
4739
4740static const struct file_operations i915_spr_wm_latency_fops = {
4741 .owner = THIS_MODULE,
4742 .open = spr_wm_latency_open,
4743 .read = seq_read,
4744 .llseek = seq_lseek,
4745 .release = single_release,
4746 .write = spr_wm_latency_write
4747};
4748
4749static const struct file_operations i915_cur_wm_latency_fops = {
4750 .owner = THIS_MODULE,
4751 .open = cur_wm_latency_open,
4752 .read = seq_read,
4753 .llseek = seq_lseek,
4754 .release = single_release,
4755 .write = cur_wm_latency_write
4756};
4757
647416f9
KC
4758static int
4759i915_wedged_get(void *data, u64 *val)
f3cd474b 4760{
647416f9 4761 struct drm_device *dev = data;
e277a1f8 4762 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4763
d98c52cf 4764 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4765
647416f9 4766 return 0;
f3cd474b
CW
4767}
4768
647416f9
KC
4769static int
4770i915_wedged_set(void *data, u64 val)
f3cd474b 4771{
647416f9 4772 struct drm_device *dev = data;
d46c0517
ID
4773 struct drm_i915_private *dev_priv = dev->dev_private;
4774
b8d24a06
MK
4775 /*
4776 * There is no safeguard against this debugfs entry colliding
4777 * with the hangcheck calling same i915_handle_error() in
4778 * parallel, causing an explosion. For now we assume that the
4779 * test harness is responsible enough not to inject gpu hangs
4780 * while it is writing to 'i915_wedged'
4781 */
4782
d98c52cf 4783 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4784 return -EAGAIN;
4785
d46c0517 4786 intel_runtime_pm_get(dev_priv);
f3cd474b 4787
c033666a 4788 i915_handle_error(dev_priv, val,
58174462 4789 "Manually setting wedged to %llu", val);
d46c0517
ID
4790
4791 intel_runtime_pm_put(dev_priv);
4792
647416f9 4793 return 0;
f3cd474b
CW
4794}
4795
647416f9
KC
4796DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4797 i915_wedged_get, i915_wedged_set,
3a3b4f98 4798 "%llu\n");
f3cd474b 4799
647416f9
KC
4800static int
4801i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4802{
647416f9 4803 struct drm_device *dev = data;
e277a1f8 4804 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4805
647416f9 4806 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4807
647416f9 4808 return 0;
e5eb3d63
DV
4809}
4810
647416f9
KC
4811static int
4812i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4813{
647416f9 4814 struct drm_device *dev = data;
e5eb3d63 4815 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4816 int ret;
e5eb3d63 4817
647416f9 4818 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4819
22bcfc6a
DV
4820 ret = mutex_lock_interruptible(&dev->struct_mutex);
4821 if (ret)
4822 return ret;
4823
99584db3 4824 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4825 mutex_unlock(&dev->struct_mutex);
4826
647416f9 4827 return 0;
e5eb3d63
DV
4828}
4829
647416f9
KC
4830DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4831 i915_ring_stop_get, i915_ring_stop_set,
4832 "0x%08llx\n");
d5442303 4833
094f9a54
CW
4834static int
4835i915_ring_missed_irq_get(void *data, u64 *val)
4836{
4837 struct drm_device *dev = data;
4838 struct drm_i915_private *dev_priv = dev->dev_private;
4839
4840 *val = dev_priv->gpu_error.missed_irq_rings;
4841 return 0;
4842}
4843
4844static int
4845i915_ring_missed_irq_set(void *data, u64 val)
4846{
4847 struct drm_device *dev = data;
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 int ret;
4850
4851 /* Lock against concurrent debugfs callers */
4852 ret = mutex_lock_interruptible(&dev->struct_mutex);
4853 if (ret)
4854 return ret;
4855 dev_priv->gpu_error.missed_irq_rings = val;
4856 mutex_unlock(&dev->struct_mutex);
4857
4858 return 0;
4859}
4860
4861DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4862 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4863 "0x%08llx\n");
4864
4865static int
4866i915_ring_test_irq_get(void *data, u64 *val)
4867{
4868 struct drm_device *dev = data;
4869 struct drm_i915_private *dev_priv = dev->dev_private;
4870
4871 *val = dev_priv->gpu_error.test_irq_rings;
4872
4873 return 0;
4874}
4875
4876static int
4877i915_ring_test_irq_set(void *data, u64 val)
4878{
4879 struct drm_device *dev = data;
4880 struct drm_i915_private *dev_priv = dev->dev_private;
4881 int ret;
4882
4883 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4884
4885 /* Lock against concurrent debugfs callers */
4886 ret = mutex_lock_interruptible(&dev->struct_mutex);
4887 if (ret)
4888 return ret;
4889
4890 dev_priv->gpu_error.test_irq_rings = val;
4891 mutex_unlock(&dev->struct_mutex);
4892
4893 return 0;
4894}
4895
4896DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4897 i915_ring_test_irq_get, i915_ring_test_irq_set,
4898 "0x%08llx\n");
4899
dd624afd
CW
4900#define DROP_UNBOUND 0x1
4901#define DROP_BOUND 0x2
4902#define DROP_RETIRE 0x4
4903#define DROP_ACTIVE 0x8
4904#define DROP_ALL (DROP_UNBOUND | \
4905 DROP_BOUND | \
4906 DROP_RETIRE | \
4907 DROP_ACTIVE)
647416f9
KC
4908static int
4909i915_drop_caches_get(void *data, u64 *val)
dd624afd 4910{
647416f9 4911 *val = DROP_ALL;
dd624afd 4912
647416f9 4913 return 0;
dd624afd
CW
4914}
4915
647416f9
KC
4916static int
4917i915_drop_caches_set(void *data, u64 val)
dd624afd 4918{
647416f9 4919 struct drm_device *dev = data;
dd624afd 4920 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4921 int ret;
dd624afd 4922
2f9fe5ff 4923 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4924
4925 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4926 * on ioctls on -EAGAIN. */
4927 ret = mutex_lock_interruptible(&dev->struct_mutex);
4928 if (ret)
4929 return ret;
4930
4931 if (val & DROP_ACTIVE) {
4932 ret = i915_gpu_idle(dev);
4933 if (ret)
4934 goto unlock;
4935 }
4936
4937 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4938 i915_gem_retire_requests(dev_priv);
dd624afd 4939
21ab4e74
CW
4940 if (val & DROP_BOUND)
4941 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4942
21ab4e74
CW
4943 if (val & DROP_UNBOUND)
4944 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4945
4946unlock:
4947 mutex_unlock(&dev->struct_mutex);
4948
647416f9 4949 return ret;
dd624afd
CW
4950}
4951
647416f9
KC
4952DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4953 i915_drop_caches_get, i915_drop_caches_set,
4954 "0x%08llx\n");
dd624afd 4955
647416f9
KC
4956static int
4957i915_max_freq_get(void *data, u64 *val)
358733e9 4958{
647416f9 4959 struct drm_device *dev = data;
e277a1f8 4960 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4961 int ret;
004777cb 4962
daa3afb2 4963 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4964 return -ENODEV;
4965
5c9669ce
TR
4966 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4967
4fc688ce 4968 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4969 if (ret)
4970 return ret;
358733e9 4971
7c59a9c1 4972 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4973 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4974
647416f9 4975 return 0;
358733e9
JB
4976}
4977
647416f9
KC
4978static int
4979i915_max_freq_set(void *data, u64 val)
358733e9 4980{
647416f9 4981 struct drm_device *dev = data;
358733e9 4982 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4983 u32 hw_max, hw_min;
647416f9 4984 int ret;
004777cb 4985
daa3afb2 4986 if (INTEL_INFO(dev)->gen < 6)
004777cb 4987 return -ENODEV;
358733e9 4988
5c9669ce
TR
4989 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4990
647416f9 4991 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4992
4fc688ce 4993 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4994 if (ret)
4995 return ret;
4996
358733e9
JB
4997 /*
4998 * Turbo will still be enabled, but won't go above the set value.
4999 */
bc4d91f6 5000 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5001
bc4d91f6
AG
5002 hw_max = dev_priv->rps.max_freq;
5003 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5004
b39fb297 5005 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
5006 mutex_unlock(&dev_priv->rps.hw_lock);
5007 return -EINVAL;
0a073b84
JB
5008 }
5009
b39fb297 5010 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5011
dc97997a 5012 intel_set_rps(dev_priv, val);
dd0a1aa1 5013
4fc688ce 5014 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5015
647416f9 5016 return 0;
358733e9
JB
5017}
5018
647416f9
KC
5019DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5020 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5021 "%llu\n");
358733e9 5022
647416f9
KC
5023static int
5024i915_min_freq_get(void *data, u64 *val)
1523c310 5025{
647416f9 5026 struct drm_device *dev = data;
e277a1f8 5027 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 5028 int ret;
004777cb 5029
daa3afb2 5030 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
5031 return -ENODEV;
5032
5c9669ce
TR
5033 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5034
4fc688ce 5035 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5036 if (ret)
5037 return ret;
1523c310 5038
7c59a9c1 5039 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5040 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5041
647416f9 5042 return 0;
1523c310
JB
5043}
5044
647416f9
KC
5045static int
5046i915_min_freq_set(void *data, u64 val)
1523c310 5047{
647416f9 5048 struct drm_device *dev = data;
1523c310 5049 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5050 u32 hw_max, hw_min;
647416f9 5051 int ret;
004777cb 5052
daa3afb2 5053 if (INTEL_INFO(dev)->gen < 6)
004777cb 5054 return -ENODEV;
1523c310 5055
5c9669ce
TR
5056 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5057
647416f9 5058 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5059
4fc688ce 5060 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5061 if (ret)
5062 return ret;
5063
1523c310
JB
5064 /*
5065 * Turbo will still be enabled, but won't go below the set value.
5066 */
bc4d91f6 5067 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5068
bc4d91f6
AG
5069 hw_max = dev_priv->rps.max_freq;
5070 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5071
b39fb297 5072 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5073 mutex_unlock(&dev_priv->rps.hw_lock);
5074 return -EINVAL;
0a073b84 5075 }
dd0a1aa1 5076
b39fb297 5077 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5078
dc97997a 5079 intel_set_rps(dev_priv, val);
dd0a1aa1 5080
4fc688ce 5081 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5082
647416f9 5083 return 0;
1523c310
JB
5084}
5085
647416f9
KC
5086DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5087 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5088 "%llu\n");
1523c310 5089
647416f9
KC
5090static int
5091i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5092{
647416f9 5093 struct drm_device *dev = data;
e277a1f8 5094 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5095 u32 snpcr;
647416f9 5096 int ret;
07b7ddd9 5097
004777cb
DV
5098 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5099 return -ENODEV;
5100
22bcfc6a
DV
5101 ret = mutex_lock_interruptible(&dev->struct_mutex);
5102 if (ret)
5103 return ret;
c8c8fb33 5104 intel_runtime_pm_get(dev_priv);
22bcfc6a 5105
07b7ddd9 5106 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5107
5108 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5109 mutex_unlock(&dev_priv->dev->struct_mutex);
5110
647416f9 5111 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5112
647416f9 5113 return 0;
07b7ddd9
JB
5114}
5115
647416f9
KC
5116static int
5117i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5118{
647416f9 5119 struct drm_device *dev = data;
07b7ddd9 5120 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5121 u32 snpcr;
07b7ddd9 5122
004777cb
DV
5123 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5124 return -ENODEV;
5125
647416f9 5126 if (val > 3)
07b7ddd9
JB
5127 return -EINVAL;
5128
c8c8fb33 5129 intel_runtime_pm_get(dev_priv);
647416f9 5130 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5131
5132 /* Update the cache sharing policy here as well */
5133 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5134 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5135 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5136 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5137
c8c8fb33 5138 intel_runtime_pm_put(dev_priv);
647416f9 5139 return 0;
07b7ddd9
JB
5140}
5141
647416f9
KC
5142DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5143 i915_cache_sharing_get, i915_cache_sharing_set,
5144 "%llu\n");
07b7ddd9 5145
5d39525a
JM
5146struct sseu_dev_status {
5147 unsigned int slice_total;
5148 unsigned int subslice_total;
5149 unsigned int subslice_per_slice;
5150 unsigned int eu_total;
5151 unsigned int eu_per_subslice;
5152};
5153
5154static void cherryview_sseu_device_status(struct drm_device *dev,
5155 struct sseu_dev_status *stat)
5156{
5157 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5158 int ss_max = 2;
5d39525a
JM
5159 int ss;
5160 u32 sig1[ss_max], sig2[ss_max];
5161
5162 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5163 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5164 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5165 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5166
5167 for (ss = 0; ss < ss_max; ss++) {
5168 unsigned int eu_cnt;
5169
5170 if (sig1[ss] & CHV_SS_PG_ENABLE)
5171 /* skip disabled subslice */
5172 continue;
5173
5174 stat->slice_total = 1;
5175 stat->subslice_per_slice++;
5176 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5177 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5178 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5179 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5180 stat->eu_total += eu_cnt;
5181 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5182 }
5183 stat->subslice_total = stat->subslice_per_slice;
5184}
5185
5186static void gen9_sseu_device_status(struct drm_device *dev,
5187 struct sseu_dev_status *stat)
5188{
5189 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5190 int s_max = 3, ss_max = 4;
5d39525a
JM
5191 int s, ss;
5192 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5193
1c046bc1
JM
5194 /* BXT has a single slice and at most 3 subslices. */
5195 if (IS_BROXTON(dev)) {
5196 s_max = 1;
5197 ss_max = 3;
5198 }
5199
5200 for (s = 0; s < s_max; s++) {
5201 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5202 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5203 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5204 }
5205
5d39525a
JM
5206 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5207 GEN9_PGCTL_SSA_EU19_ACK |
5208 GEN9_PGCTL_SSA_EU210_ACK |
5209 GEN9_PGCTL_SSA_EU311_ACK;
5210 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5211 GEN9_PGCTL_SSB_EU19_ACK |
5212 GEN9_PGCTL_SSB_EU210_ACK |
5213 GEN9_PGCTL_SSB_EU311_ACK;
5214
5215 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5216 unsigned int ss_cnt = 0;
5217
5d39525a
JM
5218 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5219 /* skip disabled slice */
5220 continue;
5221
5222 stat->slice_total++;
1c046bc1 5223
ef11bdb3 5224 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5225 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5226
5d39525a
JM
5227 for (ss = 0; ss < ss_max; ss++) {
5228 unsigned int eu_cnt;
5229
1c046bc1
JM
5230 if (IS_BROXTON(dev) &&
5231 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5232 /* skip disabled subslice */
5233 continue;
5234
5235 if (IS_BROXTON(dev))
5236 ss_cnt++;
5237
5d39525a
JM
5238 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5239 eu_mask[ss%2]);
5240 stat->eu_total += eu_cnt;
5241 stat->eu_per_subslice = max(stat->eu_per_subslice,
5242 eu_cnt);
5243 }
1c046bc1
JM
5244
5245 stat->subslice_total += ss_cnt;
5246 stat->subslice_per_slice = max(stat->subslice_per_slice,
5247 ss_cnt);
5d39525a
JM
5248 }
5249}
5250
91bedd34
ŁD
5251static void broadwell_sseu_device_status(struct drm_device *dev,
5252 struct sseu_dev_status *stat)
5253{
5254 struct drm_i915_private *dev_priv = dev->dev_private;
5255 int s;
5256 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5257
5258 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5259
5260 if (stat->slice_total) {
5261 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5262 stat->subslice_total = stat->slice_total *
5263 stat->subslice_per_slice;
5264 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5265 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5266
5267 /* subtract fused off EU(s) from enabled slice(s) */
5268 for (s = 0; s < stat->slice_total; s++) {
5269 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5270
5271 stat->eu_total -= hweight8(subslice_7eu);
5272 }
5273 }
5274}
5275
3873218f
JM
5276static int i915_sseu_status(struct seq_file *m, void *unused)
5277{
5278 struct drm_info_node *node = (struct drm_info_node *) m->private;
5279 struct drm_device *dev = node->minor->dev;
5d39525a 5280 struct sseu_dev_status stat;
3873218f 5281
91bedd34 5282 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5283 return -ENODEV;
5284
5285 seq_puts(m, "SSEU Device Info\n");
5286 seq_printf(m, " Available Slice Total: %u\n",
5287 INTEL_INFO(dev)->slice_total);
5288 seq_printf(m, " Available Subslice Total: %u\n",
5289 INTEL_INFO(dev)->subslice_total);
5290 seq_printf(m, " Available Subslice Per Slice: %u\n",
5291 INTEL_INFO(dev)->subslice_per_slice);
5292 seq_printf(m, " Available EU Total: %u\n",
5293 INTEL_INFO(dev)->eu_total);
5294 seq_printf(m, " Available EU Per Subslice: %u\n",
5295 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5296 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5297 if (HAS_POOLED_EU(dev))
5298 seq_printf(m, " Min EU in pool: %u\n",
5299 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5300 seq_printf(m, " Has Slice Power Gating: %s\n",
5301 yesno(INTEL_INFO(dev)->has_slice_pg));
5302 seq_printf(m, " Has Subslice Power Gating: %s\n",
5303 yesno(INTEL_INFO(dev)->has_subslice_pg));
5304 seq_printf(m, " Has EU Power Gating: %s\n",
5305 yesno(INTEL_INFO(dev)->has_eu_pg));
5306
7f992aba 5307 seq_puts(m, "SSEU Device Status\n");
5d39525a 5308 memset(&stat, 0, sizeof(stat));
5575f03a 5309 if (IS_CHERRYVIEW(dev)) {
5d39525a 5310 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5311 } else if (IS_BROADWELL(dev)) {
5312 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5313 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5314 gen9_sseu_device_status(dev, &stat);
7f992aba 5315 }
5d39525a
JM
5316 seq_printf(m, " Enabled Slice Total: %u\n",
5317 stat.slice_total);
5318 seq_printf(m, " Enabled Subslice Total: %u\n",
5319 stat.subslice_total);
5320 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5321 stat.subslice_per_slice);
5322 seq_printf(m, " Enabled EU Total: %u\n",
5323 stat.eu_total);
5324 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5325 stat.eu_per_subslice);
7f992aba 5326
3873218f
JM
5327 return 0;
5328}
5329
6d794d42
BW
5330static int i915_forcewake_open(struct inode *inode, struct file *file)
5331{
5332 struct drm_device *dev = inode->i_private;
5333 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5334
075edca4 5335 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5336 return 0;
5337
6daccb0b 5338 intel_runtime_pm_get(dev_priv);
59bad947 5339 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5340
5341 return 0;
5342}
5343
c43b5634 5344static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5345{
5346 struct drm_device *dev = inode->i_private;
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348
075edca4 5349 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5350 return 0;
5351
59bad947 5352 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5353 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5354
5355 return 0;
5356}
5357
5358static const struct file_operations i915_forcewake_fops = {
5359 .owner = THIS_MODULE,
5360 .open = i915_forcewake_open,
5361 .release = i915_forcewake_release,
5362};
5363
5364static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5365{
5366 struct drm_device *dev = minor->dev;
5367 struct dentry *ent;
5368
5369 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5370 S_IRUSR,
6d794d42
BW
5371 root, dev,
5372 &i915_forcewake_fops);
f3c5fe97
WY
5373 if (!ent)
5374 return -ENOMEM;
6d794d42 5375
8eb57294 5376 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5377}
5378
6a9c308d
DV
5379static int i915_debugfs_create(struct dentry *root,
5380 struct drm_minor *minor,
5381 const char *name,
5382 const struct file_operations *fops)
07b7ddd9
JB
5383{
5384 struct drm_device *dev = minor->dev;
5385 struct dentry *ent;
5386
6a9c308d 5387 ent = debugfs_create_file(name,
07b7ddd9
JB
5388 S_IRUGO | S_IWUSR,
5389 root, dev,
6a9c308d 5390 fops);
f3c5fe97
WY
5391 if (!ent)
5392 return -ENOMEM;
07b7ddd9 5393
6a9c308d 5394 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5395}
5396
06c5bf8c 5397static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5398 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5399 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5400 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5401 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5402 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5403 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5404 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5405 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5406 {"i915_gem_request", i915_gem_request_info, 0},
5407 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5408 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5409 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5410 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5411 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5412 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5413 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5414 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5415 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5416 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5417 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5418 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5419 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5420 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5421 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5422 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5423 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5424 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5425 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5426 {"i915_sr_status", i915_sr_status, 0},
44834a67 5427 {"i915_opregion", i915_opregion, 0},
ada8f955 5428 {"i915_vbt", i915_vbt, 0},
37811fcc 5429 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5430 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5431 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5432 {"i915_execlists", i915_execlists, 0},
f65367b5 5433 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5434 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5435 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5436 {"i915_llc", i915_llc, 0},
e91fd8c6 5437 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5438 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5439 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5440 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5441 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5442 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5443 {"i915_display_info", i915_display_info, 0},
e04934cf 5444 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5445 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5446 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5447 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5448 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5449 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5450 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5451 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5452};
27c202ad 5453#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5454
06c5bf8c 5455static const struct i915_debugfs_files {
34b9674c
DV
5456 const char *name;
5457 const struct file_operations *fops;
5458} i915_debugfs_files[] = {
5459 {"i915_wedged", &i915_wedged_fops},
5460 {"i915_max_freq", &i915_max_freq_fops},
5461 {"i915_min_freq", &i915_min_freq_fops},
5462 {"i915_cache_sharing", &i915_cache_sharing_fops},
5463 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5464 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5465 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5466 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5467 {"i915_error_state", &i915_error_state_fops},
5468 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5469 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5470 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5471 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5472 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5473 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5474 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5475 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5476 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5477};
5478
07144428
DL
5479void intel_display_crc_init(struct drm_device *dev)
5480{
5481 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5482 enum pipe pipe;
07144428 5483
055e393f 5484 for_each_pipe(dev_priv, pipe) {
b378360e 5485 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5486
d538bbdf
DL
5487 pipe_crc->opened = false;
5488 spin_lock_init(&pipe_crc->lock);
07144428
DL
5489 init_waitqueue_head(&pipe_crc->wq);
5490 }
5491}
5492
27c202ad 5493int i915_debugfs_init(struct drm_minor *minor)
2017263e 5494{
34b9674c 5495 int ret, i;
f3cd474b 5496
6d794d42 5497 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5498 if (ret)
5499 return ret;
6a9c308d 5500
07144428
DL
5501 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5502 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5503 if (ret)
5504 return ret;
5505 }
5506
34b9674c
DV
5507 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5508 ret = i915_debugfs_create(minor->debugfs_root, minor,
5509 i915_debugfs_files[i].name,
5510 i915_debugfs_files[i].fops);
5511 if (ret)
5512 return ret;
5513 }
40633219 5514
27c202ad
BG
5515 return drm_debugfs_create_files(i915_debugfs_list,
5516 I915_DEBUGFS_ENTRIES,
2017263e
BG
5517 minor->debugfs_root, minor);
5518}
5519
27c202ad 5520void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5521{
34b9674c
DV
5522 int i;
5523
27c202ad
BG
5524 drm_debugfs_remove_files(i915_debugfs_list,
5525 I915_DEBUGFS_ENTRIES, minor);
07144428 5526
6d794d42
BW
5527 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5528 1, minor);
07144428 5529
e309a997 5530 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5531 struct drm_info_list *info_list =
5532 (struct drm_info_list *)&i915_pipe_crc_data[i];
5533
5534 drm_debugfs_remove_files(info_list, 1, minor);
5535 }
5536
34b9674c
DV
5537 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5538 struct drm_info_list *info_list =
5539 (struct drm_info_list *) i915_debugfs_files[i].fops;
5540
5541 drm_debugfs_remove_files(info_list, 1, minor);
5542 }
2017263e 5543}
aa7471d2
JN
5544
5545struct dpcd_block {
5546 /* DPCD dump start address. */
5547 unsigned int offset;
5548 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5549 unsigned int end;
5550 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5551 size_t size;
5552 /* Only valid for eDP. */
5553 bool edp;
5554};
5555
5556static const struct dpcd_block i915_dpcd_debug[] = {
5557 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5558 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5559 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5560 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5561 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5562 { .offset = DP_SET_POWER },
5563 { .offset = DP_EDP_DPCD_REV },
5564 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5565 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5566 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5567};
5568
5569static int i915_dpcd_show(struct seq_file *m, void *data)
5570{
5571 struct drm_connector *connector = m->private;
5572 struct intel_dp *intel_dp =
5573 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5574 uint8_t buf[16];
5575 ssize_t err;
5576 int i;
5577
5c1a8875
MK
5578 if (connector->status != connector_status_connected)
5579 return -ENODEV;
5580
aa7471d2
JN
5581 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5582 const struct dpcd_block *b = &i915_dpcd_debug[i];
5583 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5584
5585 if (b->edp &&
5586 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5587 continue;
5588
5589 /* low tech for now */
5590 if (WARN_ON(size > sizeof(buf)))
5591 continue;
5592
5593 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5594 if (err <= 0) {
5595 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5596 size, b->offset, err);
5597 continue;
5598 }
5599
5600 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5601 }
aa7471d2
JN
5602
5603 return 0;
5604}
5605
5606static int i915_dpcd_open(struct inode *inode, struct file *file)
5607{
5608 return single_open(file, i915_dpcd_show, inode->i_private);
5609}
5610
5611static const struct file_operations i915_dpcd_fops = {
5612 .owner = THIS_MODULE,
5613 .open = i915_dpcd_open,
5614 .read = seq_read,
5615 .llseek = seq_lseek,
5616 .release = single_release,
5617};
5618
5619/**
5620 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5621 * @connector: pointer to a registered drm_connector
5622 *
5623 * Cleanup will be done by drm_connector_unregister() through a call to
5624 * drm_debugfs_connector_remove().
5625 *
5626 * Returns 0 on success, negative error codes on error.
5627 */
5628int i915_debugfs_connector_add(struct drm_connector *connector)
5629{
5630 struct dentry *root = connector->debugfs_entry;
5631
5632 /* The connector must have been registered beforehands. */
5633 if (!root)
5634 return -ENODEV;
5635
5636 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5637 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5638 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5639 &i915_dpcd_fops);
5640
5641 return 0;
5642}
This page took 0.977482 seconds and 5 git commands to generate.