drm/i915: Filter out no-op frontbuffer tracking flushes
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
baaa5cfb 99 if (obj->pin_display)
a6172a80
CW
100 return "p";
101 else
102 return " ";
103}
104
05394f39 105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 106{
0206e353
AJ
107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
a6172a80
CW
113}
114
1d693bcc
BW
115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
aff43766 117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
118}
119
37811fcc
CW
120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
b4716185
CW
123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124 struct intel_engine_cs *ring;
1d693bcc 125 struct i915_vma *vma;
d7f46fc4 126 int pin_count = 0;
b4716185 127 int i;
d7f46fc4 128
b4716185 129 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 130 &obj->base,
481a3d43 131 obj->active ? "*" : " ",
37811fcc
CW
132 get_pin_flag(obj),
133 get_tiling_flag(obj),
1d693bcc 134 get_global_flag(obj),
a05a5862 135 obj->base.size / 1024,
37811fcc 136 obj->base.read_domains,
b4716185
CW
137 obj->base.write_domain);
138 for_each_ring(ring, dev_priv, i)
139 seq_printf(m, "%x ",
140 i915_gem_request_get_seqno(obj->last_read_req[i]));
141 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
142 i915_gem_request_get_seqno(obj->last_write_req),
143 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 144 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
145 obj->dirty ? " dirty" : "",
146 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
147 if (obj->base.name)
148 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 149 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
150 if (vma->pin_count > 0)
151 pin_count++;
ba0635ff
DC
152 }
153 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
154 if (obj->pin_display)
155 seq_printf(m, " (display)");
37811fcc
CW
156 if (obj->fence_reg != I915_FENCE_REG_NONE)
157 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
159 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160 i915_is_ggtt(vma->vm) ? "g" : "pp",
161 vma->node.start, vma->node.size);
162 if (i915_is_ggtt(vma->vm))
163 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 164 else
8d2fdc3f 165 seq_puts(m, ")");
1d693bcc 166 }
c1ad11fc 167 if (obj->stolen)
440fd528 168 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 169 if (obj->pin_display || obj->fault_mappable) {
6299f992 170 char s[3], *t = s;
30154650 171 if (obj->pin_display)
6299f992
CW
172 *t++ = 'p';
173 if (obj->fault_mappable)
174 *t++ = 'f';
175 *t = '\0';
176 seq_printf(m, " (%s mappable)", s);
177 }
b4716185 178 if (obj->last_write_req != NULL)
41c52415 179 seq_printf(m, " (%s)",
b4716185 180 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
181 if (obj->frontbuffer_bits)
182 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
183}
184
273497e5 185static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 186{
ea0c76f8 187 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
188 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
189 seq_putc(m, ' ');
190}
191
433e12f7 192static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 193{
9f25d007 194 struct drm_info_node *node = m->private;
433e12f7
BG
195 uintptr_t list = (uintptr_t) node->info_ent->data;
196 struct list_head *head;
2017263e 197 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 200 struct i915_vma *vma;
8f2480fb
CW
201 size_t total_obj_size, total_gtt_size;
202 int count, ret;
de227ef0
CW
203
204 ret = mutex_lock_interruptible(&dev->struct_mutex);
205 if (ret)
206 return ret;
2017263e 207
ca191b13 208 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
209 switch (list) {
210 case ACTIVE_LIST:
267f0c90 211 seq_puts(m, "Active:\n");
5cef07e1 212 head = &vm->active_list;
433e12f7
BG
213 break;
214 case INACTIVE_LIST:
267f0c90 215 seq_puts(m, "Inactive:\n");
5cef07e1 216 head = &vm->inactive_list;
433e12f7 217 break;
433e12f7 218 default:
de227ef0
CW
219 mutex_unlock(&dev->struct_mutex);
220 return -EINVAL;
2017263e 221 }
2017263e 222
8f2480fb 223 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
224 list_for_each_entry(vma, head, mm_list) {
225 seq_printf(m, " ");
226 describe_obj(m, vma->obj);
227 seq_printf(m, "\n");
228 total_obj_size += vma->obj->base.size;
229 total_gtt_size += vma->node.size;
8f2480fb 230 count++;
2017263e 231 }
de227ef0 232 mutex_unlock(&dev->struct_mutex);
5e118f41 233
8f2480fb
CW
234 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
235 count, total_obj_size, total_gtt_size);
2017263e
BG
236 return 0;
237}
238
6d2b8885
CW
239static int obj_rank_by_stolen(void *priv,
240 struct list_head *A, struct list_head *B)
241{
242 struct drm_i915_gem_object *a =
b25cb2f8 243 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 244 struct drm_i915_gem_object *b =
b25cb2f8 245 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
246
247 return a->stolen->start - b->stolen->start;
248}
249
250static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
251{
9f25d007 252 struct drm_info_node *node = m->private;
6d2b8885
CW
253 struct drm_device *dev = node->minor->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 struct drm_i915_gem_object *obj;
256 size_t total_obj_size, total_gtt_size;
257 LIST_HEAD(stolen);
258 int count, ret;
259
260 ret = mutex_lock_interruptible(&dev->struct_mutex);
261 if (ret)
262 return ret;
263
264 total_obj_size = total_gtt_size = count = 0;
265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
b25cb2f8 269 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
270
271 total_obj_size += obj->base.size;
272 total_gtt_size += i915_gem_obj_ggtt_size(obj);
273 count++;
274 }
275 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
276 if (obj->stolen == NULL)
277 continue;
278
b25cb2f8 279 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
280
281 total_obj_size += obj->base.size;
282 count++;
283 }
284 list_sort(NULL, &stolen, obj_rank_by_stolen);
285 seq_puts(m, "Stolen:\n");
286 while (!list_empty(&stolen)) {
b25cb2f8 287 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
288 seq_puts(m, " ");
289 describe_obj(m, obj);
290 seq_putc(m, '\n');
b25cb2f8 291 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
292 }
293 mutex_unlock(&dev->struct_mutex);
294
295 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
296 count, total_obj_size, total_gtt_size);
297 return 0;
298}
299
6299f992
CW
300#define count_objects(list, member) do { \
301 list_for_each_entry(obj, list, member) { \
f343c5f6 302 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
303 ++count; \
304 if (obj->map_and_fenceable) { \
f343c5f6 305 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
306 ++mappable_count; \
307 } \
308 } \
0206e353 309} while (0)
6299f992 310
2db8e9d6 311struct file_stats {
6313c204 312 struct drm_i915_file_private *file_priv;
2db8e9d6 313 int count;
c67a17e9
CW
314 size_t total, unbound;
315 size_t global, shared;
316 size_t active, inactive;
2db8e9d6
CW
317};
318
319static int per_file_stats(int id, void *ptr, void *data)
320{
321 struct drm_i915_gem_object *obj = ptr;
322 struct file_stats *stats = data;
6313c204 323 struct i915_vma *vma;
2db8e9d6
CW
324
325 stats->count++;
326 stats->total += obj->base.size;
327
c67a17e9
CW
328 if (obj->base.name || obj->base.dma_buf)
329 stats->shared += obj->base.size;
330
6313c204
CW
331 if (USES_FULL_PPGTT(obj->base.dev)) {
332 list_for_each_entry(vma, &obj->vma_list, vma_link) {
333 struct i915_hw_ppgtt *ppgtt;
334
335 if (!drm_mm_node_allocated(&vma->node))
336 continue;
337
338 if (i915_is_ggtt(vma->vm)) {
339 stats->global += obj->base.size;
340 continue;
341 }
342
343 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 344 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
345 continue;
346
41c52415 347 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351
352 return 0;
353 }
2db8e9d6 354 } else {
6313c204
CW
355 if (i915_gem_obj_ggtt_bound(obj)) {
356 stats->global += obj->base.size;
41c52415 357 if (obj->active)
6313c204
CW
358 stats->active += obj->base.size;
359 else
360 stats->inactive += obj->base.size;
361 return 0;
362 }
2db8e9d6
CW
363 }
364
6313c204
CW
365 if (!list_empty(&obj->global_list))
366 stats->unbound += obj->base.size;
367
2db8e9d6
CW
368 return 0;
369}
370
b0da1b79
CW
371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
373 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
493018dc
BV
383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
06fbca71 389 struct intel_engine_cs *ring;
8d9d5744 390 int i, j;
493018dc
BV
391
392 memset(&stats, 0, sizeof(stats));
393
06fbca71 394 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
395 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
396 list_for_each_entry(obj,
397 &ring->batch_pool.cache_list[j],
398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
06fbca71 401 }
493018dc 402
b0da1b79 403 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
404}
405
ca191b13
BW
406#define count_vmas(list, member) do { \
407 list_for_each_entry(vma, list, member) { \
408 size += i915_gem_obj_ggtt_size(vma->obj); \
409 ++count; \
410 if (vma->obj->map_and_fenceable) { \
411 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
412 ++mappable_count; \
413 } \
414 } \
415} while (0)
416
417static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 418{
9f25d007 419 struct drm_info_node *node = m->private;
73aa808f
CW
420 struct drm_device *dev = node->minor->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
422 u32 count, mappable_count, purgeable_count;
423 size_t size, mappable_size, purgeable_size;
6299f992 424 struct drm_i915_gem_object *obj;
5cef07e1 425 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 426 struct drm_file *file;
ca191b13 427 struct i915_vma *vma;
73aa808f
CW
428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
6299f992
CW
434 seq_printf(m, "%u objects, %zu bytes\n",
435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
438 size = count = mappable_size = mappable_count = 0;
35c20a60 439 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
440 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
441 count, mappable_count, size, mappable_size);
442
443 size = count = mappable_size = mappable_count = 0;
ca191b13 444 count_vmas(&vm->active_list, mm_list);
6299f992
CW
445 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
446 count, mappable_count, size, mappable_size);
447
6299f992 448 size = count = mappable_size = mappable_count = 0;
ca191b13 449 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
450 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
451 count, mappable_count, size, mappable_size);
452
b7abb714 453 size = count = purgeable_size = purgeable_count = 0;
35c20a60 454 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 455 size += obj->base.size, ++count;
b7abb714
CW
456 if (obj->madv == I915_MADV_DONTNEED)
457 purgeable_size += obj->base.size, ++purgeable_count;
458 }
6c085a72
CW
459 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
35c20a60 462 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 463 if (obj->fault_mappable) {
f343c5f6 464 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
465 ++count;
466 }
30154650 467 if (obj->pin_display) {
f343c5f6 468 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
469 ++mappable_count;
470 }
b7abb714
CW
471 if (obj->madv == I915_MADV_DONTNEED) {
472 purgeable_size += obj->base.size;
473 ++purgeable_count;
474 }
6299f992 475 }
b7abb714
CW
476 seq_printf(m, "%u purgeable objects, %zu bytes\n",
477 purgeable_count, purgeable_size);
6299f992
CW
478 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
479 mappable_count, mappable_size);
480 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
481 count, size);
482
93d18799 483 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
484 dev_priv->gtt.base.total,
485 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 486
493018dc
BV
487 seq_putc(m, '\n');
488 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
3ec2f427 491 struct task_struct *task;
2db8e9d6
CW
492
493 memset(&stats, 0, sizeof(stats));
6313c204 494 stats.file_priv = file->driver_priv;
5b5ffff0 495 spin_lock(&file->table_lock);
2db8e9d6 496 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 497 spin_unlock(&file->table_lock);
3ec2f427
TH
498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
504 rcu_read_lock();
505 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 506 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 507 rcu_read_unlock();
2db8e9d6
CW
508 }
509
73aa808f
CW
510 mutex_unlock(&dev->struct_mutex);
511
512 return 0;
513}
514
aee56cff 515static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 516{
9f25d007 517 struct drm_info_node *node = m->private;
08c18323 518 struct drm_device *dev = node->minor->dev;
1b50247a 519 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 struct drm_i915_gem_object *obj;
522 size_t total_obj_size, total_gtt_size;
523 int count, ret;
524
525 ret = mutex_lock_interruptible(&dev->struct_mutex);
526 if (ret)
527 return ret;
528
529 total_obj_size = total_gtt_size = count = 0;
35c20a60 530 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 531 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
532 continue;
533
267f0c90 534 seq_puts(m, " ");
08c18323 535 describe_obj(m, obj);
267f0c90 536 seq_putc(m, '\n');
08c18323 537 total_obj_size += obj->base.size;
f343c5f6 538 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
539 count++;
540 }
541
542 mutex_unlock(&dev->struct_mutex);
543
544 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
545 count, total_obj_size, total_gtt_size);
546
547 return 0;
548}
549
4e5359cd
SF
550static int i915_gem_pageflip_info(struct seq_file *m, void *data)
551{
9f25d007 552 struct drm_info_node *node = m->private;
4e5359cd 553 struct drm_device *dev = node->minor->dev;
d6bbafa1 554 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 555 struct intel_crtc *crtc;
8a270ebf
DV
556 int ret;
557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
4e5359cd 561
d3fcc808 562 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
563 const char pipe = pipe_name(crtc->pipe);
564 const char plane = plane_name(crtc->plane);
4e5359cd
SF
565 struct intel_unpin_work *work;
566
5e2d7afc 567 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
568 work = crtc->unpin_work;
569 if (work == NULL) {
9db4a9c7 570 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
571 pipe, plane);
572 } else {
d6bbafa1
CW
573 u32 addr;
574
e7d841ca 575 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 576 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
577 pipe, plane);
578 } else {
9db4a9c7 579 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
580 pipe, plane);
581 }
3a8a946e
DV
582 if (work->flip_queued_req) {
583 struct intel_engine_cs *ring =
584 i915_gem_request_get_ring(work->flip_queued_req);
585
20e28fba 586 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 587 ring->name,
f06cc1b9 588 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 589 dev_priv->next_seqno,
3a8a946e 590 ring->get_seqno(ring, true),
1b5a433a 591 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
592 } else
593 seq_printf(m, "Flip not associated with any ring\n");
594 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
595 work->flip_queued_vblank,
596 work->flip_ready_vblank,
1e3feefd 597 drm_crtc_vblank_count(&crtc->base));
4e5359cd 598 if (work->enable_stall_check)
267f0c90 599 seq_puts(m, "Stall check enabled, ");
4e5359cd 600 else
267f0c90 601 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 602 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 603
d6bbafa1
CW
604 if (INTEL_INFO(dev)->gen >= 4)
605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
606 else
607 addr = I915_READ(DSPADDR(crtc->plane));
608 seq_printf(m, "Current scanout address 0x%08x\n", addr);
609
4e5359cd 610 if (work->pending_flip_obj) {
d6bbafa1
CW
611 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
612 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
613 }
614 }
5e2d7afc 615 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
616 }
617
8a270ebf
DV
618 mutex_unlock(&dev->struct_mutex);
619
4e5359cd
SF
620 return 0;
621}
622
493018dc
BV
623static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
624{
625 struct drm_info_node *node = m->private;
626 struct drm_device *dev = node->minor->dev;
627 struct drm_i915_private *dev_priv = dev->dev_private;
628 struct drm_i915_gem_object *obj;
06fbca71 629 struct intel_engine_cs *ring;
8d9d5744
CW
630 int total = 0;
631 int ret, i, j;
493018dc
BV
632
633 ret = mutex_lock_interruptible(&dev->struct_mutex);
634 if (ret)
635 return ret;
636
06fbca71 637 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
638 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
639 int count;
640
641 count = 0;
642 list_for_each_entry(obj,
643 &ring->batch_pool.cache_list[j],
644 batch_pool_link)
645 count++;
646 seq_printf(m, "%s cache[%d]: %d objects\n",
647 ring->name, j, count);
648
649 list_for_each_entry(obj,
650 &ring->batch_pool.cache_list[j],
651 batch_pool_link) {
652 seq_puts(m, " ");
653 describe_obj(m, obj);
654 seq_putc(m, '\n');
655 }
656
657 total += count;
06fbca71 658 }
493018dc
BV
659 }
660
8d9d5744 661 seq_printf(m, "total: %d\n", total);
493018dc
BV
662
663 mutex_unlock(&dev->struct_mutex);
664
665 return 0;
666}
667
2017263e
BG
668static int i915_gem_request_info(struct seq_file *m, void *data)
669{
9f25d007 670 struct drm_info_node *node = m->private;
2017263e 671 struct drm_device *dev = node->minor->dev;
e277a1f8 672 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 673 struct intel_engine_cs *ring;
eed29a5b 674 struct drm_i915_gem_request *req;
2d1070b2 675 int ret, any, i;
de227ef0
CW
676
677 ret = mutex_lock_interruptible(&dev->struct_mutex);
678 if (ret)
679 return ret;
2017263e 680
2d1070b2 681 any = 0;
a2c7f6fd 682 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
683 int count;
684
685 count = 0;
eed29a5b 686 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
687 count++;
688 if (count == 0)
a2c7f6fd
CW
689 continue;
690
2d1070b2 691 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 692 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
693 struct task_struct *task;
694
695 rcu_read_lock();
696 task = NULL;
eed29a5b
DV
697 if (req->pid)
698 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 699 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
700 req->seqno,
701 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
702 task ? task->comm : "<unknown>",
703 task ? task->pid : -1);
704 rcu_read_unlock();
c2c347a9 705 }
2d1070b2
CW
706
707 any++;
2017263e 708 }
de227ef0
CW
709 mutex_unlock(&dev->struct_mutex);
710
2d1070b2 711 if (any == 0)
267f0c90 712 seq_puts(m, "No requests\n");
c2c347a9 713
2017263e
BG
714 return 0;
715}
716
b2223497 717static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 718 struct intel_engine_cs *ring)
b2223497
CW
719{
720 if (ring->get_seqno) {
20e28fba 721 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 722 ring->name, ring->get_seqno(ring, false));
b2223497
CW
723 }
724}
725
2017263e
BG
726static int i915_gem_seqno_info(struct seq_file *m, void *data)
727{
9f25d007 728 struct drm_info_node *node = m->private;
2017263e 729 struct drm_device *dev = node->minor->dev;
e277a1f8 730 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 731 struct intel_engine_cs *ring;
1ec14ad3 732 int ret, i;
de227ef0
CW
733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
c8c8fb33 737 intel_runtime_pm_get(dev_priv);
2017263e 738
a2c7f6fd
CW
739 for_each_ring(ring, dev_priv, i)
740 i915_ring_seqno_info(m, ring);
de227ef0 741
c8c8fb33 742 intel_runtime_pm_put(dev_priv);
de227ef0
CW
743 mutex_unlock(&dev->struct_mutex);
744
2017263e
BG
745 return 0;
746}
747
748
749static int i915_interrupt_info(struct seq_file *m, void *data)
750{
9f25d007 751 struct drm_info_node *node = m->private;
2017263e 752 struct drm_device *dev = node->minor->dev;
e277a1f8 753 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 754 struct intel_engine_cs *ring;
9db4a9c7 755 int ret, i, pipe;
de227ef0
CW
756
757 ret = mutex_lock_interruptible(&dev->struct_mutex);
758 if (ret)
759 return ret;
c8c8fb33 760 intel_runtime_pm_get(dev_priv);
2017263e 761
74e1ca8c 762 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 seq_printf(m, "Display IER:\t%08x\n",
767 I915_READ(VLV_IER));
768 seq_printf(m, "Display IIR:\t%08x\n",
769 I915_READ(VLV_IIR));
770 seq_printf(m, "Display IIR_RW:\t%08x\n",
771 I915_READ(VLV_IIR_RW));
772 seq_printf(m, "Display IMR:\t%08x\n",
773 I915_READ(VLV_IMR));
055e393f 774 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
775 seq_printf(m, "Pipe %c stat:\t%08x\n",
776 pipe_name(pipe),
777 I915_READ(PIPESTAT(pipe)));
778
779 seq_printf(m, "Port hotplug:\t%08x\n",
780 I915_READ(PORT_HOTPLUG_EN));
781 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
782 I915_READ(VLV_DPFLIPSTAT));
783 seq_printf(m, "DPINVGTT:\t%08x\n",
784 I915_READ(DPINVGTT));
785
786 for (i = 0; i < 4; i++) {
787 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
788 i, I915_READ(GEN8_GT_IMR(i)));
789 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
790 i, I915_READ(GEN8_GT_IIR(i)));
791 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IER(i)));
793 }
794
795 seq_printf(m, "PCU interrupt mask:\t%08x\n",
796 I915_READ(GEN8_PCU_IMR));
797 seq_printf(m, "PCU interrupt identity:\t%08x\n",
798 I915_READ(GEN8_PCU_IIR));
799 seq_printf(m, "PCU interrupt enable:\t%08x\n",
800 I915_READ(GEN8_PCU_IER));
801 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
802 seq_printf(m, "Master Interrupt Control:\t%08x\n",
803 I915_READ(GEN8_MASTER_IRQ));
804
805 for (i = 0; i < 4; i++) {
806 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
807 i, I915_READ(GEN8_GT_IMR(i)));
808 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
809 i, I915_READ(GEN8_GT_IIR(i)));
810 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
811 i, I915_READ(GEN8_GT_IER(i)));
812 }
813
055e393f 814 for_each_pipe(dev_priv, pipe) {
f458ebbc 815 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
816 POWER_DOMAIN_PIPE(pipe))) {
817 seq_printf(m, "Pipe %c power disabled\n",
818 pipe_name(pipe));
819 continue;
820 }
a123f157 821 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 824 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
825 pipe_name(pipe),
826 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 827 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
828 pipe_name(pipe),
829 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
830 }
831
832 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_PORT_IMR));
834 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_PORT_IIR));
836 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_PORT_IER));
838
839 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
840 I915_READ(GEN8_DE_MISC_IMR));
841 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
842 I915_READ(GEN8_DE_MISC_IIR));
843 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
844 I915_READ(GEN8_DE_MISC_IER));
845
846 seq_printf(m, "PCU interrupt mask:\t%08x\n",
847 I915_READ(GEN8_PCU_IMR));
848 seq_printf(m, "PCU interrupt identity:\t%08x\n",
849 I915_READ(GEN8_PCU_IIR));
850 seq_printf(m, "PCU interrupt enable:\t%08x\n",
851 I915_READ(GEN8_PCU_IER));
852 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
853 seq_printf(m, "Display IER:\t%08x\n",
854 I915_READ(VLV_IER));
855 seq_printf(m, "Display IIR:\t%08x\n",
856 I915_READ(VLV_IIR));
857 seq_printf(m, "Display IIR_RW:\t%08x\n",
858 I915_READ(VLV_IIR_RW));
859 seq_printf(m, "Display IMR:\t%08x\n",
860 I915_READ(VLV_IMR));
055e393f 861 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
862 seq_printf(m, "Pipe %c stat:\t%08x\n",
863 pipe_name(pipe),
864 I915_READ(PIPESTAT(pipe)));
865
866 seq_printf(m, "Master IER:\t%08x\n",
867 I915_READ(VLV_MASTER_IER));
868
869 seq_printf(m, "Render IER:\t%08x\n",
870 I915_READ(GTIER));
871 seq_printf(m, "Render IIR:\t%08x\n",
872 I915_READ(GTIIR));
873 seq_printf(m, "Render IMR:\t%08x\n",
874 I915_READ(GTIMR));
875
876 seq_printf(m, "PM IER:\t\t%08x\n",
877 I915_READ(GEN6_PMIER));
878 seq_printf(m, "PM IIR:\t\t%08x\n",
879 I915_READ(GEN6_PMIIR));
880 seq_printf(m, "PM IMR:\t\t%08x\n",
881 I915_READ(GEN6_PMIMR));
882
883 seq_printf(m, "Port hotplug:\t%08x\n",
884 I915_READ(PORT_HOTPLUG_EN));
885 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
886 I915_READ(VLV_DPFLIPSTAT));
887 seq_printf(m, "DPINVGTT:\t%08x\n",
888 I915_READ(DPINVGTT));
889
890 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
891 seq_printf(m, "Interrupt enable: %08x\n",
892 I915_READ(IER));
893 seq_printf(m, "Interrupt identity: %08x\n",
894 I915_READ(IIR));
895 seq_printf(m, "Interrupt mask: %08x\n",
896 I915_READ(IMR));
055e393f 897 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
898 seq_printf(m, "Pipe %c stat: %08x\n",
899 pipe_name(pipe),
900 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
901 } else {
902 seq_printf(m, "North Display Interrupt enable: %08x\n",
903 I915_READ(DEIER));
904 seq_printf(m, "North Display Interrupt identity: %08x\n",
905 I915_READ(DEIIR));
906 seq_printf(m, "North Display Interrupt mask: %08x\n",
907 I915_READ(DEIMR));
908 seq_printf(m, "South Display Interrupt enable: %08x\n",
909 I915_READ(SDEIER));
910 seq_printf(m, "South Display Interrupt identity: %08x\n",
911 I915_READ(SDEIIR));
912 seq_printf(m, "South Display Interrupt mask: %08x\n",
913 I915_READ(SDEIMR));
914 seq_printf(m, "Graphics Interrupt enable: %08x\n",
915 I915_READ(GTIER));
916 seq_printf(m, "Graphics Interrupt identity: %08x\n",
917 I915_READ(GTIIR));
918 seq_printf(m, "Graphics Interrupt mask: %08x\n",
919 I915_READ(GTIMR));
920 }
a2c7f6fd 921 for_each_ring(ring, dev_priv, i) {
a123f157 922 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
923 seq_printf(m,
924 "Graphics Interrupt mask (%s): %08x\n",
925 ring->name, I915_READ_IMR(ring));
9862e600 926 }
a2c7f6fd 927 i915_ring_seqno_info(m, ring);
9862e600 928 }
c8c8fb33 929 intel_runtime_pm_put(dev_priv);
de227ef0
CW
930 mutex_unlock(&dev->struct_mutex);
931
2017263e
BG
932 return 0;
933}
934
a6172a80
CW
935static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
936{
9f25d007 937 struct drm_info_node *node = m->private;
a6172a80 938 struct drm_device *dev = node->minor->dev;
e277a1f8 939 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
940 int i, ret;
941
942 ret = mutex_lock_interruptible(&dev->struct_mutex);
943 if (ret)
944 return ret;
a6172a80
CW
945
946 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
947 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
948 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 949 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 950
6c085a72
CW
951 seq_printf(m, "Fence %d, pin count = %d, object = ",
952 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 953 if (obj == NULL)
267f0c90 954 seq_puts(m, "unused");
c2c347a9 955 else
05394f39 956 describe_obj(m, obj);
267f0c90 957 seq_putc(m, '\n');
a6172a80
CW
958 }
959
05394f39 960 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
961 return 0;
962}
963
2017263e
BG
964static int i915_hws_info(struct seq_file *m, void *data)
965{
9f25d007 966 struct drm_info_node *node = m->private;
2017263e 967 struct drm_device *dev = node->minor->dev;
e277a1f8 968 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 969 struct intel_engine_cs *ring;
1a240d4d 970 const u32 *hws;
4066c0ae
CW
971 int i;
972
1ec14ad3 973 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 974 hws = ring->status_page.page_addr;
2017263e
BG
975 if (hws == NULL)
976 return 0;
977
978 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
979 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
980 i * 4,
981 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
982 }
983 return 0;
984}
985
d5442303
DV
986static ssize_t
987i915_error_state_write(struct file *filp,
988 const char __user *ubuf,
989 size_t cnt,
990 loff_t *ppos)
991{
edc3d884 992 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 993 struct drm_device *dev = error_priv->dev;
22bcfc6a 994 int ret;
d5442303
DV
995
996 DRM_DEBUG_DRIVER("Resetting error state\n");
997
22bcfc6a
DV
998 ret = mutex_lock_interruptible(&dev->struct_mutex);
999 if (ret)
1000 return ret;
1001
d5442303
DV
1002 i915_destroy_error_state(dev);
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return cnt;
1006}
1007
1008static int i915_error_state_open(struct inode *inode, struct file *file)
1009{
1010 struct drm_device *dev = inode->i_private;
d5442303 1011 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1012
1013 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1014 if (!error_priv)
1015 return -ENOMEM;
1016
1017 error_priv->dev = dev;
1018
95d5bfb3 1019 i915_error_state_get(dev, error_priv);
d5442303 1020
edc3d884
MK
1021 file->private_data = error_priv;
1022
1023 return 0;
d5442303
DV
1024}
1025
1026static int i915_error_state_release(struct inode *inode, struct file *file)
1027{
edc3d884 1028 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1029
95d5bfb3 1030 i915_error_state_put(error_priv);
d5442303
DV
1031 kfree(error_priv);
1032
edc3d884
MK
1033 return 0;
1034}
1035
4dc955f7
MK
1036static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1037 size_t count, loff_t *pos)
1038{
1039 struct i915_error_state_file_priv *error_priv = file->private_data;
1040 struct drm_i915_error_state_buf error_str;
1041 loff_t tmp_pos = 0;
1042 ssize_t ret_count = 0;
1043 int ret;
1044
0a4cd7c8 1045 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1046 if (ret)
1047 return ret;
edc3d884 1048
fc16b48b 1049 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1050 if (ret)
1051 goto out;
1052
edc3d884
MK
1053 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1054 error_str.buf,
1055 error_str.bytes);
1056
1057 if (ret_count < 0)
1058 ret = ret_count;
1059 else
1060 *pos = error_str.start + ret_count;
1061out:
4dc955f7 1062 i915_error_state_buf_release(&error_str);
edc3d884 1063 return ret ?: ret_count;
d5442303
DV
1064}
1065
1066static const struct file_operations i915_error_state_fops = {
1067 .owner = THIS_MODULE,
1068 .open = i915_error_state_open,
edc3d884 1069 .read = i915_error_state_read,
d5442303
DV
1070 .write = i915_error_state_write,
1071 .llseek = default_llseek,
1072 .release = i915_error_state_release,
1073};
1074
647416f9
KC
1075static int
1076i915_next_seqno_get(void *data, u64 *val)
40633219 1077{
647416f9 1078 struct drm_device *dev = data;
e277a1f8 1079 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
647416f9 1086 *val = dev_priv->next_seqno;
40633219
MK
1087 mutex_unlock(&dev->struct_mutex);
1088
647416f9 1089 return 0;
40633219
MK
1090}
1091
647416f9
KC
1092static int
1093i915_next_seqno_set(void *data, u64 val)
1094{
1095 struct drm_device *dev = data;
40633219
MK
1096 int ret;
1097
40633219
MK
1098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
e94fbaa8 1102 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1103 mutex_unlock(&dev->struct_mutex);
1104
647416f9 1105 return ret;
40633219
MK
1106}
1107
647416f9
KC
1108DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1109 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1110 "0x%llx\n");
40633219 1111
adb4bd12 1112static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1113{
9f25d007 1114 struct drm_info_node *node = m->private;
f97108d1 1115 struct drm_device *dev = node->minor->dev;
e277a1f8 1116 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1117 int ret = 0;
1118
1119 intel_runtime_pm_get(dev_priv);
3b8d8d91 1120
5c9669ce
TR
1121 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1122
3b8d8d91
JB
1123 if (IS_GEN5(dev)) {
1124 u16 rgvswctl = I915_READ16(MEMSWCTL);
1125 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1126
1127 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1128 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1129 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1130 MEMSTAT_VID_SHIFT);
1131 seq_printf(m, "Current P-state: %d\n",
1132 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2 1133 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
60260a5b 1134 IS_BROADWELL(dev) || IS_GEN9(dev)) {
3b8d8d91
JB
1135 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1136 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1137 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1138 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1139 u32 rpstat, cagf, reqf;
ccab5c82
JB
1140 u32 rpupei, rpcurup, rpprevup;
1141 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1142 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1143 int max_freq;
1144
1145 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1146 ret = mutex_lock_interruptible(&dev->struct_mutex);
1147 if (ret)
c8c8fb33 1148 goto out;
d1ebd816 1149
59bad947 1150 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1151
8e8c06cd 1152 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1153 if (IS_GEN9(dev))
1154 reqf >>= 23;
1155 else {
1156 reqf &= ~GEN6_TURBO_DISABLE;
1157 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1158 reqf >>= 24;
1159 else
1160 reqf >>= 25;
1161 }
7c59a9c1 1162 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1163
0d8f9491
CW
1164 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1165 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1166 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1167
ccab5c82
JB
1168 rpstat = I915_READ(GEN6_RPSTAT1);
1169 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1170 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1171 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1172 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1173 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1174 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1175 if (IS_GEN9(dev))
1176 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1177 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1178 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1179 else
1180 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1181 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1182
59bad947 1183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1184 mutex_unlock(&dev->struct_mutex);
1185
9dd3c605
PZ
1186 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1187 pm_ier = I915_READ(GEN6_PMIER);
1188 pm_imr = I915_READ(GEN6_PMIMR);
1189 pm_isr = I915_READ(GEN6_PMISR);
1190 pm_iir = I915_READ(GEN6_PMIIR);
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 } else {
1193 pm_ier = I915_READ(GEN8_GT_IER(2));
1194 pm_imr = I915_READ(GEN8_GT_IMR(2));
1195 pm_isr = I915_READ(GEN8_GT_ISR(2));
1196 pm_iir = I915_READ(GEN8_GT_IIR(2));
1197 pm_mask = I915_READ(GEN6_PMINTRMSK);
1198 }
0d8f9491 1199 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1200 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1201 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1202 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1203 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1204 seq_printf(m, "Render p-state VID: %d\n",
1205 gt_perf_status & 0xff);
1206 seq_printf(m, "Render p-state limit: %d\n",
1207 rp_state_limits & 0xff);
0d8f9491
CW
1208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1209 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1210 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1211 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1212 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1213 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1214 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1215 GEN6_CURICONT_MASK);
1216 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1217 GEN6_CURBSYTAVG_MASK);
1218 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1219 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1220 seq_printf(m, "Up threshold: %d%%\n",
1221 dev_priv->rps.up_threshold);
1222
ccab5c82
JB
1223 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1224 GEN6_CURIAVG_MASK);
1225 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1226 GEN6_CURBSYTAVG_MASK);
1227 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1228 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1229 seq_printf(m, "Down threshold: %d%%\n",
1230 dev_priv->rps.down_threshold);
3b8d8d91
JB
1231
1232 max_freq = (rp_state_cap & 0xff0000) >> 16;
60260a5b 1233 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1234 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1235 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1236
1237 max_freq = (rp_state_cap & 0xff00) >> 8;
60260a5b 1238 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1239 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1240 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1241
1242 max_freq = rp_state_cap & 0xff;
60260a5b 1243 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1244 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1245 intel_gpu_freq(dev_priv, max_freq));
31c77388 1246 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1247 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1248
d86ed34a
CW
1249 seq_printf(m, "Current freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1251 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1252 seq_printf(m, "Idle freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1254 seq_printf(m, "Min freq: %d MHz\n",
1255 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1256 seq_printf(m, "Max freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258 seq_printf(m,
1259 "efficient (RPe) frequency: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84 1261 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1262 u32 freq_sts;
0a073b84 1263
259bd5d4 1264 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1265 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1266 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1267 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1268
d86ed34a
CW
1269 seq_printf(m, "actual GPU freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1271
1272 seq_printf(m, "current GPU freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1274
0a073b84 1275 seq_printf(m, "max GPU freq: %d MHz\n",
7c59a9c1 1276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1277
0a073b84 1278 seq_printf(m, "min GPU freq: %d MHz\n",
7c59a9c1 1279 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045 1280
aed242ff
CW
1281 seq_printf(m, "idle GPU freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1283
7c59a9c1
VS
1284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
259bd5d4 1287 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1288 } else {
267f0c90 1289 seq_puts(m, "no P-state info available\n");
3b8d8d91 1290 }
f97108d1 1291
c8c8fb33
PZ
1292out:
1293 intel_runtime_pm_put(dev_priv);
1294 return ret;
f97108d1
JB
1295}
1296
f654449a
CW
1297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
1299 struct drm_info_node *node = m->private;
ebbc7546
MK
1300 struct drm_device *dev = node->minor->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1302 struct intel_engine_cs *ring;
ebbc7546
MK
1303 u64 acthd[I915_NUM_RINGS];
1304 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1305 int i;
1306
1307 if (!i915.enable_hangcheck) {
1308 seq_printf(m, "Hangcheck disabled\n");
1309 return 0;
1310 }
1311
ebbc7546
MK
1312 intel_runtime_pm_get(dev_priv);
1313
1314 for_each_ring(ring, dev_priv, i) {
1315 seqno[i] = ring->get_seqno(ring, false);
1316 acthd[i] = intel_ring_get_active_head(ring);
1317 }
1318
1319 intel_runtime_pm_put(dev_priv);
1320
f654449a
CW
1321 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1322 seq_printf(m, "Hangcheck active, fires in %dms\n",
1323 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1324 jiffies));
1325 } else
1326 seq_printf(m, "Hangcheck inactive\n");
1327
1328 for_each_ring(ring, dev_priv, i) {
1329 seq_printf(m, "%s:\n", ring->name);
1330 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1331 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1333 (long long)ring->hangcheck.acthd,
ebbc7546 1334 (long long)acthd[i]);
f654449a
CW
1335 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1336 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1337 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1338 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1339 }
1340
1341 return 0;
1342}
1343
4d85529d 1344static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1345{
9f25d007 1346 struct drm_info_node *node = m->private;
f97108d1 1347 struct drm_device *dev = node->minor->dev;
e277a1f8 1348 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1349 u32 rgvmodectl, rstdbyctl;
1350 u16 crstandvid;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
c8c8fb33 1356 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1357
1358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
c8c8fb33 1362 intel_runtime_pm_put(dev_priv);
616fdb5a 1363 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1364
1365 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1366 "yes" : "no");
1367 seq_printf(m, "Boost freq: %d\n",
1368 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1369 MEMMODE_BOOST_FREQ_SHIFT);
1370 seq_printf(m, "HW control enabled: %s\n",
1371 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1372 seq_printf(m, "SW control enabled: %s\n",
1373 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1374 seq_printf(m, "Gated voltage change: %s\n",
1375 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1376 seq_printf(m, "Starting frequency: P%d\n",
1377 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1378 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1379 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1380 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1381 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1382 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1383 seq_printf(m, "Render standby enabled: %s\n",
1384 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1385 seq_puts(m, "Current RS state: ");
88271da3
JB
1386 switch (rstdbyctl & RSX_STATUS_MASK) {
1387 case RSX_STATUS_ON:
267f0c90 1388 seq_puts(m, "on\n");
88271da3
JB
1389 break;
1390 case RSX_STATUS_RC1:
267f0c90 1391 seq_puts(m, "RC1\n");
88271da3
JB
1392 break;
1393 case RSX_STATUS_RC1E:
267f0c90 1394 seq_puts(m, "RC1E\n");
88271da3
JB
1395 break;
1396 case RSX_STATUS_RS1:
267f0c90 1397 seq_puts(m, "RS1\n");
88271da3
JB
1398 break;
1399 case RSX_STATUS_RS2:
267f0c90 1400 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1401 break;
1402 case RSX_STATUS_RS3:
267f0c90 1403 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1404 break;
1405 default:
267f0c90 1406 seq_puts(m, "unknown\n");
88271da3
JB
1407 break;
1408 }
f97108d1
JB
1409
1410 return 0;
1411}
1412
f65367b5 1413static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1414{
b2cff0db
CW
1415 struct drm_info_node *node = m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1419 int i;
1420
1421 spin_lock_irq(&dev_priv->uncore.lock);
1422 for_each_fw_domain(fw_domain, dev_priv, i) {
1423 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1424 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1425 fw_domain->wake_count);
1426 }
1427 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1428
b2cff0db
CW
1429 return 0;
1430}
1431
1432static int vlv_drpc_info(struct seq_file *m)
1433{
9f25d007 1434 struct drm_info_node *node = m->private;
669ab5aa
D
1435 struct drm_device *dev = node->minor->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1437 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1438
d46c0517
ID
1439 intel_runtime_pm_get(dev_priv);
1440
6b312cd3 1441 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1442 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
d46c0517
ID
1445 intel_runtime_pm_put(dev_priv);
1446
669ab5aa
D
1447 seq_printf(m, "Video Turbo Mode: %s\n",
1448 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1449 seq_printf(m, "Turbo enabled: %s\n",
1450 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1451 seq_printf(m, "HW control enabled: %s\n",
1452 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1453 seq_printf(m, "SW control enabled: %s\n",
1454 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1455 GEN6_RP_MEDIA_SW_MODE));
1456 seq_printf(m, "RC6 Enabled: %s\n",
1457 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1458 GEN6_RC_CTL_EI_MODE(1))));
1459 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1460 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1461 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1462 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1463
9cc19be5
ID
1464 seq_printf(m, "Render RC6 residency since boot: %u\n",
1465 I915_READ(VLV_GT_RENDER_RC6));
1466 seq_printf(m, "Media RC6 residency since boot: %u\n",
1467 I915_READ(VLV_GT_MEDIA_RC6));
1468
f65367b5 1469 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1470}
1471
4d85529d
BW
1472static int gen6_drpc_info(struct seq_file *m)
1473{
9f25d007 1474 struct drm_info_node *node = m->private;
4d85529d
BW
1475 struct drm_device *dev = node->minor->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1477 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1478 unsigned forcewake_count;
aee56cff 1479 int count = 0, ret;
4d85529d
BW
1480
1481 ret = mutex_lock_interruptible(&dev->struct_mutex);
1482 if (ret)
1483 return ret;
c8c8fb33 1484 intel_runtime_pm_get(dev_priv);
4d85529d 1485
907b28c5 1486 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1487 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1488 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1489
1490 if (forcewake_count) {
267f0c90
DL
1491 seq_puts(m, "RC information inaccurate because somebody "
1492 "holds a forcewake reference \n");
4d85529d
BW
1493 } else {
1494 /* NB: we cannot use forcewake, else we read the wrong values */
1495 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1496 udelay(10);
1497 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1498 }
1499
1500 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1501 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1502
1503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1506 mutex_lock(&dev_priv->rps.hw_lock);
1507 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1508 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1509
c8c8fb33
PZ
1510 intel_runtime_pm_put(dev_priv);
1511
4d85529d
BW
1512 seq_printf(m, "Video Turbo Mode: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1519 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1520 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1521 seq_printf(m, "RC6 Enabled: %s\n",
1522 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523 seq_printf(m, "Deep RC6 Enabled: %s\n",
1524 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1525 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1526 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1527 seq_puts(m, "Current RC state: ");
4d85529d
BW
1528 switch (gt_core_status & GEN6_RCn_MASK) {
1529 case GEN6_RC0:
1530 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1531 seq_puts(m, "Core Power Down\n");
4d85529d 1532 else
267f0c90 1533 seq_puts(m, "on\n");
4d85529d
BW
1534 break;
1535 case GEN6_RC3:
267f0c90 1536 seq_puts(m, "RC3\n");
4d85529d
BW
1537 break;
1538 case GEN6_RC6:
267f0c90 1539 seq_puts(m, "RC6\n");
4d85529d
BW
1540 break;
1541 case GEN6_RC7:
267f0c90 1542 seq_puts(m, "RC7\n");
4d85529d
BW
1543 break;
1544 default:
267f0c90 1545 seq_puts(m, "Unknown\n");
4d85529d
BW
1546 break;
1547 }
1548
1549 seq_printf(m, "Core Power Down: %s\n",
1550 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1551
1552 /* Not exactly sure what this is */
1553 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1555 seq_printf(m, "RC6 residency since boot: %u\n",
1556 I915_READ(GEN6_GT_GFX_RC6));
1557 seq_printf(m, "RC6+ residency since boot: %u\n",
1558 I915_READ(GEN6_GT_GFX_RC6p));
1559 seq_printf(m, "RC6++ residency since boot: %u\n",
1560 I915_READ(GEN6_GT_GFX_RC6pp));
1561
ecd8faea
BW
1562 seq_printf(m, "RC6 voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1564 seq_printf(m, "RC6+ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1566 seq_printf(m, "RC6++ voltage: %dmV\n",
1567 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1568 return 0;
1569}
1570
1571static int i915_drpc_info(struct seq_file *m, void *unused)
1572{
9f25d007 1573 struct drm_info_node *node = m->private;
4d85529d
BW
1574 struct drm_device *dev = node->minor->dev;
1575
669ab5aa
D
1576 if (IS_VALLEYVIEW(dev))
1577 return vlv_drpc_info(m);
ac66cf4b 1578 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1579 return gen6_drpc_info(m);
1580 else
1581 return ironlake_drpc_info(m);
1582}
1583
b5e50c3f
JB
1584static int i915_fbc_status(struct seq_file *m, void *unused)
1585{
9f25d007 1586 struct drm_info_node *node = m->private;
b5e50c3f 1587 struct drm_device *dev = node->minor->dev;
e277a1f8 1588 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1589
3a77c4c4 1590 if (!HAS_FBC(dev)) {
267f0c90 1591 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1592 return 0;
1593 }
1594
36623ef8
PZ
1595 intel_runtime_pm_get(dev_priv);
1596
2e8144a5 1597 if (intel_fbc_enabled(dev))
267f0c90 1598 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1599 else
1600 seq_printf(m, "FBC disabled: %s\n",
1601 intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
36623ef8 1602
31b9df10
PZ
1603 if (INTEL_INFO(dev_priv)->gen >= 7)
1604 seq_printf(m, "Compressing: %s\n",
1605 yesno(I915_READ(FBC_STATUS2) &
1606 FBC_COMPRESSION_MASK));
1607
36623ef8
PZ
1608 intel_runtime_pm_put(dev_priv);
1609
b5e50c3f
JB
1610 return 0;
1611}
1612
da46f936
RV
1613static int i915_fbc_fc_get(void *data, u64 *val)
1614{
1615 struct drm_device *dev = data;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617
1618 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1619 return -ENODEV;
1620
1621 drm_modeset_lock_all(dev);
1622 *val = dev_priv->fbc.false_color;
1623 drm_modeset_unlock_all(dev);
1624
1625 return 0;
1626}
1627
1628static int i915_fbc_fc_set(void *data, u64 val)
1629{
1630 struct drm_device *dev = data;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 u32 reg;
1633
1634 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1635 return -ENODEV;
1636
1637 drm_modeset_lock_all(dev);
1638
1639 reg = I915_READ(ILK_DPFC_CONTROL);
1640 dev_priv->fbc.false_color = val;
1641
1642 I915_WRITE(ILK_DPFC_CONTROL, val ?
1643 (reg | FBC_CTL_FALSE_COLOR) :
1644 (reg & ~FBC_CTL_FALSE_COLOR));
1645
1646 drm_modeset_unlock_all(dev);
1647 return 0;
1648}
1649
1650DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1651 i915_fbc_fc_get, i915_fbc_fc_set,
1652 "%llu\n");
1653
92d44621
PZ
1654static int i915_ips_status(struct seq_file *m, void *unused)
1655{
9f25d007 1656 struct drm_info_node *node = m->private;
92d44621
PZ
1657 struct drm_device *dev = node->minor->dev;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
1659
f5adf94e 1660 if (!HAS_IPS(dev)) {
92d44621
PZ
1661 seq_puts(m, "not supported\n");
1662 return 0;
1663 }
1664
36623ef8
PZ
1665 intel_runtime_pm_get(dev_priv);
1666
0eaa53f0
RV
1667 seq_printf(m, "Enabled by kernel parameter: %s\n",
1668 yesno(i915.enable_ips));
1669
1670 if (INTEL_INFO(dev)->gen >= 8) {
1671 seq_puts(m, "Currently: unknown\n");
1672 } else {
1673 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1674 seq_puts(m, "Currently: enabled\n");
1675 else
1676 seq_puts(m, "Currently: disabled\n");
1677 }
92d44621 1678
36623ef8
PZ
1679 intel_runtime_pm_put(dev_priv);
1680
92d44621
PZ
1681 return 0;
1682}
1683
4a9bef37
JB
1684static int i915_sr_status(struct seq_file *m, void *unused)
1685{
9f25d007 1686 struct drm_info_node *node = m->private;
4a9bef37 1687 struct drm_device *dev = node->minor->dev;
e277a1f8 1688 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1689 bool sr_enabled = false;
1690
36623ef8
PZ
1691 intel_runtime_pm_get(dev_priv);
1692
1398261a 1693 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1694 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1695 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1696 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1697 else if (IS_I915GM(dev))
1698 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1699 else if (IS_PINEVIEW(dev))
1700 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1701
36623ef8
PZ
1702 intel_runtime_pm_put(dev_priv);
1703
5ba2aaaa
CW
1704 seq_printf(m, "self-refresh: %s\n",
1705 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1706
1707 return 0;
1708}
1709
7648fa99
JB
1710static int i915_emon_status(struct seq_file *m, void *unused)
1711{
9f25d007 1712 struct drm_info_node *node = m->private;
7648fa99 1713 struct drm_device *dev = node->minor->dev;
e277a1f8 1714 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1715 unsigned long temp, chipset, gfx;
de227ef0
CW
1716 int ret;
1717
582be6b4
CW
1718 if (!IS_GEN5(dev))
1719 return -ENODEV;
1720
de227ef0
CW
1721 ret = mutex_lock_interruptible(&dev->struct_mutex);
1722 if (ret)
1723 return ret;
7648fa99
JB
1724
1725 temp = i915_mch_val(dev_priv);
1726 chipset = i915_chipset_val(dev_priv);
1727 gfx = i915_gfx_val(dev_priv);
de227ef0 1728 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1729
1730 seq_printf(m, "GMCH temp: %ld\n", temp);
1731 seq_printf(m, "Chipset power: %ld\n", chipset);
1732 seq_printf(m, "GFX power: %ld\n", gfx);
1733 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1734
1735 return 0;
1736}
1737
23b2f8bb
JB
1738static int i915_ring_freq_table(struct seq_file *m, void *unused)
1739{
9f25d007 1740 struct drm_info_node *node = m->private;
23b2f8bb 1741 struct drm_device *dev = node->minor->dev;
e277a1f8 1742 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1743 int ret = 0;
23b2f8bb
JB
1744 int gpu_freq, ia_freq;
1745
1c70c0ce 1746 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1747 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1748 return 0;
1749 }
1750
5bfa0199
PZ
1751 intel_runtime_pm_get(dev_priv);
1752
5c9669ce
TR
1753 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1754
4fc688ce 1755 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1756 if (ret)
5bfa0199 1757 goto out;
23b2f8bb 1758
267f0c90 1759 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1760
b39fb297
BW
1761 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1762 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1763 gpu_freq++) {
42c0526c
BW
1764 ia_freq = gpu_freq;
1765 sandybridge_pcode_read(dev_priv,
1766 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1767 &ia_freq);
3ebecd07 1768 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
7c59a9c1 1769 intel_gpu_freq(dev_priv, gpu_freq),
3ebecd07
CW
1770 ((ia_freq >> 0) & 0xff) * 100,
1771 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1772 }
1773
4fc688ce 1774 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1775
5bfa0199
PZ
1776out:
1777 intel_runtime_pm_put(dev_priv);
1778 return ret;
23b2f8bb
JB
1779}
1780
44834a67
CW
1781static int i915_opregion(struct seq_file *m, void *unused)
1782{
9f25d007 1783 struct drm_info_node *node = m->private;
44834a67 1784 struct drm_device *dev = node->minor->dev;
e277a1f8 1785 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1786 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1787 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1788 int ret;
1789
0d38f009
DV
1790 if (data == NULL)
1791 return -ENOMEM;
1792
44834a67
CW
1793 ret = mutex_lock_interruptible(&dev->struct_mutex);
1794 if (ret)
0d38f009 1795 goto out;
44834a67 1796
0d38f009
DV
1797 if (opregion->header) {
1798 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1799 seq_write(m, data, OPREGION_SIZE);
1800 }
44834a67
CW
1801
1802 mutex_unlock(&dev->struct_mutex);
1803
0d38f009
DV
1804out:
1805 kfree(data);
44834a67
CW
1806 return 0;
1807}
1808
37811fcc
CW
1809static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1810{
9f25d007 1811 struct drm_info_node *node = m->private;
37811fcc 1812 struct drm_device *dev = node->minor->dev;
4520f53a 1813 struct intel_fbdev *ifbdev = NULL;
37811fcc 1814 struct intel_framebuffer *fb;
37811fcc 1815
4520f53a
DV
1816#ifdef CONFIG_DRM_I915_FBDEV
1817 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1818
1819 ifbdev = dev_priv->fbdev;
1820 fb = to_intel_framebuffer(ifbdev->helper.fb);
1821
c1ca506d 1822 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1823 fb->base.width,
1824 fb->base.height,
1825 fb->base.depth,
623f9783 1826 fb->base.bits_per_pixel,
c1ca506d 1827 fb->base.modifier[0],
623f9783 1828 atomic_read(&fb->base.refcount.refcount));
05394f39 1829 describe_obj(m, fb->obj);
267f0c90 1830 seq_putc(m, '\n');
4520f53a 1831#endif
37811fcc 1832
4b096ac1 1833 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1834 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1835 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1836 continue;
1837
c1ca506d 1838 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1839 fb->base.width,
1840 fb->base.height,
1841 fb->base.depth,
623f9783 1842 fb->base.bits_per_pixel,
c1ca506d 1843 fb->base.modifier[0],
623f9783 1844 atomic_read(&fb->base.refcount.refcount));
05394f39 1845 describe_obj(m, fb->obj);
267f0c90 1846 seq_putc(m, '\n');
37811fcc 1847 }
4b096ac1 1848 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1849
1850 return 0;
1851}
1852
c9fe99bd
OM
1853static void describe_ctx_ringbuf(struct seq_file *m,
1854 struct intel_ringbuffer *ringbuf)
1855{
1856 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1857 ringbuf->space, ringbuf->head, ringbuf->tail,
1858 ringbuf->last_retired_head);
1859}
1860
e76d3630
BW
1861static int i915_context_status(struct seq_file *m, void *unused)
1862{
9f25d007 1863 struct drm_info_node *node = m->private;
e76d3630 1864 struct drm_device *dev = node->minor->dev;
e277a1f8 1865 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1866 struct intel_engine_cs *ring;
273497e5 1867 struct intel_context *ctx;
a168c293 1868 int ret, i;
e76d3630 1869
f3d28878 1870 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1871 if (ret)
1872 return ret;
1873
a33afea5 1874 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1875 if (!i915.enable_execlists &&
1876 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1877 continue;
1878
a33afea5 1879 seq_puts(m, "HW context ");
3ccfd19d 1880 describe_ctx(m, ctx);
c9fe99bd 1881 for_each_ring(ring, dev_priv, i) {
a33afea5 1882 if (ring->default_context == ctx)
c9fe99bd
OM
1883 seq_printf(m, "(default context %s) ",
1884 ring->name);
1885 }
1886
1887 if (i915.enable_execlists) {
1888 seq_putc(m, '\n');
1889 for_each_ring(ring, dev_priv, i) {
1890 struct drm_i915_gem_object *ctx_obj =
1891 ctx->engine[i].state;
1892 struct intel_ringbuffer *ringbuf =
1893 ctx->engine[i].ringbuf;
1894
1895 seq_printf(m, "%s: ", ring->name);
1896 if (ctx_obj)
1897 describe_obj(m, ctx_obj);
1898 if (ringbuf)
1899 describe_ctx_ringbuf(m, ringbuf);
1900 seq_putc(m, '\n');
1901 }
1902 } else {
1903 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1904 }
a33afea5 1905
a33afea5 1906 seq_putc(m, '\n');
a168c293
BW
1907 }
1908
f3d28878 1909 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1910
1911 return 0;
1912}
1913
064ca1d2
TD
1914static void i915_dump_lrc_obj(struct seq_file *m,
1915 struct intel_engine_cs *ring,
1916 struct drm_i915_gem_object *ctx_obj)
1917{
1918 struct page *page;
1919 uint32_t *reg_state;
1920 int j;
1921 unsigned long ggtt_offset = 0;
1922
1923 if (ctx_obj == NULL) {
1924 seq_printf(m, "Context on %s with no gem object\n",
1925 ring->name);
1926 return;
1927 }
1928
1929 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1930 intel_execlists_ctx_id(ctx_obj));
1931
1932 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1933 seq_puts(m, "\tNot bound in GGTT\n");
1934 else
1935 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1936
1937 if (i915_gem_object_get_pages(ctx_obj)) {
1938 seq_puts(m, "\tFailed to get pages for context object\n");
1939 return;
1940 }
1941
1942 page = i915_gem_object_get_page(ctx_obj, 1);
1943 if (!WARN_ON(page == NULL)) {
1944 reg_state = kmap_atomic(page);
1945
1946 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1947 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1948 ggtt_offset + 4096 + (j * 4),
1949 reg_state[j], reg_state[j + 1],
1950 reg_state[j + 2], reg_state[j + 3]);
1951 }
1952 kunmap_atomic(reg_state);
1953 }
1954
1955 seq_putc(m, '\n');
1956}
1957
c0ab1ae9
BW
1958static int i915_dump_lrc(struct seq_file *m, void *unused)
1959{
1960 struct drm_info_node *node = (struct drm_info_node *) m->private;
1961 struct drm_device *dev = node->minor->dev;
1962 struct drm_i915_private *dev_priv = dev->dev_private;
1963 struct intel_engine_cs *ring;
1964 struct intel_context *ctx;
1965 int ret, i;
1966
1967 if (!i915.enable_execlists) {
1968 seq_printf(m, "Logical Ring Contexts are disabled\n");
1969 return 0;
1970 }
1971
1972 ret = mutex_lock_interruptible(&dev->struct_mutex);
1973 if (ret)
1974 return ret;
1975
1976 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1977 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
1978 if (ring->default_context != ctx)
1979 i915_dump_lrc_obj(m, ring,
1980 ctx->engine[i].state);
c0ab1ae9
BW
1981 }
1982 }
1983
1984 mutex_unlock(&dev->struct_mutex);
1985
1986 return 0;
1987}
1988
4ba70e44
OM
1989static int i915_execlists(struct seq_file *m, void *data)
1990{
1991 struct drm_info_node *node = (struct drm_info_node *)m->private;
1992 struct drm_device *dev = node->minor->dev;
1993 struct drm_i915_private *dev_priv = dev->dev_private;
1994 struct intel_engine_cs *ring;
1995 u32 status_pointer;
1996 u8 read_pointer;
1997 u8 write_pointer;
1998 u32 status;
1999 u32 ctx_id;
2000 struct list_head *cursor;
2001 int ring_id, i;
2002 int ret;
2003
2004 if (!i915.enable_execlists) {
2005 seq_puts(m, "Logical Ring Contexts are disabled\n");
2006 return 0;
2007 }
2008
2009 ret = mutex_lock_interruptible(&dev->struct_mutex);
2010 if (ret)
2011 return ret;
2012
fc0412ec
MT
2013 intel_runtime_pm_get(dev_priv);
2014
4ba70e44 2015 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2016 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2017 int count = 0;
2018 unsigned long flags;
2019
2020 seq_printf(m, "%s\n", ring->name);
2021
2022 status = I915_READ(RING_EXECLIST_STATUS(ring));
2023 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2024 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2025 status, ctx_id);
2026
2027 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2028 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2029
2030 read_pointer = ring->next_context_status_buffer;
2031 write_pointer = status_pointer & 0x07;
2032 if (read_pointer > write_pointer)
2033 write_pointer += 6;
2034 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2035 read_pointer, write_pointer);
2036
2037 for (i = 0; i < 6; i++) {
2038 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2039 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2040
2041 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2042 i, status, ctx_id);
2043 }
2044
2045 spin_lock_irqsave(&ring->execlist_lock, flags);
2046 list_for_each(cursor, &ring->execlist_queue)
2047 count++;
2048 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2049 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2050 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2051
2052 seq_printf(m, "\t%d requests in queue\n", count);
2053 if (head_req) {
2054 struct drm_i915_gem_object *ctx_obj;
2055
6d3d8274 2056 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2057 seq_printf(m, "\tHead request id: %u\n",
2058 intel_execlists_ctx_id(ctx_obj));
2059 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2060 head_req->tail);
4ba70e44
OM
2061 }
2062
2063 seq_putc(m, '\n');
2064 }
2065
fc0412ec 2066 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2067 mutex_unlock(&dev->struct_mutex);
2068
2069 return 0;
2070}
2071
ea16a3cd
DV
2072static const char *swizzle_string(unsigned swizzle)
2073{
aee56cff 2074 switch (swizzle) {
ea16a3cd
DV
2075 case I915_BIT_6_SWIZZLE_NONE:
2076 return "none";
2077 case I915_BIT_6_SWIZZLE_9:
2078 return "bit9";
2079 case I915_BIT_6_SWIZZLE_9_10:
2080 return "bit9/bit10";
2081 case I915_BIT_6_SWIZZLE_9_11:
2082 return "bit9/bit11";
2083 case I915_BIT_6_SWIZZLE_9_10_11:
2084 return "bit9/bit10/bit11";
2085 case I915_BIT_6_SWIZZLE_9_17:
2086 return "bit9/bit17";
2087 case I915_BIT_6_SWIZZLE_9_10_17:
2088 return "bit9/bit10/bit17";
2089 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2090 return "unknown";
ea16a3cd
DV
2091 }
2092
2093 return "bug";
2094}
2095
2096static int i915_swizzle_info(struct seq_file *m, void *data)
2097{
9f25d007 2098 struct drm_info_node *node = m->private;
ea16a3cd
DV
2099 struct drm_device *dev = node->minor->dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2101 int ret;
2102
2103 ret = mutex_lock_interruptible(&dev->struct_mutex);
2104 if (ret)
2105 return ret;
c8c8fb33 2106 intel_runtime_pm_get(dev_priv);
ea16a3cd 2107
ea16a3cd
DV
2108 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2109 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2110 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2111 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2112
2113 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2114 seq_printf(m, "DDC = 0x%08x\n",
2115 I915_READ(DCC));
656bfa3a
DV
2116 seq_printf(m, "DDC2 = 0x%08x\n",
2117 I915_READ(DCC2));
ea16a3cd
DV
2118 seq_printf(m, "C0DRB3 = 0x%04x\n",
2119 I915_READ16(C0DRB3));
2120 seq_printf(m, "C1DRB3 = 0x%04x\n",
2121 I915_READ16(C1DRB3));
9d3203e1 2122 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2123 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2124 I915_READ(MAD_DIMM_C0));
2125 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2126 I915_READ(MAD_DIMM_C1));
2127 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2128 I915_READ(MAD_DIMM_C2));
2129 seq_printf(m, "TILECTL = 0x%08x\n",
2130 I915_READ(TILECTL));
5907f5fb 2131 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2132 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2133 I915_READ(GAMTARBMODE));
2134 else
2135 seq_printf(m, "ARB_MODE = 0x%08x\n",
2136 I915_READ(ARB_MODE));
3fa7d235
DV
2137 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2138 I915_READ(DISP_ARB_CTL));
ea16a3cd 2139 }
656bfa3a
DV
2140
2141 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2142 seq_puts(m, "L-shaped memory detected\n");
2143
c8c8fb33 2144 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2145 mutex_unlock(&dev->struct_mutex);
2146
2147 return 0;
2148}
2149
1c60fef5
BW
2150static int per_file_ctx(int id, void *ptr, void *data)
2151{
273497e5 2152 struct intel_context *ctx = ptr;
1c60fef5 2153 struct seq_file *m = data;
ae6c4806
DV
2154 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2155
2156 if (!ppgtt) {
2157 seq_printf(m, " no ppgtt for context %d\n",
2158 ctx->user_handle);
2159 return 0;
2160 }
1c60fef5 2161
f83d6518
OM
2162 if (i915_gem_context_is_default(ctx))
2163 seq_puts(m, " default context:\n");
2164 else
821d66dd 2165 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2166 ppgtt->debug_dump(ppgtt, m);
2167
2168 return 0;
2169}
2170
77df6772 2171static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2172{
3cf17fc5 2173 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2174 struct intel_engine_cs *ring;
77df6772
BW
2175 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2176 int unused, i;
3cf17fc5 2177
77df6772
BW
2178 if (!ppgtt)
2179 return;
2180
77df6772
BW
2181 for_each_ring(ring, dev_priv, unused) {
2182 seq_printf(m, "%s\n", ring->name);
2183 for (i = 0; i < 4; i++) {
2184 u32 offset = 0x270 + i * 8;
2185 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2186 pdp <<= 32;
2187 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2188 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2189 }
2190 }
2191}
2192
2193static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2194{
2195 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2196 struct intel_engine_cs *ring;
1c60fef5 2197 struct drm_file *file;
77df6772 2198 int i;
3cf17fc5 2199
3cf17fc5
DV
2200 if (INTEL_INFO(dev)->gen == 6)
2201 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2202
a2c7f6fd 2203 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2204 seq_printf(m, "%s\n", ring->name);
2205 if (INTEL_INFO(dev)->gen == 7)
2206 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2207 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2208 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2209 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2210 }
2211 if (dev_priv->mm.aliasing_ppgtt) {
2212 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2213
267f0c90 2214 seq_puts(m, "aliasing PPGTT:\n");
7324cc04 2215 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
1c60fef5 2216
87d60b63 2217 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2218 }
1c60fef5
BW
2219
2220 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2221 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2222
1c60fef5
BW
2223 seq_printf(m, "proc: %s\n",
2224 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2225 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2226 }
2227 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2228}
2229
2230static int i915_ppgtt_info(struct seq_file *m, void *data)
2231{
9f25d007 2232 struct drm_info_node *node = m->private;
77df6772 2233 struct drm_device *dev = node->minor->dev;
c8c8fb33 2234 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2235
2236 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2237 if (ret)
2238 return ret;
c8c8fb33 2239 intel_runtime_pm_get(dev_priv);
77df6772
BW
2240
2241 if (INTEL_INFO(dev)->gen >= 8)
2242 gen8_ppgtt_info(m, dev);
2243 else if (INTEL_INFO(dev)->gen >= 6)
2244 gen6_ppgtt_info(m, dev);
2245
c8c8fb33 2246 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2247 mutex_unlock(&dev->struct_mutex);
2248
2249 return 0;
2250}
2251
f5a4c67d
CW
2252static int count_irq_waiters(struct drm_i915_private *i915)
2253{
2254 struct intel_engine_cs *ring;
2255 int count = 0;
2256 int i;
2257
2258 for_each_ring(ring, i915, i)
2259 count += ring->irq_refcount;
2260
2261 return count;
2262}
2263
1854d5ca
CW
2264static int i915_rps_boost_info(struct seq_file *m, void *data)
2265{
2266 struct drm_info_node *node = m->private;
2267 struct drm_device *dev = node->minor->dev;
2268 struct drm_i915_private *dev_priv = dev->dev_private;
2269 struct drm_file *file;
1854d5ca 2270
f5a4c67d
CW
2271 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2272 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2273 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2274 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2275 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2276 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2277 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2278 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2279 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2280 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2281 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2282 struct drm_i915_file_private *file_priv = file->driver_priv;
2283 struct task_struct *task;
2284
2285 rcu_read_lock();
2286 task = pid_task(file->pid, PIDTYPE_PID);
2287 seq_printf(m, "%s [%d]: %d boosts%s\n",
2288 task ? task->comm : "<unknown>",
2289 task ? task->pid : -1,
2e1b8730
CW
2290 file_priv->rps.boosts,
2291 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2292 rcu_read_unlock();
2293 }
2e1b8730
CW
2294 seq_printf(m, "Semaphore boosts: %d%s\n",
2295 dev_priv->rps.semaphores.boosts,
2296 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2297 seq_printf(m, "MMIO flip boosts: %d%s\n",
2298 dev_priv->rps.mmioflips.boosts,
2299 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2300 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2301 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2302
8d3afd7d 2303 return 0;
1854d5ca
CW
2304}
2305
63573eb7
BW
2306static int i915_llc(struct seq_file *m, void *data)
2307{
9f25d007 2308 struct drm_info_node *node = m->private;
63573eb7
BW
2309 struct drm_device *dev = node->minor->dev;
2310 struct drm_i915_private *dev_priv = dev->dev_private;
2311
2312 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2313 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2314 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2315
2316 return 0;
2317}
2318
e91fd8c6
RV
2319static int i915_edp_psr_status(struct seq_file *m, void *data)
2320{
2321 struct drm_info_node *node = m->private;
2322 struct drm_device *dev = node->minor->dev;
2323 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2324 u32 psrperf = 0;
a6cbdb8e
RV
2325 u32 stat[3];
2326 enum pipe pipe;
a031d709 2327 bool enabled = false;
e91fd8c6 2328
3553a8ea
DL
2329 if (!HAS_PSR(dev)) {
2330 seq_puts(m, "PSR not supported\n");
2331 return 0;
2332 }
2333
c8c8fb33
PZ
2334 intel_runtime_pm_get(dev_priv);
2335
fa128fa6 2336 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2337 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2338 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2339 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2340 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2341 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2342 dev_priv->psr.busy_frontbuffer_bits);
2343 seq_printf(m, "Re-enable work scheduled: %s\n",
2344 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2345
3553a8ea
DL
2346 if (HAS_DDI(dev))
2347 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2348 else {
2349 for_each_pipe(dev_priv, pipe) {
2350 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2351 VLV_EDP_PSR_CURR_STATE_MASK;
2352 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2353 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2354 enabled = true;
a6cbdb8e
RV
2355 }
2356 }
2357 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2358
2359 if (!HAS_DDI(dev))
2360 for_each_pipe(dev_priv, pipe) {
2361 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2362 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2363 seq_printf(m, " pipe %c", pipe_name(pipe));
2364 }
2365 seq_puts(m, "\n");
e91fd8c6 2366
a6cbdb8e 2367 /* CHV PSR has no kind of performance counter */
3553a8ea 2368 if (HAS_DDI(dev)) {
a031d709
RV
2369 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2370 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2371
2372 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2373 }
fa128fa6 2374 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2375
c8c8fb33 2376 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2377 return 0;
2378}
2379
d2e216d0
RV
2380static int i915_sink_crc(struct seq_file *m, void *data)
2381{
2382 struct drm_info_node *node = m->private;
2383 struct drm_device *dev = node->minor->dev;
2384 struct intel_encoder *encoder;
2385 struct intel_connector *connector;
2386 struct intel_dp *intel_dp = NULL;
2387 int ret;
2388 u8 crc[6];
2389
2390 drm_modeset_lock_all(dev);
aca5e361 2391 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2392
2393 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2394 continue;
2395
b6ae3c7c
PZ
2396 if (!connector->base.encoder)
2397 continue;
2398
d2e216d0
RV
2399 encoder = to_intel_encoder(connector->base.encoder);
2400 if (encoder->type != INTEL_OUTPUT_EDP)
2401 continue;
2402
2403 intel_dp = enc_to_intel_dp(&encoder->base);
2404
2405 ret = intel_dp_sink_crc(intel_dp, crc);
2406 if (ret)
2407 goto out;
2408
2409 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2410 crc[0], crc[1], crc[2],
2411 crc[3], crc[4], crc[5]);
2412 goto out;
2413 }
2414 ret = -ENODEV;
2415out:
2416 drm_modeset_unlock_all(dev);
2417 return ret;
2418}
2419
ec013e7f
JB
2420static int i915_energy_uJ(struct seq_file *m, void *data)
2421{
2422 struct drm_info_node *node = m->private;
2423 struct drm_device *dev = node->minor->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 u64 power;
2426 u32 units;
2427
2428 if (INTEL_INFO(dev)->gen < 6)
2429 return -ENODEV;
2430
36623ef8
PZ
2431 intel_runtime_pm_get(dev_priv);
2432
ec013e7f
JB
2433 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2434 power = (power & 0x1f00) >> 8;
2435 units = 1000000 / (1 << power); /* convert to uJ */
2436 power = I915_READ(MCH_SECP_NRG_STTS);
2437 power *= units;
2438
36623ef8
PZ
2439 intel_runtime_pm_put(dev_priv);
2440
ec013e7f 2441 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2442
2443 return 0;
2444}
2445
6455c870 2446static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2447{
9f25d007 2448 struct drm_info_node *node = m->private;
371db66a
PZ
2449 struct drm_device *dev = node->minor->dev;
2450 struct drm_i915_private *dev_priv = dev->dev_private;
2451
6455c870 2452 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2453 seq_puts(m, "not supported\n");
2454 return 0;
2455 }
2456
86c4ec0d 2457 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2458 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2459 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2460#ifdef CONFIG_PM
a6aaec8b
DL
2461 seq_printf(m, "Usage count: %d\n",
2462 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2463#else
2464 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2465#endif
371db66a 2466
ec013e7f
JB
2467 return 0;
2468}
2469
1da51581
ID
2470static const char *power_domain_str(enum intel_display_power_domain domain)
2471{
2472 switch (domain) {
2473 case POWER_DOMAIN_PIPE_A:
2474 return "PIPE_A";
2475 case POWER_DOMAIN_PIPE_B:
2476 return "PIPE_B";
2477 case POWER_DOMAIN_PIPE_C:
2478 return "PIPE_C";
2479 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2480 return "PIPE_A_PANEL_FITTER";
2481 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2482 return "PIPE_B_PANEL_FITTER";
2483 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2484 return "PIPE_C_PANEL_FITTER";
2485 case POWER_DOMAIN_TRANSCODER_A:
2486 return "TRANSCODER_A";
2487 case POWER_DOMAIN_TRANSCODER_B:
2488 return "TRANSCODER_B";
2489 case POWER_DOMAIN_TRANSCODER_C:
2490 return "TRANSCODER_C";
2491 case POWER_DOMAIN_TRANSCODER_EDP:
2492 return "TRANSCODER_EDP";
319be8ae
ID
2493 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2494 return "PORT_DDI_A_2_LANES";
2495 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2496 return "PORT_DDI_A_4_LANES";
2497 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2498 return "PORT_DDI_B_2_LANES";
2499 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2500 return "PORT_DDI_B_4_LANES";
2501 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2502 return "PORT_DDI_C_2_LANES";
2503 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2504 return "PORT_DDI_C_4_LANES";
2505 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2506 return "PORT_DDI_D_2_LANES";
2507 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2508 return "PORT_DDI_D_4_LANES";
2509 case POWER_DOMAIN_PORT_DSI:
2510 return "PORT_DSI";
2511 case POWER_DOMAIN_PORT_CRT:
2512 return "PORT_CRT";
2513 case POWER_DOMAIN_PORT_OTHER:
2514 return "PORT_OTHER";
1da51581
ID
2515 case POWER_DOMAIN_VGA:
2516 return "VGA";
2517 case POWER_DOMAIN_AUDIO:
2518 return "AUDIO";
bd2bb1b9
PZ
2519 case POWER_DOMAIN_PLLS:
2520 return "PLLS";
1407121a
S
2521 case POWER_DOMAIN_AUX_A:
2522 return "AUX_A";
2523 case POWER_DOMAIN_AUX_B:
2524 return "AUX_B";
2525 case POWER_DOMAIN_AUX_C:
2526 return "AUX_C";
2527 case POWER_DOMAIN_AUX_D:
2528 return "AUX_D";
1da51581
ID
2529 case POWER_DOMAIN_INIT:
2530 return "INIT";
2531 default:
5f77eeb0 2532 MISSING_CASE(domain);
1da51581
ID
2533 return "?";
2534 }
2535}
2536
2537static int i915_power_domain_info(struct seq_file *m, void *unused)
2538{
9f25d007 2539 struct drm_info_node *node = m->private;
1da51581
ID
2540 struct drm_device *dev = node->minor->dev;
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2543 int i;
2544
2545 mutex_lock(&power_domains->lock);
2546
2547 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2548 for (i = 0; i < power_domains->power_well_count; i++) {
2549 struct i915_power_well *power_well;
2550 enum intel_display_power_domain power_domain;
2551
2552 power_well = &power_domains->power_wells[i];
2553 seq_printf(m, "%-25s %d\n", power_well->name,
2554 power_well->count);
2555
2556 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2557 power_domain++) {
2558 if (!(BIT(power_domain) & power_well->domains))
2559 continue;
2560
2561 seq_printf(m, " %-23s %d\n",
2562 power_domain_str(power_domain),
2563 power_domains->domain_use_count[power_domain]);
2564 }
2565 }
2566
2567 mutex_unlock(&power_domains->lock);
2568
2569 return 0;
2570}
2571
53f5e3ca
JB
2572static void intel_seq_print_mode(struct seq_file *m, int tabs,
2573 struct drm_display_mode *mode)
2574{
2575 int i;
2576
2577 for (i = 0; i < tabs; i++)
2578 seq_putc(m, '\t');
2579
2580 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2581 mode->base.id, mode->name,
2582 mode->vrefresh, mode->clock,
2583 mode->hdisplay, mode->hsync_start,
2584 mode->hsync_end, mode->htotal,
2585 mode->vdisplay, mode->vsync_start,
2586 mode->vsync_end, mode->vtotal,
2587 mode->type, mode->flags);
2588}
2589
2590static void intel_encoder_info(struct seq_file *m,
2591 struct intel_crtc *intel_crtc,
2592 struct intel_encoder *intel_encoder)
2593{
9f25d007 2594 struct drm_info_node *node = m->private;
53f5e3ca
JB
2595 struct drm_device *dev = node->minor->dev;
2596 struct drm_crtc *crtc = &intel_crtc->base;
2597 struct intel_connector *intel_connector;
2598 struct drm_encoder *encoder;
2599
2600 encoder = &intel_encoder->base;
2601 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2602 encoder->base.id, encoder->name);
53f5e3ca
JB
2603 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2604 struct drm_connector *connector = &intel_connector->base;
2605 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2606 connector->base.id,
c23cc417 2607 connector->name,
53f5e3ca
JB
2608 drm_get_connector_status_name(connector->status));
2609 if (connector->status == connector_status_connected) {
2610 struct drm_display_mode *mode = &crtc->mode;
2611 seq_printf(m, ", mode:\n");
2612 intel_seq_print_mode(m, 2, mode);
2613 } else {
2614 seq_putc(m, '\n');
2615 }
2616 }
2617}
2618
2619static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2620{
9f25d007 2621 struct drm_info_node *node = m->private;
53f5e3ca
JB
2622 struct drm_device *dev = node->minor->dev;
2623 struct drm_crtc *crtc = &intel_crtc->base;
2624 struct intel_encoder *intel_encoder;
2625
5aa8a937
MR
2626 if (crtc->primary->fb)
2627 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2628 crtc->primary->fb->base.id, crtc->x, crtc->y,
2629 crtc->primary->fb->width, crtc->primary->fb->height);
2630 else
2631 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2632 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2633 intel_encoder_info(m, intel_crtc, intel_encoder);
2634}
2635
2636static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2637{
2638 struct drm_display_mode *mode = panel->fixed_mode;
2639
2640 seq_printf(m, "\tfixed mode:\n");
2641 intel_seq_print_mode(m, 2, mode);
2642}
2643
2644static void intel_dp_info(struct seq_file *m,
2645 struct intel_connector *intel_connector)
2646{
2647 struct intel_encoder *intel_encoder = intel_connector->encoder;
2648 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2649
2650 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2651 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2652 "no");
2653 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2654 intel_panel_info(m, &intel_connector->panel);
2655}
2656
2657static void intel_hdmi_info(struct seq_file *m,
2658 struct intel_connector *intel_connector)
2659{
2660 struct intel_encoder *intel_encoder = intel_connector->encoder;
2661 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2662
2663 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2664 "no");
2665}
2666
2667static void intel_lvds_info(struct seq_file *m,
2668 struct intel_connector *intel_connector)
2669{
2670 intel_panel_info(m, &intel_connector->panel);
2671}
2672
2673static void intel_connector_info(struct seq_file *m,
2674 struct drm_connector *connector)
2675{
2676 struct intel_connector *intel_connector = to_intel_connector(connector);
2677 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2678 struct drm_display_mode *mode;
53f5e3ca
JB
2679
2680 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2681 connector->base.id, connector->name,
53f5e3ca
JB
2682 drm_get_connector_status_name(connector->status));
2683 if (connector->status == connector_status_connected) {
2684 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2685 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2686 connector->display_info.width_mm,
2687 connector->display_info.height_mm);
2688 seq_printf(m, "\tsubpixel order: %s\n",
2689 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2690 seq_printf(m, "\tCEA rev: %d\n",
2691 connector->display_info.cea_rev);
2692 }
36cd7444
DA
2693 if (intel_encoder) {
2694 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2695 intel_encoder->type == INTEL_OUTPUT_EDP)
2696 intel_dp_info(m, intel_connector);
2697 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2698 intel_hdmi_info(m, intel_connector);
2699 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2700 intel_lvds_info(m, intel_connector);
2701 }
53f5e3ca 2702
f103fc7d
JB
2703 seq_printf(m, "\tmodes:\n");
2704 list_for_each_entry(mode, &connector->modes, head)
2705 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2706}
2707
065f2ec2
CW
2708static bool cursor_active(struct drm_device *dev, int pipe)
2709{
2710 struct drm_i915_private *dev_priv = dev->dev_private;
2711 u32 state;
2712
2713 if (IS_845G(dev) || IS_I865G(dev))
2714 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2715 else
5efb3e28 2716 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2717
2718 return state;
2719}
2720
2721static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2722{
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 u32 pos;
2725
5efb3e28 2726 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2727
2728 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2729 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2730 *x = -*x;
2731
2732 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2733 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2734 *y = -*y;
2735
2736 return cursor_active(dev, pipe);
2737}
2738
53f5e3ca
JB
2739static int i915_display_info(struct seq_file *m, void *unused)
2740{
9f25d007 2741 struct drm_info_node *node = m->private;
53f5e3ca 2742 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2743 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2744 struct intel_crtc *crtc;
53f5e3ca
JB
2745 struct drm_connector *connector;
2746
b0e5ddf3 2747 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2748 drm_modeset_lock_all(dev);
2749 seq_printf(m, "CRTC info\n");
2750 seq_printf(m, "---------\n");
d3fcc808 2751 for_each_intel_crtc(dev, crtc) {
065f2ec2 2752 bool active;
f77076c9 2753 struct intel_crtc_state *pipe_config;
065f2ec2 2754 int x, y;
53f5e3ca 2755
f77076c9
ML
2756 pipe_config = to_intel_crtc_state(crtc->base.state);
2757
57127efa 2758 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2759 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9
ML
2760 yesno(pipe_config->base.active),
2761 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2762 if (pipe_config->base.active) {
065f2ec2
CW
2763 intel_crtc_info(m, crtc);
2764
a23dc658 2765 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2766 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2767 yesno(crtc->cursor_base),
3dd512fb
MR
2768 x, y, crtc->base.cursor->state->crtc_w,
2769 crtc->base.cursor->state->crtc_h,
57127efa 2770 crtc->cursor_addr, yesno(active));
a23dc658 2771 }
cace841c
DV
2772
2773 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2774 yesno(!crtc->cpu_fifo_underrun_disabled),
2775 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2776 }
2777
2778 seq_printf(m, "\n");
2779 seq_printf(m, "Connector info\n");
2780 seq_printf(m, "--------------\n");
2781 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2782 intel_connector_info(m, connector);
2783 }
2784 drm_modeset_unlock_all(dev);
b0e5ddf3 2785 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2786
2787 return 0;
2788}
2789
e04934cf
BW
2790static int i915_semaphore_status(struct seq_file *m, void *unused)
2791{
2792 struct drm_info_node *node = (struct drm_info_node *) m->private;
2793 struct drm_device *dev = node->minor->dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 struct intel_engine_cs *ring;
2796 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2797 int i, j, ret;
2798
2799 if (!i915_semaphore_is_enabled(dev)) {
2800 seq_puts(m, "Semaphores are disabled\n");
2801 return 0;
2802 }
2803
2804 ret = mutex_lock_interruptible(&dev->struct_mutex);
2805 if (ret)
2806 return ret;
03872064 2807 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2808
2809 if (IS_BROADWELL(dev)) {
2810 struct page *page;
2811 uint64_t *seqno;
2812
2813 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2814
2815 seqno = (uint64_t *)kmap_atomic(page);
2816 for_each_ring(ring, dev_priv, i) {
2817 uint64_t offset;
2818
2819 seq_printf(m, "%s\n", ring->name);
2820
2821 seq_puts(m, " Last signal:");
2822 for (j = 0; j < num_rings; j++) {
2823 offset = i * I915_NUM_RINGS + j;
2824 seq_printf(m, "0x%08llx (0x%02llx) ",
2825 seqno[offset], offset * 8);
2826 }
2827 seq_putc(m, '\n');
2828
2829 seq_puts(m, " Last wait: ");
2830 for (j = 0; j < num_rings; j++) {
2831 offset = i + (j * I915_NUM_RINGS);
2832 seq_printf(m, "0x%08llx (0x%02llx) ",
2833 seqno[offset], offset * 8);
2834 }
2835 seq_putc(m, '\n');
2836
2837 }
2838 kunmap_atomic(seqno);
2839 } else {
2840 seq_puts(m, " Last signal:");
2841 for_each_ring(ring, dev_priv, i)
2842 for (j = 0; j < num_rings; j++)
2843 seq_printf(m, "0x%08x\n",
2844 I915_READ(ring->semaphore.mbox.signal[j]));
2845 seq_putc(m, '\n');
2846 }
2847
2848 seq_puts(m, "\nSync seqno:\n");
2849 for_each_ring(ring, dev_priv, i) {
2850 for (j = 0; j < num_rings; j++) {
2851 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2852 }
2853 seq_putc(m, '\n');
2854 }
2855 seq_putc(m, '\n');
2856
03872064 2857 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2858 mutex_unlock(&dev->struct_mutex);
2859 return 0;
2860}
2861
728e29d7
DV
2862static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2863{
2864 struct drm_info_node *node = (struct drm_info_node *) m->private;
2865 struct drm_device *dev = node->minor->dev;
2866 struct drm_i915_private *dev_priv = dev->dev_private;
2867 int i;
2868
2869 drm_modeset_lock_all(dev);
2870 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2871 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2872
2873 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2874 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2875 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2876 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2877 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2878 seq_printf(m, " dpll_md: 0x%08x\n",
2879 pll->config.hw_state.dpll_md);
2880 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2881 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2882 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2883 }
2884 drm_modeset_unlock_all(dev);
2885
2886 return 0;
2887}
2888
1ed1ef9d 2889static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2890{
2891 int i;
2892 int ret;
2893 struct drm_info_node *node = (struct drm_info_node *) m->private;
2894 struct drm_device *dev = node->minor->dev;
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896
888b5995
AS
2897 ret = mutex_lock_interruptible(&dev->struct_mutex);
2898 if (ret)
2899 return ret;
2900
2901 intel_runtime_pm_get(dev_priv);
2902
7225342a
MK
2903 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2904 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2905 u32 addr, mask, value, read;
2906 bool ok;
888b5995 2907
7225342a
MK
2908 addr = dev_priv->workarounds.reg[i].addr;
2909 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2910 value = dev_priv->workarounds.reg[i].value;
2911 read = I915_READ(addr);
2912 ok = (value & mask) == (read & mask);
2913 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2914 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2915 }
2916
2917 intel_runtime_pm_put(dev_priv);
2918 mutex_unlock(&dev->struct_mutex);
2919
2920 return 0;
2921}
2922
c5511e44
DL
2923static int i915_ddb_info(struct seq_file *m, void *unused)
2924{
2925 struct drm_info_node *node = m->private;
2926 struct drm_device *dev = node->minor->dev;
2927 struct drm_i915_private *dev_priv = dev->dev_private;
2928 struct skl_ddb_allocation *ddb;
2929 struct skl_ddb_entry *entry;
2930 enum pipe pipe;
2931 int plane;
2932
2fcffe19
DL
2933 if (INTEL_INFO(dev)->gen < 9)
2934 return 0;
2935
c5511e44
DL
2936 drm_modeset_lock_all(dev);
2937
2938 ddb = &dev_priv->wm.skl_hw.ddb;
2939
2940 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2941
2942 for_each_pipe(dev_priv, pipe) {
2943 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2944
dd740780 2945 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
2946 entry = &ddb->plane[pipe][plane];
2947 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2948 entry->start, entry->end,
2949 skl_ddb_entry_size(entry));
2950 }
2951
2952 entry = &ddb->cursor[pipe];
2953 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2954 entry->end, skl_ddb_entry_size(entry));
2955 }
2956
2957 drm_modeset_unlock_all(dev);
2958
2959 return 0;
2960}
2961
a54746e3
VK
2962static void drrs_status_per_crtc(struct seq_file *m,
2963 struct drm_device *dev, struct intel_crtc *intel_crtc)
2964{
2965 struct intel_encoder *intel_encoder;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967 struct i915_drrs *drrs = &dev_priv->drrs;
2968 int vrefresh = 0;
2969
2970 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
2971 /* Encoder connected on this CRTC */
2972 switch (intel_encoder->type) {
2973 case INTEL_OUTPUT_EDP:
2974 seq_puts(m, "eDP:\n");
2975 break;
2976 case INTEL_OUTPUT_DSI:
2977 seq_puts(m, "DSI:\n");
2978 break;
2979 case INTEL_OUTPUT_HDMI:
2980 seq_puts(m, "HDMI:\n");
2981 break;
2982 case INTEL_OUTPUT_DISPLAYPORT:
2983 seq_puts(m, "DP:\n");
2984 break;
2985 default:
2986 seq_printf(m, "Other encoder (id=%d).\n",
2987 intel_encoder->type);
2988 return;
2989 }
2990 }
2991
2992 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
2993 seq_puts(m, "\tVBT: DRRS_type: Static");
2994 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
2995 seq_puts(m, "\tVBT: DRRS_type: Seamless");
2996 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
2997 seq_puts(m, "\tVBT: DRRS_type: None");
2998 else
2999 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3000
3001 seq_puts(m, "\n\n");
3002
f77076c9 3003 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3004 struct intel_panel *panel;
3005
3006 mutex_lock(&drrs->mutex);
3007 /* DRRS Supported */
3008 seq_puts(m, "\tDRRS Supported: Yes\n");
3009
3010 /* disable_drrs() will make drrs->dp NULL */
3011 if (!drrs->dp) {
3012 seq_puts(m, "Idleness DRRS: Disabled");
3013 mutex_unlock(&drrs->mutex);
3014 return;
3015 }
3016
3017 panel = &drrs->dp->attached_connector->panel;
3018 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3019 drrs->busy_frontbuffer_bits);
3020
3021 seq_puts(m, "\n\t\t");
3022 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3023 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3024 vrefresh = panel->fixed_mode->vrefresh;
3025 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3026 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3027 vrefresh = panel->downclock_mode->vrefresh;
3028 } else {
3029 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3030 drrs->refresh_rate_type);
3031 mutex_unlock(&drrs->mutex);
3032 return;
3033 }
3034 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3035
3036 seq_puts(m, "\n\t\t");
3037 mutex_unlock(&drrs->mutex);
3038 } else {
3039 /* DRRS not supported. Print the VBT parameter*/
3040 seq_puts(m, "\tDRRS Supported : No");
3041 }
3042 seq_puts(m, "\n");
3043}
3044
3045static int i915_drrs_status(struct seq_file *m, void *unused)
3046{
3047 struct drm_info_node *node = m->private;
3048 struct drm_device *dev = node->minor->dev;
3049 struct intel_crtc *intel_crtc;
3050 int active_crtc_cnt = 0;
3051
3052 for_each_intel_crtc(dev, intel_crtc) {
3053 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3054
f77076c9 3055 if (intel_crtc->base.state->active) {
a54746e3
VK
3056 active_crtc_cnt++;
3057 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3058
3059 drrs_status_per_crtc(m, dev, intel_crtc);
3060 }
3061
3062 drm_modeset_unlock(&intel_crtc->base.mutex);
3063 }
3064
3065 if (!active_crtc_cnt)
3066 seq_puts(m, "No active crtc found\n");
3067
3068 return 0;
3069}
3070
07144428
DL
3071struct pipe_crc_info {
3072 const char *name;
3073 struct drm_device *dev;
3074 enum pipe pipe;
3075};
3076
11bed958
DA
3077static int i915_dp_mst_info(struct seq_file *m, void *unused)
3078{
3079 struct drm_info_node *node = (struct drm_info_node *) m->private;
3080 struct drm_device *dev = node->minor->dev;
3081 struct drm_encoder *encoder;
3082 struct intel_encoder *intel_encoder;
3083 struct intel_digital_port *intel_dig_port;
3084 drm_modeset_lock_all(dev);
3085 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3086 intel_encoder = to_intel_encoder(encoder);
3087 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3088 continue;
3089 intel_dig_port = enc_to_dig_port(encoder);
3090 if (!intel_dig_port->dp.can_mst)
3091 continue;
3092
3093 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3094 }
3095 drm_modeset_unlock_all(dev);
3096 return 0;
3097}
3098
07144428
DL
3099static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3100{
be5c7a90
DL
3101 struct pipe_crc_info *info = inode->i_private;
3102 struct drm_i915_private *dev_priv = info->dev->dev_private;
3103 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3104
7eb1c496
DV
3105 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3106 return -ENODEV;
3107
d538bbdf
DL
3108 spin_lock_irq(&pipe_crc->lock);
3109
3110 if (pipe_crc->opened) {
3111 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3112 return -EBUSY; /* already open */
3113 }
3114
d538bbdf 3115 pipe_crc->opened = true;
07144428
DL
3116 filep->private_data = inode->i_private;
3117
d538bbdf
DL
3118 spin_unlock_irq(&pipe_crc->lock);
3119
07144428
DL
3120 return 0;
3121}
3122
3123static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3124{
be5c7a90
DL
3125 struct pipe_crc_info *info = inode->i_private;
3126 struct drm_i915_private *dev_priv = info->dev->dev_private;
3127 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3128
d538bbdf
DL
3129 spin_lock_irq(&pipe_crc->lock);
3130 pipe_crc->opened = false;
3131 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3132
07144428
DL
3133 return 0;
3134}
3135
3136/* (6 fields, 8 chars each, space separated (5) + '\n') */
3137#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3138/* account for \'0' */
3139#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3140
3141static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3142{
d538bbdf
DL
3143 assert_spin_locked(&pipe_crc->lock);
3144 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3145 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3146}
3147
3148static ssize_t
3149i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3150 loff_t *pos)
3151{
3152 struct pipe_crc_info *info = filep->private_data;
3153 struct drm_device *dev = info->dev;
3154 struct drm_i915_private *dev_priv = dev->dev_private;
3155 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3156 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3157 int n_entries;
07144428
DL
3158 ssize_t bytes_read;
3159
3160 /*
3161 * Don't allow user space to provide buffers not big enough to hold
3162 * a line of data.
3163 */
3164 if (count < PIPE_CRC_LINE_LEN)
3165 return -EINVAL;
3166
3167 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3168 return 0;
07144428
DL
3169
3170 /* nothing to read */
d538bbdf 3171 spin_lock_irq(&pipe_crc->lock);
07144428 3172 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3173 int ret;
3174
3175 if (filep->f_flags & O_NONBLOCK) {
3176 spin_unlock_irq(&pipe_crc->lock);
07144428 3177 return -EAGAIN;
d538bbdf 3178 }
07144428 3179
d538bbdf
DL
3180 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3181 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3182 if (ret) {
3183 spin_unlock_irq(&pipe_crc->lock);
3184 return ret;
3185 }
8bf1e9f1
SH
3186 }
3187
07144428 3188 /* We now have one or more entries to read */
9ad6d99f 3189 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3190
07144428 3191 bytes_read = 0;
9ad6d99f
VS
3192 while (n_entries > 0) {
3193 struct intel_pipe_crc_entry *entry =
3194 &pipe_crc->entries[pipe_crc->tail];
07144428 3195 int ret;
8bf1e9f1 3196
9ad6d99f
VS
3197 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3198 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3199 break;
3200
3201 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3202 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3203
07144428
DL
3204 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3205 "%8u %8x %8x %8x %8x %8x\n",
3206 entry->frame, entry->crc[0],
3207 entry->crc[1], entry->crc[2],
3208 entry->crc[3], entry->crc[4]);
3209
9ad6d99f
VS
3210 spin_unlock_irq(&pipe_crc->lock);
3211
3212 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3213 if (ret == PIPE_CRC_LINE_LEN)
3214 return -EFAULT;
b2c88f5b 3215
9ad6d99f
VS
3216 user_buf += PIPE_CRC_LINE_LEN;
3217 n_entries--;
3218
3219 spin_lock_irq(&pipe_crc->lock);
3220 }
8bf1e9f1 3221
d538bbdf
DL
3222 spin_unlock_irq(&pipe_crc->lock);
3223
07144428
DL
3224 return bytes_read;
3225}
3226
3227static const struct file_operations i915_pipe_crc_fops = {
3228 .owner = THIS_MODULE,
3229 .open = i915_pipe_crc_open,
3230 .read = i915_pipe_crc_read,
3231 .release = i915_pipe_crc_release,
3232};
3233
3234static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3235 {
3236 .name = "i915_pipe_A_crc",
3237 .pipe = PIPE_A,
3238 },
3239 {
3240 .name = "i915_pipe_B_crc",
3241 .pipe = PIPE_B,
3242 },
3243 {
3244 .name = "i915_pipe_C_crc",
3245 .pipe = PIPE_C,
3246 },
3247};
3248
3249static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3250 enum pipe pipe)
3251{
3252 struct drm_device *dev = minor->dev;
3253 struct dentry *ent;
3254 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3255
3256 info->dev = dev;
3257 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3258 &i915_pipe_crc_fops);
f3c5fe97
WY
3259 if (!ent)
3260 return -ENOMEM;
07144428
DL
3261
3262 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3263}
3264
e8dfcf78 3265static const char * const pipe_crc_sources[] = {
926321d5
DV
3266 "none",
3267 "plane1",
3268 "plane2",
3269 "pf",
5b3a856b 3270 "pipe",
3d099a05
DV
3271 "TV",
3272 "DP-B",
3273 "DP-C",
3274 "DP-D",
46a19188 3275 "auto",
926321d5
DV
3276};
3277
3278static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3279{
3280 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3281 return pipe_crc_sources[source];
3282}
3283
bd9db02f 3284static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3285{
3286 struct drm_device *dev = m->private;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 int i;
3289
3290 for (i = 0; i < I915_MAX_PIPES; i++)
3291 seq_printf(m, "%c %s\n", pipe_name(i),
3292 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3293
3294 return 0;
3295}
3296
bd9db02f 3297static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3298{
3299 struct drm_device *dev = inode->i_private;
3300
bd9db02f 3301 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3302}
3303
46a19188 3304static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3305 uint32_t *val)
3306{
46a19188
DV
3307 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3308 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3309
3310 switch (*source) {
52f843f6
DV
3311 case INTEL_PIPE_CRC_SOURCE_PIPE:
3312 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3313 break;
3314 case INTEL_PIPE_CRC_SOURCE_NONE:
3315 *val = 0;
3316 break;
3317 default:
3318 return -EINVAL;
3319 }
3320
3321 return 0;
3322}
3323
46a19188
DV
3324static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3325 enum intel_pipe_crc_source *source)
3326{
3327 struct intel_encoder *encoder;
3328 struct intel_crtc *crtc;
26756809 3329 struct intel_digital_port *dig_port;
46a19188
DV
3330 int ret = 0;
3331
3332 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3333
6e9f798d 3334 drm_modeset_lock_all(dev);
b2784e15 3335 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3336 if (!encoder->base.crtc)
3337 continue;
3338
3339 crtc = to_intel_crtc(encoder->base.crtc);
3340
3341 if (crtc->pipe != pipe)
3342 continue;
3343
3344 switch (encoder->type) {
3345 case INTEL_OUTPUT_TVOUT:
3346 *source = INTEL_PIPE_CRC_SOURCE_TV;
3347 break;
3348 case INTEL_OUTPUT_DISPLAYPORT:
3349 case INTEL_OUTPUT_EDP:
26756809
DV
3350 dig_port = enc_to_dig_port(&encoder->base);
3351 switch (dig_port->port) {
3352 case PORT_B:
3353 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3354 break;
3355 case PORT_C:
3356 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3357 break;
3358 case PORT_D:
3359 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3360 break;
3361 default:
3362 WARN(1, "nonexisting DP port %c\n",
3363 port_name(dig_port->port));
3364 break;
3365 }
46a19188 3366 break;
6847d71b
PZ
3367 default:
3368 break;
46a19188
DV
3369 }
3370 }
6e9f798d 3371 drm_modeset_unlock_all(dev);
46a19188
DV
3372
3373 return ret;
3374}
3375
3376static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3377 enum pipe pipe,
3378 enum intel_pipe_crc_source *source,
7ac0129b
DV
3379 uint32_t *val)
3380{
8d2f24ca
DV
3381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 bool need_stable_symbols = false;
3383
46a19188
DV
3384 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3385 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3386 if (ret)
3387 return ret;
3388 }
3389
3390 switch (*source) {
7ac0129b
DV
3391 case INTEL_PIPE_CRC_SOURCE_PIPE:
3392 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3393 break;
3394 case INTEL_PIPE_CRC_SOURCE_DP_B:
3395 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3396 need_stable_symbols = true;
7ac0129b
DV
3397 break;
3398 case INTEL_PIPE_CRC_SOURCE_DP_C:
3399 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3400 need_stable_symbols = true;
7ac0129b 3401 break;
2be57922
VS
3402 case INTEL_PIPE_CRC_SOURCE_DP_D:
3403 if (!IS_CHERRYVIEW(dev))
3404 return -EINVAL;
3405 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3406 need_stable_symbols = true;
3407 break;
7ac0129b
DV
3408 case INTEL_PIPE_CRC_SOURCE_NONE:
3409 *val = 0;
3410 break;
3411 default:
3412 return -EINVAL;
3413 }
3414
8d2f24ca
DV
3415 /*
3416 * When the pipe CRC tap point is after the transcoders we need
3417 * to tweak symbol-level features to produce a deterministic series of
3418 * symbols for a given frame. We need to reset those features only once
3419 * a frame (instead of every nth symbol):
3420 * - DC-balance: used to ensure a better clock recovery from the data
3421 * link (SDVO)
3422 * - DisplayPort scrambling: used for EMI reduction
3423 */
3424 if (need_stable_symbols) {
3425 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3426
8d2f24ca 3427 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3428 switch (pipe) {
3429 case PIPE_A:
8d2f24ca 3430 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3431 break;
3432 case PIPE_B:
8d2f24ca 3433 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3434 break;
3435 case PIPE_C:
3436 tmp |= PIPE_C_SCRAMBLE_RESET;
3437 break;
3438 default:
3439 return -EINVAL;
3440 }
8d2f24ca
DV
3441 I915_WRITE(PORT_DFT2_G4X, tmp);
3442 }
3443
7ac0129b
DV
3444 return 0;
3445}
3446
4b79ebf7 3447static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3448 enum pipe pipe,
3449 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3450 uint32_t *val)
3451{
84093603
DV
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 bool need_stable_symbols = false;
3454
46a19188
DV
3455 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3456 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3457 if (ret)
3458 return ret;
3459 }
3460
3461 switch (*source) {
4b79ebf7
DV
3462 case INTEL_PIPE_CRC_SOURCE_PIPE:
3463 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3464 break;
3465 case INTEL_PIPE_CRC_SOURCE_TV:
3466 if (!SUPPORTS_TV(dev))
3467 return -EINVAL;
3468 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3469 break;
3470 case INTEL_PIPE_CRC_SOURCE_DP_B:
3471 if (!IS_G4X(dev))
3472 return -EINVAL;
3473 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3474 need_stable_symbols = true;
4b79ebf7
DV
3475 break;
3476 case INTEL_PIPE_CRC_SOURCE_DP_C:
3477 if (!IS_G4X(dev))
3478 return -EINVAL;
3479 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3480 need_stable_symbols = true;
4b79ebf7
DV
3481 break;
3482 case INTEL_PIPE_CRC_SOURCE_DP_D:
3483 if (!IS_G4X(dev))
3484 return -EINVAL;
3485 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3486 need_stable_symbols = true;
4b79ebf7
DV
3487 break;
3488 case INTEL_PIPE_CRC_SOURCE_NONE:
3489 *val = 0;
3490 break;
3491 default:
3492 return -EINVAL;
3493 }
3494
84093603
DV
3495 /*
3496 * When the pipe CRC tap point is after the transcoders we need
3497 * to tweak symbol-level features to produce a deterministic series of
3498 * symbols for a given frame. We need to reset those features only once
3499 * a frame (instead of every nth symbol):
3500 * - DC-balance: used to ensure a better clock recovery from the data
3501 * link (SDVO)
3502 * - DisplayPort scrambling: used for EMI reduction
3503 */
3504 if (need_stable_symbols) {
3505 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3506
3507 WARN_ON(!IS_G4X(dev));
3508
3509 I915_WRITE(PORT_DFT_I9XX,
3510 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3511
3512 if (pipe == PIPE_A)
3513 tmp |= PIPE_A_SCRAMBLE_RESET;
3514 else
3515 tmp |= PIPE_B_SCRAMBLE_RESET;
3516
3517 I915_WRITE(PORT_DFT2_G4X, tmp);
3518 }
3519
4b79ebf7
DV
3520 return 0;
3521}
3522
8d2f24ca
DV
3523static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3524 enum pipe pipe)
3525{
3526 struct drm_i915_private *dev_priv = dev->dev_private;
3527 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3528
eb736679
VS
3529 switch (pipe) {
3530 case PIPE_A:
8d2f24ca 3531 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3532 break;
3533 case PIPE_B:
8d2f24ca 3534 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3535 break;
3536 case PIPE_C:
3537 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3538 break;
3539 default:
3540 return;
3541 }
8d2f24ca
DV
3542 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3543 tmp &= ~DC_BALANCE_RESET_VLV;
3544 I915_WRITE(PORT_DFT2_G4X, tmp);
3545
3546}
3547
84093603
DV
3548static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3549 enum pipe pipe)
3550{
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3553
3554 if (pipe == PIPE_A)
3555 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3556 else
3557 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3558 I915_WRITE(PORT_DFT2_G4X, tmp);
3559
3560 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3561 I915_WRITE(PORT_DFT_I9XX,
3562 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3563 }
3564}
3565
46a19188 3566static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3567 uint32_t *val)
3568{
46a19188
DV
3569 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3570 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3571
3572 switch (*source) {
5b3a856b
DV
3573 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3574 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3575 break;
3576 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3577 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3578 break;
5b3a856b
DV
3579 case INTEL_PIPE_CRC_SOURCE_PIPE:
3580 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3581 break;
3d099a05 3582 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3583 *val = 0;
3584 break;
3d099a05
DV
3585 default:
3586 return -EINVAL;
5b3a856b
DV
3587 }
3588
3589 return 0;
3590}
3591
fabf6e51
DV
3592static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3593{
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 struct intel_crtc *crtc =
3596 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3597 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3598
3599 drm_modeset_lock_all(dev);
f77076c9
ML
3600 pipe_config = to_intel_crtc_state(crtc->base.state);
3601
fabf6e51
DV
3602 /*
3603 * If we use the eDP transcoder we need to make sure that we don't
3604 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3605 * relevant on hsw with pipe A when using the always-on power well
3606 * routing.
3607 */
f77076c9
ML
3608 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3609 !pipe_config->pch_pfit.enabled) {
3610 bool active = pipe_config->base.active;
1b509259 3611
f77076c9 3612 if (active) {
1b509259 3613 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3614 pipe_config = to_intel_crtc_state(crtc->base.state);
3615 }
1b509259 3616
f77076c9 3617 pipe_config->pch_pfit.force_thru = true;
fabf6e51
DV
3618
3619 intel_display_power_get(dev_priv,
3620 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3621
1b509259
ML
3622 if (active)
3623 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3624 }
3625 drm_modeset_unlock_all(dev);
3626}
3627
3628static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3629{
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *crtc =
3632 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3633 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3634
3635 drm_modeset_lock_all(dev);
3636 /*
3637 * If we use the eDP transcoder we need to make sure that we don't
3638 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3639 * relevant on hsw with pipe A when using the always-on power well
3640 * routing.
3641 */
f77076c9
ML
3642 pipe_config = to_intel_crtc_state(crtc->base.state);
3643 if (pipe_config->pch_pfit.force_thru) {
3644 bool active = pipe_config->base.active;
fabf6e51 3645
f77076c9 3646 if (active) {
1b509259 3647 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3648 pipe_config = to_intel_crtc_state(crtc->base.state);
3649 }
fabf6e51 3650
f77076c9 3651 pipe_config->pch_pfit.force_thru = false;
fabf6e51
DV
3652
3653 intel_display_power_put(dev_priv,
3654 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
1b509259
ML
3655
3656 if (active)
3657 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3658 }
3659 drm_modeset_unlock_all(dev);
3660}
3661
3662static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3663 enum pipe pipe,
3664 enum intel_pipe_crc_source *source,
5b3a856b
DV
3665 uint32_t *val)
3666{
46a19188
DV
3667 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3668 *source = INTEL_PIPE_CRC_SOURCE_PF;
3669
3670 switch (*source) {
5b3a856b
DV
3671 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3672 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3673 break;
3674 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3675 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3676 break;
3677 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3678 if (IS_HASWELL(dev) && pipe == PIPE_A)
3679 hsw_trans_edp_pipe_A_crc_wa(dev);
3680
5b3a856b
DV
3681 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3682 break;
3d099a05 3683 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3684 *val = 0;
3685 break;
3d099a05
DV
3686 default:
3687 return -EINVAL;
5b3a856b
DV
3688 }
3689
3690 return 0;
3691}
3692
926321d5
DV
3693static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3694 enum intel_pipe_crc_source source)
3695{
3696 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3697 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3698 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3699 pipe));
432f3342 3700 u32 val = 0; /* shut up gcc */
5b3a856b 3701 int ret;
926321d5 3702
cc3da175
DL
3703 if (pipe_crc->source == source)
3704 return 0;
3705
ae676fcd
DL
3706 /* forbid changing the source without going back to 'none' */
3707 if (pipe_crc->source && source)
3708 return -EINVAL;
3709
9d8b0588
DV
3710 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3711 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3712 return -EIO;
3713 }
3714
52f843f6 3715 if (IS_GEN2(dev))
46a19188 3716 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3717 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3718 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3719 else if (IS_VALLEYVIEW(dev))
fabf6e51 3720 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3721 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3722 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3723 else
fabf6e51 3724 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3725
3726 if (ret != 0)
3727 return ret;
3728
4b584369
DL
3729 /* none -> real source transition */
3730 if (source) {
4252fbc3
VS
3731 struct intel_pipe_crc_entry *entries;
3732
7cd6ccff
DL
3733 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3734 pipe_name(pipe), pipe_crc_source_name(source));
3735
3cf54b34
VS
3736 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3737 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
3738 GFP_KERNEL);
3739 if (!entries)
e5f75aca
DL
3740 return -ENOMEM;
3741
8c740dce
PZ
3742 /*
3743 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3744 * enabled and disabled dynamically based on package C states,
3745 * user space can't make reliable use of the CRCs, so let's just
3746 * completely disable it.
3747 */
3748 hsw_disable_ips(crtc);
3749
d538bbdf 3750 spin_lock_irq(&pipe_crc->lock);
64387b61 3751 kfree(pipe_crc->entries);
4252fbc3 3752 pipe_crc->entries = entries;
d538bbdf
DL
3753 pipe_crc->head = 0;
3754 pipe_crc->tail = 0;
3755 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3756 }
3757
cc3da175 3758 pipe_crc->source = source;
926321d5 3759
926321d5
DV
3760 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3761 POSTING_READ(PIPE_CRC_CTL(pipe));
3762
e5f75aca
DL
3763 /* real source -> none transition */
3764 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3765 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3766 struct intel_crtc *crtc =
3767 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3768
7cd6ccff
DL
3769 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3770 pipe_name(pipe));
3771
a33d7105 3772 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 3773 if (crtc->base.state->active)
a33d7105
DV
3774 intel_wait_for_vblank(dev, pipe);
3775 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3776
d538bbdf
DL
3777 spin_lock_irq(&pipe_crc->lock);
3778 entries = pipe_crc->entries;
e5f75aca 3779 pipe_crc->entries = NULL;
9ad6d99f
VS
3780 pipe_crc->head = 0;
3781 pipe_crc->tail = 0;
d538bbdf
DL
3782 spin_unlock_irq(&pipe_crc->lock);
3783
3784 kfree(entries);
84093603
DV
3785
3786 if (IS_G4X(dev))
3787 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3788 else if (IS_VALLEYVIEW(dev))
3789 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3790 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3791 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3792
3793 hsw_enable_ips(crtc);
e5f75aca
DL
3794 }
3795
926321d5
DV
3796 return 0;
3797}
3798
3799/*
3800 * Parse pipe CRC command strings:
b94dec87
DL
3801 * command: wsp* object wsp+ name wsp+ source wsp*
3802 * object: 'pipe'
3803 * name: (A | B | C)
926321d5
DV
3804 * source: (none | plane1 | plane2 | pf)
3805 * wsp: (#0x20 | #0x9 | #0xA)+
3806 *
3807 * eg.:
b94dec87
DL
3808 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3809 * "pipe A none" -> Stop CRC
926321d5 3810 */
bd9db02f 3811static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3812{
3813 int n_words = 0;
3814
3815 while (*buf) {
3816 char *end;
3817
3818 /* skip leading white space */
3819 buf = skip_spaces(buf);
3820 if (!*buf)
3821 break; /* end of buffer */
3822
3823 /* find end of word */
3824 for (end = buf; *end && !isspace(*end); end++)
3825 ;
3826
3827 if (n_words == max_words) {
3828 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3829 max_words);
3830 return -EINVAL; /* ran out of words[] before bytes */
3831 }
3832
3833 if (*end)
3834 *end++ = '\0';
3835 words[n_words++] = buf;
3836 buf = end;
3837 }
3838
3839 return n_words;
3840}
3841
b94dec87
DL
3842enum intel_pipe_crc_object {
3843 PIPE_CRC_OBJECT_PIPE,
3844};
3845
e8dfcf78 3846static const char * const pipe_crc_objects[] = {
b94dec87
DL
3847 "pipe",
3848};
3849
3850static int
bd9db02f 3851display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3852{
3853 int i;
3854
3855 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3856 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3857 *o = i;
b94dec87
DL
3858 return 0;
3859 }
3860
3861 return -EINVAL;
3862}
3863
bd9db02f 3864static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3865{
3866 const char name = buf[0];
3867
3868 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3869 return -EINVAL;
3870
3871 *pipe = name - 'A';
3872
3873 return 0;
3874}
3875
3876static int
bd9db02f 3877display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3878{
3879 int i;
3880
3881 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3882 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3883 *s = i;
926321d5
DV
3884 return 0;
3885 }
3886
3887 return -EINVAL;
3888}
3889
bd9db02f 3890static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3891{
b94dec87 3892#define N_WORDS 3
926321d5 3893 int n_words;
b94dec87 3894 char *words[N_WORDS];
926321d5 3895 enum pipe pipe;
b94dec87 3896 enum intel_pipe_crc_object object;
926321d5
DV
3897 enum intel_pipe_crc_source source;
3898
bd9db02f 3899 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3900 if (n_words != N_WORDS) {
3901 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3902 N_WORDS);
3903 return -EINVAL;
3904 }
3905
bd9db02f 3906 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3907 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3908 return -EINVAL;
3909 }
3910
bd9db02f 3911 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3912 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3913 return -EINVAL;
3914 }
3915
bd9db02f 3916 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3917 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3918 return -EINVAL;
3919 }
3920
3921 return pipe_crc_set_source(dev, pipe, source);
3922}
3923
bd9db02f
DL
3924static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3925 size_t len, loff_t *offp)
926321d5
DV
3926{
3927 struct seq_file *m = file->private_data;
3928 struct drm_device *dev = m->private;
3929 char *tmpbuf;
3930 int ret;
3931
3932 if (len == 0)
3933 return 0;
3934
3935 if (len > PAGE_SIZE - 1) {
3936 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3937 PAGE_SIZE);
3938 return -E2BIG;
3939 }
3940
3941 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3942 if (!tmpbuf)
3943 return -ENOMEM;
3944
3945 if (copy_from_user(tmpbuf, ubuf, len)) {
3946 ret = -EFAULT;
3947 goto out;
3948 }
3949 tmpbuf[len] = '\0';
3950
bd9db02f 3951 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3952
3953out:
3954 kfree(tmpbuf);
3955 if (ret < 0)
3956 return ret;
3957
3958 *offp += len;
3959 return len;
3960}
3961
bd9db02f 3962static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3963 .owner = THIS_MODULE,
bd9db02f 3964 .open = display_crc_ctl_open,
926321d5
DV
3965 .read = seq_read,
3966 .llseek = seq_lseek,
3967 .release = single_release,
bd9db02f 3968 .write = display_crc_ctl_write
926321d5
DV
3969};
3970
eb3394fa
TP
3971static ssize_t i915_displayport_test_active_write(struct file *file,
3972 const char __user *ubuf,
3973 size_t len, loff_t *offp)
3974{
3975 char *input_buffer;
3976 int status = 0;
3977 struct seq_file *m;
3978 struct drm_device *dev;
3979 struct drm_connector *connector;
3980 struct list_head *connector_list;
3981 struct intel_dp *intel_dp;
3982 int val = 0;
3983
3984 m = file->private_data;
3985 if (!m) {
3986 status = -ENODEV;
3987 return status;
3988 }
3989 dev = m->private;
3990
3991 if (!dev) {
3992 status = -ENODEV;
3993 return status;
3994 }
3995 connector_list = &dev->mode_config.connector_list;
3996
3997 if (len == 0)
3998 return 0;
3999
4000 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4001 if (!input_buffer)
4002 return -ENOMEM;
4003
4004 if (copy_from_user(input_buffer, ubuf, len)) {
4005 status = -EFAULT;
4006 goto out;
4007 }
4008
4009 input_buffer[len] = '\0';
4010 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4011
4012 list_for_each_entry(connector, connector_list, head) {
4013
4014 if (connector->connector_type !=
4015 DRM_MODE_CONNECTOR_DisplayPort)
4016 continue;
4017
4018 if (connector->connector_type ==
4019 DRM_MODE_CONNECTOR_DisplayPort &&
4020 connector->status == connector_status_connected &&
4021 connector->encoder != NULL) {
4022 intel_dp = enc_to_intel_dp(connector->encoder);
4023 status = kstrtoint(input_buffer, 10, &val);
4024 if (status < 0)
4025 goto out;
4026 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4027 /* To prevent erroneous activation of the compliance
4028 * testing code, only accept an actual value of 1 here
4029 */
4030 if (val == 1)
4031 intel_dp->compliance_test_active = 1;
4032 else
4033 intel_dp->compliance_test_active = 0;
4034 }
4035 }
4036out:
4037 kfree(input_buffer);
4038 if (status < 0)
4039 return status;
4040
4041 *offp += len;
4042 return len;
4043}
4044
4045static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4046{
4047 struct drm_device *dev = m->private;
4048 struct drm_connector *connector;
4049 struct list_head *connector_list = &dev->mode_config.connector_list;
4050 struct intel_dp *intel_dp;
4051
4052 if (!dev)
4053 return -ENODEV;
4054
4055 list_for_each_entry(connector, connector_list, head) {
4056
4057 if (connector->connector_type !=
4058 DRM_MODE_CONNECTOR_DisplayPort)
4059 continue;
4060
4061 if (connector->status == connector_status_connected &&
4062 connector->encoder != NULL) {
4063 intel_dp = enc_to_intel_dp(connector->encoder);
4064 if (intel_dp->compliance_test_active)
4065 seq_puts(m, "1");
4066 else
4067 seq_puts(m, "0");
4068 } else
4069 seq_puts(m, "0");
4070 }
4071
4072 return 0;
4073}
4074
4075static int i915_displayport_test_active_open(struct inode *inode,
4076 struct file *file)
4077{
4078 struct drm_device *dev = inode->i_private;
4079
4080 return single_open(file, i915_displayport_test_active_show, dev);
4081}
4082
4083static const struct file_operations i915_displayport_test_active_fops = {
4084 .owner = THIS_MODULE,
4085 .open = i915_displayport_test_active_open,
4086 .read = seq_read,
4087 .llseek = seq_lseek,
4088 .release = single_release,
4089 .write = i915_displayport_test_active_write
4090};
4091
4092static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4093{
4094 struct drm_device *dev = m->private;
4095 struct drm_connector *connector;
4096 struct list_head *connector_list = &dev->mode_config.connector_list;
4097 struct intel_dp *intel_dp;
4098
4099 if (!dev)
4100 return -ENODEV;
4101
4102 list_for_each_entry(connector, connector_list, head) {
4103
4104 if (connector->connector_type !=
4105 DRM_MODE_CONNECTOR_DisplayPort)
4106 continue;
4107
4108 if (connector->status == connector_status_connected &&
4109 connector->encoder != NULL) {
4110 intel_dp = enc_to_intel_dp(connector->encoder);
4111 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4112 } else
4113 seq_puts(m, "0");
4114 }
4115
4116 return 0;
4117}
4118static int i915_displayport_test_data_open(struct inode *inode,
4119 struct file *file)
4120{
4121 struct drm_device *dev = inode->i_private;
4122
4123 return single_open(file, i915_displayport_test_data_show, dev);
4124}
4125
4126static const struct file_operations i915_displayport_test_data_fops = {
4127 .owner = THIS_MODULE,
4128 .open = i915_displayport_test_data_open,
4129 .read = seq_read,
4130 .llseek = seq_lseek,
4131 .release = single_release
4132};
4133
4134static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4135{
4136 struct drm_device *dev = m->private;
4137 struct drm_connector *connector;
4138 struct list_head *connector_list = &dev->mode_config.connector_list;
4139 struct intel_dp *intel_dp;
4140
4141 if (!dev)
4142 return -ENODEV;
4143
4144 list_for_each_entry(connector, connector_list, head) {
4145
4146 if (connector->connector_type !=
4147 DRM_MODE_CONNECTOR_DisplayPort)
4148 continue;
4149
4150 if (connector->status == connector_status_connected &&
4151 connector->encoder != NULL) {
4152 intel_dp = enc_to_intel_dp(connector->encoder);
4153 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4154 } else
4155 seq_puts(m, "0");
4156 }
4157
4158 return 0;
4159}
4160
4161static int i915_displayport_test_type_open(struct inode *inode,
4162 struct file *file)
4163{
4164 struct drm_device *dev = inode->i_private;
4165
4166 return single_open(file, i915_displayport_test_type_show, dev);
4167}
4168
4169static const struct file_operations i915_displayport_test_type_fops = {
4170 .owner = THIS_MODULE,
4171 .open = i915_displayport_test_type_open,
4172 .read = seq_read,
4173 .llseek = seq_lseek,
4174 .release = single_release
4175};
4176
97e94b22 4177static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4178{
4179 struct drm_device *dev = m->private;
546c81fd 4180 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4181 int level;
4182
4183 drm_modeset_lock_all(dev);
4184
4185 for (level = 0; level < num_levels; level++) {
4186 unsigned int latency = wm[level];
4187
97e94b22
DL
4188 /*
4189 * - WM1+ latency values in 0.5us units
4190 * - latencies are in us on gen9
4191 */
4192 if (INTEL_INFO(dev)->gen >= 9)
4193 latency *= 10;
4194 else if (level > 0)
369a1342
VS
4195 latency *= 5;
4196
4197 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4198 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4199 }
4200
4201 drm_modeset_unlock_all(dev);
4202}
4203
4204static int pri_wm_latency_show(struct seq_file *m, void *data)
4205{
4206 struct drm_device *dev = m->private;
97e94b22
DL
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 const uint16_t *latencies;
4209
4210 if (INTEL_INFO(dev)->gen >= 9)
4211 latencies = dev_priv->wm.skl_latency;
4212 else
4213 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4214
97e94b22 4215 wm_latency_show(m, latencies);
369a1342
VS
4216
4217 return 0;
4218}
4219
4220static int spr_wm_latency_show(struct seq_file *m, void *data)
4221{
4222 struct drm_device *dev = m->private;
97e94b22
DL
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 const uint16_t *latencies;
4225
4226 if (INTEL_INFO(dev)->gen >= 9)
4227 latencies = dev_priv->wm.skl_latency;
4228 else
4229 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4230
97e94b22 4231 wm_latency_show(m, latencies);
369a1342
VS
4232
4233 return 0;
4234}
4235
4236static int cur_wm_latency_show(struct seq_file *m, void *data)
4237{
4238 struct drm_device *dev = m->private;
97e94b22
DL
4239 struct drm_i915_private *dev_priv = dev->dev_private;
4240 const uint16_t *latencies;
4241
4242 if (INTEL_INFO(dev)->gen >= 9)
4243 latencies = dev_priv->wm.skl_latency;
4244 else
4245 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4246
97e94b22 4247 wm_latency_show(m, latencies);
369a1342
VS
4248
4249 return 0;
4250}
4251
4252static int pri_wm_latency_open(struct inode *inode, struct file *file)
4253{
4254 struct drm_device *dev = inode->i_private;
4255
9ad0257c 4256 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4257 return -ENODEV;
4258
4259 return single_open(file, pri_wm_latency_show, dev);
4260}
4261
4262static int spr_wm_latency_open(struct inode *inode, struct file *file)
4263{
4264 struct drm_device *dev = inode->i_private;
4265
9ad0257c 4266 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4267 return -ENODEV;
4268
4269 return single_open(file, spr_wm_latency_show, dev);
4270}
4271
4272static int cur_wm_latency_open(struct inode *inode, struct file *file)
4273{
4274 struct drm_device *dev = inode->i_private;
4275
9ad0257c 4276 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4277 return -ENODEV;
4278
4279 return single_open(file, cur_wm_latency_show, dev);
4280}
4281
4282static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4283 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4284{
4285 struct seq_file *m = file->private_data;
4286 struct drm_device *dev = m->private;
97e94b22 4287 uint16_t new[8] = { 0 };
546c81fd 4288 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4289 int level;
4290 int ret;
4291 char tmp[32];
4292
4293 if (len >= sizeof(tmp))
4294 return -EINVAL;
4295
4296 if (copy_from_user(tmp, ubuf, len))
4297 return -EFAULT;
4298
4299 tmp[len] = '\0';
4300
97e94b22
DL
4301 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4302 &new[0], &new[1], &new[2], &new[3],
4303 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4304 if (ret != num_levels)
4305 return -EINVAL;
4306
4307 drm_modeset_lock_all(dev);
4308
4309 for (level = 0; level < num_levels; level++)
4310 wm[level] = new[level];
4311
4312 drm_modeset_unlock_all(dev);
4313
4314 return len;
4315}
4316
4317
4318static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4319 size_t len, loff_t *offp)
4320{
4321 struct seq_file *m = file->private_data;
4322 struct drm_device *dev = m->private;
97e94b22
DL
4323 struct drm_i915_private *dev_priv = dev->dev_private;
4324 uint16_t *latencies;
369a1342 4325
97e94b22
DL
4326 if (INTEL_INFO(dev)->gen >= 9)
4327 latencies = dev_priv->wm.skl_latency;
4328 else
4329 latencies = to_i915(dev)->wm.pri_latency;
4330
4331 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4332}
4333
4334static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4335 size_t len, loff_t *offp)
4336{
4337 struct seq_file *m = file->private_data;
4338 struct drm_device *dev = m->private;
97e94b22
DL
4339 struct drm_i915_private *dev_priv = dev->dev_private;
4340 uint16_t *latencies;
369a1342 4341
97e94b22
DL
4342 if (INTEL_INFO(dev)->gen >= 9)
4343 latencies = dev_priv->wm.skl_latency;
4344 else
4345 latencies = to_i915(dev)->wm.spr_latency;
4346
4347 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4348}
4349
4350static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4351 size_t len, loff_t *offp)
4352{
4353 struct seq_file *m = file->private_data;
4354 struct drm_device *dev = m->private;
97e94b22
DL
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 uint16_t *latencies;
4357
4358 if (INTEL_INFO(dev)->gen >= 9)
4359 latencies = dev_priv->wm.skl_latency;
4360 else
4361 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4362
97e94b22 4363 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4364}
4365
4366static const struct file_operations i915_pri_wm_latency_fops = {
4367 .owner = THIS_MODULE,
4368 .open = pri_wm_latency_open,
4369 .read = seq_read,
4370 .llseek = seq_lseek,
4371 .release = single_release,
4372 .write = pri_wm_latency_write
4373};
4374
4375static const struct file_operations i915_spr_wm_latency_fops = {
4376 .owner = THIS_MODULE,
4377 .open = spr_wm_latency_open,
4378 .read = seq_read,
4379 .llseek = seq_lseek,
4380 .release = single_release,
4381 .write = spr_wm_latency_write
4382};
4383
4384static const struct file_operations i915_cur_wm_latency_fops = {
4385 .owner = THIS_MODULE,
4386 .open = cur_wm_latency_open,
4387 .read = seq_read,
4388 .llseek = seq_lseek,
4389 .release = single_release,
4390 .write = cur_wm_latency_write
4391};
4392
647416f9
KC
4393static int
4394i915_wedged_get(void *data, u64 *val)
f3cd474b 4395{
647416f9 4396 struct drm_device *dev = data;
e277a1f8 4397 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4398
647416f9 4399 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4400
647416f9 4401 return 0;
f3cd474b
CW
4402}
4403
647416f9
KC
4404static int
4405i915_wedged_set(void *data, u64 val)
f3cd474b 4406{
647416f9 4407 struct drm_device *dev = data;
d46c0517
ID
4408 struct drm_i915_private *dev_priv = dev->dev_private;
4409
b8d24a06
MK
4410 /*
4411 * There is no safeguard against this debugfs entry colliding
4412 * with the hangcheck calling same i915_handle_error() in
4413 * parallel, causing an explosion. For now we assume that the
4414 * test harness is responsible enough not to inject gpu hangs
4415 * while it is writing to 'i915_wedged'
4416 */
4417
4418 if (i915_reset_in_progress(&dev_priv->gpu_error))
4419 return -EAGAIN;
4420
d46c0517 4421 intel_runtime_pm_get(dev_priv);
f3cd474b 4422
58174462
MK
4423 i915_handle_error(dev, val,
4424 "Manually setting wedged to %llu", val);
d46c0517
ID
4425
4426 intel_runtime_pm_put(dev_priv);
4427
647416f9 4428 return 0;
f3cd474b
CW
4429}
4430
647416f9
KC
4431DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4432 i915_wedged_get, i915_wedged_set,
3a3b4f98 4433 "%llu\n");
f3cd474b 4434
647416f9
KC
4435static int
4436i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4437{
647416f9 4438 struct drm_device *dev = data;
e277a1f8 4439 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4440
647416f9 4441 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4442
647416f9 4443 return 0;
e5eb3d63
DV
4444}
4445
647416f9
KC
4446static int
4447i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4448{
647416f9 4449 struct drm_device *dev = data;
e5eb3d63 4450 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4451 int ret;
e5eb3d63 4452
647416f9 4453 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4454
22bcfc6a
DV
4455 ret = mutex_lock_interruptible(&dev->struct_mutex);
4456 if (ret)
4457 return ret;
4458
99584db3 4459 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4460 mutex_unlock(&dev->struct_mutex);
4461
647416f9 4462 return 0;
e5eb3d63
DV
4463}
4464
647416f9
KC
4465DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4466 i915_ring_stop_get, i915_ring_stop_set,
4467 "0x%08llx\n");
d5442303 4468
094f9a54
CW
4469static int
4470i915_ring_missed_irq_get(void *data, u64 *val)
4471{
4472 struct drm_device *dev = data;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474
4475 *val = dev_priv->gpu_error.missed_irq_rings;
4476 return 0;
4477}
4478
4479static int
4480i915_ring_missed_irq_set(void *data, u64 val)
4481{
4482 struct drm_device *dev = data;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484 int ret;
4485
4486 /* Lock against concurrent debugfs callers */
4487 ret = mutex_lock_interruptible(&dev->struct_mutex);
4488 if (ret)
4489 return ret;
4490 dev_priv->gpu_error.missed_irq_rings = val;
4491 mutex_unlock(&dev->struct_mutex);
4492
4493 return 0;
4494}
4495
4496DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4497 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4498 "0x%08llx\n");
4499
4500static int
4501i915_ring_test_irq_get(void *data, u64 *val)
4502{
4503 struct drm_device *dev = data;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505
4506 *val = dev_priv->gpu_error.test_irq_rings;
4507
4508 return 0;
4509}
4510
4511static int
4512i915_ring_test_irq_set(void *data, u64 val)
4513{
4514 struct drm_device *dev = data;
4515 struct drm_i915_private *dev_priv = dev->dev_private;
4516 int ret;
4517
4518 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4519
4520 /* Lock against concurrent debugfs callers */
4521 ret = mutex_lock_interruptible(&dev->struct_mutex);
4522 if (ret)
4523 return ret;
4524
4525 dev_priv->gpu_error.test_irq_rings = val;
4526 mutex_unlock(&dev->struct_mutex);
4527
4528 return 0;
4529}
4530
4531DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4532 i915_ring_test_irq_get, i915_ring_test_irq_set,
4533 "0x%08llx\n");
4534
dd624afd
CW
4535#define DROP_UNBOUND 0x1
4536#define DROP_BOUND 0x2
4537#define DROP_RETIRE 0x4
4538#define DROP_ACTIVE 0x8
4539#define DROP_ALL (DROP_UNBOUND | \
4540 DROP_BOUND | \
4541 DROP_RETIRE | \
4542 DROP_ACTIVE)
647416f9
KC
4543static int
4544i915_drop_caches_get(void *data, u64 *val)
dd624afd 4545{
647416f9 4546 *val = DROP_ALL;
dd624afd 4547
647416f9 4548 return 0;
dd624afd
CW
4549}
4550
647416f9
KC
4551static int
4552i915_drop_caches_set(void *data, u64 val)
dd624afd 4553{
647416f9 4554 struct drm_device *dev = data;
dd624afd 4555 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4556 int ret;
dd624afd 4557
2f9fe5ff 4558 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4559
4560 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4561 * on ioctls on -EAGAIN. */
4562 ret = mutex_lock_interruptible(&dev->struct_mutex);
4563 if (ret)
4564 return ret;
4565
4566 if (val & DROP_ACTIVE) {
4567 ret = i915_gpu_idle(dev);
4568 if (ret)
4569 goto unlock;
4570 }
4571
4572 if (val & (DROP_RETIRE | DROP_ACTIVE))
4573 i915_gem_retire_requests(dev);
4574
21ab4e74
CW
4575 if (val & DROP_BOUND)
4576 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4577
21ab4e74
CW
4578 if (val & DROP_UNBOUND)
4579 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4580
4581unlock:
4582 mutex_unlock(&dev->struct_mutex);
4583
647416f9 4584 return ret;
dd624afd
CW
4585}
4586
647416f9
KC
4587DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4588 i915_drop_caches_get, i915_drop_caches_set,
4589 "0x%08llx\n");
dd624afd 4590
647416f9
KC
4591static int
4592i915_max_freq_get(void *data, u64 *val)
358733e9 4593{
647416f9 4594 struct drm_device *dev = data;
e277a1f8 4595 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4596 int ret;
004777cb 4597
daa3afb2 4598 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4599 return -ENODEV;
4600
5c9669ce
TR
4601 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4602
4fc688ce 4603 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4604 if (ret)
4605 return ret;
358733e9 4606
7c59a9c1 4607 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4608 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4609
647416f9 4610 return 0;
358733e9
JB
4611}
4612
647416f9
KC
4613static int
4614i915_max_freq_set(void *data, u64 val)
358733e9 4615{
647416f9 4616 struct drm_device *dev = data;
358733e9 4617 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4618 u32 hw_max, hw_min;
647416f9 4619 int ret;
004777cb 4620
daa3afb2 4621 if (INTEL_INFO(dev)->gen < 6)
004777cb 4622 return -ENODEV;
358733e9 4623
5c9669ce
TR
4624 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4625
647416f9 4626 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4627
4fc688ce 4628 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4629 if (ret)
4630 return ret;
4631
358733e9
JB
4632 /*
4633 * Turbo will still be enabled, but won't go above the set value.
4634 */
bc4d91f6 4635 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4636
bc4d91f6
AG
4637 hw_max = dev_priv->rps.max_freq;
4638 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4639
b39fb297 4640 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4641 mutex_unlock(&dev_priv->rps.hw_lock);
4642 return -EINVAL;
0a073b84
JB
4643 }
4644
b39fb297 4645 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4646
ffe02b40 4647 intel_set_rps(dev, val);
dd0a1aa1 4648
4fc688ce 4649 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4650
647416f9 4651 return 0;
358733e9
JB
4652}
4653
647416f9
KC
4654DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4655 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4656 "%llu\n");
358733e9 4657
647416f9
KC
4658static int
4659i915_min_freq_get(void *data, u64 *val)
1523c310 4660{
647416f9 4661 struct drm_device *dev = data;
e277a1f8 4662 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4663 int ret;
004777cb 4664
daa3afb2 4665 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4666 return -ENODEV;
4667
5c9669ce
TR
4668 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4669
4fc688ce 4670 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4671 if (ret)
4672 return ret;
1523c310 4673
7c59a9c1 4674 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4675 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4676
647416f9 4677 return 0;
1523c310
JB
4678}
4679
647416f9
KC
4680static int
4681i915_min_freq_set(void *data, u64 val)
1523c310 4682{
647416f9 4683 struct drm_device *dev = data;
1523c310 4684 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4685 u32 hw_max, hw_min;
647416f9 4686 int ret;
004777cb 4687
daa3afb2 4688 if (INTEL_INFO(dev)->gen < 6)
004777cb 4689 return -ENODEV;
1523c310 4690
5c9669ce
TR
4691 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4692
647416f9 4693 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4694
4fc688ce 4695 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4696 if (ret)
4697 return ret;
4698
1523c310
JB
4699 /*
4700 * Turbo will still be enabled, but won't go below the set value.
4701 */
bc4d91f6 4702 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4703
bc4d91f6
AG
4704 hw_max = dev_priv->rps.max_freq;
4705 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4706
b39fb297 4707 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4708 mutex_unlock(&dev_priv->rps.hw_lock);
4709 return -EINVAL;
0a073b84 4710 }
dd0a1aa1 4711
b39fb297 4712 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4713
ffe02b40 4714 intel_set_rps(dev, val);
dd0a1aa1 4715
4fc688ce 4716 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4717
647416f9 4718 return 0;
1523c310
JB
4719}
4720
647416f9
KC
4721DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4722 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4723 "%llu\n");
1523c310 4724
647416f9
KC
4725static int
4726i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4727{
647416f9 4728 struct drm_device *dev = data;
e277a1f8 4729 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4730 u32 snpcr;
647416f9 4731 int ret;
07b7ddd9 4732
004777cb
DV
4733 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4734 return -ENODEV;
4735
22bcfc6a
DV
4736 ret = mutex_lock_interruptible(&dev->struct_mutex);
4737 if (ret)
4738 return ret;
c8c8fb33 4739 intel_runtime_pm_get(dev_priv);
22bcfc6a 4740
07b7ddd9 4741 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4742
4743 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4744 mutex_unlock(&dev_priv->dev->struct_mutex);
4745
647416f9 4746 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4747
647416f9 4748 return 0;
07b7ddd9
JB
4749}
4750
647416f9
KC
4751static int
4752i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4753{
647416f9 4754 struct drm_device *dev = data;
07b7ddd9 4755 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4756 u32 snpcr;
07b7ddd9 4757
004777cb
DV
4758 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4759 return -ENODEV;
4760
647416f9 4761 if (val > 3)
07b7ddd9
JB
4762 return -EINVAL;
4763
c8c8fb33 4764 intel_runtime_pm_get(dev_priv);
647416f9 4765 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4766
4767 /* Update the cache sharing policy here as well */
4768 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4769 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4770 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4771 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4772
c8c8fb33 4773 intel_runtime_pm_put(dev_priv);
647416f9 4774 return 0;
07b7ddd9
JB
4775}
4776
647416f9
KC
4777DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4778 i915_cache_sharing_get, i915_cache_sharing_set,
4779 "%llu\n");
07b7ddd9 4780
5d39525a
JM
4781struct sseu_dev_status {
4782 unsigned int slice_total;
4783 unsigned int subslice_total;
4784 unsigned int subslice_per_slice;
4785 unsigned int eu_total;
4786 unsigned int eu_per_subslice;
4787};
4788
4789static void cherryview_sseu_device_status(struct drm_device *dev,
4790 struct sseu_dev_status *stat)
4791{
4792 struct drm_i915_private *dev_priv = dev->dev_private;
4793 const int ss_max = 2;
4794 int ss;
4795 u32 sig1[ss_max], sig2[ss_max];
4796
4797 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4798 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4799 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4800 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4801
4802 for (ss = 0; ss < ss_max; ss++) {
4803 unsigned int eu_cnt;
4804
4805 if (sig1[ss] & CHV_SS_PG_ENABLE)
4806 /* skip disabled subslice */
4807 continue;
4808
4809 stat->slice_total = 1;
4810 stat->subslice_per_slice++;
4811 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4812 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4813 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4814 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4815 stat->eu_total += eu_cnt;
4816 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4817 }
4818 stat->subslice_total = stat->subslice_per_slice;
4819}
4820
4821static void gen9_sseu_device_status(struct drm_device *dev,
4822 struct sseu_dev_status *stat)
4823{
4824 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 4825 int s_max = 3, ss_max = 4;
5d39525a
JM
4826 int s, ss;
4827 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4828
1c046bc1
JM
4829 /* BXT has a single slice and at most 3 subslices. */
4830 if (IS_BROXTON(dev)) {
4831 s_max = 1;
4832 ss_max = 3;
4833 }
4834
4835 for (s = 0; s < s_max; s++) {
4836 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4837 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4838 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4839 }
4840
5d39525a
JM
4841 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4842 GEN9_PGCTL_SSA_EU19_ACK |
4843 GEN9_PGCTL_SSA_EU210_ACK |
4844 GEN9_PGCTL_SSA_EU311_ACK;
4845 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4846 GEN9_PGCTL_SSB_EU19_ACK |
4847 GEN9_PGCTL_SSB_EU210_ACK |
4848 GEN9_PGCTL_SSB_EU311_ACK;
4849
4850 for (s = 0; s < s_max; s++) {
1c046bc1
JM
4851 unsigned int ss_cnt = 0;
4852
5d39525a
JM
4853 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4854 /* skip disabled slice */
4855 continue;
4856
4857 stat->slice_total++;
1c046bc1
JM
4858
4859 if (IS_SKYLAKE(dev))
4860 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4861
5d39525a
JM
4862 for (ss = 0; ss < ss_max; ss++) {
4863 unsigned int eu_cnt;
4864
1c046bc1
JM
4865 if (IS_BROXTON(dev) &&
4866 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4867 /* skip disabled subslice */
4868 continue;
4869
4870 if (IS_BROXTON(dev))
4871 ss_cnt++;
4872
5d39525a
JM
4873 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4874 eu_mask[ss%2]);
4875 stat->eu_total += eu_cnt;
4876 stat->eu_per_subslice = max(stat->eu_per_subslice,
4877 eu_cnt);
4878 }
1c046bc1
JM
4879
4880 stat->subslice_total += ss_cnt;
4881 stat->subslice_per_slice = max(stat->subslice_per_slice,
4882 ss_cnt);
5d39525a
JM
4883 }
4884}
4885
3873218f
JM
4886static int i915_sseu_status(struct seq_file *m, void *unused)
4887{
4888 struct drm_info_node *node = (struct drm_info_node *) m->private;
4889 struct drm_device *dev = node->minor->dev;
5d39525a 4890 struct sseu_dev_status stat;
3873218f 4891
5575f03a 4892 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
3873218f
JM
4893 return -ENODEV;
4894
4895 seq_puts(m, "SSEU Device Info\n");
4896 seq_printf(m, " Available Slice Total: %u\n",
4897 INTEL_INFO(dev)->slice_total);
4898 seq_printf(m, " Available Subslice Total: %u\n",
4899 INTEL_INFO(dev)->subslice_total);
4900 seq_printf(m, " Available Subslice Per Slice: %u\n",
4901 INTEL_INFO(dev)->subslice_per_slice);
4902 seq_printf(m, " Available EU Total: %u\n",
4903 INTEL_INFO(dev)->eu_total);
4904 seq_printf(m, " Available EU Per Subslice: %u\n",
4905 INTEL_INFO(dev)->eu_per_subslice);
4906 seq_printf(m, " Has Slice Power Gating: %s\n",
4907 yesno(INTEL_INFO(dev)->has_slice_pg));
4908 seq_printf(m, " Has Subslice Power Gating: %s\n",
4909 yesno(INTEL_INFO(dev)->has_subslice_pg));
4910 seq_printf(m, " Has EU Power Gating: %s\n",
4911 yesno(INTEL_INFO(dev)->has_eu_pg));
4912
7f992aba 4913 seq_puts(m, "SSEU Device Status\n");
5d39525a 4914 memset(&stat, 0, sizeof(stat));
5575f03a 4915 if (IS_CHERRYVIEW(dev)) {
5d39525a 4916 cherryview_sseu_device_status(dev, &stat);
1c046bc1 4917 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 4918 gen9_sseu_device_status(dev, &stat);
7f992aba 4919 }
5d39525a
JM
4920 seq_printf(m, " Enabled Slice Total: %u\n",
4921 stat.slice_total);
4922 seq_printf(m, " Enabled Subslice Total: %u\n",
4923 stat.subslice_total);
4924 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4925 stat.subslice_per_slice);
4926 seq_printf(m, " Enabled EU Total: %u\n",
4927 stat.eu_total);
4928 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4929 stat.eu_per_subslice);
7f992aba 4930
3873218f
JM
4931 return 0;
4932}
4933
6d794d42
BW
4934static int i915_forcewake_open(struct inode *inode, struct file *file)
4935{
4936 struct drm_device *dev = inode->i_private;
4937 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4938
075edca4 4939 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4940 return 0;
4941
6daccb0b 4942 intel_runtime_pm_get(dev_priv);
59bad947 4943 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4944
4945 return 0;
4946}
4947
c43b5634 4948static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4949{
4950 struct drm_device *dev = inode->i_private;
4951 struct drm_i915_private *dev_priv = dev->dev_private;
4952
075edca4 4953 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4954 return 0;
4955
59bad947 4956 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 4957 intel_runtime_pm_put(dev_priv);
6d794d42
BW
4958
4959 return 0;
4960}
4961
4962static const struct file_operations i915_forcewake_fops = {
4963 .owner = THIS_MODULE,
4964 .open = i915_forcewake_open,
4965 .release = i915_forcewake_release,
4966};
4967
4968static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4969{
4970 struct drm_device *dev = minor->dev;
4971 struct dentry *ent;
4972
4973 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4974 S_IRUSR,
6d794d42
BW
4975 root, dev,
4976 &i915_forcewake_fops);
f3c5fe97
WY
4977 if (!ent)
4978 return -ENOMEM;
6d794d42 4979
8eb57294 4980 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4981}
4982
6a9c308d
DV
4983static int i915_debugfs_create(struct dentry *root,
4984 struct drm_minor *minor,
4985 const char *name,
4986 const struct file_operations *fops)
07b7ddd9
JB
4987{
4988 struct drm_device *dev = minor->dev;
4989 struct dentry *ent;
4990
6a9c308d 4991 ent = debugfs_create_file(name,
07b7ddd9
JB
4992 S_IRUGO | S_IWUSR,
4993 root, dev,
6a9c308d 4994 fops);
f3c5fe97
WY
4995 if (!ent)
4996 return -ENOMEM;
07b7ddd9 4997
6a9c308d 4998 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4999}
5000
06c5bf8c 5001static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5002 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5003 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5004 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5005 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5006 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5007 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5008 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5009 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5010 {"i915_gem_request", i915_gem_request_info, 0},
5011 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5012 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5013 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5014 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5015 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5016 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5017 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5018 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
adb4bd12 5019 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5020 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5021 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5022 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5023 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 5024 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5025 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5026 {"i915_sr_status", i915_sr_status, 0},
44834a67 5027 {"i915_opregion", i915_opregion, 0},
37811fcc 5028 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5029 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5030 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5031 {"i915_execlists", i915_execlists, 0},
f65367b5 5032 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5033 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5034 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5035 {"i915_llc", i915_llc, 0},
e91fd8c6 5036 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5037 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5038 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5039 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5040 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 5041 {"i915_display_info", i915_display_info, 0},
e04934cf 5042 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5043 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5044 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5045 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5046 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5047 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5048 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5049 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5050};
27c202ad 5051#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5052
06c5bf8c 5053static const struct i915_debugfs_files {
34b9674c
DV
5054 const char *name;
5055 const struct file_operations *fops;
5056} i915_debugfs_files[] = {
5057 {"i915_wedged", &i915_wedged_fops},
5058 {"i915_max_freq", &i915_max_freq_fops},
5059 {"i915_min_freq", &i915_min_freq_fops},
5060 {"i915_cache_sharing", &i915_cache_sharing_fops},
5061 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5062 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5063 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5064 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5065 {"i915_error_state", &i915_error_state_fops},
5066 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5067 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5068 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5069 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5070 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5071 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5072 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5073 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5074 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5075};
5076
07144428
DL
5077void intel_display_crc_init(struct drm_device *dev)
5078{
5079 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5080 enum pipe pipe;
07144428 5081
055e393f 5082 for_each_pipe(dev_priv, pipe) {
b378360e 5083 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5084
d538bbdf
DL
5085 pipe_crc->opened = false;
5086 spin_lock_init(&pipe_crc->lock);
07144428
DL
5087 init_waitqueue_head(&pipe_crc->wq);
5088 }
5089}
5090
27c202ad 5091int i915_debugfs_init(struct drm_minor *minor)
2017263e 5092{
34b9674c 5093 int ret, i;
f3cd474b 5094
6d794d42 5095 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5096 if (ret)
5097 return ret;
6a9c308d 5098
07144428
DL
5099 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5100 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5101 if (ret)
5102 return ret;
5103 }
5104
34b9674c
DV
5105 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5106 ret = i915_debugfs_create(minor->debugfs_root, minor,
5107 i915_debugfs_files[i].name,
5108 i915_debugfs_files[i].fops);
5109 if (ret)
5110 return ret;
5111 }
40633219 5112
27c202ad
BG
5113 return drm_debugfs_create_files(i915_debugfs_list,
5114 I915_DEBUGFS_ENTRIES,
2017263e
BG
5115 minor->debugfs_root, minor);
5116}
5117
27c202ad 5118void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5119{
34b9674c
DV
5120 int i;
5121
27c202ad
BG
5122 drm_debugfs_remove_files(i915_debugfs_list,
5123 I915_DEBUGFS_ENTRIES, minor);
07144428 5124
6d794d42
BW
5125 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5126 1, minor);
07144428 5127
e309a997 5128 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5129 struct drm_info_list *info_list =
5130 (struct drm_info_list *)&i915_pipe_crc_data[i];
5131
5132 drm_debugfs_remove_files(info_list, 1, minor);
5133 }
5134
34b9674c
DV
5135 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5136 struct drm_info_list *info_list =
5137 (struct drm_info_list *) i915_debugfs_files[i].fops;
5138
5139 drm_debugfs_remove_files(info_list, 1, minor);
5140 }
2017263e 5141}
aa7471d2
JN
5142
5143struct dpcd_block {
5144 /* DPCD dump start address. */
5145 unsigned int offset;
5146 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5147 unsigned int end;
5148 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5149 size_t size;
5150 /* Only valid for eDP. */
5151 bool edp;
5152};
5153
5154static const struct dpcd_block i915_dpcd_debug[] = {
5155 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5156 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5157 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5158 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5159 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5160 { .offset = DP_SET_POWER },
5161 { .offset = DP_EDP_DPCD_REV },
5162 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5163 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5164 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5165};
5166
5167static int i915_dpcd_show(struct seq_file *m, void *data)
5168{
5169 struct drm_connector *connector = m->private;
5170 struct intel_dp *intel_dp =
5171 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5172 uint8_t buf[16];
5173 ssize_t err;
5174 int i;
5175
5c1a8875
MK
5176 if (connector->status != connector_status_connected)
5177 return -ENODEV;
5178
aa7471d2
JN
5179 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5180 const struct dpcd_block *b = &i915_dpcd_debug[i];
5181 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5182
5183 if (b->edp &&
5184 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5185 continue;
5186
5187 /* low tech for now */
5188 if (WARN_ON(size > sizeof(buf)))
5189 continue;
5190
5191 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5192 if (err <= 0) {
5193 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5194 size, b->offset, err);
5195 continue;
5196 }
5197
5198 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5199 }
aa7471d2
JN
5200
5201 return 0;
5202}
5203
5204static int i915_dpcd_open(struct inode *inode, struct file *file)
5205{
5206 return single_open(file, i915_dpcd_show, inode->i_private);
5207}
5208
5209static const struct file_operations i915_dpcd_fops = {
5210 .owner = THIS_MODULE,
5211 .open = i915_dpcd_open,
5212 .read = seq_read,
5213 .llseek = seq_lseek,
5214 .release = single_release,
5215};
5216
5217/**
5218 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5219 * @connector: pointer to a registered drm_connector
5220 *
5221 * Cleanup will be done by drm_connector_unregister() through a call to
5222 * drm_debugfs_connector_remove().
5223 *
5224 * Returns 0 on success, negative error codes on error.
5225 */
5226int i915_debugfs_connector_add(struct drm_connector *connector)
5227{
5228 struct dentry *root = connector->debugfs_entry;
5229
5230 /* The connector must have been registered beforehands. */
5231 if (!root)
5232 return -ENODEV;
5233
5234 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5235 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5236 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5237 &i915_dpcd_fops);
5238
5239 return 0;
5240}
This page took 0.80443 seconds and 5 git commands to generate.