drm/i915: Define a separate variable and control for RPS waitboost frequency
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885 267 struct drm_device *dev = node->minor->dev;
fac5e23e 268 struct drm_i915_private *dev_priv = to_i915(dev);
6d2b8885 269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
428 if (ctx->engine[n].ringbuf)
429 per_file_stats(0, ctx->engine[n].ringbuf->obj, data);
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
91c8a326 443 mutex_lock(&dev_priv->drm.struct_mutex);
15da9565
CW
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
91c8a326 447 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
15da9565
CW
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
91c8a326 451 mutex_unlock(&dev_priv->drm.struct_mutex);
15da9565
CW
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
fac5e23e 594 struct drm_i915_private *dev_priv = to_i915(dev);
08c18323 595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
4e5359cd
SF
624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
9f25d007 626 struct drm_info_node *node = m->private;
4e5359cd 627 struct drm_device *dev = node->minor->dev;
fac5e23e 628 struct drm_i915_private *dev_priv = to_i915(dev);
4e5359cd 629 struct intel_crtc *crtc;
8a270ebf
DV
630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
4e5359cd 635
d3fcc808 636 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
51cbaf01 639 struct intel_flip_work *work;
4e5359cd 640
5e2d7afc 641 spin_lock_irq(&dev->event_lock);
5a21b665
DV
642 work = crtc->flip_work;
643 if (work == NULL) {
9db4a9c7 644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
645 pipe, plane);
646 } else {
5a21b665
DV
647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
1b7744e7 665 intel_engine_get_seqno(engine),
f69a02c9 666 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
684 }
685 }
5e2d7afc 686 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
687 }
688
8a270ebf
DV
689 mutex_unlock(&dev->struct_mutex);
690
4e5359cd
SF
691 return 0;
692}
693
493018dc
BV
694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
fac5e23e 698 struct drm_i915_private *dev_priv = to_i915(dev);
493018dc 699 struct drm_i915_gem_object *obj;
e2f80391 700 struct intel_engine_cs *engine;
8d9d5744 701 int total = 0;
b4ac5afc 702 int ret, j;
493018dc
BV
703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
b4ac5afc 708 for_each_engine(engine, dev_priv) {
e2f80391 709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
e2f80391 714 &engine->batch_pool.cache_list[j],
8d9d5744
CW
715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 718 engine->name, j, count);
8d9d5744
CW
719
720 list_for_each_entry(obj,
e2f80391 721 &engine->batch_pool.cache_list[j],
8d9d5744
CW
722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
06fbca71 729 }
493018dc
BV
730 }
731
8d9d5744 732 seq_printf(m, "total: %d\n", total);
493018dc
BV
733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
2017263e
BG
739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
fac5e23e 743 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 744 struct intel_engine_cs *engine;
eed29a5b 745 struct drm_i915_gem_request *req;
b4ac5afc 746 int ret, any;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
2017263e 751
2d1070b2 752 any = 0;
b4ac5afc 753 for_each_engine(engine, dev_priv) {
2d1070b2
CW
754 int count;
755
756 count = 0;
e2f80391 757 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
758 count++;
759 if (count == 0)
a2c7f6fd
CW
760 continue;
761
e2f80391
TU
762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
eed29a5b
DV
768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 770 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
771 req->seqno,
772 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
c2c347a9 776 }
2d1070b2
CW
777
778 any++;
2017263e 779 }
de227ef0
CW
780 mutex_unlock(&dev->struct_mutex);
781
2d1070b2 782 if (any == 0)
267f0c90 783 seq_puts(m, "No requests\n");
c2c347a9 784
2017263e
BG
785 return 0;
786}
787
b2223497 788static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 789 struct intel_engine_cs *engine)
b2223497 790{
688e6c72
CW
791 struct intel_breadcrumbs *b = &engine->breadcrumbs;
792 struct rb_node *rb;
793
12471ba8 794 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 795 engine->name, intel_engine_get_seqno(engine));
aca34b6e
CW
796 seq_printf(m, "Current user interrupts (%s): %lx\n",
797 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
688e6c72
CW
798
799 spin_lock(&b->lock);
800 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
801 struct intel_wait *w = container_of(rb, typeof(*w), node);
802
803 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
804 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
805 }
806 spin_unlock(&b->lock);
b2223497
CW
807}
808
2017263e
BG
809static int i915_gem_seqno_info(struct seq_file *m, void *data)
810{
9f25d007 811 struct drm_info_node *node = m->private;
2017263e 812 struct drm_device *dev = node->minor->dev;
fac5e23e 813 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 814 struct intel_engine_cs *engine;
b4ac5afc 815 int ret;
de227ef0
CW
816
817 ret = mutex_lock_interruptible(&dev->struct_mutex);
818 if (ret)
819 return ret;
c8c8fb33 820 intel_runtime_pm_get(dev_priv);
2017263e 821
b4ac5afc 822 for_each_engine(engine, dev_priv)
e2f80391 823 i915_ring_seqno_info(m, engine);
de227ef0 824
c8c8fb33 825 intel_runtime_pm_put(dev_priv);
de227ef0
CW
826 mutex_unlock(&dev->struct_mutex);
827
2017263e
BG
828 return 0;
829}
830
831
832static int i915_interrupt_info(struct seq_file *m, void *data)
833{
9f25d007 834 struct drm_info_node *node = m->private;
2017263e 835 struct drm_device *dev = node->minor->dev;
fac5e23e 836 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 837 struct intel_engine_cs *engine;
9db4a9c7 838 int ret, i, pipe;
de227ef0
CW
839
840 ret = mutex_lock_interruptible(&dev->struct_mutex);
841 if (ret)
842 return ret;
c8c8fb33 843 intel_runtime_pm_get(dev_priv);
2017263e 844
74e1ca8c 845 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
846 seq_printf(m, "Master Interrupt Control:\t%08x\n",
847 I915_READ(GEN8_MASTER_IRQ));
848
849 seq_printf(m, "Display IER:\t%08x\n",
850 I915_READ(VLV_IER));
851 seq_printf(m, "Display IIR:\t%08x\n",
852 I915_READ(VLV_IIR));
853 seq_printf(m, "Display IIR_RW:\t%08x\n",
854 I915_READ(VLV_IIR_RW));
855 seq_printf(m, "Display IMR:\t%08x\n",
856 I915_READ(VLV_IMR));
055e393f 857 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
858 seq_printf(m, "Pipe %c stat:\t%08x\n",
859 pipe_name(pipe),
860 I915_READ(PIPESTAT(pipe)));
861
862 seq_printf(m, "Port hotplug:\t%08x\n",
863 I915_READ(PORT_HOTPLUG_EN));
864 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
865 I915_READ(VLV_DPFLIPSTAT));
866 seq_printf(m, "DPINVGTT:\t%08x\n",
867 I915_READ(DPINVGTT));
868
869 for (i = 0; i < 4; i++) {
870 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
871 i, I915_READ(GEN8_GT_IMR(i)));
872 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
873 i, I915_READ(GEN8_GT_IIR(i)));
874 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
875 i, I915_READ(GEN8_GT_IER(i)));
876 }
877
878 seq_printf(m, "PCU interrupt mask:\t%08x\n",
879 I915_READ(GEN8_PCU_IMR));
880 seq_printf(m, "PCU interrupt identity:\t%08x\n",
881 I915_READ(GEN8_PCU_IIR));
882 seq_printf(m, "PCU interrupt enable:\t%08x\n",
883 I915_READ(GEN8_PCU_IER));
884 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
885 seq_printf(m, "Master Interrupt Control:\t%08x\n",
886 I915_READ(GEN8_MASTER_IRQ));
887
888 for (i = 0; i < 4; i++) {
889 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
890 i, I915_READ(GEN8_GT_IMR(i)));
891 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
892 i, I915_READ(GEN8_GT_IIR(i)));
893 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
894 i, I915_READ(GEN8_GT_IER(i)));
895 }
896
055e393f 897 for_each_pipe(dev_priv, pipe) {
e129649b
ID
898 enum intel_display_power_domain power_domain;
899
900 power_domain = POWER_DOMAIN_PIPE(pipe);
901 if (!intel_display_power_get_if_enabled(dev_priv,
902 power_domain)) {
22c59960
PZ
903 seq_printf(m, "Pipe %c power disabled\n",
904 pipe_name(pipe));
905 continue;
906 }
a123f157 907 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
908 pipe_name(pipe),
909 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 910 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
911 pipe_name(pipe),
912 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 913 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
914 pipe_name(pipe),
915 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
916
917 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
918 }
919
920 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
921 I915_READ(GEN8_DE_PORT_IMR));
922 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
923 I915_READ(GEN8_DE_PORT_IIR));
924 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
925 I915_READ(GEN8_DE_PORT_IER));
926
927 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
928 I915_READ(GEN8_DE_MISC_IMR));
929 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
930 I915_READ(GEN8_DE_MISC_IIR));
931 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
932 I915_READ(GEN8_DE_MISC_IER));
933
934 seq_printf(m, "PCU interrupt mask:\t%08x\n",
935 I915_READ(GEN8_PCU_IMR));
936 seq_printf(m, "PCU interrupt identity:\t%08x\n",
937 I915_READ(GEN8_PCU_IIR));
938 seq_printf(m, "PCU interrupt enable:\t%08x\n",
939 I915_READ(GEN8_PCU_IER));
940 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
941 seq_printf(m, "Display IER:\t%08x\n",
942 I915_READ(VLV_IER));
943 seq_printf(m, "Display IIR:\t%08x\n",
944 I915_READ(VLV_IIR));
945 seq_printf(m, "Display IIR_RW:\t%08x\n",
946 I915_READ(VLV_IIR_RW));
947 seq_printf(m, "Display IMR:\t%08x\n",
948 I915_READ(VLV_IMR));
055e393f 949 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
950 seq_printf(m, "Pipe %c stat:\t%08x\n",
951 pipe_name(pipe),
952 I915_READ(PIPESTAT(pipe)));
953
954 seq_printf(m, "Master IER:\t%08x\n",
955 I915_READ(VLV_MASTER_IER));
956
957 seq_printf(m, "Render IER:\t%08x\n",
958 I915_READ(GTIER));
959 seq_printf(m, "Render IIR:\t%08x\n",
960 I915_READ(GTIIR));
961 seq_printf(m, "Render IMR:\t%08x\n",
962 I915_READ(GTIMR));
963
964 seq_printf(m, "PM IER:\t\t%08x\n",
965 I915_READ(GEN6_PMIER));
966 seq_printf(m, "PM IIR:\t\t%08x\n",
967 I915_READ(GEN6_PMIIR));
968 seq_printf(m, "PM IMR:\t\t%08x\n",
969 I915_READ(GEN6_PMIMR));
970
971 seq_printf(m, "Port hotplug:\t%08x\n",
972 I915_READ(PORT_HOTPLUG_EN));
973 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
974 I915_READ(VLV_DPFLIPSTAT));
975 seq_printf(m, "DPINVGTT:\t%08x\n",
976 I915_READ(DPINVGTT));
977
978 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
979 seq_printf(m, "Interrupt enable: %08x\n",
980 I915_READ(IER));
981 seq_printf(m, "Interrupt identity: %08x\n",
982 I915_READ(IIR));
983 seq_printf(m, "Interrupt mask: %08x\n",
984 I915_READ(IMR));
055e393f 985 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
986 seq_printf(m, "Pipe %c stat: %08x\n",
987 pipe_name(pipe),
988 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
989 } else {
990 seq_printf(m, "North Display Interrupt enable: %08x\n",
991 I915_READ(DEIER));
992 seq_printf(m, "North Display Interrupt identity: %08x\n",
993 I915_READ(DEIIR));
994 seq_printf(m, "North Display Interrupt mask: %08x\n",
995 I915_READ(DEIMR));
996 seq_printf(m, "South Display Interrupt enable: %08x\n",
997 I915_READ(SDEIER));
998 seq_printf(m, "South Display Interrupt identity: %08x\n",
999 I915_READ(SDEIIR));
1000 seq_printf(m, "South Display Interrupt mask: %08x\n",
1001 I915_READ(SDEIMR));
1002 seq_printf(m, "Graphics Interrupt enable: %08x\n",
1003 I915_READ(GTIER));
1004 seq_printf(m, "Graphics Interrupt identity: %08x\n",
1005 I915_READ(GTIIR));
1006 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1007 I915_READ(GTIMR));
1008 }
b4ac5afc 1009 for_each_engine(engine, dev_priv) {
a123f157 1010 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1011 seq_printf(m,
1012 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1013 engine->name, I915_READ_IMR(engine));
9862e600 1014 }
e2f80391 1015 i915_ring_seqno_info(m, engine);
9862e600 1016 }
c8c8fb33 1017 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1018 mutex_unlock(&dev->struct_mutex);
1019
2017263e
BG
1020 return 0;
1021}
1022
a6172a80
CW
1023static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1024{
9f25d007 1025 struct drm_info_node *node = m->private;
a6172a80 1026 struct drm_device *dev = node->minor->dev;
fac5e23e 1027 struct drm_i915_private *dev_priv = to_i915(dev);
de227ef0
CW
1028 int i, ret;
1029
1030 ret = mutex_lock_interruptible(&dev->struct_mutex);
1031 if (ret)
1032 return ret;
a6172a80 1033
a6172a80
CW
1034 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1036 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1037
6c085a72
CW
1038 seq_printf(m, "Fence %d, pin count = %d, object = ",
1039 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1040 if (obj == NULL)
267f0c90 1041 seq_puts(m, "unused");
c2c347a9 1042 else
05394f39 1043 describe_obj(m, obj);
267f0c90 1044 seq_putc(m, '\n');
a6172a80
CW
1045 }
1046
05394f39 1047 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1048 return 0;
1049}
1050
2017263e
BG
1051static int i915_hws_info(struct seq_file *m, void *data)
1052{
9f25d007 1053 struct drm_info_node *node = m->private;
2017263e 1054 struct drm_device *dev = node->minor->dev;
fac5e23e 1055 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1056 struct intel_engine_cs *engine;
1a240d4d 1057 const u32 *hws;
4066c0ae
CW
1058 int i;
1059
4a570db5 1060 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1061 hws = engine->status_page.page_addr;
2017263e
BG
1062 if (hws == NULL)
1063 return 0;
1064
1065 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1066 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1067 i * 4,
1068 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1069 }
1070 return 0;
1071}
1072
d5442303
DV
1073static ssize_t
1074i915_error_state_write(struct file *filp,
1075 const char __user *ubuf,
1076 size_t cnt,
1077 loff_t *ppos)
1078{
edc3d884 1079 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1080 struct drm_device *dev = error_priv->dev;
22bcfc6a 1081 int ret;
d5442303
DV
1082
1083 DRM_DEBUG_DRIVER("Resetting error state\n");
1084
22bcfc6a
DV
1085 ret = mutex_lock_interruptible(&dev->struct_mutex);
1086 if (ret)
1087 return ret;
1088
d5442303
DV
1089 i915_destroy_error_state(dev);
1090 mutex_unlock(&dev->struct_mutex);
1091
1092 return cnt;
1093}
1094
1095static int i915_error_state_open(struct inode *inode, struct file *file)
1096{
1097 struct drm_device *dev = inode->i_private;
d5442303 1098 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1099
1100 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1101 if (!error_priv)
1102 return -ENOMEM;
1103
1104 error_priv->dev = dev;
1105
95d5bfb3 1106 i915_error_state_get(dev, error_priv);
d5442303 1107
edc3d884
MK
1108 file->private_data = error_priv;
1109
1110 return 0;
d5442303
DV
1111}
1112
1113static int i915_error_state_release(struct inode *inode, struct file *file)
1114{
edc3d884 1115 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1116
95d5bfb3 1117 i915_error_state_put(error_priv);
d5442303
DV
1118 kfree(error_priv);
1119
edc3d884
MK
1120 return 0;
1121}
1122
4dc955f7
MK
1123static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1124 size_t count, loff_t *pos)
1125{
1126 struct i915_error_state_file_priv *error_priv = file->private_data;
1127 struct drm_i915_error_state_buf error_str;
1128 loff_t tmp_pos = 0;
1129 ssize_t ret_count = 0;
1130 int ret;
1131
0a4cd7c8 1132 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1133 if (ret)
1134 return ret;
edc3d884 1135
fc16b48b 1136 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1137 if (ret)
1138 goto out;
1139
edc3d884
MK
1140 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1141 error_str.buf,
1142 error_str.bytes);
1143
1144 if (ret_count < 0)
1145 ret = ret_count;
1146 else
1147 *pos = error_str.start + ret_count;
1148out:
4dc955f7 1149 i915_error_state_buf_release(&error_str);
edc3d884 1150 return ret ?: ret_count;
d5442303
DV
1151}
1152
1153static const struct file_operations i915_error_state_fops = {
1154 .owner = THIS_MODULE,
1155 .open = i915_error_state_open,
edc3d884 1156 .read = i915_error_state_read,
d5442303
DV
1157 .write = i915_error_state_write,
1158 .llseek = default_llseek,
1159 .release = i915_error_state_release,
1160};
1161
647416f9
KC
1162static int
1163i915_next_seqno_get(void *data, u64 *val)
40633219 1164{
647416f9 1165 struct drm_device *dev = data;
fac5e23e 1166 struct drm_i915_private *dev_priv = to_i915(dev);
40633219
MK
1167 int ret;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
1172
647416f9 1173 *val = dev_priv->next_seqno;
40633219
MK
1174 mutex_unlock(&dev->struct_mutex);
1175
647416f9 1176 return 0;
40633219
MK
1177}
1178
647416f9
KC
1179static int
1180i915_next_seqno_set(void *data, u64 val)
1181{
1182 struct drm_device *dev = data;
40633219
MK
1183 int ret;
1184
40633219
MK
1185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
e94fbaa8 1189 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1190 mutex_unlock(&dev->struct_mutex);
1191
647416f9 1192 return ret;
40633219
MK
1193}
1194
647416f9
KC
1195DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1196 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1197 "0x%llx\n");
40633219 1198
adb4bd12 1199static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1200{
9f25d007 1201 struct drm_info_node *node = m->private;
f97108d1 1202 struct drm_device *dev = node->minor->dev;
fac5e23e 1203 struct drm_i915_private *dev_priv = to_i915(dev);
c8c8fb33
PZ
1204 int ret = 0;
1205
1206 intel_runtime_pm_get(dev_priv);
3b8d8d91 1207
5c9669ce
TR
1208 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1209
3b8d8d91
JB
1210 if (IS_GEN5(dev)) {
1211 u16 rgvswctl = I915_READ16(MEMSWCTL);
1212 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1213
1214 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1215 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1216 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1217 MEMSTAT_VID_SHIFT);
1218 seq_printf(m, "Current P-state: %d\n",
1219 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1220 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1221 u32 freq_sts;
1222
1223 mutex_lock(&dev_priv->rps.hw_lock);
1224 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1225 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1226 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1227
1228 seq_printf(m, "actual GPU freq: %d MHz\n",
1229 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1230
1231 seq_printf(m, "current GPU freq: %d MHz\n",
1232 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1233
1234 seq_printf(m, "max GPU freq: %d MHz\n",
1235 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1236
1237 seq_printf(m, "min GPU freq: %d MHz\n",
1238 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1239
1240 seq_printf(m, "idle GPU freq: %d MHz\n",
1241 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1242
1243 seq_printf(m,
1244 "efficient (RPe) frequency: %d MHz\n",
1245 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1246 mutex_unlock(&dev_priv->rps.hw_lock);
1247 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1248 u32 rp_state_limits;
1249 u32 gt_perf_status;
1250 u32 rp_state_cap;
0d8f9491 1251 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1252 u32 rpstat, cagf, reqf;
ccab5c82
JB
1253 u32 rpupei, rpcurup, rpprevup;
1254 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1255 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1256 int max_freq;
1257
35040562
BP
1258 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1259 if (IS_BROXTON(dev)) {
1260 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1261 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1262 } else {
1263 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1264 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1265 }
1266
3b8d8d91 1267 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1268 ret = mutex_lock_interruptible(&dev->struct_mutex);
1269 if (ret)
c8c8fb33 1270 goto out;
d1ebd816 1271
59bad947 1272 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1273
8e8c06cd 1274 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1275 if (IS_GEN9(dev))
1276 reqf >>= 23;
1277 else {
1278 reqf &= ~GEN6_TURBO_DISABLE;
1279 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1280 reqf >>= 24;
1281 else
1282 reqf >>= 25;
1283 }
7c59a9c1 1284 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1285
0d8f9491
CW
1286 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1287 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1288 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1289
ccab5c82 1290 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1291 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1292 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1293 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1294 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1295 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1296 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1297 if (IS_GEN9(dev))
1298 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1299 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1300 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1301 else
1302 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1303 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1304
59bad947 1305 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1306 mutex_unlock(&dev->struct_mutex);
1307
9dd3c605
PZ
1308 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1309 pm_ier = I915_READ(GEN6_PMIER);
1310 pm_imr = I915_READ(GEN6_PMIMR);
1311 pm_isr = I915_READ(GEN6_PMISR);
1312 pm_iir = I915_READ(GEN6_PMIIR);
1313 pm_mask = I915_READ(GEN6_PMINTRMSK);
1314 } else {
1315 pm_ier = I915_READ(GEN8_GT_IER(2));
1316 pm_imr = I915_READ(GEN8_GT_IMR(2));
1317 pm_isr = I915_READ(GEN8_GT_ISR(2));
1318 pm_iir = I915_READ(GEN8_GT_IIR(2));
1319 pm_mask = I915_READ(GEN6_PMINTRMSK);
1320 }
0d8f9491 1321 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1322 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1323 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1324 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1325 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1326 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1327 seq_printf(m, "Render p-state VID: %d\n",
1328 gt_perf_status & 0xff);
1329 seq_printf(m, "Render p-state limit: %d\n",
1330 rp_state_limits & 0xff);
0d8f9491
CW
1331 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1332 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1333 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1334 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1335 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1336 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1337 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1338 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1339 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1340 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1341 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1342 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1343 seq_printf(m, "Up threshold: %d%%\n",
1344 dev_priv->rps.up_threshold);
1345
d6cda9c7
AG
1346 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1347 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1348 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1349 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1350 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1351 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1352 seq_printf(m, "Down threshold: %d%%\n",
1353 dev_priv->rps.down_threshold);
3b8d8d91 1354
35040562
BP
1355 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1356 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1357 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1358 GEN9_FREQ_SCALER : 1);
3b8d8d91 1359 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1360 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1361
1362 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1363 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1364 GEN9_FREQ_SCALER : 1);
3b8d8d91 1365 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1366 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1367
35040562
BP
1368 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1369 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1370 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1371 GEN9_FREQ_SCALER : 1);
3b8d8d91 1372 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1373 intel_gpu_freq(dev_priv, max_freq));
31c77388 1374 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1375 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1376
d86ed34a
CW
1377 seq_printf(m, "Current freq: %d MHz\n",
1378 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1379 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1380 seq_printf(m, "Idle freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1382 seq_printf(m, "Min freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1384 seq_printf(m, "Boost freq: %d MHz\n",
1385 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1386 seq_printf(m, "Max freq: %d MHz\n",
1387 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1388 seq_printf(m,
1389 "efficient (RPe) frequency: %d MHz\n",
1390 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1391 } else {
267f0c90 1392 seq_puts(m, "no P-state info available\n");
3b8d8d91 1393 }
f97108d1 1394
1170f28c
MK
1395 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1396 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1397 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1398
c8c8fb33
PZ
1399out:
1400 intel_runtime_pm_put(dev_priv);
1401 return ret;
f97108d1
JB
1402}
1403
f654449a
CW
1404static int i915_hangcheck_info(struct seq_file *m, void *unused)
1405{
1406 struct drm_info_node *node = m->private;
ebbc7546 1407 struct drm_device *dev = node->minor->dev;
fac5e23e 1408 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1409 struct intel_engine_cs *engine;
666796da
TU
1410 u64 acthd[I915_NUM_ENGINES];
1411 u32 seqno[I915_NUM_ENGINES];
61642ff0 1412 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1413 enum intel_engine_id id;
1414 int j;
f654449a
CW
1415
1416 if (!i915.enable_hangcheck) {
1417 seq_printf(m, "Hangcheck disabled\n");
1418 return 0;
1419 }
1420
ebbc7546
MK
1421 intel_runtime_pm_get(dev_priv);
1422
c3232b18 1423 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1424 acthd[id] = intel_ring_get_active_head(engine);
1b7744e7 1425 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1426 }
1427
c033666a 1428 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1429
ebbc7546
MK
1430 intel_runtime_pm_put(dev_priv);
1431
f654449a
CW
1432 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1433 seq_printf(m, "Hangcheck active, fires in %dms\n",
1434 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1435 jiffies));
1436 } else
1437 seq_printf(m, "Hangcheck inactive\n");
1438
c3232b18 1439 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1440 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1441 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1442 engine->hangcheck.seqno,
1443 seqno[id],
1444 engine->last_submitted_seqno);
688e6c72
CW
1445 seq_printf(m, "\twaiters? %d\n",
1446 intel_engine_has_waiter(engine));
aca34b6e 1447 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
12471ba8 1448 engine->hangcheck.user_interrupts,
aca34b6e 1449 READ_ONCE(engine->breadcrumbs.irq_wakeups));
f654449a 1450 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1451 (long long)engine->hangcheck.acthd,
c3232b18 1452 (long long)acthd[id]);
e2f80391
TU
1453 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1454 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1455
e2f80391 1456 if (engine->id == RCS) {
61642ff0
MK
1457 seq_puts(m, "\tinstdone read =");
1458
1459 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1460 seq_printf(m, " 0x%08x", instdone[j]);
1461
1462 seq_puts(m, "\n\tinstdone accu =");
1463
1464 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1465 seq_printf(m, " 0x%08x",
e2f80391 1466 engine->hangcheck.instdone[j]);
61642ff0
MK
1467
1468 seq_puts(m, "\n");
1469 }
f654449a
CW
1470 }
1471
1472 return 0;
1473}
1474
4d85529d 1475static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1476{
9f25d007 1477 struct drm_info_node *node = m->private;
f97108d1 1478 struct drm_device *dev = node->minor->dev;
fac5e23e 1479 struct drm_i915_private *dev_priv = to_i915(dev);
616fdb5a
BW
1480 u32 rgvmodectl, rstdbyctl;
1481 u16 crstandvid;
1482 int ret;
1483
1484 ret = mutex_lock_interruptible(&dev->struct_mutex);
1485 if (ret)
1486 return ret;
c8c8fb33 1487 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1488
1489 rgvmodectl = I915_READ(MEMMODECTL);
1490 rstdbyctl = I915_READ(RSTDBYCTL);
1491 crstandvid = I915_READ16(CRSTANDVID);
1492
c8c8fb33 1493 intel_runtime_pm_put(dev_priv);
616fdb5a 1494 mutex_unlock(&dev->struct_mutex);
f97108d1 1495
742f491d 1496 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1497 seq_printf(m, "Boost freq: %d\n",
1498 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1499 MEMMODE_BOOST_FREQ_SHIFT);
1500 seq_printf(m, "HW control enabled: %s\n",
742f491d 1501 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1502 seq_printf(m, "SW control enabled: %s\n",
742f491d 1503 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1504 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1505 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1506 seq_printf(m, "Starting frequency: P%d\n",
1507 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1508 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1509 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1510 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1511 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1512 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1513 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1514 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1515 seq_puts(m, "Current RS state: ");
88271da3
JB
1516 switch (rstdbyctl & RSX_STATUS_MASK) {
1517 case RSX_STATUS_ON:
267f0c90 1518 seq_puts(m, "on\n");
88271da3
JB
1519 break;
1520 case RSX_STATUS_RC1:
267f0c90 1521 seq_puts(m, "RC1\n");
88271da3
JB
1522 break;
1523 case RSX_STATUS_RC1E:
267f0c90 1524 seq_puts(m, "RC1E\n");
88271da3
JB
1525 break;
1526 case RSX_STATUS_RS1:
267f0c90 1527 seq_puts(m, "RS1\n");
88271da3
JB
1528 break;
1529 case RSX_STATUS_RS2:
267f0c90 1530 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1531 break;
1532 case RSX_STATUS_RS3:
267f0c90 1533 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1534 break;
1535 default:
267f0c90 1536 seq_puts(m, "unknown\n");
88271da3
JB
1537 break;
1538 }
f97108d1
JB
1539
1540 return 0;
1541}
1542
f65367b5 1543static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1544{
b2cff0db
CW
1545 struct drm_info_node *node = m->private;
1546 struct drm_device *dev = node->minor->dev;
fac5e23e 1547 struct drm_i915_private *dev_priv = to_i915(dev);
b2cff0db 1548 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1549
1550 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1551 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1552 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1553 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1554 fw_domain->wake_count);
1555 }
1556 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1557
b2cff0db
CW
1558 return 0;
1559}
1560
1561static int vlv_drpc_info(struct seq_file *m)
1562{
9f25d007 1563 struct drm_info_node *node = m->private;
669ab5aa 1564 struct drm_device *dev = node->minor->dev;
fac5e23e 1565 struct drm_i915_private *dev_priv = to_i915(dev);
6b312cd3 1566 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1567
d46c0517
ID
1568 intel_runtime_pm_get(dev_priv);
1569
6b312cd3 1570 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1571 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1572 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1573
d46c0517
ID
1574 intel_runtime_pm_put(dev_priv);
1575
669ab5aa
D
1576 seq_printf(m, "Video Turbo Mode: %s\n",
1577 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1578 seq_printf(m, "Turbo enabled: %s\n",
1579 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1580 seq_printf(m, "HW control enabled: %s\n",
1581 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1582 seq_printf(m, "SW control enabled: %s\n",
1583 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1584 GEN6_RP_MEDIA_SW_MODE));
1585 seq_printf(m, "RC6 Enabled: %s\n",
1586 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1587 GEN6_RC_CTL_EI_MODE(1))));
1588 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1589 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1590 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1591 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1592
9cc19be5
ID
1593 seq_printf(m, "Render RC6 residency since boot: %u\n",
1594 I915_READ(VLV_GT_RENDER_RC6));
1595 seq_printf(m, "Media RC6 residency since boot: %u\n",
1596 I915_READ(VLV_GT_MEDIA_RC6));
1597
f65367b5 1598 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1599}
1600
4d85529d
BW
1601static int gen6_drpc_info(struct seq_file *m)
1602{
9f25d007 1603 struct drm_info_node *node = m->private;
4d85529d 1604 struct drm_device *dev = node->minor->dev;
fac5e23e 1605 struct drm_i915_private *dev_priv = to_i915(dev);
ecd8faea 1606 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1607 unsigned forcewake_count;
aee56cff 1608 int count = 0, ret;
4d85529d
BW
1609
1610 ret = mutex_lock_interruptible(&dev->struct_mutex);
1611 if (ret)
1612 return ret;
c8c8fb33 1613 intel_runtime_pm_get(dev_priv);
4d85529d 1614
907b28c5 1615 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1616 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1617 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1618
1619 if (forcewake_count) {
267f0c90
DL
1620 seq_puts(m, "RC information inaccurate because somebody "
1621 "holds a forcewake reference \n");
4d85529d
BW
1622 } else {
1623 /* NB: we cannot use forcewake, else we read the wrong values */
1624 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1625 udelay(10);
1626 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1627 }
1628
75aa3f63 1629 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1630 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1631
1632 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1633 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1634 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1635 mutex_lock(&dev_priv->rps.hw_lock);
1636 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1637 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1638
c8c8fb33
PZ
1639 intel_runtime_pm_put(dev_priv);
1640
4d85529d
BW
1641 seq_printf(m, "Video Turbo Mode: %s\n",
1642 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1643 seq_printf(m, "HW control enabled: %s\n",
1644 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1645 seq_printf(m, "SW control enabled: %s\n",
1646 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1647 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1648 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1649 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1650 seq_printf(m, "RC6 Enabled: %s\n",
1651 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1652 seq_printf(m, "Deep RC6 Enabled: %s\n",
1653 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1654 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1655 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1656 seq_puts(m, "Current RC state: ");
4d85529d
BW
1657 switch (gt_core_status & GEN6_RCn_MASK) {
1658 case GEN6_RC0:
1659 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1660 seq_puts(m, "Core Power Down\n");
4d85529d 1661 else
267f0c90 1662 seq_puts(m, "on\n");
4d85529d
BW
1663 break;
1664 case GEN6_RC3:
267f0c90 1665 seq_puts(m, "RC3\n");
4d85529d
BW
1666 break;
1667 case GEN6_RC6:
267f0c90 1668 seq_puts(m, "RC6\n");
4d85529d
BW
1669 break;
1670 case GEN6_RC7:
267f0c90 1671 seq_puts(m, "RC7\n");
4d85529d
BW
1672 break;
1673 default:
267f0c90 1674 seq_puts(m, "Unknown\n");
4d85529d
BW
1675 break;
1676 }
1677
1678 seq_printf(m, "Core Power Down: %s\n",
1679 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1680
1681 /* Not exactly sure what this is */
1682 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1683 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1684 seq_printf(m, "RC6 residency since boot: %u\n",
1685 I915_READ(GEN6_GT_GFX_RC6));
1686 seq_printf(m, "RC6+ residency since boot: %u\n",
1687 I915_READ(GEN6_GT_GFX_RC6p));
1688 seq_printf(m, "RC6++ residency since boot: %u\n",
1689 I915_READ(GEN6_GT_GFX_RC6pp));
1690
ecd8faea
BW
1691 seq_printf(m, "RC6 voltage: %dmV\n",
1692 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1693 seq_printf(m, "RC6+ voltage: %dmV\n",
1694 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1695 seq_printf(m, "RC6++ voltage: %dmV\n",
1696 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1697 return 0;
1698}
1699
1700static int i915_drpc_info(struct seq_file *m, void *unused)
1701{
9f25d007 1702 struct drm_info_node *node = m->private;
4d85529d
BW
1703 struct drm_device *dev = node->minor->dev;
1704
666a4537 1705 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1706 return vlv_drpc_info(m);
ac66cf4b 1707 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1708 return gen6_drpc_info(m);
1709 else
1710 return ironlake_drpc_info(m);
1711}
1712
9a851789
DV
1713static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1714{
1715 struct drm_info_node *node = m->private;
1716 struct drm_device *dev = node->minor->dev;
fac5e23e 1717 struct drm_i915_private *dev_priv = to_i915(dev);
9a851789
DV
1718
1719 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1720 dev_priv->fb_tracking.busy_bits);
1721
1722 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1723 dev_priv->fb_tracking.flip_bits);
1724
1725 return 0;
1726}
1727
b5e50c3f
JB
1728static int i915_fbc_status(struct seq_file *m, void *unused)
1729{
9f25d007 1730 struct drm_info_node *node = m->private;
b5e50c3f 1731 struct drm_device *dev = node->minor->dev;
fac5e23e 1732 struct drm_i915_private *dev_priv = to_i915(dev);
b5e50c3f 1733
3a77c4c4 1734 if (!HAS_FBC(dev)) {
267f0c90 1735 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1736 return 0;
1737 }
1738
36623ef8 1739 intel_runtime_pm_get(dev_priv);
25ad93fd 1740 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1741
0e631adc 1742 if (intel_fbc_is_active(dev_priv))
267f0c90 1743 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1744 else
1745 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1746 dev_priv->fbc.no_fbc_reason);
36623ef8 1747
31b9df10
PZ
1748 if (INTEL_INFO(dev_priv)->gen >= 7)
1749 seq_printf(m, "Compressing: %s\n",
1750 yesno(I915_READ(FBC_STATUS2) &
1751 FBC_COMPRESSION_MASK));
1752
25ad93fd 1753 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1754 intel_runtime_pm_put(dev_priv);
1755
b5e50c3f
JB
1756 return 0;
1757}
1758
da46f936
RV
1759static int i915_fbc_fc_get(void *data, u64 *val)
1760{
1761 struct drm_device *dev = data;
fac5e23e 1762 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1763
1764 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1765 return -ENODEV;
1766
da46f936 1767 *val = dev_priv->fbc.false_color;
da46f936
RV
1768
1769 return 0;
1770}
1771
1772static int i915_fbc_fc_set(void *data, u64 val)
1773{
1774 struct drm_device *dev = data;
fac5e23e 1775 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1776 u32 reg;
1777
1778 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1779 return -ENODEV;
1780
25ad93fd 1781 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1782
1783 reg = I915_READ(ILK_DPFC_CONTROL);
1784 dev_priv->fbc.false_color = val;
1785
1786 I915_WRITE(ILK_DPFC_CONTROL, val ?
1787 (reg | FBC_CTL_FALSE_COLOR) :
1788 (reg & ~FBC_CTL_FALSE_COLOR));
1789
25ad93fd 1790 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1791 return 0;
1792}
1793
1794DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1795 i915_fbc_fc_get, i915_fbc_fc_set,
1796 "%llu\n");
1797
92d44621
PZ
1798static int i915_ips_status(struct seq_file *m, void *unused)
1799{
9f25d007 1800 struct drm_info_node *node = m->private;
92d44621 1801 struct drm_device *dev = node->minor->dev;
fac5e23e 1802 struct drm_i915_private *dev_priv = to_i915(dev);
92d44621 1803
f5adf94e 1804 if (!HAS_IPS(dev)) {
92d44621
PZ
1805 seq_puts(m, "not supported\n");
1806 return 0;
1807 }
1808
36623ef8
PZ
1809 intel_runtime_pm_get(dev_priv);
1810
0eaa53f0
RV
1811 seq_printf(m, "Enabled by kernel parameter: %s\n",
1812 yesno(i915.enable_ips));
1813
1814 if (INTEL_INFO(dev)->gen >= 8) {
1815 seq_puts(m, "Currently: unknown\n");
1816 } else {
1817 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1818 seq_puts(m, "Currently: enabled\n");
1819 else
1820 seq_puts(m, "Currently: disabled\n");
1821 }
92d44621 1822
36623ef8
PZ
1823 intel_runtime_pm_put(dev_priv);
1824
92d44621
PZ
1825 return 0;
1826}
1827
4a9bef37
JB
1828static int i915_sr_status(struct seq_file *m, void *unused)
1829{
9f25d007 1830 struct drm_info_node *node = m->private;
4a9bef37 1831 struct drm_device *dev = node->minor->dev;
fac5e23e 1832 struct drm_i915_private *dev_priv = to_i915(dev);
4a9bef37
JB
1833 bool sr_enabled = false;
1834
36623ef8
PZ
1835 intel_runtime_pm_get(dev_priv);
1836
1398261a 1837 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1838 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1839 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1840 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1841 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1842 else if (IS_I915GM(dev))
1843 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1844 else if (IS_PINEVIEW(dev))
1845 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1846 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1847 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1848
36623ef8
PZ
1849 intel_runtime_pm_put(dev_priv);
1850
5ba2aaaa
CW
1851 seq_printf(m, "self-refresh: %s\n",
1852 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1853
1854 return 0;
1855}
1856
7648fa99
JB
1857static int i915_emon_status(struct seq_file *m, void *unused)
1858{
9f25d007 1859 struct drm_info_node *node = m->private;
7648fa99 1860 struct drm_device *dev = node->minor->dev;
fac5e23e 1861 struct drm_i915_private *dev_priv = to_i915(dev);
7648fa99 1862 unsigned long temp, chipset, gfx;
de227ef0
CW
1863 int ret;
1864
582be6b4
CW
1865 if (!IS_GEN5(dev))
1866 return -ENODEV;
1867
de227ef0
CW
1868 ret = mutex_lock_interruptible(&dev->struct_mutex);
1869 if (ret)
1870 return ret;
7648fa99
JB
1871
1872 temp = i915_mch_val(dev_priv);
1873 chipset = i915_chipset_val(dev_priv);
1874 gfx = i915_gfx_val(dev_priv);
de227ef0 1875 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1876
1877 seq_printf(m, "GMCH temp: %ld\n", temp);
1878 seq_printf(m, "Chipset power: %ld\n", chipset);
1879 seq_printf(m, "GFX power: %ld\n", gfx);
1880 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1881
1882 return 0;
1883}
1884
23b2f8bb
JB
1885static int i915_ring_freq_table(struct seq_file *m, void *unused)
1886{
9f25d007 1887 struct drm_info_node *node = m->private;
23b2f8bb 1888 struct drm_device *dev = node->minor->dev;
fac5e23e 1889 struct drm_i915_private *dev_priv = to_i915(dev);
5bfa0199 1890 int ret = 0;
23b2f8bb 1891 int gpu_freq, ia_freq;
f936ec34 1892 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1893
97d3308a 1894 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1895 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1896 return 0;
1897 }
1898
5bfa0199
PZ
1899 intel_runtime_pm_get(dev_priv);
1900
5c9669ce
TR
1901 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1902
4fc688ce 1903 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1904 if (ret)
5bfa0199 1905 goto out;
23b2f8bb 1906
ef11bdb3 1907 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1908 /* Convert GT frequency to 50 HZ units */
1909 min_gpu_freq =
1910 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1911 max_gpu_freq =
1912 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1913 } else {
1914 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1915 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1916 }
1917
267f0c90 1918 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1919
f936ec34 1920 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1921 ia_freq = gpu_freq;
1922 sandybridge_pcode_read(dev_priv,
1923 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1924 &ia_freq);
3ebecd07 1925 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1926 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1927 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1928 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1929 ((ia_freq >> 0) & 0xff) * 100,
1930 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1931 }
1932
4fc688ce 1933 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1934
5bfa0199
PZ
1935out:
1936 intel_runtime_pm_put(dev_priv);
1937 return ret;
23b2f8bb
JB
1938}
1939
44834a67
CW
1940static int i915_opregion(struct seq_file *m, void *unused)
1941{
9f25d007 1942 struct drm_info_node *node = m->private;
44834a67 1943 struct drm_device *dev = node->minor->dev;
fac5e23e 1944 struct drm_i915_private *dev_priv = to_i915(dev);
44834a67
CW
1945 struct intel_opregion *opregion = &dev_priv->opregion;
1946 int ret;
1947
1948 ret = mutex_lock_interruptible(&dev->struct_mutex);
1949 if (ret)
0d38f009 1950 goto out;
44834a67 1951
2455a8e4
JN
1952 if (opregion->header)
1953 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1954
1955 mutex_unlock(&dev->struct_mutex);
1956
0d38f009 1957out:
44834a67
CW
1958 return 0;
1959}
1960
ada8f955
JN
1961static int i915_vbt(struct seq_file *m, void *unused)
1962{
1963 struct drm_info_node *node = m->private;
1964 struct drm_device *dev = node->minor->dev;
fac5e23e 1965 struct drm_i915_private *dev_priv = to_i915(dev);
ada8f955
JN
1966 struct intel_opregion *opregion = &dev_priv->opregion;
1967
1968 if (opregion->vbt)
1969 seq_write(m, opregion->vbt, opregion->vbt_size);
1970
1971 return 0;
1972}
1973
37811fcc
CW
1974static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1975{
9f25d007 1976 struct drm_info_node *node = m->private;
37811fcc 1977 struct drm_device *dev = node->minor->dev;
b13b8402 1978 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1979 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1980 int ret;
1981
1982 ret = mutex_lock_interruptible(&dev->struct_mutex);
1983 if (ret)
1984 return ret;
37811fcc 1985
0695726e 1986#ifdef CONFIG_DRM_FBDEV_EMULATION
25bcce94
CW
1987 if (to_i915(dev)->fbdev) {
1988 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1989
1990 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1991 fbdev_fb->base.width,
1992 fbdev_fb->base.height,
1993 fbdev_fb->base.depth,
1994 fbdev_fb->base.bits_per_pixel,
1995 fbdev_fb->base.modifier[0],
1996 drm_framebuffer_read_refcount(&fbdev_fb->base));
1997 describe_obj(m, fbdev_fb->obj);
1998 seq_putc(m, '\n');
1999 }
4520f53a 2000#endif
37811fcc 2001
4b096ac1 2002 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 2003 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
2004 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2005 if (fb == fbdev_fb)
37811fcc
CW
2006 continue;
2007
c1ca506d 2008 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2009 fb->base.width,
2010 fb->base.height,
2011 fb->base.depth,
623f9783 2012 fb->base.bits_per_pixel,
c1ca506d 2013 fb->base.modifier[0],
747a598f 2014 drm_framebuffer_read_refcount(&fb->base));
05394f39 2015 describe_obj(m, fb->obj);
267f0c90 2016 seq_putc(m, '\n');
37811fcc 2017 }
4b096ac1 2018 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2019 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2020
2021 return 0;
2022}
2023
c9fe99bd
OM
2024static void describe_ctx_ringbuf(struct seq_file *m,
2025 struct intel_ringbuffer *ringbuf)
2026{
2027 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2028 ringbuf->space, ringbuf->head, ringbuf->tail,
2029 ringbuf->last_retired_head);
2030}
2031
e76d3630
BW
2032static int i915_context_status(struct seq_file *m, void *unused)
2033{
9f25d007 2034 struct drm_info_node *node = m->private;
e76d3630 2035 struct drm_device *dev = node->minor->dev;
fac5e23e 2036 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2037 struct intel_engine_cs *engine;
e2efd130 2038 struct i915_gem_context *ctx;
c3232b18 2039 int ret;
e76d3630 2040
f3d28878 2041 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2042 if (ret)
2043 return ret;
2044
a33afea5 2045 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2046 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2047 if (IS_ERR(ctx->file_priv)) {
2048 seq_puts(m, "(deleted) ");
2049 } else if (ctx->file_priv) {
2050 struct pid *pid = ctx->file_priv->file->pid;
2051 struct task_struct *task;
2052
2053 task = get_pid_task(pid, PIDTYPE_PID);
2054 if (task) {
2055 seq_printf(m, "(%s [%d]) ",
2056 task->comm, task->pid);
2057 put_task_struct(task);
2058 }
2059 } else {
2060 seq_puts(m, "(kernel) ");
2061 }
2062
bca44d80
CW
2063 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2064 seq_putc(m, '\n');
c9fe99bd 2065
bca44d80
CW
2066 for_each_engine(engine, dev_priv) {
2067 struct intel_context *ce = &ctx->engine[engine->id];
2068
2069 seq_printf(m, "%s: ", engine->name);
2070 seq_putc(m, ce->initialised ? 'I' : 'i');
2071 if (ce->state)
2072 describe_obj(m, ce->state);
2073 if (ce->ringbuf)
2074 describe_ctx_ringbuf(m, ce->ringbuf);
c9fe99bd 2075 seq_putc(m, '\n');
c9fe99bd 2076 }
a33afea5 2077
a33afea5 2078 seq_putc(m, '\n');
a168c293
BW
2079 }
2080
f3d28878 2081 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2082
2083 return 0;
2084}
2085
064ca1d2 2086static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2087 struct i915_gem_context *ctx,
0bc40be8 2088 struct intel_engine_cs *engine)
064ca1d2 2089{
bca44d80 2090 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2091 struct page *page;
2092 uint32_t *reg_state;
2093 int j;
2094 unsigned long ggtt_offset = 0;
2095
7069b144
CW
2096 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2097
064ca1d2 2098 if (ctx_obj == NULL) {
7069b144 2099 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2100 return;
2101 }
2102
064ca1d2
TD
2103 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2104 seq_puts(m, "\tNot bound in GGTT\n");
2105 else
2106 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2107
2108 if (i915_gem_object_get_pages(ctx_obj)) {
2109 seq_puts(m, "\tFailed to get pages for context object\n");
2110 return;
2111 }
2112
d1675198 2113 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2114 if (!WARN_ON(page == NULL)) {
2115 reg_state = kmap_atomic(page);
2116
2117 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2118 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2119 ggtt_offset + 4096 + (j * 4),
2120 reg_state[j], reg_state[j + 1],
2121 reg_state[j + 2], reg_state[j + 3]);
2122 }
2123 kunmap_atomic(reg_state);
2124 }
2125
2126 seq_putc(m, '\n');
2127}
2128
c0ab1ae9
BW
2129static int i915_dump_lrc(struct seq_file *m, void *unused)
2130{
2131 struct drm_info_node *node = (struct drm_info_node *) m->private;
2132 struct drm_device *dev = node->minor->dev;
fac5e23e 2133 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2134 struct intel_engine_cs *engine;
e2efd130 2135 struct i915_gem_context *ctx;
b4ac5afc 2136 int ret;
c0ab1ae9
BW
2137
2138 if (!i915.enable_execlists) {
2139 seq_printf(m, "Logical Ring Contexts are disabled\n");
2140 return 0;
2141 }
2142
2143 ret = mutex_lock_interruptible(&dev->struct_mutex);
2144 if (ret)
2145 return ret;
2146
e28e404c 2147 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2148 for_each_engine(engine, dev_priv)
2149 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2150
2151 mutex_unlock(&dev->struct_mutex);
2152
2153 return 0;
2154}
2155
4ba70e44
OM
2156static int i915_execlists(struct seq_file *m, void *data)
2157{
2158 struct drm_info_node *node = (struct drm_info_node *)m->private;
2159 struct drm_device *dev = node->minor->dev;
fac5e23e 2160 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2161 struct intel_engine_cs *engine;
4ba70e44
OM
2162 u32 status_pointer;
2163 u8 read_pointer;
2164 u8 write_pointer;
2165 u32 status;
2166 u32 ctx_id;
2167 struct list_head *cursor;
b4ac5afc 2168 int i, ret;
4ba70e44
OM
2169
2170 if (!i915.enable_execlists) {
2171 seq_puts(m, "Logical Ring Contexts are disabled\n");
2172 return 0;
2173 }
2174
2175 ret = mutex_lock_interruptible(&dev->struct_mutex);
2176 if (ret)
2177 return ret;
2178
fc0412ec
MT
2179 intel_runtime_pm_get(dev_priv);
2180
b4ac5afc 2181 for_each_engine(engine, dev_priv) {
6d3d8274 2182 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2183 int count = 0;
4ba70e44 2184
e2f80391 2185 seq_printf(m, "%s\n", engine->name);
4ba70e44 2186
e2f80391
TU
2187 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2188 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2189 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2190 status, ctx_id);
2191
e2f80391 2192 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2193 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2194
e2f80391 2195 read_pointer = engine->next_context_status_buffer;
5590a5f0 2196 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2197 if (read_pointer > write_pointer)
5590a5f0 2198 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2199 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2200 read_pointer, write_pointer);
2201
5590a5f0 2202 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2203 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2204 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2205
2206 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2207 i, status, ctx_id);
2208 }
2209
27af5eea 2210 spin_lock_bh(&engine->execlist_lock);
e2f80391 2211 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2212 count++;
e2f80391
TU
2213 head_req = list_first_entry_or_null(&engine->execlist_queue,
2214 struct drm_i915_gem_request,
2215 execlist_link);
27af5eea 2216 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2217
2218 seq_printf(m, "\t%d requests in queue\n", count);
2219 if (head_req) {
7069b144
CW
2220 seq_printf(m, "\tHead request context: %u\n",
2221 head_req->ctx->hw_id);
4ba70e44 2222 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2223 head_req->tail);
4ba70e44
OM
2224 }
2225
2226 seq_putc(m, '\n');
2227 }
2228
fc0412ec 2229 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2230 mutex_unlock(&dev->struct_mutex);
2231
2232 return 0;
2233}
2234
ea16a3cd
DV
2235static const char *swizzle_string(unsigned swizzle)
2236{
aee56cff 2237 switch (swizzle) {
ea16a3cd
DV
2238 case I915_BIT_6_SWIZZLE_NONE:
2239 return "none";
2240 case I915_BIT_6_SWIZZLE_9:
2241 return "bit9";
2242 case I915_BIT_6_SWIZZLE_9_10:
2243 return "bit9/bit10";
2244 case I915_BIT_6_SWIZZLE_9_11:
2245 return "bit9/bit11";
2246 case I915_BIT_6_SWIZZLE_9_10_11:
2247 return "bit9/bit10/bit11";
2248 case I915_BIT_6_SWIZZLE_9_17:
2249 return "bit9/bit17";
2250 case I915_BIT_6_SWIZZLE_9_10_17:
2251 return "bit9/bit10/bit17";
2252 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2253 return "unknown";
ea16a3cd
DV
2254 }
2255
2256 return "bug";
2257}
2258
2259static int i915_swizzle_info(struct seq_file *m, void *data)
2260{
9f25d007 2261 struct drm_info_node *node = m->private;
ea16a3cd 2262 struct drm_device *dev = node->minor->dev;
fac5e23e 2263 struct drm_i915_private *dev_priv = to_i915(dev);
22bcfc6a
DV
2264 int ret;
2265
2266 ret = mutex_lock_interruptible(&dev->struct_mutex);
2267 if (ret)
2268 return ret;
c8c8fb33 2269 intel_runtime_pm_get(dev_priv);
ea16a3cd 2270
ea16a3cd
DV
2271 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2272 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2273 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2274 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2275
2276 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2277 seq_printf(m, "DDC = 0x%08x\n",
2278 I915_READ(DCC));
656bfa3a
DV
2279 seq_printf(m, "DDC2 = 0x%08x\n",
2280 I915_READ(DCC2));
ea16a3cd
DV
2281 seq_printf(m, "C0DRB3 = 0x%04x\n",
2282 I915_READ16(C0DRB3));
2283 seq_printf(m, "C1DRB3 = 0x%04x\n",
2284 I915_READ16(C1DRB3));
9d3203e1 2285 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2286 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2287 I915_READ(MAD_DIMM_C0));
2288 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2289 I915_READ(MAD_DIMM_C1));
2290 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2291 I915_READ(MAD_DIMM_C2));
2292 seq_printf(m, "TILECTL = 0x%08x\n",
2293 I915_READ(TILECTL));
5907f5fb 2294 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2295 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2296 I915_READ(GAMTARBMODE));
2297 else
2298 seq_printf(m, "ARB_MODE = 0x%08x\n",
2299 I915_READ(ARB_MODE));
3fa7d235
DV
2300 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2301 I915_READ(DISP_ARB_CTL));
ea16a3cd 2302 }
656bfa3a
DV
2303
2304 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2305 seq_puts(m, "L-shaped memory detected\n");
2306
c8c8fb33 2307 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2308 mutex_unlock(&dev->struct_mutex);
2309
2310 return 0;
2311}
2312
1c60fef5
BW
2313static int per_file_ctx(int id, void *ptr, void *data)
2314{
e2efd130 2315 struct i915_gem_context *ctx = ptr;
1c60fef5 2316 struct seq_file *m = data;
ae6c4806
DV
2317 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2318
2319 if (!ppgtt) {
2320 seq_printf(m, " no ppgtt for context %d\n",
2321 ctx->user_handle);
2322 return 0;
2323 }
1c60fef5 2324
f83d6518
OM
2325 if (i915_gem_context_is_default(ctx))
2326 seq_puts(m, " default context:\n");
2327 else
821d66dd 2328 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2329 ppgtt->debug_dump(ppgtt, m);
2330
2331 return 0;
2332}
2333
77df6772 2334static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2335{
fac5e23e 2336 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2337 struct intel_engine_cs *engine;
77df6772 2338 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2339 int i;
3cf17fc5 2340
77df6772
BW
2341 if (!ppgtt)
2342 return;
2343
b4ac5afc 2344 for_each_engine(engine, dev_priv) {
e2f80391 2345 seq_printf(m, "%s\n", engine->name);
77df6772 2346 for (i = 0; i < 4; i++) {
e2f80391 2347 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2348 pdp <<= 32;
e2f80391 2349 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2350 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2351 }
2352 }
2353}
2354
2355static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2356{
fac5e23e 2357 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2358 struct intel_engine_cs *engine;
3cf17fc5 2359
7e22dbbb 2360 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2361 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2362
b4ac5afc 2363 for_each_engine(engine, dev_priv) {
e2f80391 2364 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2365 if (IS_GEN7(dev_priv))
e2f80391
TU
2366 seq_printf(m, "GFX_MODE: 0x%08x\n",
2367 I915_READ(RING_MODE_GEN7(engine)));
2368 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2369 I915_READ(RING_PP_DIR_BASE(engine)));
2370 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2371 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2372 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2373 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2374 }
2375 if (dev_priv->mm.aliasing_ppgtt) {
2376 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2377
267f0c90 2378 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2379 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2380
87d60b63 2381 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2382 }
1c60fef5 2383
3cf17fc5 2384 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2385}
2386
2387static int i915_ppgtt_info(struct seq_file *m, void *data)
2388{
9f25d007 2389 struct drm_info_node *node = m->private;
77df6772 2390 struct drm_device *dev = node->minor->dev;
fac5e23e 2391 struct drm_i915_private *dev_priv = to_i915(dev);
ea91e401 2392 struct drm_file *file;
77df6772
BW
2393
2394 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2395 if (ret)
2396 return ret;
c8c8fb33 2397 intel_runtime_pm_get(dev_priv);
77df6772
BW
2398
2399 if (INTEL_INFO(dev)->gen >= 8)
2400 gen8_ppgtt_info(m, dev);
2401 else if (INTEL_INFO(dev)->gen >= 6)
2402 gen6_ppgtt_info(m, dev);
2403
1d2ac403 2404 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2405 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2406 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2407 struct task_struct *task;
ea91e401 2408
7cb5dff8 2409 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2410 if (!task) {
2411 ret = -ESRCH;
b0212486 2412 goto out_unlock;
06812760 2413 }
7cb5dff8
GT
2414 seq_printf(m, "\nproc: %s\n", task->comm);
2415 put_task_struct(task);
ea91e401
MT
2416 idr_for_each(&file_priv->context_idr, per_file_ctx,
2417 (void *)(unsigned long)m);
2418 }
b0212486 2419out_unlock:
1d2ac403 2420 mutex_unlock(&dev->filelist_mutex);
ea91e401 2421
c8c8fb33 2422 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2423 mutex_unlock(&dev->struct_mutex);
2424
06812760 2425 return ret;
3cf17fc5
DV
2426}
2427
f5a4c67d
CW
2428static int count_irq_waiters(struct drm_i915_private *i915)
2429{
e2f80391 2430 struct intel_engine_cs *engine;
f5a4c67d 2431 int count = 0;
f5a4c67d 2432
b4ac5afc 2433 for_each_engine(engine, i915)
688e6c72 2434 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2435
2436 return count;
2437}
2438
1854d5ca
CW
2439static int i915_rps_boost_info(struct seq_file *m, void *data)
2440{
2441 struct drm_info_node *node = m->private;
2442 struct drm_device *dev = node->minor->dev;
fac5e23e 2443 struct drm_i915_private *dev_priv = to_i915(dev);
1854d5ca 2444 struct drm_file *file;
1854d5ca 2445
f5a4c67d 2446 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2447 seq_printf(m, "GPU busy? %s [%x]\n",
2448 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d
CW
2449 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2450 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2451 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2452 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2453 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2454 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2455 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2456
2457 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2458 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2459 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2460 struct drm_i915_file_private *file_priv = file->driver_priv;
2461 struct task_struct *task;
2462
2463 rcu_read_lock();
2464 task = pid_task(file->pid, PIDTYPE_PID);
2465 seq_printf(m, "%s [%d]: %d boosts%s\n",
2466 task ? task->comm : "<unknown>",
2467 task ? task->pid : -1,
2e1b8730
CW
2468 file_priv->rps.boosts,
2469 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2470 rcu_read_unlock();
2471 }
2e1b8730
CW
2472 seq_printf(m, "Semaphore boosts: %d%s\n",
2473 dev_priv->rps.semaphores.boosts,
2474 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2475 seq_printf(m, "MMIO flip boosts: %d%s\n",
2476 dev_priv->rps.mmioflips.boosts,
2477 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2478 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2479 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2480 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2481
8d3afd7d 2482 return 0;
1854d5ca
CW
2483}
2484
63573eb7
BW
2485static int i915_llc(struct seq_file *m, void *data)
2486{
9f25d007 2487 struct drm_info_node *node = m->private;
63573eb7 2488 struct drm_device *dev = node->minor->dev;
fac5e23e 2489 struct drm_i915_private *dev_priv = to_i915(dev);
3accaf7e 2490 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2491
63573eb7 2492 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2493 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2494 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2495
2496 return 0;
2497}
2498
fdf5d357
AD
2499static int i915_guc_load_status_info(struct seq_file *m, void *data)
2500{
2501 struct drm_info_node *node = m->private;
fac5e23e 2502 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
fdf5d357
AD
2503 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2504 u32 tmp, i;
2505
2d1fe073 2506 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2507 return 0;
2508
2509 seq_printf(m, "GuC firmware status:\n");
2510 seq_printf(m, "\tpath: %s\n",
2511 guc_fw->guc_fw_path);
2512 seq_printf(m, "\tfetch: %s\n",
2513 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2514 seq_printf(m, "\tload: %s\n",
2515 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2516 seq_printf(m, "\tversion wanted: %d.%d\n",
2517 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2518 seq_printf(m, "\tversion found: %d.%d\n",
2519 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2520 seq_printf(m, "\theader: offset is %d; size = %d\n",
2521 guc_fw->header_offset, guc_fw->header_size);
2522 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2523 guc_fw->ucode_offset, guc_fw->ucode_size);
2524 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2525 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2526
2527 tmp = I915_READ(GUC_STATUS);
2528
2529 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2530 seq_printf(m, "\tBootrom status = 0x%x\n",
2531 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2532 seq_printf(m, "\tuKernel status = 0x%x\n",
2533 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2534 seq_printf(m, "\tMIA Core status = 0x%x\n",
2535 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2536 seq_puts(m, "\nScratch registers:\n");
2537 for (i = 0; i < 16; i++)
2538 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2539
2540 return 0;
2541}
2542
8b417c26
DG
2543static void i915_guc_client_info(struct seq_file *m,
2544 struct drm_i915_private *dev_priv,
2545 struct i915_guc_client *client)
2546{
e2f80391 2547 struct intel_engine_cs *engine;
8b417c26 2548 uint64_t tot = 0;
8b417c26
DG
2549
2550 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2551 client->priority, client->ctx_index, client->proc_desc_offset);
2552 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2553 client->doorbell_id, client->doorbell_offset, client->cookie);
2554 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2555 client->wq_size, client->wq_offset, client->wq_tail);
2556
551aaecd 2557 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2558 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2559 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2560 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2561
b4ac5afc 2562 for_each_engine(engine, dev_priv) {
8b417c26 2563 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2564 client->submissions[engine->id],
e2f80391 2565 engine->name);
0b63bb14 2566 tot += client->submissions[engine->id];
8b417c26
DG
2567 }
2568 seq_printf(m, "\tTotal: %llu\n", tot);
2569}
2570
2571static int i915_guc_info(struct seq_file *m, void *data)
2572{
2573 struct drm_info_node *node = m->private;
2574 struct drm_device *dev = node->minor->dev;
fac5e23e 2575 struct drm_i915_private *dev_priv = to_i915(dev);
8b417c26 2576 struct intel_guc guc;
0a0b457f 2577 struct i915_guc_client client = {};
e2f80391 2578 struct intel_engine_cs *engine;
8b417c26
DG
2579 u64 total = 0;
2580
2d1fe073 2581 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2582 return 0;
2583
5a843307
AD
2584 if (mutex_lock_interruptible(&dev->struct_mutex))
2585 return 0;
2586
8b417c26 2587 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2588 guc = dev_priv->guc;
5a843307 2589 if (guc.execbuf_client)
8b417c26 2590 client = *guc.execbuf_client;
5a843307
AD
2591
2592 mutex_unlock(&dev->struct_mutex);
8b417c26 2593
9636f6db
DG
2594 seq_printf(m, "Doorbell map:\n");
2595 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2596 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2597
8b417c26
DG
2598 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2599 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2600 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2601 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2602 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2603
2604 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2605 for_each_engine(engine, dev_priv) {
397097b0 2606 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2607 engine->name, guc.submissions[engine->id],
2608 guc.last_seqno[engine->id]);
2609 total += guc.submissions[engine->id];
8b417c26
DG
2610 }
2611 seq_printf(m, "\t%s: %llu\n", "Total", total);
2612
2613 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2614 i915_guc_client_info(m, dev_priv, &client);
2615
2616 /* Add more as required ... */
2617
2618 return 0;
2619}
2620
4c7e77fc
AD
2621static int i915_guc_log_dump(struct seq_file *m, void *data)
2622{
2623 struct drm_info_node *node = m->private;
2624 struct drm_device *dev = node->minor->dev;
fac5e23e 2625 struct drm_i915_private *dev_priv = to_i915(dev);
4c7e77fc
AD
2626 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2627 u32 *log;
2628 int i = 0, pg;
2629
2630 if (!log_obj)
2631 return 0;
2632
2633 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2634 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2635
2636 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2637 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2638 *(log + i), *(log + i + 1),
2639 *(log + i + 2), *(log + i + 3));
2640
2641 kunmap_atomic(log);
2642 }
2643
2644 seq_putc(m, '\n');
2645
2646 return 0;
2647}
2648
e91fd8c6
RV
2649static int i915_edp_psr_status(struct seq_file *m, void *data)
2650{
2651 struct drm_info_node *node = m->private;
2652 struct drm_device *dev = node->minor->dev;
fac5e23e 2653 struct drm_i915_private *dev_priv = to_i915(dev);
a031d709 2654 u32 psrperf = 0;
a6cbdb8e
RV
2655 u32 stat[3];
2656 enum pipe pipe;
a031d709 2657 bool enabled = false;
e91fd8c6 2658
3553a8ea
DL
2659 if (!HAS_PSR(dev)) {
2660 seq_puts(m, "PSR not supported\n");
2661 return 0;
2662 }
2663
c8c8fb33
PZ
2664 intel_runtime_pm_get(dev_priv);
2665
fa128fa6 2666 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2667 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2668 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2669 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2670 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2671 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2672 dev_priv->psr.busy_frontbuffer_bits);
2673 seq_printf(m, "Re-enable work scheduled: %s\n",
2674 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2675
3553a8ea 2676 if (HAS_DDI(dev))
443a389f 2677 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2678 else {
2679 for_each_pipe(dev_priv, pipe) {
2680 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2681 VLV_EDP_PSR_CURR_STATE_MASK;
2682 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2683 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2684 enabled = true;
a6cbdb8e
RV
2685 }
2686 }
60e5ffe3
RV
2687
2688 seq_printf(m, "Main link in standby mode: %s\n",
2689 yesno(dev_priv->psr.link_standby));
2690
a6cbdb8e
RV
2691 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2692
2693 if (!HAS_DDI(dev))
2694 for_each_pipe(dev_priv, pipe) {
2695 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2696 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2697 seq_printf(m, " pipe %c", pipe_name(pipe));
2698 }
2699 seq_puts(m, "\n");
e91fd8c6 2700
05eec3c2
RV
2701 /*
2702 * VLV/CHV PSR has no kind of performance counter
2703 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2704 */
2705 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2706 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2707 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2708
2709 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2710 }
fa128fa6 2711 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2712
c8c8fb33 2713 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2714 return 0;
2715}
2716
d2e216d0
RV
2717static int i915_sink_crc(struct seq_file *m, void *data)
2718{
2719 struct drm_info_node *node = m->private;
2720 struct drm_device *dev = node->minor->dev;
d2e216d0
RV
2721 struct intel_connector *connector;
2722 struct intel_dp *intel_dp = NULL;
2723 int ret;
2724 u8 crc[6];
2725
2726 drm_modeset_lock_all(dev);
aca5e361 2727 for_each_intel_connector(dev, connector) {
26c17cf6 2728 struct drm_crtc *crtc;
d2e216d0 2729
26c17cf6 2730 if (!connector->base.state->best_encoder)
d2e216d0
RV
2731 continue;
2732
26c17cf6
ML
2733 crtc = connector->base.state->crtc;
2734 if (!crtc->state->active)
b6ae3c7c
PZ
2735 continue;
2736
26c17cf6 2737 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2738 continue;
2739
26c17cf6 2740 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2741
2742 ret = intel_dp_sink_crc(intel_dp, crc);
2743 if (ret)
2744 goto out;
2745
2746 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2747 crc[0], crc[1], crc[2],
2748 crc[3], crc[4], crc[5]);
2749 goto out;
2750 }
2751 ret = -ENODEV;
2752out:
2753 drm_modeset_unlock_all(dev);
2754 return ret;
2755}
2756
ec013e7f
JB
2757static int i915_energy_uJ(struct seq_file *m, void *data)
2758{
2759 struct drm_info_node *node = m->private;
2760 struct drm_device *dev = node->minor->dev;
fac5e23e 2761 struct drm_i915_private *dev_priv = to_i915(dev);
ec013e7f
JB
2762 u64 power;
2763 u32 units;
2764
2765 if (INTEL_INFO(dev)->gen < 6)
2766 return -ENODEV;
2767
36623ef8
PZ
2768 intel_runtime_pm_get(dev_priv);
2769
ec013e7f
JB
2770 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2771 power = (power & 0x1f00) >> 8;
2772 units = 1000000 / (1 << power); /* convert to uJ */
2773 power = I915_READ(MCH_SECP_NRG_STTS);
2774 power *= units;
2775
36623ef8
PZ
2776 intel_runtime_pm_put(dev_priv);
2777
ec013e7f 2778 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2779
2780 return 0;
2781}
2782
6455c870 2783static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2784{
9f25d007 2785 struct drm_info_node *node = m->private;
371db66a 2786 struct drm_device *dev = node->minor->dev;
fac5e23e 2787 struct drm_i915_private *dev_priv = to_i915(dev);
371db66a 2788
a156e64d
CW
2789 if (!HAS_RUNTIME_PM(dev_priv))
2790 seq_puts(m, "Runtime power management not supported\n");
371db66a 2791
67d97da3 2792 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2793 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2794 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2795#ifdef CONFIG_PM
a6aaec8b
DL
2796 seq_printf(m, "Usage count: %d\n",
2797 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2798#else
2799 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2800#endif
a156e64d 2801 seq_printf(m, "PCI device power state: %s [%d]\n",
91c8a326
CW
2802 pci_power_name(dev_priv->drm.pdev->current_state),
2803 dev_priv->drm.pdev->current_state);
371db66a 2804
ec013e7f
JB
2805 return 0;
2806}
2807
1da51581
ID
2808static int i915_power_domain_info(struct seq_file *m, void *unused)
2809{
9f25d007 2810 struct drm_info_node *node = m->private;
1da51581 2811 struct drm_device *dev = node->minor->dev;
fac5e23e 2812 struct drm_i915_private *dev_priv = to_i915(dev);
1da51581
ID
2813 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2814 int i;
2815
2816 mutex_lock(&power_domains->lock);
2817
2818 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2819 for (i = 0; i < power_domains->power_well_count; i++) {
2820 struct i915_power_well *power_well;
2821 enum intel_display_power_domain power_domain;
2822
2823 power_well = &power_domains->power_wells[i];
2824 seq_printf(m, "%-25s %d\n", power_well->name,
2825 power_well->count);
2826
2827 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2828 power_domain++) {
2829 if (!(BIT(power_domain) & power_well->domains))
2830 continue;
2831
2832 seq_printf(m, " %-23s %d\n",
9895ad03 2833 intel_display_power_domain_str(power_domain),
1da51581
ID
2834 power_domains->domain_use_count[power_domain]);
2835 }
2836 }
2837
2838 mutex_unlock(&power_domains->lock);
2839
2840 return 0;
2841}
2842
b7cec66d
DL
2843static int i915_dmc_info(struct seq_file *m, void *unused)
2844{
2845 struct drm_info_node *node = m->private;
2846 struct drm_device *dev = node->minor->dev;
fac5e23e 2847 struct drm_i915_private *dev_priv = to_i915(dev);
b7cec66d
DL
2848 struct intel_csr *csr;
2849
2850 if (!HAS_CSR(dev)) {
2851 seq_puts(m, "not supported\n");
2852 return 0;
2853 }
2854
2855 csr = &dev_priv->csr;
2856
6fb403de
MK
2857 intel_runtime_pm_get(dev_priv);
2858
b7cec66d
DL
2859 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2860 seq_printf(m, "path: %s\n", csr->fw_path);
2861
2862 if (!csr->dmc_payload)
6fb403de 2863 goto out;
b7cec66d
DL
2864
2865 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2866 CSR_VERSION_MINOR(csr->version));
2867
8337206d
DL
2868 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2869 seq_printf(m, "DC3 -> DC5 count: %d\n",
2870 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2871 seq_printf(m, "DC5 -> DC6 count: %d\n",
2872 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2873 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2874 seq_printf(m, "DC3 -> DC5 count: %d\n",
2875 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2876 }
2877
6fb403de
MK
2878out:
2879 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2880 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2881 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2882
8337206d
DL
2883 intel_runtime_pm_put(dev_priv);
2884
b7cec66d
DL
2885 return 0;
2886}
2887
53f5e3ca
JB
2888static void intel_seq_print_mode(struct seq_file *m, int tabs,
2889 struct drm_display_mode *mode)
2890{
2891 int i;
2892
2893 for (i = 0; i < tabs; i++)
2894 seq_putc(m, '\t');
2895
2896 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2897 mode->base.id, mode->name,
2898 mode->vrefresh, mode->clock,
2899 mode->hdisplay, mode->hsync_start,
2900 mode->hsync_end, mode->htotal,
2901 mode->vdisplay, mode->vsync_start,
2902 mode->vsync_end, mode->vtotal,
2903 mode->type, mode->flags);
2904}
2905
2906static void intel_encoder_info(struct seq_file *m,
2907 struct intel_crtc *intel_crtc,
2908 struct intel_encoder *intel_encoder)
2909{
9f25d007 2910 struct drm_info_node *node = m->private;
53f5e3ca
JB
2911 struct drm_device *dev = node->minor->dev;
2912 struct drm_crtc *crtc = &intel_crtc->base;
2913 struct intel_connector *intel_connector;
2914 struct drm_encoder *encoder;
2915
2916 encoder = &intel_encoder->base;
2917 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2918 encoder->base.id, encoder->name);
53f5e3ca
JB
2919 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2920 struct drm_connector *connector = &intel_connector->base;
2921 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2922 connector->base.id,
c23cc417 2923 connector->name,
53f5e3ca
JB
2924 drm_get_connector_status_name(connector->status));
2925 if (connector->status == connector_status_connected) {
2926 struct drm_display_mode *mode = &crtc->mode;
2927 seq_printf(m, ", mode:\n");
2928 intel_seq_print_mode(m, 2, mode);
2929 } else {
2930 seq_putc(m, '\n');
2931 }
2932 }
2933}
2934
2935static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2936{
9f25d007 2937 struct drm_info_node *node = m->private;
53f5e3ca
JB
2938 struct drm_device *dev = node->minor->dev;
2939 struct drm_crtc *crtc = &intel_crtc->base;
2940 struct intel_encoder *intel_encoder;
23a48d53
ML
2941 struct drm_plane_state *plane_state = crtc->primary->state;
2942 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2943
23a48d53 2944 if (fb)
5aa8a937 2945 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2946 fb->base.id, plane_state->src_x >> 16,
2947 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2948 else
2949 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2950 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2951 intel_encoder_info(m, intel_crtc, intel_encoder);
2952}
2953
2954static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2955{
2956 struct drm_display_mode *mode = panel->fixed_mode;
2957
2958 seq_printf(m, "\tfixed mode:\n");
2959 intel_seq_print_mode(m, 2, mode);
2960}
2961
2962static void intel_dp_info(struct seq_file *m,
2963 struct intel_connector *intel_connector)
2964{
2965 struct intel_encoder *intel_encoder = intel_connector->encoder;
2966 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2967
2968 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2969 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2970 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2971 intel_panel_info(m, &intel_connector->panel);
2972}
2973
2974static void intel_hdmi_info(struct seq_file *m,
2975 struct intel_connector *intel_connector)
2976{
2977 struct intel_encoder *intel_encoder = intel_connector->encoder;
2978 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2979
742f491d 2980 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2981}
2982
2983static void intel_lvds_info(struct seq_file *m,
2984 struct intel_connector *intel_connector)
2985{
2986 intel_panel_info(m, &intel_connector->panel);
2987}
2988
2989static void intel_connector_info(struct seq_file *m,
2990 struct drm_connector *connector)
2991{
2992 struct intel_connector *intel_connector = to_intel_connector(connector);
2993 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2994 struct drm_display_mode *mode;
53f5e3ca
JB
2995
2996 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2997 connector->base.id, connector->name,
53f5e3ca
JB
2998 drm_get_connector_status_name(connector->status));
2999 if (connector->status == connector_status_connected) {
3000 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3001 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3002 connector->display_info.width_mm,
3003 connector->display_info.height_mm);
3004 seq_printf(m, "\tsubpixel order: %s\n",
3005 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3006 seq_printf(m, "\tCEA rev: %d\n",
3007 connector->display_info.cea_rev);
3008 }
ee648a74
ML
3009
3010 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3011 return;
3012
3013 switch (connector->connector_type) {
3014 case DRM_MODE_CONNECTOR_DisplayPort:
3015 case DRM_MODE_CONNECTOR_eDP:
3016 intel_dp_info(m, intel_connector);
3017 break;
3018 case DRM_MODE_CONNECTOR_LVDS:
3019 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 3020 intel_lvds_info(m, intel_connector);
ee648a74
ML
3021 break;
3022 case DRM_MODE_CONNECTOR_HDMIA:
3023 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3024 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3025 intel_hdmi_info(m, intel_connector);
3026 break;
3027 default:
3028 break;
36cd7444 3029 }
53f5e3ca 3030
f103fc7d
JB
3031 seq_printf(m, "\tmodes:\n");
3032 list_for_each_entry(mode, &connector->modes, head)
3033 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3034}
3035
065f2ec2
CW
3036static bool cursor_active(struct drm_device *dev, int pipe)
3037{
fac5e23e 3038 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3039 u32 state;
3040
3041 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3042 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3043 else
5efb3e28 3044 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3045
3046 return state;
3047}
3048
3049static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3050{
fac5e23e 3051 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3052 u32 pos;
3053
5efb3e28 3054 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3055
3056 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3057 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3058 *x = -*x;
3059
3060 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3061 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3062 *y = -*y;
3063
3064 return cursor_active(dev, pipe);
3065}
3066
3abc4e09
RF
3067static const char *plane_type(enum drm_plane_type type)
3068{
3069 switch (type) {
3070 case DRM_PLANE_TYPE_OVERLAY:
3071 return "OVL";
3072 case DRM_PLANE_TYPE_PRIMARY:
3073 return "PRI";
3074 case DRM_PLANE_TYPE_CURSOR:
3075 return "CUR";
3076 /*
3077 * Deliberately omitting default: to generate compiler warnings
3078 * when a new drm_plane_type gets added.
3079 */
3080 }
3081
3082 return "unknown";
3083}
3084
3085static const char *plane_rotation(unsigned int rotation)
3086{
3087 static char buf[48];
3088 /*
3089 * According to doc only one DRM_ROTATE_ is allowed but this
3090 * will print them all to visualize if the values are misused
3091 */
3092 snprintf(buf, sizeof(buf),
3093 "%s%s%s%s%s%s(0x%08x)",
3094 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3095 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3096 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3097 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3098 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3099 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3100 rotation);
3101
3102 return buf;
3103}
3104
3105static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3106{
3107 struct drm_info_node *node = m->private;
3108 struct drm_device *dev = node->minor->dev;
3109 struct intel_plane *intel_plane;
3110
3111 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3112 struct drm_plane_state *state;
3113 struct drm_plane *plane = &intel_plane->base;
3114
3115 if (!plane->state) {
3116 seq_puts(m, "plane->state is NULL!\n");
3117 continue;
3118 }
3119
3120 state = plane->state;
3121
3122 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3123 plane->base.id,
3124 plane_type(intel_plane->base.type),
3125 state->crtc_x, state->crtc_y,
3126 state->crtc_w, state->crtc_h,
3127 (state->src_x >> 16),
3128 ((state->src_x & 0xffff) * 15625) >> 10,
3129 (state->src_y >> 16),
3130 ((state->src_y & 0xffff) * 15625) >> 10,
3131 (state->src_w >> 16),
3132 ((state->src_w & 0xffff) * 15625) >> 10,
3133 (state->src_h >> 16),
3134 ((state->src_h & 0xffff) * 15625) >> 10,
3135 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3136 plane_rotation(state->rotation));
3137 }
3138}
3139
3140static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3141{
3142 struct intel_crtc_state *pipe_config;
3143 int num_scalers = intel_crtc->num_scalers;
3144 int i;
3145
3146 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3147
3148 /* Not all platformas have a scaler */
3149 if (num_scalers) {
3150 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3151 num_scalers,
3152 pipe_config->scaler_state.scaler_users,
3153 pipe_config->scaler_state.scaler_id);
3154
3155 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3156 struct intel_scaler *sc =
3157 &pipe_config->scaler_state.scalers[i];
3158
3159 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3160 i, yesno(sc->in_use), sc->mode);
3161 }
3162 seq_puts(m, "\n");
3163 } else {
3164 seq_puts(m, "\tNo scalers available on this platform\n");
3165 }
3166}
3167
53f5e3ca
JB
3168static int i915_display_info(struct seq_file *m, void *unused)
3169{
9f25d007 3170 struct drm_info_node *node = m->private;
53f5e3ca 3171 struct drm_device *dev = node->minor->dev;
fac5e23e 3172 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2 3173 struct intel_crtc *crtc;
53f5e3ca
JB
3174 struct drm_connector *connector;
3175
b0e5ddf3 3176 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3177 drm_modeset_lock_all(dev);
3178 seq_printf(m, "CRTC info\n");
3179 seq_printf(m, "---------\n");
d3fcc808 3180 for_each_intel_crtc(dev, crtc) {
065f2ec2 3181 bool active;
f77076c9 3182 struct intel_crtc_state *pipe_config;
065f2ec2 3183 int x, y;
53f5e3ca 3184
f77076c9
ML
3185 pipe_config = to_intel_crtc_state(crtc->base.state);
3186
3abc4e09 3187 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3188 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3189 yesno(pipe_config->base.active),
3abc4e09
RF
3190 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3191 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3192
f77076c9 3193 if (pipe_config->base.active) {
065f2ec2
CW
3194 intel_crtc_info(m, crtc);
3195
a23dc658 3196 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3197 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3198 yesno(crtc->cursor_base),
3dd512fb
MR
3199 x, y, crtc->base.cursor->state->crtc_w,
3200 crtc->base.cursor->state->crtc_h,
57127efa 3201 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3202 intel_scaler_info(m, crtc);
3203 intel_plane_info(m, crtc);
a23dc658 3204 }
cace841c
DV
3205
3206 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3207 yesno(!crtc->cpu_fifo_underrun_disabled),
3208 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3209 }
3210
3211 seq_printf(m, "\n");
3212 seq_printf(m, "Connector info\n");
3213 seq_printf(m, "--------------\n");
3214 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3215 intel_connector_info(m, connector);
3216 }
3217 drm_modeset_unlock_all(dev);
b0e5ddf3 3218 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3219
3220 return 0;
3221}
3222
e04934cf
BW
3223static int i915_semaphore_status(struct seq_file *m, void *unused)
3224{
3225 struct drm_info_node *node = (struct drm_info_node *) m->private;
3226 struct drm_device *dev = node->minor->dev;
fac5e23e 3227 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3228 struct intel_engine_cs *engine;
e04934cf 3229 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3230 enum intel_engine_id id;
3231 int j, ret;
e04934cf 3232
c033666a 3233 if (!i915_semaphore_is_enabled(dev_priv)) {
e04934cf
BW
3234 seq_puts(m, "Semaphores are disabled\n");
3235 return 0;
3236 }
3237
3238 ret = mutex_lock_interruptible(&dev->struct_mutex);
3239 if (ret)
3240 return ret;
03872064 3241 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3242
3243 if (IS_BROADWELL(dev)) {
3244 struct page *page;
3245 uint64_t *seqno;
3246
3247 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3248
3249 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3250 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3251 uint64_t offset;
3252
e2f80391 3253 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3254
3255 seq_puts(m, " Last signal:");
3256 for (j = 0; j < num_rings; j++) {
c3232b18 3257 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3258 seq_printf(m, "0x%08llx (0x%02llx) ",
3259 seqno[offset], offset * 8);
3260 }
3261 seq_putc(m, '\n');
3262
3263 seq_puts(m, " Last wait: ");
3264 for (j = 0; j < num_rings; j++) {
c3232b18 3265 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3266 seq_printf(m, "0x%08llx (0x%02llx) ",
3267 seqno[offset], offset * 8);
3268 }
3269 seq_putc(m, '\n');
3270
3271 }
3272 kunmap_atomic(seqno);
3273 } else {
3274 seq_puts(m, " Last signal:");
b4ac5afc 3275 for_each_engine(engine, dev_priv)
e04934cf
BW
3276 for (j = 0; j < num_rings; j++)
3277 seq_printf(m, "0x%08x\n",
e2f80391 3278 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3279 seq_putc(m, '\n');
3280 }
3281
3282 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3283 for_each_engine(engine, dev_priv) {
3284 for (j = 0; j < num_rings; j++)
e2f80391
TU
3285 seq_printf(m, " 0x%08x ",
3286 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3287 seq_putc(m, '\n');
3288 }
3289 seq_putc(m, '\n');
3290
03872064 3291 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3292 mutex_unlock(&dev->struct_mutex);
3293 return 0;
3294}
3295
728e29d7
DV
3296static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3297{
3298 struct drm_info_node *node = (struct drm_info_node *) m->private;
3299 struct drm_device *dev = node->minor->dev;
fac5e23e 3300 struct drm_i915_private *dev_priv = to_i915(dev);
728e29d7
DV
3301 int i;
3302
3303 drm_modeset_lock_all(dev);
3304 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3305 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3306
3307 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3308 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3309 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3310 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3311 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3312 seq_printf(m, " dpll_md: 0x%08x\n",
3313 pll->config.hw_state.dpll_md);
3314 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3315 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3316 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3317 }
3318 drm_modeset_unlock_all(dev);
3319
3320 return 0;
3321}
3322
1ed1ef9d 3323static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3324{
3325 int i;
3326 int ret;
e2f80391 3327 struct intel_engine_cs *engine;
888b5995
AS
3328 struct drm_info_node *node = (struct drm_info_node *) m->private;
3329 struct drm_device *dev = node->minor->dev;
fac5e23e 3330 struct drm_i915_private *dev_priv = to_i915(dev);
33136b06 3331 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3332 enum intel_engine_id id;
888b5995 3333
888b5995
AS
3334 ret = mutex_lock_interruptible(&dev->struct_mutex);
3335 if (ret)
3336 return ret;
3337
3338 intel_runtime_pm_get(dev_priv);
3339
33136b06 3340 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3341 for_each_engine_id(engine, dev_priv, id)
33136b06 3342 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3343 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3344 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3345 i915_reg_t addr;
3346 u32 mask, value, read;
2fa60f6d 3347 bool ok;
888b5995 3348
33136b06
AS
3349 addr = workarounds->reg[i].addr;
3350 mask = workarounds->reg[i].mask;
3351 value = workarounds->reg[i].value;
2fa60f6d
MK
3352 read = I915_READ(addr);
3353 ok = (value & mask) == (read & mask);
3354 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3355 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3356 }
3357
3358 intel_runtime_pm_put(dev_priv);
3359 mutex_unlock(&dev->struct_mutex);
3360
3361 return 0;
3362}
3363
c5511e44
DL
3364static int i915_ddb_info(struct seq_file *m, void *unused)
3365{
3366 struct drm_info_node *node = m->private;
3367 struct drm_device *dev = node->minor->dev;
fac5e23e 3368 struct drm_i915_private *dev_priv = to_i915(dev);
c5511e44
DL
3369 struct skl_ddb_allocation *ddb;
3370 struct skl_ddb_entry *entry;
3371 enum pipe pipe;
3372 int plane;
3373
2fcffe19
DL
3374 if (INTEL_INFO(dev)->gen < 9)
3375 return 0;
3376
c5511e44
DL
3377 drm_modeset_lock_all(dev);
3378
3379 ddb = &dev_priv->wm.skl_hw.ddb;
3380
3381 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3382
3383 for_each_pipe(dev_priv, pipe) {
3384 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3385
dd740780 3386 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3387 entry = &ddb->plane[pipe][plane];
3388 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3389 entry->start, entry->end,
3390 skl_ddb_entry_size(entry));
3391 }
3392
4969d33e 3393 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3394 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3395 entry->end, skl_ddb_entry_size(entry));
3396 }
3397
3398 drm_modeset_unlock_all(dev);
3399
3400 return 0;
3401}
3402
a54746e3
VK
3403static void drrs_status_per_crtc(struct seq_file *m,
3404 struct drm_device *dev, struct intel_crtc *intel_crtc)
3405{
fac5e23e 3406 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3407 struct i915_drrs *drrs = &dev_priv->drrs;
3408 int vrefresh = 0;
26875fe5 3409 struct drm_connector *connector;
a54746e3 3410
26875fe5
ML
3411 drm_for_each_connector(connector, dev) {
3412 if (connector->state->crtc != &intel_crtc->base)
3413 continue;
3414
3415 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3416 }
3417
3418 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3419 seq_puts(m, "\tVBT: DRRS_type: Static");
3420 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3421 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3422 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3423 seq_puts(m, "\tVBT: DRRS_type: None");
3424 else
3425 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3426
3427 seq_puts(m, "\n\n");
3428
f77076c9 3429 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3430 struct intel_panel *panel;
3431
3432 mutex_lock(&drrs->mutex);
3433 /* DRRS Supported */
3434 seq_puts(m, "\tDRRS Supported: Yes\n");
3435
3436 /* disable_drrs() will make drrs->dp NULL */
3437 if (!drrs->dp) {
3438 seq_puts(m, "Idleness DRRS: Disabled");
3439 mutex_unlock(&drrs->mutex);
3440 return;
3441 }
3442
3443 panel = &drrs->dp->attached_connector->panel;
3444 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3445 drrs->busy_frontbuffer_bits);
3446
3447 seq_puts(m, "\n\t\t");
3448 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3449 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3450 vrefresh = panel->fixed_mode->vrefresh;
3451 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3452 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3453 vrefresh = panel->downclock_mode->vrefresh;
3454 } else {
3455 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3456 drrs->refresh_rate_type);
3457 mutex_unlock(&drrs->mutex);
3458 return;
3459 }
3460 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3461
3462 seq_puts(m, "\n\t\t");
3463 mutex_unlock(&drrs->mutex);
3464 } else {
3465 /* DRRS not supported. Print the VBT parameter*/
3466 seq_puts(m, "\tDRRS Supported : No");
3467 }
3468 seq_puts(m, "\n");
3469}
3470
3471static int i915_drrs_status(struct seq_file *m, void *unused)
3472{
3473 struct drm_info_node *node = m->private;
3474 struct drm_device *dev = node->minor->dev;
3475 struct intel_crtc *intel_crtc;
3476 int active_crtc_cnt = 0;
3477
26875fe5 3478 drm_modeset_lock_all(dev);
a54746e3 3479 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3480 if (intel_crtc->base.state->active) {
a54746e3
VK
3481 active_crtc_cnt++;
3482 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3483
3484 drrs_status_per_crtc(m, dev, intel_crtc);
3485 }
a54746e3 3486 }
26875fe5 3487 drm_modeset_unlock_all(dev);
a54746e3
VK
3488
3489 if (!active_crtc_cnt)
3490 seq_puts(m, "No active crtc found\n");
3491
3492 return 0;
3493}
3494
07144428
DL
3495struct pipe_crc_info {
3496 const char *name;
3497 struct drm_device *dev;
3498 enum pipe pipe;
3499};
3500
11bed958
DA
3501static int i915_dp_mst_info(struct seq_file *m, void *unused)
3502{
3503 struct drm_info_node *node = (struct drm_info_node *) m->private;
3504 struct drm_device *dev = node->minor->dev;
11bed958
DA
3505 struct intel_encoder *intel_encoder;
3506 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3507 struct drm_connector *connector;
3508
11bed958 3509 drm_modeset_lock_all(dev);
b6dabe3b
ML
3510 drm_for_each_connector(connector, dev) {
3511 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3512 continue;
b6dabe3b
ML
3513
3514 intel_encoder = intel_attached_encoder(connector);
3515 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3516 continue;
3517
3518 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3519 if (!intel_dig_port->dp.can_mst)
3520 continue;
b6dabe3b 3521
40ae80cc
JB
3522 seq_printf(m, "MST Source Port %c\n",
3523 port_name(intel_dig_port->port));
11bed958
DA
3524 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3525 }
3526 drm_modeset_unlock_all(dev);
3527 return 0;
3528}
3529
07144428
DL
3530static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3531{
be5c7a90 3532 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3533 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3534 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3535
7eb1c496
DV
3536 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3537 return -ENODEV;
3538
d538bbdf
DL
3539 spin_lock_irq(&pipe_crc->lock);
3540
3541 if (pipe_crc->opened) {
3542 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3543 return -EBUSY; /* already open */
3544 }
3545
d538bbdf 3546 pipe_crc->opened = true;
07144428
DL
3547 filep->private_data = inode->i_private;
3548
d538bbdf
DL
3549 spin_unlock_irq(&pipe_crc->lock);
3550
07144428
DL
3551 return 0;
3552}
3553
3554static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3555{
be5c7a90 3556 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3557 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3558 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3559
d538bbdf
DL
3560 spin_lock_irq(&pipe_crc->lock);
3561 pipe_crc->opened = false;
3562 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3563
07144428
DL
3564 return 0;
3565}
3566
3567/* (6 fields, 8 chars each, space separated (5) + '\n') */
3568#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3569/* account for \'0' */
3570#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3571
3572static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3573{
d538bbdf
DL
3574 assert_spin_locked(&pipe_crc->lock);
3575 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3576 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3577}
3578
3579static ssize_t
3580i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3581 loff_t *pos)
3582{
3583 struct pipe_crc_info *info = filep->private_data;
3584 struct drm_device *dev = info->dev;
fac5e23e 3585 struct drm_i915_private *dev_priv = to_i915(dev);
07144428
DL
3586 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3587 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3588 int n_entries;
07144428
DL
3589 ssize_t bytes_read;
3590
3591 /*
3592 * Don't allow user space to provide buffers not big enough to hold
3593 * a line of data.
3594 */
3595 if (count < PIPE_CRC_LINE_LEN)
3596 return -EINVAL;
3597
3598 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3599 return 0;
07144428
DL
3600
3601 /* nothing to read */
d538bbdf 3602 spin_lock_irq(&pipe_crc->lock);
07144428 3603 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3604 int ret;
3605
3606 if (filep->f_flags & O_NONBLOCK) {
3607 spin_unlock_irq(&pipe_crc->lock);
07144428 3608 return -EAGAIN;
d538bbdf 3609 }
07144428 3610
d538bbdf
DL
3611 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3612 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3613 if (ret) {
3614 spin_unlock_irq(&pipe_crc->lock);
3615 return ret;
3616 }
8bf1e9f1
SH
3617 }
3618
07144428 3619 /* We now have one or more entries to read */
9ad6d99f 3620 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3621
07144428 3622 bytes_read = 0;
9ad6d99f
VS
3623 while (n_entries > 0) {
3624 struct intel_pipe_crc_entry *entry =
3625 &pipe_crc->entries[pipe_crc->tail];
07144428 3626 int ret;
8bf1e9f1 3627
9ad6d99f
VS
3628 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3629 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3630 break;
3631
3632 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3633 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3634
07144428
DL
3635 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3636 "%8u %8x %8x %8x %8x %8x\n",
3637 entry->frame, entry->crc[0],
3638 entry->crc[1], entry->crc[2],
3639 entry->crc[3], entry->crc[4]);
3640
9ad6d99f
VS
3641 spin_unlock_irq(&pipe_crc->lock);
3642
3643 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3644 if (ret == PIPE_CRC_LINE_LEN)
3645 return -EFAULT;
b2c88f5b 3646
9ad6d99f
VS
3647 user_buf += PIPE_CRC_LINE_LEN;
3648 n_entries--;
3649
3650 spin_lock_irq(&pipe_crc->lock);
3651 }
8bf1e9f1 3652
d538bbdf
DL
3653 spin_unlock_irq(&pipe_crc->lock);
3654
07144428
DL
3655 return bytes_read;
3656}
3657
3658static const struct file_operations i915_pipe_crc_fops = {
3659 .owner = THIS_MODULE,
3660 .open = i915_pipe_crc_open,
3661 .read = i915_pipe_crc_read,
3662 .release = i915_pipe_crc_release,
3663};
3664
3665static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3666 {
3667 .name = "i915_pipe_A_crc",
3668 .pipe = PIPE_A,
3669 },
3670 {
3671 .name = "i915_pipe_B_crc",
3672 .pipe = PIPE_B,
3673 },
3674 {
3675 .name = "i915_pipe_C_crc",
3676 .pipe = PIPE_C,
3677 },
3678};
3679
3680static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3681 enum pipe pipe)
3682{
3683 struct drm_device *dev = minor->dev;
3684 struct dentry *ent;
3685 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3686
3687 info->dev = dev;
3688 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3689 &i915_pipe_crc_fops);
f3c5fe97
WY
3690 if (!ent)
3691 return -ENOMEM;
07144428
DL
3692
3693 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3694}
3695
e8dfcf78 3696static const char * const pipe_crc_sources[] = {
926321d5
DV
3697 "none",
3698 "plane1",
3699 "plane2",
3700 "pf",
5b3a856b 3701 "pipe",
3d099a05
DV
3702 "TV",
3703 "DP-B",
3704 "DP-C",
3705 "DP-D",
46a19188 3706 "auto",
926321d5
DV
3707};
3708
3709static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3710{
3711 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3712 return pipe_crc_sources[source];
3713}
3714
bd9db02f 3715static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3716{
3717 struct drm_device *dev = m->private;
fac5e23e 3718 struct drm_i915_private *dev_priv = to_i915(dev);
926321d5
DV
3719 int i;
3720
3721 for (i = 0; i < I915_MAX_PIPES; i++)
3722 seq_printf(m, "%c %s\n", pipe_name(i),
3723 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3724
3725 return 0;
3726}
3727
bd9db02f 3728static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3729{
3730 struct drm_device *dev = inode->i_private;
3731
bd9db02f 3732 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3733}
3734
46a19188 3735static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3736 uint32_t *val)
3737{
46a19188
DV
3738 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3739 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3740
3741 switch (*source) {
52f843f6
DV
3742 case INTEL_PIPE_CRC_SOURCE_PIPE:
3743 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3744 break;
3745 case INTEL_PIPE_CRC_SOURCE_NONE:
3746 *val = 0;
3747 break;
3748 default:
3749 return -EINVAL;
3750 }
3751
3752 return 0;
3753}
3754
46a19188
DV
3755static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3756 enum intel_pipe_crc_source *source)
3757{
3758 struct intel_encoder *encoder;
3759 struct intel_crtc *crtc;
26756809 3760 struct intel_digital_port *dig_port;
46a19188
DV
3761 int ret = 0;
3762
3763 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3764
6e9f798d 3765 drm_modeset_lock_all(dev);
b2784e15 3766 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3767 if (!encoder->base.crtc)
3768 continue;
3769
3770 crtc = to_intel_crtc(encoder->base.crtc);
3771
3772 if (crtc->pipe != pipe)
3773 continue;
3774
3775 switch (encoder->type) {
3776 case INTEL_OUTPUT_TVOUT:
3777 *source = INTEL_PIPE_CRC_SOURCE_TV;
3778 break;
cca0502b 3779 case INTEL_OUTPUT_DP:
46a19188 3780 case INTEL_OUTPUT_EDP:
26756809
DV
3781 dig_port = enc_to_dig_port(&encoder->base);
3782 switch (dig_port->port) {
3783 case PORT_B:
3784 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3785 break;
3786 case PORT_C:
3787 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3788 break;
3789 case PORT_D:
3790 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3791 break;
3792 default:
3793 WARN(1, "nonexisting DP port %c\n",
3794 port_name(dig_port->port));
3795 break;
3796 }
46a19188 3797 break;
6847d71b
PZ
3798 default:
3799 break;
46a19188
DV
3800 }
3801 }
6e9f798d 3802 drm_modeset_unlock_all(dev);
46a19188
DV
3803
3804 return ret;
3805}
3806
3807static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3808 enum pipe pipe,
3809 enum intel_pipe_crc_source *source,
7ac0129b
DV
3810 uint32_t *val)
3811{
fac5e23e 3812 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3813 bool need_stable_symbols = false;
3814
46a19188
DV
3815 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3816 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3817 if (ret)
3818 return ret;
3819 }
3820
3821 switch (*source) {
7ac0129b
DV
3822 case INTEL_PIPE_CRC_SOURCE_PIPE:
3823 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3824 break;
3825 case INTEL_PIPE_CRC_SOURCE_DP_B:
3826 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3827 need_stable_symbols = true;
7ac0129b
DV
3828 break;
3829 case INTEL_PIPE_CRC_SOURCE_DP_C:
3830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3831 need_stable_symbols = true;
7ac0129b 3832 break;
2be57922
VS
3833 case INTEL_PIPE_CRC_SOURCE_DP_D:
3834 if (!IS_CHERRYVIEW(dev))
3835 return -EINVAL;
3836 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3837 need_stable_symbols = true;
3838 break;
7ac0129b
DV
3839 case INTEL_PIPE_CRC_SOURCE_NONE:
3840 *val = 0;
3841 break;
3842 default:
3843 return -EINVAL;
3844 }
3845
8d2f24ca
DV
3846 /*
3847 * When the pipe CRC tap point is after the transcoders we need
3848 * to tweak symbol-level features to produce a deterministic series of
3849 * symbols for a given frame. We need to reset those features only once
3850 * a frame (instead of every nth symbol):
3851 * - DC-balance: used to ensure a better clock recovery from the data
3852 * link (SDVO)
3853 * - DisplayPort scrambling: used for EMI reduction
3854 */
3855 if (need_stable_symbols) {
3856 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3857
8d2f24ca 3858 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3859 switch (pipe) {
3860 case PIPE_A:
8d2f24ca 3861 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3862 break;
3863 case PIPE_B:
8d2f24ca 3864 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3865 break;
3866 case PIPE_C:
3867 tmp |= PIPE_C_SCRAMBLE_RESET;
3868 break;
3869 default:
3870 return -EINVAL;
3871 }
8d2f24ca
DV
3872 I915_WRITE(PORT_DFT2_G4X, tmp);
3873 }
3874
7ac0129b
DV
3875 return 0;
3876}
3877
4b79ebf7 3878static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3879 enum pipe pipe,
3880 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3881 uint32_t *val)
3882{
fac5e23e 3883 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3884 bool need_stable_symbols = false;
3885
46a19188
DV
3886 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3887 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3888 if (ret)
3889 return ret;
3890 }
3891
3892 switch (*source) {
4b79ebf7
DV
3893 case INTEL_PIPE_CRC_SOURCE_PIPE:
3894 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3895 break;
3896 case INTEL_PIPE_CRC_SOURCE_TV:
3897 if (!SUPPORTS_TV(dev))
3898 return -EINVAL;
3899 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3900 break;
3901 case INTEL_PIPE_CRC_SOURCE_DP_B:
3902 if (!IS_G4X(dev))
3903 return -EINVAL;
3904 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3905 need_stable_symbols = true;
4b79ebf7
DV
3906 break;
3907 case INTEL_PIPE_CRC_SOURCE_DP_C:
3908 if (!IS_G4X(dev))
3909 return -EINVAL;
3910 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3911 need_stable_symbols = true;
4b79ebf7
DV
3912 break;
3913 case INTEL_PIPE_CRC_SOURCE_DP_D:
3914 if (!IS_G4X(dev))
3915 return -EINVAL;
3916 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3917 need_stable_symbols = true;
4b79ebf7
DV
3918 break;
3919 case INTEL_PIPE_CRC_SOURCE_NONE:
3920 *val = 0;
3921 break;
3922 default:
3923 return -EINVAL;
3924 }
3925
84093603
DV
3926 /*
3927 * When the pipe CRC tap point is after the transcoders we need
3928 * to tweak symbol-level features to produce a deterministic series of
3929 * symbols for a given frame. We need to reset those features only once
3930 * a frame (instead of every nth symbol):
3931 * - DC-balance: used to ensure a better clock recovery from the data
3932 * link (SDVO)
3933 * - DisplayPort scrambling: used for EMI reduction
3934 */
3935 if (need_stable_symbols) {
3936 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3937
3938 WARN_ON(!IS_G4X(dev));
3939
3940 I915_WRITE(PORT_DFT_I9XX,
3941 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3942
3943 if (pipe == PIPE_A)
3944 tmp |= PIPE_A_SCRAMBLE_RESET;
3945 else
3946 tmp |= PIPE_B_SCRAMBLE_RESET;
3947
3948 I915_WRITE(PORT_DFT2_G4X, tmp);
3949 }
3950
4b79ebf7
DV
3951 return 0;
3952}
3953
8d2f24ca
DV
3954static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3955 enum pipe pipe)
3956{
fac5e23e 3957 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3958 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3959
eb736679
VS
3960 switch (pipe) {
3961 case PIPE_A:
8d2f24ca 3962 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3963 break;
3964 case PIPE_B:
8d2f24ca 3965 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3966 break;
3967 case PIPE_C:
3968 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3969 break;
3970 default:
3971 return;
3972 }
8d2f24ca
DV
3973 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3974 tmp &= ~DC_BALANCE_RESET_VLV;
3975 I915_WRITE(PORT_DFT2_G4X, tmp);
3976
3977}
3978
84093603
DV
3979static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3980 enum pipe pipe)
3981{
fac5e23e 3982 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3983 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3984
3985 if (pipe == PIPE_A)
3986 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3987 else
3988 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3989 I915_WRITE(PORT_DFT2_G4X, tmp);
3990
3991 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3992 I915_WRITE(PORT_DFT_I9XX,
3993 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3994 }
3995}
3996
46a19188 3997static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3998 uint32_t *val)
3999{
46a19188
DV
4000 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4001 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4002
4003 switch (*source) {
5b3a856b
DV
4004 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4005 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4006 break;
4007 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4008 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4009 break;
5b3a856b
DV
4010 case INTEL_PIPE_CRC_SOURCE_PIPE:
4011 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4012 break;
3d099a05 4013 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4014 *val = 0;
4015 break;
3d099a05
DV
4016 default:
4017 return -EINVAL;
5b3a856b
DV
4018 }
4019
4020 return 0;
4021}
4022
c4e2d043 4023static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51 4024{
fac5e23e 4025 struct drm_i915_private *dev_priv = to_i915(dev);
fabf6e51
DV
4026 struct intel_crtc *crtc =
4027 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4028 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4029 struct drm_atomic_state *state;
4030 int ret = 0;
fabf6e51
DV
4031
4032 drm_modeset_lock_all(dev);
c4e2d043
ML
4033 state = drm_atomic_state_alloc(dev);
4034 if (!state) {
4035 ret = -ENOMEM;
4036 goto out;
fabf6e51 4037 }
fabf6e51 4038
c4e2d043
ML
4039 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4040 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4041 if (IS_ERR(pipe_config)) {
4042 ret = PTR_ERR(pipe_config);
4043 goto out;
4044 }
fabf6e51 4045
c4e2d043
ML
4046 pipe_config->pch_pfit.force_thru = enable;
4047 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4048 pipe_config->pch_pfit.enabled != enable)
4049 pipe_config->base.connectors_changed = true;
1b509259 4050
c4e2d043
ML
4051 ret = drm_atomic_commit(state);
4052out:
fabf6e51 4053 drm_modeset_unlock_all(dev);
c4e2d043
ML
4054 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4055 if (ret)
4056 drm_atomic_state_free(state);
fabf6e51
DV
4057}
4058
4059static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4060 enum pipe pipe,
4061 enum intel_pipe_crc_source *source,
5b3a856b
DV
4062 uint32_t *val)
4063{
46a19188
DV
4064 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4065 *source = INTEL_PIPE_CRC_SOURCE_PF;
4066
4067 switch (*source) {
5b3a856b
DV
4068 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4069 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4070 break;
4071 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4072 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4073 break;
4074 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4075 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4076 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4077
5b3a856b
DV
4078 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4079 break;
3d099a05 4080 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4081 *val = 0;
4082 break;
3d099a05
DV
4083 default:
4084 return -EINVAL;
5b3a856b
DV
4085 }
4086
4087 return 0;
4088}
4089
926321d5
DV
4090static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4091 enum intel_pipe_crc_source source)
4092{
fac5e23e 4093 struct drm_i915_private *dev_priv = to_i915(dev);
cc3da175 4094 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4095 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4096 pipe));
e129649b 4097 enum intel_display_power_domain power_domain;
432f3342 4098 u32 val = 0; /* shut up gcc */
5b3a856b 4099 int ret;
926321d5 4100
cc3da175
DL
4101 if (pipe_crc->source == source)
4102 return 0;
4103
ae676fcd
DL
4104 /* forbid changing the source without going back to 'none' */
4105 if (pipe_crc->source && source)
4106 return -EINVAL;
4107
e129649b
ID
4108 power_domain = POWER_DOMAIN_PIPE(pipe);
4109 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4110 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4111 return -EIO;
4112 }
4113
52f843f6 4114 if (IS_GEN2(dev))
46a19188 4115 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4116 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4117 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4118 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4119 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4120 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4121 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4122 else
fabf6e51 4123 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4124
4125 if (ret != 0)
e129649b 4126 goto out;
5b3a856b 4127
4b584369
DL
4128 /* none -> real source transition */
4129 if (source) {
4252fbc3
VS
4130 struct intel_pipe_crc_entry *entries;
4131
7cd6ccff
DL
4132 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4133 pipe_name(pipe), pipe_crc_source_name(source));
4134
3cf54b34
VS
4135 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4136 sizeof(pipe_crc->entries[0]),
4252fbc3 4137 GFP_KERNEL);
e129649b
ID
4138 if (!entries) {
4139 ret = -ENOMEM;
4140 goto out;
4141 }
e5f75aca 4142
8c740dce
PZ
4143 /*
4144 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4145 * enabled and disabled dynamically based on package C states,
4146 * user space can't make reliable use of the CRCs, so let's just
4147 * completely disable it.
4148 */
4149 hsw_disable_ips(crtc);
4150
d538bbdf 4151 spin_lock_irq(&pipe_crc->lock);
64387b61 4152 kfree(pipe_crc->entries);
4252fbc3 4153 pipe_crc->entries = entries;
d538bbdf
DL
4154 pipe_crc->head = 0;
4155 pipe_crc->tail = 0;
4156 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4157 }
4158
cc3da175 4159 pipe_crc->source = source;
926321d5 4160
926321d5
DV
4161 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4162 POSTING_READ(PIPE_CRC_CTL(pipe));
4163
e5f75aca
DL
4164 /* real source -> none transition */
4165 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4166 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4167 struct intel_crtc *crtc =
4168 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4169
7cd6ccff
DL
4170 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4171 pipe_name(pipe));
4172
a33d7105 4173 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4174 if (crtc->base.state->active)
a33d7105
DV
4175 intel_wait_for_vblank(dev, pipe);
4176 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4177
d538bbdf
DL
4178 spin_lock_irq(&pipe_crc->lock);
4179 entries = pipe_crc->entries;
e5f75aca 4180 pipe_crc->entries = NULL;
9ad6d99f
VS
4181 pipe_crc->head = 0;
4182 pipe_crc->tail = 0;
d538bbdf
DL
4183 spin_unlock_irq(&pipe_crc->lock);
4184
4185 kfree(entries);
84093603
DV
4186
4187 if (IS_G4X(dev))
4188 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4189 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4190 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4191 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4192 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4193
4194 hsw_enable_ips(crtc);
e5f75aca
DL
4195 }
4196
e129649b
ID
4197 ret = 0;
4198
4199out:
4200 intel_display_power_put(dev_priv, power_domain);
4201
4202 return ret;
926321d5
DV
4203}
4204
4205/*
4206 * Parse pipe CRC command strings:
b94dec87
DL
4207 * command: wsp* object wsp+ name wsp+ source wsp*
4208 * object: 'pipe'
4209 * name: (A | B | C)
926321d5
DV
4210 * source: (none | plane1 | plane2 | pf)
4211 * wsp: (#0x20 | #0x9 | #0xA)+
4212 *
4213 * eg.:
b94dec87
DL
4214 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4215 * "pipe A none" -> Stop CRC
926321d5 4216 */
bd9db02f 4217static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4218{
4219 int n_words = 0;
4220
4221 while (*buf) {
4222 char *end;
4223
4224 /* skip leading white space */
4225 buf = skip_spaces(buf);
4226 if (!*buf)
4227 break; /* end of buffer */
4228
4229 /* find end of word */
4230 for (end = buf; *end && !isspace(*end); end++)
4231 ;
4232
4233 if (n_words == max_words) {
4234 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4235 max_words);
4236 return -EINVAL; /* ran out of words[] before bytes */
4237 }
4238
4239 if (*end)
4240 *end++ = '\0';
4241 words[n_words++] = buf;
4242 buf = end;
4243 }
4244
4245 return n_words;
4246}
4247
b94dec87
DL
4248enum intel_pipe_crc_object {
4249 PIPE_CRC_OBJECT_PIPE,
4250};
4251
e8dfcf78 4252static const char * const pipe_crc_objects[] = {
b94dec87
DL
4253 "pipe",
4254};
4255
4256static int
bd9db02f 4257display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4258{
4259 int i;
4260
4261 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4262 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4263 *o = i;
b94dec87
DL
4264 return 0;
4265 }
4266
4267 return -EINVAL;
4268}
4269
bd9db02f 4270static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4271{
4272 const char name = buf[0];
4273
4274 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4275 return -EINVAL;
4276
4277 *pipe = name - 'A';
4278
4279 return 0;
4280}
4281
4282static int
bd9db02f 4283display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4284{
4285 int i;
4286
4287 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4288 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4289 *s = i;
926321d5
DV
4290 return 0;
4291 }
4292
4293 return -EINVAL;
4294}
4295
bd9db02f 4296static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4297{
b94dec87 4298#define N_WORDS 3
926321d5 4299 int n_words;
b94dec87 4300 char *words[N_WORDS];
926321d5 4301 enum pipe pipe;
b94dec87 4302 enum intel_pipe_crc_object object;
926321d5
DV
4303 enum intel_pipe_crc_source source;
4304
bd9db02f 4305 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4306 if (n_words != N_WORDS) {
4307 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4308 N_WORDS);
4309 return -EINVAL;
4310 }
4311
bd9db02f 4312 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4313 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4314 return -EINVAL;
4315 }
4316
bd9db02f 4317 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4318 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4319 return -EINVAL;
4320 }
4321
bd9db02f 4322 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4323 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4324 return -EINVAL;
4325 }
4326
4327 return pipe_crc_set_source(dev, pipe, source);
4328}
4329
bd9db02f
DL
4330static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4331 size_t len, loff_t *offp)
926321d5
DV
4332{
4333 struct seq_file *m = file->private_data;
4334 struct drm_device *dev = m->private;
4335 char *tmpbuf;
4336 int ret;
4337
4338 if (len == 0)
4339 return 0;
4340
4341 if (len > PAGE_SIZE - 1) {
4342 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4343 PAGE_SIZE);
4344 return -E2BIG;
4345 }
4346
4347 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4348 if (!tmpbuf)
4349 return -ENOMEM;
4350
4351 if (copy_from_user(tmpbuf, ubuf, len)) {
4352 ret = -EFAULT;
4353 goto out;
4354 }
4355 tmpbuf[len] = '\0';
4356
bd9db02f 4357 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4358
4359out:
4360 kfree(tmpbuf);
4361 if (ret < 0)
4362 return ret;
4363
4364 *offp += len;
4365 return len;
4366}
4367
bd9db02f 4368static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4369 .owner = THIS_MODULE,
bd9db02f 4370 .open = display_crc_ctl_open,
926321d5
DV
4371 .read = seq_read,
4372 .llseek = seq_lseek,
4373 .release = single_release,
bd9db02f 4374 .write = display_crc_ctl_write
926321d5
DV
4375};
4376
eb3394fa
TP
4377static ssize_t i915_displayport_test_active_write(struct file *file,
4378 const char __user *ubuf,
4379 size_t len, loff_t *offp)
4380{
4381 char *input_buffer;
4382 int status = 0;
eb3394fa
TP
4383 struct drm_device *dev;
4384 struct drm_connector *connector;
4385 struct list_head *connector_list;
4386 struct intel_dp *intel_dp;
4387 int val = 0;
4388
9aaffa34 4389 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4390
eb3394fa
TP
4391 connector_list = &dev->mode_config.connector_list;
4392
4393 if (len == 0)
4394 return 0;
4395
4396 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4397 if (!input_buffer)
4398 return -ENOMEM;
4399
4400 if (copy_from_user(input_buffer, ubuf, len)) {
4401 status = -EFAULT;
4402 goto out;
4403 }
4404
4405 input_buffer[len] = '\0';
4406 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4407
4408 list_for_each_entry(connector, connector_list, head) {
4409
4410 if (connector->connector_type !=
4411 DRM_MODE_CONNECTOR_DisplayPort)
4412 continue;
4413
b8bb08ec 4414 if (connector->status == connector_status_connected &&
eb3394fa
TP
4415 connector->encoder != NULL) {
4416 intel_dp = enc_to_intel_dp(connector->encoder);
4417 status = kstrtoint(input_buffer, 10, &val);
4418 if (status < 0)
4419 goto out;
4420 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4421 /* To prevent erroneous activation of the compliance
4422 * testing code, only accept an actual value of 1 here
4423 */
4424 if (val == 1)
4425 intel_dp->compliance_test_active = 1;
4426 else
4427 intel_dp->compliance_test_active = 0;
4428 }
4429 }
4430out:
4431 kfree(input_buffer);
4432 if (status < 0)
4433 return status;
4434
4435 *offp += len;
4436 return len;
4437}
4438
4439static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4440{
4441 struct drm_device *dev = m->private;
4442 struct drm_connector *connector;
4443 struct list_head *connector_list = &dev->mode_config.connector_list;
4444 struct intel_dp *intel_dp;
4445
eb3394fa
TP
4446 list_for_each_entry(connector, connector_list, head) {
4447
4448 if (connector->connector_type !=
4449 DRM_MODE_CONNECTOR_DisplayPort)
4450 continue;
4451
4452 if (connector->status == connector_status_connected &&
4453 connector->encoder != NULL) {
4454 intel_dp = enc_to_intel_dp(connector->encoder);
4455 if (intel_dp->compliance_test_active)
4456 seq_puts(m, "1");
4457 else
4458 seq_puts(m, "0");
4459 } else
4460 seq_puts(m, "0");
4461 }
4462
4463 return 0;
4464}
4465
4466static int i915_displayport_test_active_open(struct inode *inode,
4467 struct file *file)
4468{
4469 struct drm_device *dev = inode->i_private;
4470
4471 return single_open(file, i915_displayport_test_active_show, dev);
4472}
4473
4474static const struct file_operations i915_displayport_test_active_fops = {
4475 .owner = THIS_MODULE,
4476 .open = i915_displayport_test_active_open,
4477 .read = seq_read,
4478 .llseek = seq_lseek,
4479 .release = single_release,
4480 .write = i915_displayport_test_active_write
4481};
4482
4483static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4484{
4485 struct drm_device *dev = m->private;
4486 struct drm_connector *connector;
4487 struct list_head *connector_list = &dev->mode_config.connector_list;
4488 struct intel_dp *intel_dp;
4489
eb3394fa
TP
4490 list_for_each_entry(connector, connector_list, head) {
4491
4492 if (connector->connector_type !=
4493 DRM_MODE_CONNECTOR_DisplayPort)
4494 continue;
4495
4496 if (connector->status == connector_status_connected &&
4497 connector->encoder != NULL) {
4498 intel_dp = enc_to_intel_dp(connector->encoder);
4499 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4500 } else
4501 seq_puts(m, "0");
4502 }
4503
4504 return 0;
4505}
4506static int i915_displayport_test_data_open(struct inode *inode,
4507 struct file *file)
4508{
4509 struct drm_device *dev = inode->i_private;
4510
4511 return single_open(file, i915_displayport_test_data_show, dev);
4512}
4513
4514static const struct file_operations i915_displayport_test_data_fops = {
4515 .owner = THIS_MODULE,
4516 .open = i915_displayport_test_data_open,
4517 .read = seq_read,
4518 .llseek = seq_lseek,
4519 .release = single_release
4520};
4521
4522static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4523{
4524 struct drm_device *dev = m->private;
4525 struct drm_connector *connector;
4526 struct list_head *connector_list = &dev->mode_config.connector_list;
4527 struct intel_dp *intel_dp;
4528
eb3394fa
TP
4529 list_for_each_entry(connector, connector_list, head) {
4530
4531 if (connector->connector_type !=
4532 DRM_MODE_CONNECTOR_DisplayPort)
4533 continue;
4534
4535 if (connector->status == connector_status_connected &&
4536 connector->encoder != NULL) {
4537 intel_dp = enc_to_intel_dp(connector->encoder);
4538 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4539 } else
4540 seq_puts(m, "0");
4541 }
4542
4543 return 0;
4544}
4545
4546static int i915_displayport_test_type_open(struct inode *inode,
4547 struct file *file)
4548{
4549 struct drm_device *dev = inode->i_private;
4550
4551 return single_open(file, i915_displayport_test_type_show, dev);
4552}
4553
4554static const struct file_operations i915_displayport_test_type_fops = {
4555 .owner = THIS_MODULE,
4556 .open = i915_displayport_test_type_open,
4557 .read = seq_read,
4558 .llseek = seq_lseek,
4559 .release = single_release
4560};
4561
97e94b22 4562static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4563{
4564 struct drm_device *dev = m->private;
369a1342 4565 int level;
de38b95c
VS
4566 int num_levels;
4567
4568 if (IS_CHERRYVIEW(dev))
4569 num_levels = 3;
4570 else if (IS_VALLEYVIEW(dev))
4571 num_levels = 1;
4572 else
4573 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4574
4575 drm_modeset_lock_all(dev);
4576
4577 for (level = 0; level < num_levels; level++) {
4578 unsigned int latency = wm[level];
4579
97e94b22
DL
4580 /*
4581 * - WM1+ latency values in 0.5us units
de38b95c 4582 * - latencies are in us on gen9/vlv/chv
97e94b22 4583 */
666a4537
WB
4584 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4585 IS_CHERRYVIEW(dev))
97e94b22
DL
4586 latency *= 10;
4587 else if (level > 0)
369a1342
VS
4588 latency *= 5;
4589
4590 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4591 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4592 }
4593
4594 drm_modeset_unlock_all(dev);
4595}
4596
4597static int pri_wm_latency_show(struct seq_file *m, void *data)
4598{
4599 struct drm_device *dev = m->private;
fac5e23e 4600 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4601 const uint16_t *latencies;
4602
4603 if (INTEL_INFO(dev)->gen >= 9)
4604 latencies = dev_priv->wm.skl_latency;
4605 else
4606 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4607
97e94b22 4608 wm_latency_show(m, latencies);
369a1342
VS
4609
4610 return 0;
4611}
4612
4613static int spr_wm_latency_show(struct seq_file *m, void *data)
4614{
4615 struct drm_device *dev = m->private;
fac5e23e 4616 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4617 const uint16_t *latencies;
4618
4619 if (INTEL_INFO(dev)->gen >= 9)
4620 latencies = dev_priv->wm.skl_latency;
4621 else
4622 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4623
97e94b22 4624 wm_latency_show(m, latencies);
369a1342
VS
4625
4626 return 0;
4627}
4628
4629static int cur_wm_latency_show(struct seq_file *m, void *data)
4630{
4631 struct drm_device *dev = m->private;
fac5e23e 4632 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4633 const uint16_t *latencies;
4634
4635 if (INTEL_INFO(dev)->gen >= 9)
4636 latencies = dev_priv->wm.skl_latency;
4637 else
4638 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4639
97e94b22 4640 wm_latency_show(m, latencies);
369a1342
VS
4641
4642 return 0;
4643}
4644
4645static int pri_wm_latency_open(struct inode *inode, struct file *file)
4646{
4647 struct drm_device *dev = inode->i_private;
4648
de38b95c 4649 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4650 return -ENODEV;
4651
4652 return single_open(file, pri_wm_latency_show, dev);
4653}
4654
4655static int spr_wm_latency_open(struct inode *inode, struct file *file)
4656{
4657 struct drm_device *dev = inode->i_private;
4658
9ad0257c 4659 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4660 return -ENODEV;
4661
4662 return single_open(file, spr_wm_latency_show, dev);
4663}
4664
4665static int cur_wm_latency_open(struct inode *inode, struct file *file)
4666{
4667 struct drm_device *dev = inode->i_private;
4668
9ad0257c 4669 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4670 return -ENODEV;
4671
4672 return single_open(file, cur_wm_latency_show, dev);
4673}
4674
4675static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4676 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4677{
4678 struct seq_file *m = file->private_data;
4679 struct drm_device *dev = m->private;
97e94b22 4680 uint16_t new[8] = { 0 };
de38b95c 4681 int num_levels;
369a1342
VS
4682 int level;
4683 int ret;
4684 char tmp[32];
4685
de38b95c
VS
4686 if (IS_CHERRYVIEW(dev))
4687 num_levels = 3;
4688 else if (IS_VALLEYVIEW(dev))
4689 num_levels = 1;
4690 else
4691 num_levels = ilk_wm_max_level(dev) + 1;
4692
369a1342
VS
4693 if (len >= sizeof(tmp))
4694 return -EINVAL;
4695
4696 if (copy_from_user(tmp, ubuf, len))
4697 return -EFAULT;
4698
4699 tmp[len] = '\0';
4700
97e94b22
DL
4701 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4702 &new[0], &new[1], &new[2], &new[3],
4703 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4704 if (ret != num_levels)
4705 return -EINVAL;
4706
4707 drm_modeset_lock_all(dev);
4708
4709 for (level = 0; level < num_levels; level++)
4710 wm[level] = new[level];
4711
4712 drm_modeset_unlock_all(dev);
4713
4714 return len;
4715}
4716
4717
4718static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4719 size_t len, loff_t *offp)
4720{
4721 struct seq_file *m = file->private_data;
4722 struct drm_device *dev = m->private;
fac5e23e 4723 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4724 uint16_t *latencies;
369a1342 4725
97e94b22
DL
4726 if (INTEL_INFO(dev)->gen >= 9)
4727 latencies = dev_priv->wm.skl_latency;
4728 else
4729 latencies = to_i915(dev)->wm.pri_latency;
4730
4731 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4732}
4733
4734static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4735 size_t len, loff_t *offp)
4736{
4737 struct seq_file *m = file->private_data;
4738 struct drm_device *dev = m->private;
fac5e23e 4739 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4740 uint16_t *latencies;
369a1342 4741
97e94b22
DL
4742 if (INTEL_INFO(dev)->gen >= 9)
4743 latencies = dev_priv->wm.skl_latency;
4744 else
4745 latencies = to_i915(dev)->wm.spr_latency;
4746
4747 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4748}
4749
4750static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4751 size_t len, loff_t *offp)
4752{
4753 struct seq_file *m = file->private_data;
4754 struct drm_device *dev = m->private;
fac5e23e 4755 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4756 uint16_t *latencies;
4757
4758 if (INTEL_INFO(dev)->gen >= 9)
4759 latencies = dev_priv->wm.skl_latency;
4760 else
4761 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4762
97e94b22 4763 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4764}
4765
4766static const struct file_operations i915_pri_wm_latency_fops = {
4767 .owner = THIS_MODULE,
4768 .open = pri_wm_latency_open,
4769 .read = seq_read,
4770 .llseek = seq_lseek,
4771 .release = single_release,
4772 .write = pri_wm_latency_write
4773};
4774
4775static const struct file_operations i915_spr_wm_latency_fops = {
4776 .owner = THIS_MODULE,
4777 .open = spr_wm_latency_open,
4778 .read = seq_read,
4779 .llseek = seq_lseek,
4780 .release = single_release,
4781 .write = spr_wm_latency_write
4782};
4783
4784static const struct file_operations i915_cur_wm_latency_fops = {
4785 .owner = THIS_MODULE,
4786 .open = cur_wm_latency_open,
4787 .read = seq_read,
4788 .llseek = seq_lseek,
4789 .release = single_release,
4790 .write = cur_wm_latency_write
4791};
4792
647416f9
KC
4793static int
4794i915_wedged_get(void *data, u64 *val)
f3cd474b 4795{
647416f9 4796 struct drm_device *dev = data;
fac5e23e 4797 struct drm_i915_private *dev_priv = to_i915(dev);
f3cd474b 4798
d98c52cf 4799 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4800
647416f9 4801 return 0;
f3cd474b
CW
4802}
4803
647416f9
KC
4804static int
4805i915_wedged_set(void *data, u64 val)
f3cd474b 4806{
647416f9 4807 struct drm_device *dev = data;
fac5e23e 4808 struct drm_i915_private *dev_priv = to_i915(dev);
d46c0517 4809
b8d24a06
MK
4810 /*
4811 * There is no safeguard against this debugfs entry colliding
4812 * with the hangcheck calling same i915_handle_error() in
4813 * parallel, causing an explosion. For now we assume that the
4814 * test harness is responsible enough not to inject gpu hangs
4815 * while it is writing to 'i915_wedged'
4816 */
4817
d98c52cf 4818 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4819 return -EAGAIN;
4820
d46c0517 4821 intel_runtime_pm_get(dev_priv);
f3cd474b 4822
c033666a 4823 i915_handle_error(dev_priv, val,
58174462 4824 "Manually setting wedged to %llu", val);
d46c0517
ID
4825
4826 intel_runtime_pm_put(dev_priv);
4827
647416f9 4828 return 0;
f3cd474b
CW
4829}
4830
647416f9
KC
4831DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4832 i915_wedged_get, i915_wedged_set,
3a3b4f98 4833 "%llu\n");
f3cd474b 4834
094f9a54
CW
4835static int
4836i915_ring_missed_irq_get(void *data, u64 *val)
4837{
4838 struct drm_device *dev = data;
fac5e23e 4839 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4840
4841 *val = dev_priv->gpu_error.missed_irq_rings;
4842 return 0;
4843}
4844
4845static int
4846i915_ring_missed_irq_set(void *data, u64 val)
4847{
4848 struct drm_device *dev = data;
fac5e23e 4849 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4850 int ret;
4851
4852 /* Lock against concurrent debugfs callers */
4853 ret = mutex_lock_interruptible(&dev->struct_mutex);
4854 if (ret)
4855 return ret;
4856 dev_priv->gpu_error.missed_irq_rings = val;
4857 mutex_unlock(&dev->struct_mutex);
4858
4859 return 0;
4860}
4861
4862DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4863 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4864 "0x%08llx\n");
4865
4866static int
4867i915_ring_test_irq_get(void *data, u64 *val)
4868{
4869 struct drm_device *dev = data;
fac5e23e 4870 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4871
4872 *val = dev_priv->gpu_error.test_irq_rings;
4873
4874 return 0;
4875}
4876
4877static int
4878i915_ring_test_irq_set(void *data, u64 val)
4879{
4880 struct drm_device *dev = data;
fac5e23e 4881 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54 4882
3a122c27 4883 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4884 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4885 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4886
4887 return 0;
4888}
4889
4890DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4891 i915_ring_test_irq_get, i915_ring_test_irq_set,
4892 "0x%08llx\n");
4893
dd624afd
CW
4894#define DROP_UNBOUND 0x1
4895#define DROP_BOUND 0x2
4896#define DROP_RETIRE 0x4
4897#define DROP_ACTIVE 0x8
4898#define DROP_ALL (DROP_UNBOUND | \
4899 DROP_BOUND | \
4900 DROP_RETIRE | \
4901 DROP_ACTIVE)
647416f9
KC
4902static int
4903i915_drop_caches_get(void *data, u64 *val)
dd624afd 4904{
647416f9 4905 *val = DROP_ALL;
dd624afd 4906
647416f9 4907 return 0;
dd624afd
CW
4908}
4909
647416f9
KC
4910static int
4911i915_drop_caches_set(void *data, u64 val)
dd624afd 4912{
647416f9 4913 struct drm_device *dev = data;
fac5e23e 4914 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4915 int ret;
dd624afd 4916
2f9fe5ff 4917 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4918
4919 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4920 * on ioctls on -EAGAIN. */
4921 ret = mutex_lock_interruptible(&dev->struct_mutex);
4922 if (ret)
4923 return ret;
4924
4925 if (val & DROP_ACTIVE) {
6e5a5beb 4926 ret = i915_gem_wait_for_idle(dev_priv);
dd624afd
CW
4927 if (ret)
4928 goto unlock;
4929 }
4930
4931 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4932 i915_gem_retire_requests(dev_priv);
dd624afd 4933
21ab4e74
CW
4934 if (val & DROP_BOUND)
4935 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4936
21ab4e74
CW
4937 if (val & DROP_UNBOUND)
4938 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4939
4940unlock:
4941 mutex_unlock(&dev->struct_mutex);
4942
647416f9 4943 return ret;
dd624afd
CW
4944}
4945
647416f9
KC
4946DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4947 i915_drop_caches_get, i915_drop_caches_set,
4948 "0x%08llx\n");
dd624afd 4949
647416f9
KC
4950static int
4951i915_max_freq_get(void *data, u64 *val)
358733e9 4952{
647416f9 4953 struct drm_device *dev = data;
fac5e23e 4954 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4955 int ret;
004777cb 4956
daa3afb2 4957 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4958 return -ENODEV;
4959
5c9669ce
TR
4960 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4961
4fc688ce 4962 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4963 if (ret)
4964 return ret;
358733e9 4965
7c59a9c1 4966 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4967 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4968
647416f9 4969 return 0;
358733e9
JB
4970}
4971
647416f9
KC
4972static int
4973i915_max_freq_set(void *data, u64 val)
358733e9 4974{
647416f9 4975 struct drm_device *dev = data;
fac5e23e 4976 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 4977 u32 hw_max, hw_min;
647416f9 4978 int ret;
004777cb 4979
daa3afb2 4980 if (INTEL_INFO(dev)->gen < 6)
004777cb 4981 return -ENODEV;
358733e9 4982
5c9669ce
TR
4983 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4984
647416f9 4985 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4986
4fc688ce 4987 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4988 if (ret)
4989 return ret;
4990
358733e9
JB
4991 /*
4992 * Turbo will still be enabled, but won't go above the set value.
4993 */
bc4d91f6 4994 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4995
bc4d91f6
AG
4996 hw_max = dev_priv->rps.max_freq;
4997 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4998
b39fb297 4999 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
5000 mutex_unlock(&dev_priv->rps.hw_lock);
5001 return -EINVAL;
0a073b84
JB
5002 }
5003
b39fb297 5004 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5005
dc97997a 5006 intel_set_rps(dev_priv, val);
dd0a1aa1 5007
4fc688ce 5008 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5009
647416f9 5010 return 0;
358733e9
JB
5011}
5012
647416f9
KC
5013DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5014 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5015 "%llu\n");
358733e9 5016
647416f9
KC
5017static int
5018i915_min_freq_get(void *data, u64 *val)
1523c310 5019{
647416f9 5020 struct drm_device *dev = data;
fac5e23e 5021 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 5022 int ret;
004777cb 5023
daa3afb2 5024 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
5025 return -ENODEV;
5026
5c9669ce
TR
5027 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5028
4fc688ce 5029 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5030 if (ret)
5031 return ret;
1523c310 5032
7c59a9c1 5033 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5034 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5035
647416f9 5036 return 0;
1523c310
JB
5037}
5038
647416f9
KC
5039static int
5040i915_min_freq_set(void *data, u64 val)
1523c310 5041{
647416f9 5042 struct drm_device *dev = data;
fac5e23e 5043 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 5044 u32 hw_max, hw_min;
647416f9 5045 int ret;
004777cb 5046
daa3afb2 5047 if (INTEL_INFO(dev)->gen < 6)
004777cb 5048 return -ENODEV;
1523c310 5049
5c9669ce
TR
5050 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5051
647416f9 5052 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5053
4fc688ce 5054 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5055 if (ret)
5056 return ret;
5057
1523c310
JB
5058 /*
5059 * Turbo will still be enabled, but won't go below the set value.
5060 */
bc4d91f6 5061 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5062
bc4d91f6
AG
5063 hw_max = dev_priv->rps.max_freq;
5064 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5065
b39fb297 5066 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5067 mutex_unlock(&dev_priv->rps.hw_lock);
5068 return -EINVAL;
0a073b84 5069 }
dd0a1aa1 5070
b39fb297 5071 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5072
dc97997a 5073 intel_set_rps(dev_priv, val);
dd0a1aa1 5074
4fc688ce 5075 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5076
647416f9 5077 return 0;
1523c310
JB
5078}
5079
647416f9
KC
5080DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5081 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5082 "%llu\n");
1523c310 5083
647416f9
KC
5084static int
5085i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5086{
647416f9 5087 struct drm_device *dev = data;
fac5e23e 5088 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5089 u32 snpcr;
647416f9 5090 int ret;
07b7ddd9 5091
004777cb
DV
5092 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5093 return -ENODEV;
5094
22bcfc6a
DV
5095 ret = mutex_lock_interruptible(&dev->struct_mutex);
5096 if (ret)
5097 return ret;
c8c8fb33 5098 intel_runtime_pm_get(dev_priv);
22bcfc6a 5099
07b7ddd9 5100 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5101
5102 intel_runtime_pm_put(dev_priv);
91c8a326 5103 mutex_unlock(&dev_priv->drm.struct_mutex);
07b7ddd9 5104
647416f9 5105 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5106
647416f9 5107 return 0;
07b7ddd9
JB
5108}
5109
647416f9
KC
5110static int
5111i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5112{
647416f9 5113 struct drm_device *dev = data;
fac5e23e 5114 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5115 u32 snpcr;
07b7ddd9 5116
004777cb
DV
5117 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5118 return -ENODEV;
5119
647416f9 5120 if (val > 3)
07b7ddd9
JB
5121 return -EINVAL;
5122
c8c8fb33 5123 intel_runtime_pm_get(dev_priv);
647416f9 5124 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5125
5126 /* Update the cache sharing policy here as well */
5127 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5128 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5129 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5130 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5131
c8c8fb33 5132 intel_runtime_pm_put(dev_priv);
647416f9 5133 return 0;
07b7ddd9
JB
5134}
5135
647416f9
KC
5136DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5137 i915_cache_sharing_get, i915_cache_sharing_set,
5138 "%llu\n");
07b7ddd9 5139
5d39525a
JM
5140struct sseu_dev_status {
5141 unsigned int slice_total;
5142 unsigned int subslice_total;
5143 unsigned int subslice_per_slice;
5144 unsigned int eu_total;
5145 unsigned int eu_per_subslice;
5146};
5147
5148static void cherryview_sseu_device_status(struct drm_device *dev,
5149 struct sseu_dev_status *stat)
5150{
fac5e23e 5151 struct drm_i915_private *dev_priv = to_i915(dev);
0a0b457f 5152 int ss_max = 2;
5d39525a
JM
5153 int ss;
5154 u32 sig1[ss_max], sig2[ss_max];
5155
5156 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5157 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5158 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5159 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5160
5161 for (ss = 0; ss < ss_max; ss++) {
5162 unsigned int eu_cnt;
5163
5164 if (sig1[ss] & CHV_SS_PG_ENABLE)
5165 /* skip disabled subslice */
5166 continue;
5167
5168 stat->slice_total = 1;
5169 stat->subslice_per_slice++;
5170 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5171 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5172 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5173 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5174 stat->eu_total += eu_cnt;
5175 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5176 }
5177 stat->subslice_total = stat->subslice_per_slice;
5178}
5179
5180static void gen9_sseu_device_status(struct drm_device *dev,
5181 struct sseu_dev_status *stat)
5182{
fac5e23e 5183 struct drm_i915_private *dev_priv = to_i915(dev);
1c046bc1 5184 int s_max = 3, ss_max = 4;
5d39525a
JM
5185 int s, ss;
5186 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5187
1c046bc1
JM
5188 /* BXT has a single slice and at most 3 subslices. */
5189 if (IS_BROXTON(dev)) {
5190 s_max = 1;
5191 ss_max = 3;
5192 }
5193
5194 for (s = 0; s < s_max; s++) {
5195 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5196 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5197 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5198 }
5199
5d39525a
JM
5200 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5201 GEN9_PGCTL_SSA_EU19_ACK |
5202 GEN9_PGCTL_SSA_EU210_ACK |
5203 GEN9_PGCTL_SSA_EU311_ACK;
5204 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5205 GEN9_PGCTL_SSB_EU19_ACK |
5206 GEN9_PGCTL_SSB_EU210_ACK |
5207 GEN9_PGCTL_SSB_EU311_ACK;
5208
5209 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5210 unsigned int ss_cnt = 0;
5211
5d39525a
JM
5212 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5213 /* skip disabled slice */
5214 continue;
5215
5216 stat->slice_total++;
1c046bc1 5217
ef11bdb3 5218 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5219 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5220
5d39525a
JM
5221 for (ss = 0; ss < ss_max; ss++) {
5222 unsigned int eu_cnt;
5223
1c046bc1
JM
5224 if (IS_BROXTON(dev) &&
5225 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5226 /* skip disabled subslice */
5227 continue;
5228
5229 if (IS_BROXTON(dev))
5230 ss_cnt++;
5231
5d39525a
JM
5232 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5233 eu_mask[ss%2]);
5234 stat->eu_total += eu_cnt;
5235 stat->eu_per_subslice = max(stat->eu_per_subslice,
5236 eu_cnt);
5237 }
1c046bc1
JM
5238
5239 stat->subslice_total += ss_cnt;
5240 stat->subslice_per_slice = max(stat->subslice_per_slice,
5241 ss_cnt);
5d39525a
JM
5242 }
5243}
5244
91bedd34
ŁD
5245static void broadwell_sseu_device_status(struct drm_device *dev,
5246 struct sseu_dev_status *stat)
5247{
fac5e23e 5248 struct drm_i915_private *dev_priv = to_i915(dev);
91bedd34
ŁD
5249 int s;
5250 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5251
5252 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5253
5254 if (stat->slice_total) {
5255 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5256 stat->subslice_total = stat->slice_total *
5257 stat->subslice_per_slice;
5258 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5259 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5260
5261 /* subtract fused off EU(s) from enabled slice(s) */
5262 for (s = 0; s < stat->slice_total; s++) {
5263 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5264
5265 stat->eu_total -= hweight8(subslice_7eu);
5266 }
5267 }
5268}
5269
3873218f
JM
5270static int i915_sseu_status(struct seq_file *m, void *unused)
5271{
5272 struct drm_info_node *node = (struct drm_info_node *) m->private;
5273 struct drm_device *dev = node->minor->dev;
5d39525a 5274 struct sseu_dev_status stat;
3873218f 5275
91bedd34 5276 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5277 return -ENODEV;
5278
5279 seq_puts(m, "SSEU Device Info\n");
5280 seq_printf(m, " Available Slice Total: %u\n",
5281 INTEL_INFO(dev)->slice_total);
5282 seq_printf(m, " Available Subslice Total: %u\n",
5283 INTEL_INFO(dev)->subslice_total);
5284 seq_printf(m, " Available Subslice Per Slice: %u\n",
5285 INTEL_INFO(dev)->subslice_per_slice);
5286 seq_printf(m, " Available EU Total: %u\n",
5287 INTEL_INFO(dev)->eu_total);
5288 seq_printf(m, " Available EU Per Subslice: %u\n",
5289 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5290 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5291 if (HAS_POOLED_EU(dev))
5292 seq_printf(m, " Min EU in pool: %u\n",
5293 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5294 seq_printf(m, " Has Slice Power Gating: %s\n",
5295 yesno(INTEL_INFO(dev)->has_slice_pg));
5296 seq_printf(m, " Has Subslice Power Gating: %s\n",
5297 yesno(INTEL_INFO(dev)->has_subslice_pg));
5298 seq_printf(m, " Has EU Power Gating: %s\n",
5299 yesno(INTEL_INFO(dev)->has_eu_pg));
5300
7f992aba 5301 seq_puts(m, "SSEU Device Status\n");
5d39525a 5302 memset(&stat, 0, sizeof(stat));
5575f03a 5303 if (IS_CHERRYVIEW(dev)) {
5d39525a 5304 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5305 } else if (IS_BROADWELL(dev)) {
5306 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5307 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5308 gen9_sseu_device_status(dev, &stat);
7f992aba 5309 }
5d39525a
JM
5310 seq_printf(m, " Enabled Slice Total: %u\n",
5311 stat.slice_total);
5312 seq_printf(m, " Enabled Subslice Total: %u\n",
5313 stat.subslice_total);
5314 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5315 stat.subslice_per_slice);
5316 seq_printf(m, " Enabled EU Total: %u\n",
5317 stat.eu_total);
5318 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5319 stat.eu_per_subslice);
7f992aba 5320
3873218f
JM
5321 return 0;
5322}
5323
6d794d42
BW
5324static int i915_forcewake_open(struct inode *inode, struct file *file)
5325{
5326 struct drm_device *dev = inode->i_private;
fac5e23e 5327 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5328
075edca4 5329 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5330 return 0;
5331
6daccb0b 5332 intel_runtime_pm_get(dev_priv);
59bad947 5333 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5334
5335 return 0;
5336}
5337
c43b5634 5338static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5339{
5340 struct drm_device *dev = inode->i_private;
fac5e23e 5341 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5342
075edca4 5343 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5344 return 0;
5345
59bad947 5346 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5347 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5348
5349 return 0;
5350}
5351
5352static const struct file_operations i915_forcewake_fops = {
5353 .owner = THIS_MODULE,
5354 .open = i915_forcewake_open,
5355 .release = i915_forcewake_release,
5356};
5357
5358static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5359{
5360 struct drm_device *dev = minor->dev;
5361 struct dentry *ent;
5362
5363 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5364 S_IRUSR,
6d794d42
BW
5365 root, dev,
5366 &i915_forcewake_fops);
f3c5fe97
WY
5367 if (!ent)
5368 return -ENOMEM;
6d794d42 5369
8eb57294 5370 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5371}
5372
6a9c308d
DV
5373static int i915_debugfs_create(struct dentry *root,
5374 struct drm_minor *minor,
5375 const char *name,
5376 const struct file_operations *fops)
07b7ddd9
JB
5377{
5378 struct drm_device *dev = minor->dev;
5379 struct dentry *ent;
5380
6a9c308d 5381 ent = debugfs_create_file(name,
07b7ddd9
JB
5382 S_IRUGO | S_IWUSR,
5383 root, dev,
6a9c308d 5384 fops);
f3c5fe97
WY
5385 if (!ent)
5386 return -ENOMEM;
07b7ddd9 5387
6a9c308d 5388 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5389}
5390
06c5bf8c 5391static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5392 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5393 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5394 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5395 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5396 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5397 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5398 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5399 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5400 {"i915_gem_request", i915_gem_request_info, 0},
5401 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5402 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5403 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5404 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5405 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5406 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5407 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5408 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5409 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5410 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5411 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5412 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5413 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5414 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5415 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5416 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5417 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5418 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5419 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5420 {"i915_sr_status", i915_sr_status, 0},
44834a67 5421 {"i915_opregion", i915_opregion, 0},
ada8f955 5422 {"i915_vbt", i915_vbt, 0},
37811fcc 5423 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5424 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5425 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5426 {"i915_execlists", i915_execlists, 0},
f65367b5 5427 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5428 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5429 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5430 {"i915_llc", i915_llc, 0},
e91fd8c6 5431 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5432 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5433 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5434 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5435 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5436 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5437 {"i915_display_info", i915_display_info, 0},
e04934cf 5438 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5439 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5440 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5441 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5442 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5443 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5444 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5445 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5446};
27c202ad 5447#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5448
06c5bf8c 5449static const struct i915_debugfs_files {
34b9674c
DV
5450 const char *name;
5451 const struct file_operations *fops;
5452} i915_debugfs_files[] = {
5453 {"i915_wedged", &i915_wedged_fops},
5454 {"i915_max_freq", &i915_max_freq_fops},
5455 {"i915_min_freq", &i915_min_freq_fops},
5456 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5457 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5458 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5459 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5460 {"i915_error_state", &i915_error_state_fops},
5461 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5462 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5463 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5464 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5465 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5466 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5467 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5468 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5469 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5470};
5471
07144428
DL
5472void intel_display_crc_init(struct drm_device *dev)
5473{
fac5e23e 5474 struct drm_i915_private *dev_priv = to_i915(dev);
b378360e 5475 enum pipe pipe;
07144428 5476
055e393f 5477 for_each_pipe(dev_priv, pipe) {
b378360e 5478 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5479
d538bbdf
DL
5480 pipe_crc->opened = false;
5481 spin_lock_init(&pipe_crc->lock);
07144428
DL
5482 init_waitqueue_head(&pipe_crc->wq);
5483 }
5484}
5485
1dac891c 5486int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5487{
91c8a326 5488 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5489 int ret, i;
f3cd474b 5490
6d794d42 5491 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5492 if (ret)
5493 return ret;
6a9c308d 5494
07144428
DL
5495 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5496 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5497 if (ret)
5498 return ret;
5499 }
5500
34b9674c
DV
5501 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5502 ret = i915_debugfs_create(minor->debugfs_root, minor,
5503 i915_debugfs_files[i].name,
5504 i915_debugfs_files[i].fops);
5505 if (ret)
5506 return ret;
5507 }
40633219 5508
27c202ad
BG
5509 return drm_debugfs_create_files(i915_debugfs_list,
5510 I915_DEBUGFS_ENTRIES,
2017263e
BG
5511 minor->debugfs_root, minor);
5512}
5513
1dac891c 5514void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5515{
91c8a326 5516 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5517 int i;
5518
27c202ad
BG
5519 drm_debugfs_remove_files(i915_debugfs_list,
5520 I915_DEBUGFS_ENTRIES, minor);
07144428 5521
6d794d42
BW
5522 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5523 1, minor);
07144428 5524
e309a997 5525 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5526 struct drm_info_list *info_list =
5527 (struct drm_info_list *)&i915_pipe_crc_data[i];
5528
5529 drm_debugfs_remove_files(info_list, 1, minor);
5530 }
5531
34b9674c
DV
5532 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5533 struct drm_info_list *info_list =
5534 (struct drm_info_list *) i915_debugfs_files[i].fops;
5535
5536 drm_debugfs_remove_files(info_list, 1, minor);
5537 }
2017263e 5538}
aa7471d2
JN
5539
5540struct dpcd_block {
5541 /* DPCD dump start address. */
5542 unsigned int offset;
5543 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5544 unsigned int end;
5545 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5546 size_t size;
5547 /* Only valid for eDP. */
5548 bool edp;
5549};
5550
5551static const struct dpcd_block i915_dpcd_debug[] = {
5552 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5553 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5554 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5555 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5556 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5557 { .offset = DP_SET_POWER },
5558 { .offset = DP_EDP_DPCD_REV },
5559 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5560 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5561 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5562};
5563
5564static int i915_dpcd_show(struct seq_file *m, void *data)
5565{
5566 struct drm_connector *connector = m->private;
5567 struct intel_dp *intel_dp =
5568 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5569 uint8_t buf[16];
5570 ssize_t err;
5571 int i;
5572
5c1a8875
MK
5573 if (connector->status != connector_status_connected)
5574 return -ENODEV;
5575
aa7471d2
JN
5576 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5577 const struct dpcd_block *b = &i915_dpcd_debug[i];
5578 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5579
5580 if (b->edp &&
5581 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5582 continue;
5583
5584 /* low tech for now */
5585 if (WARN_ON(size > sizeof(buf)))
5586 continue;
5587
5588 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5589 if (err <= 0) {
5590 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5591 size, b->offset, err);
5592 continue;
5593 }
5594
5595 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5596 }
aa7471d2
JN
5597
5598 return 0;
5599}
5600
5601static int i915_dpcd_open(struct inode *inode, struct file *file)
5602{
5603 return single_open(file, i915_dpcd_show, inode->i_private);
5604}
5605
5606static const struct file_operations i915_dpcd_fops = {
5607 .owner = THIS_MODULE,
5608 .open = i915_dpcd_open,
5609 .read = seq_read,
5610 .llseek = seq_lseek,
5611 .release = single_release,
5612};
5613
5614/**
5615 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5616 * @connector: pointer to a registered drm_connector
5617 *
5618 * Cleanup will be done by drm_connector_unregister() through a call to
5619 * drm_debugfs_connector_remove().
5620 *
5621 * Returns 0 on success, negative error codes on error.
5622 */
5623int i915_debugfs_connector_add(struct drm_connector *connector)
5624{
5625 struct dentry *root = connector->debugfs_entry;
5626
5627 /* The connector must have been registered beforehands. */
5628 if (!root)
5629 return -ENODEV;
5630
5631 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5632 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5633 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5634 &i915_dpcd_fops);
5635
5636 return 0;
5637}
This page took 0.958718 seconds and 5 git commands to generate.