drm/i915: flip on a no fb -> fb transition if crtc is active v3
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
4518f611 33#include <generated/utsrelease.h>
760285e7 34#include <drm/drmP.h>
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
760285e7 37#include <drm/i915_drm.h>
2017263e
BG
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73 47 INACTIVE_LIST,
d21d5975 48 PINNED_LIST,
f13d3f73 49};
2017263e 50
70d39fe4
CW
51static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 63 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
64#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
70d39fe4
CW
69
70 return 0;
71}
2017263e 72
05394f39 73static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 74{
05394f39 75 if (obj->user_pin_count > 0)
a6172a80 76 return "P";
05394f39 77 else if (obj->pin_count > 0)
a6172a80
CW
78 return "p";
79 else
80 return " ";
81}
82
05394f39 83static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 84{
0206e353
AJ
85 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
a6172a80
CW
91}
92
93dfb40c 93static const char *cache_level_str(int type)
08c18323
CW
94{
95 switch (type) {
93dfb40c
CW
96 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
99 default: return "";
100 }
101}
102
37811fcc
CW
103static void
104describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
105{
2563a452 106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
37811fcc
CW
107 &obj->base,
108 get_pin_flag(obj),
109 get_tiling_flag(obj),
a05a5862 110 obj->base.size / 1024,
37811fcc
CW
111 obj->base.read_domains,
112 obj->base.write_domain,
0201f1ec
CW
113 obj->last_read_seqno,
114 obj->last_write_seqno,
caea7476 115 obj->last_fenced_seqno,
93dfb40c 116 cache_level_str(obj->cache_level),
37811fcc
CW
117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
119 if (obj->base.name)
120 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
121 if (obj->pin_count)
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
37811fcc
CW
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
a00b10c3
CW
126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
c1ad11fc
CW
128 if (obj->stolen)
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
69dc4987
CW
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
141}
142
433e12f7 143static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
2017263e
BG
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 150 struct drm_i915_gem_object *obj;
8f2480fb
CW
151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
de227ef0
CW
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
2017263e 157
433e12f7
BG
158 switch (list) {
159 case ACTIVE_LIST:
267f0c90 160 seq_puts(m, "Active:\n");
69dc4987 161 head = &dev_priv->mm.active_list;
433e12f7
BG
162 break;
163 case INACTIVE_LIST:
267f0c90 164 seq_puts(m, "Inactive:\n");
433e12f7
BG
165 head = &dev_priv->mm.inactive_list;
166 break;
433e12f7 167 default:
de227ef0
CW
168 mutex_unlock(&dev->struct_mutex);
169 return -EINVAL;
2017263e 170 }
2017263e 171
8f2480fb 172 total_obj_size = total_gtt_size = count = 0;
05394f39 173 list_for_each_entry(obj, head, mm_list) {
267f0c90 174 seq_puts(m, " ");
05394f39 175 describe_obj(m, obj);
267f0c90 176 seq_putc(m, '\n');
05394f39
CW
177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
8f2480fb 179 count++;
2017263e 180 }
de227ef0 181 mutex_unlock(&dev->struct_mutex);
5e118f41 182
8f2480fb
CW
183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
2017263e
BG
185 return 0;
186}
187
6299f992
CW
188#define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
191 ++count; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
194 ++mappable_count; \
195 } \
196 } \
0206e353 197} while (0)
6299f992 198
2db8e9d6
CW
199struct file_stats {
200 int count;
201 size_t total, active, inactive, unbound;
202};
203
204static int per_file_stats(int id, void *ptr, void *data)
205{
206 struct drm_i915_gem_object *obj = ptr;
207 struct file_stats *stats = data;
208
209 stats->count++;
210 stats->total += obj->base.size;
211
212 if (obj->gtt_space) {
213 if (!list_empty(&obj->ring_list))
214 stats->active += obj->base.size;
215 else
216 stats->inactive += obj->base.size;
217 } else {
218 if (!list_empty(&obj->global_list))
219 stats->unbound += obj->base.size;
220 }
221
222 return 0;
223}
224
aee56cff 225static int i915_gem_object_info(struct seq_file *m, void *data)
73aa808f
CW
226{
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
230 u32 count, mappable_count, purgeable_count;
231 size_t size, mappable_size, purgeable_size;
6299f992 232 struct drm_i915_gem_object *obj;
2db8e9d6 233 struct drm_file *file;
73aa808f
CW
234 int ret;
235
236 ret = mutex_lock_interruptible(&dev->struct_mutex);
237 if (ret)
238 return ret;
239
6299f992
CW
240 seq_printf(m, "%u objects, %zu bytes\n",
241 dev_priv->mm.object_count,
242 dev_priv->mm.object_memory);
243
244 size = count = mappable_size = mappable_count = 0;
35c20a60 245 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
246 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
247 count, mappable_count, size, mappable_size);
248
249 size = count = mappable_size = mappable_count = 0;
250 count_objects(&dev_priv->mm.active_list, mm_list);
6299f992
CW
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
253
6299f992
CW
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.inactive_list, mm_list);
256 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
258
b7abb714 259 size = count = purgeable_size = purgeable_count = 0;
35c20a60 260 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 261 size += obj->base.size, ++count;
b7abb714
CW
262 if (obj->madv == I915_MADV_DONTNEED)
263 purgeable_size += obj->base.size, ++purgeable_count;
264 }
6c085a72
CW
265 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
266
6299f992 267 size = count = mappable_size = mappable_count = 0;
35c20a60 268 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992
CW
269 if (obj->fault_mappable) {
270 size += obj->gtt_space->size;
271 ++count;
272 }
273 if (obj->pin_mappable) {
274 mappable_size += obj->gtt_space->size;
275 ++mappable_count;
276 }
b7abb714
CW
277 if (obj->madv == I915_MADV_DONTNEED) {
278 purgeable_size += obj->base.size;
279 ++purgeable_count;
280 }
6299f992 281 }
b7abb714
CW
282 seq_printf(m, "%u purgeable objects, %zu bytes\n",
283 purgeable_count, purgeable_size);
6299f992
CW
284 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
285 mappable_count, mappable_size);
286 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
287 count, size);
288
93d18799 289 seq_printf(m, "%zu [%lu] gtt total\n",
5d4545ae
BW
290 dev_priv->gtt.total,
291 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
73aa808f 292
267f0c90 293 seq_putc(m, '\n');
2db8e9d6
CW
294 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
295 struct file_stats stats;
296
297 memset(&stats, 0, sizeof(stats));
298 idr_for_each(&file->object_idr, per_file_stats, &stats);
299 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
300 get_pid_task(file->pid, PIDTYPE_PID)->comm,
301 stats.count,
302 stats.total,
303 stats.active,
304 stats.inactive,
305 stats.unbound);
306 }
307
73aa808f
CW
308 mutex_unlock(&dev->struct_mutex);
309
310 return 0;
311}
312
aee56cff 313static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323
CW
314{
315 struct drm_info_node *node = (struct drm_info_node *) m->private;
316 struct drm_device *dev = node->minor->dev;
1b50247a 317 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
318 struct drm_i915_private *dev_priv = dev->dev_private;
319 struct drm_i915_gem_object *obj;
320 size_t total_obj_size, total_gtt_size;
321 int count, ret;
322
323 ret = mutex_lock_interruptible(&dev->struct_mutex);
324 if (ret)
325 return ret;
326
327 total_obj_size = total_gtt_size = count = 0;
35c20a60 328 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1b50247a
CW
329 if (list == PINNED_LIST && obj->pin_count == 0)
330 continue;
331
267f0c90 332 seq_puts(m, " ");
08c18323 333 describe_obj(m, obj);
267f0c90 334 seq_putc(m, '\n');
08c18323
CW
335 total_obj_size += obj->base.size;
336 total_gtt_size += obj->gtt_space->size;
337 count++;
338 }
339
340 mutex_unlock(&dev->struct_mutex);
341
342 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
343 count, total_obj_size, total_gtt_size);
344
345 return 0;
346}
347
4e5359cd
SF
348static int i915_gem_pageflip_info(struct seq_file *m, void *data)
349{
350 struct drm_info_node *node = (struct drm_info_node *) m->private;
351 struct drm_device *dev = node->minor->dev;
352 unsigned long flags;
353 struct intel_crtc *crtc;
354
355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
356 const char pipe = pipe_name(crtc->pipe);
357 const char plane = plane_name(crtc->plane);
4e5359cd
SF
358 struct intel_unpin_work *work;
359
360 spin_lock_irqsave(&dev->event_lock, flags);
361 work = crtc->unpin_work;
362 if (work == NULL) {
9db4a9c7 363 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
364 pipe, plane);
365 } else {
e7d841ca 366 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 367 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
368 pipe, plane);
369 } else {
9db4a9c7 370 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
371 pipe, plane);
372 }
373 if (work->enable_stall_check)
267f0c90 374 seq_puts(m, "Stall check enabled, ");
4e5359cd 375 else
267f0c90 376 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 377 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
378
379 if (work->old_fb_obj) {
05394f39
CW
380 struct drm_i915_gem_object *obj = work->old_fb_obj;
381 if (obj)
382 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
383 }
384 if (work->pending_flip_obj) {
05394f39
CW
385 struct drm_i915_gem_object *obj = work->pending_flip_obj;
386 if (obj)
387 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
388 }
389 }
390 spin_unlock_irqrestore(&dev->event_lock, flags);
391 }
392
393 return 0;
394}
395
2017263e
BG
396static int i915_gem_request_info(struct seq_file *m, void *data)
397{
398 struct drm_info_node *node = (struct drm_info_node *) m->private;
399 struct drm_device *dev = node->minor->dev;
400 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 401 struct intel_ring_buffer *ring;
2017263e 402 struct drm_i915_gem_request *gem_request;
a2c7f6fd 403 int ret, count, i;
de227ef0
CW
404
405 ret = mutex_lock_interruptible(&dev->struct_mutex);
406 if (ret)
407 return ret;
2017263e 408
c2c347a9 409 count = 0;
a2c7f6fd
CW
410 for_each_ring(ring, dev_priv, i) {
411 if (list_empty(&ring->request_list))
412 continue;
413
414 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 415 list_for_each_entry(gem_request,
a2c7f6fd 416 &ring->request_list,
c2c347a9
CW
417 list) {
418 seq_printf(m, " %d @ %d\n",
419 gem_request->seqno,
420 (int) (jiffies - gem_request->emitted_jiffies));
421 }
422 count++;
2017263e 423 }
de227ef0
CW
424 mutex_unlock(&dev->struct_mutex);
425
c2c347a9 426 if (count == 0)
267f0c90 427 seq_puts(m, "No requests\n");
c2c347a9 428
2017263e
BG
429 return 0;
430}
431
b2223497
CW
432static void i915_ring_seqno_info(struct seq_file *m,
433 struct intel_ring_buffer *ring)
434{
435 if (ring->get_seqno) {
43a7b924 436 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 437 ring->name, ring->get_seqno(ring, false));
b2223497
CW
438 }
439}
440
2017263e
BG
441static int i915_gem_seqno_info(struct seq_file *m, void *data)
442{
443 struct drm_info_node *node = (struct drm_info_node *) m->private;
444 struct drm_device *dev = node->minor->dev;
445 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 446 struct intel_ring_buffer *ring;
1ec14ad3 447 int ret, i;
de227ef0
CW
448
449 ret = mutex_lock_interruptible(&dev->struct_mutex);
450 if (ret)
451 return ret;
2017263e 452
a2c7f6fd
CW
453 for_each_ring(ring, dev_priv, i)
454 i915_ring_seqno_info(m, ring);
de227ef0
CW
455
456 mutex_unlock(&dev->struct_mutex);
457
2017263e
BG
458 return 0;
459}
460
461
462static int i915_interrupt_info(struct seq_file *m, void *data)
463{
464 struct drm_info_node *node = (struct drm_info_node *) m->private;
465 struct drm_device *dev = node->minor->dev;
466 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 467 struct intel_ring_buffer *ring;
9db4a9c7 468 int ret, i, pipe;
de227ef0
CW
469
470 ret = mutex_lock_interruptible(&dev->struct_mutex);
471 if (ret)
472 return ret;
2017263e 473
7e231dbe
JB
474 if (IS_VALLEYVIEW(dev)) {
475 seq_printf(m, "Display IER:\t%08x\n",
476 I915_READ(VLV_IER));
477 seq_printf(m, "Display IIR:\t%08x\n",
478 I915_READ(VLV_IIR));
479 seq_printf(m, "Display IIR_RW:\t%08x\n",
480 I915_READ(VLV_IIR_RW));
481 seq_printf(m, "Display IMR:\t%08x\n",
482 I915_READ(VLV_IMR));
483 for_each_pipe(pipe)
484 seq_printf(m, "Pipe %c stat:\t%08x\n",
485 pipe_name(pipe),
486 I915_READ(PIPESTAT(pipe)));
487
488 seq_printf(m, "Master IER:\t%08x\n",
489 I915_READ(VLV_MASTER_IER));
490
491 seq_printf(m, "Render IER:\t%08x\n",
492 I915_READ(GTIER));
493 seq_printf(m, "Render IIR:\t%08x\n",
494 I915_READ(GTIIR));
495 seq_printf(m, "Render IMR:\t%08x\n",
496 I915_READ(GTIMR));
497
498 seq_printf(m, "PM IER:\t\t%08x\n",
499 I915_READ(GEN6_PMIER));
500 seq_printf(m, "PM IIR:\t\t%08x\n",
501 I915_READ(GEN6_PMIIR));
502 seq_printf(m, "PM IMR:\t\t%08x\n",
503 I915_READ(GEN6_PMIMR));
504
505 seq_printf(m, "Port hotplug:\t%08x\n",
506 I915_READ(PORT_HOTPLUG_EN));
507 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
508 I915_READ(VLV_DPFLIPSTAT));
509 seq_printf(m, "DPINVGTT:\t%08x\n",
510 I915_READ(DPINVGTT));
511
512 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
513 seq_printf(m, "Interrupt enable: %08x\n",
514 I915_READ(IER));
515 seq_printf(m, "Interrupt identity: %08x\n",
516 I915_READ(IIR));
517 seq_printf(m, "Interrupt mask: %08x\n",
518 I915_READ(IMR));
9db4a9c7
JB
519 for_each_pipe(pipe)
520 seq_printf(m, "Pipe %c stat: %08x\n",
521 pipe_name(pipe),
522 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
523 } else {
524 seq_printf(m, "North Display Interrupt enable: %08x\n",
525 I915_READ(DEIER));
526 seq_printf(m, "North Display Interrupt identity: %08x\n",
527 I915_READ(DEIIR));
528 seq_printf(m, "North Display Interrupt mask: %08x\n",
529 I915_READ(DEIMR));
530 seq_printf(m, "South Display Interrupt enable: %08x\n",
531 I915_READ(SDEIER));
532 seq_printf(m, "South Display Interrupt identity: %08x\n",
533 I915_READ(SDEIIR));
534 seq_printf(m, "South Display Interrupt mask: %08x\n",
535 I915_READ(SDEIMR));
536 seq_printf(m, "Graphics Interrupt enable: %08x\n",
537 I915_READ(GTIER));
538 seq_printf(m, "Graphics Interrupt identity: %08x\n",
539 I915_READ(GTIIR));
540 seq_printf(m, "Graphics Interrupt mask: %08x\n",
541 I915_READ(GTIMR));
542 }
2017263e
BG
543 seq_printf(m, "Interrupts received: %d\n",
544 atomic_read(&dev_priv->irq_received));
a2c7f6fd 545 for_each_ring(ring, dev_priv, i) {
da64c6fc 546 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
547 seq_printf(m,
548 "Graphics Interrupt mask (%s): %08x\n",
549 ring->name, I915_READ_IMR(ring));
9862e600 550 }
a2c7f6fd 551 i915_ring_seqno_info(m, ring);
9862e600 552 }
de227ef0
CW
553 mutex_unlock(&dev->struct_mutex);
554
2017263e
BG
555 return 0;
556}
557
a6172a80
CW
558static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
559{
560 struct drm_info_node *node = (struct drm_info_node *) m->private;
561 struct drm_device *dev = node->minor->dev;
562 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
563 int i, ret;
564
565 ret = mutex_lock_interruptible(&dev->struct_mutex);
566 if (ret)
567 return ret;
a6172a80
CW
568
569 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
570 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
571 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 572 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 573
6c085a72
CW
574 seq_printf(m, "Fence %d, pin count = %d, object = ",
575 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 576 if (obj == NULL)
267f0c90 577 seq_puts(m, "unused");
c2c347a9 578 else
05394f39 579 describe_obj(m, obj);
267f0c90 580 seq_putc(m, '\n');
a6172a80
CW
581 }
582
05394f39 583 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
584 return 0;
585}
586
2017263e
BG
587static int i915_hws_info(struct seq_file *m, void *data)
588{
589 struct drm_info_node *node = (struct drm_info_node *) m->private;
590 struct drm_device *dev = node->minor->dev;
591 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 592 struct intel_ring_buffer *ring;
1a240d4d 593 const u32 *hws;
4066c0ae
CW
594 int i;
595
1ec14ad3 596 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 597 hws = ring->status_page.page_addr;
2017263e
BG
598 if (hws == NULL)
599 return 0;
600
601 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
602 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
603 i * 4,
604 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
605 }
606 return 0;
607}
608
e5c65260
CW
609static const char *ring_str(int ring)
610{
611 switch (ring) {
96154f2f
DV
612 case RCS: return "render";
613 case VCS: return "bsd";
614 case BCS: return "blt";
9010ebfd 615 case VECS: return "vebox";
e5c65260
CW
616 default: return "";
617 }
618}
619
9df30794
CW
620static const char *pin_flag(int pinned)
621{
622 if (pinned > 0)
623 return " P";
624 else if (pinned < 0)
625 return " p";
626 else
627 return "";
628}
629
630static const char *tiling_flag(int tiling)
631{
632 switch (tiling) {
633 default:
634 case I915_TILING_NONE: return "";
635 case I915_TILING_X: return " X";
636 case I915_TILING_Y: return " Y";
637 }
638}
639
640static const char *dirty_flag(int dirty)
641{
642 return dirty ? " dirty" : "";
643}
644
645static const char *purgeable_flag(int purgeable)
646{
647 return purgeable ? " purgeable" : "";
648}
649
baf27f9b 650static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
edc3d884 651{
edc3d884
MK
652
653 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
654 e->err = -ENOSPC;
baf27f9b 655 return false;
edc3d884
MK
656 }
657
658 if (e->bytes == e->size - 1 || e->err)
baf27f9b 659 return false;
edc3d884 660
baf27f9b
CW
661 return true;
662}
edc3d884 663
baf27f9b
CW
664static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
665 unsigned len)
666{
667 if (e->pos + len <= e->start) {
668 e->pos += len;
669 return false;
edc3d884
MK
670 }
671
baf27f9b
CW
672 /* First vsnprintf needs to fit in its entirety for memmove */
673 if (len >= e->size) {
674 e->err = -EIO;
675 return false;
676 }
edc3d884 677
baf27f9b
CW
678 return true;
679}
680
681static void __i915_error_advance(struct drm_i915_error_state_buf *e,
682 unsigned len)
683{
edc3d884
MK
684 /* If this is first printf in this window, adjust it so that
685 * start position matches start of the buffer
686 */
baf27f9b 687
edc3d884
MK
688 if (e->pos < e->start) {
689 const size_t off = e->start - e->pos;
690
691 /* Should not happen but be paranoid */
692 if (off > len || e->bytes) {
693 e->err = -EIO;
694 return;
695 }
696
697 memmove(e->buf, e->buf + off, len - off);
698 e->bytes = len - off;
699 e->pos = e->start;
700 return;
701 }
702
703 e->bytes += len;
704 e->pos += len;
705}
706
baf27f9b
CW
707static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
708 const char *f, va_list args)
709{
710 unsigned len;
711
712 if (!__i915_error_ok(e))
713 return;
714
715 /* Seek the first printf which is hits start position */
716 if (e->pos < e->start) {
717 len = vsnprintf(NULL, 0, f, args);
718 if (!__i915_error_seek(e, len))
719 return;
720 }
721
722 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
723 if (len >= e->size - e->bytes)
724 len = e->size - e->bytes - 1;
725
726 __i915_error_advance(e, len);
727}
728
729static void i915_error_puts(struct drm_i915_error_state_buf *e,
730 const char *str)
731{
732 unsigned len;
733
734 if (!__i915_error_ok(e))
735 return;
736
737 len = strlen(str);
738
739 /* Seek the first printf which is hits start position */
740 if (e->pos < e->start) {
741 if (!__i915_error_seek(e, len))
742 return;
743 }
744
745 if (len >= e->size - e->bytes)
746 len = e->size - e->bytes - 1;
747 memcpy(e->buf + e->bytes, str, len);
748
749 __i915_error_advance(e, len);
750}
751
edc3d884
MK
752void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
753{
754 va_list args;
755
756 va_start(args, f);
757 i915_error_vprintf(e, f, args);
758 va_end(args);
759}
760
761#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
baf27f9b 762#define err_puts(e, s) i915_error_puts(e, s)
edc3d884
MK
763
764static void print_error_buffers(struct drm_i915_error_state_buf *m,
c724e8a9
CW
765 const char *name,
766 struct drm_i915_error_buffer *err,
767 int count)
768{
edc3d884 769 err_printf(m, "%s [%d]:\n", name, count);
c724e8a9
CW
770
771 while (count--) {
baf27f9b 772 err_printf(m, " %08x %8u %02x %02x %x %x",
c724e8a9
CW
773 err->gtt_offset,
774 err->size,
775 err->read_domains,
776 err->write_domain,
baf27f9b
CW
777 err->rseqno, err->wseqno);
778 err_puts(m, pin_flag(err->pinned));
779 err_puts(m, tiling_flag(err->tiling));
780 err_puts(m, dirty_flag(err->dirty));
781 err_puts(m, purgeable_flag(err->purgeable));
782 err_puts(m, err->ring != -1 ? " " : "");
783 err_puts(m, ring_str(err->ring));
784 err_puts(m, cache_level_str(err->cache_level));
c724e8a9
CW
785
786 if (err->name)
edc3d884 787 err_printf(m, " (name: %d)", err->name);
c724e8a9 788 if (err->fence_reg != I915_FENCE_REG_NONE)
edc3d884 789 err_printf(m, " (fence: %d)", err->fence_reg);
c724e8a9 790
baf27f9b 791 err_puts(m, "\n");
c724e8a9
CW
792 err++;
793 }
794}
795
edc3d884 796static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
d27b1e0e
DV
797 struct drm_device *dev,
798 struct drm_i915_error_state *error,
799 unsigned ring)
800{
ec34a01d 801 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
edc3d884
MK
802 err_printf(m, "%s command stream:\n", ring_str(ring));
803 err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
804 err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
805 err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
806 err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
807 err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
808 err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
809 err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
050ee91f 810 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
edc3d884 811 err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
050ee91f 812
c1cd90ed 813 if (INTEL_INFO(dev)->gen >= 4)
edc3d884
MK
814 err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
815 err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
816 err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 817 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
818 err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
819 err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
820 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
821 error->semaphore_mboxes[ring][0],
822 error->semaphore_seqno[ring][0]);
edc3d884 823 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
824 error->semaphore_mboxes[ring][1],
825 error->semaphore_seqno[ring][1]);
33f3f518 826 }
edc3d884
MK
827 err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
828 err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
829 err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
830 err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
831}
832
d5442303
DV
833struct i915_error_state_file_priv {
834 struct drm_device *dev;
835 struct drm_i915_error_state *error;
836};
837
edc3d884
MK
838
839static int i915_error_state(struct i915_error_state_file_priv *error_priv,
840 struct drm_i915_error_state_buf *m)
841
63eeaf38 842{
d5442303 843 struct drm_device *dev = error_priv->dev;
63eeaf38 844 drm_i915_private_t *dev_priv = dev->dev_private;
d5442303 845 struct drm_i915_error_state *error = error_priv->error;
b4519513 846 struct intel_ring_buffer *ring;
52d39a21 847 int i, j, page, offset, elt;
63eeaf38 848
742cbee8 849 if (!error) {
edc3d884 850 err_printf(m, "no error state collected\n");
742cbee8 851 return 0;
63eeaf38
JB
852 }
853
edc3d884 854 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
8a905236 855 error->time.tv_usec);
edc3d884
MK
856 err_printf(m, "Kernel: " UTS_RELEASE "\n");
857 err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
858 err_printf(m, "EIR: 0x%08x\n", error->eir);
859 err_printf(m, "IER: 0x%08x\n", error->ier);
860 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
861 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
862 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
863 err_printf(m, "CCID: 0x%08x\n", error->ccid);
9df30794 864
bf3301ab 865 for (i = 0; i < dev_priv->num_fence_regs; i++)
edc3d884 866 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
748ebc60 867
050ee91f 868 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
edc3d884
MK
869 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
870 error->extra_instdone[i]);
050ee91f 871
33f3f518 872 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
873 err_printf(m, "ERROR: 0x%08x\n", error->error);
874 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
33f3f518 875 }
d27b1e0e 876
71e172e8 877 if (INTEL_INFO(dev)->gen == 7)
edc3d884 878 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
71e172e8 879
b4519513
CW
880 for_each_ring(ring, dev_priv, i)
881 i915_ring_error_state(m, dev, error, i);
d27b1e0e 882
c724e8a9
CW
883 if (error->active_bo)
884 print_error_buffers(m, "Active",
885 error->active_bo,
886 error->active_bo_count);
887
888 if (error->pinned_bo)
889 print_error_buffers(m, "Pinned",
890 error->pinned_bo,
891 error->pinned_bo_count);
9df30794 892
52d39a21
CW
893 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
894 struct drm_i915_error_object *obj;
9df30794 895
52d39a21 896 if ((obj = error->ring[i].batchbuffer)) {
edc3d884 897 err_printf(m, "%s --- gtt_offset = 0x%08x\n",
bcfb2e28
CW
898 dev_priv->ring[i].name,
899 obj->gtt_offset);
9df30794
CW
900 offset = 0;
901 for (page = 0; page < obj->page_count; page++) {
902 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884
MK
903 err_printf(m, "%08x : %08x\n", offset,
904 obj->pages[page][elt]);
9df30794
CW
905 offset += 4;
906 }
907 }
908 }
9df30794 909
52d39a21 910 if (error->ring[i].num_requests) {
edc3d884 911 err_printf(m, "%s --- %d requests\n",
52d39a21
CW
912 dev_priv->ring[i].name,
913 error->ring[i].num_requests);
914 for (j = 0; j < error->ring[i].num_requests; j++) {
edc3d884 915 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 916 error->ring[i].requests[j].seqno,
ee4f42b1
CW
917 error->ring[i].requests[j].jiffies,
918 error->ring[i].requests[j].tail);
52d39a21
CW
919 }
920 }
921
922 if ((obj = error->ring[i].ringbuffer)) {
edc3d884 923 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
e2f973d5
CW
924 dev_priv->ring[i].name,
925 obj->gtt_offset);
926 offset = 0;
927 for (page = 0; page < obj->page_count; page++) {
928 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884 929 err_printf(m, "%08x : %08x\n",
e2f973d5
CW
930 offset,
931 obj->pages[page][elt]);
932 offset += 4;
933 }
9df30794
CW
934 }
935 }
8c123e54
BW
936
937 obj = error->ring[i].ctx;
938 if (obj) {
edc3d884 939 err_printf(m, "%s --- HW Context = 0x%08x\n",
8c123e54
BW
940 dev_priv->ring[i].name,
941 obj->gtt_offset);
942 offset = 0;
943 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
edc3d884 944 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
8c123e54
BW
945 offset,
946 obj->pages[0][elt],
947 obj->pages[0][elt+1],
948 obj->pages[0][elt+2],
949 obj->pages[0][elt+3]);
950 offset += 16;
951 }
952 }
9df30794 953 }
63eeaf38 954
6ef3d427
CW
955 if (error->overlay)
956 intel_overlay_print_error_state(m, error->overlay);
957
c4a1d9e4
CW
958 if (error->display)
959 intel_display_print_error_state(m, dev, error->display);
960
63eeaf38
JB
961 return 0;
962}
6911a9b8 963
d5442303
DV
964static ssize_t
965i915_error_state_write(struct file *filp,
966 const char __user *ubuf,
967 size_t cnt,
968 loff_t *ppos)
969{
edc3d884 970 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 971 struct drm_device *dev = error_priv->dev;
22bcfc6a 972 int ret;
d5442303
DV
973
974 DRM_DEBUG_DRIVER("Resetting error state\n");
975
22bcfc6a
DV
976 ret = mutex_lock_interruptible(&dev->struct_mutex);
977 if (ret)
978 return ret;
979
d5442303
DV
980 i915_destroy_error_state(dev);
981 mutex_unlock(&dev->struct_mutex);
982
983 return cnt;
984}
985
986static int i915_error_state_open(struct inode *inode, struct file *file)
987{
988 struct drm_device *dev = inode->i_private;
989 drm_i915_private_t *dev_priv = dev->dev_private;
990 struct i915_error_state_file_priv *error_priv;
991 unsigned long flags;
992
993 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
994 if (!error_priv)
995 return -ENOMEM;
996
997 error_priv->dev = dev;
998
99584db3
DV
999 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1000 error_priv->error = dev_priv->gpu_error.first_error;
d5442303
DV
1001 if (error_priv->error)
1002 kref_get(&error_priv->error->ref);
99584db3 1003 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
d5442303 1004
edc3d884
MK
1005 file->private_data = error_priv;
1006
1007 return 0;
d5442303
DV
1008}
1009
1010static int i915_error_state_release(struct inode *inode, struct file *file)
1011{
edc3d884 1012 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303
DV
1013
1014 if (error_priv->error)
1015 kref_put(&error_priv->error->ref, i915_error_state_free);
1016 kfree(error_priv);
1017
edc3d884
MK
1018 return 0;
1019}
1020
1021static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1022 size_t count, loff_t *pos)
1023{
1024 struct i915_error_state_file_priv *error_priv = file->private_data;
1025 struct drm_i915_error_state_buf error_str;
1026 loff_t tmp_pos = 0;
1027 ssize_t ret_count = 0;
1028 int ret = 0;
1029
1030 memset(&error_str, 0, sizeof(error_str));
1031
1032 /* We need to have enough room to store any i915_error_state printf
1033 * so that we can move it to start position.
1034 */
1035 error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
1036 error_str.buf = kmalloc(error_str.size,
1037 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
1038
1039 if (error_str.buf == NULL) {
1040 error_str.size = PAGE_SIZE;
1041 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
1042 }
1043
1044 if (error_str.buf == NULL) {
1045 error_str.size = 128;
1046 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
1047 }
1048
1049 if (error_str.buf == NULL)
1050 return -ENOMEM;
1051
1052 error_str.start = *pos;
1053
1054 ret = i915_error_state(error_priv, &error_str);
1055 if (ret)
1056 goto out;
1057
1058 if (error_str.bytes == 0 && error_str.err) {
1059 ret = error_str.err;
1060 goto out;
1061 }
1062
1063 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1064 error_str.buf,
1065 error_str.bytes);
1066
1067 if (ret_count < 0)
1068 ret = ret_count;
1069 else
1070 *pos = error_str.start + ret_count;
1071out:
1072 kfree(error_str.buf);
1073 return ret ?: ret_count;
d5442303
DV
1074}
1075
1076static const struct file_operations i915_error_state_fops = {
1077 .owner = THIS_MODULE,
1078 .open = i915_error_state_open,
edc3d884 1079 .read = i915_error_state_read,
d5442303
DV
1080 .write = i915_error_state_write,
1081 .llseek = default_llseek,
1082 .release = i915_error_state_release,
1083};
1084
647416f9
KC
1085static int
1086i915_next_seqno_get(void *data, u64 *val)
40633219 1087{
647416f9 1088 struct drm_device *dev = data;
40633219 1089 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
1090 int ret;
1091
1092 ret = mutex_lock_interruptible(&dev->struct_mutex);
1093 if (ret)
1094 return ret;
1095
647416f9 1096 *val = dev_priv->next_seqno;
40633219
MK
1097 mutex_unlock(&dev->struct_mutex);
1098
647416f9 1099 return 0;
40633219
MK
1100}
1101
647416f9
KC
1102static int
1103i915_next_seqno_set(void *data, u64 val)
1104{
1105 struct drm_device *dev = data;
40633219
MK
1106 int ret;
1107
40633219
MK
1108 ret = mutex_lock_interruptible(&dev->struct_mutex);
1109 if (ret)
1110 return ret;
1111
e94fbaa8 1112 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1113 mutex_unlock(&dev->struct_mutex);
1114
647416f9 1115 return ret;
40633219
MK
1116}
1117
647416f9
KC
1118DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1119 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1120 "0x%llx\n");
40633219 1121
f97108d1
JB
1122static int i915_rstdby_delays(struct seq_file *m, void *unused)
1123{
1124 struct drm_info_node *node = (struct drm_info_node *) m->private;
1125 struct drm_device *dev = node->minor->dev;
1126 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1127 u16 crstanddelay;
1128 int ret;
1129
1130 ret = mutex_lock_interruptible(&dev->struct_mutex);
1131 if (ret)
1132 return ret;
1133
1134 crstanddelay = I915_READ16(CRSTANDVID);
1135
1136 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1137
1138 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1139
1140 return 0;
1141}
1142
1143static int i915_cur_delayinfo(struct seq_file *m, void *unused)
1144{
1145 struct drm_info_node *node = (struct drm_info_node *) m->private;
1146 struct drm_device *dev = node->minor->dev;
1147 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 1148 int ret;
3b8d8d91
JB
1149
1150 if (IS_GEN5(dev)) {
1151 u16 rgvswctl = I915_READ16(MEMSWCTL);
1152 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1153
1154 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1155 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1156 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1157 MEMSTAT_VID_SHIFT);
1158 seq_printf(m, "Current P-state: %d\n",
1159 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 1160 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
1161 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1162 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1163 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
f82855d3 1164 u32 rpstat, cagf;
ccab5c82
JB
1165 u32 rpupei, rpcurup, rpprevup;
1166 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1167 int max_freq;
1168
1169 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1170 ret = mutex_lock_interruptible(&dev->struct_mutex);
1171 if (ret)
1172 return ret;
1173
fcca7926 1174 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 1175
ccab5c82
JB
1176 rpstat = I915_READ(GEN6_RPSTAT1);
1177 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1178 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1179 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1180 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1181 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1182 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
1183 if (IS_HASWELL(dev))
1184 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1185 else
1186 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1187 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1188
d1ebd816
BW
1189 gen6_gt_force_wake_put(dev_priv);
1190 mutex_unlock(&dev->struct_mutex);
1191
3b8d8d91 1192 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 1193 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
1194 seq_printf(m, "Render p-state ratio: %d\n",
1195 (gt_perf_status & 0xff00) >> 8);
1196 seq_printf(m, "Render p-state VID: %d\n",
1197 gt_perf_status & 0xff);
1198 seq_printf(m, "Render p-state limit: %d\n",
1199 rp_state_limits & 0xff);
f82855d3 1200 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1201 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1202 GEN6_CURICONT_MASK);
1203 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1204 GEN6_CURBSYTAVG_MASK);
1205 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1206 GEN6_CURBSYTAVG_MASK);
1207 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1208 GEN6_CURIAVG_MASK);
1209 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1210 GEN6_CURBSYTAVG_MASK);
1211 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1212 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1213
1214 max_freq = (rp_state_cap & 0xff0000) >> 16;
1215 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1216 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1217
1218 max_freq = (rp_state_cap & 0xff00) >> 8;
1219 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1220 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1221
1222 max_freq = rp_state_cap & 0xff;
1223 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1224 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1225
1226 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1227 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1228 } else if (IS_VALLEYVIEW(dev)) {
1229 u32 freq_sts, val;
1230
259bd5d4 1231 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1232 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1233 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1234 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1235
64936258 1236 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
0a073b84
JB
1237 seq_printf(m, "max GPU freq: %d MHz\n",
1238 vlv_gpu_freq(dev_priv->mem_freq, val));
1239
64936258 1240 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
0a073b84
JB
1241 seq_printf(m, "min GPU freq: %d MHz\n",
1242 vlv_gpu_freq(dev_priv->mem_freq, val));
1243
1244 seq_printf(m, "current GPU freq: %d MHz\n",
1245 vlv_gpu_freq(dev_priv->mem_freq,
1246 (freq_sts >> 8) & 0xff));
259bd5d4 1247 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1248 } else {
267f0c90 1249 seq_puts(m, "no P-state info available\n");
3b8d8d91 1250 }
f97108d1
JB
1251
1252 return 0;
1253}
1254
1255static int i915_delayfreq_table(struct seq_file *m, void *unused)
1256{
1257 struct drm_info_node *node = (struct drm_info_node *) m->private;
1258 struct drm_device *dev = node->minor->dev;
1259 drm_i915_private_t *dev_priv = dev->dev_private;
1260 u32 delayfreq;
616fdb5a
BW
1261 int ret, i;
1262
1263 ret = mutex_lock_interruptible(&dev->struct_mutex);
1264 if (ret)
1265 return ret;
f97108d1
JB
1266
1267 for (i = 0; i < 16; i++) {
1268 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1269 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1270 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1271 }
1272
616fdb5a
BW
1273 mutex_unlock(&dev->struct_mutex);
1274
f97108d1
JB
1275 return 0;
1276}
1277
1278static inline int MAP_TO_MV(int map)
1279{
1280 return 1250 - (map * 25);
1281}
1282
1283static int i915_inttoext_table(struct seq_file *m, void *unused)
1284{
1285 struct drm_info_node *node = (struct drm_info_node *) m->private;
1286 struct drm_device *dev = node->minor->dev;
1287 drm_i915_private_t *dev_priv = dev->dev_private;
1288 u32 inttoext;
616fdb5a
BW
1289 int ret, i;
1290
1291 ret = mutex_lock_interruptible(&dev->struct_mutex);
1292 if (ret)
1293 return ret;
f97108d1
JB
1294
1295 for (i = 1; i <= 32; i++) {
1296 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1297 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1298 }
1299
616fdb5a
BW
1300 mutex_unlock(&dev->struct_mutex);
1301
f97108d1
JB
1302 return 0;
1303}
1304
4d85529d 1305static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1306{
1307 struct drm_info_node *node = (struct drm_info_node *) m->private;
1308 struct drm_device *dev = node->minor->dev;
1309 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1310 u32 rgvmodectl, rstdbyctl;
1311 u16 crstandvid;
1312 int ret;
1313
1314 ret = mutex_lock_interruptible(&dev->struct_mutex);
1315 if (ret)
1316 return ret;
1317
1318 rgvmodectl = I915_READ(MEMMODECTL);
1319 rstdbyctl = I915_READ(RSTDBYCTL);
1320 crstandvid = I915_READ16(CRSTANDVID);
1321
1322 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1323
1324 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1325 "yes" : "no");
1326 seq_printf(m, "Boost freq: %d\n",
1327 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1328 MEMMODE_BOOST_FREQ_SHIFT);
1329 seq_printf(m, "HW control enabled: %s\n",
1330 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1331 seq_printf(m, "SW control enabled: %s\n",
1332 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1333 seq_printf(m, "Gated voltage change: %s\n",
1334 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1335 seq_printf(m, "Starting frequency: P%d\n",
1336 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1337 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1338 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1339 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1340 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1341 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1342 seq_printf(m, "Render standby enabled: %s\n",
1343 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1344 seq_puts(m, "Current RS state: ");
88271da3
JB
1345 switch (rstdbyctl & RSX_STATUS_MASK) {
1346 case RSX_STATUS_ON:
267f0c90 1347 seq_puts(m, "on\n");
88271da3
JB
1348 break;
1349 case RSX_STATUS_RC1:
267f0c90 1350 seq_puts(m, "RC1\n");
88271da3
JB
1351 break;
1352 case RSX_STATUS_RC1E:
267f0c90 1353 seq_puts(m, "RC1E\n");
88271da3
JB
1354 break;
1355 case RSX_STATUS_RS1:
267f0c90 1356 seq_puts(m, "RS1\n");
88271da3
JB
1357 break;
1358 case RSX_STATUS_RS2:
267f0c90 1359 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1360 break;
1361 case RSX_STATUS_RS3:
267f0c90 1362 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1363 break;
1364 default:
267f0c90 1365 seq_puts(m, "unknown\n");
88271da3
JB
1366 break;
1367 }
f97108d1
JB
1368
1369 return 0;
1370}
1371
4d85529d
BW
1372static int gen6_drpc_info(struct seq_file *m)
1373{
1374
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1378 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1379 unsigned forcewake_count;
aee56cff 1380 int count = 0, ret;
4d85529d
BW
1381
1382 ret = mutex_lock_interruptible(&dev->struct_mutex);
1383 if (ret)
1384 return ret;
1385
93b525dc
DV
1386 spin_lock_irq(&dev_priv->gt_lock);
1387 forcewake_count = dev_priv->forcewake_count;
1388 spin_unlock_irq(&dev_priv->gt_lock);
1389
1390 if (forcewake_count) {
267f0c90
DL
1391 seq_puts(m, "RC information inaccurate because somebody "
1392 "holds a forcewake reference \n");
4d85529d
BW
1393 } else {
1394 /* NB: we cannot use forcewake, else we read the wrong values */
1395 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1396 udelay(10);
1397 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1398 }
1399
1400 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1401 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1402
1403 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1404 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1405 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1406 mutex_lock(&dev_priv->rps.hw_lock);
1407 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1408 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d
BW
1409
1410 seq_printf(m, "Video Turbo Mode: %s\n",
1411 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1412 seq_printf(m, "HW control enabled: %s\n",
1413 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1414 seq_printf(m, "SW control enabled: %s\n",
1415 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1416 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1417 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1418 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1419 seq_printf(m, "RC6 Enabled: %s\n",
1420 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1421 seq_printf(m, "Deep RC6 Enabled: %s\n",
1422 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1423 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1424 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1425 seq_puts(m, "Current RC state: ");
4d85529d
BW
1426 switch (gt_core_status & GEN6_RCn_MASK) {
1427 case GEN6_RC0:
1428 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1429 seq_puts(m, "Core Power Down\n");
4d85529d 1430 else
267f0c90 1431 seq_puts(m, "on\n");
4d85529d
BW
1432 break;
1433 case GEN6_RC3:
267f0c90 1434 seq_puts(m, "RC3\n");
4d85529d
BW
1435 break;
1436 case GEN6_RC6:
267f0c90 1437 seq_puts(m, "RC6\n");
4d85529d
BW
1438 break;
1439 case GEN6_RC7:
267f0c90 1440 seq_puts(m, "RC7\n");
4d85529d
BW
1441 break;
1442 default:
267f0c90 1443 seq_puts(m, "Unknown\n");
4d85529d
BW
1444 break;
1445 }
1446
1447 seq_printf(m, "Core Power Down: %s\n",
1448 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1449
1450 /* Not exactly sure what this is */
1451 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1452 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1453 seq_printf(m, "RC6 residency since boot: %u\n",
1454 I915_READ(GEN6_GT_GFX_RC6));
1455 seq_printf(m, "RC6+ residency since boot: %u\n",
1456 I915_READ(GEN6_GT_GFX_RC6p));
1457 seq_printf(m, "RC6++ residency since boot: %u\n",
1458 I915_READ(GEN6_GT_GFX_RC6pp));
1459
ecd8faea
BW
1460 seq_printf(m, "RC6 voltage: %dmV\n",
1461 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1462 seq_printf(m, "RC6+ voltage: %dmV\n",
1463 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1464 seq_printf(m, "RC6++ voltage: %dmV\n",
1465 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1466 return 0;
1467}
1468
1469static int i915_drpc_info(struct seq_file *m, void *unused)
1470{
1471 struct drm_info_node *node = (struct drm_info_node *) m->private;
1472 struct drm_device *dev = node->minor->dev;
1473
1474 if (IS_GEN6(dev) || IS_GEN7(dev))
1475 return gen6_drpc_info(m);
1476 else
1477 return ironlake_drpc_info(m);
1478}
1479
b5e50c3f
JB
1480static int i915_fbc_status(struct seq_file *m, void *unused)
1481{
1482 struct drm_info_node *node = (struct drm_info_node *) m->private;
1483 struct drm_device *dev = node->minor->dev;
b5e50c3f 1484 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1485
ee5382ae 1486 if (!I915_HAS_FBC(dev)) {
267f0c90 1487 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1488 return 0;
1489 }
1490
ee5382ae 1491 if (intel_fbc_enabled(dev)) {
267f0c90 1492 seq_puts(m, "FBC enabled\n");
b5e50c3f 1493 } else {
267f0c90 1494 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1495 switch (dev_priv->fbc.no_fbc_reason) {
bed4a673 1496 case FBC_NO_OUTPUT:
267f0c90 1497 seq_puts(m, "no outputs");
bed4a673 1498 break;
b5e50c3f 1499 case FBC_STOLEN_TOO_SMALL:
267f0c90 1500 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1501 break;
1502 case FBC_UNSUPPORTED_MODE:
267f0c90 1503 seq_puts(m, "mode not supported");
b5e50c3f
JB
1504 break;
1505 case FBC_MODE_TOO_LARGE:
267f0c90 1506 seq_puts(m, "mode too large");
b5e50c3f
JB
1507 break;
1508 case FBC_BAD_PLANE:
267f0c90 1509 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1510 break;
1511 case FBC_NOT_TILED:
267f0c90 1512 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1513 break;
9c928d16 1514 case FBC_MULTIPLE_PIPES:
267f0c90 1515 seq_puts(m, "multiple pipes are enabled");
9c928d16 1516 break;
c1a9f047 1517 case FBC_MODULE_PARAM:
267f0c90 1518 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1519 break;
8a5729a3 1520 case FBC_CHIP_DEFAULT:
267f0c90 1521 seq_puts(m, "disabled per chip default");
8a5729a3 1522 break;
b5e50c3f 1523 default:
267f0c90 1524 seq_puts(m, "unknown reason");
b5e50c3f 1525 }
267f0c90 1526 seq_putc(m, '\n');
b5e50c3f
JB
1527 }
1528 return 0;
1529}
1530
92d44621
PZ
1531static int i915_ips_status(struct seq_file *m, void *unused)
1532{
1533 struct drm_info_node *node = (struct drm_info_node *) m->private;
1534 struct drm_device *dev = node->minor->dev;
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1536
f5adf94e 1537 if (!HAS_IPS(dev)) {
92d44621
PZ
1538 seq_puts(m, "not supported\n");
1539 return 0;
1540 }
1541
1542 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1543 seq_puts(m, "enabled\n");
1544 else
1545 seq_puts(m, "disabled\n");
1546
1547 return 0;
1548}
1549
4a9bef37
JB
1550static int i915_sr_status(struct seq_file *m, void *unused)
1551{
1552 struct drm_info_node *node = (struct drm_info_node *) m->private;
1553 struct drm_device *dev = node->minor->dev;
1554 drm_i915_private_t *dev_priv = dev->dev_private;
1555 bool sr_enabled = false;
1556
1398261a 1557 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1558 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1559 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1560 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1561 else if (IS_I915GM(dev))
1562 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1563 else if (IS_PINEVIEW(dev))
1564 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1565
5ba2aaaa
CW
1566 seq_printf(m, "self-refresh: %s\n",
1567 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1568
1569 return 0;
1570}
1571
7648fa99
JB
1572static int i915_emon_status(struct seq_file *m, void *unused)
1573{
1574 struct drm_info_node *node = (struct drm_info_node *) m->private;
1575 struct drm_device *dev = node->minor->dev;
1576 drm_i915_private_t *dev_priv = dev->dev_private;
1577 unsigned long temp, chipset, gfx;
de227ef0
CW
1578 int ret;
1579
582be6b4
CW
1580 if (!IS_GEN5(dev))
1581 return -ENODEV;
1582
de227ef0
CW
1583 ret = mutex_lock_interruptible(&dev->struct_mutex);
1584 if (ret)
1585 return ret;
7648fa99
JB
1586
1587 temp = i915_mch_val(dev_priv);
1588 chipset = i915_chipset_val(dev_priv);
1589 gfx = i915_gfx_val(dev_priv);
de227ef0 1590 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1591
1592 seq_printf(m, "GMCH temp: %ld\n", temp);
1593 seq_printf(m, "Chipset power: %ld\n", chipset);
1594 seq_printf(m, "GFX power: %ld\n", gfx);
1595 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1596
1597 return 0;
1598}
1599
23b2f8bb
JB
1600static int i915_ring_freq_table(struct seq_file *m, void *unused)
1601{
1602 struct drm_info_node *node = (struct drm_info_node *) m->private;
1603 struct drm_device *dev = node->minor->dev;
1604 drm_i915_private_t *dev_priv = dev->dev_private;
1605 int ret;
1606 int gpu_freq, ia_freq;
1607
1c70c0ce 1608 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1609 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1610 return 0;
1611 }
1612
4fc688ce 1613 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1614 if (ret)
1615 return ret;
1616
267f0c90 1617 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1618
c6a828d3
DV
1619 for (gpu_freq = dev_priv->rps.min_delay;
1620 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb 1621 gpu_freq++) {
42c0526c
BW
1622 ia_freq = gpu_freq;
1623 sandybridge_pcode_read(dev_priv,
1624 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1625 &ia_freq);
3ebecd07
CW
1626 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1627 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1628 ((ia_freq >> 0) & 0xff) * 100,
1629 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1630 }
1631
4fc688ce 1632 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1633
1634 return 0;
1635}
1636
7648fa99
JB
1637static int i915_gfxec(struct seq_file *m, void *unused)
1638{
1639 struct drm_info_node *node = (struct drm_info_node *) m->private;
1640 struct drm_device *dev = node->minor->dev;
1641 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1642 int ret;
1643
1644 ret = mutex_lock_interruptible(&dev->struct_mutex);
1645 if (ret)
1646 return ret;
7648fa99
JB
1647
1648 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1649
616fdb5a
BW
1650 mutex_unlock(&dev->struct_mutex);
1651
7648fa99
JB
1652 return 0;
1653}
1654
44834a67
CW
1655static int i915_opregion(struct seq_file *m, void *unused)
1656{
1657 struct drm_info_node *node = (struct drm_info_node *) m->private;
1658 struct drm_device *dev = node->minor->dev;
1659 drm_i915_private_t *dev_priv = dev->dev_private;
1660 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1661 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1662 int ret;
1663
0d38f009
DV
1664 if (data == NULL)
1665 return -ENOMEM;
1666
44834a67
CW
1667 ret = mutex_lock_interruptible(&dev->struct_mutex);
1668 if (ret)
0d38f009 1669 goto out;
44834a67 1670
0d38f009
DV
1671 if (opregion->header) {
1672 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1673 seq_write(m, data, OPREGION_SIZE);
1674 }
44834a67
CW
1675
1676 mutex_unlock(&dev->struct_mutex);
1677
0d38f009
DV
1678out:
1679 kfree(data);
44834a67
CW
1680 return 0;
1681}
1682
37811fcc
CW
1683static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1684{
1685 struct drm_info_node *node = (struct drm_info_node *) m->private;
1686 struct drm_device *dev = node->minor->dev;
1687 drm_i915_private_t *dev_priv = dev->dev_private;
1688 struct intel_fbdev *ifbdev;
1689 struct intel_framebuffer *fb;
1690 int ret;
1691
1692 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1693 if (ret)
1694 return ret;
1695
1696 ifbdev = dev_priv->fbdev;
1697 fb = to_intel_framebuffer(ifbdev->helper.fb);
1698
623f9783 1699 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1700 fb->base.width,
1701 fb->base.height,
1702 fb->base.depth,
623f9783
DV
1703 fb->base.bits_per_pixel,
1704 atomic_read(&fb->base.refcount.refcount));
05394f39 1705 describe_obj(m, fb->obj);
267f0c90 1706 seq_putc(m, '\n');
4b096ac1 1707 mutex_unlock(&dev->mode_config.mutex);
37811fcc 1708
4b096ac1 1709 mutex_lock(&dev->mode_config.fb_lock);
37811fcc
CW
1710 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1711 if (&fb->base == ifbdev->helper.fb)
1712 continue;
1713
623f9783 1714 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1715 fb->base.width,
1716 fb->base.height,
1717 fb->base.depth,
623f9783
DV
1718 fb->base.bits_per_pixel,
1719 atomic_read(&fb->base.refcount.refcount));
05394f39 1720 describe_obj(m, fb->obj);
267f0c90 1721 seq_putc(m, '\n');
37811fcc 1722 }
4b096ac1 1723 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1724
1725 return 0;
1726}
1727
e76d3630
BW
1728static int i915_context_status(struct seq_file *m, void *unused)
1729{
1730 struct drm_info_node *node = (struct drm_info_node *) m->private;
1731 struct drm_device *dev = node->minor->dev;
1732 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293
BW
1733 struct intel_ring_buffer *ring;
1734 int ret, i;
e76d3630
BW
1735
1736 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1737 if (ret)
1738 return ret;
1739
3e373948 1740 if (dev_priv->ips.pwrctx) {
267f0c90 1741 seq_puts(m, "power context ");
3e373948 1742 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1743 seq_putc(m, '\n');
dc501fbc 1744 }
e76d3630 1745
3e373948 1746 if (dev_priv->ips.renderctx) {
267f0c90 1747 seq_puts(m, "render context ");
3e373948 1748 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1749 seq_putc(m, '\n');
dc501fbc 1750 }
e76d3630 1751
a168c293
BW
1752 for_each_ring(ring, dev_priv, i) {
1753 if (ring->default_context) {
1754 seq_printf(m, "HW default context %s ring ", ring->name);
1755 describe_obj(m, ring->default_context->obj);
267f0c90 1756 seq_putc(m, '\n');
a168c293
BW
1757 }
1758 }
1759
e76d3630
BW
1760 mutex_unlock(&dev->mode_config.mutex);
1761
1762 return 0;
1763}
1764
6d794d42
BW
1765static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1766{
1767 struct drm_info_node *node = (struct drm_info_node *) m->private;
1768 struct drm_device *dev = node->minor->dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1770 unsigned forcewake_count;
6d794d42 1771
9f1f46a4
DV
1772 spin_lock_irq(&dev_priv->gt_lock);
1773 forcewake_count = dev_priv->forcewake_count;
1774 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1775
9f1f46a4 1776 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1777
1778 return 0;
1779}
1780
ea16a3cd
DV
1781static const char *swizzle_string(unsigned swizzle)
1782{
aee56cff 1783 switch (swizzle) {
ea16a3cd
DV
1784 case I915_BIT_6_SWIZZLE_NONE:
1785 return "none";
1786 case I915_BIT_6_SWIZZLE_9:
1787 return "bit9";
1788 case I915_BIT_6_SWIZZLE_9_10:
1789 return "bit9/bit10";
1790 case I915_BIT_6_SWIZZLE_9_11:
1791 return "bit9/bit11";
1792 case I915_BIT_6_SWIZZLE_9_10_11:
1793 return "bit9/bit10/bit11";
1794 case I915_BIT_6_SWIZZLE_9_17:
1795 return "bit9/bit17";
1796 case I915_BIT_6_SWIZZLE_9_10_17:
1797 return "bit9/bit10/bit17";
1798 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1799 return "unknown";
ea16a3cd
DV
1800 }
1801
1802 return "bug";
1803}
1804
1805static int i915_swizzle_info(struct seq_file *m, void *data)
1806{
1807 struct drm_info_node *node = (struct drm_info_node *) m->private;
1808 struct drm_device *dev = node->minor->dev;
1809 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1810 int ret;
1811
1812 ret = mutex_lock_interruptible(&dev->struct_mutex);
1813 if (ret)
1814 return ret;
ea16a3cd 1815
ea16a3cd
DV
1816 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1817 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1818 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1819 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1820
1821 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1822 seq_printf(m, "DDC = 0x%08x\n",
1823 I915_READ(DCC));
1824 seq_printf(m, "C0DRB3 = 0x%04x\n",
1825 I915_READ16(C0DRB3));
1826 seq_printf(m, "C1DRB3 = 0x%04x\n",
1827 I915_READ16(C1DRB3));
3fa7d235
DV
1828 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1829 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1830 I915_READ(MAD_DIMM_C0));
1831 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1832 I915_READ(MAD_DIMM_C1));
1833 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1834 I915_READ(MAD_DIMM_C2));
1835 seq_printf(m, "TILECTL = 0x%08x\n",
1836 I915_READ(TILECTL));
1837 seq_printf(m, "ARB_MODE = 0x%08x\n",
1838 I915_READ(ARB_MODE));
1839 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1840 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1841 }
1842 mutex_unlock(&dev->struct_mutex);
1843
1844 return 0;
1845}
1846
3cf17fc5
DV
1847static int i915_ppgtt_info(struct seq_file *m, void *data)
1848{
1849 struct drm_info_node *node = (struct drm_info_node *) m->private;
1850 struct drm_device *dev = node->minor->dev;
1851 struct drm_i915_private *dev_priv = dev->dev_private;
1852 struct intel_ring_buffer *ring;
1853 int i, ret;
1854
1855
1856 ret = mutex_lock_interruptible(&dev->struct_mutex);
1857 if (ret)
1858 return ret;
1859 if (INTEL_INFO(dev)->gen == 6)
1860 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1861
a2c7f6fd 1862 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1863 seq_printf(m, "%s\n", ring->name);
1864 if (INTEL_INFO(dev)->gen == 7)
1865 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1866 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1867 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1868 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1869 }
1870 if (dev_priv->mm.aliasing_ppgtt) {
1871 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1872
267f0c90 1873 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5
DV
1874 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1875 }
1876 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1877 mutex_unlock(&dev->struct_mutex);
1878
1879 return 0;
1880}
1881
57f350b6
JB
1882static int i915_dpio_info(struct seq_file *m, void *data)
1883{
1884 struct drm_info_node *node = (struct drm_info_node *) m->private;
1885 struct drm_device *dev = node->minor->dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 int ret;
1888
1889
1890 if (!IS_VALLEYVIEW(dev)) {
267f0c90 1891 seq_puts(m, "unsupported\n");
57f350b6
JB
1892 return 0;
1893 }
1894
09153000 1895 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1896 if (ret)
1897 return ret;
1898
1899 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1900
1901 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
ae99258f 1902 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
57f350b6 1903 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
ae99258f 1904 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
57f350b6
JB
1905
1906 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
ae99258f 1907 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
57f350b6 1908 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
ae99258f 1909 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
57f350b6
JB
1910
1911 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
ae99258f 1912 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
57f350b6 1913 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
ae99258f 1914 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
57f350b6 1915
4abb2c39
VS
1916 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1917 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1918 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1919 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
57f350b6
JB
1920
1921 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
ae99258f 1922 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
57f350b6 1923
09153000 1924 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1925
1926 return 0;
1927}
1928
647416f9
KC
1929static int
1930i915_wedged_get(void *data, u64 *val)
f3cd474b 1931{
647416f9 1932 struct drm_device *dev = data;
f3cd474b 1933 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 1934
647416f9 1935 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 1936
647416f9 1937 return 0;
f3cd474b
CW
1938}
1939
647416f9
KC
1940static int
1941i915_wedged_set(void *data, u64 val)
f3cd474b 1942{
647416f9 1943 struct drm_device *dev = data;
f3cd474b 1944
647416f9 1945 DRM_INFO("Manually setting wedged to %llu\n", val);
527f9e90 1946 i915_handle_error(dev, val);
f3cd474b 1947
647416f9 1948 return 0;
f3cd474b
CW
1949}
1950
647416f9
KC
1951DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1952 i915_wedged_get, i915_wedged_set,
3a3b4f98 1953 "%llu\n");
f3cd474b 1954
647416f9
KC
1955static int
1956i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 1957{
647416f9 1958 struct drm_device *dev = data;
e5eb3d63 1959 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 1960
647416f9 1961 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 1962
647416f9 1963 return 0;
e5eb3d63
DV
1964}
1965
647416f9
KC
1966static int
1967i915_ring_stop_set(void *data, u64 val)
e5eb3d63 1968{
647416f9 1969 struct drm_device *dev = data;
e5eb3d63 1970 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1971 int ret;
e5eb3d63 1972
647416f9 1973 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 1974
22bcfc6a
DV
1975 ret = mutex_lock_interruptible(&dev->struct_mutex);
1976 if (ret)
1977 return ret;
1978
99584db3 1979 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
1980 mutex_unlock(&dev->struct_mutex);
1981
647416f9 1982 return 0;
e5eb3d63
DV
1983}
1984
647416f9
KC
1985DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1986 i915_ring_stop_get, i915_ring_stop_set,
1987 "0x%08llx\n");
d5442303 1988
dd624afd
CW
1989#define DROP_UNBOUND 0x1
1990#define DROP_BOUND 0x2
1991#define DROP_RETIRE 0x4
1992#define DROP_ACTIVE 0x8
1993#define DROP_ALL (DROP_UNBOUND | \
1994 DROP_BOUND | \
1995 DROP_RETIRE | \
1996 DROP_ACTIVE)
647416f9
KC
1997static int
1998i915_drop_caches_get(void *data, u64 *val)
dd624afd 1999{
647416f9 2000 *val = DROP_ALL;
dd624afd 2001
647416f9 2002 return 0;
dd624afd
CW
2003}
2004
647416f9
KC
2005static int
2006i915_drop_caches_set(void *data, u64 val)
dd624afd 2007{
647416f9 2008 struct drm_device *dev = data;
dd624afd
CW
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 struct drm_i915_gem_object *obj, *next;
647416f9 2011 int ret;
dd624afd 2012
647416f9 2013 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
2014
2015 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2016 * on ioctls on -EAGAIN. */
2017 ret = mutex_lock_interruptible(&dev->struct_mutex);
2018 if (ret)
2019 return ret;
2020
2021 if (val & DROP_ACTIVE) {
2022 ret = i915_gpu_idle(dev);
2023 if (ret)
2024 goto unlock;
2025 }
2026
2027 if (val & (DROP_RETIRE | DROP_ACTIVE))
2028 i915_gem_retire_requests(dev);
2029
2030 if (val & DROP_BOUND) {
2031 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
2032 if (obj->pin_count == 0) {
2033 ret = i915_gem_object_unbind(obj);
2034 if (ret)
2035 goto unlock;
2036 }
2037 }
2038
2039 if (val & DROP_UNBOUND) {
35c20a60
BW
2040 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2041 global_list)
dd624afd
CW
2042 if (obj->pages_pin_count == 0) {
2043 ret = i915_gem_object_put_pages(obj);
2044 if (ret)
2045 goto unlock;
2046 }
2047 }
2048
2049unlock:
2050 mutex_unlock(&dev->struct_mutex);
2051
647416f9 2052 return ret;
dd624afd
CW
2053}
2054
647416f9
KC
2055DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2056 i915_drop_caches_get, i915_drop_caches_set,
2057 "0x%08llx\n");
dd624afd 2058
647416f9
KC
2059static int
2060i915_max_freq_get(void *data, u64 *val)
358733e9 2061{
647416f9 2062 struct drm_device *dev = data;
358733e9 2063 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2064 int ret;
004777cb
DV
2065
2066 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2067 return -ENODEV;
2068
4fc688ce 2069 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2070 if (ret)
2071 return ret;
358733e9 2072
0a073b84
JB
2073 if (IS_VALLEYVIEW(dev))
2074 *val = vlv_gpu_freq(dev_priv->mem_freq,
2075 dev_priv->rps.max_delay);
2076 else
2077 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2078 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 2079
647416f9 2080 return 0;
358733e9
JB
2081}
2082
647416f9
KC
2083static int
2084i915_max_freq_set(void *data, u64 val)
358733e9 2085{
647416f9 2086 struct drm_device *dev = data;
358733e9 2087 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2088 int ret;
004777cb
DV
2089
2090 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2091 return -ENODEV;
358733e9 2092
647416f9 2093 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 2094
4fc688ce 2095 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2096 if (ret)
2097 return ret;
2098
358733e9
JB
2099 /*
2100 * Turbo will still be enabled, but won't go above the set value.
2101 */
0a073b84
JB
2102 if (IS_VALLEYVIEW(dev)) {
2103 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2104 dev_priv->rps.max_delay = val;
2105 gen6_set_rps(dev, val);
2106 } else {
2107 do_div(val, GT_FREQUENCY_MULTIPLIER);
2108 dev_priv->rps.max_delay = val;
2109 gen6_set_rps(dev, val);
2110 }
2111
4fc688ce 2112 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 2113
647416f9 2114 return 0;
358733e9
JB
2115}
2116
647416f9
KC
2117DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2118 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 2119 "%llu\n");
358733e9 2120
647416f9
KC
2121static int
2122i915_min_freq_get(void *data, u64 *val)
1523c310 2123{
647416f9 2124 struct drm_device *dev = data;
1523c310 2125 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2126 int ret;
004777cb
DV
2127
2128 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2129 return -ENODEV;
2130
4fc688ce 2131 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2132 if (ret)
2133 return ret;
1523c310 2134
0a073b84
JB
2135 if (IS_VALLEYVIEW(dev))
2136 *val = vlv_gpu_freq(dev_priv->mem_freq,
2137 dev_priv->rps.min_delay);
2138 else
2139 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2140 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2141
647416f9 2142 return 0;
1523c310
JB
2143}
2144
647416f9
KC
2145static int
2146i915_min_freq_set(void *data, u64 val)
1523c310 2147{
647416f9 2148 struct drm_device *dev = data;
1523c310 2149 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2150 int ret;
004777cb
DV
2151
2152 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2153 return -ENODEV;
1523c310 2154
647416f9 2155 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 2156
4fc688ce 2157 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2158 if (ret)
2159 return ret;
2160
1523c310
JB
2161 /*
2162 * Turbo will still be enabled, but won't go below the set value.
2163 */
0a073b84
JB
2164 if (IS_VALLEYVIEW(dev)) {
2165 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2166 dev_priv->rps.min_delay = val;
2167 valleyview_set_rps(dev, val);
2168 } else {
2169 do_div(val, GT_FREQUENCY_MULTIPLIER);
2170 dev_priv->rps.min_delay = val;
2171 gen6_set_rps(dev, val);
2172 }
4fc688ce 2173 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2174
647416f9 2175 return 0;
1523c310
JB
2176}
2177
647416f9
KC
2178DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2179 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 2180 "%llu\n");
1523c310 2181
647416f9
KC
2182static int
2183i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 2184{
647416f9 2185 struct drm_device *dev = data;
07b7ddd9 2186 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 2187 u32 snpcr;
647416f9 2188 int ret;
07b7ddd9 2189
004777cb
DV
2190 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2191 return -ENODEV;
2192
22bcfc6a
DV
2193 ret = mutex_lock_interruptible(&dev->struct_mutex);
2194 if (ret)
2195 return ret;
2196
07b7ddd9
JB
2197 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2198 mutex_unlock(&dev_priv->dev->struct_mutex);
2199
647416f9 2200 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 2201
647416f9 2202 return 0;
07b7ddd9
JB
2203}
2204
647416f9
KC
2205static int
2206i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 2207{
647416f9 2208 struct drm_device *dev = data;
07b7ddd9 2209 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 2210 u32 snpcr;
07b7ddd9 2211
004777cb
DV
2212 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2213 return -ENODEV;
2214
647416f9 2215 if (val > 3)
07b7ddd9
JB
2216 return -EINVAL;
2217
647416f9 2218 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
2219
2220 /* Update the cache sharing policy here as well */
2221 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2222 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2223 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2224 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2225
647416f9 2226 return 0;
07b7ddd9
JB
2227}
2228
647416f9
KC
2229DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2230 i915_cache_sharing_get, i915_cache_sharing_set,
2231 "%llu\n");
07b7ddd9 2232
f3cd474b
CW
2233/* As the drm_debugfs_init() routines are called before dev->dev_private is
2234 * allocated we need to hook into the minor for release. */
2235static int
2236drm_add_fake_info_node(struct drm_minor *minor,
2237 struct dentry *ent,
2238 const void *key)
2239{
2240 struct drm_info_node *node;
2241
2242 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2243 if (node == NULL) {
2244 debugfs_remove(ent);
2245 return -ENOMEM;
2246 }
2247
2248 node->minor = minor;
2249 node->dent = ent;
2250 node->info_ent = (void *) key;
b3e067c0
MS
2251
2252 mutex_lock(&minor->debugfs_lock);
2253 list_add(&node->list, &minor->debugfs_list);
2254 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
2255
2256 return 0;
2257}
2258
6d794d42
BW
2259static int i915_forcewake_open(struct inode *inode, struct file *file)
2260{
2261 struct drm_device *dev = inode->i_private;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 2263
075edca4 2264 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2265 return 0;
2266
6d794d42 2267 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
2268
2269 return 0;
2270}
2271
c43b5634 2272static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
2273{
2274 struct drm_device *dev = inode->i_private;
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276
075edca4 2277 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2278 return 0;
2279
6d794d42 2280 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
2281
2282 return 0;
2283}
2284
2285static const struct file_operations i915_forcewake_fops = {
2286 .owner = THIS_MODULE,
2287 .open = i915_forcewake_open,
2288 .release = i915_forcewake_release,
2289};
2290
2291static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2292{
2293 struct drm_device *dev = minor->dev;
2294 struct dentry *ent;
2295
2296 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 2297 S_IRUSR,
6d794d42
BW
2298 root, dev,
2299 &i915_forcewake_fops);
2300 if (IS_ERR(ent))
2301 return PTR_ERR(ent);
2302
8eb57294 2303 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2304}
2305
6a9c308d
DV
2306static int i915_debugfs_create(struct dentry *root,
2307 struct drm_minor *minor,
2308 const char *name,
2309 const struct file_operations *fops)
07b7ddd9
JB
2310{
2311 struct drm_device *dev = minor->dev;
2312 struct dentry *ent;
2313
6a9c308d 2314 ent = debugfs_create_file(name,
07b7ddd9
JB
2315 S_IRUGO | S_IWUSR,
2316 root, dev,
6a9c308d 2317 fops);
07b7ddd9
JB
2318 if (IS_ERR(ent))
2319 return PTR_ERR(ent);
2320
6a9c308d 2321 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2322}
2323
27c202ad 2324static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2325 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2326 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2327 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2328 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2329 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2330 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 2331 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2332 {"i915_gem_request", i915_gem_request_info, 0},
2333 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2334 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2335 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2336 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2337 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2338 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 2339 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1
JB
2340 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2341 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2342 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2343 {"i915_inttoext_table", i915_inttoext_table, 0},
2344 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2345 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2346 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2347 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2348 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 2349 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 2350 {"i915_sr_status", i915_sr_status, 0},
44834a67 2351 {"i915_opregion", i915_opregion, 0},
37811fcc 2352 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2353 {"i915_context_status", i915_context_status, 0},
6d794d42 2354 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2355 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2356 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2357 {"i915_dpio", i915_dpio_info, 0},
2017263e 2358};
27c202ad 2359#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2360
27c202ad 2361int i915_debugfs_init(struct drm_minor *minor)
2017263e 2362{
f3cd474b
CW
2363 int ret;
2364
6a9c308d
DV
2365 ret = i915_debugfs_create(minor->debugfs_root, minor,
2366 "i915_wedged",
2367 &i915_wedged_fops);
f3cd474b
CW
2368 if (ret)
2369 return ret;
2370
6d794d42 2371 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2372 if (ret)
2373 return ret;
6a9c308d
DV
2374
2375 ret = i915_debugfs_create(minor->debugfs_root, minor,
2376 "i915_max_freq",
2377 &i915_max_freq_fops);
07b7ddd9
JB
2378 if (ret)
2379 return ret;
6a9c308d 2380
1523c310
JB
2381 ret = i915_debugfs_create(minor->debugfs_root, minor,
2382 "i915_min_freq",
2383 &i915_min_freq_fops);
2384 if (ret)
2385 return ret;
2386
6a9c308d
DV
2387 ret = i915_debugfs_create(minor->debugfs_root, minor,
2388 "i915_cache_sharing",
2389 &i915_cache_sharing_fops);
6d794d42
BW
2390 if (ret)
2391 return ret;
004777cb 2392
e5eb3d63
DV
2393 ret = i915_debugfs_create(minor->debugfs_root, minor,
2394 "i915_ring_stop",
2395 &i915_ring_stop_fops);
2396 if (ret)
2397 return ret;
6d794d42 2398
dd624afd
CW
2399 ret = i915_debugfs_create(minor->debugfs_root, minor,
2400 "i915_gem_drop_caches",
2401 &i915_drop_caches_fops);
2402 if (ret)
2403 return ret;
2404
d5442303
DV
2405 ret = i915_debugfs_create(minor->debugfs_root, minor,
2406 "i915_error_state",
2407 &i915_error_state_fops);
2408 if (ret)
2409 return ret;
2410
40633219
MK
2411 ret = i915_debugfs_create(minor->debugfs_root, minor,
2412 "i915_next_seqno",
2413 &i915_next_seqno_fops);
2414 if (ret)
2415 return ret;
2416
27c202ad
BG
2417 return drm_debugfs_create_files(i915_debugfs_list,
2418 I915_DEBUGFS_ENTRIES,
2017263e
BG
2419 minor->debugfs_root, minor);
2420}
2421
27c202ad 2422void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2423{
27c202ad
BG
2424 drm_debugfs_remove_files(i915_debugfs_list,
2425 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2426 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2427 1, minor);
33db679b
KH
2428 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2429 1, minor);
358733e9
JB
2430 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2431 1, minor);
1523c310
JB
2432 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2433 1, minor);
07b7ddd9
JB
2434 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2435 1, minor);
dd624afd
CW
2436 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2437 1, minor);
e5eb3d63
DV
2438 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2439 1, minor);
6bd459df
DV
2440 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2441 1, minor);
40633219
MK
2442 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2443 1, minor);
2017263e
BG
2444}
2445
2446#endif /* CONFIG_DEBUG_FS */
This page took 0.406216 seconds and 5 git commands to generate.