drm/i915: Add I915_PARAM_MMAP_GTT_VERSION to advertise unlimited mmaps
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
36cdd013
DW
43static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
497666d8
DL
48/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
36cdd013 65 node->info_ent = (void *)key;
497666d8
DL
66
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
70d39fe4
CW
74static int i915_capabilities(struct seq_file *m, void *data)
75{
36cdd013
DW
76 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
70d39fe4 78
36cdd013
DW
79 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
79fc46df
DL
81#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
82#define SEP_SEMICOLON ;
83 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
84#undef PRINT_FLAG
85#undef SEP_SEMICOLON
70d39fe4
CW
86
87 return 0;
88}
2017263e 89
a7363de7 90static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 91{
573adb39 92 return i915_gem_object_is_active(obj) ? '*' : ' ';
a6172a80
CW
93}
94
a7363de7 95static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
96{
97 return obj->pin_display ? 'p' : ' ';
98}
99
a7363de7 100static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
3e510a8e 102 switch (i915_gem_object_get_tiling(obj)) {
0206e353 103 default:
be12a86b
TU
104 case I915_TILING_NONE: return ' ';
105 case I915_TILING_X: return 'X';
106 case I915_TILING_Y: return 'Y';
0206e353 107 }
a6172a80
CW
108}
109
a7363de7 110static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b 111{
058d88c4 112 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
be12a86b
TU
113}
114
a7363de7 115static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 116{
be12a86b 117 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
118}
119
ca1543be
TU
120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
1c7f4bca 125 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3272db53 126 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
ca1543be
TU
127 size += vma->node.size;
128 }
129
130 return size;
131}
132
37811fcc
CW
133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
b4716185 136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 137 struct intel_engine_cs *engine;
1d693bcc 138 struct i915_vma *vma;
faf5bf0a 139 unsigned int frontbuffer_bits;
d7f46fc4 140 int pin_count = 0;
c3232b18 141 enum intel_engine_id id;
d7f46fc4 142
188c1ab7
CW
143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
be12a86b 145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 146 &obj->base,
be12a86b 147 get_active_flag(obj),
37811fcc
CW
148 get_pin_flag(obj),
149 get_tiling_flag(obj),
1d693bcc 150 get_global_flag(obj),
be12a86b 151 get_pin_mapped_flag(obj),
a05a5862 152 obj->base.size / 1024,
37811fcc 153 obj->base.read_domains,
b4716185 154 obj->base.write_domain);
c3232b18 155 for_each_engine_id(engine, dev_priv, id)
b4716185 156 seq_printf(m, "%x ",
d72d908b
CW
157 i915_gem_active_get_seqno(&obj->last_read[id],
158 &obj->base.dev->struct_mutex));
49ef5294 159 seq_printf(m, "] %x %s%s%s",
d72d908b
CW
160 i915_gem_active_get_seqno(&obj->last_write,
161 &obj->base.dev->struct_mutex),
36cdd013 162 i915_cache_level_str(dev_priv, obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
20dfbde4 168 if (i915_vma_is_pinned(vma))
d7f46fc4 169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
1c7f4bca 174 list_for_each_entry(vma, &obj->vma_list, obj_link) {
15717de2
CW
175 if (!drm_mm_node_allocated(&vma->node))
176 continue;
177
8d2fdc3f 178 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
3272db53 179 i915_vma_is_ggtt(vma) ? "g" : "pp",
8d2fdc3f 180 vma->node.start, vma->node.size);
3272db53 181 if (i915_vma_is_ggtt(vma))
596c5923 182 seq_printf(m, ", type: %u", vma->ggtt_view.type);
49ef5294
CW
183 if (vma->fence)
184 seq_printf(m, " , fence: %d%s",
185 vma->fence->id,
186 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
596c5923 187 seq_puts(m, ")");
1d693bcc 188 }
c1ad11fc 189 if (obj->stolen)
440fd528 190 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 191 if (obj->pin_display || obj->fault_mappable) {
6299f992 192 char s[3], *t = s;
30154650 193 if (obj->pin_display)
6299f992
CW
194 *t++ = 'p';
195 if (obj->fault_mappable)
196 *t++ = 'f';
197 *t = '\0';
198 seq_printf(m, " (%s mappable)", s);
199 }
27c01aae 200
d72d908b 201 engine = i915_gem_active_get_engine(&obj->last_write,
36cdd013 202 &dev_priv->drm.struct_mutex);
27c01aae
CW
203 if (engine)
204 seq_printf(m, " (%s)", engine->name);
205
faf5bf0a
CW
206 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
207 if (frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
37811fcc
CW
209}
210
6d2b8885
CW
211static int obj_rank_by_stolen(void *priv,
212 struct list_head *A, struct list_head *B)
213{
214 struct drm_i915_gem_object *a =
b25cb2f8 215 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 216 struct drm_i915_gem_object *b =
b25cb2f8 217 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 218
2d05fa16
RV
219 if (a->stolen->start < b->stolen->start)
220 return -1;
221 if (a->stolen->start > b->stolen->start)
222 return 1;
223 return 0;
6d2b8885
CW
224}
225
226static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
227{
36cdd013
DW
228 struct drm_i915_private *dev_priv = node_to_i915(m->private);
229 struct drm_device *dev = &dev_priv->drm;
6d2b8885 230 struct drm_i915_gem_object *obj;
c44ef60e 231 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
232 LIST_HEAD(stolen);
233 int count, ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
239 total_obj_size = total_gtt_size = count = 0;
240 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
241 if (obj->stolen == NULL)
242 continue;
243
b25cb2f8 244 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
245
246 total_obj_size += obj->base.size;
ca1543be 247 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
248 count++;
249 }
250 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
251 if (obj->stolen == NULL)
252 continue;
253
b25cb2f8 254 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
255
256 total_obj_size += obj->base.size;
257 count++;
258 }
259 list_sort(NULL, &stolen, obj_rank_by_stolen);
260 seq_puts(m, "Stolen:\n");
261 while (!list_empty(&stolen)) {
b25cb2f8 262 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
263 seq_puts(m, " ");
264 describe_obj(m, obj);
265 seq_putc(m, '\n');
b25cb2f8 266 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
267 }
268 mutex_unlock(&dev->struct_mutex);
269
c44ef60e 270 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
271 count, total_obj_size, total_gtt_size);
272 return 0;
273}
274
2db8e9d6 275struct file_stats {
6313c204 276 struct drm_i915_file_private *file_priv;
c44ef60e
MK
277 unsigned long count;
278 u64 total, unbound;
279 u64 global, shared;
280 u64 active, inactive;
2db8e9d6
CW
281};
282
283static int per_file_stats(int id, void *ptr, void *data)
284{
285 struct drm_i915_gem_object *obj = ptr;
286 struct file_stats *stats = data;
6313c204 287 struct i915_vma *vma;
2db8e9d6
CW
288
289 stats->count++;
290 stats->total += obj->base.size;
15717de2
CW
291 if (!obj->bind_count)
292 stats->unbound += obj->base.size;
c67a17e9
CW
293 if (obj->base.name || obj->base.dma_buf)
294 stats->shared += obj->base.size;
295
894eeecc
CW
296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
297 if (!drm_mm_node_allocated(&vma->node))
298 continue;
6313c204 299
3272db53 300 if (i915_vma_is_ggtt(vma)) {
894eeecc
CW
301 stats->global += vma->node.size;
302 } else {
303 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
6313c204 304
2bfa996e 305 if (ppgtt->base.file != stats->file_priv)
6313c204 306 continue;
6313c204 307 }
894eeecc 308
b0decaf7 309 if (i915_vma_is_active(vma))
894eeecc
CW
310 stats->active += vma->node.size;
311 else
312 stats->inactive += vma->node.size;
2db8e9d6
CW
313 }
314
315 return 0;
316}
317
b0da1b79
CW
318#define print_file_stats(m, name, stats) do { \
319 if (stats.count) \
c44ef60e 320 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
321 name, \
322 stats.count, \
323 stats.total, \
324 stats.active, \
325 stats.inactive, \
326 stats.global, \
327 stats.shared, \
328 stats.unbound); \
329} while (0)
493018dc
BV
330
331static void print_batch_pool_stats(struct seq_file *m,
332 struct drm_i915_private *dev_priv)
333{
334 struct drm_i915_gem_object *obj;
335 struct file_stats stats;
e2f80391 336 struct intel_engine_cs *engine;
b4ac5afc 337 int j;
493018dc
BV
338
339 memset(&stats, 0, sizeof(stats));
340
b4ac5afc 341 for_each_engine(engine, dev_priv) {
e2f80391 342 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 343 list_for_each_entry(obj,
e2f80391 344 &engine->batch_pool.cache_list[j],
8d9d5744
CW
345 batch_pool_link)
346 per_file_stats(0, obj, &stats);
347 }
06fbca71 348 }
493018dc 349
b0da1b79 350 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
351}
352
15da9565
CW
353static int per_file_ctx_stats(int id, void *ptr, void *data)
354{
355 struct i915_gem_context *ctx = ptr;
356 int n;
357
358 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
359 if (ctx->engine[n].state)
bf3783e5 360 per_file_stats(0, ctx->engine[n].state->obj, data);
dca33ecc 361 if (ctx->engine[n].ring)
57e88531 362 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
15da9565
CW
363 }
364
365 return 0;
366}
367
368static void print_context_stats(struct seq_file *m,
369 struct drm_i915_private *dev_priv)
370{
36cdd013 371 struct drm_device *dev = &dev_priv->drm;
15da9565
CW
372 struct file_stats stats;
373 struct drm_file *file;
374
375 memset(&stats, 0, sizeof(stats));
376
36cdd013 377 mutex_lock(&dev->struct_mutex);
15da9565
CW
378 if (dev_priv->kernel_context)
379 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
380
36cdd013 381 list_for_each_entry(file, &dev->filelist, lhead) {
15da9565
CW
382 struct drm_i915_file_private *fpriv = file->driver_priv;
383 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
384 }
36cdd013 385 mutex_unlock(&dev->struct_mutex);
15da9565
CW
386
387 print_file_stats(m, "[k]contexts", stats);
388}
389
36cdd013 390static int i915_gem_object_info(struct seq_file *m, void *data)
73aa808f 391{
36cdd013
DW
392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
393 struct drm_device *dev = &dev_priv->drm;
72e96d64 394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2bd160a1
CW
395 u32 count, mapped_count, purgeable_count, dpy_count;
396 u64 size, mapped_size, purgeable_size, dpy_size;
6299f992 397 struct drm_i915_gem_object *obj;
2db8e9d6 398 struct drm_file *file;
73aa808f
CW
399 int ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
6299f992
CW
405 seq_printf(m, "%u objects, %zu bytes\n",
406 dev_priv->mm.object_count,
407 dev_priv->mm.object_memory);
408
1544c42e
CW
409 size = count = 0;
410 mapped_size = mapped_count = 0;
411 purgeable_size = purgeable_count = 0;
35c20a60 412 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
2bd160a1
CW
413 size += obj->base.size;
414 ++count;
415
416 if (obj->madv == I915_MADV_DONTNEED) {
417 purgeable_size += obj->base.size;
418 ++purgeable_count;
419 }
420
be19b10d 421 if (obj->mapping) {
2bd160a1
CW
422 mapped_count++;
423 mapped_size += obj->base.size;
be19b10d 424 }
b7abb714 425 }
c44ef60e 426 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 427
2bd160a1 428 size = count = dpy_size = dpy_count = 0;
35c20a60 429 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2bd160a1
CW
430 size += obj->base.size;
431 ++count;
432
30154650 433 if (obj->pin_display) {
2bd160a1
CW
434 dpy_size += obj->base.size;
435 ++dpy_count;
6299f992 436 }
2bd160a1 437
b7abb714
CW
438 if (obj->madv == I915_MADV_DONTNEED) {
439 purgeable_size += obj->base.size;
440 ++purgeable_count;
441 }
2bd160a1 442
be19b10d 443 if (obj->mapping) {
2bd160a1
CW
444 mapped_count++;
445 mapped_size += obj->base.size;
be19b10d 446 }
6299f992 447 }
2bd160a1
CW
448 seq_printf(m, "%u bound objects, %llu bytes\n",
449 count, size);
c44ef60e 450 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 451 purgeable_count, purgeable_size);
2bd160a1
CW
452 seq_printf(m, "%u mapped objects, %llu bytes\n",
453 mapped_count, mapped_size);
454 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
455 dpy_count, dpy_size);
6299f992 456
c44ef60e 457 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 458 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 459
493018dc
BV
460 seq_putc(m, '\n');
461 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
462 mutex_unlock(&dev->struct_mutex);
463
464 mutex_lock(&dev->filelist_mutex);
15da9565 465 print_context_stats(m, dev_priv);
2db8e9d6
CW
466 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
467 struct file_stats stats;
c84455b4
CW
468 struct drm_i915_file_private *file_priv = file->driver_priv;
469 struct drm_i915_gem_request *request;
3ec2f427 470 struct task_struct *task;
2db8e9d6
CW
471
472 memset(&stats, 0, sizeof(stats));
6313c204 473 stats.file_priv = file->driver_priv;
5b5ffff0 474 spin_lock(&file->table_lock);
2db8e9d6 475 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 476 spin_unlock(&file->table_lock);
3ec2f427
TH
477 /*
478 * Although we have a valid reference on file->pid, that does
479 * not guarantee that the task_struct who called get_pid() is
480 * still alive (e.g. get_pid(current) => fork() => exit()).
481 * Therefore, we need to protect this ->comm access using RCU.
482 */
c84455b4
CW
483 mutex_lock(&dev->struct_mutex);
484 request = list_first_entry_or_null(&file_priv->mm.request_list,
485 struct drm_i915_gem_request,
486 client_list);
3ec2f427 487 rcu_read_lock();
c84455b4
CW
488 task = pid_task(request && request->ctx->pid ?
489 request->ctx->pid : file->pid,
490 PIDTYPE_PID);
493018dc 491 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 492 rcu_read_unlock();
c84455b4 493 mutex_unlock(&dev->struct_mutex);
2db8e9d6 494 }
1d2ac403 495 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
496
497 return 0;
498}
499
aee56cff 500static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 501{
9f25d007 502 struct drm_info_node *node = m->private;
36cdd013
DW
503 struct drm_i915_private *dev_priv = node_to_i915(node);
504 struct drm_device *dev = &dev_priv->drm;
5f4b091a 505 bool show_pin_display_only = !!node->info_ent->data;
08c18323 506 struct drm_i915_gem_object *obj;
c44ef60e 507 u64 total_obj_size, total_gtt_size;
08c18323
CW
508 int count, ret;
509
510 ret = mutex_lock_interruptible(&dev->struct_mutex);
511 if (ret)
512 return ret;
513
514 total_obj_size = total_gtt_size = count = 0;
35c20a60 515 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6da84829 516 if (show_pin_display_only && !obj->pin_display)
1b50247a
CW
517 continue;
518
267f0c90 519 seq_puts(m, " ");
08c18323 520 describe_obj(m, obj);
267f0c90 521 seq_putc(m, '\n');
08c18323 522 total_obj_size += obj->base.size;
ca1543be 523 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
524 count++;
525 }
526
527 mutex_unlock(&dev->struct_mutex);
528
c44ef60e 529 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
530 count, total_obj_size, total_gtt_size);
531
532 return 0;
533}
534
4e5359cd
SF
535static int i915_gem_pageflip_info(struct seq_file *m, void *data)
536{
36cdd013
DW
537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
538 struct drm_device *dev = &dev_priv->drm;
4e5359cd 539 struct intel_crtc *crtc;
8a270ebf
DV
540 int ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
4e5359cd 545
d3fcc808 546 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
547 const char pipe = pipe_name(crtc->pipe);
548 const char plane = plane_name(crtc->plane);
51cbaf01 549 struct intel_flip_work *work;
4e5359cd 550
5e2d7afc 551 spin_lock_irq(&dev->event_lock);
5a21b665
DV
552 work = crtc->flip_work;
553 if (work == NULL) {
9db4a9c7 554 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
555 pipe, plane);
556 } else {
5a21b665
DV
557 u32 pending;
558 u32 addr;
559
560 pending = atomic_read(&work->pending);
561 if (pending) {
562 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
563 pipe, plane);
564 } else {
565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
566 pipe, plane);
567 }
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
570
571 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
572 engine->name,
573 i915_gem_request_get_seqno(work->flip_queued_req),
574 dev_priv->next_seqno,
1b7744e7 575 intel_engine_get_seqno(engine),
f69a02c9 576 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
577 } else
578 seq_printf(m, "Flip not associated with any ring\n");
579 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
580 work->flip_queued_vblank,
581 work->flip_ready_vblank,
582 intel_crtc_get_vblank_counter(crtc));
583 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
584
36cdd013 585 if (INTEL_GEN(dev_priv) >= 4)
5a21b665
DV
586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
587 else
588 addr = I915_READ(DSPADDR(crtc->plane));
589 seq_printf(m, "Current scanout address 0x%08x\n", addr);
590
591 if (work->pending_flip_obj) {
592 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
593 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
594 }
595 }
5e2d7afc 596 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
597 }
598
8a270ebf
DV
599 mutex_unlock(&dev->struct_mutex);
600
4e5359cd
SF
601 return 0;
602}
603
493018dc
BV
604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
36cdd013
DW
606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
493018dc 608 struct drm_i915_gem_object *obj;
e2f80391 609 struct intel_engine_cs *engine;
8d9d5744 610 int total = 0;
b4ac5afc 611 int ret, j;
493018dc
BV
612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
b4ac5afc 617 for_each_engine(engine, dev_priv) {
e2f80391 618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
e2f80391 623 &engine->batch_pool.cache_list[j],
8d9d5744
CW
624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 627 engine->name, j, count);
8d9d5744
CW
628
629 list_for_each_entry(obj,
e2f80391 630 &engine->batch_pool.cache_list[j],
8d9d5744
CW
631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
06fbca71 638 }
493018dc
BV
639 }
640
8d9d5744 641 seq_printf(m, "total: %d\n", total);
493018dc
BV
642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
2017263e
BG
648static int i915_gem_request_info(struct seq_file *m, void *data)
649{
36cdd013
DW
650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
651 struct drm_device *dev = &dev_priv->drm;
e2f80391 652 struct intel_engine_cs *engine;
eed29a5b 653 struct drm_i915_gem_request *req;
b4ac5afc 654 int ret, any;
de227ef0
CW
655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
2017263e 659
2d1070b2 660 any = 0;
b4ac5afc 661 for_each_engine(engine, dev_priv) {
2d1070b2
CW
662 int count;
663
664 count = 0;
efdf7c06 665 list_for_each_entry(req, &engine->request_list, link)
2d1070b2
CW
666 count++;
667 if (count == 0)
a2c7f6fd
CW
668 continue;
669
e2f80391 670 seq_printf(m, "%s requests: %d\n", engine->name, count);
efdf7c06 671 list_for_each_entry(req, &engine->request_list, link) {
c84455b4 672 struct pid *pid = req->ctx->pid;
2d1070b2
CW
673 struct task_struct *task;
674
675 rcu_read_lock();
c84455b4 676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
2d1070b2 677 seq_printf(m, " %x @ %d: %s [%d]\n",
04769652 678 req->fence.seqno,
eed29a5b 679 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
c2c347a9 683 }
2d1070b2
CW
684
685 any++;
2017263e 686 }
de227ef0
CW
687 mutex_unlock(&dev->struct_mutex);
688
2d1070b2 689 if (any == 0)
267f0c90 690 seq_puts(m, "No requests\n");
c2c347a9 691
2017263e
BG
692 return 0;
693}
694
b2223497 695static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 696 struct intel_engine_cs *engine)
b2223497 697{
688e6c72
CW
698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
12471ba8 701 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 702 engine->name, intel_engine_get_seqno(engine));
688e6c72
CW
703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
b2223497
CW
712}
713
2017263e
BG
714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
36cdd013
DW
716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
717 struct drm_device *dev = &dev_priv->drm;
e2f80391 718 struct intel_engine_cs *engine;
b4ac5afc 719 int ret;
de227ef0
CW
720
721 ret = mutex_lock_interruptible(&dev->struct_mutex);
722 if (ret)
723 return ret;
c8c8fb33 724 intel_runtime_pm_get(dev_priv);
2017263e 725
b4ac5afc 726 for_each_engine(engine, dev_priv)
e2f80391 727 i915_ring_seqno_info(m, engine);
de227ef0 728
c8c8fb33 729 intel_runtime_pm_put(dev_priv);
de227ef0
CW
730 mutex_unlock(&dev->struct_mutex);
731
2017263e
BG
732 return 0;
733}
734
735
736static int i915_interrupt_info(struct seq_file *m, void *data)
737{
36cdd013
DW
738 struct drm_i915_private *dev_priv = node_to_i915(m->private);
739 struct drm_device *dev = &dev_priv->drm;
e2f80391 740 struct intel_engine_cs *engine;
9db4a9c7 741 int ret, i, pipe;
de227ef0
CW
742
743 ret = mutex_lock_interruptible(&dev->struct_mutex);
744 if (ret)
745 return ret;
c8c8fb33 746 intel_runtime_pm_get(dev_priv);
2017263e 747
36cdd013 748 if (IS_CHERRYVIEW(dev_priv)) {
74e1ca8c
VS
749 seq_printf(m, "Master Interrupt Control:\t%08x\n",
750 I915_READ(GEN8_MASTER_IRQ));
751
752 seq_printf(m, "Display IER:\t%08x\n",
753 I915_READ(VLV_IER));
754 seq_printf(m, "Display IIR:\t%08x\n",
755 I915_READ(VLV_IIR));
756 seq_printf(m, "Display IIR_RW:\t%08x\n",
757 I915_READ(VLV_IIR_RW));
758 seq_printf(m, "Display IMR:\t%08x\n",
759 I915_READ(VLV_IMR));
055e393f 760 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
761 seq_printf(m, "Pipe %c stat:\t%08x\n",
762 pipe_name(pipe),
763 I915_READ(PIPESTAT(pipe)));
764
765 seq_printf(m, "Port hotplug:\t%08x\n",
766 I915_READ(PORT_HOTPLUG_EN));
767 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
768 I915_READ(VLV_DPFLIPSTAT));
769 seq_printf(m, "DPINVGTT:\t%08x\n",
770 I915_READ(DPINVGTT));
771
772 for (i = 0; i < 4; i++) {
773 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
774 i, I915_READ(GEN8_GT_IMR(i)));
775 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IIR(i)));
777 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IER(i)));
779 }
780
781 seq_printf(m, "PCU interrupt mask:\t%08x\n",
782 I915_READ(GEN8_PCU_IMR));
783 seq_printf(m, "PCU interrupt identity:\t%08x\n",
784 I915_READ(GEN8_PCU_IIR));
785 seq_printf(m, "PCU interrupt enable:\t%08x\n",
786 I915_READ(GEN8_PCU_IER));
36cdd013 787 } else if (INTEL_GEN(dev_priv) >= 8) {
a123f157
BW
788 seq_printf(m, "Master Interrupt Control:\t%08x\n",
789 I915_READ(GEN8_MASTER_IRQ));
790
791 for (i = 0; i < 4; i++) {
792 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
793 i, I915_READ(GEN8_GT_IMR(i)));
794 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IIR(i)));
796 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IER(i)));
798 }
799
055e393f 800 for_each_pipe(dev_priv, pipe) {
e129649b
ID
801 enum intel_display_power_domain power_domain;
802
803 power_domain = POWER_DOMAIN_PIPE(pipe);
804 if (!intel_display_power_get_if_enabled(dev_priv,
805 power_domain)) {
22c59960
PZ
806 seq_printf(m, "Pipe %c power disabled\n",
807 pipe_name(pipe));
808 continue;
809 }
a123f157 810 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
811 pipe_name(pipe),
812 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 813 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
814 pipe_name(pipe),
815 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 816 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
817 pipe_name(pipe),
818 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
819
820 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
821 }
822
823 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
824 I915_READ(GEN8_DE_PORT_IMR));
825 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IIR));
827 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IER));
829
830 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
831 I915_READ(GEN8_DE_MISC_IMR));
832 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IIR));
834 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IER));
836
837 seq_printf(m, "PCU interrupt mask:\t%08x\n",
838 I915_READ(GEN8_PCU_IMR));
839 seq_printf(m, "PCU interrupt identity:\t%08x\n",
840 I915_READ(GEN8_PCU_IIR));
841 seq_printf(m, "PCU interrupt enable:\t%08x\n",
842 I915_READ(GEN8_PCU_IER));
36cdd013 843 } else if (IS_VALLEYVIEW(dev_priv)) {
7e231dbe
JB
844 seq_printf(m, "Display IER:\t%08x\n",
845 I915_READ(VLV_IER));
846 seq_printf(m, "Display IIR:\t%08x\n",
847 I915_READ(VLV_IIR));
848 seq_printf(m, "Display IIR_RW:\t%08x\n",
849 I915_READ(VLV_IIR_RW));
850 seq_printf(m, "Display IMR:\t%08x\n",
851 I915_READ(VLV_IMR));
055e393f 852 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
853 seq_printf(m, "Pipe %c stat:\t%08x\n",
854 pipe_name(pipe),
855 I915_READ(PIPESTAT(pipe)));
856
857 seq_printf(m, "Master IER:\t%08x\n",
858 I915_READ(VLV_MASTER_IER));
859
860 seq_printf(m, "Render IER:\t%08x\n",
861 I915_READ(GTIER));
862 seq_printf(m, "Render IIR:\t%08x\n",
863 I915_READ(GTIIR));
864 seq_printf(m, "Render IMR:\t%08x\n",
865 I915_READ(GTIMR));
866
867 seq_printf(m, "PM IER:\t\t%08x\n",
868 I915_READ(GEN6_PMIER));
869 seq_printf(m, "PM IIR:\t\t%08x\n",
870 I915_READ(GEN6_PMIIR));
871 seq_printf(m, "PM IMR:\t\t%08x\n",
872 I915_READ(GEN6_PMIMR));
873
874 seq_printf(m, "Port hotplug:\t%08x\n",
875 I915_READ(PORT_HOTPLUG_EN));
876 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
877 I915_READ(VLV_DPFLIPSTAT));
878 seq_printf(m, "DPINVGTT:\t%08x\n",
879 I915_READ(DPINVGTT));
880
36cdd013 881 } else if (!HAS_PCH_SPLIT(dev_priv)) {
5f6a1695
ZW
882 seq_printf(m, "Interrupt enable: %08x\n",
883 I915_READ(IER));
884 seq_printf(m, "Interrupt identity: %08x\n",
885 I915_READ(IIR));
886 seq_printf(m, "Interrupt mask: %08x\n",
887 I915_READ(IMR));
055e393f 888 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
889 seq_printf(m, "Pipe %c stat: %08x\n",
890 pipe_name(pipe),
891 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
892 } else {
893 seq_printf(m, "North Display Interrupt enable: %08x\n",
894 I915_READ(DEIER));
895 seq_printf(m, "North Display Interrupt identity: %08x\n",
896 I915_READ(DEIIR));
897 seq_printf(m, "North Display Interrupt mask: %08x\n",
898 I915_READ(DEIMR));
899 seq_printf(m, "South Display Interrupt enable: %08x\n",
900 I915_READ(SDEIER));
901 seq_printf(m, "South Display Interrupt identity: %08x\n",
902 I915_READ(SDEIIR));
903 seq_printf(m, "South Display Interrupt mask: %08x\n",
904 I915_READ(SDEIMR));
905 seq_printf(m, "Graphics Interrupt enable: %08x\n",
906 I915_READ(GTIER));
907 seq_printf(m, "Graphics Interrupt identity: %08x\n",
908 I915_READ(GTIIR));
909 seq_printf(m, "Graphics Interrupt mask: %08x\n",
910 I915_READ(GTIMR));
911 }
b4ac5afc 912 for_each_engine(engine, dev_priv) {
36cdd013 913 if (INTEL_GEN(dev_priv) >= 6) {
a2c7f6fd
CW
914 seq_printf(m,
915 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 916 engine->name, I915_READ_IMR(engine));
9862e600 917 }
e2f80391 918 i915_ring_seqno_info(m, engine);
9862e600 919 }
c8c8fb33 920 intel_runtime_pm_put(dev_priv);
de227ef0
CW
921 mutex_unlock(&dev->struct_mutex);
922
2017263e
BG
923 return 0;
924}
925
a6172a80
CW
926static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
927{
36cdd013
DW
928 struct drm_i915_private *dev_priv = node_to_i915(m->private);
929 struct drm_device *dev = &dev_priv->drm;
de227ef0
CW
930 int i, ret;
931
932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
a6172a80 935
a6172a80
CW
936 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
937 for (i = 0; i < dev_priv->num_fence_regs; i++) {
49ef5294 938 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
a6172a80 939
6c085a72
CW
940 seq_printf(m, "Fence %d, pin count = %d, object = ",
941 i, dev_priv->fence_regs[i].pin_count);
49ef5294 942 if (!vma)
267f0c90 943 seq_puts(m, "unused");
c2c347a9 944 else
49ef5294 945 describe_obj(m, vma->obj);
267f0c90 946 seq_putc(m, '\n');
a6172a80
CW
947 }
948
05394f39 949 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
950 return 0;
951}
952
2017263e
BG
953static int i915_hws_info(struct seq_file *m, void *data)
954{
9f25d007 955 struct drm_info_node *node = m->private;
36cdd013 956 struct drm_i915_private *dev_priv = node_to_i915(node);
e2f80391 957 struct intel_engine_cs *engine;
1a240d4d 958 const u32 *hws;
4066c0ae
CW
959 int i;
960
4a570db5 961 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 962 hws = engine->status_page.page_addr;
2017263e
BG
963 if (hws == NULL)
964 return 0;
965
966 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
967 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
968 i * 4,
969 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
970 }
971 return 0;
972}
973
d5442303
DV
974static ssize_t
975i915_error_state_write(struct file *filp,
976 const char __user *ubuf,
977 size_t cnt,
978 loff_t *ppos)
979{
edc3d884 980 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 981 struct drm_device *dev = error_priv->dev;
22bcfc6a 982 int ret;
d5442303
DV
983
984 DRM_DEBUG_DRIVER("Resetting error state\n");
985
22bcfc6a
DV
986 ret = mutex_lock_interruptible(&dev->struct_mutex);
987 if (ret)
988 return ret;
989
d5442303
DV
990 i915_destroy_error_state(dev);
991 mutex_unlock(&dev->struct_mutex);
992
993 return cnt;
994}
995
996static int i915_error_state_open(struct inode *inode, struct file *file)
997{
36cdd013 998 struct drm_i915_private *dev_priv = inode->i_private;
d5442303 999 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1000
1001 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1002 if (!error_priv)
1003 return -ENOMEM;
1004
36cdd013 1005 error_priv->dev = &dev_priv->drm;
d5442303 1006
36cdd013 1007 i915_error_state_get(&dev_priv->drm, error_priv);
d5442303 1008
edc3d884
MK
1009 file->private_data = error_priv;
1010
1011 return 0;
d5442303
DV
1012}
1013
1014static int i915_error_state_release(struct inode *inode, struct file *file)
1015{
edc3d884 1016 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1017
95d5bfb3 1018 i915_error_state_put(error_priv);
d5442303
DV
1019 kfree(error_priv);
1020
edc3d884
MK
1021 return 0;
1022}
1023
4dc955f7
MK
1024static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1025 size_t count, loff_t *pos)
1026{
1027 struct i915_error_state_file_priv *error_priv = file->private_data;
1028 struct drm_i915_error_state_buf error_str;
1029 loff_t tmp_pos = 0;
1030 ssize_t ret_count = 0;
1031 int ret;
1032
36cdd013
DW
1033 ret = i915_error_state_buf_init(&error_str,
1034 to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1035 if (ret)
1036 return ret;
edc3d884 1037
fc16b48b 1038 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1039 if (ret)
1040 goto out;
1041
edc3d884
MK
1042 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1043 error_str.buf,
1044 error_str.bytes);
1045
1046 if (ret_count < 0)
1047 ret = ret_count;
1048 else
1049 *pos = error_str.start + ret_count;
1050out:
4dc955f7 1051 i915_error_state_buf_release(&error_str);
edc3d884 1052 return ret ?: ret_count;
d5442303
DV
1053}
1054
1055static const struct file_operations i915_error_state_fops = {
1056 .owner = THIS_MODULE,
1057 .open = i915_error_state_open,
edc3d884 1058 .read = i915_error_state_read,
d5442303
DV
1059 .write = i915_error_state_write,
1060 .llseek = default_llseek,
1061 .release = i915_error_state_release,
1062};
1063
647416f9
KC
1064static int
1065i915_next_seqno_get(void *data, u64 *val)
40633219 1066{
36cdd013 1067 struct drm_i915_private *dev_priv = data;
40633219
MK
1068 int ret;
1069
36cdd013 1070 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
40633219
MK
1071 if (ret)
1072 return ret;
1073
647416f9 1074 *val = dev_priv->next_seqno;
36cdd013 1075 mutex_unlock(&dev_priv->drm.struct_mutex);
40633219 1076
647416f9 1077 return 0;
40633219
MK
1078}
1079
647416f9
KC
1080static int
1081i915_next_seqno_set(void *data, u64 val)
1082{
36cdd013
DW
1083 struct drm_i915_private *dev_priv = data;
1084 struct drm_device *dev = &dev_priv->drm;
40633219
MK
1085 int ret;
1086
40633219
MK
1087 ret = mutex_lock_interruptible(&dev->struct_mutex);
1088 if (ret)
1089 return ret;
1090
e94fbaa8 1091 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1092 mutex_unlock(&dev->struct_mutex);
1093
647416f9 1094 return ret;
40633219
MK
1095}
1096
647416f9
KC
1097DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1098 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1099 "0x%llx\n");
40633219 1100
adb4bd12 1101static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1102{
36cdd013
DW
1103 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1104 struct drm_device *dev = &dev_priv->drm;
c8c8fb33
PZ
1105 int ret = 0;
1106
1107 intel_runtime_pm_get(dev_priv);
3b8d8d91 1108
36cdd013 1109 if (IS_GEN5(dev_priv)) {
3b8d8d91
JB
1110 u16 rgvswctl = I915_READ16(MEMSWCTL);
1111 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1112
1113 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1114 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1115 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1116 MEMSTAT_VID_SHIFT);
1117 seq_printf(m, "Current P-state: %d\n",
1118 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
36cdd013 1119 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
666a4537
WB
1120 u32 freq_sts;
1121
1122 mutex_lock(&dev_priv->rps.hw_lock);
1123 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1124 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1125 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1126
1127 seq_printf(m, "actual GPU freq: %d MHz\n",
1128 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1129
1130 seq_printf(m, "current GPU freq: %d MHz\n",
1131 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1132
1133 seq_printf(m, "max GPU freq: %d MHz\n",
1134 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1135
1136 seq_printf(m, "min GPU freq: %d MHz\n",
1137 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1138
1139 seq_printf(m, "idle GPU freq: %d MHz\n",
1140 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1141
1142 seq_printf(m,
1143 "efficient (RPe) frequency: %d MHz\n",
1144 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1145 mutex_unlock(&dev_priv->rps.hw_lock);
36cdd013 1146 } else if (INTEL_GEN(dev_priv) >= 6) {
35040562
BP
1147 u32 rp_state_limits;
1148 u32 gt_perf_status;
1149 u32 rp_state_cap;
0d8f9491 1150 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1151 u32 rpstat, cagf, reqf;
ccab5c82
JB
1152 u32 rpupei, rpcurup, rpprevup;
1153 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1154 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1155 int max_freq;
1156
35040562 1157 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
36cdd013 1158 if (IS_BROXTON(dev_priv)) {
35040562
BP
1159 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1160 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1161 } else {
1162 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1163 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1164 }
1165
3b8d8d91 1166 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1167 ret = mutex_lock_interruptible(&dev->struct_mutex);
1168 if (ret)
c8c8fb33 1169 goto out;
d1ebd816 1170
59bad947 1171 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1172
8e8c06cd 1173 reqf = I915_READ(GEN6_RPNSWREQ);
36cdd013 1174 if (IS_GEN9(dev_priv))
60260a5b
AG
1175 reqf >>= 23;
1176 else {
1177 reqf &= ~GEN6_TURBO_DISABLE;
36cdd013 1178 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
60260a5b
AG
1179 reqf >>= 24;
1180 else
1181 reqf >>= 25;
1182 }
7c59a9c1 1183 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1184
0d8f9491
CW
1185 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1186 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1187 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1188
ccab5c82 1189 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1190 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1191 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1192 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1193 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1194 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1195 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
36cdd013 1196 if (IS_GEN9(dev_priv))
60260a5b 1197 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
36cdd013 1198 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f82855d3
BW
1199 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1200 else
1201 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1202 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1203
59bad947 1204 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1205 mutex_unlock(&dev->struct_mutex);
1206
36cdd013 1207 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
9dd3c605
PZ
1208 pm_ier = I915_READ(GEN6_PMIER);
1209 pm_imr = I915_READ(GEN6_PMIMR);
1210 pm_isr = I915_READ(GEN6_PMISR);
1211 pm_iir = I915_READ(GEN6_PMIIR);
1212 pm_mask = I915_READ(GEN6_PMINTRMSK);
1213 } else {
1214 pm_ier = I915_READ(GEN8_GT_IER(2));
1215 pm_imr = I915_READ(GEN8_GT_IMR(2));
1216 pm_isr = I915_READ(GEN8_GT_ISR(2));
1217 pm_iir = I915_READ(GEN8_GT_IIR(2));
1218 pm_mask = I915_READ(GEN6_PMINTRMSK);
1219 }
0d8f9491 1220 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1221 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1222 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1223 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1224 seq_printf(m, "Render p-state ratio: %d\n",
36cdd013 1225 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1226 seq_printf(m, "Render p-state VID: %d\n",
1227 gt_perf_status & 0xff);
1228 seq_printf(m, "Render p-state limit: %d\n",
1229 rp_state_limits & 0xff);
0d8f9491
CW
1230 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1231 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1232 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1233 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1234 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1235 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1236 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1237 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1238 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1239 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1240 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1241 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1242 seq_printf(m, "Up threshold: %d%%\n",
1243 dev_priv->rps.up_threshold);
1244
d6cda9c7
AG
1245 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1246 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1247 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1248 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1249 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1250 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1251 seq_printf(m, "Down threshold: %d%%\n",
1252 dev_priv->rps.down_threshold);
3b8d8d91 1253
36cdd013 1254 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
35040562 1255 rp_state_cap >> 16) & 0xff;
36cdd013 1256 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1257 GEN9_FREQ_SCALER : 1);
3b8d8d91 1258 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1259 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1260
1261 max_freq = (rp_state_cap & 0xff00) >> 8;
36cdd013 1262 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1263 GEN9_FREQ_SCALER : 1);
3b8d8d91 1264 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1265 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1266
36cdd013 1267 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
35040562 1268 rp_state_cap >> 0) & 0xff;
36cdd013 1269 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1270 GEN9_FREQ_SCALER : 1);
3b8d8d91 1271 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1272 intel_gpu_freq(dev_priv, max_freq));
31c77388 1273 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1274 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1275
d86ed34a
CW
1276 seq_printf(m, "Current freq: %d MHz\n",
1277 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1278 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1279 seq_printf(m, "Idle freq: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1281 seq_printf(m, "Min freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1283 seq_printf(m, "Boost freq: %d MHz\n",
1284 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1285 seq_printf(m, "Max freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1287 seq_printf(m,
1288 "efficient (RPe) frequency: %d MHz\n",
1289 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1290 } else {
267f0c90 1291 seq_puts(m, "no P-state info available\n");
3b8d8d91 1292 }
f97108d1 1293
1170f28c
MK
1294 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1295 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1296 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1297
c8c8fb33
PZ
1298out:
1299 intel_runtime_pm_put(dev_priv);
1300 return ret;
f97108d1
JB
1301}
1302
f654449a
CW
1303static int i915_hangcheck_info(struct seq_file *m, void *unused)
1304{
36cdd013 1305 struct drm_i915_private *dev_priv = node_to_i915(m->private);
e2f80391 1306 struct intel_engine_cs *engine;
666796da
TU
1307 u64 acthd[I915_NUM_ENGINES];
1308 u32 seqno[I915_NUM_ENGINES];
61642ff0 1309 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1310 enum intel_engine_id id;
1311 int j;
f654449a
CW
1312
1313 if (!i915.enable_hangcheck) {
1314 seq_printf(m, "Hangcheck disabled\n");
1315 return 0;
1316 }
1317
ebbc7546
MK
1318 intel_runtime_pm_get(dev_priv);
1319
c3232b18 1320 for_each_engine_id(engine, dev_priv, id) {
7e37f889 1321 acthd[id] = intel_engine_get_active_head(engine);
1b7744e7 1322 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1323 }
1324
c033666a 1325 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1326
ebbc7546
MK
1327 intel_runtime_pm_put(dev_priv);
1328
f654449a
CW
1329 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1330 seq_printf(m, "Hangcheck active, fires in %dms\n",
1331 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1332 jiffies));
1333 } else
1334 seq_printf(m, "Hangcheck inactive\n");
1335
c3232b18 1336 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1337 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1338 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1339 engine->hangcheck.seqno,
1340 seqno[id],
1341 engine->last_submitted_seqno);
83348ba8
CW
1342 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1343 yesno(intel_engine_has_waiter(engine)),
1344 yesno(test_bit(engine->id,
1345 &dev_priv->gpu_error.missed_irq_rings)));
f654449a 1346 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1347 (long long)engine->hangcheck.acthd,
c3232b18 1348 (long long)acthd[id]);
e2f80391
TU
1349 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1350 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1351
e2f80391 1352 if (engine->id == RCS) {
61642ff0
MK
1353 seq_puts(m, "\tinstdone read =");
1354
1355 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1356 seq_printf(m, " 0x%08x", instdone[j]);
1357
1358 seq_puts(m, "\n\tinstdone accu =");
1359
1360 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1361 seq_printf(m, " 0x%08x",
e2f80391 1362 engine->hangcheck.instdone[j]);
61642ff0
MK
1363
1364 seq_puts(m, "\n");
1365 }
f654449a
CW
1366 }
1367
1368 return 0;
1369}
1370
4d85529d 1371static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1372{
36cdd013
DW
1373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1374 struct drm_device *dev = &dev_priv->drm;
616fdb5a
BW
1375 u32 rgvmodectl, rstdbyctl;
1376 u16 crstandvid;
1377 int ret;
1378
1379 ret = mutex_lock_interruptible(&dev->struct_mutex);
1380 if (ret)
1381 return ret;
c8c8fb33 1382 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1383
1384 rgvmodectl = I915_READ(MEMMODECTL);
1385 rstdbyctl = I915_READ(RSTDBYCTL);
1386 crstandvid = I915_READ16(CRSTANDVID);
1387
c8c8fb33 1388 intel_runtime_pm_put(dev_priv);
616fdb5a 1389 mutex_unlock(&dev->struct_mutex);
f97108d1 1390
742f491d 1391 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1392 seq_printf(m, "Boost freq: %d\n",
1393 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1394 MEMMODE_BOOST_FREQ_SHIFT);
1395 seq_printf(m, "HW control enabled: %s\n",
742f491d 1396 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1397 seq_printf(m, "SW control enabled: %s\n",
742f491d 1398 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1399 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1400 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1401 seq_printf(m, "Starting frequency: P%d\n",
1402 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1403 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1404 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1405 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1406 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1407 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1408 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1409 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1410 seq_puts(m, "Current RS state: ");
88271da3
JB
1411 switch (rstdbyctl & RSX_STATUS_MASK) {
1412 case RSX_STATUS_ON:
267f0c90 1413 seq_puts(m, "on\n");
88271da3
JB
1414 break;
1415 case RSX_STATUS_RC1:
267f0c90 1416 seq_puts(m, "RC1\n");
88271da3
JB
1417 break;
1418 case RSX_STATUS_RC1E:
267f0c90 1419 seq_puts(m, "RC1E\n");
88271da3
JB
1420 break;
1421 case RSX_STATUS_RS1:
267f0c90 1422 seq_puts(m, "RS1\n");
88271da3
JB
1423 break;
1424 case RSX_STATUS_RS2:
267f0c90 1425 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1426 break;
1427 case RSX_STATUS_RS3:
267f0c90 1428 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1429 break;
1430 default:
267f0c90 1431 seq_puts(m, "unknown\n");
88271da3
JB
1432 break;
1433 }
f97108d1
JB
1434
1435 return 0;
1436}
1437
f65367b5 1438static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1439{
36cdd013 1440 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b2cff0db 1441 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1442
1443 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1444 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1445 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1446 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1447 fw_domain->wake_count);
1448 }
1449 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1450
b2cff0db
CW
1451 return 0;
1452}
1453
1454static int vlv_drpc_info(struct seq_file *m)
1455{
36cdd013 1456 struct drm_i915_private *dev_priv = node_to_i915(m->private);
6b312cd3 1457 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1458
d46c0517
ID
1459 intel_runtime_pm_get(dev_priv);
1460
6b312cd3 1461 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1462 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1463 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1464
d46c0517
ID
1465 intel_runtime_pm_put(dev_priv);
1466
669ab5aa
D
1467 seq_printf(m, "Video Turbo Mode: %s\n",
1468 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1469 seq_printf(m, "Turbo enabled: %s\n",
1470 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1471 seq_printf(m, "HW control enabled: %s\n",
1472 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1473 seq_printf(m, "SW control enabled: %s\n",
1474 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1475 GEN6_RP_MEDIA_SW_MODE));
1476 seq_printf(m, "RC6 Enabled: %s\n",
1477 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1478 GEN6_RC_CTL_EI_MODE(1))));
1479 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1480 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1481 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1482 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1483
9cc19be5
ID
1484 seq_printf(m, "Render RC6 residency since boot: %u\n",
1485 I915_READ(VLV_GT_RENDER_RC6));
1486 seq_printf(m, "Media RC6 residency since boot: %u\n",
1487 I915_READ(VLV_GT_MEDIA_RC6));
1488
f65367b5 1489 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1490}
1491
4d85529d
BW
1492static int gen6_drpc_info(struct seq_file *m)
1493{
36cdd013
DW
1494 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1495 struct drm_device *dev = &dev_priv->drm;
ecd8faea 1496 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1497 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1498 unsigned forcewake_count;
aee56cff 1499 int count = 0, ret;
4d85529d
BW
1500
1501 ret = mutex_lock_interruptible(&dev->struct_mutex);
1502 if (ret)
1503 return ret;
c8c8fb33 1504 intel_runtime_pm_get(dev_priv);
4d85529d 1505
907b28c5 1506 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1507 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1508 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1509
1510 if (forcewake_count) {
267f0c90
DL
1511 seq_puts(m, "RC information inaccurate because somebody "
1512 "holds a forcewake reference \n");
4d85529d
BW
1513 } else {
1514 /* NB: we cannot use forcewake, else we read the wrong values */
1515 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1516 udelay(10);
1517 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1518 }
1519
75aa3f63 1520 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1521 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1522
1523 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1524 rcctl1 = I915_READ(GEN6_RC_CONTROL);
36cdd013 1525 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1526 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1527 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1528 }
4d85529d 1529 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1530 mutex_lock(&dev_priv->rps.hw_lock);
1531 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1532 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1533
c8c8fb33
PZ
1534 intel_runtime_pm_put(dev_priv);
1535
4d85529d
BW
1536 seq_printf(m, "Video Turbo Mode: %s\n",
1537 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1538 seq_printf(m, "HW control enabled: %s\n",
1539 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1540 seq_printf(m, "SW control enabled: %s\n",
1541 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1542 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1543 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1544 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1545 seq_printf(m, "RC6 Enabled: %s\n",
1546 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
36cdd013 1547 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1548 seq_printf(m, "Render Well Gating Enabled: %s\n",
1549 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1550 seq_printf(m, "Media Well Gating Enabled: %s\n",
1551 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1552 }
4d85529d
BW
1553 seq_printf(m, "Deep RC6 Enabled: %s\n",
1554 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1555 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1556 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1557 seq_puts(m, "Current RC state: ");
4d85529d
BW
1558 switch (gt_core_status & GEN6_RCn_MASK) {
1559 case GEN6_RC0:
1560 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1561 seq_puts(m, "Core Power Down\n");
4d85529d 1562 else
267f0c90 1563 seq_puts(m, "on\n");
4d85529d
BW
1564 break;
1565 case GEN6_RC3:
267f0c90 1566 seq_puts(m, "RC3\n");
4d85529d
BW
1567 break;
1568 case GEN6_RC6:
267f0c90 1569 seq_puts(m, "RC6\n");
4d85529d
BW
1570 break;
1571 case GEN6_RC7:
267f0c90 1572 seq_puts(m, "RC7\n");
4d85529d
BW
1573 break;
1574 default:
267f0c90 1575 seq_puts(m, "Unknown\n");
4d85529d
BW
1576 break;
1577 }
1578
1579 seq_printf(m, "Core Power Down: %s\n",
1580 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
36cdd013 1581 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1582 seq_printf(m, "Render Power Well: %s\n",
1583 (gen9_powergate_status &
1584 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1585 seq_printf(m, "Media Power Well: %s\n",
1586 (gen9_powergate_status &
1587 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1588 }
cce66a28
BW
1589
1590 /* Not exactly sure what this is */
1591 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1592 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1593 seq_printf(m, "RC6 residency since boot: %u\n",
1594 I915_READ(GEN6_GT_GFX_RC6));
1595 seq_printf(m, "RC6+ residency since boot: %u\n",
1596 I915_READ(GEN6_GT_GFX_RC6p));
1597 seq_printf(m, "RC6++ residency since boot: %u\n",
1598 I915_READ(GEN6_GT_GFX_RC6pp));
1599
ecd8faea
BW
1600 seq_printf(m, "RC6 voltage: %dmV\n",
1601 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1602 seq_printf(m, "RC6+ voltage: %dmV\n",
1603 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1604 seq_printf(m, "RC6++ voltage: %dmV\n",
1605 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1606 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1607}
1608
1609static int i915_drpc_info(struct seq_file *m, void *unused)
1610{
36cdd013 1611 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4d85529d 1612
36cdd013 1613 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
669ab5aa 1614 return vlv_drpc_info(m);
36cdd013 1615 else if (INTEL_GEN(dev_priv) >= 6)
4d85529d
BW
1616 return gen6_drpc_info(m);
1617 else
1618 return ironlake_drpc_info(m);
1619}
1620
9a851789
DV
1621static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1622{
36cdd013 1623 struct drm_i915_private *dev_priv = node_to_i915(m->private);
9a851789
DV
1624
1625 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1626 dev_priv->fb_tracking.busy_bits);
1627
1628 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1629 dev_priv->fb_tracking.flip_bits);
1630
1631 return 0;
1632}
1633
b5e50c3f
JB
1634static int i915_fbc_status(struct seq_file *m, void *unused)
1635{
36cdd013 1636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b5e50c3f 1637
36cdd013 1638 if (!HAS_FBC(dev_priv)) {
267f0c90 1639 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1640 return 0;
1641 }
1642
36623ef8 1643 intel_runtime_pm_get(dev_priv);
25ad93fd 1644 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1645
0e631adc 1646 if (intel_fbc_is_active(dev_priv))
267f0c90 1647 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1648 else
1649 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1650 dev_priv->fbc.no_fbc_reason);
36623ef8 1651
36cdd013 1652 if (INTEL_GEN(dev_priv) >= 7)
31b9df10
PZ
1653 seq_printf(m, "Compressing: %s\n",
1654 yesno(I915_READ(FBC_STATUS2) &
1655 FBC_COMPRESSION_MASK));
1656
25ad93fd 1657 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1658 intel_runtime_pm_put(dev_priv);
1659
b5e50c3f
JB
1660 return 0;
1661}
1662
da46f936
RV
1663static int i915_fbc_fc_get(void *data, u64 *val)
1664{
36cdd013 1665 struct drm_i915_private *dev_priv = data;
da46f936 1666
36cdd013 1667 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
da46f936
RV
1668 return -ENODEV;
1669
da46f936 1670 *val = dev_priv->fbc.false_color;
da46f936
RV
1671
1672 return 0;
1673}
1674
1675static int i915_fbc_fc_set(void *data, u64 val)
1676{
36cdd013 1677 struct drm_i915_private *dev_priv = data;
da46f936
RV
1678 u32 reg;
1679
36cdd013 1680 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
da46f936
RV
1681 return -ENODEV;
1682
25ad93fd 1683 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1684
1685 reg = I915_READ(ILK_DPFC_CONTROL);
1686 dev_priv->fbc.false_color = val;
1687
1688 I915_WRITE(ILK_DPFC_CONTROL, val ?
1689 (reg | FBC_CTL_FALSE_COLOR) :
1690 (reg & ~FBC_CTL_FALSE_COLOR));
1691
25ad93fd 1692 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1693 return 0;
1694}
1695
1696DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1697 i915_fbc_fc_get, i915_fbc_fc_set,
1698 "%llu\n");
1699
92d44621
PZ
1700static int i915_ips_status(struct seq_file *m, void *unused)
1701{
36cdd013 1702 struct drm_i915_private *dev_priv = node_to_i915(m->private);
92d44621 1703
36cdd013 1704 if (!HAS_IPS(dev_priv)) {
92d44621
PZ
1705 seq_puts(m, "not supported\n");
1706 return 0;
1707 }
1708
36623ef8
PZ
1709 intel_runtime_pm_get(dev_priv);
1710
0eaa53f0
RV
1711 seq_printf(m, "Enabled by kernel parameter: %s\n",
1712 yesno(i915.enable_ips));
1713
36cdd013 1714 if (INTEL_GEN(dev_priv) >= 8) {
0eaa53f0
RV
1715 seq_puts(m, "Currently: unknown\n");
1716 } else {
1717 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1718 seq_puts(m, "Currently: enabled\n");
1719 else
1720 seq_puts(m, "Currently: disabled\n");
1721 }
92d44621 1722
36623ef8
PZ
1723 intel_runtime_pm_put(dev_priv);
1724
92d44621
PZ
1725 return 0;
1726}
1727
4a9bef37
JB
1728static int i915_sr_status(struct seq_file *m, void *unused)
1729{
36cdd013 1730 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4a9bef37
JB
1731 bool sr_enabled = false;
1732
36623ef8
PZ
1733 intel_runtime_pm_get(dev_priv);
1734
36cdd013 1735 if (HAS_PCH_SPLIT(dev_priv))
5ba2aaaa 1736 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
36cdd013
DW
1737 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1738 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
4a9bef37 1739 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
36cdd013 1740 else if (IS_I915GM(dev_priv))
4a9bef37 1741 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
36cdd013 1742 else if (IS_PINEVIEW(dev_priv))
4a9bef37 1743 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
36cdd013 1744 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
77b64555 1745 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1746
36623ef8
PZ
1747 intel_runtime_pm_put(dev_priv);
1748
5ba2aaaa
CW
1749 seq_printf(m, "self-refresh: %s\n",
1750 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1751
1752 return 0;
1753}
1754
7648fa99
JB
1755static int i915_emon_status(struct seq_file *m, void *unused)
1756{
36cdd013
DW
1757 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1758 struct drm_device *dev = &dev_priv->drm;
7648fa99 1759 unsigned long temp, chipset, gfx;
de227ef0
CW
1760 int ret;
1761
36cdd013 1762 if (!IS_GEN5(dev_priv))
582be6b4
CW
1763 return -ENODEV;
1764
de227ef0
CW
1765 ret = mutex_lock_interruptible(&dev->struct_mutex);
1766 if (ret)
1767 return ret;
7648fa99
JB
1768
1769 temp = i915_mch_val(dev_priv);
1770 chipset = i915_chipset_val(dev_priv);
1771 gfx = i915_gfx_val(dev_priv);
de227ef0 1772 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1773
1774 seq_printf(m, "GMCH temp: %ld\n", temp);
1775 seq_printf(m, "Chipset power: %ld\n", chipset);
1776 seq_printf(m, "GFX power: %ld\n", gfx);
1777 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1778
1779 return 0;
1780}
1781
23b2f8bb
JB
1782static int i915_ring_freq_table(struct seq_file *m, void *unused)
1783{
36cdd013 1784 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5bfa0199 1785 int ret = 0;
23b2f8bb 1786 int gpu_freq, ia_freq;
f936ec34 1787 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1788
36cdd013 1789 if (!HAS_CORE_RING_FREQ(dev_priv)) {
267f0c90 1790 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1791 return 0;
1792 }
1793
5bfa0199
PZ
1794 intel_runtime_pm_get(dev_priv);
1795
4fc688ce 1796 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1797 if (ret)
5bfa0199 1798 goto out;
23b2f8bb 1799
36cdd013 1800 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
f936ec34
AG
1801 /* Convert GT frequency to 50 HZ units */
1802 min_gpu_freq =
1803 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1804 max_gpu_freq =
1805 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1806 } else {
1807 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1808 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1809 }
1810
267f0c90 1811 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1812
f936ec34 1813 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1814 ia_freq = gpu_freq;
1815 sandybridge_pcode_read(dev_priv,
1816 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1817 &ia_freq);
3ebecd07 1818 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1819 intel_gpu_freq(dev_priv, (gpu_freq *
36cdd013 1820 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1821 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1822 ((ia_freq >> 0) & 0xff) * 100,
1823 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1824 }
1825
4fc688ce 1826 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1827
5bfa0199
PZ
1828out:
1829 intel_runtime_pm_put(dev_priv);
1830 return ret;
23b2f8bb
JB
1831}
1832
44834a67
CW
1833static int i915_opregion(struct seq_file *m, void *unused)
1834{
36cdd013
DW
1835 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1836 struct drm_device *dev = &dev_priv->drm;
44834a67
CW
1837 struct intel_opregion *opregion = &dev_priv->opregion;
1838 int ret;
1839
1840 ret = mutex_lock_interruptible(&dev->struct_mutex);
1841 if (ret)
0d38f009 1842 goto out;
44834a67 1843
2455a8e4
JN
1844 if (opregion->header)
1845 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1846
1847 mutex_unlock(&dev->struct_mutex);
1848
0d38f009 1849out:
44834a67
CW
1850 return 0;
1851}
1852
ada8f955
JN
1853static int i915_vbt(struct seq_file *m, void *unused)
1854{
36cdd013 1855 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
ada8f955
JN
1856
1857 if (opregion->vbt)
1858 seq_write(m, opregion->vbt, opregion->vbt_size);
1859
1860 return 0;
1861}
1862
37811fcc
CW
1863static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1864{
36cdd013
DW
1865 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1866 struct drm_device *dev = &dev_priv->drm;
b13b8402 1867 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1868 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1869 int ret;
1870
1871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
1873 return ret;
37811fcc 1874
0695726e 1875#ifdef CONFIG_DRM_FBDEV_EMULATION
36cdd013
DW
1876 if (dev_priv->fbdev) {
1877 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
25bcce94
CW
1878
1879 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1880 fbdev_fb->base.width,
1881 fbdev_fb->base.height,
1882 fbdev_fb->base.depth,
1883 fbdev_fb->base.bits_per_pixel,
1884 fbdev_fb->base.modifier[0],
1885 drm_framebuffer_read_refcount(&fbdev_fb->base));
1886 describe_obj(m, fbdev_fb->obj);
1887 seq_putc(m, '\n');
1888 }
4520f53a 1889#endif
37811fcc 1890
4b096ac1 1891 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1892 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1893 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1894 if (fb == fbdev_fb)
37811fcc
CW
1895 continue;
1896
c1ca506d 1897 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1898 fb->base.width,
1899 fb->base.height,
1900 fb->base.depth,
623f9783 1901 fb->base.bits_per_pixel,
c1ca506d 1902 fb->base.modifier[0],
747a598f 1903 drm_framebuffer_read_refcount(&fb->base));
05394f39 1904 describe_obj(m, fb->obj);
267f0c90 1905 seq_putc(m, '\n');
37811fcc 1906 }
4b096ac1 1907 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 1908 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
1909
1910 return 0;
1911}
1912
7e37f889 1913static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
c9fe99bd
OM
1914{
1915 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
7e37f889
CW
1916 ring->space, ring->head, ring->tail,
1917 ring->last_retired_head);
c9fe99bd
OM
1918}
1919
e76d3630
BW
1920static int i915_context_status(struct seq_file *m, void *unused)
1921{
36cdd013
DW
1922 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1923 struct drm_device *dev = &dev_priv->drm;
e2f80391 1924 struct intel_engine_cs *engine;
e2efd130 1925 struct i915_gem_context *ctx;
c3232b18 1926 int ret;
e76d3630 1927
f3d28878 1928 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1929 if (ret)
1930 return ret;
1931
a33afea5 1932 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 1933 seq_printf(m, "HW context %u ", ctx->hw_id);
c84455b4 1934 if (ctx->pid) {
d28b99ab
CW
1935 struct task_struct *task;
1936
c84455b4 1937 task = get_pid_task(ctx->pid, PIDTYPE_PID);
d28b99ab
CW
1938 if (task) {
1939 seq_printf(m, "(%s [%d]) ",
1940 task->comm, task->pid);
1941 put_task_struct(task);
1942 }
c84455b4
CW
1943 } else if (IS_ERR(ctx->file_priv)) {
1944 seq_puts(m, "(deleted) ");
d28b99ab
CW
1945 } else {
1946 seq_puts(m, "(kernel) ");
1947 }
1948
bca44d80
CW
1949 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1950 seq_putc(m, '\n');
c9fe99bd 1951
bca44d80
CW
1952 for_each_engine(engine, dev_priv) {
1953 struct intel_context *ce = &ctx->engine[engine->id];
1954
1955 seq_printf(m, "%s: ", engine->name);
1956 seq_putc(m, ce->initialised ? 'I' : 'i');
1957 if (ce->state)
bf3783e5 1958 describe_obj(m, ce->state->obj);
dca33ecc 1959 if (ce->ring)
7e37f889 1960 describe_ctx_ring(m, ce->ring);
c9fe99bd 1961 seq_putc(m, '\n');
c9fe99bd 1962 }
a33afea5 1963
a33afea5 1964 seq_putc(m, '\n');
a168c293
BW
1965 }
1966
f3d28878 1967 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1968
1969 return 0;
1970}
1971
064ca1d2 1972static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 1973 struct i915_gem_context *ctx,
0bc40be8 1974 struct intel_engine_cs *engine)
064ca1d2 1975{
bf3783e5 1976 struct i915_vma *vma = ctx->engine[engine->id].state;
064ca1d2 1977 struct page *page;
064ca1d2 1978 int j;
064ca1d2 1979
7069b144
CW
1980 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1981
bf3783e5
CW
1982 if (!vma) {
1983 seq_puts(m, "\tFake context\n");
064ca1d2
TD
1984 return;
1985 }
1986
bf3783e5
CW
1987 if (vma->flags & I915_VMA_GLOBAL_BIND)
1988 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
bde13ebd 1989 i915_ggtt_offset(vma));
064ca1d2 1990
bf3783e5
CW
1991 if (i915_gem_object_get_pages(vma->obj)) {
1992 seq_puts(m, "\tFailed to get pages for context object\n\n");
064ca1d2
TD
1993 return;
1994 }
1995
bf3783e5
CW
1996 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1997 if (page) {
1998 u32 *reg_state = kmap_atomic(page);
064ca1d2
TD
1999
2000 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
bf3783e5
CW
2001 seq_printf(m,
2002 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2003 j * 4,
064ca1d2
TD
2004 reg_state[j], reg_state[j + 1],
2005 reg_state[j + 2], reg_state[j + 3]);
2006 }
2007 kunmap_atomic(reg_state);
2008 }
2009
2010 seq_putc(m, '\n');
2011}
2012
c0ab1ae9
BW
2013static int i915_dump_lrc(struct seq_file *m, void *unused)
2014{
36cdd013
DW
2015 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2016 struct drm_device *dev = &dev_priv->drm;
e2f80391 2017 struct intel_engine_cs *engine;
e2efd130 2018 struct i915_gem_context *ctx;
b4ac5afc 2019 int ret;
c0ab1ae9
BW
2020
2021 if (!i915.enable_execlists) {
2022 seq_printf(m, "Logical Ring Contexts are disabled\n");
2023 return 0;
2024 }
2025
2026 ret = mutex_lock_interruptible(&dev->struct_mutex);
2027 if (ret)
2028 return ret;
2029
e28e404c 2030 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2031 for_each_engine(engine, dev_priv)
2032 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2033
2034 mutex_unlock(&dev->struct_mutex);
2035
2036 return 0;
2037}
2038
4ba70e44
OM
2039static int i915_execlists(struct seq_file *m, void *data)
2040{
36cdd013
DW
2041 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2042 struct drm_device *dev = &dev_priv->drm;
e2f80391 2043 struct intel_engine_cs *engine;
4ba70e44
OM
2044 u32 status_pointer;
2045 u8 read_pointer;
2046 u8 write_pointer;
2047 u32 status;
2048 u32 ctx_id;
2049 struct list_head *cursor;
b4ac5afc 2050 int i, ret;
4ba70e44
OM
2051
2052 if (!i915.enable_execlists) {
2053 seq_puts(m, "Logical Ring Contexts are disabled\n");
2054 return 0;
2055 }
2056
2057 ret = mutex_lock_interruptible(&dev->struct_mutex);
2058 if (ret)
2059 return ret;
2060
fc0412ec
MT
2061 intel_runtime_pm_get(dev_priv);
2062
b4ac5afc 2063 for_each_engine(engine, dev_priv) {
6d3d8274 2064 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2065 int count = 0;
4ba70e44 2066
e2f80391 2067 seq_printf(m, "%s\n", engine->name);
4ba70e44 2068
e2f80391
TU
2069 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2070 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2071 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2072 status, ctx_id);
2073
e2f80391 2074 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2075 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2076
e2f80391 2077 read_pointer = engine->next_context_status_buffer;
5590a5f0 2078 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2079 if (read_pointer > write_pointer)
5590a5f0 2080 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2081 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2082 read_pointer, write_pointer);
2083
5590a5f0 2084 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2085 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2086 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2087
2088 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2089 i, status, ctx_id);
2090 }
2091
27af5eea 2092 spin_lock_bh(&engine->execlist_lock);
e2f80391 2093 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2094 count++;
e2f80391
TU
2095 head_req = list_first_entry_or_null(&engine->execlist_queue,
2096 struct drm_i915_gem_request,
2097 execlist_link);
27af5eea 2098 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2099
2100 seq_printf(m, "\t%d requests in queue\n", count);
2101 if (head_req) {
7069b144
CW
2102 seq_printf(m, "\tHead request context: %u\n",
2103 head_req->ctx->hw_id);
4ba70e44 2104 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2105 head_req->tail);
4ba70e44
OM
2106 }
2107
2108 seq_putc(m, '\n');
2109 }
2110
fc0412ec 2111 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2112 mutex_unlock(&dev->struct_mutex);
2113
2114 return 0;
2115}
2116
ea16a3cd
DV
2117static const char *swizzle_string(unsigned swizzle)
2118{
aee56cff 2119 switch (swizzle) {
ea16a3cd
DV
2120 case I915_BIT_6_SWIZZLE_NONE:
2121 return "none";
2122 case I915_BIT_6_SWIZZLE_9:
2123 return "bit9";
2124 case I915_BIT_6_SWIZZLE_9_10:
2125 return "bit9/bit10";
2126 case I915_BIT_6_SWIZZLE_9_11:
2127 return "bit9/bit11";
2128 case I915_BIT_6_SWIZZLE_9_10_11:
2129 return "bit9/bit10/bit11";
2130 case I915_BIT_6_SWIZZLE_9_17:
2131 return "bit9/bit17";
2132 case I915_BIT_6_SWIZZLE_9_10_17:
2133 return "bit9/bit10/bit17";
2134 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2135 return "unknown";
ea16a3cd
DV
2136 }
2137
2138 return "bug";
2139}
2140
2141static int i915_swizzle_info(struct seq_file *m, void *data)
2142{
36cdd013
DW
2143 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2144 struct drm_device *dev = &dev_priv->drm;
22bcfc6a
DV
2145 int ret;
2146
2147 ret = mutex_lock_interruptible(&dev->struct_mutex);
2148 if (ret)
2149 return ret;
c8c8fb33 2150 intel_runtime_pm_get(dev_priv);
ea16a3cd 2151
ea16a3cd
DV
2152 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2153 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2154 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2155 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2156
36cdd013 2157 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
ea16a3cd
DV
2158 seq_printf(m, "DDC = 0x%08x\n",
2159 I915_READ(DCC));
656bfa3a
DV
2160 seq_printf(m, "DDC2 = 0x%08x\n",
2161 I915_READ(DCC2));
ea16a3cd
DV
2162 seq_printf(m, "C0DRB3 = 0x%04x\n",
2163 I915_READ16(C0DRB3));
2164 seq_printf(m, "C1DRB3 = 0x%04x\n",
2165 I915_READ16(C1DRB3));
36cdd013 2166 } else if (INTEL_GEN(dev_priv) >= 6) {
3fa7d235
DV
2167 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2168 I915_READ(MAD_DIMM_C0));
2169 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2170 I915_READ(MAD_DIMM_C1));
2171 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2172 I915_READ(MAD_DIMM_C2));
2173 seq_printf(m, "TILECTL = 0x%08x\n",
2174 I915_READ(TILECTL));
36cdd013 2175 if (INTEL_GEN(dev_priv) >= 8)
9d3203e1
BW
2176 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2177 I915_READ(GAMTARBMODE));
2178 else
2179 seq_printf(m, "ARB_MODE = 0x%08x\n",
2180 I915_READ(ARB_MODE));
3fa7d235
DV
2181 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2182 I915_READ(DISP_ARB_CTL));
ea16a3cd 2183 }
656bfa3a
DV
2184
2185 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2186 seq_puts(m, "L-shaped memory detected\n");
2187
c8c8fb33 2188 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2189 mutex_unlock(&dev->struct_mutex);
2190
2191 return 0;
2192}
2193
1c60fef5
BW
2194static int per_file_ctx(int id, void *ptr, void *data)
2195{
e2efd130 2196 struct i915_gem_context *ctx = ptr;
1c60fef5 2197 struct seq_file *m = data;
ae6c4806
DV
2198 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2199
2200 if (!ppgtt) {
2201 seq_printf(m, " no ppgtt for context %d\n",
2202 ctx->user_handle);
2203 return 0;
2204 }
1c60fef5 2205
f83d6518
OM
2206 if (i915_gem_context_is_default(ctx))
2207 seq_puts(m, " default context:\n");
2208 else
821d66dd 2209 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2210 ppgtt->debug_dump(ppgtt, m);
2211
2212 return 0;
2213}
2214
36cdd013
DW
2215static void gen8_ppgtt_info(struct seq_file *m,
2216 struct drm_i915_private *dev_priv)
3cf17fc5 2217{
e2f80391 2218 struct intel_engine_cs *engine;
77df6772 2219 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2220 int i;
3cf17fc5 2221
77df6772
BW
2222 if (!ppgtt)
2223 return;
2224
b4ac5afc 2225 for_each_engine(engine, dev_priv) {
e2f80391 2226 seq_printf(m, "%s\n", engine->name);
77df6772 2227 for (i = 0; i < 4; i++) {
e2f80391 2228 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2229 pdp <<= 32;
e2f80391 2230 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2231 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2232 }
2233 }
2234}
2235
36cdd013
DW
2236static void gen6_ppgtt_info(struct seq_file *m,
2237 struct drm_i915_private *dev_priv)
77df6772 2238{
e2f80391 2239 struct intel_engine_cs *engine;
3cf17fc5 2240
7e22dbbb 2241 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2242 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2243
b4ac5afc 2244 for_each_engine(engine, dev_priv) {
e2f80391 2245 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2246 if (IS_GEN7(dev_priv))
e2f80391
TU
2247 seq_printf(m, "GFX_MODE: 0x%08x\n",
2248 I915_READ(RING_MODE_GEN7(engine)));
2249 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2250 I915_READ(RING_PP_DIR_BASE(engine)));
2251 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2252 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2253 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2254 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2255 }
2256 if (dev_priv->mm.aliasing_ppgtt) {
2257 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2258
267f0c90 2259 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2260 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2261
87d60b63 2262 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2263 }
1c60fef5 2264
3cf17fc5 2265 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2266}
2267
2268static int i915_ppgtt_info(struct seq_file *m, void *data)
2269{
36cdd013
DW
2270 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2271 struct drm_device *dev = &dev_priv->drm;
ea91e401 2272 struct drm_file *file;
637ee29e 2273 int ret;
77df6772 2274
637ee29e
CW
2275 mutex_lock(&dev->filelist_mutex);
2276 ret = mutex_lock_interruptible(&dev->struct_mutex);
77df6772 2277 if (ret)
637ee29e
CW
2278 goto out_unlock;
2279
c8c8fb33 2280 intel_runtime_pm_get(dev_priv);
77df6772 2281
36cdd013
DW
2282 if (INTEL_GEN(dev_priv) >= 8)
2283 gen8_ppgtt_info(m, dev_priv);
2284 else if (INTEL_GEN(dev_priv) >= 6)
2285 gen6_ppgtt_info(m, dev_priv);
77df6772 2286
ea91e401
MT
2287 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2288 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2289 struct task_struct *task;
ea91e401 2290
7cb5dff8 2291 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2292 if (!task) {
2293 ret = -ESRCH;
637ee29e 2294 goto out_rpm;
06812760 2295 }
7cb5dff8
GT
2296 seq_printf(m, "\nproc: %s\n", task->comm);
2297 put_task_struct(task);
ea91e401
MT
2298 idr_for_each(&file_priv->context_idr, per_file_ctx,
2299 (void *)(unsigned long)m);
2300 }
2301
637ee29e 2302out_rpm:
c8c8fb33 2303 intel_runtime_pm_put(dev_priv);
3cf17fc5 2304 mutex_unlock(&dev->struct_mutex);
637ee29e
CW
2305out_unlock:
2306 mutex_unlock(&dev->filelist_mutex);
06812760 2307 return ret;
3cf17fc5
DV
2308}
2309
f5a4c67d
CW
2310static int count_irq_waiters(struct drm_i915_private *i915)
2311{
e2f80391 2312 struct intel_engine_cs *engine;
f5a4c67d 2313 int count = 0;
f5a4c67d 2314
b4ac5afc 2315 for_each_engine(engine, i915)
688e6c72 2316 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2317
2318 return count;
2319}
2320
7466c291
CW
2321static const char *rps_power_to_str(unsigned int power)
2322{
2323 static const char * const strings[] = {
2324 [LOW_POWER] = "low power",
2325 [BETWEEN] = "mixed",
2326 [HIGH_POWER] = "high power",
2327 };
2328
2329 if (power >= ARRAY_SIZE(strings) || !strings[power])
2330 return "unknown";
2331
2332 return strings[power];
2333}
2334
1854d5ca
CW
2335static int i915_rps_boost_info(struct seq_file *m, void *data)
2336{
36cdd013
DW
2337 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2338 struct drm_device *dev = &dev_priv->drm;
1854d5ca 2339 struct drm_file *file;
1854d5ca 2340
f5a4c67d 2341 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2342 seq_printf(m, "GPU busy? %s [%x]\n",
2343 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d 2344 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
7466c291
CW
2345 seq_printf(m, "Frequency requested %d\n",
2346 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2347 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
f5a4c67d
CW
2348 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2349 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2350 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2351 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
7466c291
CW
2352 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2353 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2354 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2355 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1d2ac403
DV
2356
2357 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2358 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2359 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2360 struct drm_i915_file_private *file_priv = file->driver_priv;
2361 struct task_struct *task;
2362
2363 rcu_read_lock();
2364 task = pid_task(file->pid, PIDTYPE_PID);
2365 seq_printf(m, "%s [%d]: %d boosts%s\n",
2366 task ? task->comm : "<unknown>",
2367 task ? task->pid : -1,
2e1b8730
CW
2368 file_priv->rps.boosts,
2369 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2370 rcu_read_unlock();
2371 }
197be2ae 2372 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2373 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2374 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2375
7466c291
CW
2376 if (INTEL_GEN(dev_priv) >= 6 &&
2377 dev_priv->rps.enabled &&
2378 dev_priv->gt.active_engines) {
2379 u32 rpup, rpupei;
2380 u32 rpdown, rpdownei;
2381
2382 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2383 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2384 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2385 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2386 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2387 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2388
2389 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2390 rps_power_to_str(dev_priv->rps.power));
2391 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2392 100 * rpup / rpupei,
2393 dev_priv->rps.up_threshold);
2394 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2395 100 * rpdown / rpdownei,
2396 dev_priv->rps.down_threshold);
2397 } else {
2398 seq_puts(m, "\nRPS Autotuning inactive\n");
2399 }
2400
8d3afd7d 2401 return 0;
1854d5ca
CW
2402}
2403
63573eb7
BW
2404static int i915_llc(struct seq_file *m, void *data)
2405{
36cdd013 2406 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3accaf7e 2407 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2408
36cdd013 2409 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
3accaf7e
MK
2410 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2411 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2412
2413 return 0;
2414}
2415
fdf5d357
AD
2416static int i915_guc_load_status_info(struct seq_file *m, void *data)
2417{
36cdd013 2418 struct drm_i915_private *dev_priv = node_to_i915(m->private);
fdf5d357
AD
2419 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2420 u32 tmp, i;
2421
2d1fe073 2422 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2423 return 0;
2424
2425 seq_printf(m, "GuC firmware status:\n");
2426 seq_printf(m, "\tpath: %s\n",
2427 guc_fw->guc_fw_path);
2428 seq_printf(m, "\tfetch: %s\n",
2429 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2430 seq_printf(m, "\tload: %s\n",
2431 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2432 seq_printf(m, "\tversion wanted: %d.%d\n",
2433 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2434 seq_printf(m, "\tversion found: %d.%d\n",
2435 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2436 seq_printf(m, "\theader: offset is %d; size = %d\n",
2437 guc_fw->header_offset, guc_fw->header_size);
2438 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2439 guc_fw->ucode_offset, guc_fw->ucode_size);
2440 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2441 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2442
2443 tmp = I915_READ(GUC_STATUS);
2444
2445 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2446 seq_printf(m, "\tBootrom status = 0x%x\n",
2447 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2448 seq_printf(m, "\tuKernel status = 0x%x\n",
2449 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2450 seq_printf(m, "\tMIA Core status = 0x%x\n",
2451 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2452 seq_puts(m, "\nScratch registers:\n");
2453 for (i = 0; i < 16; i++)
2454 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2455
2456 return 0;
2457}
2458
8b417c26
DG
2459static void i915_guc_client_info(struct seq_file *m,
2460 struct drm_i915_private *dev_priv,
2461 struct i915_guc_client *client)
2462{
e2f80391 2463 struct intel_engine_cs *engine;
c18468c4 2464 enum intel_engine_id id;
8b417c26 2465 uint64_t tot = 0;
8b417c26
DG
2466
2467 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2468 client->priority, client->ctx_index, client->proc_desc_offset);
2469 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2470 client->doorbell_id, client->doorbell_offset, client->cookie);
2471 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2472 client->wq_size, client->wq_offset, client->wq_tail);
2473
551aaecd 2474 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2475 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2476 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2477
c18468c4
DG
2478 for_each_engine_id(engine, dev_priv, id) {
2479 u64 submissions = client->submissions[id];
2480 tot += submissions;
8b417c26 2481 seq_printf(m, "\tSubmissions: %llu %s\n",
c18468c4 2482 submissions, engine->name);
8b417c26
DG
2483 }
2484 seq_printf(m, "\tTotal: %llu\n", tot);
2485}
2486
2487static int i915_guc_info(struct seq_file *m, void *data)
2488{
36cdd013
DW
2489 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2490 struct drm_device *dev = &dev_priv->drm;
8b417c26 2491 struct intel_guc guc;
0a0b457f 2492 struct i915_guc_client client = {};
e2f80391 2493 struct intel_engine_cs *engine;
c18468c4 2494 enum intel_engine_id id;
8b417c26
DG
2495 u64 total = 0;
2496
2d1fe073 2497 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2498 return 0;
2499
5a843307
AD
2500 if (mutex_lock_interruptible(&dev->struct_mutex))
2501 return 0;
2502
8b417c26 2503 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2504 guc = dev_priv->guc;
5a843307 2505 if (guc.execbuf_client)
8b417c26 2506 client = *guc.execbuf_client;
5a843307
AD
2507
2508 mutex_unlock(&dev->struct_mutex);
8b417c26 2509
9636f6db
DG
2510 seq_printf(m, "Doorbell map:\n");
2511 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2512 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2513
8b417c26
DG
2514 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2515 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2516 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2517 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2518 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2519
2520 seq_printf(m, "\nGuC submissions:\n");
c18468c4
DG
2521 for_each_engine_id(engine, dev_priv, id) {
2522 u64 submissions = guc.submissions[id];
2523 total += submissions;
397097b0 2524 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
c18468c4 2525 engine->name, submissions, guc.last_seqno[id]);
8b417c26
DG
2526 }
2527 seq_printf(m, "\t%s: %llu\n", "Total", total);
2528
2529 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2530 i915_guc_client_info(m, dev_priv, &client);
2531
2532 /* Add more as required ... */
2533
2534 return 0;
2535}
2536
4c7e77fc
AD
2537static int i915_guc_log_dump(struct seq_file *m, void *data)
2538{
36cdd013 2539 struct drm_i915_private *dev_priv = node_to_i915(m->private);
8b797af1 2540 struct drm_i915_gem_object *obj;
4c7e77fc
AD
2541 int i = 0, pg;
2542
8b797af1 2543 if (!dev_priv->guc.log_vma)
4c7e77fc
AD
2544 return 0;
2545
8b797af1
CW
2546 obj = dev_priv->guc.log_vma->obj;
2547 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2548 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
4c7e77fc
AD
2549
2550 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2551 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2552 *(log + i), *(log + i + 1),
2553 *(log + i + 2), *(log + i + 3));
2554
2555 kunmap_atomic(log);
2556 }
2557
2558 seq_putc(m, '\n');
2559
2560 return 0;
2561}
2562
e91fd8c6
RV
2563static int i915_edp_psr_status(struct seq_file *m, void *data)
2564{
36cdd013 2565 struct drm_i915_private *dev_priv = node_to_i915(m->private);
a031d709 2566 u32 psrperf = 0;
a6cbdb8e
RV
2567 u32 stat[3];
2568 enum pipe pipe;
a031d709 2569 bool enabled = false;
e91fd8c6 2570
36cdd013 2571 if (!HAS_PSR(dev_priv)) {
3553a8ea
DL
2572 seq_puts(m, "PSR not supported\n");
2573 return 0;
2574 }
2575
c8c8fb33
PZ
2576 intel_runtime_pm_get(dev_priv);
2577
fa128fa6 2578 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2579 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2580 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2581 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2582 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2583 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2584 dev_priv->psr.busy_frontbuffer_bits);
2585 seq_printf(m, "Re-enable work scheduled: %s\n",
2586 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2587
36cdd013 2588 if (HAS_DDI(dev_priv))
443a389f 2589 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2590 else {
2591 for_each_pipe(dev_priv, pipe) {
2592 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2593 VLV_EDP_PSR_CURR_STATE_MASK;
2594 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2595 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2596 enabled = true;
a6cbdb8e
RV
2597 }
2598 }
60e5ffe3
RV
2599
2600 seq_printf(m, "Main link in standby mode: %s\n",
2601 yesno(dev_priv->psr.link_standby));
2602
a6cbdb8e
RV
2603 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2604
36cdd013 2605 if (!HAS_DDI(dev_priv))
a6cbdb8e
RV
2606 for_each_pipe(dev_priv, pipe) {
2607 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2608 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2609 seq_printf(m, " pipe %c", pipe_name(pipe));
2610 }
2611 seq_puts(m, "\n");
e91fd8c6 2612
05eec3c2
RV
2613 /*
2614 * VLV/CHV PSR has no kind of performance counter
2615 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2616 */
36cdd013 2617 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
443a389f 2618 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2619 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2620
2621 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2622 }
fa128fa6 2623 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2624
c8c8fb33 2625 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2626 return 0;
2627}
2628
d2e216d0
RV
2629static int i915_sink_crc(struct seq_file *m, void *data)
2630{
36cdd013
DW
2631 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2632 struct drm_device *dev = &dev_priv->drm;
d2e216d0
RV
2633 struct intel_connector *connector;
2634 struct intel_dp *intel_dp = NULL;
2635 int ret;
2636 u8 crc[6];
2637
2638 drm_modeset_lock_all(dev);
aca5e361 2639 for_each_intel_connector(dev, connector) {
26c17cf6 2640 struct drm_crtc *crtc;
d2e216d0 2641
26c17cf6 2642 if (!connector->base.state->best_encoder)
d2e216d0
RV
2643 continue;
2644
26c17cf6
ML
2645 crtc = connector->base.state->crtc;
2646 if (!crtc->state->active)
b6ae3c7c
PZ
2647 continue;
2648
26c17cf6 2649 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2650 continue;
2651
26c17cf6 2652 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2653
2654 ret = intel_dp_sink_crc(intel_dp, crc);
2655 if (ret)
2656 goto out;
2657
2658 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2659 crc[0], crc[1], crc[2],
2660 crc[3], crc[4], crc[5]);
2661 goto out;
2662 }
2663 ret = -ENODEV;
2664out:
2665 drm_modeset_unlock_all(dev);
2666 return ret;
2667}
2668
ec013e7f
JB
2669static int i915_energy_uJ(struct seq_file *m, void *data)
2670{
36cdd013 2671 struct drm_i915_private *dev_priv = node_to_i915(m->private);
ec013e7f
JB
2672 u64 power;
2673 u32 units;
2674
36cdd013 2675 if (INTEL_GEN(dev_priv) < 6)
ec013e7f
JB
2676 return -ENODEV;
2677
36623ef8
PZ
2678 intel_runtime_pm_get(dev_priv);
2679
ec013e7f
JB
2680 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2681 power = (power & 0x1f00) >> 8;
2682 units = 1000000 / (1 << power); /* convert to uJ */
2683 power = I915_READ(MCH_SECP_NRG_STTS);
2684 power *= units;
2685
36623ef8
PZ
2686 intel_runtime_pm_put(dev_priv);
2687
ec013e7f 2688 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2689
2690 return 0;
2691}
2692
6455c870 2693static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2694{
36cdd013 2695 struct drm_i915_private *dev_priv = node_to_i915(m->private);
52a05c30 2696 struct pci_dev *pdev = dev_priv->drm.pdev;
371db66a 2697
a156e64d
CW
2698 if (!HAS_RUNTIME_PM(dev_priv))
2699 seq_puts(m, "Runtime power management not supported\n");
371db66a 2700
67d97da3 2701 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2702 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2703 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2704#ifdef CONFIG_PM
a6aaec8b 2705 seq_printf(m, "Usage count: %d\n",
36cdd013 2706 atomic_read(&dev_priv->drm.dev->power.usage_count));
0d804184
CW
2707#else
2708 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2709#endif
a156e64d 2710 seq_printf(m, "PCI device power state: %s [%d]\n",
52a05c30
DW
2711 pci_power_name(pdev->current_state),
2712 pdev->current_state);
371db66a 2713
ec013e7f
JB
2714 return 0;
2715}
2716
1da51581
ID
2717static int i915_power_domain_info(struct seq_file *m, void *unused)
2718{
36cdd013 2719 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1da51581
ID
2720 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2721 int i;
2722
2723 mutex_lock(&power_domains->lock);
2724
2725 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2726 for (i = 0; i < power_domains->power_well_count; i++) {
2727 struct i915_power_well *power_well;
2728 enum intel_display_power_domain power_domain;
2729
2730 power_well = &power_domains->power_wells[i];
2731 seq_printf(m, "%-25s %d\n", power_well->name,
2732 power_well->count);
2733
2734 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2735 power_domain++) {
2736 if (!(BIT(power_domain) & power_well->domains))
2737 continue;
2738
2739 seq_printf(m, " %-23s %d\n",
9895ad03 2740 intel_display_power_domain_str(power_domain),
1da51581
ID
2741 power_domains->domain_use_count[power_domain]);
2742 }
2743 }
2744
2745 mutex_unlock(&power_domains->lock);
2746
2747 return 0;
2748}
2749
b7cec66d
DL
2750static int i915_dmc_info(struct seq_file *m, void *unused)
2751{
36cdd013 2752 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b7cec66d
DL
2753 struct intel_csr *csr;
2754
36cdd013 2755 if (!HAS_CSR(dev_priv)) {
b7cec66d
DL
2756 seq_puts(m, "not supported\n");
2757 return 0;
2758 }
2759
2760 csr = &dev_priv->csr;
2761
6fb403de
MK
2762 intel_runtime_pm_get(dev_priv);
2763
b7cec66d
DL
2764 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2765 seq_printf(m, "path: %s\n", csr->fw_path);
2766
2767 if (!csr->dmc_payload)
6fb403de 2768 goto out;
b7cec66d
DL
2769
2770 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2771 CSR_VERSION_MINOR(csr->version));
2772
36cdd013 2773 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
8337206d
DL
2774 seq_printf(m, "DC3 -> DC5 count: %d\n",
2775 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2776 seq_printf(m, "DC5 -> DC6 count: %d\n",
2777 I915_READ(SKL_CSR_DC5_DC6_COUNT));
36cdd013 2778 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
16e11b99
MK
2779 seq_printf(m, "DC3 -> DC5 count: %d\n",
2780 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2781 }
2782
6fb403de
MK
2783out:
2784 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2785 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2786 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2787
8337206d
DL
2788 intel_runtime_pm_put(dev_priv);
2789
b7cec66d
DL
2790 return 0;
2791}
2792
53f5e3ca
JB
2793static void intel_seq_print_mode(struct seq_file *m, int tabs,
2794 struct drm_display_mode *mode)
2795{
2796 int i;
2797
2798 for (i = 0; i < tabs; i++)
2799 seq_putc(m, '\t');
2800
2801 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2802 mode->base.id, mode->name,
2803 mode->vrefresh, mode->clock,
2804 mode->hdisplay, mode->hsync_start,
2805 mode->hsync_end, mode->htotal,
2806 mode->vdisplay, mode->vsync_start,
2807 mode->vsync_end, mode->vtotal,
2808 mode->type, mode->flags);
2809}
2810
2811static void intel_encoder_info(struct seq_file *m,
2812 struct intel_crtc *intel_crtc,
2813 struct intel_encoder *intel_encoder)
2814{
36cdd013
DW
2815 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2816 struct drm_device *dev = &dev_priv->drm;
53f5e3ca
JB
2817 struct drm_crtc *crtc = &intel_crtc->base;
2818 struct intel_connector *intel_connector;
2819 struct drm_encoder *encoder;
2820
2821 encoder = &intel_encoder->base;
2822 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2823 encoder->base.id, encoder->name);
53f5e3ca
JB
2824 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2825 struct drm_connector *connector = &intel_connector->base;
2826 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2827 connector->base.id,
c23cc417 2828 connector->name,
53f5e3ca
JB
2829 drm_get_connector_status_name(connector->status));
2830 if (connector->status == connector_status_connected) {
2831 struct drm_display_mode *mode = &crtc->mode;
2832 seq_printf(m, ", mode:\n");
2833 intel_seq_print_mode(m, 2, mode);
2834 } else {
2835 seq_putc(m, '\n');
2836 }
2837 }
2838}
2839
2840static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2841{
36cdd013
DW
2842 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2843 struct drm_device *dev = &dev_priv->drm;
53f5e3ca
JB
2844 struct drm_crtc *crtc = &intel_crtc->base;
2845 struct intel_encoder *intel_encoder;
23a48d53
ML
2846 struct drm_plane_state *plane_state = crtc->primary->state;
2847 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2848
23a48d53 2849 if (fb)
5aa8a937 2850 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2851 fb->base.id, plane_state->src_x >> 16,
2852 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2853 else
2854 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2855 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2856 intel_encoder_info(m, intel_crtc, intel_encoder);
2857}
2858
2859static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2860{
2861 struct drm_display_mode *mode = panel->fixed_mode;
2862
2863 seq_printf(m, "\tfixed mode:\n");
2864 intel_seq_print_mode(m, 2, mode);
2865}
2866
2867static void intel_dp_info(struct seq_file *m,
2868 struct intel_connector *intel_connector)
2869{
2870 struct intel_encoder *intel_encoder = intel_connector->encoder;
2871 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2872
2873 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2874 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2875 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2876 intel_panel_info(m, &intel_connector->panel);
2877}
2878
2879static void intel_hdmi_info(struct seq_file *m,
2880 struct intel_connector *intel_connector)
2881{
2882 struct intel_encoder *intel_encoder = intel_connector->encoder;
2883 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2884
742f491d 2885 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2886}
2887
2888static void intel_lvds_info(struct seq_file *m,
2889 struct intel_connector *intel_connector)
2890{
2891 intel_panel_info(m, &intel_connector->panel);
2892}
2893
2894static void intel_connector_info(struct seq_file *m,
2895 struct drm_connector *connector)
2896{
2897 struct intel_connector *intel_connector = to_intel_connector(connector);
2898 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2899 struct drm_display_mode *mode;
53f5e3ca
JB
2900
2901 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2902 connector->base.id, connector->name,
53f5e3ca
JB
2903 drm_get_connector_status_name(connector->status));
2904 if (connector->status == connector_status_connected) {
2905 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2906 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2907 connector->display_info.width_mm,
2908 connector->display_info.height_mm);
2909 seq_printf(m, "\tsubpixel order: %s\n",
2910 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2911 seq_printf(m, "\tCEA rev: %d\n",
2912 connector->display_info.cea_rev);
2913 }
ee648a74
ML
2914
2915 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2916 return;
2917
2918 switch (connector->connector_type) {
2919 case DRM_MODE_CONNECTOR_DisplayPort:
2920 case DRM_MODE_CONNECTOR_eDP:
2921 intel_dp_info(m, intel_connector);
2922 break;
2923 case DRM_MODE_CONNECTOR_LVDS:
2924 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 2925 intel_lvds_info(m, intel_connector);
ee648a74
ML
2926 break;
2927 case DRM_MODE_CONNECTOR_HDMIA:
2928 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2929 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2930 intel_hdmi_info(m, intel_connector);
2931 break;
2932 default:
2933 break;
36cd7444 2934 }
53f5e3ca 2935
f103fc7d
JB
2936 seq_printf(m, "\tmodes:\n");
2937 list_for_each_entry(mode, &connector->modes, head)
2938 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2939}
2940
36cdd013 2941static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
065f2ec2 2942{
065f2ec2
CW
2943 u32 state;
2944
36cdd013 2945 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 2946 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2947 else
5efb3e28 2948 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2949
2950 return state;
2951}
2952
36cdd013
DW
2953static bool cursor_position(struct drm_i915_private *dev_priv,
2954 int pipe, int *x, int *y)
065f2ec2 2955{
065f2ec2
CW
2956 u32 pos;
2957
5efb3e28 2958 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2959
2960 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2961 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2962 *x = -*x;
2963
2964 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2965 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2966 *y = -*y;
2967
36cdd013 2968 return cursor_active(dev_priv, pipe);
065f2ec2
CW
2969}
2970
3abc4e09
RF
2971static const char *plane_type(enum drm_plane_type type)
2972{
2973 switch (type) {
2974 case DRM_PLANE_TYPE_OVERLAY:
2975 return "OVL";
2976 case DRM_PLANE_TYPE_PRIMARY:
2977 return "PRI";
2978 case DRM_PLANE_TYPE_CURSOR:
2979 return "CUR";
2980 /*
2981 * Deliberately omitting default: to generate compiler warnings
2982 * when a new drm_plane_type gets added.
2983 */
2984 }
2985
2986 return "unknown";
2987}
2988
2989static const char *plane_rotation(unsigned int rotation)
2990{
2991 static char buf[48];
2992 /*
2993 * According to doc only one DRM_ROTATE_ is allowed but this
2994 * will print them all to visualize if the values are misused
2995 */
2996 snprintf(buf, sizeof(buf),
2997 "%s%s%s%s%s%s(0x%08x)",
31ad61e4
JL
2998 (rotation & DRM_ROTATE_0) ? "0 " : "",
2999 (rotation & DRM_ROTATE_90) ? "90 " : "",
3000 (rotation & DRM_ROTATE_180) ? "180 " : "",
3001 (rotation & DRM_ROTATE_270) ? "270 " : "",
3002 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3003 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3abc4e09
RF
3004 rotation);
3005
3006 return buf;
3007}
3008
3009static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3010{
36cdd013
DW
3011 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3012 struct drm_device *dev = &dev_priv->drm;
3abc4e09
RF
3013 struct intel_plane *intel_plane;
3014
3015 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3016 struct drm_plane_state *state;
3017 struct drm_plane *plane = &intel_plane->base;
3018
3019 if (!plane->state) {
3020 seq_puts(m, "plane->state is NULL!\n");
3021 continue;
3022 }
3023
3024 state = plane->state;
3025
3026 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3027 plane->base.id,
3028 plane_type(intel_plane->base.type),
3029 state->crtc_x, state->crtc_y,
3030 state->crtc_w, state->crtc_h,
3031 (state->src_x >> 16),
3032 ((state->src_x & 0xffff) * 15625) >> 10,
3033 (state->src_y >> 16),
3034 ((state->src_y & 0xffff) * 15625) >> 10,
3035 (state->src_w >> 16),
3036 ((state->src_w & 0xffff) * 15625) >> 10,
3037 (state->src_h >> 16),
3038 ((state->src_h & 0xffff) * 15625) >> 10,
3039 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3040 plane_rotation(state->rotation));
3041 }
3042}
3043
3044static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3045{
3046 struct intel_crtc_state *pipe_config;
3047 int num_scalers = intel_crtc->num_scalers;
3048 int i;
3049
3050 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3051
3052 /* Not all platformas have a scaler */
3053 if (num_scalers) {
3054 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3055 num_scalers,
3056 pipe_config->scaler_state.scaler_users,
3057 pipe_config->scaler_state.scaler_id);
3058
3059 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3060 struct intel_scaler *sc =
3061 &pipe_config->scaler_state.scalers[i];
3062
3063 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3064 i, yesno(sc->in_use), sc->mode);
3065 }
3066 seq_puts(m, "\n");
3067 } else {
3068 seq_puts(m, "\tNo scalers available on this platform\n");
3069 }
3070}
3071
53f5e3ca
JB
3072static int i915_display_info(struct seq_file *m, void *unused)
3073{
36cdd013
DW
3074 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3075 struct drm_device *dev = &dev_priv->drm;
065f2ec2 3076 struct intel_crtc *crtc;
53f5e3ca
JB
3077 struct drm_connector *connector;
3078
b0e5ddf3 3079 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3080 drm_modeset_lock_all(dev);
3081 seq_printf(m, "CRTC info\n");
3082 seq_printf(m, "---------\n");
d3fcc808 3083 for_each_intel_crtc(dev, crtc) {
065f2ec2 3084 bool active;
f77076c9 3085 struct intel_crtc_state *pipe_config;
065f2ec2 3086 int x, y;
53f5e3ca 3087
f77076c9
ML
3088 pipe_config = to_intel_crtc_state(crtc->base.state);
3089
3abc4e09 3090 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3091 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3092 yesno(pipe_config->base.active),
3abc4e09
RF
3093 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3094 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3095
f77076c9 3096 if (pipe_config->base.active) {
065f2ec2
CW
3097 intel_crtc_info(m, crtc);
3098
36cdd013 3099 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
57127efa 3100 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3101 yesno(crtc->cursor_base),
3dd512fb
MR
3102 x, y, crtc->base.cursor->state->crtc_w,
3103 crtc->base.cursor->state->crtc_h,
57127efa 3104 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3105 intel_scaler_info(m, crtc);
3106 intel_plane_info(m, crtc);
a23dc658 3107 }
cace841c
DV
3108
3109 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3110 yesno(!crtc->cpu_fifo_underrun_disabled),
3111 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3112 }
3113
3114 seq_printf(m, "\n");
3115 seq_printf(m, "Connector info\n");
3116 seq_printf(m, "--------------\n");
3117 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3118 intel_connector_info(m, connector);
3119 }
3120 drm_modeset_unlock_all(dev);
b0e5ddf3 3121 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3122
3123 return 0;
3124}
3125
e04934cf
BW
3126static int i915_semaphore_status(struct seq_file *m, void *unused)
3127{
36cdd013
DW
3128 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3129 struct drm_device *dev = &dev_priv->drm;
e2f80391 3130 struct intel_engine_cs *engine;
36cdd013 3131 int num_rings = INTEL_INFO(dev_priv)->num_rings;
c3232b18
DG
3132 enum intel_engine_id id;
3133 int j, ret;
e04934cf 3134
39df9190 3135 if (!i915.semaphores) {
e04934cf
BW
3136 seq_puts(m, "Semaphores are disabled\n");
3137 return 0;
3138 }
3139
3140 ret = mutex_lock_interruptible(&dev->struct_mutex);
3141 if (ret)
3142 return ret;
03872064 3143 intel_runtime_pm_get(dev_priv);
e04934cf 3144
36cdd013 3145 if (IS_BROADWELL(dev_priv)) {
e04934cf
BW
3146 struct page *page;
3147 uint64_t *seqno;
3148
51d545d0 3149 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
e04934cf
BW
3150
3151 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3152 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3153 uint64_t offset;
3154
e2f80391 3155 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3156
3157 seq_puts(m, " Last signal:");
3158 for (j = 0; j < num_rings; j++) {
c3232b18 3159 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3160 seq_printf(m, "0x%08llx (0x%02llx) ",
3161 seqno[offset], offset * 8);
3162 }
3163 seq_putc(m, '\n');
3164
3165 seq_puts(m, " Last wait: ");
3166 for (j = 0; j < num_rings; j++) {
c3232b18 3167 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3168 seq_printf(m, "0x%08llx (0x%02llx) ",
3169 seqno[offset], offset * 8);
3170 }
3171 seq_putc(m, '\n');
3172
3173 }
3174 kunmap_atomic(seqno);
3175 } else {
3176 seq_puts(m, " Last signal:");
b4ac5afc 3177 for_each_engine(engine, dev_priv)
e04934cf
BW
3178 for (j = 0; j < num_rings; j++)
3179 seq_printf(m, "0x%08x\n",
e2f80391 3180 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3181 seq_putc(m, '\n');
3182 }
3183
3184 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3185 for_each_engine(engine, dev_priv) {
3186 for (j = 0; j < num_rings; j++)
e2f80391
TU
3187 seq_printf(m, " 0x%08x ",
3188 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3189 seq_putc(m, '\n');
3190 }
3191 seq_putc(m, '\n');
3192
03872064 3193 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3194 mutex_unlock(&dev->struct_mutex);
3195 return 0;
3196}
3197
728e29d7
DV
3198static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3199{
36cdd013
DW
3200 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3201 struct drm_device *dev = &dev_priv->drm;
728e29d7
DV
3202 int i;
3203
3204 drm_modeset_lock_all(dev);
3205 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3206 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3207
3208 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3209 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3210 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3211 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3212 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3213 seq_printf(m, " dpll_md: 0x%08x\n",
3214 pll->config.hw_state.dpll_md);
3215 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3216 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3217 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3218 }
3219 drm_modeset_unlock_all(dev);
3220
3221 return 0;
3222}
3223
1ed1ef9d 3224static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3225{
3226 int i;
3227 int ret;
e2f80391 3228 struct intel_engine_cs *engine;
36cdd013
DW
3229 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3230 struct drm_device *dev = &dev_priv->drm;
33136b06 3231 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3232 enum intel_engine_id id;
888b5995 3233
888b5995
AS
3234 ret = mutex_lock_interruptible(&dev->struct_mutex);
3235 if (ret)
3236 return ret;
3237
3238 intel_runtime_pm_get(dev_priv);
3239
33136b06 3240 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3241 for_each_engine_id(engine, dev_priv, id)
33136b06 3242 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3243 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3244 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3245 i915_reg_t addr;
3246 u32 mask, value, read;
2fa60f6d 3247 bool ok;
888b5995 3248
33136b06
AS
3249 addr = workarounds->reg[i].addr;
3250 mask = workarounds->reg[i].mask;
3251 value = workarounds->reg[i].value;
2fa60f6d
MK
3252 read = I915_READ(addr);
3253 ok = (value & mask) == (read & mask);
3254 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3255 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3256 }
3257
3258 intel_runtime_pm_put(dev_priv);
3259 mutex_unlock(&dev->struct_mutex);
3260
3261 return 0;
3262}
3263
c5511e44
DL
3264static int i915_ddb_info(struct seq_file *m, void *unused)
3265{
36cdd013
DW
3266 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3267 struct drm_device *dev = &dev_priv->drm;
c5511e44
DL
3268 struct skl_ddb_allocation *ddb;
3269 struct skl_ddb_entry *entry;
3270 enum pipe pipe;
3271 int plane;
3272
36cdd013 3273 if (INTEL_GEN(dev_priv) < 9)
2fcffe19
DL
3274 return 0;
3275
c5511e44
DL
3276 drm_modeset_lock_all(dev);
3277
3278 ddb = &dev_priv->wm.skl_hw.ddb;
3279
3280 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3281
3282 for_each_pipe(dev_priv, pipe) {
3283 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3284
dd740780 3285 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3286 entry = &ddb->plane[pipe][plane];
3287 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3288 entry->start, entry->end,
3289 skl_ddb_entry_size(entry));
3290 }
3291
4969d33e 3292 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3293 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3294 entry->end, skl_ddb_entry_size(entry));
3295 }
3296
3297 drm_modeset_unlock_all(dev);
3298
3299 return 0;
3300}
3301
a54746e3 3302static void drrs_status_per_crtc(struct seq_file *m,
36cdd013
DW
3303 struct drm_device *dev,
3304 struct intel_crtc *intel_crtc)
a54746e3 3305{
fac5e23e 3306 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3307 struct i915_drrs *drrs = &dev_priv->drrs;
3308 int vrefresh = 0;
26875fe5 3309 struct drm_connector *connector;
a54746e3 3310
26875fe5
ML
3311 drm_for_each_connector(connector, dev) {
3312 if (connector->state->crtc != &intel_crtc->base)
3313 continue;
3314
3315 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3316 }
3317
3318 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3319 seq_puts(m, "\tVBT: DRRS_type: Static");
3320 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3321 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3322 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3323 seq_puts(m, "\tVBT: DRRS_type: None");
3324 else
3325 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3326
3327 seq_puts(m, "\n\n");
3328
f77076c9 3329 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3330 struct intel_panel *panel;
3331
3332 mutex_lock(&drrs->mutex);
3333 /* DRRS Supported */
3334 seq_puts(m, "\tDRRS Supported: Yes\n");
3335
3336 /* disable_drrs() will make drrs->dp NULL */
3337 if (!drrs->dp) {
3338 seq_puts(m, "Idleness DRRS: Disabled");
3339 mutex_unlock(&drrs->mutex);
3340 return;
3341 }
3342
3343 panel = &drrs->dp->attached_connector->panel;
3344 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3345 drrs->busy_frontbuffer_bits);
3346
3347 seq_puts(m, "\n\t\t");
3348 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3349 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3350 vrefresh = panel->fixed_mode->vrefresh;
3351 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3352 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3353 vrefresh = panel->downclock_mode->vrefresh;
3354 } else {
3355 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3356 drrs->refresh_rate_type);
3357 mutex_unlock(&drrs->mutex);
3358 return;
3359 }
3360 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3361
3362 seq_puts(m, "\n\t\t");
3363 mutex_unlock(&drrs->mutex);
3364 } else {
3365 /* DRRS not supported. Print the VBT parameter*/
3366 seq_puts(m, "\tDRRS Supported : No");
3367 }
3368 seq_puts(m, "\n");
3369}
3370
3371static int i915_drrs_status(struct seq_file *m, void *unused)
3372{
36cdd013
DW
3373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3374 struct drm_device *dev = &dev_priv->drm;
a54746e3
VK
3375 struct intel_crtc *intel_crtc;
3376 int active_crtc_cnt = 0;
3377
26875fe5 3378 drm_modeset_lock_all(dev);
a54746e3 3379 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3380 if (intel_crtc->base.state->active) {
a54746e3
VK
3381 active_crtc_cnt++;
3382 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3383
3384 drrs_status_per_crtc(m, dev, intel_crtc);
3385 }
a54746e3 3386 }
26875fe5 3387 drm_modeset_unlock_all(dev);
a54746e3
VK
3388
3389 if (!active_crtc_cnt)
3390 seq_puts(m, "No active crtc found\n");
3391
3392 return 0;
3393}
3394
07144428
DL
3395struct pipe_crc_info {
3396 const char *name;
36cdd013 3397 struct drm_i915_private *dev_priv;
07144428
DL
3398 enum pipe pipe;
3399};
3400
11bed958
DA
3401static int i915_dp_mst_info(struct seq_file *m, void *unused)
3402{
36cdd013
DW
3403 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3404 struct drm_device *dev = &dev_priv->drm;
11bed958
DA
3405 struct intel_encoder *intel_encoder;
3406 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3407 struct drm_connector *connector;
3408
11bed958 3409 drm_modeset_lock_all(dev);
b6dabe3b
ML
3410 drm_for_each_connector(connector, dev) {
3411 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3412 continue;
b6dabe3b
ML
3413
3414 intel_encoder = intel_attached_encoder(connector);
3415 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3416 continue;
3417
3418 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3419 if (!intel_dig_port->dp.can_mst)
3420 continue;
b6dabe3b 3421
40ae80cc
JB
3422 seq_printf(m, "MST Source Port %c\n",
3423 port_name(intel_dig_port->port));
11bed958
DA
3424 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3425 }
3426 drm_modeset_unlock_all(dev);
3427 return 0;
3428}
3429
07144428
DL
3430static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3431{
be5c7a90 3432 struct pipe_crc_info *info = inode->i_private;
36cdd013 3433 struct drm_i915_private *dev_priv = info->dev_priv;
be5c7a90
DL
3434 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3435
36cdd013 3436 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
7eb1c496
DV
3437 return -ENODEV;
3438
d538bbdf
DL
3439 spin_lock_irq(&pipe_crc->lock);
3440
3441 if (pipe_crc->opened) {
3442 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3443 return -EBUSY; /* already open */
3444 }
3445
d538bbdf 3446 pipe_crc->opened = true;
07144428
DL
3447 filep->private_data = inode->i_private;
3448
d538bbdf
DL
3449 spin_unlock_irq(&pipe_crc->lock);
3450
07144428
DL
3451 return 0;
3452}
3453
3454static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3455{
be5c7a90 3456 struct pipe_crc_info *info = inode->i_private;
36cdd013 3457 struct drm_i915_private *dev_priv = info->dev_priv;
be5c7a90
DL
3458 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3459
d538bbdf
DL
3460 spin_lock_irq(&pipe_crc->lock);
3461 pipe_crc->opened = false;
3462 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3463
07144428
DL
3464 return 0;
3465}
3466
3467/* (6 fields, 8 chars each, space separated (5) + '\n') */
3468#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3469/* account for \'0' */
3470#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3471
3472static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3473{
d538bbdf
DL
3474 assert_spin_locked(&pipe_crc->lock);
3475 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3476 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3477}
3478
3479static ssize_t
3480i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3481 loff_t *pos)
3482{
3483 struct pipe_crc_info *info = filep->private_data;
36cdd013 3484 struct drm_i915_private *dev_priv = info->dev_priv;
07144428
DL
3485 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3486 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3487 int n_entries;
07144428
DL
3488 ssize_t bytes_read;
3489
3490 /*
3491 * Don't allow user space to provide buffers not big enough to hold
3492 * a line of data.
3493 */
3494 if (count < PIPE_CRC_LINE_LEN)
3495 return -EINVAL;
3496
3497 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3498 return 0;
07144428
DL
3499
3500 /* nothing to read */
d538bbdf 3501 spin_lock_irq(&pipe_crc->lock);
07144428 3502 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3503 int ret;
3504
3505 if (filep->f_flags & O_NONBLOCK) {
3506 spin_unlock_irq(&pipe_crc->lock);
07144428 3507 return -EAGAIN;
d538bbdf 3508 }
07144428 3509
d538bbdf
DL
3510 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3511 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3512 if (ret) {
3513 spin_unlock_irq(&pipe_crc->lock);
3514 return ret;
3515 }
8bf1e9f1
SH
3516 }
3517
07144428 3518 /* We now have one or more entries to read */
9ad6d99f 3519 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3520
07144428 3521 bytes_read = 0;
9ad6d99f
VS
3522 while (n_entries > 0) {
3523 struct intel_pipe_crc_entry *entry =
3524 &pipe_crc->entries[pipe_crc->tail];
8bf1e9f1 3525
9ad6d99f
VS
3526 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3527 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3528 break;
3529
3530 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3531 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3532
07144428
DL
3533 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3534 "%8u %8x %8x %8x %8x %8x\n",
3535 entry->frame, entry->crc[0],
3536 entry->crc[1], entry->crc[2],
3537 entry->crc[3], entry->crc[4]);
3538
9ad6d99f
VS
3539 spin_unlock_irq(&pipe_crc->lock);
3540
4e9121e6 3541 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
07144428 3542 return -EFAULT;
b2c88f5b 3543
9ad6d99f
VS
3544 user_buf += PIPE_CRC_LINE_LEN;
3545 n_entries--;
3546
3547 spin_lock_irq(&pipe_crc->lock);
3548 }
8bf1e9f1 3549
d538bbdf
DL
3550 spin_unlock_irq(&pipe_crc->lock);
3551
07144428
DL
3552 return bytes_read;
3553}
3554
3555static const struct file_operations i915_pipe_crc_fops = {
3556 .owner = THIS_MODULE,
3557 .open = i915_pipe_crc_open,
3558 .read = i915_pipe_crc_read,
3559 .release = i915_pipe_crc_release,
3560};
3561
3562static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3563 {
3564 .name = "i915_pipe_A_crc",
3565 .pipe = PIPE_A,
3566 },
3567 {
3568 .name = "i915_pipe_B_crc",
3569 .pipe = PIPE_B,
3570 },
3571 {
3572 .name = "i915_pipe_C_crc",
3573 .pipe = PIPE_C,
3574 },
3575};
3576
3577static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3578 enum pipe pipe)
3579{
36cdd013 3580 struct drm_i915_private *dev_priv = to_i915(minor->dev);
07144428
DL
3581 struct dentry *ent;
3582 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3583
36cdd013 3584 info->dev_priv = dev_priv;
07144428
DL
3585 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3586 &i915_pipe_crc_fops);
f3c5fe97
WY
3587 if (!ent)
3588 return -ENOMEM;
07144428
DL
3589
3590 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3591}
3592
e8dfcf78 3593static const char * const pipe_crc_sources[] = {
926321d5
DV
3594 "none",
3595 "plane1",
3596 "plane2",
3597 "pf",
5b3a856b 3598 "pipe",
3d099a05
DV
3599 "TV",
3600 "DP-B",
3601 "DP-C",
3602 "DP-D",
46a19188 3603 "auto",
926321d5
DV
3604};
3605
3606static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3607{
3608 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3609 return pipe_crc_sources[source];
3610}
3611
bd9db02f 3612static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5 3613{
36cdd013 3614 struct drm_i915_private *dev_priv = m->private;
926321d5
DV
3615 int i;
3616
3617 for (i = 0; i < I915_MAX_PIPES; i++)
3618 seq_printf(m, "%c %s\n", pipe_name(i),
3619 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3620
3621 return 0;
3622}
3623
bd9db02f 3624static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5 3625{
36cdd013 3626 return single_open(file, display_crc_ctl_show, inode->i_private);
926321d5
DV
3627}
3628
46a19188 3629static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3630 uint32_t *val)
3631{
46a19188
DV
3632 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3633 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3634
3635 switch (*source) {
52f843f6
DV
3636 case INTEL_PIPE_CRC_SOURCE_PIPE:
3637 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3638 break;
3639 case INTEL_PIPE_CRC_SOURCE_NONE:
3640 *val = 0;
3641 break;
3642 default:
3643 return -EINVAL;
3644 }
3645
3646 return 0;
3647}
3648
36cdd013
DW
3649static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3650 enum pipe pipe,
46a19188
DV
3651 enum intel_pipe_crc_source *source)
3652{
36cdd013 3653 struct drm_device *dev = &dev_priv->drm;
46a19188
DV
3654 struct intel_encoder *encoder;
3655 struct intel_crtc *crtc;
26756809 3656 struct intel_digital_port *dig_port;
46a19188
DV
3657 int ret = 0;
3658
3659 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3660
6e9f798d 3661 drm_modeset_lock_all(dev);
b2784e15 3662 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3663 if (!encoder->base.crtc)
3664 continue;
3665
3666 crtc = to_intel_crtc(encoder->base.crtc);
3667
3668 if (crtc->pipe != pipe)
3669 continue;
3670
3671 switch (encoder->type) {
3672 case INTEL_OUTPUT_TVOUT:
3673 *source = INTEL_PIPE_CRC_SOURCE_TV;
3674 break;
cca0502b 3675 case INTEL_OUTPUT_DP:
46a19188 3676 case INTEL_OUTPUT_EDP:
26756809
DV
3677 dig_port = enc_to_dig_port(&encoder->base);
3678 switch (dig_port->port) {
3679 case PORT_B:
3680 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3681 break;
3682 case PORT_C:
3683 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3684 break;
3685 case PORT_D:
3686 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3687 break;
3688 default:
3689 WARN(1, "nonexisting DP port %c\n",
3690 port_name(dig_port->port));
3691 break;
3692 }
46a19188 3693 break;
6847d71b
PZ
3694 default:
3695 break;
46a19188
DV
3696 }
3697 }
6e9f798d 3698 drm_modeset_unlock_all(dev);
46a19188
DV
3699
3700 return ret;
3701}
3702
36cdd013 3703static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
46a19188
DV
3704 enum pipe pipe,
3705 enum intel_pipe_crc_source *source,
7ac0129b
DV
3706 uint32_t *val)
3707{
8d2f24ca
DV
3708 bool need_stable_symbols = false;
3709
46a19188 3710 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
36cdd013 3711 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
46a19188
DV
3712 if (ret)
3713 return ret;
3714 }
3715
3716 switch (*source) {
7ac0129b
DV
3717 case INTEL_PIPE_CRC_SOURCE_PIPE:
3718 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3719 break;
3720 case INTEL_PIPE_CRC_SOURCE_DP_B:
3721 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3722 need_stable_symbols = true;
7ac0129b
DV
3723 break;
3724 case INTEL_PIPE_CRC_SOURCE_DP_C:
3725 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3726 need_stable_symbols = true;
7ac0129b 3727 break;
2be57922 3728 case INTEL_PIPE_CRC_SOURCE_DP_D:
36cdd013 3729 if (!IS_CHERRYVIEW(dev_priv))
2be57922
VS
3730 return -EINVAL;
3731 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3732 need_stable_symbols = true;
3733 break;
7ac0129b
DV
3734 case INTEL_PIPE_CRC_SOURCE_NONE:
3735 *val = 0;
3736 break;
3737 default:
3738 return -EINVAL;
3739 }
3740
8d2f24ca
DV
3741 /*
3742 * When the pipe CRC tap point is after the transcoders we need
3743 * to tweak symbol-level features to produce a deterministic series of
3744 * symbols for a given frame. We need to reset those features only once
3745 * a frame (instead of every nth symbol):
3746 * - DC-balance: used to ensure a better clock recovery from the data
3747 * link (SDVO)
3748 * - DisplayPort scrambling: used for EMI reduction
3749 */
3750 if (need_stable_symbols) {
3751 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3752
8d2f24ca 3753 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3754 switch (pipe) {
3755 case PIPE_A:
8d2f24ca 3756 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3757 break;
3758 case PIPE_B:
8d2f24ca 3759 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3760 break;
3761 case PIPE_C:
3762 tmp |= PIPE_C_SCRAMBLE_RESET;
3763 break;
3764 default:
3765 return -EINVAL;
3766 }
8d2f24ca
DV
3767 I915_WRITE(PORT_DFT2_G4X, tmp);
3768 }
3769
7ac0129b
DV
3770 return 0;
3771}
3772
36cdd013 3773static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
46a19188
DV
3774 enum pipe pipe,
3775 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3776 uint32_t *val)
3777{
84093603
DV
3778 bool need_stable_symbols = false;
3779
46a19188 3780 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
36cdd013 3781 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
46a19188
DV
3782 if (ret)
3783 return ret;
3784 }
3785
3786 switch (*source) {
4b79ebf7
DV
3787 case INTEL_PIPE_CRC_SOURCE_PIPE:
3788 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3789 break;
3790 case INTEL_PIPE_CRC_SOURCE_TV:
36cdd013 3791 if (!SUPPORTS_TV(dev_priv))
4b79ebf7
DV
3792 return -EINVAL;
3793 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3794 break;
3795 case INTEL_PIPE_CRC_SOURCE_DP_B:
36cdd013 3796 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3797 return -EINVAL;
3798 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3799 need_stable_symbols = true;
4b79ebf7
DV
3800 break;
3801 case INTEL_PIPE_CRC_SOURCE_DP_C:
36cdd013 3802 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3803 return -EINVAL;
3804 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3805 need_stable_symbols = true;
4b79ebf7
DV
3806 break;
3807 case INTEL_PIPE_CRC_SOURCE_DP_D:
36cdd013 3808 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3809 return -EINVAL;
3810 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3811 need_stable_symbols = true;
4b79ebf7
DV
3812 break;
3813 case INTEL_PIPE_CRC_SOURCE_NONE:
3814 *val = 0;
3815 break;
3816 default:
3817 return -EINVAL;
3818 }
3819
84093603
DV
3820 /*
3821 * When the pipe CRC tap point is after the transcoders we need
3822 * to tweak symbol-level features to produce a deterministic series of
3823 * symbols for a given frame. We need to reset those features only once
3824 * a frame (instead of every nth symbol):
3825 * - DC-balance: used to ensure a better clock recovery from the data
3826 * link (SDVO)
3827 * - DisplayPort scrambling: used for EMI reduction
3828 */
3829 if (need_stable_symbols) {
3830 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3831
36cdd013 3832 WARN_ON(!IS_G4X(dev_priv));
84093603
DV
3833
3834 I915_WRITE(PORT_DFT_I9XX,
3835 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3836
3837 if (pipe == PIPE_A)
3838 tmp |= PIPE_A_SCRAMBLE_RESET;
3839 else
3840 tmp |= PIPE_B_SCRAMBLE_RESET;
3841
3842 I915_WRITE(PORT_DFT2_G4X, tmp);
3843 }
3844
4b79ebf7
DV
3845 return 0;
3846}
3847
36cdd013 3848static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
8d2f24ca
DV
3849 enum pipe pipe)
3850{
8d2f24ca
DV
3851 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3852
eb736679
VS
3853 switch (pipe) {
3854 case PIPE_A:
8d2f24ca 3855 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3856 break;
3857 case PIPE_B:
8d2f24ca 3858 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3859 break;
3860 case PIPE_C:
3861 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3862 break;
3863 default:
3864 return;
3865 }
8d2f24ca
DV
3866 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3867 tmp &= ~DC_BALANCE_RESET_VLV;
3868 I915_WRITE(PORT_DFT2_G4X, tmp);
3869
3870}
3871
36cdd013 3872static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
84093603
DV
3873 enum pipe pipe)
3874{
84093603
DV
3875 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3876
3877 if (pipe == PIPE_A)
3878 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3879 else
3880 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3881 I915_WRITE(PORT_DFT2_G4X, tmp);
3882
3883 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3884 I915_WRITE(PORT_DFT_I9XX,
3885 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3886 }
3887}
3888
46a19188 3889static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3890 uint32_t *val)
3891{
46a19188
DV
3892 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3893 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3894
3895 switch (*source) {
5b3a856b
DV
3896 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3897 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3898 break;
3899 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3900 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3901 break;
5b3a856b
DV
3902 case INTEL_PIPE_CRC_SOURCE_PIPE:
3903 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3904 break;
3d099a05 3905 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3906 *val = 0;
3907 break;
3d099a05
DV
3908 default:
3909 return -EINVAL;
5b3a856b
DV
3910 }
3911
3912 return 0;
3913}
3914
36cdd013
DW
3915static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
3916 bool enable)
fabf6e51 3917{
36cdd013 3918 struct drm_device *dev = &dev_priv->drm;
fabf6e51
DV
3919 struct intel_crtc *crtc =
3920 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3921 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3922 struct drm_atomic_state *state;
3923 int ret = 0;
fabf6e51
DV
3924
3925 drm_modeset_lock_all(dev);
c4e2d043
ML
3926 state = drm_atomic_state_alloc(dev);
3927 if (!state) {
3928 ret = -ENOMEM;
3929 goto out;
fabf6e51 3930 }
fabf6e51 3931
c4e2d043
ML
3932 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3933 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3934 if (IS_ERR(pipe_config)) {
3935 ret = PTR_ERR(pipe_config);
3936 goto out;
3937 }
fabf6e51 3938
c4e2d043
ML
3939 pipe_config->pch_pfit.force_thru = enable;
3940 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3941 pipe_config->pch_pfit.enabled != enable)
3942 pipe_config->base.connectors_changed = true;
1b509259 3943
c4e2d043
ML
3944 ret = drm_atomic_commit(state);
3945out:
fabf6e51 3946 drm_modeset_unlock_all(dev);
c4e2d043
ML
3947 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3948 if (ret)
3949 drm_atomic_state_free(state);
fabf6e51
DV
3950}
3951
36cdd013 3952static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
fabf6e51
DV
3953 enum pipe pipe,
3954 enum intel_pipe_crc_source *source,
5b3a856b
DV
3955 uint32_t *val)
3956{
46a19188
DV
3957 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3958 *source = INTEL_PIPE_CRC_SOURCE_PF;
3959
3960 switch (*source) {
5b3a856b
DV
3961 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3962 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3963 break;
3964 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3965 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3966 break;
3967 case INTEL_PIPE_CRC_SOURCE_PF:
36cdd013
DW
3968 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
3969 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
fabf6e51 3970
5b3a856b
DV
3971 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3972 break;
3d099a05 3973 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3974 *val = 0;
3975 break;
3d099a05
DV
3976 default:
3977 return -EINVAL;
5b3a856b
DV
3978 }
3979
3980 return 0;
3981}
3982
36cdd013
DW
3983static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
3984 enum pipe pipe,
926321d5
DV
3985 enum intel_pipe_crc_source source)
3986{
36cdd013 3987 struct drm_device *dev = &dev_priv->drm;
cc3da175 3988 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
36cdd013
DW
3989 struct intel_crtc *crtc =
3990 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
e129649b 3991 enum intel_display_power_domain power_domain;
432f3342 3992 u32 val = 0; /* shut up gcc */
5b3a856b 3993 int ret;
926321d5 3994
cc3da175
DL
3995 if (pipe_crc->source == source)
3996 return 0;
3997
ae676fcd
DL
3998 /* forbid changing the source without going back to 'none' */
3999 if (pipe_crc->source && source)
4000 return -EINVAL;
4001
e129649b
ID
4002 power_domain = POWER_DOMAIN_PIPE(pipe);
4003 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4004 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4005 return -EIO;
4006 }
4007
36cdd013 4008 if (IS_GEN2(dev_priv))
46a19188 4009 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
36cdd013
DW
4010 else if (INTEL_GEN(dev_priv) < 5)
4011 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4012 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4013 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4014 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
46a19188 4015 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4016 else
36cdd013 4017 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
5b3a856b
DV
4018
4019 if (ret != 0)
e129649b 4020 goto out;
5b3a856b 4021
4b584369
DL
4022 /* none -> real source transition */
4023 if (source) {
4252fbc3
VS
4024 struct intel_pipe_crc_entry *entries;
4025
7cd6ccff
DL
4026 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4027 pipe_name(pipe), pipe_crc_source_name(source));
4028
3cf54b34
VS
4029 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4030 sizeof(pipe_crc->entries[0]),
4252fbc3 4031 GFP_KERNEL);
e129649b
ID
4032 if (!entries) {
4033 ret = -ENOMEM;
4034 goto out;
4035 }
e5f75aca 4036
8c740dce
PZ
4037 /*
4038 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4039 * enabled and disabled dynamically based on package C states,
4040 * user space can't make reliable use of the CRCs, so let's just
4041 * completely disable it.
4042 */
4043 hsw_disable_ips(crtc);
4044
d538bbdf 4045 spin_lock_irq(&pipe_crc->lock);
64387b61 4046 kfree(pipe_crc->entries);
4252fbc3 4047 pipe_crc->entries = entries;
d538bbdf
DL
4048 pipe_crc->head = 0;
4049 pipe_crc->tail = 0;
4050 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4051 }
4052
cc3da175 4053 pipe_crc->source = source;
926321d5 4054
926321d5
DV
4055 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4056 POSTING_READ(PIPE_CRC_CTL(pipe));
4057
e5f75aca
DL
4058 /* real source -> none transition */
4059 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4060 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4061 struct intel_crtc *crtc =
4062 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4063
7cd6ccff
DL
4064 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4065 pipe_name(pipe));
4066
a33d7105 4067 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4068 if (crtc->base.state->active)
a33d7105
DV
4069 intel_wait_for_vblank(dev, pipe);
4070 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4071
d538bbdf
DL
4072 spin_lock_irq(&pipe_crc->lock);
4073 entries = pipe_crc->entries;
e5f75aca 4074 pipe_crc->entries = NULL;
9ad6d99f
VS
4075 pipe_crc->head = 0;
4076 pipe_crc->tail = 0;
d538bbdf
DL
4077 spin_unlock_irq(&pipe_crc->lock);
4078
4079 kfree(entries);
84093603 4080
36cdd013
DW
4081 if (IS_G4X(dev_priv))
4082 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4083 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4084 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4085 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4086 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
8c740dce
PZ
4087
4088 hsw_enable_ips(crtc);
e5f75aca
DL
4089 }
4090
e129649b
ID
4091 ret = 0;
4092
4093out:
4094 intel_display_power_put(dev_priv, power_domain);
4095
4096 return ret;
926321d5
DV
4097}
4098
4099/*
4100 * Parse pipe CRC command strings:
b94dec87
DL
4101 * command: wsp* object wsp+ name wsp+ source wsp*
4102 * object: 'pipe'
4103 * name: (A | B | C)
926321d5
DV
4104 * source: (none | plane1 | plane2 | pf)
4105 * wsp: (#0x20 | #0x9 | #0xA)+
4106 *
4107 * eg.:
b94dec87
DL
4108 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4109 * "pipe A none" -> Stop CRC
926321d5 4110 */
bd9db02f 4111static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4112{
4113 int n_words = 0;
4114
4115 while (*buf) {
4116 char *end;
4117
4118 /* skip leading white space */
4119 buf = skip_spaces(buf);
4120 if (!*buf)
4121 break; /* end of buffer */
4122
4123 /* find end of word */
4124 for (end = buf; *end && !isspace(*end); end++)
4125 ;
4126
4127 if (n_words == max_words) {
4128 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4129 max_words);
4130 return -EINVAL; /* ran out of words[] before bytes */
4131 }
4132
4133 if (*end)
4134 *end++ = '\0';
4135 words[n_words++] = buf;
4136 buf = end;
4137 }
4138
4139 return n_words;
4140}
4141
b94dec87
DL
4142enum intel_pipe_crc_object {
4143 PIPE_CRC_OBJECT_PIPE,
4144};
4145
e8dfcf78 4146static const char * const pipe_crc_objects[] = {
b94dec87
DL
4147 "pipe",
4148};
4149
4150static int
bd9db02f 4151display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4152{
4153 int i;
4154
4155 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4156 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4157 *o = i;
b94dec87
DL
4158 return 0;
4159 }
4160
4161 return -EINVAL;
4162}
4163
bd9db02f 4164static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4165{
4166 const char name = buf[0];
4167
4168 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4169 return -EINVAL;
4170
4171 *pipe = name - 'A';
4172
4173 return 0;
4174}
4175
4176static int
bd9db02f 4177display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4178{
4179 int i;
4180
4181 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4182 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4183 *s = i;
926321d5
DV
4184 return 0;
4185 }
4186
4187 return -EINVAL;
4188}
4189
36cdd013
DW
4190static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4191 char *buf, size_t len)
926321d5 4192{
b94dec87 4193#define N_WORDS 3
926321d5 4194 int n_words;
b94dec87 4195 char *words[N_WORDS];
926321d5 4196 enum pipe pipe;
b94dec87 4197 enum intel_pipe_crc_object object;
926321d5
DV
4198 enum intel_pipe_crc_source source;
4199
bd9db02f 4200 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4201 if (n_words != N_WORDS) {
4202 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4203 N_WORDS);
4204 return -EINVAL;
4205 }
4206
bd9db02f 4207 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4208 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4209 return -EINVAL;
4210 }
4211
bd9db02f 4212 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4213 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4214 return -EINVAL;
4215 }
4216
bd9db02f 4217 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4218 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4219 return -EINVAL;
4220 }
4221
36cdd013 4222 return pipe_crc_set_source(dev_priv, pipe, source);
926321d5
DV
4223}
4224
bd9db02f
DL
4225static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4226 size_t len, loff_t *offp)
926321d5
DV
4227{
4228 struct seq_file *m = file->private_data;
36cdd013 4229 struct drm_i915_private *dev_priv = m->private;
926321d5
DV
4230 char *tmpbuf;
4231 int ret;
4232
4233 if (len == 0)
4234 return 0;
4235
4236 if (len > PAGE_SIZE - 1) {
4237 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4238 PAGE_SIZE);
4239 return -E2BIG;
4240 }
4241
4242 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4243 if (!tmpbuf)
4244 return -ENOMEM;
4245
4246 if (copy_from_user(tmpbuf, ubuf, len)) {
4247 ret = -EFAULT;
4248 goto out;
4249 }
4250 tmpbuf[len] = '\0';
4251
36cdd013 4252 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
926321d5
DV
4253
4254out:
4255 kfree(tmpbuf);
4256 if (ret < 0)
4257 return ret;
4258
4259 *offp += len;
4260 return len;
4261}
4262
bd9db02f 4263static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4264 .owner = THIS_MODULE,
bd9db02f 4265 .open = display_crc_ctl_open,
926321d5
DV
4266 .read = seq_read,
4267 .llseek = seq_lseek,
4268 .release = single_release,
bd9db02f 4269 .write = display_crc_ctl_write
926321d5
DV
4270};
4271
eb3394fa 4272static ssize_t i915_displayport_test_active_write(struct file *file,
36cdd013
DW
4273 const char __user *ubuf,
4274 size_t len, loff_t *offp)
eb3394fa
TP
4275{
4276 char *input_buffer;
4277 int status = 0;
eb3394fa
TP
4278 struct drm_device *dev;
4279 struct drm_connector *connector;
4280 struct list_head *connector_list;
4281 struct intel_dp *intel_dp;
4282 int val = 0;
4283
9aaffa34 4284 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4285
eb3394fa
TP
4286 connector_list = &dev->mode_config.connector_list;
4287
4288 if (len == 0)
4289 return 0;
4290
4291 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4292 if (!input_buffer)
4293 return -ENOMEM;
4294
4295 if (copy_from_user(input_buffer, ubuf, len)) {
4296 status = -EFAULT;
4297 goto out;
4298 }
4299
4300 input_buffer[len] = '\0';
4301 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4302
4303 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4304 if (connector->connector_type !=
4305 DRM_MODE_CONNECTOR_DisplayPort)
4306 continue;
4307
b8bb08ec 4308 if (connector->status == connector_status_connected &&
eb3394fa
TP
4309 connector->encoder != NULL) {
4310 intel_dp = enc_to_intel_dp(connector->encoder);
4311 status = kstrtoint(input_buffer, 10, &val);
4312 if (status < 0)
4313 goto out;
4314 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4315 /* To prevent erroneous activation of the compliance
4316 * testing code, only accept an actual value of 1 here
4317 */
4318 if (val == 1)
4319 intel_dp->compliance_test_active = 1;
4320 else
4321 intel_dp->compliance_test_active = 0;
4322 }
4323 }
4324out:
4325 kfree(input_buffer);
4326 if (status < 0)
4327 return status;
4328
4329 *offp += len;
4330 return len;
4331}
4332
4333static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4334{
4335 struct drm_device *dev = m->private;
4336 struct drm_connector *connector;
4337 struct list_head *connector_list = &dev->mode_config.connector_list;
4338 struct intel_dp *intel_dp;
4339
eb3394fa 4340 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4341 if (connector->connector_type !=
4342 DRM_MODE_CONNECTOR_DisplayPort)
4343 continue;
4344
4345 if (connector->status == connector_status_connected &&
4346 connector->encoder != NULL) {
4347 intel_dp = enc_to_intel_dp(connector->encoder);
4348 if (intel_dp->compliance_test_active)
4349 seq_puts(m, "1");
4350 else
4351 seq_puts(m, "0");
4352 } else
4353 seq_puts(m, "0");
4354 }
4355
4356 return 0;
4357}
4358
4359static int i915_displayport_test_active_open(struct inode *inode,
36cdd013 4360 struct file *file)
eb3394fa 4361{
36cdd013 4362 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4363
36cdd013
DW
4364 return single_open(file, i915_displayport_test_active_show,
4365 &dev_priv->drm);
eb3394fa
TP
4366}
4367
4368static const struct file_operations i915_displayport_test_active_fops = {
4369 .owner = THIS_MODULE,
4370 .open = i915_displayport_test_active_open,
4371 .read = seq_read,
4372 .llseek = seq_lseek,
4373 .release = single_release,
4374 .write = i915_displayport_test_active_write
4375};
4376
4377static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4378{
4379 struct drm_device *dev = m->private;
4380 struct drm_connector *connector;
4381 struct list_head *connector_list = &dev->mode_config.connector_list;
4382 struct intel_dp *intel_dp;
4383
eb3394fa 4384 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4385 if (connector->connector_type !=
4386 DRM_MODE_CONNECTOR_DisplayPort)
4387 continue;
4388
4389 if (connector->status == connector_status_connected &&
4390 connector->encoder != NULL) {
4391 intel_dp = enc_to_intel_dp(connector->encoder);
4392 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4393 } else
4394 seq_puts(m, "0");
4395 }
4396
4397 return 0;
4398}
4399static int i915_displayport_test_data_open(struct inode *inode,
36cdd013 4400 struct file *file)
eb3394fa 4401{
36cdd013 4402 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4403
36cdd013
DW
4404 return single_open(file, i915_displayport_test_data_show,
4405 &dev_priv->drm);
eb3394fa
TP
4406}
4407
4408static const struct file_operations i915_displayport_test_data_fops = {
4409 .owner = THIS_MODULE,
4410 .open = i915_displayport_test_data_open,
4411 .read = seq_read,
4412 .llseek = seq_lseek,
4413 .release = single_release
4414};
4415
4416static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4417{
4418 struct drm_device *dev = m->private;
4419 struct drm_connector *connector;
4420 struct list_head *connector_list = &dev->mode_config.connector_list;
4421 struct intel_dp *intel_dp;
4422
eb3394fa 4423 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4424 if (connector->connector_type !=
4425 DRM_MODE_CONNECTOR_DisplayPort)
4426 continue;
4427
4428 if (connector->status == connector_status_connected &&
4429 connector->encoder != NULL) {
4430 intel_dp = enc_to_intel_dp(connector->encoder);
4431 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4432 } else
4433 seq_puts(m, "0");
4434 }
4435
4436 return 0;
4437}
4438
4439static int i915_displayport_test_type_open(struct inode *inode,
4440 struct file *file)
4441{
36cdd013 4442 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4443
36cdd013
DW
4444 return single_open(file, i915_displayport_test_type_show,
4445 &dev_priv->drm);
eb3394fa
TP
4446}
4447
4448static const struct file_operations i915_displayport_test_type_fops = {
4449 .owner = THIS_MODULE,
4450 .open = i915_displayport_test_type_open,
4451 .read = seq_read,
4452 .llseek = seq_lseek,
4453 .release = single_release
4454};
4455
97e94b22 4456static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342 4457{
36cdd013
DW
4458 struct drm_i915_private *dev_priv = m->private;
4459 struct drm_device *dev = &dev_priv->drm;
369a1342 4460 int level;
de38b95c
VS
4461 int num_levels;
4462
36cdd013 4463 if (IS_CHERRYVIEW(dev_priv))
de38b95c 4464 num_levels = 3;
36cdd013 4465 else if (IS_VALLEYVIEW(dev_priv))
de38b95c
VS
4466 num_levels = 1;
4467 else
4468 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4469
4470 drm_modeset_lock_all(dev);
4471
4472 for (level = 0; level < num_levels; level++) {
4473 unsigned int latency = wm[level];
4474
97e94b22
DL
4475 /*
4476 * - WM1+ latency values in 0.5us units
de38b95c 4477 * - latencies are in us on gen9/vlv/chv
97e94b22 4478 */
36cdd013
DW
4479 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4480 IS_CHERRYVIEW(dev_priv))
97e94b22
DL
4481 latency *= 10;
4482 else if (level > 0)
369a1342
VS
4483 latency *= 5;
4484
4485 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4486 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4487 }
4488
4489 drm_modeset_unlock_all(dev);
4490}
4491
4492static int pri_wm_latency_show(struct seq_file *m, void *data)
4493{
36cdd013 4494 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4495 const uint16_t *latencies;
4496
36cdd013 4497 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4498 latencies = dev_priv->wm.skl_latency;
4499 else
36cdd013 4500 latencies = dev_priv->wm.pri_latency;
369a1342 4501
97e94b22 4502 wm_latency_show(m, latencies);
369a1342
VS
4503
4504 return 0;
4505}
4506
4507static int spr_wm_latency_show(struct seq_file *m, void *data)
4508{
36cdd013 4509 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4510 const uint16_t *latencies;
4511
36cdd013 4512 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4513 latencies = dev_priv->wm.skl_latency;
4514 else
36cdd013 4515 latencies = dev_priv->wm.spr_latency;
369a1342 4516
97e94b22 4517 wm_latency_show(m, latencies);
369a1342
VS
4518
4519 return 0;
4520}
4521
4522static int cur_wm_latency_show(struct seq_file *m, void *data)
4523{
36cdd013 4524 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4525 const uint16_t *latencies;
4526
36cdd013 4527 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4528 latencies = dev_priv->wm.skl_latency;
4529 else
36cdd013 4530 latencies = dev_priv->wm.cur_latency;
369a1342 4531
97e94b22 4532 wm_latency_show(m, latencies);
369a1342
VS
4533
4534 return 0;
4535}
4536
4537static int pri_wm_latency_open(struct inode *inode, struct file *file)
4538{
36cdd013 4539 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4540
36cdd013 4541 if (INTEL_GEN(dev_priv) < 5)
369a1342
VS
4542 return -ENODEV;
4543
36cdd013 4544 return single_open(file, pri_wm_latency_show, dev_priv);
369a1342
VS
4545}
4546
4547static int spr_wm_latency_open(struct inode *inode, struct file *file)
4548{
36cdd013 4549 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4550
36cdd013 4551 if (HAS_GMCH_DISPLAY(dev_priv))
369a1342
VS
4552 return -ENODEV;
4553
36cdd013 4554 return single_open(file, spr_wm_latency_show, dev_priv);
369a1342
VS
4555}
4556
4557static int cur_wm_latency_open(struct inode *inode, struct file *file)
4558{
36cdd013 4559 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4560
36cdd013 4561 if (HAS_GMCH_DISPLAY(dev_priv))
369a1342
VS
4562 return -ENODEV;
4563
36cdd013 4564 return single_open(file, cur_wm_latency_show, dev_priv);
369a1342
VS
4565}
4566
4567static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4568 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4569{
4570 struct seq_file *m = file->private_data;
36cdd013
DW
4571 struct drm_i915_private *dev_priv = m->private;
4572 struct drm_device *dev = &dev_priv->drm;
97e94b22 4573 uint16_t new[8] = { 0 };
de38b95c 4574 int num_levels;
369a1342
VS
4575 int level;
4576 int ret;
4577 char tmp[32];
4578
36cdd013 4579 if (IS_CHERRYVIEW(dev_priv))
de38b95c 4580 num_levels = 3;
36cdd013 4581 else if (IS_VALLEYVIEW(dev_priv))
de38b95c
VS
4582 num_levels = 1;
4583 else
4584 num_levels = ilk_wm_max_level(dev) + 1;
4585
369a1342
VS
4586 if (len >= sizeof(tmp))
4587 return -EINVAL;
4588
4589 if (copy_from_user(tmp, ubuf, len))
4590 return -EFAULT;
4591
4592 tmp[len] = '\0';
4593
97e94b22
DL
4594 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4595 &new[0], &new[1], &new[2], &new[3],
4596 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4597 if (ret != num_levels)
4598 return -EINVAL;
4599
4600 drm_modeset_lock_all(dev);
4601
4602 for (level = 0; level < num_levels; level++)
4603 wm[level] = new[level];
4604
4605 drm_modeset_unlock_all(dev);
4606
4607 return len;
4608}
4609
4610
4611static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4612 size_t len, loff_t *offp)
4613{
4614 struct seq_file *m = file->private_data;
36cdd013 4615 struct drm_i915_private *dev_priv = m->private;
97e94b22 4616 uint16_t *latencies;
369a1342 4617
36cdd013 4618 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4619 latencies = dev_priv->wm.skl_latency;
4620 else
36cdd013 4621 latencies = dev_priv->wm.pri_latency;
97e94b22
DL
4622
4623 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4624}
4625
4626static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4627 size_t len, loff_t *offp)
4628{
4629 struct seq_file *m = file->private_data;
36cdd013 4630 struct drm_i915_private *dev_priv = m->private;
97e94b22 4631 uint16_t *latencies;
369a1342 4632
36cdd013 4633 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4634 latencies = dev_priv->wm.skl_latency;
4635 else
36cdd013 4636 latencies = dev_priv->wm.spr_latency;
97e94b22
DL
4637
4638 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4639}
4640
4641static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4642 size_t len, loff_t *offp)
4643{
4644 struct seq_file *m = file->private_data;
36cdd013 4645 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4646 uint16_t *latencies;
4647
36cdd013 4648 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4649 latencies = dev_priv->wm.skl_latency;
4650 else
36cdd013 4651 latencies = dev_priv->wm.cur_latency;
369a1342 4652
97e94b22 4653 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4654}
4655
4656static const struct file_operations i915_pri_wm_latency_fops = {
4657 .owner = THIS_MODULE,
4658 .open = pri_wm_latency_open,
4659 .read = seq_read,
4660 .llseek = seq_lseek,
4661 .release = single_release,
4662 .write = pri_wm_latency_write
4663};
4664
4665static const struct file_operations i915_spr_wm_latency_fops = {
4666 .owner = THIS_MODULE,
4667 .open = spr_wm_latency_open,
4668 .read = seq_read,
4669 .llseek = seq_lseek,
4670 .release = single_release,
4671 .write = spr_wm_latency_write
4672};
4673
4674static const struct file_operations i915_cur_wm_latency_fops = {
4675 .owner = THIS_MODULE,
4676 .open = cur_wm_latency_open,
4677 .read = seq_read,
4678 .llseek = seq_lseek,
4679 .release = single_release,
4680 .write = cur_wm_latency_write
4681};
4682
647416f9
KC
4683static int
4684i915_wedged_get(void *data, u64 *val)
f3cd474b 4685{
36cdd013 4686 struct drm_i915_private *dev_priv = data;
f3cd474b 4687
d98c52cf 4688 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4689
647416f9 4690 return 0;
f3cd474b
CW
4691}
4692
647416f9
KC
4693static int
4694i915_wedged_set(void *data, u64 val)
f3cd474b 4695{
36cdd013 4696 struct drm_i915_private *dev_priv = data;
d46c0517 4697
b8d24a06
MK
4698 /*
4699 * There is no safeguard against this debugfs entry colliding
4700 * with the hangcheck calling same i915_handle_error() in
4701 * parallel, causing an explosion. For now we assume that the
4702 * test harness is responsible enough not to inject gpu hangs
4703 * while it is writing to 'i915_wedged'
4704 */
4705
d98c52cf 4706 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4707 return -EAGAIN;
4708
d46c0517 4709 intel_runtime_pm_get(dev_priv);
f3cd474b 4710
c033666a 4711 i915_handle_error(dev_priv, val,
58174462 4712 "Manually setting wedged to %llu", val);
d46c0517
ID
4713
4714 intel_runtime_pm_put(dev_priv);
4715
647416f9 4716 return 0;
f3cd474b
CW
4717}
4718
647416f9
KC
4719DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4720 i915_wedged_get, i915_wedged_set,
3a3b4f98 4721 "%llu\n");
f3cd474b 4722
094f9a54
CW
4723static int
4724i915_ring_missed_irq_get(void *data, u64 *val)
4725{
36cdd013 4726 struct drm_i915_private *dev_priv = data;
094f9a54
CW
4727
4728 *val = dev_priv->gpu_error.missed_irq_rings;
4729 return 0;
4730}
4731
4732static int
4733i915_ring_missed_irq_set(void *data, u64 val)
4734{
36cdd013
DW
4735 struct drm_i915_private *dev_priv = data;
4736 struct drm_device *dev = &dev_priv->drm;
094f9a54
CW
4737 int ret;
4738
4739 /* Lock against concurrent debugfs callers */
4740 ret = mutex_lock_interruptible(&dev->struct_mutex);
4741 if (ret)
4742 return ret;
4743 dev_priv->gpu_error.missed_irq_rings = val;
4744 mutex_unlock(&dev->struct_mutex);
4745
4746 return 0;
4747}
4748
4749DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4750 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4751 "0x%08llx\n");
4752
4753static int
4754i915_ring_test_irq_get(void *data, u64 *val)
4755{
36cdd013 4756 struct drm_i915_private *dev_priv = data;
094f9a54
CW
4757
4758 *val = dev_priv->gpu_error.test_irq_rings;
4759
4760 return 0;
4761}
4762
4763static int
4764i915_ring_test_irq_set(void *data, u64 val)
4765{
36cdd013 4766 struct drm_i915_private *dev_priv = data;
094f9a54 4767
3a122c27 4768 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4769 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4770 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4771
4772 return 0;
4773}
4774
4775DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4776 i915_ring_test_irq_get, i915_ring_test_irq_set,
4777 "0x%08llx\n");
4778
dd624afd
CW
4779#define DROP_UNBOUND 0x1
4780#define DROP_BOUND 0x2
4781#define DROP_RETIRE 0x4
4782#define DROP_ACTIVE 0x8
4783#define DROP_ALL (DROP_UNBOUND | \
4784 DROP_BOUND | \
4785 DROP_RETIRE | \
4786 DROP_ACTIVE)
647416f9
KC
4787static int
4788i915_drop_caches_get(void *data, u64 *val)
dd624afd 4789{
647416f9 4790 *val = DROP_ALL;
dd624afd 4791
647416f9 4792 return 0;
dd624afd
CW
4793}
4794
647416f9
KC
4795static int
4796i915_drop_caches_set(void *data, u64 val)
dd624afd 4797{
36cdd013
DW
4798 struct drm_i915_private *dev_priv = data;
4799 struct drm_device *dev = &dev_priv->drm;
647416f9 4800 int ret;
dd624afd 4801
2f9fe5ff 4802 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4803
4804 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4805 * on ioctls on -EAGAIN. */
4806 ret = mutex_lock_interruptible(&dev->struct_mutex);
4807 if (ret)
4808 return ret;
4809
4810 if (val & DROP_ACTIVE) {
dcff85c8 4811 ret = i915_gem_wait_for_idle(dev_priv, true);
dd624afd
CW
4812 if (ret)
4813 goto unlock;
4814 }
4815
4816 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4817 i915_gem_retire_requests(dev_priv);
dd624afd 4818
21ab4e74
CW
4819 if (val & DROP_BOUND)
4820 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4821
21ab4e74
CW
4822 if (val & DROP_UNBOUND)
4823 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4824
4825unlock:
4826 mutex_unlock(&dev->struct_mutex);
4827
647416f9 4828 return ret;
dd624afd
CW
4829}
4830
647416f9
KC
4831DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4832 i915_drop_caches_get, i915_drop_caches_set,
4833 "0x%08llx\n");
dd624afd 4834
647416f9
KC
4835static int
4836i915_max_freq_get(void *data, u64 *val)
358733e9 4837{
36cdd013 4838 struct drm_i915_private *dev_priv = data;
004777cb 4839
36cdd013 4840 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
4841 return -ENODEV;
4842
7c59a9c1 4843 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 4844 return 0;
358733e9
JB
4845}
4846
647416f9
KC
4847static int
4848i915_max_freq_set(void *data, u64 val)
358733e9 4849{
36cdd013 4850 struct drm_i915_private *dev_priv = data;
bc4d91f6 4851 u32 hw_max, hw_min;
647416f9 4852 int ret;
004777cb 4853
36cdd013 4854 if (INTEL_GEN(dev_priv) < 6)
004777cb 4855 return -ENODEV;
358733e9 4856
647416f9 4857 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4858
4fc688ce 4859 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4860 if (ret)
4861 return ret;
4862
358733e9
JB
4863 /*
4864 * Turbo will still be enabled, but won't go above the set value.
4865 */
bc4d91f6 4866 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4867
bc4d91f6
AG
4868 hw_max = dev_priv->rps.max_freq;
4869 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4870
b39fb297 4871 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4872 mutex_unlock(&dev_priv->rps.hw_lock);
4873 return -EINVAL;
0a073b84
JB
4874 }
4875
b39fb297 4876 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4877
dc97997a 4878 intel_set_rps(dev_priv, val);
dd0a1aa1 4879
4fc688ce 4880 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4881
647416f9 4882 return 0;
358733e9
JB
4883}
4884
647416f9
KC
4885DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4886 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4887 "%llu\n");
358733e9 4888
647416f9
KC
4889static int
4890i915_min_freq_get(void *data, u64 *val)
1523c310 4891{
36cdd013 4892 struct drm_i915_private *dev_priv = data;
004777cb 4893
62e1baa1 4894 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
4895 return -ENODEV;
4896
7c59a9c1 4897 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 4898 return 0;
1523c310
JB
4899}
4900
647416f9
KC
4901static int
4902i915_min_freq_set(void *data, u64 val)
1523c310 4903{
36cdd013 4904 struct drm_i915_private *dev_priv = data;
bc4d91f6 4905 u32 hw_max, hw_min;
647416f9 4906 int ret;
004777cb 4907
62e1baa1 4908 if (INTEL_GEN(dev_priv) < 6)
004777cb 4909 return -ENODEV;
1523c310 4910
647416f9 4911 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4912
4fc688ce 4913 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4914 if (ret)
4915 return ret;
4916
1523c310
JB
4917 /*
4918 * Turbo will still be enabled, but won't go below the set value.
4919 */
bc4d91f6 4920 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4921
bc4d91f6
AG
4922 hw_max = dev_priv->rps.max_freq;
4923 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4924
36cdd013
DW
4925 if (val < hw_min ||
4926 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4927 mutex_unlock(&dev_priv->rps.hw_lock);
4928 return -EINVAL;
0a073b84 4929 }
dd0a1aa1 4930
b39fb297 4931 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4932
dc97997a 4933 intel_set_rps(dev_priv, val);
dd0a1aa1 4934
4fc688ce 4935 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4936
647416f9 4937 return 0;
1523c310
JB
4938}
4939
647416f9
KC
4940DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4941 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4942 "%llu\n");
1523c310 4943
647416f9
KC
4944static int
4945i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4946{
36cdd013
DW
4947 struct drm_i915_private *dev_priv = data;
4948 struct drm_device *dev = &dev_priv->drm;
07b7ddd9 4949 u32 snpcr;
647416f9 4950 int ret;
07b7ddd9 4951
36cdd013 4952 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
004777cb
DV
4953 return -ENODEV;
4954
22bcfc6a
DV
4955 ret = mutex_lock_interruptible(&dev->struct_mutex);
4956 if (ret)
4957 return ret;
c8c8fb33 4958 intel_runtime_pm_get(dev_priv);
22bcfc6a 4959
07b7ddd9 4960 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4961
4962 intel_runtime_pm_put(dev_priv);
36cdd013 4963 mutex_unlock(&dev->struct_mutex);
07b7ddd9 4964
647416f9 4965 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4966
647416f9 4967 return 0;
07b7ddd9
JB
4968}
4969
647416f9
KC
4970static int
4971i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4972{
36cdd013 4973 struct drm_i915_private *dev_priv = data;
07b7ddd9 4974 u32 snpcr;
07b7ddd9 4975
36cdd013 4976 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
004777cb
DV
4977 return -ENODEV;
4978
647416f9 4979 if (val > 3)
07b7ddd9
JB
4980 return -EINVAL;
4981
c8c8fb33 4982 intel_runtime_pm_get(dev_priv);
647416f9 4983 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4984
4985 /* Update the cache sharing policy here as well */
4986 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4987 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4988 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4989 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4990
c8c8fb33 4991 intel_runtime_pm_put(dev_priv);
647416f9 4992 return 0;
07b7ddd9
JB
4993}
4994
647416f9
KC
4995DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4996 i915_cache_sharing_get, i915_cache_sharing_set,
4997 "%llu\n");
07b7ddd9 4998
5d39525a
JM
4999struct sseu_dev_status {
5000 unsigned int slice_total;
5001 unsigned int subslice_total;
5002 unsigned int subslice_per_slice;
5003 unsigned int eu_total;
5004 unsigned int eu_per_subslice;
5005};
5006
36cdd013 5007static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5d39525a
JM
5008 struct sseu_dev_status *stat)
5009{
0a0b457f 5010 int ss_max = 2;
5d39525a
JM
5011 int ss;
5012 u32 sig1[ss_max], sig2[ss_max];
5013
5014 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5015 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5016 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5017 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5018
5019 for (ss = 0; ss < ss_max; ss++) {
5020 unsigned int eu_cnt;
5021
5022 if (sig1[ss] & CHV_SS_PG_ENABLE)
5023 /* skip disabled subslice */
5024 continue;
5025
5026 stat->slice_total = 1;
5027 stat->subslice_per_slice++;
5028 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5029 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5030 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5031 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5032 stat->eu_total += eu_cnt;
5033 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5034 }
5035 stat->subslice_total = stat->subslice_per_slice;
5036}
5037
36cdd013 5038static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5d39525a
JM
5039 struct sseu_dev_status *stat)
5040{
1c046bc1 5041 int s_max = 3, ss_max = 4;
5d39525a
JM
5042 int s, ss;
5043 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5044
1c046bc1 5045 /* BXT has a single slice and at most 3 subslices. */
36cdd013 5046 if (IS_BROXTON(dev_priv)) {
1c046bc1
JM
5047 s_max = 1;
5048 ss_max = 3;
5049 }
5050
5051 for (s = 0; s < s_max; s++) {
5052 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5053 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5054 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5055 }
5056
5d39525a
JM
5057 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5058 GEN9_PGCTL_SSA_EU19_ACK |
5059 GEN9_PGCTL_SSA_EU210_ACK |
5060 GEN9_PGCTL_SSA_EU311_ACK;
5061 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5062 GEN9_PGCTL_SSB_EU19_ACK |
5063 GEN9_PGCTL_SSB_EU210_ACK |
5064 GEN9_PGCTL_SSB_EU311_ACK;
5065
5066 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5067 unsigned int ss_cnt = 0;
5068
5d39525a
JM
5069 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5070 /* skip disabled slice */
5071 continue;
5072
5073 stat->slice_total++;
1c046bc1 5074
36cdd013
DW
5075 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5076 ss_cnt = INTEL_INFO(dev_priv)->subslice_per_slice;
1c046bc1 5077
5d39525a
JM
5078 for (ss = 0; ss < ss_max; ss++) {
5079 unsigned int eu_cnt;
5080
36cdd013 5081 if (IS_BROXTON(dev_priv) &&
1c046bc1
JM
5082 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5083 /* skip disabled subslice */
5084 continue;
5085
36cdd013 5086 if (IS_BROXTON(dev_priv))
1c046bc1
JM
5087 ss_cnt++;
5088
5d39525a
JM
5089 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5090 eu_mask[ss%2]);
5091 stat->eu_total += eu_cnt;
5092 stat->eu_per_subslice = max(stat->eu_per_subslice,
5093 eu_cnt);
5094 }
1c046bc1
JM
5095
5096 stat->subslice_total += ss_cnt;
5097 stat->subslice_per_slice = max(stat->subslice_per_slice,
5098 ss_cnt);
5d39525a
JM
5099 }
5100}
5101
36cdd013 5102static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
91bedd34
ŁD
5103 struct sseu_dev_status *stat)
5104{
91bedd34 5105 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
36cdd013 5106 int s;
91bedd34
ŁD
5107
5108 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5109
5110 if (stat->slice_total) {
36cdd013 5111 stat->subslice_per_slice = INTEL_INFO(dev_priv)->subslice_per_slice;
91bedd34
ŁD
5112 stat->subslice_total = stat->slice_total *
5113 stat->subslice_per_slice;
36cdd013 5114 stat->eu_per_subslice = INTEL_INFO(dev_priv)->eu_per_subslice;
91bedd34
ŁD
5115 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5116
5117 /* subtract fused off EU(s) from enabled slice(s) */
5118 for (s = 0; s < stat->slice_total; s++) {
36cdd013 5119 u8 subslice_7eu = INTEL_INFO(dev_priv)->subslice_7eu[s];
91bedd34
ŁD
5120
5121 stat->eu_total -= hweight8(subslice_7eu);
5122 }
5123 }
5124}
5125
3873218f
JM
5126static int i915_sseu_status(struct seq_file *m, void *unused)
5127{
36cdd013 5128 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5d39525a 5129 struct sseu_dev_status stat;
3873218f 5130
36cdd013 5131 if (INTEL_GEN(dev_priv) < 8)
3873218f
JM
5132 return -ENODEV;
5133
5134 seq_puts(m, "SSEU Device Info\n");
5135 seq_printf(m, " Available Slice Total: %u\n",
36cdd013 5136 INTEL_INFO(dev_priv)->slice_total);
3873218f 5137 seq_printf(m, " Available Subslice Total: %u\n",
36cdd013 5138 INTEL_INFO(dev_priv)->subslice_total);
3873218f 5139 seq_printf(m, " Available Subslice Per Slice: %u\n",
36cdd013 5140 INTEL_INFO(dev_priv)->subslice_per_slice);
3873218f 5141 seq_printf(m, " Available EU Total: %u\n",
36cdd013 5142 INTEL_INFO(dev_priv)->eu_total);
3873218f 5143 seq_printf(m, " Available EU Per Subslice: %u\n",
36cdd013
DW
5144 INTEL_INFO(dev_priv)->eu_per_subslice);
5145 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5146 if (HAS_POOLED_EU(dev_priv))
33e141ed 5147 seq_printf(m, " Min EU in pool: %u\n",
36cdd013 5148 INTEL_INFO(dev_priv)->min_eu_in_pool);
3873218f 5149 seq_printf(m, " Has Slice Power Gating: %s\n",
36cdd013 5150 yesno(INTEL_INFO(dev_priv)->has_slice_pg));
3873218f 5151 seq_printf(m, " Has Subslice Power Gating: %s\n",
36cdd013 5152 yesno(INTEL_INFO(dev_priv)->has_subslice_pg));
3873218f 5153 seq_printf(m, " Has EU Power Gating: %s\n",
36cdd013 5154 yesno(INTEL_INFO(dev_priv)->has_eu_pg));
3873218f 5155
7f992aba 5156 seq_puts(m, "SSEU Device Status\n");
5d39525a 5157 memset(&stat, 0, sizeof(stat));
238010ed
DW
5158
5159 intel_runtime_pm_get(dev_priv);
5160
36cdd013
DW
5161 if (IS_CHERRYVIEW(dev_priv)) {
5162 cherryview_sseu_device_status(dev_priv, &stat);
5163 } else if (IS_BROADWELL(dev_priv)) {
5164 broadwell_sseu_device_status(dev_priv, &stat);
5165 } else if (INTEL_GEN(dev_priv) >= 9) {
5166 gen9_sseu_device_status(dev_priv, &stat);
7f992aba 5167 }
238010ed
DW
5168
5169 intel_runtime_pm_put(dev_priv);
5170
5d39525a
JM
5171 seq_printf(m, " Enabled Slice Total: %u\n",
5172 stat.slice_total);
5173 seq_printf(m, " Enabled Subslice Total: %u\n",
5174 stat.subslice_total);
5175 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5176 stat.subslice_per_slice);
5177 seq_printf(m, " Enabled EU Total: %u\n",
5178 stat.eu_total);
5179 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5180 stat.eu_per_subslice);
7f992aba 5181
3873218f
JM
5182 return 0;
5183}
5184
6d794d42
BW
5185static int i915_forcewake_open(struct inode *inode, struct file *file)
5186{
36cdd013 5187 struct drm_i915_private *dev_priv = inode->i_private;
6d794d42 5188
36cdd013 5189 if (INTEL_GEN(dev_priv) < 6)
6d794d42
BW
5190 return 0;
5191
6daccb0b 5192 intel_runtime_pm_get(dev_priv);
59bad947 5193 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5194
5195 return 0;
5196}
5197
c43b5634 5198static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42 5199{
36cdd013 5200 struct drm_i915_private *dev_priv = inode->i_private;
6d794d42 5201
36cdd013 5202 if (INTEL_GEN(dev_priv) < 6)
6d794d42
BW
5203 return 0;
5204
59bad947 5205 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5206 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5207
5208 return 0;
5209}
5210
5211static const struct file_operations i915_forcewake_fops = {
5212 .owner = THIS_MODULE,
5213 .open = i915_forcewake_open,
5214 .release = i915_forcewake_release,
5215};
5216
5217static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5218{
6d794d42
BW
5219 struct dentry *ent;
5220
5221 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5222 S_IRUSR,
36cdd013 5223 root, to_i915(minor->dev),
6d794d42 5224 &i915_forcewake_fops);
f3c5fe97
WY
5225 if (!ent)
5226 return -ENOMEM;
6d794d42 5227
8eb57294 5228 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5229}
5230
6a9c308d
DV
5231static int i915_debugfs_create(struct dentry *root,
5232 struct drm_minor *minor,
5233 const char *name,
5234 const struct file_operations *fops)
07b7ddd9 5235{
07b7ddd9
JB
5236 struct dentry *ent;
5237
6a9c308d 5238 ent = debugfs_create_file(name,
07b7ddd9 5239 S_IRUGO | S_IWUSR,
36cdd013 5240 root, to_i915(minor->dev),
6a9c308d 5241 fops);
f3c5fe97
WY
5242 if (!ent)
5243 return -ENOMEM;
07b7ddd9 5244
6a9c308d 5245 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5246}
5247
06c5bf8c 5248static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5249 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5250 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5251 {"i915_gem_gtt", i915_gem_gtt_info, 0},
6da84829 5252 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
6d2b8885 5253 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5254 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5255 {"i915_gem_request", i915_gem_request_info, 0},
5256 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5257 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5258 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5259 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5260 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5261 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5262 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5263 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5264 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5265 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5266 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5267 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5268 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5269 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5270 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5271 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5272 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5273 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5274 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5275 {"i915_sr_status", i915_sr_status, 0},
44834a67 5276 {"i915_opregion", i915_opregion, 0},
ada8f955 5277 {"i915_vbt", i915_vbt, 0},
37811fcc 5278 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5279 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5280 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5281 {"i915_execlists", i915_execlists, 0},
f65367b5 5282 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5283 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5284 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5285 {"i915_llc", i915_llc, 0},
e91fd8c6 5286 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5287 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5288 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5289 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5290 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5291 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5292 {"i915_display_info", i915_display_info, 0},
e04934cf 5293 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5294 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5295 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5296 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5297 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5298 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5299 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5300 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5301};
27c202ad 5302#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5303
06c5bf8c 5304static const struct i915_debugfs_files {
34b9674c
DV
5305 const char *name;
5306 const struct file_operations *fops;
5307} i915_debugfs_files[] = {
5308 {"i915_wedged", &i915_wedged_fops},
5309 {"i915_max_freq", &i915_max_freq_fops},
5310 {"i915_min_freq", &i915_min_freq_fops},
5311 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5312 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5313 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5314 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5315 {"i915_error_state", &i915_error_state_fops},
5316 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5317 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5318 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5319 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5320 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5321 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5322 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5323 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5324 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5325};
5326
36cdd013 5327void intel_display_crc_init(struct drm_i915_private *dev_priv)
07144428 5328{
b378360e 5329 enum pipe pipe;
07144428 5330
055e393f 5331 for_each_pipe(dev_priv, pipe) {
b378360e 5332 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5333
d538bbdf
DL
5334 pipe_crc->opened = false;
5335 spin_lock_init(&pipe_crc->lock);
07144428
DL
5336 init_waitqueue_head(&pipe_crc->wq);
5337 }
5338}
5339
1dac891c 5340int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5341{
91c8a326 5342 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5343 int ret, i;
f3cd474b 5344
6d794d42 5345 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5346 if (ret)
5347 return ret;
6a9c308d 5348
07144428
DL
5349 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5350 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5351 if (ret)
5352 return ret;
5353 }
5354
34b9674c
DV
5355 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5356 ret = i915_debugfs_create(minor->debugfs_root, minor,
5357 i915_debugfs_files[i].name,
5358 i915_debugfs_files[i].fops);
5359 if (ret)
5360 return ret;
5361 }
40633219 5362
27c202ad
BG
5363 return drm_debugfs_create_files(i915_debugfs_list,
5364 I915_DEBUGFS_ENTRIES,
2017263e
BG
5365 minor->debugfs_root, minor);
5366}
5367
1dac891c 5368void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5369{
91c8a326 5370 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5371 int i;
5372
27c202ad
BG
5373 drm_debugfs_remove_files(i915_debugfs_list,
5374 I915_DEBUGFS_ENTRIES, minor);
07144428 5375
36cdd013 5376 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
6d794d42 5377 1, minor);
07144428 5378
e309a997 5379 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5380 struct drm_info_list *info_list =
5381 (struct drm_info_list *)&i915_pipe_crc_data[i];
5382
5383 drm_debugfs_remove_files(info_list, 1, minor);
5384 }
5385
34b9674c
DV
5386 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5387 struct drm_info_list *info_list =
36cdd013 5388 (struct drm_info_list *)i915_debugfs_files[i].fops;
34b9674c
DV
5389
5390 drm_debugfs_remove_files(info_list, 1, minor);
5391 }
2017263e 5392}
aa7471d2
JN
5393
5394struct dpcd_block {
5395 /* DPCD dump start address. */
5396 unsigned int offset;
5397 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5398 unsigned int end;
5399 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5400 size_t size;
5401 /* Only valid for eDP. */
5402 bool edp;
5403};
5404
5405static const struct dpcd_block i915_dpcd_debug[] = {
5406 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5407 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5408 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5409 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5410 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5411 { .offset = DP_SET_POWER },
5412 { .offset = DP_EDP_DPCD_REV },
5413 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5414 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5415 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5416};
5417
5418static int i915_dpcd_show(struct seq_file *m, void *data)
5419{
5420 struct drm_connector *connector = m->private;
5421 struct intel_dp *intel_dp =
5422 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5423 uint8_t buf[16];
5424 ssize_t err;
5425 int i;
5426
5c1a8875
MK
5427 if (connector->status != connector_status_connected)
5428 return -ENODEV;
5429
aa7471d2
JN
5430 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5431 const struct dpcd_block *b = &i915_dpcd_debug[i];
5432 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5433
5434 if (b->edp &&
5435 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5436 continue;
5437
5438 /* low tech for now */
5439 if (WARN_ON(size > sizeof(buf)))
5440 continue;
5441
5442 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5443 if (err <= 0) {
5444 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5445 size, b->offset, err);
5446 continue;
5447 }
5448
5449 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5450 }
aa7471d2
JN
5451
5452 return 0;
5453}
5454
5455static int i915_dpcd_open(struct inode *inode, struct file *file)
5456{
5457 return single_open(file, i915_dpcd_show, inode->i_private);
5458}
5459
5460static const struct file_operations i915_dpcd_fops = {
5461 .owner = THIS_MODULE,
5462 .open = i915_dpcd_open,
5463 .read = seq_read,
5464 .llseek = seq_lseek,
5465 .release = single_release,
5466};
5467
5468/**
5469 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5470 * @connector: pointer to a registered drm_connector
5471 *
5472 * Cleanup will be done by drm_connector_unregister() through a call to
5473 * drm_debugfs_connector_remove().
5474 *
5475 * Returns 0 on success, negative error codes on error.
5476 */
5477int i915_debugfs_connector_add(struct drm_connector *connector)
5478{
5479 struct dentry *root = connector->debugfs_entry;
5480
5481 /* The connector must have been registered beforehands. */
5482 if (!root)
5483 return -ENODEV;
5484
5485 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5486 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5487 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5488 &i915_dpcd_fops);
5489
5490 return 0;
5491}
This page took 1.011819 seconds and 5 git commands to generate.