drm/i915: Start passing around i915_vma from execbuffer
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
d72d908b
CW
158 i915_gem_active_get_seqno(&obj->last_read[id],
159 &obj->base.dev->struct_mutex));
b4716185 160 seq_printf(m, "] %x %x%s%s%s",
d72d908b
CW
161 i915_gem_active_get_seqno(&obj->last_write,
162 &obj->base.dev->struct_mutex),
163 i915_gem_active_get_seqno(&obj->last_fence,
164 &obj->base.dev->struct_mutex),
0a4cd7c8 165 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
166 obj->dirty ? " dirty" : "",
167 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
168 if (obj->base.name)
169 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 170 list_for_each_entry(vma, &obj->vma_list, obj_link) {
20dfbde4 171 if (i915_vma_is_pinned(vma))
d7f46fc4 172 pin_count++;
ba0635ff
DC
173 }
174 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
175 if (obj->pin_display)
176 seq_printf(m, " (display)");
37811fcc
CW
177 if (obj->fence_reg != I915_FENCE_REG_NONE)
178 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 179 list_for_each_entry(vma, &obj->vma_list, obj_link) {
15717de2
CW
180 if (!drm_mm_node_allocated(&vma->node))
181 continue;
182
8d2fdc3f 183 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 184 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 185 vma->node.start, vma->node.size);
596c5923
CW
186 if (vma->is_ggtt)
187 seq_printf(m, ", type: %u", vma->ggtt_view.type);
188 seq_puts(m, ")");
1d693bcc 189 }
c1ad11fc 190 if (obj->stolen)
440fd528 191 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 192 if (obj->pin_display || obj->fault_mappable) {
6299f992 193 char s[3], *t = s;
30154650 194 if (obj->pin_display)
6299f992
CW
195 *t++ = 'p';
196 if (obj->fault_mappable)
197 *t++ = 'f';
198 *t = '\0';
199 seq_printf(m, " (%s mappable)", s);
200 }
27c01aae 201
d72d908b
CW
202 engine = i915_gem_active_get_engine(&obj->last_write,
203 &obj->base.dev->struct_mutex);
27c01aae
CW
204 if (engine)
205 seq_printf(m, " (%s)", engine->name);
206
d5a81ef1
DV
207 if (obj->frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
209}
210
433e12f7 211static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 212{
9f25d007 213 struct drm_info_node *node = m->private;
433e12f7
BG
214 uintptr_t list = (uintptr_t) node->info_ent->data;
215 struct list_head *head;
2017263e 216 struct drm_device *dev = node->minor->dev;
72e96d64
JL
217 struct drm_i915_private *dev_priv = to_i915(dev);
218 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 219 struct i915_vma *vma;
c44ef60e 220 u64 total_obj_size, total_gtt_size;
8f2480fb 221 int count, ret;
de227ef0
CW
222
223 ret = mutex_lock_interruptible(&dev->struct_mutex);
224 if (ret)
225 return ret;
2017263e 226
ca191b13 227 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
228 switch (list) {
229 case ACTIVE_LIST:
267f0c90 230 seq_puts(m, "Active:\n");
72e96d64 231 head = &ggtt->base.active_list;
433e12f7
BG
232 break;
233 case INACTIVE_LIST:
267f0c90 234 seq_puts(m, "Inactive:\n");
72e96d64 235 head = &ggtt->base.inactive_list;
433e12f7 236 break;
433e12f7 237 default:
de227ef0
CW
238 mutex_unlock(&dev->struct_mutex);
239 return -EINVAL;
2017263e 240 }
2017263e 241
8f2480fb 242 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 243 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
244 seq_printf(m, " ");
245 describe_obj(m, vma->obj);
246 seq_printf(m, "\n");
247 total_obj_size += vma->obj->base.size;
248 total_gtt_size += vma->node.size;
8f2480fb 249 count++;
2017263e 250 }
de227ef0 251 mutex_unlock(&dev->struct_mutex);
5e118f41 252
c44ef60e 253 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 254 count, total_obj_size, total_gtt_size);
2017263e
BG
255 return 0;
256}
257
6d2b8885
CW
258static int obj_rank_by_stolen(void *priv,
259 struct list_head *A, struct list_head *B)
260{
261 struct drm_i915_gem_object *a =
b25cb2f8 262 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 263 struct drm_i915_gem_object *b =
b25cb2f8 264 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 265
2d05fa16
RV
266 if (a->stolen->start < b->stolen->start)
267 return -1;
268 if (a->stolen->start > b->stolen->start)
269 return 1;
270 return 0;
6d2b8885
CW
271}
272
273static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
274{
9f25d007 275 struct drm_info_node *node = m->private;
6d2b8885 276 struct drm_device *dev = node->minor->dev;
fac5e23e 277 struct drm_i915_private *dev_priv = to_i915(dev);
6d2b8885 278 struct drm_i915_gem_object *obj;
c44ef60e 279 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
280 LIST_HEAD(stolen);
281 int count, ret;
282
283 ret = mutex_lock_interruptible(&dev->struct_mutex);
284 if (ret)
285 return ret;
286
287 total_obj_size = total_gtt_size = count = 0;
288 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
ca1543be 295 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
296 count++;
297 }
298 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
299 if (obj->stolen == NULL)
300 continue;
301
b25cb2f8 302 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
303
304 total_obj_size += obj->base.size;
305 count++;
306 }
307 list_sort(NULL, &stolen, obj_rank_by_stolen);
308 seq_puts(m, "Stolen:\n");
309 while (!list_empty(&stolen)) {
b25cb2f8 310 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
311 seq_puts(m, " ");
312 describe_obj(m, obj);
313 seq_putc(m, '\n');
b25cb2f8 314 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
315 }
316 mutex_unlock(&dev->struct_mutex);
317
c44ef60e 318 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
319 count, total_obj_size, total_gtt_size);
320 return 0;
321}
322
6299f992
CW
323#define count_objects(list, member) do { \
324 list_for_each_entry(obj, list, member) { \
ca1543be 325 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
326 ++count; \
327 if (obj->map_and_fenceable) { \
f343c5f6 328 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
329 ++mappable_count; \
330 } \
331 } \
0206e353 332} while (0)
6299f992 333
2db8e9d6 334struct file_stats {
6313c204 335 struct drm_i915_file_private *file_priv;
c44ef60e
MK
336 unsigned long count;
337 u64 total, unbound;
338 u64 global, shared;
339 u64 active, inactive;
2db8e9d6
CW
340};
341
342static int per_file_stats(int id, void *ptr, void *data)
343{
344 struct drm_i915_gem_object *obj = ptr;
345 struct file_stats *stats = data;
6313c204 346 struct i915_vma *vma;
2db8e9d6
CW
347
348 stats->count++;
349 stats->total += obj->base.size;
15717de2
CW
350 if (!obj->bind_count)
351 stats->unbound += obj->base.size;
c67a17e9
CW
352 if (obj->base.name || obj->base.dma_buf)
353 stats->shared += obj->base.size;
354
894eeecc
CW
355 list_for_each_entry(vma, &obj->vma_list, obj_link) {
356 if (!drm_mm_node_allocated(&vma->node))
357 continue;
6313c204 358
894eeecc
CW
359 if (vma->is_ggtt) {
360 stats->global += vma->node.size;
361 } else {
362 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
6313c204 363
2bfa996e 364 if (ppgtt->base.file != stats->file_priv)
6313c204 365 continue;
6313c204 366 }
894eeecc 367
b0decaf7 368 if (i915_vma_is_active(vma))
894eeecc
CW
369 stats->active += vma->node.size;
370 else
371 stats->inactive += vma->node.size;
2db8e9d6
CW
372 }
373
374 return 0;
375}
376
b0da1b79
CW
377#define print_file_stats(m, name, stats) do { \
378 if (stats.count) \
c44ef60e 379 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
380 name, \
381 stats.count, \
382 stats.total, \
383 stats.active, \
384 stats.inactive, \
385 stats.global, \
386 stats.shared, \
387 stats.unbound); \
388} while (0)
493018dc
BV
389
390static void print_batch_pool_stats(struct seq_file *m,
391 struct drm_i915_private *dev_priv)
392{
393 struct drm_i915_gem_object *obj;
394 struct file_stats stats;
e2f80391 395 struct intel_engine_cs *engine;
b4ac5afc 396 int j;
493018dc
BV
397
398 memset(&stats, 0, sizeof(stats));
399
b4ac5afc 400 for_each_engine(engine, dev_priv) {
e2f80391 401 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 402 list_for_each_entry(obj,
e2f80391 403 &engine->batch_pool.cache_list[j],
8d9d5744
CW
404 batch_pool_link)
405 per_file_stats(0, obj, &stats);
406 }
06fbca71 407 }
493018dc 408
b0da1b79 409 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
410}
411
15da9565
CW
412static int per_file_ctx_stats(int id, void *ptr, void *data)
413{
414 struct i915_gem_context *ctx = ptr;
415 int n;
416
417 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
418 if (ctx->engine[n].state)
419 per_file_stats(0, ctx->engine[n].state, data);
dca33ecc
CW
420 if (ctx->engine[n].ring)
421 per_file_stats(0, ctx->engine[n].ring->obj, data);
15da9565
CW
422 }
423
424 return 0;
425}
426
427static void print_context_stats(struct seq_file *m,
428 struct drm_i915_private *dev_priv)
429{
430 struct file_stats stats;
431 struct drm_file *file;
432
433 memset(&stats, 0, sizeof(stats));
434
91c8a326 435 mutex_lock(&dev_priv->drm.struct_mutex);
15da9565
CW
436 if (dev_priv->kernel_context)
437 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
438
91c8a326 439 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
15da9565
CW
440 struct drm_i915_file_private *fpriv = file->driver_priv;
441 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
442 }
91c8a326 443 mutex_unlock(&dev_priv->drm.struct_mutex);
15da9565
CW
444
445 print_file_stats(m, "[k]contexts", stats);
446}
447
ca191b13
BW
448#define count_vmas(list, member) do { \
449 list_for_each_entry(vma, list, member) { \
ca1543be 450 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
451 ++count; \
452 if (vma->obj->map_and_fenceable) { \
453 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
454 ++mappable_count; \
455 } \
456 } \
457} while (0)
458
459static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 460{
9f25d007 461 struct drm_info_node *node = m->private;
73aa808f 462 struct drm_device *dev = node->minor->dev;
72e96d64
JL
463 struct drm_i915_private *dev_priv = to_i915(dev);
464 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 465 u32 count, mappable_count, purgeable_count;
c44ef60e 466 u64 size, mappable_size, purgeable_size;
be19b10d
TU
467 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
468 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 469 struct drm_i915_gem_object *obj;
2db8e9d6 470 struct drm_file *file;
ca191b13 471 struct i915_vma *vma;
73aa808f
CW
472 int ret;
473
474 ret = mutex_lock_interruptible(&dev->struct_mutex);
475 if (ret)
476 return ret;
477
6299f992
CW
478 seq_printf(m, "%u objects, %zu bytes\n",
479 dev_priv->mm.object_count,
480 dev_priv->mm.object_memory);
481
482 size = count = mappable_size = mappable_count = 0;
35c20a60 483 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 484 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
485 count, mappable_count, size, mappable_size);
486
487 size = count = mappable_size = mappable_count = 0;
72e96d64 488 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 489 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
490 count, mappable_count, size, mappable_size);
491
6299f992 492 size = count = mappable_size = mappable_count = 0;
72e96d64 493 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 494 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
495 count, mappable_count, size, mappable_size);
496
b7abb714 497 size = count = purgeable_size = purgeable_count = 0;
35c20a60 498 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 499 size += obj->base.size, ++count;
b7abb714
CW
500 if (obj->madv == I915_MADV_DONTNEED)
501 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
502 if (obj->mapping) {
503 pin_mapped_count++;
504 pin_mapped_size += obj->base.size;
505 if (obj->pages_pin_count == 0) {
506 pin_mapped_purgeable_count++;
507 pin_mapped_purgeable_size += obj->base.size;
508 }
509 }
b7abb714 510 }
c44ef60e 511 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 512
6299f992 513 size = count = mappable_size = mappable_count = 0;
35c20a60 514 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 515 if (obj->fault_mappable) {
f343c5f6 516 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
517 ++count;
518 }
30154650 519 if (obj->pin_display) {
f343c5f6 520 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
521 ++mappable_count;
522 }
b7abb714
CW
523 if (obj->madv == I915_MADV_DONTNEED) {
524 purgeable_size += obj->base.size;
525 ++purgeable_count;
526 }
be19b10d
TU
527 if (obj->mapping) {
528 pin_mapped_count++;
529 pin_mapped_size += obj->base.size;
530 if (obj->pages_pin_count == 0) {
531 pin_mapped_purgeable_count++;
532 pin_mapped_purgeable_size += obj->base.size;
533 }
534 }
6299f992 535 }
c44ef60e 536 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 537 purgeable_count, purgeable_size);
c44ef60e 538 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 539 mappable_count, mappable_size);
c44ef60e 540 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 541 count, size);
be19b10d
TU
542 seq_printf(m,
543 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
544 pin_mapped_count, pin_mapped_purgeable_count,
545 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 546
c44ef60e 547 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 548 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 549
493018dc
BV
550 seq_putc(m, '\n');
551 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
552 mutex_unlock(&dev->struct_mutex);
553
554 mutex_lock(&dev->filelist_mutex);
15da9565 555 print_context_stats(m, dev_priv);
2db8e9d6
CW
556 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
557 struct file_stats stats;
3ec2f427 558 struct task_struct *task;
2db8e9d6
CW
559
560 memset(&stats, 0, sizeof(stats));
6313c204 561 stats.file_priv = file->driver_priv;
5b5ffff0 562 spin_lock(&file->table_lock);
2db8e9d6 563 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 564 spin_unlock(&file->table_lock);
3ec2f427
TH
565 /*
566 * Although we have a valid reference on file->pid, that does
567 * not guarantee that the task_struct who called get_pid() is
568 * still alive (e.g. get_pid(current) => fork() => exit()).
569 * Therefore, we need to protect this ->comm access using RCU.
570 */
571 rcu_read_lock();
572 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 573 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 574 rcu_read_unlock();
2db8e9d6 575 }
1d2ac403 576 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
577
578 return 0;
579}
580
aee56cff 581static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 582{
9f25d007 583 struct drm_info_node *node = m->private;
08c18323 584 struct drm_device *dev = node->minor->dev;
1b50247a 585 uintptr_t list = (uintptr_t) node->info_ent->data;
fac5e23e 586 struct drm_i915_private *dev_priv = to_i915(dev);
08c18323 587 struct drm_i915_gem_object *obj;
c44ef60e 588 u64 total_obj_size, total_gtt_size;
08c18323
CW
589 int count, ret;
590
591 ret = mutex_lock_interruptible(&dev->struct_mutex);
592 if (ret)
593 return ret;
594
595 total_obj_size = total_gtt_size = count = 0;
35c20a60 596 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 597 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
598 continue;
599
267f0c90 600 seq_puts(m, " ");
08c18323 601 describe_obj(m, obj);
267f0c90 602 seq_putc(m, '\n');
08c18323 603 total_obj_size += obj->base.size;
ca1543be 604 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
605 count++;
606 }
607
608 mutex_unlock(&dev->struct_mutex);
609
c44ef60e 610 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
611 count, total_obj_size, total_gtt_size);
612
613 return 0;
614}
615
4e5359cd
SF
616static int i915_gem_pageflip_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
4e5359cd 619 struct drm_device *dev = node->minor->dev;
fac5e23e 620 struct drm_i915_private *dev_priv = to_i915(dev);
4e5359cd 621 struct intel_crtc *crtc;
8a270ebf
DV
622 int ret;
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
4e5359cd 627
d3fcc808 628 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
629 const char pipe = pipe_name(crtc->pipe);
630 const char plane = plane_name(crtc->plane);
51cbaf01 631 struct intel_flip_work *work;
4e5359cd 632
5e2d7afc 633 spin_lock_irq(&dev->event_lock);
5a21b665
DV
634 work = crtc->flip_work;
635 if (work == NULL) {
9db4a9c7 636 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
637 pipe, plane);
638 } else {
5a21b665
DV
639 u32 pending;
640 u32 addr;
641
642 pending = atomic_read(&work->pending);
643 if (pending) {
644 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
645 pipe, plane);
646 } else {
647 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
648 pipe, plane);
649 }
650 if (work->flip_queued_req) {
651 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
652
653 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
654 engine->name,
655 i915_gem_request_get_seqno(work->flip_queued_req),
656 dev_priv->next_seqno,
1b7744e7 657 intel_engine_get_seqno(engine),
f69a02c9 658 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
659 } else
660 seq_printf(m, "Flip not associated with any ring\n");
661 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
662 work->flip_queued_vblank,
663 work->flip_ready_vblank,
664 intel_crtc_get_vblank_counter(crtc));
665 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
666
667 if (INTEL_INFO(dev)->gen >= 4)
668 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
669 else
670 addr = I915_READ(DSPADDR(crtc->plane));
671 seq_printf(m, "Current scanout address 0x%08x\n", addr);
672
673 if (work->pending_flip_obj) {
674 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
675 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
676 }
677 }
5e2d7afc 678 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
679 }
680
8a270ebf
DV
681 mutex_unlock(&dev->struct_mutex);
682
4e5359cd
SF
683 return 0;
684}
685
493018dc
BV
686static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
687{
688 struct drm_info_node *node = m->private;
689 struct drm_device *dev = node->minor->dev;
fac5e23e 690 struct drm_i915_private *dev_priv = to_i915(dev);
493018dc 691 struct drm_i915_gem_object *obj;
e2f80391 692 struct intel_engine_cs *engine;
8d9d5744 693 int total = 0;
b4ac5afc 694 int ret, j;
493018dc
BV
695
696 ret = mutex_lock_interruptible(&dev->struct_mutex);
697 if (ret)
698 return ret;
699
b4ac5afc 700 for_each_engine(engine, dev_priv) {
e2f80391 701 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
702 int count;
703
704 count = 0;
705 list_for_each_entry(obj,
e2f80391 706 &engine->batch_pool.cache_list[j],
8d9d5744
CW
707 batch_pool_link)
708 count++;
709 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 710 engine->name, j, count);
8d9d5744
CW
711
712 list_for_each_entry(obj,
e2f80391 713 &engine->batch_pool.cache_list[j],
8d9d5744
CW
714 batch_pool_link) {
715 seq_puts(m, " ");
716 describe_obj(m, obj);
717 seq_putc(m, '\n');
718 }
719
720 total += count;
06fbca71 721 }
493018dc
BV
722 }
723
8d9d5744 724 seq_printf(m, "total: %d\n", total);
493018dc
BV
725
726 mutex_unlock(&dev->struct_mutex);
727
728 return 0;
729}
730
2017263e
BG
731static int i915_gem_request_info(struct seq_file *m, void *data)
732{
9f25d007 733 struct drm_info_node *node = m->private;
2017263e 734 struct drm_device *dev = node->minor->dev;
fac5e23e 735 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 736 struct intel_engine_cs *engine;
eed29a5b 737 struct drm_i915_gem_request *req;
b4ac5afc 738 int ret, any;
de227ef0
CW
739
740 ret = mutex_lock_interruptible(&dev->struct_mutex);
741 if (ret)
742 return ret;
2017263e 743
2d1070b2 744 any = 0;
b4ac5afc 745 for_each_engine(engine, dev_priv) {
2d1070b2
CW
746 int count;
747
748 count = 0;
efdf7c06 749 list_for_each_entry(req, &engine->request_list, link)
2d1070b2
CW
750 count++;
751 if (count == 0)
a2c7f6fd
CW
752 continue;
753
e2f80391 754 seq_printf(m, "%s requests: %d\n", engine->name, count);
efdf7c06 755 list_for_each_entry(req, &engine->request_list, link) {
2d1070b2
CW
756 struct task_struct *task;
757
758 rcu_read_lock();
759 task = NULL;
eed29a5b
DV
760 if (req->pid)
761 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 762 seq_printf(m, " %x @ %d: %s [%d]\n",
04769652 763 req->fence.seqno,
eed29a5b 764 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
765 task ? task->comm : "<unknown>",
766 task ? task->pid : -1);
767 rcu_read_unlock();
c2c347a9 768 }
2d1070b2
CW
769
770 any++;
2017263e 771 }
de227ef0
CW
772 mutex_unlock(&dev->struct_mutex);
773
2d1070b2 774 if (any == 0)
267f0c90 775 seq_puts(m, "No requests\n");
c2c347a9 776
2017263e
BG
777 return 0;
778}
779
b2223497 780static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 781 struct intel_engine_cs *engine)
b2223497 782{
688e6c72
CW
783 struct intel_breadcrumbs *b = &engine->breadcrumbs;
784 struct rb_node *rb;
785
12471ba8 786 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 787 engine->name, intel_engine_get_seqno(engine));
aca34b6e
CW
788 seq_printf(m, "Current user interrupts (%s): %lx\n",
789 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
688e6c72
CW
790
791 spin_lock(&b->lock);
792 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
793 struct intel_wait *w = container_of(rb, typeof(*w), node);
794
795 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
796 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
797 }
798 spin_unlock(&b->lock);
b2223497
CW
799}
800
2017263e
BG
801static int i915_gem_seqno_info(struct seq_file *m, void *data)
802{
9f25d007 803 struct drm_info_node *node = m->private;
2017263e 804 struct drm_device *dev = node->minor->dev;
fac5e23e 805 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 806 struct intel_engine_cs *engine;
b4ac5afc 807 int ret;
de227ef0
CW
808
809 ret = mutex_lock_interruptible(&dev->struct_mutex);
810 if (ret)
811 return ret;
c8c8fb33 812 intel_runtime_pm_get(dev_priv);
2017263e 813
b4ac5afc 814 for_each_engine(engine, dev_priv)
e2f80391 815 i915_ring_seqno_info(m, engine);
de227ef0 816
c8c8fb33 817 intel_runtime_pm_put(dev_priv);
de227ef0
CW
818 mutex_unlock(&dev->struct_mutex);
819
2017263e
BG
820 return 0;
821}
822
823
824static int i915_interrupt_info(struct seq_file *m, void *data)
825{
9f25d007 826 struct drm_info_node *node = m->private;
2017263e 827 struct drm_device *dev = node->minor->dev;
fac5e23e 828 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 829 struct intel_engine_cs *engine;
9db4a9c7 830 int ret, i, pipe;
de227ef0
CW
831
832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
c8c8fb33 835 intel_runtime_pm_get(dev_priv);
2017263e 836
74e1ca8c 837 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
838 seq_printf(m, "Master Interrupt Control:\t%08x\n",
839 I915_READ(GEN8_MASTER_IRQ));
840
841 seq_printf(m, "Display IER:\t%08x\n",
842 I915_READ(VLV_IER));
843 seq_printf(m, "Display IIR:\t%08x\n",
844 I915_READ(VLV_IIR));
845 seq_printf(m, "Display IIR_RW:\t%08x\n",
846 I915_READ(VLV_IIR_RW));
847 seq_printf(m, "Display IMR:\t%08x\n",
848 I915_READ(VLV_IMR));
055e393f 849 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
850 seq_printf(m, "Pipe %c stat:\t%08x\n",
851 pipe_name(pipe),
852 I915_READ(PIPESTAT(pipe)));
853
854 seq_printf(m, "Port hotplug:\t%08x\n",
855 I915_READ(PORT_HOTPLUG_EN));
856 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
857 I915_READ(VLV_DPFLIPSTAT));
858 seq_printf(m, "DPINVGTT:\t%08x\n",
859 I915_READ(DPINVGTT));
860
861 for (i = 0; i < 4; i++) {
862 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
863 i, I915_READ(GEN8_GT_IMR(i)));
864 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
865 i, I915_READ(GEN8_GT_IIR(i)));
866 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
867 i, I915_READ(GEN8_GT_IER(i)));
868 }
869
870 seq_printf(m, "PCU interrupt mask:\t%08x\n",
871 I915_READ(GEN8_PCU_IMR));
872 seq_printf(m, "PCU interrupt identity:\t%08x\n",
873 I915_READ(GEN8_PCU_IIR));
874 seq_printf(m, "PCU interrupt enable:\t%08x\n",
875 I915_READ(GEN8_PCU_IER));
876 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
877 seq_printf(m, "Master Interrupt Control:\t%08x\n",
878 I915_READ(GEN8_MASTER_IRQ));
879
880 for (i = 0; i < 4; i++) {
881 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
882 i, I915_READ(GEN8_GT_IMR(i)));
883 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
884 i, I915_READ(GEN8_GT_IIR(i)));
885 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
886 i, I915_READ(GEN8_GT_IER(i)));
887 }
888
055e393f 889 for_each_pipe(dev_priv, pipe) {
e129649b
ID
890 enum intel_display_power_domain power_domain;
891
892 power_domain = POWER_DOMAIN_PIPE(pipe);
893 if (!intel_display_power_get_if_enabled(dev_priv,
894 power_domain)) {
22c59960
PZ
895 seq_printf(m, "Pipe %c power disabled\n",
896 pipe_name(pipe));
897 continue;
898 }
a123f157 899 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
900 pipe_name(pipe),
901 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 902 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
903 pipe_name(pipe),
904 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 905 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
906 pipe_name(pipe),
907 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
908
909 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
910 }
911
912 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
913 I915_READ(GEN8_DE_PORT_IMR));
914 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
915 I915_READ(GEN8_DE_PORT_IIR));
916 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
917 I915_READ(GEN8_DE_PORT_IER));
918
919 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
920 I915_READ(GEN8_DE_MISC_IMR));
921 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
922 I915_READ(GEN8_DE_MISC_IIR));
923 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
924 I915_READ(GEN8_DE_MISC_IER));
925
926 seq_printf(m, "PCU interrupt mask:\t%08x\n",
927 I915_READ(GEN8_PCU_IMR));
928 seq_printf(m, "PCU interrupt identity:\t%08x\n",
929 I915_READ(GEN8_PCU_IIR));
930 seq_printf(m, "PCU interrupt enable:\t%08x\n",
931 I915_READ(GEN8_PCU_IER));
932 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
933 seq_printf(m, "Display IER:\t%08x\n",
934 I915_READ(VLV_IER));
935 seq_printf(m, "Display IIR:\t%08x\n",
936 I915_READ(VLV_IIR));
937 seq_printf(m, "Display IIR_RW:\t%08x\n",
938 I915_READ(VLV_IIR_RW));
939 seq_printf(m, "Display IMR:\t%08x\n",
940 I915_READ(VLV_IMR));
055e393f 941 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
942 seq_printf(m, "Pipe %c stat:\t%08x\n",
943 pipe_name(pipe),
944 I915_READ(PIPESTAT(pipe)));
945
946 seq_printf(m, "Master IER:\t%08x\n",
947 I915_READ(VLV_MASTER_IER));
948
949 seq_printf(m, "Render IER:\t%08x\n",
950 I915_READ(GTIER));
951 seq_printf(m, "Render IIR:\t%08x\n",
952 I915_READ(GTIIR));
953 seq_printf(m, "Render IMR:\t%08x\n",
954 I915_READ(GTIMR));
955
956 seq_printf(m, "PM IER:\t\t%08x\n",
957 I915_READ(GEN6_PMIER));
958 seq_printf(m, "PM IIR:\t\t%08x\n",
959 I915_READ(GEN6_PMIIR));
960 seq_printf(m, "PM IMR:\t\t%08x\n",
961 I915_READ(GEN6_PMIMR));
962
963 seq_printf(m, "Port hotplug:\t%08x\n",
964 I915_READ(PORT_HOTPLUG_EN));
965 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
966 I915_READ(VLV_DPFLIPSTAT));
967 seq_printf(m, "DPINVGTT:\t%08x\n",
968 I915_READ(DPINVGTT));
969
970 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
971 seq_printf(m, "Interrupt enable: %08x\n",
972 I915_READ(IER));
973 seq_printf(m, "Interrupt identity: %08x\n",
974 I915_READ(IIR));
975 seq_printf(m, "Interrupt mask: %08x\n",
976 I915_READ(IMR));
055e393f 977 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
978 seq_printf(m, "Pipe %c stat: %08x\n",
979 pipe_name(pipe),
980 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
981 } else {
982 seq_printf(m, "North Display Interrupt enable: %08x\n",
983 I915_READ(DEIER));
984 seq_printf(m, "North Display Interrupt identity: %08x\n",
985 I915_READ(DEIIR));
986 seq_printf(m, "North Display Interrupt mask: %08x\n",
987 I915_READ(DEIMR));
988 seq_printf(m, "South Display Interrupt enable: %08x\n",
989 I915_READ(SDEIER));
990 seq_printf(m, "South Display Interrupt identity: %08x\n",
991 I915_READ(SDEIIR));
992 seq_printf(m, "South Display Interrupt mask: %08x\n",
993 I915_READ(SDEIMR));
994 seq_printf(m, "Graphics Interrupt enable: %08x\n",
995 I915_READ(GTIER));
996 seq_printf(m, "Graphics Interrupt identity: %08x\n",
997 I915_READ(GTIIR));
998 seq_printf(m, "Graphics Interrupt mask: %08x\n",
999 I915_READ(GTIMR));
1000 }
b4ac5afc 1001 for_each_engine(engine, dev_priv) {
a123f157 1002 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1003 seq_printf(m,
1004 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1005 engine->name, I915_READ_IMR(engine));
9862e600 1006 }
e2f80391 1007 i915_ring_seqno_info(m, engine);
9862e600 1008 }
c8c8fb33 1009 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1010 mutex_unlock(&dev->struct_mutex);
1011
2017263e
BG
1012 return 0;
1013}
1014
a6172a80
CW
1015static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1016{
9f25d007 1017 struct drm_info_node *node = m->private;
a6172a80 1018 struct drm_device *dev = node->minor->dev;
fac5e23e 1019 struct drm_i915_private *dev_priv = to_i915(dev);
de227ef0
CW
1020 int i, ret;
1021
1022 ret = mutex_lock_interruptible(&dev->struct_mutex);
1023 if (ret)
1024 return ret;
a6172a80 1025
a6172a80
CW
1026 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1027 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1028 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1029
6c085a72
CW
1030 seq_printf(m, "Fence %d, pin count = %d, object = ",
1031 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1032 if (obj == NULL)
267f0c90 1033 seq_puts(m, "unused");
c2c347a9 1034 else
05394f39 1035 describe_obj(m, obj);
267f0c90 1036 seq_putc(m, '\n');
a6172a80
CW
1037 }
1038
05394f39 1039 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1040 return 0;
1041}
1042
2017263e
BG
1043static int i915_hws_info(struct seq_file *m, void *data)
1044{
9f25d007 1045 struct drm_info_node *node = m->private;
2017263e 1046 struct drm_device *dev = node->minor->dev;
fac5e23e 1047 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1048 struct intel_engine_cs *engine;
1a240d4d 1049 const u32 *hws;
4066c0ae
CW
1050 int i;
1051
4a570db5 1052 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1053 hws = engine->status_page.page_addr;
2017263e
BG
1054 if (hws == NULL)
1055 return 0;
1056
1057 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1058 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1059 i * 4,
1060 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1061 }
1062 return 0;
1063}
1064
d5442303
DV
1065static ssize_t
1066i915_error_state_write(struct file *filp,
1067 const char __user *ubuf,
1068 size_t cnt,
1069 loff_t *ppos)
1070{
edc3d884 1071 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1072 struct drm_device *dev = error_priv->dev;
22bcfc6a 1073 int ret;
d5442303
DV
1074
1075 DRM_DEBUG_DRIVER("Resetting error state\n");
1076
22bcfc6a
DV
1077 ret = mutex_lock_interruptible(&dev->struct_mutex);
1078 if (ret)
1079 return ret;
1080
d5442303
DV
1081 i915_destroy_error_state(dev);
1082 mutex_unlock(&dev->struct_mutex);
1083
1084 return cnt;
1085}
1086
1087static int i915_error_state_open(struct inode *inode, struct file *file)
1088{
1089 struct drm_device *dev = inode->i_private;
d5442303 1090 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1091
1092 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1093 if (!error_priv)
1094 return -ENOMEM;
1095
1096 error_priv->dev = dev;
1097
95d5bfb3 1098 i915_error_state_get(dev, error_priv);
d5442303 1099
edc3d884
MK
1100 file->private_data = error_priv;
1101
1102 return 0;
d5442303
DV
1103}
1104
1105static int i915_error_state_release(struct inode *inode, struct file *file)
1106{
edc3d884 1107 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1108
95d5bfb3 1109 i915_error_state_put(error_priv);
d5442303
DV
1110 kfree(error_priv);
1111
edc3d884
MK
1112 return 0;
1113}
1114
4dc955f7
MK
1115static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1116 size_t count, loff_t *pos)
1117{
1118 struct i915_error_state_file_priv *error_priv = file->private_data;
1119 struct drm_i915_error_state_buf error_str;
1120 loff_t tmp_pos = 0;
1121 ssize_t ret_count = 0;
1122 int ret;
1123
0a4cd7c8 1124 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1125 if (ret)
1126 return ret;
edc3d884 1127
fc16b48b 1128 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1129 if (ret)
1130 goto out;
1131
edc3d884
MK
1132 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1133 error_str.buf,
1134 error_str.bytes);
1135
1136 if (ret_count < 0)
1137 ret = ret_count;
1138 else
1139 *pos = error_str.start + ret_count;
1140out:
4dc955f7 1141 i915_error_state_buf_release(&error_str);
edc3d884 1142 return ret ?: ret_count;
d5442303
DV
1143}
1144
1145static const struct file_operations i915_error_state_fops = {
1146 .owner = THIS_MODULE,
1147 .open = i915_error_state_open,
edc3d884 1148 .read = i915_error_state_read,
d5442303
DV
1149 .write = i915_error_state_write,
1150 .llseek = default_llseek,
1151 .release = i915_error_state_release,
1152};
1153
647416f9
KC
1154static int
1155i915_next_seqno_get(void *data, u64 *val)
40633219 1156{
647416f9 1157 struct drm_device *dev = data;
fac5e23e 1158 struct drm_i915_private *dev_priv = to_i915(dev);
40633219
MK
1159 int ret;
1160
1161 ret = mutex_lock_interruptible(&dev->struct_mutex);
1162 if (ret)
1163 return ret;
1164
647416f9 1165 *val = dev_priv->next_seqno;
40633219
MK
1166 mutex_unlock(&dev->struct_mutex);
1167
647416f9 1168 return 0;
40633219
MK
1169}
1170
647416f9
KC
1171static int
1172i915_next_seqno_set(void *data, u64 val)
1173{
1174 struct drm_device *dev = data;
40633219
MK
1175 int ret;
1176
40633219
MK
1177 ret = mutex_lock_interruptible(&dev->struct_mutex);
1178 if (ret)
1179 return ret;
1180
e94fbaa8 1181 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1182 mutex_unlock(&dev->struct_mutex);
1183
647416f9 1184 return ret;
40633219
MK
1185}
1186
647416f9
KC
1187DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1188 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1189 "0x%llx\n");
40633219 1190
adb4bd12 1191static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1192{
9f25d007 1193 struct drm_info_node *node = m->private;
f97108d1 1194 struct drm_device *dev = node->minor->dev;
fac5e23e 1195 struct drm_i915_private *dev_priv = to_i915(dev);
c8c8fb33
PZ
1196 int ret = 0;
1197
1198 intel_runtime_pm_get(dev_priv);
3b8d8d91
JB
1199
1200 if (IS_GEN5(dev)) {
1201 u16 rgvswctl = I915_READ16(MEMSWCTL);
1202 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1203
1204 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1205 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1206 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1207 MEMSTAT_VID_SHIFT);
1208 seq_printf(m, "Current P-state: %d\n",
1209 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1210 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1211 u32 freq_sts;
1212
1213 mutex_lock(&dev_priv->rps.hw_lock);
1214 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1215 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1216 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1217
1218 seq_printf(m, "actual GPU freq: %d MHz\n",
1219 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1220
1221 seq_printf(m, "current GPU freq: %d MHz\n",
1222 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1223
1224 seq_printf(m, "max GPU freq: %d MHz\n",
1225 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1226
1227 seq_printf(m, "min GPU freq: %d MHz\n",
1228 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1229
1230 seq_printf(m, "idle GPU freq: %d MHz\n",
1231 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1232
1233 seq_printf(m,
1234 "efficient (RPe) frequency: %d MHz\n",
1235 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1236 mutex_unlock(&dev_priv->rps.hw_lock);
1237 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1238 u32 rp_state_limits;
1239 u32 gt_perf_status;
1240 u32 rp_state_cap;
0d8f9491 1241 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1242 u32 rpstat, cagf, reqf;
ccab5c82
JB
1243 u32 rpupei, rpcurup, rpprevup;
1244 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1245 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1246 int max_freq;
1247
35040562
BP
1248 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1249 if (IS_BROXTON(dev)) {
1250 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1251 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1252 } else {
1253 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1254 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1255 }
1256
3b8d8d91 1257 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1258 ret = mutex_lock_interruptible(&dev->struct_mutex);
1259 if (ret)
c8c8fb33 1260 goto out;
d1ebd816 1261
59bad947 1262 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1263
8e8c06cd 1264 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1265 if (IS_GEN9(dev))
1266 reqf >>= 23;
1267 else {
1268 reqf &= ~GEN6_TURBO_DISABLE;
1269 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1270 reqf >>= 24;
1271 else
1272 reqf >>= 25;
1273 }
7c59a9c1 1274 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1275
0d8f9491
CW
1276 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1277 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1278 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1279
ccab5c82 1280 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1281 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1282 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1283 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1284 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1285 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1286 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1287 if (IS_GEN9(dev))
1288 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1289 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1290 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1291 else
1292 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1293 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1294
59bad947 1295 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1296 mutex_unlock(&dev->struct_mutex);
1297
9dd3c605
PZ
1298 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1299 pm_ier = I915_READ(GEN6_PMIER);
1300 pm_imr = I915_READ(GEN6_PMIMR);
1301 pm_isr = I915_READ(GEN6_PMISR);
1302 pm_iir = I915_READ(GEN6_PMIIR);
1303 pm_mask = I915_READ(GEN6_PMINTRMSK);
1304 } else {
1305 pm_ier = I915_READ(GEN8_GT_IER(2));
1306 pm_imr = I915_READ(GEN8_GT_IMR(2));
1307 pm_isr = I915_READ(GEN8_GT_ISR(2));
1308 pm_iir = I915_READ(GEN8_GT_IIR(2));
1309 pm_mask = I915_READ(GEN6_PMINTRMSK);
1310 }
0d8f9491 1311 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1312 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1313 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1314 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1315 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1316 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1317 seq_printf(m, "Render p-state VID: %d\n",
1318 gt_perf_status & 0xff);
1319 seq_printf(m, "Render p-state limit: %d\n",
1320 rp_state_limits & 0xff);
0d8f9491
CW
1321 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1322 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1323 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1324 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1325 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1326 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1327 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1328 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1329 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1330 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1331 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1332 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1333 seq_printf(m, "Up threshold: %d%%\n",
1334 dev_priv->rps.up_threshold);
1335
d6cda9c7
AG
1336 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1337 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1338 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1339 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1340 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1341 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1342 seq_printf(m, "Down threshold: %d%%\n",
1343 dev_priv->rps.down_threshold);
3b8d8d91 1344
35040562
BP
1345 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1346 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1347 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1348 GEN9_FREQ_SCALER : 1);
3b8d8d91 1349 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1350 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1351
1352 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1353 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1354 GEN9_FREQ_SCALER : 1);
3b8d8d91 1355 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1356 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1357
35040562
BP
1358 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1359 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1360 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1361 GEN9_FREQ_SCALER : 1);
3b8d8d91 1362 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1363 intel_gpu_freq(dev_priv, max_freq));
31c77388 1364 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1365 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1366
d86ed34a
CW
1367 seq_printf(m, "Current freq: %d MHz\n",
1368 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1369 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1370 seq_printf(m, "Idle freq: %d MHz\n",
1371 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1372 seq_printf(m, "Min freq: %d MHz\n",
1373 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1374 seq_printf(m, "Boost freq: %d MHz\n",
1375 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1376 seq_printf(m, "Max freq: %d MHz\n",
1377 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1378 seq_printf(m,
1379 "efficient (RPe) frequency: %d MHz\n",
1380 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1381 } else {
267f0c90 1382 seq_puts(m, "no P-state info available\n");
3b8d8d91 1383 }
f97108d1 1384
1170f28c
MK
1385 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1386 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1387 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1388
c8c8fb33
PZ
1389out:
1390 intel_runtime_pm_put(dev_priv);
1391 return ret;
f97108d1
JB
1392}
1393
f654449a
CW
1394static int i915_hangcheck_info(struct seq_file *m, void *unused)
1395{
1396 struct drm_info_node *node = m->private;
ebbc7546 1397 struct drm_device *dev = node->minor->dev;
fac5e23e 1398 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1399 struct intel_engine_cs *engine;
666796da
TU
1400 u64 acthd[I915_NUM_ENGINES];
1401 u32 seqno[I915_NUM_ENGINES];
61642ff0 1402 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1403 enum intel_engine_id id;
1404 int j;
f654449a
CW
1405
1406 if (!i915.enable_hangcheck) {
1407 seq_printf(m, "Hangcheck disabled\n");
1408 return 0;
1409 }
1410
ebbc7546
MK
1411 intel_runtime_pm_get(dev_priv);
1412
c3232b18 1413 for_each_engine_id(engine, dev_priv, id) {
7e37f889 1414 acthd[id] = intel_engine_get_active_head(engine);
1b7744e7 1415 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1416 }
1417
c033666a 1418 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1419
ebbc7546
MK
1420 intel_runtime_pm_put(dev_priv);
1421
f654449a
CW
1422 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1423 seq_printf(m, "Hangcheck active, fires in %dms\n",
1424 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1425 jiffies));
1426 } else
1427 seq_printf(m, "Hangcheck inactive\n");
1428
c3232b18 1429 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1430 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1431 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1432 engine->hangcheck.seqno,
1433 seqno[id],
1434 engine->last_submitted_seqno);
688e6c72
CW
1435 seq_printf(m, "\twaiters? %d\n",
1436 intel_engine_has_waiter(engine));
aca34b6e 1437 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
12471ba8 1438 engine->hangcheck.user_interrupts,
aca34b6e 1439 READ_ONCE(engine->breadcrumbs.irq_wakeups));
f654449a 1440 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1441 (long long)engine->hangcheck.acthd,
c3232b18 1442 (long long)acthd[id]);
e2f80391
TU
1443 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1444 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1445
e2f80391 1446 if (engine->id == RCS) {
61642ff0
MK
1447 seq_puts(m, "\tinstdone read =");
1448
1449 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1450 seq_printf(m, " 0x%08x", instdone[j]);
1451
1452 seq_puts(m, "\n\tinstdone accu =");
1453
1454 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1455 seq_printf(m, " 0x%08x",
e2f80391 1456 engine->hangcheck.instdone[j]);
61642ff0
MK
1457
1458 seq_puts(m, "\n");
1459 }
f654449a
CW
1460 }
1461
1462 return 0;
1463}
1464
4d85529d 1465static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1466{
9f25d007 1467 struct drm_info_node *node = m->private;
f97108d1 1468 struct drm_device *dev = node->minor->dev;
fac5e23e 1469 struct drm_i915_private *dev_priv = to_i915(dev);
616fdb5a
BW
1470 u32 rgvmodectl, rstdbyctl;
1471 u16 crstandvid;
1472 int ret;
1473
1474 ret = mutex_lock_interruptible(&dev->struct_mutex);
1475 if (ret)
1476 return ret;
c8c8fb33 1477 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1478
1479 rgvmodectl = I915_READ(MEMMODECTL);
1480 rstdbyctl = I915_READ(RSTDBYCTL);
1481 crstandvid = I915_READ16(CRSTANDVID);
1482
c8c8fb33 1483 intel_runtime_pm_put(dev_priv);
616fdb5a 1484 mutex_unlock(&dev->struct_mutex);
f97108d1 1485
742f491d 1486 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1487 seq_printf(m, "Boost freq: %d\n",
1488 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1489 MEMMODE_BOOST_FREQ_SHIFT);
1490 seq_printf(m, "HW control enabled: %s\n",
742f491d 1491 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1492 seq_printf(m, "SW control enabled: %s\n",
742f491d 1493 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1494 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1495 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1496 seq_printf(m, "Starting frequency: P%d\n",
1497 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1498 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1499 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1500 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1501 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1502 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1503 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1504 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1505 seq_puts(m, "Current RS state: ");
88271da3
JB
1506 switch (rstdbyctl & RSX_STATUS_MASK) {
1507 case RSX_STATUS_ON:
267f0c90 1508 seq_puts(m, "on\n");
88271da3
JB
1509 break;
1510 case RSX_STATUS_RC1:
267f0c90 1511 seq_puts(m, "RC1\n");
88271da3
JB
1512 break;
1513 case RSX_STATUS_RC1E:
267f0c90 1514 seq_puts(m, "RC1E\n");
88271da3
JB
1515 break;
1516 case RSX_STATUS_RS1:
267f0c90 1517 seq_puts(m, "RS1\n");
88271da3
JB
1518 break;
1519 case RSX_STATUS_RS2:
267f0c90 1520 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1521 break;
1522 case RSX_STATUS_RS3:
267f0c90 1523 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1524 break;
1525 default:
267f0c90 1526 seq_puts(m, "unknown\n");
88271da3
JB
1527 break;
1528 }
f97108d1
JB
1529
1530 return 0;
1531}
1532
f65367b5 1533static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1534{
b2cff0db
CW
1535 struct drm_info_node *node = m->private;
1536 struct drm_device *dev = node->minor->dev;
fac5e23e 1537 struct drm_i915_private *dev_priv = to_i915(dev);
b2cff0db 1538 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1539
1540 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1541 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1542 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1543 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1544 fw_domain->wake_count);
1545 }
1546 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1547
b2cff0db
CW
1548 return 0;
1549}
1550
1551static int vlv_drpc_info(struct seq_file *m)
1552{
9f25d007 1553 struct drm_info_node *node = m->private;
669ab5aa 1554 struct drm_device *dev = node->minor->dev;
fac5e23e 1555 struct drm_i915_private *dev_priv = to_i915(dev);
6b312cd3 1556 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1557
d46c0517
ID
1558 intel_runtime_pm_get(dev_priv);
1559
6b312cd3 1560 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1561 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1562 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1563
d46c0517
ID
1564 intel_runtime_pm_put(dev_priv);
1565
669ab5aa
D
1566 seq_printf(m, "Video Turbo Mode: %s\n",
1567 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1568 seq_printf(m, "Turbo enabled: %s\n",
1569 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1570 seq_printf(m, "HW control enabled: %s\n",
1571 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1572 seq_printf(m, "SW control enabled: %s\n",
1573 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1574 GEN6_RP_MEDIA_SW_MODE));
1575 seq_printf(m, "RC6 Enabled: %s\n",
1576 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1577 GEN6_RC_CTL_EI_MODE(1))));
1578 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1579 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1580 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1581 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1582
9cc19be5
ID
1583 seq_printf(m, "Render RC6 residency since boot: %u\n",
1584 I915_READ(VLV_GT_RENDER_RC6));
1585 seq_printf(m, "Media RC6 residency since boot: %u\n",
1586 I915_READ(VLV_GT_MEDIA_RC6));
1587
f65367b5 1588 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1589}
1590
4d85529d
BW
1591static int gen6_drpc_info(struct seq_file *m)
1592{
9f25d007 1593 struct drm_info_node *node = m->private;
4d85529d 1594 struct drm_device *dev = node->minor->dev;
fac5e23e 1595 struct drm_i915_private *dev_priv = to_i915(dev);
ecd8faea 1596 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1597 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1598 unsigned forcewake_count;
aee56cff 1599 int count = 0, ret;
4d85529d
BW
1600
1601 ret = mutex_lock_interruptible(&dev->struct_mutex);
1602 if (ret)
1603 return ret;
c8c8fb33 1604 intel_runtime_pm_get(dev_priv);
4d85529d 1605
907b28c5 1606 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1607 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1608 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1609
1610 if (forcewake_count) {
267f0c90
DL
1611 seq_puts(m, "RC information inaccurate because somebody "
1612 "holds a forcewake reference \n");
4d85529d
BW
1613 } else {
1614 /* NB: we cannot use forcewake, else we read the wrong values */
1615 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1616 udelay(10);
1617 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1618 }
1619
75aa3f63 1620 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1621 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1622
1623 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1624 rcctl1 = I915_READ(GEN6_RC_CONTROL);
f2dd7578
AG
1625 if (INTEL_INFO(dev)->gen >= 9) {
1626 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1627 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1628 }
4d85529d 1629 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1630 mutex_lock(&dev_priv->rps.hw_lock);
1631 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1632 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1633
c8c8fb33
PZ
1634 intel_runtime_pm_put(dev_priv);
1635
4d85529d
BW
1636 seq_printf(m, "Video Turbo Mode: %s\n",
1637 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1638 seq_printf(m, "HW control enabled: %s\n",
1639 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1640 seq_printf(m, "SW control enabled: %s\n",
1641 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1642 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1643 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1644 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1645 seq_printf(m, "RC6 Enabled: %s\n",
1646 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
f2dd7578
AG
1647 if (INTEL_INFO(dev)->gen >= 9) {
1648 seq_printf(m, "Render Well Gating Enabled: %s\n",
1649 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1650 seq_printf(m, "Media Well Gating Enabled: %s\n",
1651 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1652 }
4d85529d
BW
1653 seq_printf(m, "Deep RC6 Enabled: %s\n",
1654 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1655 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1656 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1657 seq_puts(m, "Current RC state: ");
4d85529d
BW
1658 switch (gt_core_status & GEN6_RCn_MASK) {
1659 case GEN6_RC0:
1660 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1661 seq_puts(m, "Core Power Down\n");
4d85529d 1662 else
267f0c90 1663 seq_puts(m, "on\n");
4d85529d
BW
1664 break;
1665 case GEN6_RC3:
267f0c90 1666 seq_puts(m, "RC3\n");
4d85529d
BW
1667 break;
1668 case GEN6_RC6:
267f0c90 1669 seq_puts(m, "RC6\n");
4d85529d
BW
1670 break;
1671 case GEN6_RC7:
267f0c90 1672 seq_puts(m, "RC7\n");
4d85529d
BW
1673 break;
1674 default:
267f0c90 1675 seq_puts(m, "Unknown\n");
4d85529d
BW
1676 break;
1677 }
1678
1679 seq_printf(m, "Core Power Down: %s\n",
1680 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
f2dd7578
AG
1681 if (INTEL_INFO(dev)->gen >= 9) {
1682 seq_printf(m, "Render Power Well: %s\n",
1683 (gen9_powergate_status &
1684 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1685 seq_printf(m, "Media Power Well: %s\n",
1686 (gen9_powergate_status &
1687 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1688 }
cce66a28
BW
1689
1690 /* Not exactly sure what this is */
1691 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1692 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1693 seq_printf(m, "RC6 residency since boot: %u\n",
1694 I915_READ(GEN6_GT_GFX_RC6));
1695 seq_printf(m, "RC6+ residency since boot: %u\n",
1696 I915_READ(GEN6_GT_GFX_RC6p));
1697 seq_printf(m, "RC6++ residency since boot: %u\n",
1698 I915_READ(GEN6_GT_GFX_RC6pp));
1699
ecd8faea
BW
1700 seq_printf(m, "RC6 voltage: %dmV\n",
1701 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1702 seq_printf(m, "RC6+ voltage: %dmV\n",
1703 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1704 seq_printf(m, "RC6++ voltage: %dmV\n",
1705 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1706 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1707}
1708
1709static int i915_drpc_info(struct seq_file *m, void *unused)
1710{
9f25d007 1711 struct drm_info_node *node = m->private;
4d85529d
BW
1712 struct drm_device *dev = node->minor->dev;
1713
666a4537 1714 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1715 return vlv_drpc_info(m);
ac66cf4b 1716 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1717 return gen6_drpc_info(m);
1718 else
1719 return ironlake_drpc_info(m);
1720}
1721
9a851789
DV
1722static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1723{
1724 struct drm_info_node *node = m->private;
1725 struct drm_device *dev = node->minor->dev;
fac5e23e 1726 struct drm_i915_private *dev_priv = to_i915(dev);
9a851789
DV
1727
1728 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1729 dev_priv->fb_tracking.busy_bits);
1730
1731 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1732 dev_priv->fb_tracking.flip_bits);
1733
1734 return 0;
1735}
1736
b5e50c3f
JB
1737static int i915_fbc_status(struct seq_file *m, void *unused)
1738{
9f25d007 1739 struct drm_info_node *node = m->private;
b5e50c3f 1740 struct drm_device *dev = node->minor->dev;
fac5e23e 1741 struct drm_i915_private *dev_priv = to_i915(dev);
b5e50c3f 1742
3a77c4c4 1743 if (!HAS_FBC(dev)) {
267f0c90 1744 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1745 return 0;
1746 }
1747
36623ef8 1748 intel_runtime_pm_get(dev_priv);
25ad93fd 1749 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1750
0e631adc 1751 if (intel_fbc_is_active(dev_priv))
267f0c90 1752 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1753 else
1754 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1755 dev_priv->fbc.no_fbc_reason);
36623ef8 1756
31b9df10
PZ
1757 if (INTEL_INFO(dev_priv)->gen >= 7)
1758 seq_printf(m, "Compressing: %s\n",
1759 yesno(I915_READ(FBC_STATUS2) &
1760 FBC_COMPRESSION_MASK));
1761
25ad93fd 1762 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1763 intel_runtime_pm_put(dev_priv);
1764
b5e50c3f
JB
1765 return 0;
1766}
1767
da46f936
RV
1768static int i915_fbc_fc_get(void *data, u64 *val)
1769{
1770 struct drm_device *dev = data;
fac5e23e 1771 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1772
1773 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1774 return -ENODEV;
1775
da46f936 1776 *val = dev_priv->fbc.false_color;
da46f936
RV
1777
1778 return 0;
1779}
1780
1781static int i915_fbc_fc_set(void *data, u64 val)
1782{
1783 struct drm_device *dev = data;
fac5e23e 1784 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1785 u32 reg;
1786
1787 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1788 return -ENODEV;
1789
25ad93fd 1790 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1791
1792 reg = I915_READ(ILK_DPFC_CONTROL);
1793 dev_priv->fbc.false_color = val;
1794
1795 I915_WRITE(ILK_DPFC_CONTROL, val ?
1796 (reg | FBC_CTL_FALSE_COLOR) :
1797 (reg & ~FBC_CTL_FALSE_COLOR));
1798
25ad93fd 1799 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1800 return 0;
1801}
1802
1803DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1804 i915_fbc_fc_get, i915_fbc_fc_set,
1805 "%llu\n");
1806
92d44621
PZ
1807static int i915_ips_status(struct seq_file *m, void *unused)
1808{
9f25d007 1809 struct drm_info_node *node = m->private;
92d44621 1810 struct drm_device *dev = node->minor->dev;
fac5e23e 1811 struct drm_i915_private *dev_priv = to_i915(dev);
92d44621 1812
f5adf94e 1813 if (!HAS_IPS(dev)) {
92d44621
PZ
1814 seq_puts(m, "not supported\n");
1815 return 0;
1816 }
1817
36623ef8
PZ
1818 intel_runtime_pm_get(dev_priv);
1819
0eaa53f0
RV
1820 seq_printf(m, "Enabled by kernel parameter: %s\n",
1821 yesno(i915.enable_ips));
1822
1823 if (INTEL_INFO(dev)->gen >= 8) {
1824 seq_puts(m, "Currently: unknown\n");
1825 } else {
1826 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1827 seq_puts(m, "Currently: enabled\n");
1828 else
1829 seq_puts(m, "Currently: disabled\n");
1830 }
92d44621 1831
36623ef8
PZ
1832 intel_runtime_pm_put(dev_priv);
1833
92d44621
PZ
1834 return 0;
1835}
1836
4a9bef37
JB
1837static int i915_sr_status(struct seq_file *m, void *unused)
1838{
9f25d007 1839 struct drm_info_node *node = m->private;
4a9bef37 1840 struct drm_device *dev = node->minor->dev;
fac5e23e 1841 struct drm_i915_private *dev_priv = to_i915(dev);
4a9bef37
JB
1842 bool sr_enabled = false;
1843
36623ef8
PZ
1844 intel_runtime_pm_get(dev_priv);
1845
1398261a 1846 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1847 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1848 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1849 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1850 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1851 else if (IS_I915GM(dev))
1852 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1853 else if (IS_PINEVIEW(dev))
1854 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1855 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1856 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1857
36623ef8
PZ
1858 intel_runtime_pm_put(dev_priv);
1859
5ba2aaaa
CW
1860 seq_printf(m, "self-refresh: %s\n",
1861 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1862
1863 return 0;
1864}
1865
7648fa99
JB
1866static int i915_emon_status(struct seq_file *m, void *unused)
1867{
9f25d007 1868 struct drm_info_node *node = m->private;
7648fa99 1869 struct drm_device *dev = node->minor->dev;
fac5e23e 1870 struct drm_i915_private *dev_priv = to_i915(dev);
7648fa99 1871 unsigned long temp, chipset, gfx;
de227ef0
CW
1872 int ret;
1873
582be6b4
CW
1874 if (!IS_GEN5(dev))
1875 return -ENODEV;
1876
de227ef0
CW
1877 ret = mutex_lock_interruptible(&dev->struct_mutex);
1878 if (ret)
1879 return ret;
7648fa99
JB
1880
1881 temp = i915_mch_val(dev_priv);
1882 chipset = i915_chipset_val(dev_priv);
1883 gfx = i915_gfx_val(dev_priv);
de227ef0 1884 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1885
1886 seq_printf(m, "GMCH temp: %ld\n", temp);
1887 seq_printf(m, "Chipset power: %ld\n", chipset);
1888 seq_printf(m, "GFX power: %ld\n", gfx);
1889 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1890
1891 return 0;
1892}
1893
23b2f8bb
JB
1894static int i915_ring_freq_table(struct seq_file *m, void *unused)
1895{
9f25d007 1896 struct drm_info_node *node = m->private;
23b2f8bb 1897 struct drm_device *dev = node->minor->dev;
fac5e23e 1898 struct drm_i915_private *dev_priv = to_i915(dev);
5bfa0199 1899 int ret = 0;
23b2f8bb 1900 int gpu_freq, ia_freq;
f936ec34 1901 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1902
97d3308a 1903 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1904 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1905 return 0;
1906 }
1907
5bfa0199
PZ
1908 intel_runtime_pm_get(dev_priv);
1909
4fc688ce 1910 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1911 if (ret)
5bfa0199 1912 goto out;
23b2f8bb 1913
ef11bdb3 1914 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1915 /* Convert GT frequency to 50 HZ units */
1916 min_gpu_freq =
1917 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1918 max_gpu_freq =
1919 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1920 } else {
1921 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1922 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1923 }
1924
267f0c90 1925 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1926
f936ec34 1927 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1928 ia_freq = gpu_freq;
1929 sandybridge_pcode_read(dev_priv,
1930 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1931 &ia_freq);
3ebecd07 1932 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1933 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1934 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1935 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1936 ((ia_freq >> 0) & 0xff) * 100,
1937 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1938 }
1939
4fc688ce 1940 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1941
5bfa0199
PZ
1942out:
1943 intel_runtime_pm_put(dev_priv);
1944 return ret;
23b2f8bb
JB
1945}
1946
44834a67
CW
1947static int i915_opregion(struct seq_file *m, void *unused)
1948{
9f25d007 1949 struct drm_info_node *node = m->private;
44834a67 1950 struct drm_device *dev = node->minor->dev;
fac5e23e 1951 struct drm_i915_private *dev_priv = to_i915(dev);
44834a67
CW
1952 struct intel_opregion *opregion = &dev_priv->opregion;
1953 int ret;
1954
1955 ret = mutex_lock_interruptible(&dev->struct_mutex);
1956 if (ret)
0d38f009 1957 goto out;
44834a67 1958
2455a8e4
JN
1959 if (opregion->header)
1960 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1961
1962 mutex_unlock(&dev->struct_mutex);
1963
0d38f009 1964out:
44834a67
CW
1965 return 0;
1966}
1967
ada8f955
JN
1968static int i915_vbt(struct seq_file *m, void *unused)
1969{
1970 struct drm_info_node *node = m->private;
1971 struct drm_device *dev = node->minor->dev;
fac5e23e 1972 struct drm_i915_private *dev_priv = to_i915(dev);
ada8f955
JN
1973 struct intel_opregion *opregion = &dev_priv->opregion;
1974
1975 if (opregion->vbt)
1976 seq_write(m, opregion->vbt, opregion->vbt_size);
1977
1978 return 0;
1979}
1980
37811fcc
CW
1981static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1982{
9f25d007 1983 struct drm_info_node *node = m->private;
37811fcc 1984 struct drm_device *dev = node->minor->dev;
b13b8402 1985 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1986 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1987 int ret;
1988
1989 ret = mutex_lock_interruptible(&dev->struct_mutex);
1990 if (ret)
1991 return ret;
37811fcc 1992
0695726e 1993#ifdef CONFIG_DRM_FBDEV_EMULATION
25bcce94
CW
1994 if (to_i915(dev)->fbdev) {
1995 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1996
1997 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1998 fbdev_fb->base.width,
1999 fbdev_fb->base.height,
2000 fbdev_fb->base.depth,
2001 fbdev_fb->base.bits_per_pixel,
2002 fbdev_fb->base.modifier[0],
2003 drm_framebuffer_read_refcount(&fbdev_fb->base));
2004 describe_obj(m, fbdev_fb->obj);
2005 seq_putc(m, '\n');
2006 }
4520f53a 2007#endif
37811fcc 2008
4b096ac1 2009 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 2010 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
2011 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2012 if (fb == fbdev_fb)
37811fcc
CW
2013 continue;
2014
c1ca506d 2015 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2016 fb->base.width,
2017 fb->base.height,
2018 fb->base.depth,
623f9783 2019 fb->base.bits_per_pixel,
c1ca506d 2020 fb->base.modifier[0],
747a598f 2021 drm_framebuffer_read_refcount(&fb->base));
05394f39 2022 describe_obj(m, fb->obj);
267f0c90 2023 seq_putc(m, '\n');
37811fcc 2024 }
4b096ac1 2025 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2026 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2027
2028 return 0;
2029}
2030
7e37f889 2031static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
c9fe99bd
OM
2032{
2033 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
7e37f889
CW
2034 ring->space, ring->head, ring->tail,
2035 ring->last_retired_head);
c9fe99bd
OM
2036}
2037
e76d3630
BW
2038static int i915_context_status(struct seq_file *m, void *unused)
2039{
9f25d007 2040 struct drm_info_node *node = m->private;
e76d3630 2041 struct drm_device *dev = node->minor->dev;
fac5e23e 2042 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2043 struct intel_engine_cs *engine;
e2efd130 2044 struct i915_gem_context *ctx;
c3232b18 2045 int ret;
e76d3630 2046
f3d28878 2047 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2048 if (ret)
2049 return ret;
2050
a33afea5 2051 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2052 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2053 if (IS_ERR(ctx->file_priv)) {
2054 seq_puts(m, "(deleted) ");
2055 } else if (ctx->file_priv) {
2056 struct pid *pid = ctx->file_priv->file->pid;
2057 struct task_struct *task;
2058
2059 task = get_pid_task(pid, PIDTYPE_PID);
2060 if (task) {
2061 seq_printf(m, "(%s [%d]) ",
2062 task->comm, task->pid);
2063 put_task_struct(task);
2064 }
2065 } else {
2066 seq_puts(m, "(kernel) ");
2067 }
2068
bca44d80
CW
2069 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2070 seq_putc(m, '\n');
c9fe99bd 2071
bca44d80
CW
2072 for_each_engine(engine, dev_priv) {
2073 struct intel_context *ce = &ctx->engine[engine->id];
2074
2075 seq_printf(m, "%s: ", engine->name);
2076 seq_putc(m, ce->initialised ? 'I' : 'i');
2077 if (ce->state)
2078 describe_obj(m, ce->state);
dca33ecc 2079 if (ce->ring)
7e37f889 2080 describe_ctx_ring(m, ce->ring);
c9fe99bd 2081 seq_putc(m, '\n');
c9fe99bd 2082 }
a33afea5 2083
a33afea5 2084 seq_putc(m, '\n');
a168c293
BW
2085 }
2086
f3d28878 2087 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2088
2089 return 0;
2090}
2091
064ca1d2 2092static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2093 struct i915_gem_context *ctx,
0bc40be8 2094 struct intel_engine_cs *engine)
064ca1d2 2095{
bca44d80 2096 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2097 struct page *page;
2098 uint32_t *reg_state;
2099 int j;
2100 unsigned long ggtt_offset = 0;
2101
7069b144
CW
2102 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2103
064ca1d2 2104 if (ctx_obj == NULL) {
7069b144 2105 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2106 return;
2107 }
2108
064ca1d2
TD
2109 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2110 seq_puts(m, "\tNot bound in GGTT\n");
2111 else
2112 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2113
2114 if (i915_gem_object_get_pages(ctx_obj)) {
2115 seq_puts(m, "\tFailed to get pages for context object\n");
2116 return;
2117 }
2118
d1675198 2119 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2120 if (!WARN_ON(page == NULL)) {
2121 reg_state = kmap_atomic(page);
2122
2123 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2124 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2125 ggtt_offset + 4096 + (j * 4),
2126 reg_state[j], reg_state[j + 1],
2127 reg_state[j + 2], reg_state[j + 3]);
2128 }
2129 kunmap_atomic(reg_state);
2130 }
2131
2132 seq_putc(m, '\n');
2133}
2134
c0ab1ae9
BW
2135static int i915_dump_lrc(struct seq_file *m, void *unused)
2136{
2137 struct drm_info_node *node = (struct drm_info_node *) m->private;
2138 struct drm_device *dev = node->minor->dev;
fac5e23e 2139 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2140 struct intel_engine_cs *engine;
e2efd130 2141 struct i915_gem_context *ctx;
b4ac5afc 2142 int ret;
c0ab1ae9
BW
2143
2144 if (!i915.enable_execlists) {
2145 seq_printf(m, "Logical Ring Contexts are disabled\n");
2146 return 0;
2147 }
2148
2149 ret = mutex_lock_interruptible(&dev->struct_mutex);
2150 if (ret)
2151 return ret;
2152
e28e404c 2153 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2154 for_each_engine(engine, dev_priv)
2155 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2156
2157 mutex_unlock(&dev->struct_mutex);
2158
2159 return 0;
2160}
2161
4ba70e44
OM
2162static int i915_execlists(struct seq_file *m, void *data)
2163{
2164 struct drm_info_node *node = (struct drm_info_node *)m->private;
2165 struct drm_device *dev = node->minor->dev;
fac5e23e 2166 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2167 struct intel_engine_cs *engine;
4ba70e44
OM
2168 u32 status_pointer;
2169 u8 read_pointer;
2170 u8 write_pointer;
2171 u32 status;
2172 u32 ctx_id;
2173 struct list_head *cursor;
b4ac5afc 2174 int i, ret;
4ba70e44
OM
2175
2176 if (!i915.enable_execlists) {
2177 seq_puts(m, "Logical Ring Contexts are disabled\n");
2178 return 0;
2179 }
2180
2181 ret = mutex_lock_interruptible(&dev->struct_mutex);
2182 if (ret)
2183 return ret;
2184
fc0412ec
MT
2185 intel_runtime_pm_get(dev_priv);
2186
b4ac5afc 2187 for_each_engine(engine, dev_priv) {
6d3d8274 2188 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2189 int count = 0;
4ba70e44 2190
e2f80391 2191 seq_printf(m, "%s\n", engine->name);
4ba70e44 2192
e2f80391
TU
2193 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2194 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2195 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2196 status, ctx_id);
2197
e2f80391 2198 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2199 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2200
e2f80391 2201 read_pointer = engine->next_context_status_buffer;
5590a5f0 2202 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2203 if (read_pointer > write_pointer)
5590a5f0 2204 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2205 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2206 read_pointer, write_pointer);
2207
5590a5f0 2208 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2209 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2210 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2211
2212 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2213 i, status, ctx_id);
2214 }
2215
27af5eea 2216 spin_lock_bh(&engine->execlist_lock);
e2f80391 2217 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2218 count++;
e2f80391
TU
2219 head_req = list_first_entry_or_null(&engine->execlist_queue,
2220 struct drm_i915_gem_request,
2221 execlist_link);
27af5eea 2222 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2223
2224 seq_printf(m, "\t%d requests in queue\n", count);
2225 if (head_req) {
7069b144
CW
2226 seq_printf(m, "\tHead request context: %u\n",
2227 head_req->ctx->hw_id);
4ba70e44 2228 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2229 head_req->tail);
4ba70e44
OM
2230 }
2231
2232 seq_putc(m, '\n');
2233 }
2234
fc0412ec 2235 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2236 mutex_unlock(&dev->struct_mutex);
2237
2238 return 0;
2239}
2240
ea16a3cd
DV
2241static const char *swizzle_string(unsigned swizzle)
2242{
aee56cff 2243 switch (swizzle) {
ea16a3cd
DV
2244 case I915_BIT_6_SWIZZLE_NONE:
2245 return "none";
2246 case I915_BIT_6_SWIZZLE_9:
2247 return "bit9";
2248 case I915_BIT_6_SWIZZLE_9_10:
2249 return "bit9/bit10";
2250 case I915_BIT_6_SWIZZLE_9_11:
2251 return "bit9/bit11";
2252 case I915_BIT_6_SWIZZLE_9_10_11:
2253 return "bit9/bit10/bit11";
2254 case I915_BIT_6_SWIZZLE_9_17:
2255 return "bit9/bit17";
2256 case I915_BIT_6_SWIZZLE_9_10_17:
2257 return "bit9/bit10/bit17";
2258 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2259 return "unknown";
ea16a3cd
DV
2260 }
2261
2262 return "bug";
2263}
2264
2265static int i915_swizzle_info(struct seq_file *m, void *data)
2266{
9f25d007 2267 struct drm_info_node *node = m->private;
ea16a3cd 2268 struct drm_device *dev = node->minor->dev;
fac5e23e 2269 struct drm_i915_private *dev_priv = to_i915(dev);
22bcfc6a
DV
2270 int ret;
2271
2272 ret = mutex_lock_interruptible(&dev->struct_mutex);
2273 if (ret)
2274 return ret;
c8c8fb33 2275 intel_runtime_pm_get(dev_priv);
ea16a3cd 2276
ea16a3cd
DV
2277 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2278 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2279 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2280 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2281
2282 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2283 seq_printf(m, "DDC = 0x%08x\n",
2284 I915_READ(DCC));
656bfa3a
DV
2285 seq_printf(m, "DDC2 = 0x%08x\n",
2286 I915_READ(DCC2));
ea16a3cd
DV
2287 seq_printf(m, "C0DRB3 = 0x%04x\n",
2288 I915_READ16(C0DRB3));
2289 seq_printf(m, "C1DRB3 = 0x%04x\n",
2290 I915_READ16(C1DRB3));
9d3203e1 2291 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2292 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2293 I915_READ(MAD_DIMM_C0));
2294 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2295 I915_READ(MAD_DIMM_C1));
2296 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2297 I915_READ(MAD_DIMM_C2));
2298 seq_printf(m, "TILECTL = 0x%08x\n",
2299 I915_READ(TILECTL));
5907f5fb 2300 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2301 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2302 I915_READ(GAMTARBMODE));
2303 else
2304 seq_printf(m, "ARB_MODE = 0x%08x\n",
2305 I915_READ(ARB_MODE));
3fa7d235
DV
2306 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2307 I915_READ(DISP_ARB_CTL));
ea16a3cd 2308 }
656bfa3a
DV
2309
2310 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2311 seq_puts(m, "L-shaped memory detected\n");
2312
c8c8fb33 2313 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2314 mutex_unlock(&dev->struct_mutex);
2315
2316 return 0;
2317}
2318
1c60fef5
BW
2319static int per_file_ctx(int id, void *ptr, void *data)
2320{
e2efd130 2321 struct i915_gem_context *ctx = ptr;
1c60fef5 2322 struct seq_file *m = data;
ae6c4806
DV
2323 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2324
2325 if (!ppgtt) {
2326 seq_printf(m, " no ppgtt for context %d\n",
2327 ctx->user_handle);
2328 return 0;
2329 }
1c60fef5 2330
f83d6518
OM
2331 if (i915_gem_context_is_default(ctx))
2332 seq_puts(m, " default context:\n");
2333 else
821d66dd 2334 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2335 ppgtt->debug_dump(ppgtt, m);
2336
2337 return 0;
2338}
2339
77df6772 2340static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2341{
fac5e23e 2342 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2343 struct intel_engine_cs *engine;
77df6772 2344 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2345 int i;
3cf17fc5 2346
77df6772
BW
2347 if (!ppgtt)
2348 return;
2349
b4ac5afc 2350 for_each_engine(engine, dev_priv) {
e2f80391 2351 seq_printf(m, "%s\n", engine->name);
77df6772 2352 for (i = 0; i < 4; i++) {
e2f80391 2353 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2354 pdp <<= 32;
e2f80391 2355 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2356 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2357 }
2358 }
2359}
2360
2361static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2362{
fac5e23e 2363 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2364 struct intel_engine_cs *engine;
3cf17fc5 2365
7e22dbbb 2366 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2367 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2368
b4ac5afc 2369 for_each_engine(engine, dev_priv) {
e2f80391 2370 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2371 if (IS_GEN7(dev_priv))
e2f80391
TU
2372 seq_printf(m, "GFX_MODE: 0x%08x\n",
2373 I915_READ(RING_MODE_GEN7(engine)));
2374 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2375 I915_READ(RING_PP_DIR_BASE(engine)));
2376 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2377 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2378 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2379 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2380 }
2381 if (dev_priv->mm.aliasing_ppgtt) {
2382 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2383
267f0c90 2384 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2385 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2386
87d60b63 2387 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2388 }
1c60fef5 2389
3cf17fc5 2390 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2391}
2392
2393static int i915_ppgtt_info(struct seq_file *m, void *data)
2394{
9f25d007 2395 struct drm_info_node *node = m->private;
77df6772 2396 struct drm_device *dev = node->minor->dev;
fac5e23e 2397 struct drm_i915_private *dev_priv = to_i915(dev);
ea91e401 2398 struct drm_file *file;
77df6772
BW
2399
2400 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2401 if (ret)
2402 return ret;
c8c8fb33 2403 intel_runtime_pm_get(dev_priv);
77df6772
BW
2404
2405 if (INTEL_INFO(dev)->gen >= 8)
2406 gen8_ppgtt_info(m, dev);
2407 else if (INTEL_INFO(dev)->gen >= 6)
2408 gen6_ppgtt_info(m, dev);
2409
1d2ac403 2410 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2411 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2412 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2413 struct task_struct *task;
ea91e401 2414
7cb5dff8 2415 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2416 if (!task) {
2417 ret = -ESRCH;
b0212486 2418 goto out_unlock;
06812760 2419 }
7cb5dff8
GT
2420 seq_printf(m, "\nproc: %s\n", task->comm);
2421 put_task_struct(task);
ea91e401
MT
2422 idr_for_each(&file_priv->context_idr, per_file_ctx,
2423 (void *)(unsigned long)m);
2424 }
b0212486 2425out_unlock:
1d2ac403 2426 mutex_unlock(&dev->filelist_mutex);
ea91e401 2427
c8c8fb33 2428 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2429 mutex_unlock(&dev->struct_mutex);
2430
06812760 2431 return ret;
3cf17fc5
DV
2432}
2433
f5a4c67d
CW
2434static int count_irq_waiters(struct drm_i915_private *i915)
2435{
e2f80391 2436 struct intel_engine_cs *engine;
f5a4c67d 2437 int count = 0;
f5a4c67d 2438
b4ac5afc 2439 for_each_engine(engine, i915)
688e6c72 2440 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2441
2442 return count;
2443}
2444
1854d5ca
CW
2445static int i915_rps_boost_info(struct seq_file *m, void *data)
2446{
2447 struct drm_info_node *node = m->private;
2448 struct drm_device *dev = node->minor->dev;
fac5e23e 2449 struct drm_i915_private *dev_priv = to_i915(dev);
1854d5ca 2450 struct drm_file *file;
1854d5ca 2451
f5a4c67d 2452 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2453 seq_printf(m, "GPU busy? %s [%x]\n",
2454 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d
CW
2455 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2456 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2457 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2458 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2459 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2460 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2461 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2462
2463 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2464 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2465 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2466 struct drm_i915_file_private *file_priv = file->driver_priv;
2467 struct task_struct *task;
2468
2469 rcu_read_lock();
2470 task = pid_task(file->pid, PIDTYPE_PID);
2471 seq_printf(m, "%s [%d]: %d boosts%s\n",
2472 task ? task->comm : "<unknown>",
2473 task ? task->pid : -1,
2e1b8730
CW
2474 file_priv->rps.boosts,
2475 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2476 rcu_read_unlock();
2477 }
197be2ae 2478 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2479 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2480 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2481
8d3afd7d 2482 return 0;
1854d5ca
CW
2483}
2484
63573eb7
BW
2485static int i915_llc(struct seq_file *m, void *data)
2486{
9f25d007 2487 struct drm_info_node *node = m->private;
63573eb7 2488 struct drm_device *dev = node->minor->dev;
fac5e23e 2489 struct drm_i915_private *dev_priv = to_i915(dev);
3accaf7e 2490 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2491
63573eb7 2492 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2493 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2494 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2495
2496 return 0;
2497}
2498
fdf5d357
AD
2499static int i915_guc_load_status_info(struct seq_file *m, void *data)
2500{
2501 struct drm_info_node *node = m->private;
fac5e23e 2502 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
fdf5d357
AD
2503 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2504 u32 tmp, i;
2505
2d1fe073 2506 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2507 return 0;
2508
2509 seq_printf(m, "GuC firmware status:\n");
2510 seq_printf(m, "\tpath: %s\n",
2511 guc_fw->guc_fw_path);
2512 seq_printf(m, "\tfetch: %s\n",
2513 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2514 seq_printf(m, "\tload: %s\n",
2515 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2516 seq_printf(m, "\tversion wanted: %d.%d\n",
2517 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2518 seq_printf(m, "\tversion found: %d.%d\n",
2519 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2520 seq_printf(m, "\theader: offset is %d; size = %d\n",
2521 guc_fw->header_offset, guc_fw->header_size);
2522 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2523 guc_fw->ucode_offset, guc_fw->ucode_size);
2524 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2525 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2526
2527 tmp = I915_READ(GUC_STATUS);
2528
2529 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2530 seq_printf(m, "\tBootrom status = 0x%x\n",
2531 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2532 seq_printf(m, "\tuKernel status = 0x%x\n",
2533 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2534 seq_printf(m, "\tMIA Core status = 0x%x\n",
2535 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2536 seq_puts(m, "\nScratch registers:\n");
2537 for (i = 0; i < 16; i++)
2538 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2539
2540 return 0;
2541}
2542
8b417c26
DG
2543static void i915_guc_client_info(struct seq_file *m,
2544 struct drm_i915_private *dev_priv,
2545 struct i915_guc_client *client)
2546{
e2f80391 2547 struct intel_engine_cs *engine;
8b417c26 2548 uint64_t tot = 0;
8b417c26
DG
2549
2550 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2551 client->priority, client->ctx_index, client->proc_desc_offset);
2552 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2553 client->doorbell_id, client->doorbell_offset, client->cookie);
2554 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2555 client->wq_size, client->wq_offset, client->wq_tail);
2556
551aaecd 2557 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2558 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2559 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2560 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2561
b4ac5afc 2562 for_each_engine(engine, dev_priv) {
8b417c26 2563 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2564 client->submissions[engine->id],
e2f80391 2565 engine->name);
0b63bb14 2566 tot += client->submissions[engine->id];
8b417c26
DG
2567 }
2568 seq_printf(m, "\tTotal: %llu\n", tot);
2569}
2570
2571static int i915_guc_info(struct seq_file *m, void *data)
2572{
2573 struct drm_info_node *node = m->private;
2574 struct drm_device *dev = node->minor->dev;
fac5e23e 2575 struct drm_i915_private *dev_priv = to_i915(dev);
8b417c26 2576 struct intel_guc guc;
0a0b457f 2577 struct i915_guc_client client = {};
e2f80391 2578 struct intel_engine_cs *engine;
8b417c26
DG
2579 u64 total = 0;
2580
2d1fe073 2581 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2582 return 0;
2583
5a843307
AD
2584 if (mutex_lock_interruptible(&dev->struct_mutex))
2585 return 0;
2586
8b417c26 2587 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2588 guc = dev_priv->guc;
5a843307 2589 if (guc.execbuf_client)
8b417c26 2590 client = *guc.execbuf_client;
5a843307
AD
2591
2592 mutex_unlock(&dev->struct_mutex);
8b417c26 2593
9636f6db
DG
2594 seq_printf(m, "Doorbell map:\n");
2595 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2596 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2597
8b417c26
DG
2598 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2599 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2600 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2601 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2602 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2603
2604 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2605 for_each_engine(engine, dev_priv) {
397097b0 2606 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2607 engine->name, guc.submissions[engine->id],
2608 guc.last_seqno[engine->id]);
2609 total += guc.submissions[engine->id];
8b417c26
DG
2610 }
2611 seq_printf(m, "\t%s: %llu\n", "Total", total);
2612
2613 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2614 i915_guc_client_info(m, dev_priv, &client);
2615
2616 /* Add more as required ... */
2617
2618 return 0;
2619}
2620
4c7e77fc
AD
2621static int i915_guc_log_dump(struct seq_file *m, void *data)
2622{
2623 struct drm_info_node *node = m->private;
2624 struct drm_device *dev = node->minor->dev;
fac5e23e 2625 struct drm_i915_private *dev_priv = to_i915(dev);
4c7e77fc
AD
2626 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2627 u32 *log;
2628 int i = 0, pg;
2629
2630 if (!log_obj)
2631 return 0;
2632
2633 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2634 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2635
2636 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2637 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2638 *(log + i), *(log + i + 1),
2639 *(log + i + 2), *(log + i + 3));
2640
2641 kunmap_atomic(log);
2642 }
2643
2644 seq_putc(m, '\n');
2645
2646 return 0;
2647}
2648
e91fd8c6
RV
2649static int i915_edp_psr_status(struct seq_file *m, void *data)
2650{
2651 struct drm_info_node *node = m->private;
2652 struct drm_device *dev = node->minor->dev;
fac5e23e 2653 struct drm_i915_private *dev_priv = to_i915(dev);
a031d709 2654 u32 psrperf = 0;
a6cbdb8e
RV
2655 u32 stat[3];
2656 enum pipe pipe;
a031d709 2657 bool enabled = false;
e91fd8c6 2658
3553a8ea
DL
2659 if (!HAS_PSR(dev)) {
2660 seq_puts(m, "PSR not supported\n");
2661 return 0;
2662 }
2663
c8c8fb33
PZ
2664 intel_runtime_pm_get(dev_priv);
2665
fa128fa6 2666 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2667 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2668 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2669 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2670 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2671 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2672 dev_priv->psr.busy_frontbuffer_bits);
2673 seq_printf(m, "Re-enable work scheduled: %s\n",
2674 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2675
3553a8ea 2676 if (HAS_DDI(dev))
443a389f 2677 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2678 else {
2679 for_each_pipe(dev_priv, pipe) {
2680 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2681 VLV_EDP_PSR_CURR_STATE_MASK;
2682 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2683 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2684 enabled = true;
a6cbdb8e
RV
2685 }
2686 }
60e5ffe3
RV
2687
2688 seq_printf(m, "Main link in standby mode: %s\n",
2689 yesno(dev_priv->psr.link_standby));
2690
a6cbdb8e
RV
2691 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2692
2693 if (!HAS_DDI(dev))
2694 for_each_pipe(dev_priv, pipe) {
2695 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2696 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2697 seq_printf(m, " pipe %c", pipe_name(pipe));
2698 }
2699 seq_puts(m, "\n");
e91fd8c6 2700
05eec3c2
RV
2701 /*
2702 * VLV/CHV PSR has no kind of performance counter
2703 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2704 */
2705 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2706 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2707 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2708
2709 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2710 }
fa128fa6 2711 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2712
c8c8fb33 2713 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2714 return 0;
2715}
2716
d2e216d0
RV
2717static int i915_sink_crc(struct seq_file *m, void *data)
2718{
2719 struct drm_info_node *node = m->private;
2720 struct drm_device *dev = node->minor->dev;
d2e216d0
RV
2721 struct intel_connector *connector;
2722 struct intel_dp *intel_dp = NULL;
2723 int ret;
2724 u8 crc[6];
2725
2726 drm_modeset_lock_all(dev);
aca5e361 2727 for_each_intel_connector(dev, connector) {
26c17cf6 2728 struct drm_crtc *crtc;
d2e216d0 2729
26c17cf6 2730 if (!connector->base.state->best_encoder)
d2e216d0
RV
2731 continue;
2732
26c17cf6
ML
2733 crtc = connector->base.state->crtc;
2734 if (!crtc->state->active)
b6ae3c7c
PZ
2735 continue;
2736
26c17cf6 2737 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2738 continue;
2739
26c17cf6 2740 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2741
2742 ret = intel_dp_sink_crc(intel_dp, crc);
2743 if (ret)
2744 goto out;
2745
2746 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2747 crc[0], crc[1], crc[2],
2748 crc[3], crc[4], crc[5]);
2749 goto out;
2750 }
2751 ret = -ENODEV;
2752out:
2753 drm_modeset_unlock_all(dev);
2754 return ret;
2755}
2756
ec013e7f
JB
2757static int i915_energy_uJ(struct seq_file *m, void *data)
2758{
2759 struct drm_info_node *node = m->private;
2760 struct drm_device *dev = node->minor->dev;
fac5e23e 2761 struct drm_i915_private *dev_priv = to_i915(dev);
ec013e7f
JB
2762 u64 power;
2763 u32 units;
2764
2765 if (INTEL_INFO(dev)->gen < 6)
2766 return -ENODEV;
2767
36623ef8
PZ
2768 intel_runtime_pm_get(dev_priv);
2769
ec013e7f
JB
2770 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2771 power = (power & 0x1f00) >> 8;
2772 units = 1000000 / (1 << power); /* convert to uJ */
2773 power = I915_READ(MCH_SECP_NRG_STTS);
2774 power *= units;
2775
36623ef8
PZ
2776 intel_runtime_pm_put(dev_priv);
2777
ec013e7f 2778 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2779
2780 return 0;
2781}
2782
6455c870 2783static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2784{
9f25d007 2785 struct drm_info_node *node = m->private;
371db66a 2786 struct drm_device *dev = node->minor->dev;
fac5e23e 2787 struct drm_i915_private *dev_priv = to_i915(dev);
371db66a 2788
a156e64d
CW
2789 if (!HAS_RUNTIME_PM(dev_priv))
2790 seq_puts(m, "Runtime power management not supported\n");
371db66a 2791
67d97da3 2792 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2793 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2794 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2795#ifdef CONFIG_PM
a6aaec8b
DL
2796 seq_printf(m, "Usage count: %d\n",
2797 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2798#else
2799 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2800#endif
a156e64d 2801 seq_printf(m, "PCI device power state: %s [%d]\n",
91c8a326
CW
2802 pci_power_name(dev_priv->drm.pdev->current_state),
2803 dev_priv->drm.pdev->current_state);
371db66a 2804
ec013e7f
JB
2805 return 0;
2806}
2807
1da51581
ID
2808static int i915_power_domain_info(struct seq_file *m, void *unused)
2809{
9f25d007 2810 struct drm_info_node *node = m->private;
1da51581 2811 struct drm_device *dev = node->minor->dev;
fac5e23e 2812 struct drm_i915_private *dev_priv = to_i915(dev);
1da51581
ID
2813 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2814 int i;
2815
2816 mutex_lock(&power_domains->lock);
2817
2818 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2819 for (i = 0; i < power_domains->power_well_count; i++) {
2820 struct i915_power_well *power_well;
2821 enum intel_display_power_domain power_domain;
2822
2823 power_well = &power_domains->power_wells[i];
2824 seq_printf(m, "%-25s %d\n", power_well->name,
2825 power_well->count);
2826
2827 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2828 power_domain++) {
2829 if (!(BIT(power_domain) & power_well->domains))
2830 continue;
2831
2832 seq_printf(m, " %-23s %d\n",
9895ad03 2833 intel_display_power_domain_str(power_domain),
1da51581
ID
2834 power_domains->domain_use_count[power_domain]);
2835 }
2836 }
2837
2838 mutex_unlock(&power_domains->lock);
2839
2840 return 0;
2841}
2842
b7cec66d
DL
2843static int i915_dmc_info(struct seq_file *m, void *unused)
2844{
2845 struct drm_info_node *node = m->private;
2846 struct drm_device *dev = node->minor->dev;
fac5e23e 2847 struct drm_i915_private *dev_priv = to_i915(dev);
b7cec66d
DL
2848 struct intel_csr *csr;
2849
2850 if (!HAS_CSR(dev)) {
2851 seq_puts(m, "not supported\n");
2852 return 0;
2853 }
2854
2855 csr = &dev_priv->csr;
2856
6fb403de
MK
2857 intel_runtime_pm_get(dev_priv);
2858
b7cec66d
DL
2859 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2860 seq_printf(m, "path: %s\n", csr->fw_path);
2861
2862 if (!csr->dmc_payload)
6fb403de 2863 goto out;
b7cec66d
DL
2864
2865 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2866 CSR_VERSION_MINOR(csr->version));
2867
8337206d
DL
2868 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2869 seq_printf(m, "DC3 -> DC5 count: %d\n",
2870 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2871 seq_printf(m, "DC5 -> DC6 count: %d\n",
2872 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2873 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2874 seq_printf(m, "DC3 -> DC5 count: %d\n",
2875 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2876 }
2877
6fb403de
MK
2878out:
2879 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2880 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2881 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2882
8337206d
DL
2883 intel_runtime_pm_put(dev_priv);
2884
b7cec66d
DL
2885 return 0;
2886}
2887
53f5e3ca
JB
2888static void intel_seq_print_mode(struct seq_file *m, int tabs,
2889 struct drm_display_mode *mode)
2890{
2891 int i;
2892
2893 for (i = 0; i < tabs; i++)
2894 seq_putc(m, '\t');
2895
2896 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2897 mode->base.id, mode->name,
2898 mode->vrefresh, mode->clock,
2899 mode->hdisplay, mode->hsync_start,
2900 mode->hsync_end, mode->htotal,
2901 mode->vdisplay, mode->vsync_start,
2902 mode->vsync_end, mode->vtotal,
2903 mode->type, mode->flags);
2904}
2905
2906static void intel_encoder_info(struct seq_file *m,
2907 struct intel_crtc *intel_crtc,
2908 struct intel_encoder *intel_encoder)
2909{
9f25d007 2910 struct drm_info_node *node = m->private;
53f5e3ca
JB
2911 struct drm_device *dev = node->minor->dev;
2912 struct drm_crtc *crtc = &intel_crtc->base;
2913 struct intel_connector *intel_connector;
2914 struct drm_encoder *encoder;
2915
2916 encoder = &intel_encoder->base;
2917 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2918 encoder->base.id, encoder->name);
53f5e3ca
JB
2919 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2920 struct drm_connector *connector = &intel_connector->base;
2921 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2922 connector->base.id,
c23cc417 2923 connector->name,
53f5e3ca
JB
2924 drm_get_connector_status_name(connector->status));
2925 if (connector->status == connector_status_connected) {
2926 struct drm_display_mode *mode = &crtc->mode;
2927 seq_printf(m, ", mode:\n");
2928 intel_seq_print_mode(m, 2, mode);
2929 } else {
2930 seq_putc(m, '\n');
2931 }
2932 }
2933}
2934
2935static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2936{
9f25d007 2937 struct drm_info_node *node = m->private;
53f5e3ca
JB
2938 struct drm_device *dev = node->minor->dev;
2939 struct drm_crtc *crtc = &intel_crtc->base;
2940 struct intel_encoder *intel_encoder;
23a48d53
ML
2941 struct drm_plane_state *plane_state = crtc->primary->state;
2942 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2943
23a48d53 2944 if (fb)
5aa8a937 2945 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2946 fb->base.id, plane_state->src_x >> 16,
2947 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2948 else
2949 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2950 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2951 intel_encoder_info(m, intel_crtc, intel_encoder);
2952}
2953
2954static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2955{
2956 struct drm_display_mode *mode = panel->fixed_mode;
2957
2958 seq_printf(m, "\tfixed mode:\n");
2959 intel_seq_print_mode(m, 2, mode);
2960}
2961
2962static void intel_dp_info(struct seq_file *m,
2963 struct intel_connector *intel_connector)
2964{
2965 struct intel_encoder *intel_encoder = intel_connector->encoder;
2966 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2967
2968 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2969 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2970 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2971 intel_panel_info(m, &intel_connector->panel);
2972}
2973
2974static void intel_hdmi_info(struct seq_file *m,
2975 struct intel_connector *intel_connector)
2976{
2977 struct intel_encoder *intel_encoder = intel_connector->encoder;
2978 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2979
742f491d 2980 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2981}
2982
2983static void intel_lvds_info(struct seq_file *m,
2984 struct intel_connector *intel_connector)
2985{
2986 intel_panel_info(m, &intel_connector->panel);
2987}
2988
2989static void intel_connector_info(struct seq_file *m,
2990 struct drm_connector *connector)
2991{
2992 struct intel_connector *intel_connector = to_intel_connector(connector);
2993 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2994 struct drm_display_mode *mode;
53f5e3ca
JB
2995
2996 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2997 connector->base.id, connector->name,
53f5e3ca
JB
2998 drm_get_connector_status_name(connector->status));
2999 if (connector->status == connector_status_connected) {
3000 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3001 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3002 connector->display_info.width_mm,
3003 connector->display_info.height_mm);
3004 seq_printf(m, "\tsubpixel order: %s\n",
3005 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3006 seq_printf(m, "\tCEA rev: %d\n",
3007 connector->display_info.cea_rev);
3008 }
ee648a74
ML
3009
3010 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3011 return;
3012
3013 switch (connector->connector_type) {
3014 case DRM_MODE_CONNECTOR_DisplayPort:
3015 case DRM_MODE_CONNECTOR_eDP:
3016 intel_dp_info(m, intel_connector);
3017 break;
3018 case DRM_MODE_CONNECTOR_LVDS:
3019 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 3020 intel_lvds_info(m, intel_connector);
ee648a74
ML
3021 break;
3022 case DRM_MODE_CONNECTOR_HDMIA:
3023 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3024 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3025 intel_hdmi_info(m, intel_connector);
3026 break;
3027 default:
3028 break;
36cd7444 3029 }
53f5e3ca 3030
f103fc7d
JB
3031 seq_printf(m, "\tmodes:\n");
3032 list_for_each_entry(mode, &connector->modes, head)
3033 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3034}
3035
065f2ec2
CW
3036static bool cursor_active(struct drm_device *dev, int pipe)
3037{
fac5e23e 3038 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3039 u32 state;
3040
3041 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3042 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3043 else
5efb3e28 3044 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3045
3046 return state;
3047}
3048
3049static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3050{
fac5e23e 3051 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3052 u32 pos;
3053
5efb3e28 3054 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3055
3056 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3057 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3058 *x = -*x;
3059
3060 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3061 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3062 *y = -*y;
3063
3064 return cursor_active(dev, pipe);
3065}
3066
3abc4e09
RF
3067static const char *plane_type(enum drm_plane_type type)
3068{
3069 switch (type) {
3070 case DRM_PLANE_TYPE_OVERLAY:
3071 return "OVL";
3072 case DRM_PLANE_TYPE_PRIMARY:
3073 return "PRI";
3074 case DRM_PLANE_TYPE_CURSOR:
3075 return "CUR";
3076 /*
3077 * Deliberately omitting default: to generate compiler warnings
3078 * when a new drm_plane_type gets added.
3079 */
3080 }
3081
3082 return "unknown";
3083}
3084
3085static const char *plane_rotation(unsigned int rotation)
3086{
3087 static char buf[48];
3088 /*
3089 * According to doc only one DRM_ROTATE_ is allowed but this
3090 * will print them all to visualize if the values are misused
3091 */
3092 snprintf(buf, sizeof(buf),
3093 "%s%s%s%s%s%s(0x%08x)",
3094 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3095 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3096 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3097 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3098 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3099 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3100 rotation);
3101
3102 return buf;
3103}
3104
3105static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3106{
3107 struct drm_info_node *node = m->private;
3108 struct drm_device *dev = node->minor->dev;
3109 struct intel_plane *intel_plane;
3110
3111 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3112 struct drm_plane_state *state;
3113 struct drm_plane *plane = &intel_plane->base;
3114
3115 if (!plane->state) {
3116 seq_puts(m, "plane->state is NULL!\n");
3117 continue;
3118 }
3119
3120 state = plane->state;
3121
3122 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3123 plane->base.id,
3124 plane_type(intel_plane->base.type),
3125 state->crtc_x, state->crtc_y,
3126 state->crtc_w, state->crtc_h,
3127 (state->src_x >> 16),
3128 ((state->src_x & 0xffff) * 15625) >> 10,
3129 (state->src_y >> 16),
3130 ((state->src_y & 0xffff) * 15625) >> 10,
3131 (state->src_w >> 16),
3132 ((state->src_w & 0xffff) * 15625) >> 10,
3133 (state->src_h >> 16),
3134 ((state->src_h & 0xffff) * 15625) >> 10,
3135 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3136 plane_rotation(state->rotation));
3137 }
3138}
3139
3140static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3141{
3142 struct intel_crtc_state *pipe_config;
3143 int num_scalers = intel_crtc->num_scalers;
3144 int i;
3145
3146 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3147
3148 /* Not all platformas have a scaler */
3149 if (num_scalers) {
3150 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3151 num_scalers,
3152 pipe_config->scaler_state.scaler_users,
3153 pipe_config->scaler_state.scaler_id);
3154
3155 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3156 struct intel_scaler *sc =
3157 &pipe_config->scaler_state.scalers[i];
3158
3159 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3160 i, yesno(sc->in_use), sc->mode);
3161 }
3162 seq_puts(m, "\n");
3163 } else {
3164 seq_puts(m, "\tNo scalers available on this platform\n");
3165 }
3166}
3167
53f5e3ca
JB
3168static int i915_display_info(struct seq_file *m, void *unused)
3169{
9f25d007 3170 struct drm_info_node *node = m->private;
53f5e3ca 3171 struct drm_device *dev = node->minor->dev;
fac5e23e 3172 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2 3173 struct intel_crtc *crtc;
53f5e3ca
JB
3174 struct drm_connector *connector;
3175
b0e5ddf3 3176 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3177 drm_modeset_lock_all(dev);
3178 seq_printf(m, "CRTC info\n");
3179 seq_printf(m, "---------\n");
d3fcc808 3180 for_each_intel_crtc(dev, crtc) {
065f2ec2 3181 bool active;
f77076c9 3182 struct intel_crtc_state *pipe_config;
065f2ec2 3183 int x, y;
53f5e3ca 3184
f77076c9
ML
3185 pipe_config = to_intel_crtc_state(crtc->base.state);
3186
3abc4e09 3187 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3188 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3189 yesno(pipe_config->base.active),
3abc4e09
RF
3190 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3191 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3192
f77076c9 3193 if (pipe_config->base.active) {
065f2ec2
CW
3194 intel_crtc_info(m, crtc);
3195
a23dc658 3196 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3197 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3198 yesno(crtc->cursor_base),
3dd512fb
MR
3199 x, y, crtc->base.cursor->state->crtc_w,
3200 crtc->base.cursor->state->crtc_h,
57127efa 3201 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3202 intel_scaler_info(m, crtc);
3203 intel_plane_info(m, crtc);
a23dc658 3204 }
cace841c
DV
3205
3206 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3207 yesno(!crtc->cpu_fifo_underrun_disabled),
3208 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3209 }
3210
3211 seq_printf(m, "\n");
3212 seq_printf(m, "Connector info\n");
3213 seq_printf(m, "--------------\n");
3214 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3215 intel_connector_info(m, connector);
3216 }
3217 drm_modeset_unlock_all(dev);
b0e5ddf3 3218 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3219
3220 return 0;
3221}
3222
e04934cf
BW
3223static int i915_semaphore_status(struct seq_file *m, void *unused)
3224{
3225 struct drm_info_node *node = (struct drm_info_node *) m->private;
3226 struct drm_device *dev = node->minor->dev;
fac5e23e 3227 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3228 struct intel_engine_cs *engine;
e04934cf 3229 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3230 enum intel_engine_id id;
3231 int j, ret;
e04934cf 3232
39df9190 3233 if (!i915.semaphores) {
e04934cf
BW
3234 seq_puts(m, "Semaphores are disabled\n");
3235 return 0;
3236 }
3237
3238 ret = mutex_lock_interruptible(&dev->struct_mutex);
3239 if (ret)
3240 return ret;
03872064 3241 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3242
3243 if (IS_BROADWELL(dev)) {
3244 struct page *page;
3245 uint64_t *seqno;
3246
3247 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3248
3249 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3250 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3251 uint64_t offset;
3252
e2f80391 3253 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3254
3255 seq_puts(m, " Last signal:");
3256 for (j = 0; j < num_rings; j++) {
c3232b18 3257 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3258 seq_printf(m, "0x%08llx (0x%02llx) ",
3259 seqno[offset], offset * 8);
3260 }
3261 seq_putc(m, '\n');
3262
3263 seq_puts(m, " Last wait: ");
3264 for (j = 0; j < num_rings; j++) {
c3232b18 3265 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3266 seq_printf(m, "0x%08llx (0x%02llx) ",
3267 seqno[offset], offset * 8);
3268 }
3269 seq_putc(m, '\n');
3270
3271 }
3272 kunmap_atomic(seqno);
3273 } else {
3274 seq_puts(m, " Last signal:");
b4ac5afc 3275 for_each_engine(engine, dev_priv)
e04934cf
BW
3276 for (j = 0; j < num_rings; j++)
3277 seq_printf(m, "0x%08x\n",
e2f80391 3278 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3279 seq_putc(m, '\n');
3280 }
3281
3282 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3283 for_each_engine(engine, dev_priv) {
3284 for (j = 0; j < num_rings; j++)
e2f80391
TU
3285 seq_printf(m, " 0x%08x ",
3286 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3287 seq_putc(m, '\n');
3288 }
3289 seq_putc(m, '\n');
3290
03872064 3291 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3292 mutex_unlock(&dev->struct_mutex);
3293 return 0;
3294}
3295
728e29d7
DV
3296static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3297{
3298 struct drm_info_node *node = (struct drm_info_node *) m->private;
3299 struct drm_device *dev = node->minor->dev;
fac5e23e 3300 struct drm_i915_private *dev_priv = to_i915(dev);
728e29d7
DV
3301 int i;
3302
3303 drm_modeset_lock_all(dev);
3304 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3305 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3306
3307 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3308 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3309 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3310 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3311 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3312 seq_printf(m, " dpll_md: 0x%08x\n",
3313 pll->config.hw_state.dpll_md);
3314 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3315 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3316 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3317 }
3318 drm_modeset_unlock_all(dev);
3319
3320 return 0;
3321}
3322
1ed1ef9d 3323static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3324{
3325 int i;
3326 int ret;
e2f80391 3327 struct intel_engine_cs *engine;
888b5995
AS
3328 struct drm_info_node *node = (struct drm_info_node *) m->private;
3329 struct drm_device *dev = node->minor->dev;
fac5e23e 3330 struct drm_i915_private *dev_priv = to_i915(dev);
33136b06 3331 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3332 enum intel_engine_id id;
888b5995 3333
888b5995
AS
3334 ret = mutex_lock_interruptible(&dev->struct_mutex);
3335 if (ret)
3336 return ret;
3337
3338 intel_runtime_pm_get(dev_priv);
3339
33136b06 3340 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3341 for_each_engine_id(engine, dev_priv, id)
33136b06 3342 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3343 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3344 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3345 i915_reg_t addr;
3346 u32 mask, value, read;
2fa60f6d 3347 bool ok;
888b5995 3348
33136b06
AS
3349 addr = workarounds->reg[i].addr;
3350 mask = workarounds->reg[i].mask;
3351 value = workarounds->reg[i].value;
2fa60f6d
MK
3352 read = I915_READ(addr);
3353 ok = (value & mask) == (read & mask);
3354 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3355 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3356 }
3357
3358 intel_runtime_pm_put(dev_priv);
3359 mutex_unlock(&dev->struct_mutex);
3360
3361 return 0;
3362}
3363
c5511e44
DL
3364static int i915_ddb_info(struct seq_file *m, void *unused)
3365{
3366 struct drm_info_node *node = m->private;
3367 struct drm_device *dev = node->minor->dev;
fac5e23e 3368 struct drm_i915_private *dev_priv = to_i915(dev);
c5511e44
DL
3369 struct skl_ddb_allocation *ddb;
3370 struct skl_ddb_entry *entry;
3371 enum pipe pipe;
3372 int plane;
3373
2fcffe19
DL
3374 if (INTEL_INFO(dev)->gen < 9)
3375 return 0;
3376
c5511e44
DL
3377 drm_modeset_lock_all(dev);
3378
3379 ddb = &dev_priv->wm.skl_hw.ddb;
3380
3381 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3382
3383 for_each_pipe(dev_priv, pipe) {
3384 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3385
dd740780 3386 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3387 entry = &ddb->plane[pipe][plane];
3388 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3389 entry->start, entry->end,
3390 skl_ddb_entry_size(entry));
3391 }
3392
4969d33e 3393 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3394 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3395 entry->end, skl_ddb_entry_size(entry));
3396 }
3397
3398 drm_modeset_unlock_all(dev);
3399
3400 return 0;
3401}
3402
a54746e3
VK
3403static void drrs_status_per_crtc(struct seq_file *m,
3404 struct drm_device *dev, struct intel_crtc *intel_crtc)
3405{
fac5e23e 3406 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3407 struct i915_drrs *drrs = &dev_priv->drrs;
3408 int vrefresh = 0;
26875fe5 3409 struct drm_connector *connector;
a54746e3 3410
26875fe5
ML
3411 drm_for_each_connector(connector, dev) {
3412 if (connector->state->crtc != &intel_crtc->base)
3413 continue;
3414
3415 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3416 }
3417
3418 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3419 seq_puts(m, "\tVBT: DRRS_type: Static");
3420 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3421 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3422 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3423 seq_puts(m, "\tVBT: DRRS_type: None");
3424 else
3425 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3426
3427 seq_puts(m, "\n\n");
3428
f77076c9 3429 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3430 struct intel_panel *panel;
3431
3432 mutex_lock(&drrs->mutex);
3433 /* DRRS Supported */
3434 seq_puts(m, "\tDRRS Supported: Yes\n");
3435
3436 /* disable_drrs() will make drrs->dp NULL */
3437 if (!drrs->dp) {
3438 seq_puts(m, "Idleness DRRS: Disabled");
3439 mutex_unlock(&drrs->mutex);
3440 return;
3441 }
3442
3443 panel = &drrs->dp->attached_connector->panel;
3444 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3445 drrs->busy_frontbuffer_bits);
3446
3447 seq_puts(m, "\n\t\t");
3448 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3449 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3450 vrefresh = panel->fixed_mode->vrefresh;
3451 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3452 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3453 vrefresh = panel->downclock_mode->vrefresh;
3454 } else {
3455 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3456 drrs->refresh_rate_type);
3457 mutex_unlock(&drrs->mutex);
3458 return;
3459 }
3460 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3461
3462 seq_puts(m, "\n\t\t");
3463 mutex_unlock(&drrs->mutex);
3464 } else {
3465 /* DRRS not supported. Print the VBT parameter*/
3466 seq_puts(m, "\tDRRS Supported : No");
3467 }
3468 seq_puts(m, "\n");
3469}
3470
3471static int i915_drrs_status(struct seq_file *m, void *unused)
3472{
3473 struct drm_info_node *node = m->private;
3474 struct drm_device *dev = node->minor->dev;
3475 struct intel_crtc *intel_crtc;
3476 int active_crtc_cnt = 0;
3477
26875fe5 3478 drm_modeset_lock_all(dev);
a54746e3 3479 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3480 if (intel_crtc->base.state->active) {
a54746e3
VK
3481 active_crtc_cnt++;
3482 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3483
3484 drrs_status_per_crtc(m, dev, intel_crtc);
3485 }
a54746e3 3486 }
26875fe5 3487 drm_modeset_unlock_all(dev);
a54746e3
VK
3488
3489 if (!active_crtc_cnt)
3490 seq_puts(m, "No active crtc found\n");
3491
3492 return 0;
3493}
3494
07144428
DL
3495struct pipe_crc_info {
3496 const char *name;
3497 struct drm_device *dev;
3498 enum pipe pipe;
3499};
3500
11bed958
DA
3501static int i915_dp_mst_info(struct seq_file *m, void *unused)
3502{
3503 struct drm_info_node *node = (struct drm_info_node *) m->private;
3504 struct drm_device *dev = node->minor->dev;
11bed958
DA
3505 struct intel_encoder *intel_encoder;
3506 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3507 struct drm_connector *connector;
3508
11bed958 3509 drm_modeset_lock_all(dev);
b6dabe3b
ML
3510 drm_for_each_connector(connector, dev) {
3511 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3512 continue;
b6dabe3b
ML
3513
3514 intel_encoder = intel_attached_encoder(connector);
3515 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3516 continue;
3517
3518 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3519 if (!intel_dig_port->dp.can_mst)
3520 continue;
b6dabe3b 3521
40ae80cc
JB
3522 seq_printf(m, "MST Source Port %c\n",
3523 port_name(intel_dig_port->port));
11bed958
DA
3524 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3525 }
3526 drm_modeset_unlock_all(dev);
3527 return 0;
3528}
3529
07144428
DL
3530static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3531{
be5c7a90 3532 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3533 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3534 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3535
7eb1c496
DV
3536 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3537 return -ENODEV;
3538
d538bbdf
DL
3539 spin_lock_irq(&pipe_crc->lock);
3540
3541 if (pipe_crc->opened) {
3542 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3543 return -EBUSY; /* already open */
3544 }
3545
d538bbdf 3546 pipe_crc->opened = true;
07144428
DL
3547 filep->private_data = inode->i_private;
3548
d538bbdf
DL
3549 spin_unlock_irq(&pipe_crc->lock);
3550
07144428
DL
3551 return 0;
3552}
3553
3554static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3555{
be5c7a90 3556 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3557 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3558 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3559
d538bbdf
DL
3560 spin_lock_irq(&pipe_crc->lock);
3561 pipe_crc->opened = false;
3562 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3563
07144428
DL
3564 return 0;
3565}
3566
3567/* (6 fields, 8 chars each, space separated (5) + '\n') */
3568#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3569/* account for \'0' */
3570#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3571
3572static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3573{
d538bbdf
DL
3574 assert_spin_locked(&pipe_crc->lock);
3575 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3576 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3577}
3578
3579static ssize_t
3580i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3581 loff_t *pos)
3582{
3583 struct pipe_crc_info *info = filep->private_data;
3584 struct drm_device *dev = info->dev;
fac5e23e 3585 struct drm_i915_private *dev_priv = to_i915(dev);
07144428
DL
3586 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3587 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3588 int n_entries;
07144428
DL
3589 ssize_t bytes_read;
3590
3591 /*
3592 * Don't allow user space to provide buffers not big enough to hold
3593 * a line of data.
3594 */
3595 if (count < PIPE_CRC_LINE_LEN)
3596 return -EINVAL;
3597
3598 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3599 return 0;
07144428
DL
3600
3601 /* nothing to read */
d538bbdf 3602 spin_lock_irq(&pipe_crc->lock);
07144428 3603 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3604 int ret;
3605
3606 if (filep->f_flags & O_NONBLOCK) {
3607 spin_unlock_irq(&pipe_crc->lock);
07144428 3608 return -EAGAIN;
d538bbdf 3609 }
07144428 3610
d538bbdf
DL
3611 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3612 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3613 if (ret) {
3614 spin_unlock_irq(&pipe_crc->lock);
3615 return ret;
3616 }
8bf1e9f1
SH
3617 }
3618
07144428 3619 /* We now have one or more entries to read */
9ad6d99f 3620 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3621
07144428 3622 bytes_read = 0;
9ad6d99f
VS
3623 while (n_entries > 0) {
3624 struct intel_pipe_crc_entry *entry =
3625 &pipe_crc->entries[pipe_crc->tail];
07144428 3626 int ret;
8bf1e9f1 3627
9ad6d99f
VS
3628 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3629 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3630 break;
3631
3632 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3633 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3634
07144428
DL
3635 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3636 "%8u %8x %8x %8x %8x %8x\n",
3637 entry->frame, entry->crc[0],
3638 entry->crc[1], entry->crc[2],
3639 entry->crc[3], entry->crc[4]);
3640
9ad6d99f
VS
3641 spin_unlock_irq(&pipe_crc->lock);
3642
3643 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3644 if (ret == PIPE_CRC_LINE_LEN)
3645 return -EFAULT;
b2c88f5b 3646
9ad6d99f
VS
3647 user_buf += PIPE_CRC_LINE_LEN;
3648 n_entries--;
3649
3650 spin_lock_irq(&pipe_crc->lock);
3651 }
8bf1e9f1 3652
d538bbdf
DL
3653 spin_unlock_irq(&pipe_crc->lock);
3654
07144428
DL
3655 return bytes_read;
3656}
3657
3658static const struct file_operations i915_pipe_crc_fops = {
3659 .owner = THIS_MODULE,
3660 .open = i915_pipe_crc_open,
3661 .read = i915_pipe_crc_read,
3662 .release = i915_pipe_crc_release,
3663};
3664
3665static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3666 {
3667 .name = "i915_pipe_A_crc",
3668 .pipe = PIPE_A,
3669 },
3670 {
3671 .name = "i915_pipe_B_crc",
3672 .pipe = PIPE_B,
3673 },
3674 {
3675 .name = "i915_pipe_C_crc",
3676 .pipe = PIPE_C,
3677 },
3678};
3679
3680static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3681 enum pipe pipe)
3682{
3683 struct drm_device *dev = minor->dev;
3684 struct dentry *ent;
3685 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3686
3687 info->dev = dev;
3688 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3689 &i915_pipe_crc_fops);
f3c5fe97
WY
3690 if (!ent)
3691 return -ENOMEM;
07144428
DL
3692
3693 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3694}
3695
e8dfcf78 3696static const char * const pipe_crc_sources[] = {
926321d5
DV
3697 "none",
3698 "plane1",
3699 "plane2",
3700 "pf",
5b3a856b 3701 "pipe",
3d099a05
DV
3702 "TV",
3703 "DP-B",
3704 "DP-C",
3705 "DP-D",
46a19188 3706 "auto",
926321d5
DV
3707};
3708
3709static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3710{
3711 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3712 return pipe_crc_sources[source];
3713}
3714
bd9db02f 3715static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3716{
3717 struct drm_device *dev = m->private;
fac5e23e 3718 struct drm_i915_private *dev_priv = to_i915(dev);
926321d5
DV
3719 int i;
3720
3721 for (i = 0; i < I915_MAX_PIPES; i++)
3722 seq_printf(m, "%c %s\n", pipe_name(i),
3723 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3724
3725 return 0;
3726}
3727
bd9db02f 3728static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3729{
3730 struct drm_device *dev = inode->i_private;
3731
bd9db02f 3732 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3733}
3734
46a19188 3735static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3736 uint32_t *val)
3737{
46a19188
DV
3738 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3739 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3740
3741 switch (*source) {
52f843f6
DV
3742 case INTEL_PIPE_CRC_SOURCE_PIPE:
3743 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3744 break;
3745 case INTEL_PIPE_CRC_SOURCE_NONE:
3746 *val = 0;
3747 break;
3748 default:
3749 return -EINVAL;
3750 }
3751
3752 return 0;
3753}
3754
46a19188
DV
3755static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3756 enum intel_pipe_crc_source *source)
3757{
3758 struct intel_encoder *encoder;
3759 struct intel_crtc *crtc;
26756809 3760 struct intel_digital_port *dig_port;
46a19188
DV
3761 int ret = 0;
3762
3763 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3764
6e9f798d 3765 drm_modeset_lock_all(dev);
b2784e15 3766 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3767 if (!encoder->base.crtc)
3768 continue;
3769
3770 crtc = to_intel_crtc(encoder->base.crtc);
3771
3772 if (crtc->pipe != pipe)
3773 continue;
3774
3775 switch (encoder->type) {
3776 case INTEL_OUTPUT_TVOUT:
3777 *source = INTEL_PIPE_CRC_SOURCE_TV;
3778 break;
cca0502b 3779 case INTEL_OUTPUT_DP:
46a19188 3780 case INTEL_OUTPUT_EDP:
26756809
DV
3781 dig_port = enc_to_dig_port(&encoder->base);
3782 switch (dig_port->port) {
3783 case PORT_B:
3784 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3785 break;
3786 case PORT_C:
3787 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3788 break;
3789 case PORT_D:
3790 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3791 break;
3792 default:
3793 WARN(1, "nonexisting DP port %c\n",
3794 port_name(dig_port->port));
3795 break;
3796 }
46a19188 3797 break;
6847d71b
PZ
3798 default:
3799 break;
46a19188
DV
3800 }
3801 }
6e9f798d 3802 drm_modeset_unlock_all(dev);
46a19188
DV
3803
3804 return ret;
3805}
3806
3807static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3808 enum pipe pipe,
3809 enum intel_pipe_crc_source *source,
7ac0129b
DV
3810 uint32_t *val)
3811{
fac5e23e 3812 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3813 bool need_stable_symbols = false;
3814
46a19188
DV
3815 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3816 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3817 if (ret)
3818 return ret;
3819 }
3820
3821 switch (*source) {
7ac0129b
DV
3822 case INTEL_PIPE_CRC_SOURCE_PIPE:
3823 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3824 break;
3825 case INTEL_PIPE_CRC_SOURCE_DP_B:
3826 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3827 need_stable_symbols = true;
7ac0129b
DV
3828 break;
3829 case INTEL_PIPE_CRC_SOURCE_DP_C:
3830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3831 need_stable_symbols = true;
7ac0129b 3832 break;
2be57922
VS
3833 case INTEL_PIPE_CRC_SOURCE_DP_D:
3834 if (!IS_CHERRYVIEW(dev))
3835 return -EINVAL;
3836 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3837 need_stable_symbols = true;
3838 break;
7ac0129b
DV
3839 case INTEL_PIPE_CRC_SOURCE_NONE:
3840 *val = 0;
3841 break;
3842 default:
3843 return -EINVAL;
3844 }
3845
8d2f24ca
DV
3846 /*
3847 * When the pipe CRC tap point is after the transcoders we need
3848 * to tweak symbol-level features to produce a deterministic series of
3849 * symbols for a given frame. We need to reset those features only once
3850 * a frame (instead of every nth symbol):
3851 * - DC-balance: used to ensure a better clock recovery from the data
3852 * link (SDVO)
3853 * - DisplayPort scrambling: used for EMI reduction
3854 */
3855 if (need_stable_symbols) {
3856 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3857
8d2f24ca 3858 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3859 switch (pipe) {
3860 case PIPE_A:
8d2f24ca 3861 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3862 break;
3863 case PIPE_B:
8d2f24ca 3864 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3865 break;
3866 case PIPE_C:
3867 tmp |= PIPE_C_SCRAMBLE_RESET;
3868 break;
3869 default:
3870 return -EINVAL;
3871 }
8d2f24ca
DV
3872 I915_WRITE(PORT_DFT2_G4X, tmp);
3873 }
3874
7ac0129b
DV
3875 return 0;
3876}
3877
4b79ebf7 3878static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3879 enum pipe pipe,
3880 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3881 uint32_t *val)
3882{
fac5e23e 3883 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3884 bool need_stable_symbols = false;
3885
46a19188
DV
3886 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3887 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3888 if (ret)
3889 return ret;
3890 }
3891
3892 switch (*source) {
4b79ebf7
DV
3893 case INTEL_PIPE_CRC_SOURCE_PIPE:
3894 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3895 break;
3896 case INTEL_PIPE_CRC_SOURCE_TV:
3897 if (!SUPPORTS_TV(dev))
3898 return -EINVAL;
3899 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3900 break;
3901 case INTEL_PIPE_CRC_SOURCE_DP_B:
3902 if (!IS_G4X(dev))
3903 return -EINVAL;
3904 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3905 need_stable_symbols = true;
4b79ebf7
DV
3906 break;
3907 case INTEL_PIPE_CRC_SOURCE_DP_C:
3908 if (!IS_G4X(dev))
3909 return -EINVAL;
3910 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3911 need_stable_symbols = true;
4b79ebf7
DV
3912 break;
3913 case INTEL_PIPE_CRC_SOURCE_DP_D:
3914 if (!IS_G4X(dev))
3915 return -EINVAL;
3916 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3917 need_stable_symbols = true;
4b79ebf7
DV
3918 break;
3919 case INTEL_PIPE_CRC_SOURCE_NONE:
3920 *val = 0;
3921 break;
3922 default:
3923 return -EINVAL;
3924 }
3925
84093603
DV
3926 /*
3927 * When the pipe CRC tap point is after the transcoders we need
3928 * to tweak symbol-level features to produce a deterministic series of
3929 * symbols for a given frame. We need to reset those features only once
3930 * a frame (instead of every nth symbol):
3931 * - DC-balance: used to ensure a better clock recovery from the data
3932 * link (SDVO)
3933 * - DisplayPort scrambling: used for EMI reduction
3934 */
3935 if (need_stable_symbols) {
3936 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3937
3938 WARN_ON(!IS_G4X(dev));
3939
3940 I915_WRITE(PORT_DFT_I9XX,
3941 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3942
3943 if (pipe == PIPE_A)
3944 tmp |= PIPE_A_SCRAMBLE_RESET;
3945 else
3946 tmp |= PIPE_B_SCRAMBLE_RESET;
3947
3948 I915_WRITE(PORT_DFT2_G4X, tmp);
3949 }
3950
4b79ebf7
DV
3951 return 0;
3952}
3953
8d2f24ca
DV
3954static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3955 enum pipe pipe)
3956{
fac5e23e 3957 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3958 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3959
eb736679
VS
3960 switch (pipe) {
3961 case PIPE_A:
8d2f24ca 3962 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3963 break;
3964 case PIPE_B:
8d2f24ca 3965 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3966 break;
3967 case PIPE_C:
3968 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3969 break;
3970 default:
3971 return;
3972 }
8d2f24ca
DV
3973 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3974 tmp &= ~DC_BALANCE_RESET_VLV;
3975 I915_WRITE(PORT_DFT2_G4X, tmp);
3976
3977}
3978
84093603
DV
3979static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3980 enum pipe pipe)
3981{
fac5e23e 3982 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3983 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3984
3985 if (pipe == PIPE_A)
3986 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3987 else
3988 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3989 I915_WRITE(PORT_DFT2_G4X, tmp);
3990
3991 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3992 I915_WRITE(PORT_DFT_I9XX,
3993 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3994 }
3995}
3996
46a19188 3997static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3998 uint32_t *val)
3999{
46a19188
DV
4000 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4001 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4002
4003 switch (*source) {
5b3a856b
DV
4004 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4005 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4006 break;
4007 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4008 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4009 break;
5b3a856b
DV
4010 case INTEL_PIPE_CRC_SOURCE_PIPE:
4011 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4012 break;
3d099a05 4013 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4014 *val = 0;
4015 break;
3d099a05
DV
4016 default:
4017 return -EINVAL;
5b3a856b
DV
4018 }
4019
4020 return 0;
4021}
4022
c4e2d043 4023static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51 4024{
fac5e23e 4025 struct drm_i915_private *dev_priv = to_i915(dev);
fabf6e51
DV
4026 struct intel_crtc *crtc =
4027 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4028 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4029 struct drm_atomic_state *state;
4030 int ret = 0;
fabf6e51
DV
4031
4032 drm_modeset_lock_all(dev);
c4e2d043
ML
4033 state = drm_atomic_state_alloc(dev);
4034 if (!state) {
4035 ret = -ENOMEM;
4036 goto out;
fabf6e51 4037 }
fabf6e51 4038
c4e2d043
ML
4039 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4040 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4041 if (IS_ERR(pipe_config)) {
4042 ret = PTR_ERR(pipe_config);
4043 goto out;
4044 }
fabf6e51 4045
c4e2d043
ML
4046 pipe_config->pch_pfit.force_thru = enable;
4047 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4048 pipe_config->pch_pfit.enabled != enable)
4049 pipe_config->base.connectors_changed = true;
1b509259 4050
c4e2d043
ML
4051 ret = drm_atomic_commit(state);
4052out:
fabf6e51 4053 drm_modeset_unlock_all(dev);
c4e2d043
ML
4054 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4055 if (ret)
4056 drm_atomic_state_free(state);
fabf6e51
DV
4057}
4058
4059static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4060 enum pipe pipe,
4061 enum intel_pipe_crc_source *source,
5b3a856b
DV
4062 uint32_t *val)
4063{
46a19188
DV
4064 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4065 *source = INTEL_PIPE_CRC_SOURCE_PF;
4066
4067 switch (*source) {
5b3a856b
DV
4068 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4069 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4070 break;
4071 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4072 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4073 break;
4074 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4075 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4076 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4077
5b3a856b
DV
4078 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4079 break;
3d099a05 4080 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4081 *val = 0;
4082 break;
3d099a05
DV
4083 default:
4084 return -EINVAL;
5b3a856b
DV
4085 }
4086
4087 return 0;
4088}
4089
926321d5
DV
4090static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4091 enum intel_pipe_crc_source source)
4092{
fac5e23e 4093 struct drm_i915_private *dev_priv = to_i915(dev);
cc3da175 4094 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4095 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4096 pipe));
e129649b 4097 enum intel_display_power_domain power_domain;
432f3342 4098 u32 val = 0; /* shut up gcc */
5b3a856b 4099 int ret;
926321d5 4100
cc3da175
DL
4101 if (pipe_crc->source == source)
4102 return 0;
4103
ae676fcd
DL
4104 /* forbid changing the source without going back to 'none' */
4105 if (pipe_crc->source && source)
4106 return -EINVAL;
4107
e129649b
ID
4108 power_domain = POWER_DOMAIN_PIPE(pipe);
4109 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4110 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4111 return -EIO;
4112 }
4113
52f843f6 4114 if (IS_GEN2(dev))
46a19188 4115 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4116 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4117 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4118 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4119 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4120 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4121 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4122 else
fabf6e51 4123 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4124
4125 if (ret != 0)
e129649b 4126 goto out;
5b3a856b 4127
4b584369
DL
4128 /* none -> real source transition */
4129 if (source) {
4252fbc3
VS
4130 struct intel_pipe_crc_entry *entries;
4131
7cd6ccff
DL
4132 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4133 pipe_name(pipe), pipe_crc_source_name(source));
4134
3cf54b34
VS
4135 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4136 sizeof(pipe_crc->entries[0]),
4252fbc3 4137 GFP_KERNEL);
e129649b
ID
4138 if (!entries) {
4139 ret = -ENOMEM;
4140 goto out;
4141 }
e5f75aca 4142
8c740dce
PZ
4143 /*
4144 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4145 * enabled and disabled dynamically based on package C states,
4146 * user space can't make reliable use of the CRCs, so let's just
4147 * completely disable it.
4148 */
4149 hsw_disable_ips(crtc);
4150
d538bbdf 4151 spin_lock_irq(&pipe_crc->lock);
64387b61 4152 kfree(pipe_crc->entries);
4252fbc3 4153 pipe_crc->entries = entries;
d538bbdf
DL
4154 pipe_crc->head = 0;
4155 pipe_crc->tail = 0;
4156 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4157 }
4158
cc3da175 4159 pipe_crc->source = source;
926321d5 4160
926321d5
DV
4161 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4162 POSTING_READ(PIPE_CRC_CTL(pipe));
4163
e5f75aca
DL
4164 /* real source -> none transition */
4165 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4166 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4167 struct intel_crtc *crtc =
4168 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4169
7cd6ccff
DL
4170 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4171 pipe_name(pipe));
4172
a33d7105 4173 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4174 if (crtc->base.state->active)
a33d7105
DV
4175 intel_wait_for_vblank(dev, pipe);
4176 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4177
d538bbdf
DL
4178 spin_lock_irq(&pipe_crc->lock);
4179 entries = pipe_crc->entries;
e5f75aca 4180 pipe_crc->entries = NULL;
9ad6d99f
VS
4181 pipe_crc->head = 0;
4182 pipe_crc->tail = 0;
d538bbdf
DL
4183 spin_unlock_irq(&pipe_crc->lock);
4184
4185 kfree(entries);
84093603
DV
4186
4187 if (IS_G4X(dev))
4188 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4189 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4190 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4191 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4192 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4193
4194 hsw_enable_ips(crtc);
e5f75aca
DL
4195 }
4196
e129649b
ID
4197 ret = 0;
4198
4199out:
4200 intel_display_power_put(dev_priv, power_domain);
4201
4202 return ret;
926321d5
DV
4203}
4204
4205/*
4206 * Parse pipe CRC command strings:
b94dec87
DL
4207 * command: wsp* object wsp+ name wsp+ source wsp*
4208 * object: 'pipe'
4209 * name: (A | B | C)
926321d5
DV
4210 * source: (none | plane1 | plane2 | pf)
4211 * wsp: (#0x20 | #0x9 | #0xA)+
4212 *
4213 * eg.:
b94dec87
DL
4214 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4215 * "pipe A none" -> Stop CRC
926321d5 4216 */
bd9db02f 4217static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4218{
4219 int n_words = 0;
4220
4221 while (*buf) {
4222 char *end;
4223
4224 /* skip leading white space */
4225 buf = skip_spaces(buf);
4226 if (!*buf)
4227 break; /* end of buffer */
4228
4229 /* find end of word */
4230 for (end = buf; *end && !isspace(*end); end++)
4231 ;
4232
4233 if (n_words == max_words) {
4234 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4235 max_words);
4236 return -EINVAL; /* ran out of words[] before bytes */
4237 }
4238
4239 if (*end)
4240 *end++ = '\0';
4241 words[n_words++] = buf;
4242 buf = end;
4243 }
4244
4245 return n_words;
4246}
4247
b94dec87
DL
4248enum intel_pipe_crc_object {
4249 PIPE_CRC_OBJECT_PIPE,
4250};
4251
e8dfcf78 4252static const char * const pipe_crc_objects[] = {
b94dec87
DL
4253 "pipe",
4254};
4255
4256static int
bd9db02f 4257display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4258{
4259 int i;
4260
4261 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4262 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4263 *o = i;
b94dec87
DL
4264 return 0;
4265 }
4266
4267 return -EINVAL;
4268}
4269
bd9db02f 4270static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4271{
4272 const char name = buf[0];
4273
4274 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4275 return -EINVAL;
4276
4277 *pipe = name - 'A';
4278
4279 return 0;
4280}
4281
4282static int
bd9db02f 4283display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4284{
4285 int i;
4286
4287 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4288 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4289 *s = i;
926321d5
DV
4290 return 0;
4291 }
4292
4293 return -EINVAL;
4294}
4295
bd9db02f 4296static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4297{
b94dec87 4298#define N_WORDS 3
926321d5 4299 int n_words;
b94dec87 4300 char *words[N_WORDS];
926321d5 4301 enum pipe pipe;
b94dec87 4302 enum intel_pipe_crc_object object;
926321d5
DV
4303 enum intel_pipe_crc_source source;
4304
bd9db02f 4305 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4306 if (n_words != N_WORDS) {
4307 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4308 N_WORDS);
4309 return -EINVAL;
4310 }
4311
bd9db02f 4312 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4313 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4314 return -EINVAL;
4315 }
4316
bd9db02f 4317 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4318 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4319 return -EINVAL;
4320 }
4321
bd9db02f 4322 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4323 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4324 return -EINVAL;
4325 }
4326
4327 return pipe_crc_set_source(dev, pipe, source);
4328}
4329
bd9db02f
DL
4330static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4331 size_t len, loff_t *offp)
926321d5
DV
4332{
4333 struct seq_file *m = file->private_data;
4334 struct drm_device *dev = m->private;
4335 char *tmpbuf;
4336 int ret;
4337
4338 if (len == 0)
4339 return 0;
4340
4341 if (len > PAGE_SIZE - 1) {
4342 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4343 PAGE_SIZE);
4344 return -E2BIG;
4345 }
4346
4347 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4348 if (!tmpbuf)
4349 return -ENOMEM;
4350
4351 if (copy_from_user(tmpbuf, ubuf, len)) {
4352 ret = -EFAULT;
4353 goto out;
4354 }
4355 tmpbuf[len] = '\0';
4356
bd9db02f 4357 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4358
4359out:
4360 kfree(tmpbuf);
4361 if (ret < 0)
4362 return ret;
4363
4364 *offp += len;
4365 return len;
4366}
4367
bd9db02f 4368static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4369 .owner = THIS_MODULE,
bd9db02f 4370 .open = display_crc_ctl_open,
926321d5
DV
4371 .read = seq_read,
4372 .llseek = seq_lseek,
4373 .release = single_release,
bd9db02f 4374 .write = display_crc_ctl_write
926321d5
DV
4375};
4376
eb3394fa
TP
4377static ssize_t i915_displayport_test_active_write(struct file *file,
4378 const char __user *ubuf,
4379 size_t len, loff_t *offp)
4380{
4381 char *input_buffer;
4382 int status = 0;
eb3394fa
TP
4383 struct drm_device *dev;
4384 struct drm_connector *connector;
4385 struct list_head *connector_list;
4386 struct intel_dp *intel_dp;
4387 int val = 0;
4388
9aaffa34 4389 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4390
eb3394fa
TP
4391 connector_list = &dev->mode_config.connector_list;
4392
4393 if (len == 0)
4394 return 0;
4395
4396 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4397 if (!input_buffer)
4398 return -ENOMEM;
4399
4400 if (copy_from_user(input_buffer, ubuf, len)) {
4401 status = -EFAULT;
4402 goto out;
4403 }
4404
4405 input_buffer[len] = '\0';
4406 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4407
4408 list_for_each_entry(connector, connector_list, head) {
4409
4410 if (connector->connector_type !=
4411 DRM_MODE_CONNECTOR_DisplayPort)
4412 continue;
4413
b8bb08ec 4414 if (connector->status == connector_status_connected &&
eb3394fa
TP
4415 connector->encoder != NULL) {
4416 intel_dp = enc_to_intel_dp(connector->encoder);
4417 status = kstrtoint(input_buffer, 10, &val);
4418 if (status < 0)
4419 goto out;
4420 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4421 /* To prevent erroneous activation of the compliance
4422 * testing code, only accept an actual value of 1 here
4423 */
4424 if (val == 1)
4425 intel_dp->compliance_test_active = 1;
4426 else
4427 intel_dp->compliance_test_active = 0;
4428 }
4429 }
4430out:
4431 kfree(input_buffer);
4432 if (status < 0)
4433 return status;
4434
4435 *offp += len;
4436 return len;
4437}
4438
4439static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4440{
4441 struct drm_device *dev = m->private;
4442 struct drm_connector *connector;
4443 struct list_head *connector_list = &dev->mode_config.connector_list;
4444 struct intel_dp *intel_dp;
4445
eb3394fa
TP
4446 list_for_each_entry(connector, connector_list, head) {
4447
4448 if (connector->connector_type !=
4449 DRM_MODE_CONNECTOR_DisplayPort)
4450 continue;
4451
4452 if (connector->status == connector_status_connected &&
4453 connector->encoder != NULL) {
4454 intel_dp = enc_to_intel_dp(connector->encoder);
4455 if (intel_dp->compliance_test_active)
4456 seq_puts(m, "1");
4457 else
4458 seq_puts(m, "0");
4459 } else
4460 seq_puts(m, "0");
4461 }
4462
4463 return 0;
4464}
4465
4466static int i915_displayport_test_active_open(struct inode *inode,
4467 struct file *file)
4468{
4469 struct drm_device *dev = inode->i_private;
4470
4471 return single_open(file, i915_displayport_test_active_show, dev);
4472}
4473
4474static const struct file_operations i915_displayport_test_active_fops = {
4475 .owner = THIS_MODULE,
4476 .open = i915_displayport_test_active_open,
4477 .read = seq_read,
4478 .llseek = seq_lseek,
4479 .release = single_release,
4480 .write = i915_displayport_test_active_write
4481};
4482
4483static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4484{
4485 struct drm_device *dev = m->private;
4486 struct drm_connector *connector;
4487 struct list_head *connector_list = &dev->mode_config.connector_list;
4488 struct intel_dp *intel_dp;
4489
eb3394fa
TP
4490 list_for_each_entry(connector, connector_list, head) {
4491
4492 if (connector->connector_type !=
4493 DRM_MODE_CONNECTOR_DisplayPort)
4494 continue;
4495
4496 if (connector->status == connector_status_connected &&
4497 connector->encoder != NULL) {
4498 intel_dp = enc_to_intel_dp(connector->encoder);
4499 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4500 } else
4501 seq_puts(m, "0");
4502 }
4503
4504 return 0;
4505}
4506static int i915_displayport_test_data_open(struct inode *inode,
4507 struct file *file)
4508{
4509 struct drm_device *dev = inode->i_private;
4510
4511 return single_open(file, i915_displayport_test_data_show, dev);
4512}
4513
4514static const struct file_operations i915_displayport_test_data_fops = {
4515 .owner = THIS_MODULE,
4516 .open = i915_displayport_test_data_open,
4517 .read = seq_read,
4518 .llseek = seq_lseek,
4519 .release = single_release
4520};
4521
4522static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4523{
4524 struct drm_device *dev = m->private;
4525 struct drm_connector *connector;
4526 struct list_head *connector_list = &dev->mode_config.connector_list;
4527 struct intel_dp *intel_dp;
4528
eb3394fa
TP
4529 list_for_each_entry(connector, connector_list, head) {
4530
4531 if (connector->connector_type !=
4532 DRM_MODE_CONNECTOR_DisplayPort)
4533 continue;
4534
4535 if (connector->status == connector_status_connected &&
4536 connector->encoder != NULL) {
4537 intel_dp = enc_to_intel_dp(connector->encoder);
4538 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4539 } else
4540 seq_puts(m, "0");
4541 }
4542
4543 return 0;
4544}
4545
4546static int i915_displayport_test_type_open(struct inode *inode,
4547 struct file *file)
4548{
4549 struct drm_device *dev = inode->i_private;
4550
4551 return single_open(file, i915_displayport_test_type_show, dev);
4552}
4553
4554static const struct file_operations i915_displayport_test_type_fops = {
4555 .owner = THIS_MODULE,
4556 .open = i915_displayport_test_type_open,
4557 .read = seq_read,
4558 .llseek = seq_lseek,
4559 .release = single_release
4560};
4561
97e94b22 4562static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4563{
4564 struct drm_device *dev = m->private;
369a1342 4565 int level;
de38b95c
VS
4566 int num_levels;
4567
4568 if (IS_CHERRYVIEW(dev))
4569 num_levels = 3;
4570 else if (IS_VALLEYVIEW(dev))
4571 num_levels = 1;
4572 else
4573 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4574
4575 drm_modeset_lock_all(dev);
4576
4577 for (level = 0; level < num_levels; level++) {
4578 unsigned int latency = wm[level];
4579
97e94b22
DL
4580 /*
4581 * - WM1+ latency values in 0.5us units
de38b95c 4582 * - latencies are in us on gen9/vlv/chv
97e94b22 4583 */
666a4537
WB
4584 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4585 IS_CHERRYVIEW(dev))
97e94b22
DL
4586 latency *= 10;
4587 else if (level > 0)
369a1342
VS
4588 latency *= 5;
4589
4590 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4591 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4592 }
4593
4594 drm_modeset_unlock_all(dev);
4595}
4596
4597static int pri_wm_latency_show(struct seq_file *m, void *data)
4598{
4599 struct drm_device *dev = m->private;
fac5e23e 4600 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4601 const uint16_t *latencies;
4602
4603 if (INTEL_INFO(dev)->gen >= 9)
4604 latencies = dev_priv->wm.skl_latency;
4605 else
4606 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4607
97e94b22 4608 wm_latency_show(m, latencies);
369a1342
VS
4609
4610 return 0;
4611}
4612
4613static int spr_wm_latency_show(struct seq_file *m, void *data)
4614{
4615 struct drm_device *dev = m->private;
fac5e23e 4616 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4617 const uint16_t *latencies;
4618
4619 if (INTEL_INFO(dev)->gen >= 9)
4620 latencies = dev_priv->wm.skl_latency;
4621 else
4622 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4623
97e94b22 4624 wm_latency_show(m, latencies);
369a1342
VS
4625
4626 return 0;
4627}
4628
4629static int cur_wm_latency_show(struct seq_file *m, void *data)
4630{
4631 struct drm_device *dev = m->private;
fac5e23e 4632 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4633 const uint16_t *latencies;
4634
4635 if (INTEL_INFO(dev)->gen >= 9)
4636 latencies = dev_priv->wm.skl_latency;
4637 else
4638 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4639
97e94b22 4640 wm_latency_show(m, latencies);
369a1342
VS
4641
4642 return 0;
4643}
4644
4645static int pri_wm_latency_open(struct inode *inode, struct file *file)
4646{
4647 struct drm_device *dev = inode->i_private;
4648
de38b95c 4649 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4650 return -ENODEV;
4651
4652 return single_open(file, pri_wm_latency_show, dev);
4653}
4654
4655static int spr_wm_latency_open(struct inode *inode, struct file *file)
4656{
4657 struct drm_device *dev = inode->i_private;
4658
9ad0257c 4659 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4660 return -ENODEV;
4661
4662 return single_open(file, spr_wm_latency_show, dev);
4663}
4664
4665static int cur_wm_latency_open(struct inode *inode, struct file *file)
4666{
4667 struct drm_device *dev = inode->i_private;
4668
9ad0257c 4669 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4670 return -ENODEV;
4671
4672 return single_open(file, cur_wm_latency_show, dev);
4673}
4674
4675static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4676 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4677{
4678 struct seq_file *m = file->private_data;
4679 struct drm_device *dev = m->private;
97e94b22 4680 uint16_t new[8] = { 0 };
de38b95c 4681 int num_levels;
369a1342
VS
4682 int level;
4683 int ret;
4684 char tmp[32];
4685
de38b95c
VS
4686 if (IS_CHERRYVIEW(dev))
4687 num_levels = 3;
4688 else if (IS_VALLEYVIEW(dev))
4689 num_levels = 1;
4690 else
4691 num_levels = ilk_wm_max_level(dev) + 1;
4692
369a1342
VS
4693 if (len >= sizeof(tmp))
4694 return -EINVAL;
4695
4696 if (copy_from_user(tmp, ubuf, len))
4697 return -EFAULT;
4698
4699 tmp[len] = '\0';
4700
97e94b22
DL
4701 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4702 &new[0], &new[1], &new[2], &new[3],
4703 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4704 if (ret != num_levels)
4705 return -EINVAL;
4706
4707 drm_modeset_lock_all(dev);
4708
4709 for (level = 0; level < num_levels; level++)
4710 wm[level] = new[level];
4711
4712 drm_modeset_unlock_all(dev);
4713
4714 return len;
4715}
4716
4717
4718static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4719 size_t len, loff_t *offp)
4720{
4721 struct seq_file *m = file->private_data;
4722 struct drm_device *dev = m->private;
fac5e23e 4723 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4724 uint16_t *latencies;
369a1342 4725
97e94b22
DL
4726 if (INTEL_INFO(dev)->gen >= 9)
4727 latencies = dev_priv->wm.skl_latency;
4728 else
4729 latencies = to_i915(dev)->wm.pri_latency;
4730
4731 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4732}
4733
4734static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4735 size_t len, loff_t *offp)
4736{
4737 struct seq_file *m = file->private_data;
4738 struct drm_device *dev = m->private;
fac5e23e 4739 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4740 uint16_t *latencies;
369a1342 4741
97e94b22
DL
4742 if (INTEL_INFO(dev)->gen >= 9)
4743 latencies = dev_priv->wm.skl_latency;
4744 else
4745 latencies = to_i915(dev)->wm.spr_latency;
4746
4747 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4748}
4749
4750static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4751 size_t len, loff_t *offp)
4752{
4753 struct seq_file *m = file->private_data;
4754 struct drm_device *dev = m->private;
fac5e23e 4755 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4756 uint16_t *latencies;
4757
4758 if (INTEL_INFO(dev)->gen >= 9)
4759 latencies = dev_priv->wm.skl_latency;
4760 else
4761 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4762
97e94b22 4763 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4764}
4765
4766static const struct file_operations i915_pri_wm_latency_fops = {
4767 .owner = THIS_MODULE,
4768 .open = pri_wm_latency_open,
4769 .read = seq_read,
4770 .llseek = seq_lseek,
4771 .release = single_release,
4772 .write = pri_wm_latency_write
4773};
4774
4775static const struct file_operations i915_spr_wm_latency_fops = {
4776 .owner = THIS_MODULE,
4777 .open = spr_wm_latency_open,
4778 .read = seq_read,
4779 .llseek = seq_lseek,
4780 .release = single_release,
4781 .write = spr_wm_latency_write
4782};
4783
4784static const struct file_operations i915_cur_wm_latency_fops = {
4785 .owner = THIS_MODULE,
4786 .open = cur_wm_latency_open,
4787 .read = seq_read,
4788 .llseek = seq_lseek,
4789 .release = single_release,
4790 .write = cur_wm_latency_write
4791};
4792
647416f9
KC
4793static int
4794i915_wedged_get(void *data, u64 *val)
f3cd474b 4795{
647416f9 4796 struct drm_device *dev = data;
fac5e23e 4797 struct drm_i915_private *dev_priv = to_i915(dev);
f3cd474b 4798
d98c52cf 4799 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4800
647416f9 4801 return 0;
f3cd474b
CW
4802}
4803
647416f9
KC
4804static int
4805i915_wedged_set(void *data, u64 val)
f3cd474b 4806{
647416f9 4807 struct drm_device *dev = data;
fac5e23e 4808 struct drm_i915_private *dev_priv = to_i915(dev);
d46c0517 4809
b8d24a06
MK
4810 /*
4811 * There is no safeguard against this debugfs entry colliding
4812 * with the hangcheck calling same i915_handle_error() in
4813 * parallel, causing an explosion. For now we assume that the
4814 * test harness is responsible enough not to inject gpu hangs
4815 * while it is writing to 'i915_wedged'
4816 */
4817
d98c52cf 4818 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4819 return -EAGAIN;
4820
d46c0517 4821 intel_runtime_pm_get(dev_priv);
f3cd474b 4822
c033666a 4823 i915_handle_error(dev_priv, val,
58174462 4824 "Manually setting wedged to %llu", val);
d46c0517
ID
4825
4826 intel_runtime_pm_put(dev_priv);
4827
647416f9 4828 return 0;
f3cd474b
CW
4829}
4830
647416f9
KC
4831DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4832 i915_wedged_get, i915_wedged_set,
3a3b4f98 4833 "%llu\n");
f3cd474b 4834
094f9a54
CW
4835static int
4836i915_ring_missed_irq_get(void *data, u64 *val)
4837{
4838 struct drm_device *dev = data;
fac5e23e 4839 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4840
4841 *val = dev_priv->gpu_error.missed_irq_rings;
4842 return 0;
4843}
4844
4845static int
4846i915_ring_missed_irq_set(void *data, u64 val)
4847{
4848 struct drm_device *dev = data;
fac5e23e 4849 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4850 int ret;
4851
4852 /* Lock against concurrent debugfs callers */
4853 ret = mutex_lock_interruptible(&dev->struct_mutex);
4854 if (ret)
4855 return ret;
4856 dev_priv->gpu_error.missed_irq_rings = val;
4857 mutex_unlock(&dev->struct_mutex);
4858
4859 return 0;
4860}
4861
4862DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4863 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4864 "0x%08llx\n");
4865
4866static int
4867i915_ring_test_irq_get(void *data, u64 *val)
4868{
4869 struct drm_device *dev = data;
fac5e23e 4870 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4871
4872 *val = dev_priv->gpu_error.test_irq_rings;
4873
4874 return 0;
4875}
4876
4877static int
4878i915_ring_test_irq_set(void *data, u64 val)
4879{
4880 struct drm_device *dev = data;
fac5e23e 4881 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54 4882
3a122c27 4883 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4884 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4885 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4886
4887 return 0;
4888}
4889
4890DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4891 i915_ring_test_irq_get, i915_ring_test_irq_set,
4892 "0x%08llx\n");
4893
dd624afd
CW
4894#define DROP_UNBOUND 0x1
4895#define DROP_BOUND 0x2
4896#define DROP_RETIRE 0x4
4897#define DROP_ACTIVE 0x8
4898#define DROP_ALL (DROP_UNBOUND | \
4899 DROP_BOUND | \
4900 DROP_RETIRE | \
4901 DROP_ACTIVE)
647416f9
KC
4902static int
4903i915_drop_caches_get(void *data, u64 *val)
dd624afd 4904{
647416f9 4905 *val = DROP_ALL;
dd624afd 4906
647416f9 4907 return 0;
dd624afd
CW
4908}
4909
647416f9
KC
4910static int
4911i915_drop_caches_set(void *data, u64 val)
dd624afd 4912{
647416f9 4913 struct drm_device *dev = data;
fac5e23e 4914 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4915 int ret;
dd624afd 4916
2f9fe5ff 4917 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4918
4919 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4920 * on ioctls on -EAGAIN. */
4921 ret = mutex_lock_interruptible(&dev->struct_mutex);
4922 if (ret)
4923 return ret;
4924
4925 if (val & DROP_ACTIVE) {
6e5a5beb 4926 ret = i915_gem_wait_for_idle(dev_priv);
dd624afd
CW
4927 if (ret)
4928 goto unlock;
4929 }
4930
4931 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4932 i915_gem_retire_requests(dev_priv);
dd624afd 4933
21ab4e74
CW
4934 if (val & DROP_BOUND)
4935 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4936
21ab4e74
CW
4937 if (val & DROP_UNBOUND)
4938 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4939
4940unlock:
4941 mutex_unlock(&dev->struct_mutex);
4942
647416f9 4943 return ret;
dd624afd
CW
4944}
4945
647416f9
KC
4946DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4947 i915_drop_caches_get, i915_drop_caches_set,
4948 "0x%08llx\n");
dd624afd 4949
647416f9
KC
4950static int
4951i915_max_freq_get(void *data, u64 *val)
358733e9 4952{
647416f9 4953 struct drm_device *dev = data;
fac5e23e 4954 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 4955
daa3afb2 4956 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4957 return -ENODEV;
4958
7c59a9c1 4959 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 4960 return 0;
358733e9
JB
4961}
4962
647416f9
KC
4963static int
4964i915_max_freq_set(void *data, u64 val)
358733e9 4965{
647416f9 4966 struct drm_device *dev = data;
fac5e23e 4967 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 4968 u32 hw_max, hw_min;
647416f9 4969 int ret;
004777cb 4970
daa3afb2 4971 if (INTEL_INFO(dev)->gen < 6)
004777cb 4972 return -ENODEV;
358733e9 4973
647416f9 4974 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4975
4fc688ce 4976 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4977 if (ret)
4978 return ret;
4979
358733e9
JB
4980 /*
4981 * Turbo will still be enabled, but won't go above the set value.
4982 */
bc4d91f6 4983 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4984
bc4d91f6
AG
4985 hw_max = dev_priv->rps.max_freq;
4986 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4987
b39fb297 4988 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4989 mutex_unlock(&dev_priv->rps.hw_lock);
4990 return -EINVAL;
0a073b84
JB
4991 }
4992
b39fb297 4993 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4994
dc97997a 4995 intel_set_rps(dev_priv, val);
dd0a1aa1 4996
4fc688ce 4997 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4998
647416f9 4999 return 0;
358733e9
JB
5000}
5001
647416f9
KC
5002DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5003 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5004 "%llu\n");
358733e9 5005
647416f9
KC
5006static int
5007i915_min_freq_get(void *data, u64 *val)
1523c310 5008{
647416f9 5009 struct drm_device *dev = data;
fac5e23e 5010 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 5011
62e1baa1 5012 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
5013 return -ENODEV;
5014
7c59a9c1 5015 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 5016 return 0;
1523c310
JB
5017}
5018
647416f9
KC
5019static int
5020i915_min_freq_set(void *data, u64 val)
1523c310 5021{
647416f9 5022 struct drm_device *dev = data;
fac5e23e 5023 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 5024 u32 hw_max, hw_min;
647416f9 5025 int ret;
004777cb 5026
62e1baa1 5027 if (INTEL_GEN(dev_priv) < 6)
004777cb 5028 return -ENODEV;
1523c310 5029
647416f9 5030 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5031
4fc688ce 5032 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5033 if (ret)
5034 return ret;
5035
1523c310
JB
5036 /*
5037 * Turbo will still be enabled, but won't go below the set value.
5038 */
bc4d91f6 5039 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5040
bc4d91f6
AG
5041 hw_max = dev_priv->rps.max_freq;
5042 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5043
b39fb297 5044 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5045 mutex_unlock(&dev_priv->rps.hw_lock);
5046 return -EINVAL;
0a073b84 5047 }
dd0a1aa1 5048
b39fb297 5049 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5050
dc97997a 5051 intel_set_rps(dev_priv, val);
dd0a1aa1 5052
4fc688ce 5053 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5054
647416f9 5055 return 0;
1523c310
JB
5056}
5057
647416f9
KC
5058DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5059 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5060 "%llu\n");
1523c310 5061
647416f9
KC
5062static int
5063i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5064{
647416f9 5065 struct drm_device *dev = data;
fac5e23e 5066 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5067 u32 snpcr;
647416f9 5068 int ret;
07b7ddd9 5069
004777cb
DV
5070 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5071 return -ENODEV;
5072
22bcfc6a
DV
5073 ret = mutex_lock_interruptible(&dev->struct_mutex);
5074 if (ret)
5075 return ret;
c8c8fb33 5076 intel_runtime_pm_get(dev_priv);
22bcfc6a 5077
07b7ddd9 5078 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5079
5080 intel_runtime_pm_put(dev_priv);
91c8a326 5081 mutex_unlock(&dev_priv->drm.struct_mutex);
07b7ddd9 5082
647416f9 5083 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5084
647416f9 5085 return 0;
07b7ddd9
JB
5086}
5087
647416f9
KC
5088static int
5089i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5090{
647416f9 5091 struct drm_device *dev = data;
fac5e23e 5092 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5093 u32 snpcr;
07b7ddd9 5094
004777cb
DV
5095 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5096 return -ENODEV;
5097
647416f9 5098 if (val > 3)
07b7ddd9
JB
5099 return -EINVAL;
5100
c8c8fb33 5101 intel_runtime_pm_get(dev_priv);
647416f9 5102 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5103
5104 /* Update the cache sharing policy here as well */
5105 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5106 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5107 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5108 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5109
c8c8fb33 5110 intel_runtime_pm_put(dev_priv);
647416f9 5111 return 0;
07b7ddd9
JB
5112}
5113
647416f9
KC
5114DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5115 i915_cache_sharing_get, i915_cache_sharing_set,
5116 "%llu\n");
07b7ddd9 5117
5d39525a
JM
5118struct sseu_dev_status {
5119 unsigned int slice_total;
5120 unsigned int subslice_total;
5121 unsigned int subslice_per_slice;
5122 unsigned int eu_total;
5123 unsigned int eu_per_subslice;
5124};
5125
5126static void cherryview_sseu_device_status(struct drm_device *dev,
5127 struct sseu_dev_status *stat)
5128{
fac5e23e 5129 struct drm_i915_private *dev_priv = to_i915(dev);
0a0b457f 5130 int ss_max = 2;
5d39525a
JM
5131 int ss;
5132 u32 sig1[ss_max], sig2[ss_max];
5133
5134 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5135 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5136 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5137 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5138
5139 for (ss = 0; ss < ss_max; ss++) {
5140 unsigned int eu_cnt;
5141
5142 if (sig1[ss] & CHV_SS_PG_ENABLE)
5143 /* skip disabled subslice */
5144 continue;
5145
5146 stat->slice_total = 1;
5147 stat->subslice_per_slice++;
5148 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5149 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5150 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5151 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5152 stat->eu_total += eu_cnt;
5153 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5154 }
5155 stat->subslice_total = stat->subslice_per_slice;
5156}
5157
5158static void gen9_sseu_device_status(struct drm_device *dev,
5159 struct sseu_dev_status *stat)
5160{
fac5e23e 5161 struct drm_i915_private *dev_priv = to_i915(dev);
1c046bc1 5162 int s_max = 3, ss_max = 4;
5d39525a
JM
5163 int s, ss;
5164 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5165
1c046bc1
JM
5166 /* BXT has a single slice and at most 3 subslices. */
5167 if (IS_BROXTON(dev)) {
5168 s_max = 1;
5169 ss_max = 3;
5170 }
5171
5172 for (s = 0; s < s_max; s++) {
5173 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5174 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5175 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5176 }
5177
5d39525a
JM
5178 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5179 GEN9_PGCTL_SSA_EU19_ACK |
5180 GEN9_PGCTL_SSA_EU210_ACK |
5181 GEN9_PGCTL_SSA_EU311_ACK;
5182 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5183 GEN9_PGCTL_SSB_EU19_ACK |
5184 GEN9_PGCTL_SSB_EU210_ACK |
5185 GEN9_PGCTL_SSB_EU311_ACK;
5186
5187 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5188 unsigned int ss_cnt = 0;
5189
5d39525a
JM
5190 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5191 /* skip disabled slice */
5192 continue;
5193
5194 stat->slice_total++;
1c046bc1 5195
ef11bdb3 5196 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5197 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5198
5d39525a
JM
5199 for (ss = 0; ss < ss_max; ss++) {
5200 unsigned int eu_cnt;
5201
1c046bc1
JM
5202 if (IS_BROXTON(dev) &&
5203 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5204 /* skip disabled subslice */
5205 continue;
5206
5207 if (IS_BROXTON(dev))
5208 ss_cnt++;
5209
5d39525a
JM
5210 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5211 eu_mask[ss%2]);
5212 stat->eu_total += eu_cnt;
5213 stat->eu_per_subslice = max(stat->eu_per_subslice,
5214 eu_cnt);
5215 }
1c046bc1
JM
5216
5217 stat->subslice_total += ss_cnt;
5218 stat->subslice_per_slice = max(stat->subslice_per_slice,
5219 ss_cnt);
5d39525a
JM
5220 }
5221}
5222
91bedd34
ŁD
5223static void broadwell_sseu_device_status(struct drm_device *dev,
5224 struct sseu_dev_status *stat)
5225{
fac5e23e 5226 struct drm_i915_private *dev_priv = to_i915(dev);
91bedd34
ŁD
5227 int s;
5228 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5229
5230 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5231
5232 if (stat->slice_total) {
5233 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5234 stat->subslice_total = stat->slice_total *
5235 stat->subslice_per_slice;
5236 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5237 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5238
5239 /* subtract fused off EU(s) from enabled slice(s) */
5240 for (s = 0; s < stat->slice_total; s++) {
5241 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5242
5243 stat->eu_total -= hweight8(subslice_7eu);
5244 }
5245 }
5246}
5247
3873218f
JM
5248static int i915_sseu_status(struct seq_file *m, void *unused)
5249{
5250 struct drm_info_node *node = (struct drm_info_node *) m->private;
238010ed
DW
5251 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5252 struct drm_device *dev = &dev_priv->drm;
5d39525a 5253 struct sseu_dev_status stat;
3873218f 5254
91bedd34 5255 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5256 return -ENODEV;
5257
5258 seq_puts(m, "SSEU Device Info\n");
5259 seq_printf(m, " Available Slice Total: %u\n",
5260 INTEL_INFO(dev)->slice_total);
5261 seq_printf(m, " Available Subslice Total: %u\n",
5262 INTEL_INFO(dev)->subslice_total);
5263 seq_printf(m, " Available Subslice Per Slice: %u\n",
5264 INTEL_INFO(dev)->subslice_per_slice);
5265 seq_printf(m, " Available EU Total: %u\n",
5266 INTEL_INFO(dev)->eu_total);
5267 seq_printf(m, " Available EU Per Subslice: %u\n",
5268 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5269 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5270 if (HAS_POOLED_EU(dev))
5271 seq_printf(m, " Min EU in pool: %u\n",
5272 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5273 seq_printf(m, " Has Slice Power Gating: %s\n",
5274 yesno(INTEL_INFO(dev)->has_slice_pg));
5275 seq_printf(m, " Has Subslice Power Gating: %s\n",
5276 yesno(INTEL_INFO(dev)->has_subslice_pg));
5277 seq_printf(m, " Has EU Power Gating: %s\n",
5278 yesno(INTEL_INFO(dev)->has_eu_pg));
5279
7f992aba 5280 seq_puts(m, "SSEU Device Status\n");
5d39525a 5281 memset(&stat, 0, sizeof(stat));
238010ed
DW
5282
5283 intel_runtime_pm_get(dev_priv);
5284
5575f03a 5285 if (IS_CHERRYVIEW(dev)) {
5d39525a 5286 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5287 } else if (IS_BROADWELL(dev)) {
5288 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5289 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5290 gen9_sseu_device_status(dev, &stat);
7f992aba 5291 }
238010ed
DW
5292
5293 intel_runtime_pm_put(dev_priv);
5294
5d39525a
JM
5295 seq_printf(m, " Enabled Slice Total: %u\n",
5296 stat.slice_total);
5297 seq_printf(m, " Enabled Subslice Total: %u\n",
5298 stat.subslice_total);
5299 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5300 stat.subslice_per_slice);
5301 seq_printf(m, " Enabled EU Total: %u\n",
5302 stat.eu_total);
5303 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5304 stat.eu_per_subslice);
7f992aba 5305
3873218f
JM
5306 return 0;
5307}
5308
6d794d42
BW
5309static int i915_forcewake_open(struct inode *inode, struct file *file)
5310{
5311 struct drm_device *dev = inode->i_private;
fac5e23e 5312 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5313
075edca4 5314 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5315 return 0;
5316
6daccb0b 5317 intel_runtime_pm_get(dev_priv);
59bad947 5318 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5319
5320 return 0;
5321}
5322
c43b5634 5323static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5324{
5325 struct drm_device *dev = inode->i_private;
fac5e23e 5326 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5327
075edca4 5328 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5329 return 0;
5330
59bad947 5331 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5332 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5333
5334 return 0;
5335}
5336
5337static const struct file_operations i915_forcewake_fops = {
5338 .owner = THIS_MODULE,
5339 .open = i915_forcewake_open,
5340 .release = i915_forcewake_release,
5341};
5342
5343static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5344{
5345 struct drm_device *dev = minor->dev;
5346 struct dentry *ent;
5347
5348 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5349 S_IRUSR,
6d794d42
BW
5350 root, dev,
5351 &i915_forcewake_fops);
f3c5fe97
WY
5352 if (!ent)
5353 return -ENOMEM;
6d794d42 5354
8eb57294 5355 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5356}
5357
6a9c308d
DV
5358static int i915_debugfs_create(struct dentry *root,
5359 struct drm_minor *minor,
5360 const char *name,
5361 const struct file_operations *fops)
07b7ddd9
JB
5362{
5363 struct drm_device *dev = minor->dev;
5364 struct dentry *ent;
5365
6a9c308d 5366 ent = debugfs_create_file(name,
07b7ddd9
JB
5367 S_IRUGO | S_IWUSR,
5368 root, dev,
6a9c308d 5369 fops);
f3c5fe97
WY
5370 if (!ent)
5371 return -ENOMEM;
07b7ddd9 5372
6a9c308d 5373 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5374}
5375
06c5bf8c 5376static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5377 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5378 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5379 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5380 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5381 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5382 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5383 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5384 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5385 {"i915_gem_request", i915_gem_request_info, 0},
5386 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5387 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5388 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5389 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5390 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5391 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5392 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5393 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5394 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5395 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5396 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5397 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5398 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5399 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5400 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5401 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5402 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5403 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5404 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5405 {"i915_sr_status", i915_sr_status, 0},
44834a67 5406 {"i915_opregion", i915_opregion, 0},
ada8f955 5407 {"i915_vbt", i915_vbt, 0},
37811fcc 5408 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5409 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5410 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5411 {"i915_execlists", i915_execlists, 0},
f65367b5 5412 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5413 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5414 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5415 {"i915_llc", i915_llc, 0},
e91fd8c6 5416 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5417 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5418 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5419 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5420 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5421 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5422 {"i915_display_info", i915_display_info, 0},
e04934cf 5423 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5424 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5425 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5426 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5427 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5428 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5429 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5430 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5431};
27c202ad 5432#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5433
06c5bf8c 5434static const struct i915_debugfs_files {
34b9674c
DV
5435 const char *name;
5436 const struct file_operations *fops;
5437} i915_debugfs_files[] = {
5438 {"i915_wedged", &i915_wedged_fops},
5439 {"i915_max_freq", &i915_max_freq_fops},
5440 {"i915_min_freq", &i915_min_freq_fops},
5441 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5442 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5443 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5444 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5445 {"i915_error_state", &i915_error_state_fops},
5446 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5447 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5448 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5449 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5450 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5451 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5452 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5453 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5454 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5455};
5456
07144428
DL
5457void intel_display_crc_init(struct drm_device *dev)
5458{
fac5e23e 5459 struct drm_i915_private *dev_priv = to_i915(dev);
b378360e 5460 enum pipe pipe;
07144428 5461
055e393f 5462 for_each_pipe(dev_priv, pipe) {
b378360e 5463 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5464
d538bbdf
DL
5465 pipe_crc->opened = false;
5466 spin_lock_init(&pipe_crc->lock);
07144428
DL
5467 init_waitqueue_head(&pipe_crc->wq);
5468 }
5469}
5470
1dac891c 5471int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5472{
91c8a326 5473 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5474 int ret, i;
f3cd474b 5475
6d794d42 5476 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5477 if (ret)
5478 return ret;
6a9c308d 5479
07144428
DL
5480 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5481 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5482 if (ret)
5483 return ret;
5484 }
5485
34b9674c
DV
5486 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5487 ret = i915_debugfs_create(minor->debugfs_root, minor,
5488 i915_debugfs_files[i].name,
5489 i915_debugfs_files[i].fops);
5490 if (ret)
5491 return ret;
5492 }
40633219 5493
27c202ad
BG
5494 return drm_debugfs_create_files(i915_debugfs_list,
5495 I915_DEBUGFS_ENTRIES,
2017263e
BG
5496 minor->debugfs_root, minor);
5497}
5498
1dac891c 5499void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5500{
91c8a326 5501 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5502 int i;
5503
27c202ad
BG
5504 drm_debugfs_remove_files(i915_debugfs_list,
5505 I915_DEBUGFS_ENTRIES, minor);
07144428 5506
6d794d42
BW
5507 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5508 1, minor);
07144428 5509
e309a997 5510 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5511 struct drm_info_list *info_list =
5512 (struct drm_info_list *)&i915_pipe_crc_data[i];
5513
5514 drm_debugfs_remove_files(info_list, 1, minor);
5515 }
5516
34b9674c
DV
5517 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5518 struct drm_info_list *info_list =
5519 (struct drm_info_list *) i915_debugfs_files[i].fops;
5520
5521 drm_debugfs_remove_files(info_list, 1, minor);
5522 }
2017263e 5523}
aa7471d2
JN
5524
5525struct dpcd_block {
5526 /* DPCD dump start address. */
5527 unsigned int offset;
5528 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5529 unsigned int end;
5530 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5531 size_t size;
5532 /* Only valid for eDP. */
5533 bool edp;
5534};
5535
5536static const struct dpcd_block i915_dpcd_debug[] = {
5537 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5538 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5539 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5540 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5541 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5542 { .offset = DP_SET_POWER },
5543 { .offset = DP_EDP_DPCD_REV },
5544 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5545 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5546 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5547};
5548
5549static int i915_dpcd_show(struct seq_file *m, void *data)
5550{
5551 struct drm_connector *connector = m->private;
5552 struct intel_dp *intel_dp =
5553 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5554 uint8_t buf[16];
5555 ssize_t err;
5556 int i;
5557
5c1a8875
MK
5558 if (connector->status != connector_status_connected)
5559 return -ENODEV;
5560
aa7471d2
JN
5561 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5562 const struct dpcd_block *b = &i915_dpcd_debug[i];
5563 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5564
5565 if (b->edp &&
5566 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5567 continue;
5568
5569 /* low tech for now */
5570 if (WARN_ON(size > sizeof(buf)))
5571 continue;
5572
5573 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5574 if (err <= 0) {
5575 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5576 size, b->offset, err);
5577 continue;
5578 }
5579
5580 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5581 }
aa7471d2
JN
5582
5583 return 0;
5584}
5585
5586static int i915_dpcd_open(struct inode *inode, struct file *file)
5587{
5588 return single_open(file, i915_dpcd_show, inode->i_private);
5589}
5590
5591static const struct file_operations i915_dpcd_fops = {
5592 .owner = THIS_MODULE,
5593 .open = i915_dpcd_open,
5594 .read = seq_read,
5595 .llseek = seq_lseek,
5596 .release = single_release,
5597};
5598
5599/**
5600 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5601 * @connector: pointer to a registered drm_connector
5602 *
5603 * Cleanup will be done by drm_connector_unregister() through a call to
5604 * drm_debugfs_connector_remove().
5605 *
5606 * Returns 0 on success, negative error codes on error.
5607 */
5608int i915_debugfs_connector_add(struct drm_connector *connector)
5609{
5610 struct dentry *root = connector->debugfs_entry;
5611
5612 /* The connector must have been registered beforehands. */
5613 if (!root)
5614 return -ENODEV;
5615
5616 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5617 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5618 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5619 &i915_dpcd_fops);
5620
5621 return 0;
5622}
This page took 0.982471 seconds and 5 git commands to generate.