drm/i915: Try harder to get FBC
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d
BW
178{
179 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
2db8e9d6 451 idr_for_each(&file->object_idr, per_file_stats, &stats);
3ec2f427
TH
452 /*
453 * Although we have a valid reference on file->pid, that does
454 * not guarantee that the task_struct who called get_pid() is
455 * still alive (e.g. get_pid(current) => fork() => exit()).
456 * Therefore, we need to protect this ->comm access using RCU.
457 */
458 rcu_read_lock();
459 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 460 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 461 task ? task->comm : "<unknown>",
2db8e9d6
CW
462 stats.count,
463 stats.total,
464 stats.active,
465 stats.inactive,
6313c204 466 stats.global,
c67a17e9 467 stats.shared,
2db8e9d6 468 stats.unbound);
3ec2f427 469 rcu_read_unlock();
2db8e9d6
CW
470 }
471
73aa808f
CW
472 mutex_unlock(&dev->struct_mutex);
473
474 return 0;
475}
476
aee56cff 477static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 478{
9f25d007 479 struct drm_info_node *node = m->private;
08c18323 480 struct drm_device *dev = node->minor->dev;
1b50247a 481 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
482 struct drm_i915_private *dev_priv = dev->dev_private;
483 struct drm_i915_gem_object *obj;
484 size_t total_obj_size, total_gtt_size;
485 int count, ret;
486
487 ret = mutex_lock_interruptible(&dev->struct_mutex);
488 if (ret)
489 return ret;
490
491 total_obj_size = total_gtt_size = count = 0;
35c20a60 492 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 493 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
494 continue;
495
267f0c90 496 seq_puts(m, " ");
08c18323 497 describe_obj(m, obj);
267f0c90 498 seq_putc(m, '\n');
08c18323 499 total_obj_size += obj->base.size;
f343c5f6 500 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
501 count++;
502 }
503
504 mutex_unlock(&dev->struct_mutex);
505
506 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
507 count, total_obj_size, total_gtt_size);
508
509 return 0;
510}
511
4e5359cd
SF
512static int i915_gem_pageflip_info(struct seq_file *m, void *data)
513{
9f25d007 514 struct drm_info_node *node = m->private;
4e5359cd
SF
515 struct drm_device *dev = node->minor->dev;
516 unsigned long flags;
517 struct intel_crtc *crtc;
8a270ebf
DV
518 int ret;
519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
4e5359cd 523
d3fcc808 524 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
525 const char pipe = pipe_name(crtc->pipe);
526 const char plane = plane_name(crtc->plane);
4e5359cd
SF
527 struct intel_unpin_work *work;
528
529 spin_lock_irqsave(&dev->event_lock, flags);
530 work = crtc->unpin_work;
531 if (work == NULL) {
9db4a9c7 532 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
533 pipe, plane);
534 } else {
e7d841ca 535 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 536 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
537 pipe, plane);
538 } else {
9db4a9c7 539 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
540 pipe, plane);
541 }
542 if (work->enable_stall_check)
267f0c90 543 seq_puts(m, "Stall check enabled, ");
4e5359cd 544 else
267f0c90 545 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 546 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
547
548 if (work->old_fb_obj) {
05394f39
CW
549 struct drm_i915_gem_object *obj = work->old_fb_obj;
550 if (obj)
f343c5f6
BW
551 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
552 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
553 }
554 if (work->pending_flip_obj) {
05394f39
CW
555 struct drm_i915_gem_object *obj = work->pending_flip_obj;
556 if (obj)
f343c5f6
BW
557 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
558 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
559 }
560 }
561 spin_unlock_irqrestore(&dev->event_lock, flags);
562 }
563
8a270ebf
DV
564 mutex_unlock(&dev->struct_mutex);
565
4e5359cd
SF
566 return 0;
567}
568
2017263e
BG
569static int i915_gem_request_info(struct seq_file *m, void *data)
570{
9f25d007 571 struct drm_info_node *node = m->private;
2017263e 572 struct drm_device *dev = node->minor->dev;
e277a1f8 573 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 574 struct intel_engine_cs *ring;
2017263e 575 struct drm_i915_gem_request *gem_request;
a2c7f6fd 576 int ret, count, i;
de227ef0
CW
577
578 ret = mutex_lock_interruptible(&dev->struct_mutex);
579 if (ret)
580 return ret;
2017263e 581
c2c347a9 582 count = 0;
a2c7f6fd
CW
583 for_each_ring(ring, dev_priv, i) {
584 if (list_empty(&ring->request_list))
585 continue;
586
587 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 588 list_for_each_entry(gem_request,
a2c7f6fd 589 &ring->request_list,
c2c347a9
CW
590 list) {
591 seq_printf(m, " %d @ %d\n",
592 gem_request->seqno,
593 (int) (jiffies - gem_request->emitted_jiffies));
594 }
595 count++;
2017263e 596 }
de227ef0
CW
597 mutex_unlock(&dev->struct_mutex);
598
c2c347a9 599 if (count == 0)
267f0c90 600 seq_puts(m, "No requests\n");
c2c347a9 601
2017263e
BG
602 return 0;
603}
604
b2223497 605static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 606 struct intel_engine_cs *ring)
b2223497
CW
607{
608 if (ring->get_seqno) {
43a7b924 609 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 610 ring->name, ring->get_seqno(ring, false));
b2223497
CW
611 }
612}
613
2017263e
BG
614static int i915_gem_seqno_info(struct seq_file *m, void *data)
615{
9f25d007 616 struct drm_info_node *node = m->private;
2017263e 617 struct drm_device *dev = node->minor->dev;
e277a1f8 618 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 619 struct intel_engine_cs *ring;
1ec14ad3 620 int ret, i;
de227ef0
CW
621
622 ret = mutex_lock_interruptible(&dev->struct_mutex);
623 if (ret)
624 return ret;
c8c8fb33 625 intel_runtime_pm_get(dev_priv);
2017263e 626
a2c7f6fd
CW
627 for_each_ring(ring, dev_priv, i)
628 i915_ring_seqno_info(m, ring);
de227ef0 629
c8c8fb33 630 intel_runtime_pm_put(dev_priv);
de227ef0
CW
631 mutex_unlock(&dev->struct_mutex);
632
2017263e
BG
633 return 0;
634}
635
636
637static int i915_interrupt_info(struct seq_file *m, void *data)
638{
9f25d007 639 struct drm_info_node *node = m->private;
2017263e 640 struct drm_device *dev = node->minor->dev;
e277a1f8 641 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 642 struct intel_engine_cs *ring;
9db4a9c7 643 int ret, i, pipe;
de227ef0
CW
644
645 ret = mutex_lock_interruptible(&dev->struct_mutex);
646 if (ret)
647 return ret;
c8c8fb33 648 intel_runtime_pm_get(dev_priv);
2017263e 649
74e1ca8c
VS
650 if (IS_CHERRYVIEW(dev)) {
651 int i;
652 seq_printf(m, "Master Interrupt Control:\t%08x\n",
653 I915_READ(GEN8_MASTER_IRQ));
654
655 seq_printf(m, "Display IER:\t%08x\n",
656 I915_READ(VLV_IER));
657 seq_printf(m, "Display IIR:\t%08x\n",
658 I915_READ(VLV_IIR));
659 seq_printf(m, "Display IIR_RW:\t%08x\n",
660 I915_READ(VLV_IIR_RW));
661 seq_printf(m, "Display IMR:\t%08x\n",
662 I915_READ(VLV_IMR));
663 for_each_pipe(pipe)
664 seq_printf(m, "Pipe %c stat:\t%08x\n",
665 pipe_name(pipe),
666 I915_READ(PIPESTAT(pipe)));
667
668 seq_printf(m, "Port hotplug:\t%08x\n",
669 I915_READ(PORT_HOTPLUG_EN));
670 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
671 I915_READ(VLV_DPFLIPSTAT));
672 seq_printf(m, "DPINVGTT:\t%08x\n",
673 I915_READ(DPINVGTT));
674
675 for (i = 0; i < 4; i++) {
676 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
677 i, I915_READ(GEN8_GT_IMR(i)));
678 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IIR(i)));
680 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IER(i)));
682 }
683
684 seq_printf(m, "PCU interrupt mask:\t%08x\n",
685 I915_READ(GEN8_PCU_IMR));
686 seq_printf(m, "PCU interrupt identity:\t%08x\n",
687 I915_READ(GEN8_PCU_IIR));
688 seq_printf(m, "PCU interrupt enable:\t%08x\n",
689 I915_READ(GEN8_PCU_IER));
690 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
691 seq_printf(m, "Master Interrupt Control:\t%08x\n",
692 I915_READ(GEN8_MASTER_IRQ));
693
694 for (i = 0; i < 4; i++) {
695 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
696 i, I915_READ(GEN8_GT_IMR(i)));
697 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IIR(i)));
699 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IER(i)));
701 }
702
07d27e20 703 for_each_pipe(pipe) {
a123f157 704 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
705 pipe_name(pipe),
706 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 707 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
708 pipe_name(pipe),
709 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 710 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
711 pipe_name(pipe),
712 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
713 }
714
715 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
716 I915_READ(GEN8_DE_PORT_IMR));
717 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
718 I915_READ(GEN8_DE_PORT_IIR));
719 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
720 I915_READ(GEN8_DE_PORT_IER));
721
722 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
723 I915_READ(GEN8_DE_MISC_IMR));
724 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
725 I915_READ(GEN8_DE_MISC_IIR));
726 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
727 I915_READ(GEN8_DE_MISC_IER));
728
729 seq_printf(m, "PCU interrupt mask:\t%08x\n",
730 I915_READ(GEN8_PCU_IMR));
731 seq_printf(m, "PCU interrupt identity:\t%08x\n",
732 I915_READ(GEN8_PCU_IIR));
733 seq_printf(m, "PCU interrupt enable:\t%08x\n",
734 I915_READ(GEN8_PCU_IER));
735 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
736 seq_printf(m, "Display IER:\t%08x\n",
737 I915_READ(VLV_IER));
738 seq_printf(m, "Display IIR:\t%08x\n",
739 I915_READ(VLV_IIR));
740 seq_printf(m, "Display IIR_RW:\t%08x\n",
741 I915_READ(VLV_IIR_RW));
742 seq_printf(m, "Display IMR:\t%08x\n",
743 I915_READ(VLV_IMR));
744 for_each_pipe(pipe)
745 seq_printf(m, "Pipe %c stat:\t%08x\n",
746 pipe_name(pipe),
747 I915_READ(PIPESTAT(pipe)));
748
749 seq_printf(m, "Master IER:\t%08x\n",
750 I915_READ(VLV_MASTER_IER));
751
752 seq_printf(m, "Render IER:\t%08x\n",
753 I915_READ(GTIER));
754 seq_printf(m, "Render IIR:\t%08x\n",
755 I915_READ(GTIIR));
756 seq_printf(m, "Render IMR:\t%08x\n",
757 I915_READ(GTIMR));
758
759 seq_printf(m, "PM IER:\t\t%08x\n",
760 I915_READ(GEN6_PMIER));
761 seq_printf(m, "PM IIR:\t\t%08x\n",
762 I915_READ(GEN6_PMIIR));
763 seq_printf(m, "PM IMR:\t\t%08x\n",
764 I915_READ(GEN6_PMIMR));
765
766 seq_printf(m, "Port hotplug:\t%08x\n",
767 I915_READ(PORT_HOTPLUG_EN));
768 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
769 I915_READ(VLV_DPFLIPSTAT));
770 seq_printf(m, "DPINVGTT:\t%08x\n",
771 I915_READ(DPINVGTT));
772
773 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
774 seq_printf(m, "Interrupt enable: %08x\n",
775 I915_READ(IER));
776 seq_printf(m, "Interrupt identity: %08x\n",
777 I915_READ(IIR));
778 seq_printf(m, "Interrupt mask: %08x\n",
779 I915_READ(IMR));
9db4a9c7
JB
780 for_each_pipe(pipe)
781 seq_printf(m, "Pipe %c stat: %08x\n",
782 pipe_name(pipe),
783 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
784 } else {
785 seq_printf(m, "North Display Interrupt enable: %08x\n",
786 I915_READ(DEIER));
787 seq_printf(m, "North Display Interrupt identity: %08x\n",
788 I915_READ(DEIIR));
789 seq_printf(m, "North Display Interrupt mask: %08x\n",
790 I915_READ(DEIMR));
791 seq_printf(m, "South Display Interrupt enable: %08x\n",
792 I915_READ(SDEIER));
793 seq_printf(m, "South Display Interrupt identity: %08x\n",
794 I915_READ(SDEIIR));
795 seq_printf(m, "South Display Interrupt mask: %08x\n",
796 I915_READ(SDEIMR));
797 seq_printf(m, "Graphics Interrupt enable: %08x\n",
798 I915_READ(GTIER));
799 seq_printf(m, "Graphics Interrupt identity: %08x\n",
800 I915_READ(GTIIR));
801 seq_printf(m, "Graphics Interrupt mask: %08x\n",
802 I915_READ(GTIMR));
803 }
a2c7f6fd 804 for_each_ring(ring, dev_priv, i) {
a123f157 805 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
806 seq_printf(m,
807 "Graphics Interrupt mask (%s): %08x\n",
808 ring->name, I915_READ_IMR(ring));
9862e600 809 }
a2c7f6fd 810 i915_ring_seqno_info(m, ring);
9862e600 811 }
c8c8fb33 812 intel_runtime_pm_put(dev_priv);
de227ef0
CW
813 mutex_unlock(&dev->struct_mutex);
814
2017263e
BG
815 return 0;
816}
817
a6172a80
CW
818static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
819{
9f25d007 820 struct drm_info_node *node = m->private;
a6172a80 821 struct drm_device *dev = node->minor->dev;
e277a1f8 822 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
823 int i, ret;
824
825 ret = mutex_lock_interruptible(&dev->struct_mutex);
826 if (ret)
827 return ret;
a6172a80
CW
828
829 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
830 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
831 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 832 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 833
6c085a72
CW
834 seq_printf(m, "Fence %d, pin count = %d, object = ",
835 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 836 if (obj == NULL)
267f0c90 837 seq_puts(m, "unused");
c2c347a9 838 else
05394f39 839 describe_obj(m, obj);
267f0c90 840 seq_putc(m, '\n');
a6172a80
CW
841 }
842
05394f39 843 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
844 return 0;
845}
846
2017263e
BG
847static int i915_hws_info(struct seq_file *m, void *data)
848{
9f25d007 849 struct drm_info_node *node = m->private;
2017263e 850 struct drm_device *dev = node->minor->dev;
e277a1f8 851 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 852 struct intel_engine_cs *ring;
1a240d4d 853 const u32 *hws;
4066c0ae
CW
854 int i;
855
1ec14ad3 856 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 857 hws = ring->status_page.page_addr;
2017263e
BG
858 if (hws == NULL)
859 return 0;
860
861 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
862 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
863 i * 4,
864 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
865 }
866 return 0;
867}
868
d5442303
DV
869static ssize_t
870i915_error_state_write(struct file *filp,
871 const char __user *ubuf,
872 size_t cnt,
873 loff_t *ppos)
874{
edc3d884 875 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 876 struct drm_device *dev = error_priv->dev;
22bcfc6a 877 int ret;
d5442303
DV
878
879 DRM_DEBUG_DRIVER("Resetting error state\n");
880
22bcfc6a
DV
881 ret = mutex_lock_interruptible(&dev->struct_mutex);
882 if (ret)
883 return ret;
884
d5442303
DV
885 i915_destroy_error_state(dev);
886 mutex_unlock(&dev->struct_mutex);
887
888 return cnt;
889}
890
891static int i915_error_state_open(struct inode *inode, struct file *file)
892{
893 struct drm_device *dev = inode->i_private;
d5442303 894 struct i915_error_state_file_priv *error_priv;
d5442303
DV
895
896 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
897 if (!error_priv)
898 return -ENOMEM;
899
900 error_priv->dev = dev;
901
95d5bfb3 902 i915_error_state_get(dev, error_priv);
d5442303 903
edc3d884
MK
904 file->private_data = error_priv;
905
906 return 0;
d5442303
DV
907}
908
909static int i915_error_state_release(struct inode *inode, struct file *file)
910{
edc3d884 911 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 912
95d5bfb3 913 i915_error_state_put(error_priv);
d5442303
DV
914 kfree(error_priv);
915
edc3d884
MK
916 return 0;
917}
918
4dc955f7
MK
919static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
920 size_t count, loff_t *pos)
921{
922 struct i915_error_state_file_priv *error_priv = file->private_data;
923 struct drm_i915_error_state_buf error_str;
924 loff_t tmp_pos = 0;
925 ssize_t ret_count = 0;
926 int ret;
927
928 ret = i915_error_state_buf_init(&error_str, count, *pos);
929 if (ret)
930 return ret;
edc3d884 931
fc16b48b 932 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
933 if (ret)
934 goto out;
935
edc3d884
MK
936 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
937 error_str.buf,
938 error_str.bytes);
939
940 if (ret_count < 0)
941 ret = ret_count;
942 else
943 *pos = error_str.start + ret_count;
944out:
4dc955f7 945 i915_error_state_buf_release(&error_str);
edc3d884 946 return ret ?: ret_count;
d5442303
DV
947}
948
949static const struct file_operations i915_error_state_fops = {
950 .owner = THIS_MODULE,
951 .open = i915_error_state_open,
edc3d884 952 .read = i915_error_state_read,
d5442303
DV
953 .write = i915_error_state_write,
954 .llseek = default_llseek,
955 .release = i915_error_state_release,
956};
957
647416f9
KC
958static int
959i915_next_seqno_get(void *data, u64 *val)
40633219 960{
647416f9 961 struct drm_device *dev = data;
e277a1f8 962 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
963 int ret;
964
965 ret = mutex_lock_interruptible(&dev->struct_mutex);
966 if (ret)
967 return ret;
968
647416f9 969 *val = dev_priv->next_seqno;
40633219
MK
970 mutex_unlock(&dev->struct_mutex);
971
647416f9 972 return 0;
40633219
MK
973}
974
647416f9
KC
975static int
976i915_next_seqno_set(void *data, u64 val)
977{
978 struct drm_device *dev = data;
40633219
MK
979 int ret;
980
40633219
MK
981 ret = mutex_lock_interruptible(&dev->struct_mutex);
982 if (ret)
983 return ret;
984
e94fbaa8 985 ret = i915_gem_set_seqno(dev, val);
40633219
MK
986 mutex_unlock(&dev->struct_mutex);
987
647416f9 988 return ret;
40633219
MK
989}
990
647416f9
KC
991DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
992 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 993 "0x%llx\n");
40633219 994
f97108d1
JB
995static int i915_rstdby_delays(struct seq_file *m, void *unused)
996{
9f25d007 997 struct drm_info_node *node = m->private;
f97108d1 998 struct drm_device *dev = node->minor->dev;
e277a1f8 999 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1000 u16 crstanddelay;
1001 int ret;
1002
1003 ret = mutex_lock_interruptible(&dev->struct_mutex);
1004 if (ret)
1005 return ret;
c8c8fb33 1006 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1007
1008 crstanddelay = I915_READ16(CRSTANDVID);
1009
c8c8fb33 1010 intel_runtime_pm_put(dev_priv);
616fdb5a 1011 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1012
1013 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1014
1015 return 0;
1016}
1017
adb4bd12 1018static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1019{
9f25d007 1020 struct drm_info_node *node = m->private;
f97108d1 1021 struct drm_device *dev = node->minor->dev;
e277a1f8 1022 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1023 int ret = 0;
1024
1025 intel_runtime_pm_get(dev_priv);
3b8d8d91 1026
5c9669ce
TR
1027 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1028
3b8d8d91
JB
1029 if (IS_GEN5(dev)) {
1030 u16 rgvswctl = I915_READ16(MEMSWCTL);
1031 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1032
1033 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1034 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1035 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1036 MEMSTAT_VID_SHIFT);
1037 seq_printf(m, "Current P-state: %d\n",
1038 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1039 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1040 IS_BROADWELL(dev)) {
3b8d8d91
JB
1041 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1042 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1043 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1044 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1045 u32 rpstat, cagf, reqf;
ccab5c82
JB
1046 u32 rpupei, rpcurup, rpprevup;
1047 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1048 int max_freq;
1049
1050 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1051 ret = mutex_lock_interruptible(&dev->struct_mutex);
1052 if (ret)
c8c8fb33 1053 goto out;
d1ebd816 1054
c8d9a590 1055 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1056
8e8c06cd
CW
1057 reqf = I915_READ(GEN6_RPNSWREQ);
1058 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1059 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1060 reqf >>= 24;
1061 else
1062 reqf >>= 25;
1063 reqf *= GT_FREQUENCY_MULTIPLIER;
1064
0d8f9491
CW
1065 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1066 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1067 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1068
ccab5c82
JB
1069 rpstat = I915_READ(GEN6_RPSTAT1);
1070 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1071 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1072 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1073 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1074 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1075 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1076 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1077 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1078 else
1079 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1080 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1081
c8d9a590 1082 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1083 mutex_unlock(&dev->struct_mutex);
1084
0d8f9491
CW
1085 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1086 I915_READ(GEN6_PMIER),
1087 I915_READ(GEN6_PMIMR),
1088 I915_READ(GEN6_PMISR),
1089 I915_READ(GEN6_PMIIR),
1090 I915_READ(GEN6_PMINTRMSK));
3b8d8d91 1091 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1092 seq_printf(m, "Render p-state ratio: %d\n",
1093 (gt_perf_status & 0xff00) >> 8);
1094 seq_printf(m, "Render p-state VID: %d\n",
1095 gt_perf_status & 0xff);
1096 seq_printf(m, "Render p-state limit: %d\n",
1097 rp_state_limits & 0xff);
0d8f9491
CW
1098 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1099 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1100 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1101 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1102 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1103 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1104 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1105 GEN6_CURICONT_MASK);
1106 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1107 GEN6_CURBSYTAVG_MASK);
1108 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1109 GEN6_CURBSYTAVG_MASK);
1110 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1111 GEN6_CURIAVG_MASK);
1112 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1113 GEN6_CURBSYTAVG_MASK);
1114 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1115 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1116
1117 max_freq = (rp_state_cap & 0xff0000) >> 16;
1118 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1119 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1120
1121 max_freq = (rp_state_cap & 0xff00) >> 8;
1122 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1123 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1124
1125 max_freq = rp_state_cap & 0xff;
1126 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1127 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1128
1129 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1130 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1131 } else if (IS_VALLEYVIEW(dev)) {
1132 u32 freq_sts, val;
1133
259bd5d4 1134 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1135 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1136 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1137 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1138
c5bd2bf6 1139 val = valleyview_rps_max_freq(dev_priv);
0a073b84 1140 seq_printf(m, "max GPU freq: %d MHz\n",
2ec3815f 1141 vlv_gpu_freq(dev_priv, val));
0a073b84 1142
c5bd2bf6 1143 val = valleyview_rps_min_freq(dev_priv);
0a073b84 1144 seq_printf(m, "min GPU freq: %d MHz\n",
2ec3815f 1145 vlv_gpu_freq(dev_priv, val));
0a073b84
JB
1146
1147 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1148 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1149 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1150 } else {
267f0c90 1151 seq_puts(m, "no P-state info available\n");
3b8d8d91 1152 }
f97108d1 1153
c8c8fb33
PZ
1154out:
1155 intel_runtime_pm_put(dev_priv);
1156 return ret;
f97108d1
JB
1157}
1158
1159static int i915_delayfreq_table(struct seq_file *m, void *unused)
1160{
9f25d007 1161 struct drm_info_node *node = m->private;
f97108d1 1162 struct drm_device *dev = node->minor->dev;
e277a1f8 1163 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1164 u32 delayfreq;
616fdb5a
BW
1165 int ret, i;
1166
1167 ret = mutex_lock_interruptible(&dev->struct_mutex);
1168 if (ret)
1169 return ret;
c8c8fb33 1170 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1171
1172 for (i = 0; i < 16; i++) {
1173 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1174 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1175 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1176 }
1177
c8c8fb33
PZ
1178 intel_runtime_pm_put(dev_priv);
1179
616fdb5a
BW
1180 mutex_unlock(&dev->struct_mutex);
1181
f97108d1
JB
1182 return 0;
1183}
1184
1185static inline int MAP_TO_MV(int map)
1186{
1187 return 1250 - (map * 25);
1188}
1189
1190static int i915_inttoext_table(struct seq_file *m, void *unused)
1191{
9f25d007 1192 struct drm_info_node *node = m->private;
f97108d1 1193 struct drm_device *dev = node->minor->dev;
e277a1f8 1194 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1195 u32 inttoext;
616fdb5a
BW
1196 int ret, i;
1197
1198 ret = mutex_lock_interruptible(&dev->struct_mutex);
1199 if (ret)
1200 return ret;
c8c8fb33 1201 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1202
1203 for (i = 1; i <= 32; i++) {
1204 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1205 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1206 }
1207
c8c8fb33 1208 intel_runtime_pm_put(dev_priv);
616fdb5a
BW
1209 mutex_unlock(&dev->struct_mutex);
1210
f97108d1
JB
1211 return 0;
1212}
1213
4d85529d 1214static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1215{
9f25d007 1216 struct drm_info_node *node = m->private;
f97108d1 1217 struct drm_device *dev = node->minor->dev;
e277a1f8 1218 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1219 u32 rgvmodectl, rstdbyctl;
1220 u16 crstandvid;
1221 int ret;
1222
1223 ret = mutex_lock_interruptible(&dev->struct_mutex);
1224 if (ret)
1225 return ret;
c8c8fb33 1226 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1227
1228 rgvmodectl = I915_READ(MEMMODECTL);
1229 rstdbyctl = I915_READ(RSTDBYCTL);
1230 crstandvid = I915_READ16(CRSTANDVID);
1231
c8c8fb33 1232 intel_runtime_pm_put(dev_priv);
616fdb5a 1233 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1234
1235 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1236 "yes" : "no");
1237 seq_printf(m, "Boost freq: %d\n",
1238 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1239 MEMMODE_BOOST_FREQ_SHIFT);
1240 seq_printf(m, "HW control enabled: %s\n",
1241 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1242 seq_printf(m, "SW control enabled: %s\n",
1243 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1244 seq_printf(m, "Gated voltage change: %s\n",
1245 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1246 seq_printf(m, "Starting frequency: P%d\n",
1247 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1248 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1249 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1250 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1251 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1252 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1253 seq_printf(m, "Render standby enabled: %s\n",
1254 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1255 seq_puts(m, "Current RS state: ");
88271da3
JB
1256 switch (rstdbyctl & RSX_STATUS_MASK) {
1257 case RSX_STATUS_ON:
267f0c90 1258 seq_puts(m, "on\n");
88271da3
JB
1259 break;
1260 case RSX_STATUS_RC1:
267f0c90 1261 seq_puts(m, "RC1\n");
88271da3
JB
1262 break;
1263 case RSX_STATUS_RC1E:
267f0c90 1264 seq_puts(m, "RC1E\n");
88271da3
JB
1265 break;
1266 case RSX_STATUS_RS1:
267f0c90 1267 seq_puts(m, "RS1\n");
88271da3
JB
1268 break;
1269 case RSX_STATUS_RS2:
267f0c90 1270 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1271 break;
1272 case RSX_STATUS_RS3:
267f0c90 1273 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1274 break;
1275 default:
267f0c90 1276 seq_puts(m, "unknown\n");
88271da3
JB
1277 break;
1278 }
f97108d1
JB
1279
1280 return 0;
1281}
1282
669ab5aa
D
1283static int vlv_drpc_info(struct seq_file *m)
1284{
1285
9f25d007 1286 struct drm_info_node *node = m->private;
669ab5aa
D
1287 struct drm_device *dev = node->minor->dev;
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 u32 rpmodectl1, rcctl1;
1290 unsigned fw_rendercount = 0, fw_mediacount = 0;
1291
d46c0517
ID
1292 intel_runtime_pm_get(dev_priv);
1293
669ab5aa
D
1294 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1295 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1296
d46c0517
ID
1297 intel_runtime_pm_put(dev_priv);
1298
669ab5aa
D
1299 seq_printf(m, "Video Turbo Mode: %s\n",
1300 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1301 seq_printf(m, "Turbo enabled: %s\n",
1302 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1303 seq_printf(m, "HW control enabled: %s\n",
1304 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1305 seq_printf(m, "SW control enabled: %s\n",
1306 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1307 GEN6_RP_MEDIA_SW_MODE));
1308 seq_printf(m, "RC6 Enabled: %s\n",
1309 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1310 GEN6_RC_CTL_EI_MODE(1))));
1311 seq_printf(m, "Render Power Well: %s\n",
1312 (I915_READ(VLV_GTLC_PW_STATUS) &
1313 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1314 seq_printf(m, "Media Power Well: %s\n",
1315 (I915_READ(VLV_GTLC_PW_STATUS) &
1316 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1317
9cc19be5
ID
1318 seq_printf(m, "Render RC6 residency since boot: %u\n",
1319 I915_READ(VLV_GT_RENDER_RC6));
1320 seq_printf(m, "Media RC6 residency since boot: %u\n",
1321 I915_READ(VLV_GT_MEDIA_RC6));
1322
669ab5aa
D
1323 spin_lock_irq(&dev_priv->uncore.lock);
1324 fw_rendercount = dev_priv->uncore.fw_rendercount;
1325 fw_mediacount = dev_priv->uncore.fw_mediacount;
1326 spin_unlock_irq(&dev_priv->uncore.lock);
1327
1328 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1329 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1330
1331
1332 return 0;
1333}
1334
1335
4d85529d
BW
1336static int gen6_drpc_info(struct seq_file *m)
1337{
1338
9f25d007 1339 struct drm_info_node *node = m->private;
4d85529d
BW
1340 struct drm_device *dev = node->minor->dev;
1341 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1342 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1343 unsigned forcewake_count;
aee56cff 1344 int count = 0, ret;
4d85529d
BW
1345
1346 ret = mutex_lock_interruptible(&dev->struct_mutex);
1347 if (ret)
1348 return ret;
c8c8fb33 1349 intel_runtime_pm_get(dev_priv);
4d85529d 1350
907b28c5
CW
1351 spin_lock_irq(&dev_priv->uncore.lock);
1352 forcewake_count = dev_priv->uncore.forcewake_count;
1353 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1354
1355 if (forcewake_count) {
267f0c90
DL
1356 seq_puts(m, "RC information inaccurate because somebody "
1357 "holds a forcewake reference \n");
4d85529d
BW
1358 } else {
1359 /* NB: we cannot use forcewake, else we read the wrong values */
1360 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1361 udelay(10);
1362 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1363 }
1364
1365 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1366 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1367
1368 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1369 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1370 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1371 mutex_lock(&dev_priv->rps.hw_lock);
1372 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1373 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1374
c8c8fb33
PZ
1375 intel_runtime_pm_put(dev_priv);
1376
4d85529d
BW
1377 seq_printf(m, "Video Turbo Mode: %s\n",
1378 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1379 seq_printf(m, "HW control enabled: %s\n",
1380 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1381 seq_printf(m, "SW control enabled: %s\n",
1382 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1383 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1384 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1385 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1386 seq_printf(m, "RC6 Enabled: %s\n",
1387 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1388 seq_printf(m, "Deep RC6 Enabled: %s\n",
1389 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1390 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1391 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1392 seq_puts(m, "Current RC state: ");
4d85529d
BW
1393 switch (gt_core_status & GEN6_RCn_MASK) {
1394 case GEN6_RC0:
1395 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1396 seq_puts(m, "Core Power Down\n");
4d85529d 1397 else
267f0c90 1398 seq_puts(m, "on\n");
4d85529d
BW
1399 break;
1400 case GEN6_RC3:
267f0c90 1401 seq_puts(m, "RC3\n");
4d85529d
BW
1402 break;
1403 case GEN6_RC6:
267f0c90 1404 seq_puts(m, "RC6\n");
4d85529d
BW
1405 break;
1406 case GEN6_RC7:
267f0c90 1407 seq_puts(m, "RC7\n");
4d85529d
BW
1408 break;
1409 default:
267f0c90 1410 seq_puts(m, "Unknown\n");
4d85529d
BW
1411 break;
1412 }
1413
1414 seq_printf(m, "Core Power Down: %s\n",
1415 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1416
1417 /* Not exactly sure what this is */
1418 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1419 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1420 seq_printf(m, "RC6 residency since boot: %u\n",
1421 I915_READ(GEN6_GT_GFX_RC6));
1422 seq_printf(m, "RC6+ residency since boot: %u\n",
1423 I915_READ(GEN6_GT_GFX_RC6p));
1424 seq_printf(m, "RC6++ residency since boot: %u\n",
1425 I915_READ(GEN6_GT_GFX_RC6pp));
1426
ecd8faea
BW
1427 seq_printf(m, "RC6 voltage: %dmV\n",
1428 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1429 seq_printf(m, "RC6+ voltage: %dmV\n",
1430 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1431 seq_printf(m, "RC6++ voltage: %dmV\n",
1432 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1433 return 0;
1434}
1435
1436static int i915_drpc_info(struct seq_file *m, void *unused)
1437{
9f25d007 1438 struct drm_info_node *node = m->private;
4d85529d
BW
1439 struct drm_device *dev = node->minor->dev;
1440
669ab5aa
D
1441 if (IS_VALLEYVIEW(dev))
1442 return vlv_drpc_info(m);
1443 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1444 return gen6_drpc_info(m);
1445 else
1446 return ironlake_drpc_info(m);
1447}
1448
b5e50c3f
JB
1449static int i915_fbc_status(struct seq_file *m, void *unused)
1450{
9f25d007 1451 struct drm_info_node *node = m->private;
b5e50c3f 1452 struct drm_device *dev = node->minor->dev;
e277a1f8 1453 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1454
3a77c4c4 1455 if (!HAS_FBC(dev)) {
267f0c90 1456 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1457 return 0;
1458 }
1459
36623ef8
PZ
1460 intel_runtime_pm_get(dev_priv);
1461
ee5382ae 1462 if (intel_fbc_enabled(dev)) {
267f0c90 1463 seq_puts(m, "FBC enabled\n");
b5e50c3f 1464 } else {
267f0c90 1465 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1466 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1467 case FBC_OK:
1468 seq_puts(m, "FBC actived, but currently disabled in hardware");
1469 break;
1470 case FBC_UNSUPPORTED:
1471 seq_puts(m, "unsupported by this chipset");
1472 break;
bed4a673 1473 case FBC_NO_OUTPUT:
267f0c90 1474 seq_puts(m, "no outputs");
bed4a673 1475 break;
b5e50c3f 1476 case FBC_STOLEN_TOO_SMALL:
267f0c90 1477 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1478 break;
1479 case FBC_UNSUPPORTED_MODE:
267f0c90 1480 seq_puts(m, "mode not supported");
b5e50c3f
JB
1481 break;
1482 case FBC_MODE_TOO_LARGE:
267f0c90 1483 seq_puts(m, "mode too large");
b5e50c3f
JB
1484 break;
1485 case FBC_BAD_PLANE:
267f0c90 1486 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1487 break;
1488 case FBC_NOT_TILED:
267f0c90 1489 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1490 break;
9c928d16 1491 case FBC_MULTIPLE_PIPES:
267f0c90 1492 seq_puts(m, "multiple pipes are enabled");
9c928d16 1493 break;
c1a9f047 1494 case FBC_MODULE_PARAM:
267f0c90 1495 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1496 break;
8a5729a3 1497 case FBC_CHIP_DEFAULT:
267f0c90 1498 seq_puts(m, "disabled per chip default");
8a5729a3 1499 break;
b5e50c3f 1500 default:
267f0c90 1501 seq_puts(m, "unknown reason");
b5e50c3f 1502 }
267f0c90 1503 seq_putc(m, '\n');
b5e50c3f 1504 }
36623ef8
PZ
1505
1506 intel_runtime_pm_put(dev_priv);
1507
b5e50c3f
JB
1508 return 0;
1509}
1510
92d44621
PZ
1511static int i915_ips_status(struct seq_file *m, void *unused)
1512{
9f25d007 1513 struct drm_info_node *node = m->private;
92d44621
PZ
1514 struct drm_device *dev = node->minor->dev;
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
f5adf94e 1517 if (!HAS_IPS(dev)) {
92d44621
PZ
1518 seq_puts(m, "not supported\n");
1519 return 0;
1520 }
1521
36623ef8
PZ
1522 intel_runtime_pm_get(dev_priv);
1523
e59150dc 1524 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
92d44621
PZ
1525 seq_puts(m, "enabled\n");
1526 else
1527 seq_puts(m, "disabled\n");
1528
36623ef8
PZ
1529 intel_runtime_pm_put(dev_priv);
1530
92d44621
PZ
1531 return 0;
1532}
1533
4a9bef37
JB
1534static int i915_sr_status(struct seq_file *m, void *unused)
1535{
9f25d007 1536 struct drm_info_node *node = m->private;
4a9bef37 1537 struct drm_device *dev = node->minor->dev;
e277a1f8 1538 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1539 bool sr_enabled = false;
1540
36623ef8
PZ
1541 intel_runtime_pm_get(dev_priv);
1542
1398261a 1543 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1544 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1545 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1546 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1547 else if (IS_I915GM(dev))
1548 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1549 else if (IS_PINEVIEW(dev))
1550 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1551
36623ef8
PZ
1552 intel_runtime_pm_put(dev_priv);
1553
5ba2aaaa
CW
1554 seq_printf(m, "self-refresh: %s\n",
1555 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1556
1557 return 0;
1558}
1559
7648fa99
JB
1560static int i915_emon_status(struct seq_file *m, void *unused)
1561{
9f25d007 1562 struct drm_info_node *node = m->private;
7648fa99 1563 struct drm_device *dev = node->minor->dev;
e277a1f8 1564 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1565 unsigned long temp, chipset, gfx;
de227ef0
CW
1566 int ret;
1567
582be6b4
CW
1568 if (!IS_GEN5(dev))
1569 return -ENODEV;
1570
de227ef0
CW
1571 ret = mutex_lock_interruptible(&dev->struct_mutex);
1572 if (ret)
1573 return ret;
7648fa99
JB
1574
1575 temp = i915_mch_val(dev_priv);
1576 chipset = i915_chipset_val(dev_priv);
1577 gfx = i915_gfx_val(dev_priv);
de227ef0 1578 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1579
1580 seq_printf(m, "GMCH temp: %ld\n", temp);
1581 seq_printf(m, "Chipset power: %ld\n", chipset);
1582 seq_printf(m, "GFX power: %ld\n", gfx);
1583 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1584
1585 return 0;
1586}
1587
23b2f8bb
JB
1588static int i915_ring_freq_table(struct seq_file *m, void *unused)
1589{
9f25d007 1590 struct drm_info_node *node = m->private;
23b2f8bb 1591 struct drm_device *dev = node->minor->dev;
e277a1f8 1592 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1593 int ret = 0;
23b2f8bb
JB
1594 int gpu_freq, ia_freq;
1595
1c70c0ce 1596 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1597 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1598 return 0;
1599 }
1600
5bfa0199
PZ
1601 intel_runtime_pm_get(dev_priv);
1602
5c9669ce
TR
1603 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1604
4fc688ce 1605 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1606 if (ret)
5bfa0199 1607 goto out;
23b2f8bb 1608
267f0c90 1609 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1610
b39fb297
BW
1611 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1612 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1613 gpu_freq++) {
42c0526c
BW
1614 ia_freq = gpu_freq;
1615 sandybridge_pcode_read(dev_priv,
1616 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1617 &ia_freq);
3ebecd07
CW
1618 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1619 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1620 ((ia_freq >> 0) & 0xff) * 100,
1621 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1622 }
1623
4fc688ce 1624 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1625
5bfa0199
PZ
1626out:
1627 intel_runtime_pm_put(dev_priv);
1628 return ret;
23b2f8bb
JB
1629}
1630
7648fa99
JB
1631static int i915_gfxec(struct seq_file *m, void *unused)
1632{
9f25d007 1633 struct drm_info_node *node = m->private;
7648fa99 1634 struct drm_device *dev = node->minor->dev;
e277a1f8 1635 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1636 int ret;
1637
1638 ret = mutex_lock_interruptible(&dev->struct_mutex);
1639 if (ret)
1640 return ret;
c8c8fb33 1641 intel_runtime_pm_get(dev_priv);
7648fa99
JB
1642
1643 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
c8c8fb33 1644 intel_runtime_pm_put(dev_priv);
7648fa99 1645
616fdb5a
BW
1646 mutex_unlock(&dev->struct_mutex);
1647
7648fa99
JB
1648 return 0;
1649}
1650
44834a67
CW
1651static int i915_opregion(struct seq_file *m, void *unused)
1652{
9f25d007 1653 struct drm_info_node *node = m->private;
44834a67 1654 struct drm_device *dev = node->minor->dev;
e277a1f8 1655 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1656 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1657 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1658 int ret;
1659
0d38f009
DV
1660 if (data == NULL)
1661 return -ENOMEM;
1662
44834a67
CW
1663 ret = mutex_lock_interruptible(&dev->struct_mutex);
1664 if (ret)
0d38f009 1665 goto out;
44834a67 1666
0d38f009
DV
1667 if (opregion->header) {
1668 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1669 seq_write(m, data, OPREGION_SIZE);
1670 }
44834a67
CW
1671
1672 mutex_unlock(&dev->struct_mutex);
1673
0d38f009
DV
1674out:
1675 kfree(data);
44834a67
CW
1676 return 0;
1677}
1678
37811fcc
CW
1679static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1680{
9f25d007 1681 struct drm_info_node *node = m->private;
37811fcc 1682 struct drm_device *dev = node->minor->dev;
4520f53a 1683 struct intel_fbdev *ifbdev = NULL;
37811fcc 1684 struct intel_framebuffer *fb;
37811fcc 1685
4520f53a
DV
1686#ifdef CONFIG_DRM_I915_FBDEV
1687 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1688
1689 ifbdev = dev_priv->fbdev;
1690 fb = to_intel_framebuffer(ifbdev->helper.fb);
1691
623f9783 1692 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1693 fb->base.width,
1694 fb->base.height,
1695 fb->base.depth,
623f9783
DV
1696 fb->base.bits_per_pixel,
1697 atomic_read(&fb->base.refcount.refcount));
05394f39 1698 describe_obj(m, fb->obj);
267f0c90 1699 seq_putc(m, '\n');
4520f53a 1700#endif
37811fcc 1701
4b096ac1 1702 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1703 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1704 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1705 continue;
1706
623f9783 1707 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1708 fb->base.width,
1709 fb->base.height,
1710 fb->base.depth,
623f9783
DV
1711 fb->base.bits_per_pixel,
1712 atomic_read(&fb->base.refcount.refcount));
05394f39 1713 describe_obj(m, fb->obj);
267f0c90 1714 seq_putc(m, '\n');
37811fcc 1715 }
4b096ac1 1716 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1717
1718 return 0;
1719}
1720
e76d3630
BW
1721static int i915_context_status(struct seq_file *m, void *unused)
1722{
9f25d007 1723 struct drm_info_node *node = m->private;
e76d3630 1724 struct drm_device *dev = node->minor->dev;
e277a1f8 1725 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1726 struct intel_engine_cs *ring;
273497e5 1727 struct intel_context *ctx;
a168c293 1728 int ret, i;
e76d3630 1729
f3d28878 1730 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1731 if (ret)
1732 return ret;
1733
3e373948 1734 if (dev_priv->ips.pwrctx) {
267f0c90 1735 seq_puts(m, "power context ");
3e373948 1736 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1737 seq_putc(m, '\n');
dc501fbc 1738 }
e76d3630 1739
3e373948 1740 if (dev_priv->ips.renderctx) {
267f0c90 1741 seq_puts(m, "render context ");
3e373948 1742 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1743 seq_putc(m, '\n');
dc501fbc 1744 }
e76d3630 1745
a33afea5 1746 list_for_each_entry(ctx, &dev_priv->context_list, link) {
b77f6997
CW
1747 if (ctx->obj == NULL)
1748 continue;
1749
a33afea5 1750 seq_puts(m, "HW context ");
3ccfd19d 1751 describe_ctx(m, ctx);
a33afea5
BW
1752 for_each_ring(ring, dev_priv, i)
1753 if (ring->default_context == ctx)
1754 seq_printf(m, "(default context %s) ", ring->name);
1755
1756 describe_obj(m, ctx->obj);
1757 seq_putc(m, '\n');
a168c293
BW
1758 }
1759
f3d28878 1760 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1761
1762 return 0;
1763}
1764
6d794d42
BW
1765static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1766{
9f25d007 1767 struct drm_info_node *node = m->private;
6d794d42
BW
1768 struct drm_device *dev = node->minor->dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1770 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1771
907b28c5 1772 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1773 if (IS_VALLEYVIEW(dev)) {
1774 fw_rendercount = dev_priv->uncore.fw_rendercount;
1775 fw_mediacount = dev_priv->uncore.fw_mediacount;
1776 } else
1777 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1778 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1779
43709ba0
D
1780 if (IS_VALLEYVIEW(dev)) {
1781 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1782 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1783 } else
1784 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1785
1786 return 0;
1787}
1788
ea16a3cd
DV
1789static const char *swizzle_string(unsigned swizzle)
1790{
aee56cff 1791 switch (swizzle) {
ea16a3cd
DV
1792 case I915_BIT_6_SWIZZLE_NONE:
1793 return "none";
1794 case I915_BIT_6_SWIZZLE_9:
1795 return "bit9";
1796 case I915_BIT_6_SWIZZLE_9_10:
1797 return "bit9/bit10";
1798 case I915_BIT_6_SWIZZLE_9_11:
1799 return "bit9/bit11";
1800 case I915_BIT_6_SWIZZLE_9_10_11:
1801 return "bit9/bit10/bit11";
1802 case I915_BIT_6_SWIZZLE_9_17:
1803 return "bit9/bit17";
1804 case I915_BIT_6_SWIZZLE_9_10_17:
1805 return "bit9/bit10/bit17";
1806 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1807 return "unknown";
ea16a3cd
DV
1808 }
1809
1810 return "bug";
1811}
1812
1813static int i915_swizzle_info(struct seq_file *m, void *data)
1814{
9f25d007 1815 struct drm_info_node *node = m->private;
ea16a3cd
DV
1816 struct drm_device *dev = node->minor->dev;
1817 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1818 int ret;
1819
1820 ret = mutex_lock_interruptible(&dev->struct_mutex);
1821 if (ret)
1822 return ret;
c8c8fb33 1823 intel_runtime_pm_get(dev_priv);
ea16a3cd 1824
ea16a3cd
DV
1825 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1826 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1827 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1828 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1829
1830 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1831 seq_printf(m, "DDC = 0x%08x\n",
1832 I915_READ(DCC));
1833 seq_printf(m, "C0DRB3 = 0x%04x\n",
1834 I915_READ16(C0DRB3));
1835 seq_printf(m, "C1DRB3 = 0x%04x\n",
1836 I915_READ16(C1DRB3));
9d3203e1 1837 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1838 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1839 I915_READ(MAD_DIMM_C0));
1840 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1841 I915_READ(MAD_DIMM_C1));
1842 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1843 I915_READ(MAD_DIMM_C2));
1844 seq_printf(m, "TILECTL = 0x%08x\n",
1845 I915_READ(TILECTL));
9d3203e1
BW
1846 if (IS_GEN8(dev))
1847 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1848 I915_READ(GAMTARBMODE));
1849 else
1850 seq_printf(m, "ARB_MODE = 0x%08x\n",
1851 I915_READ(ARB_MODE));
3fa7d235
DV
1852 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1853 I915_READ(DISP_ARB_CTL));
ea16a3cd 1854 }
c8c8fb33 1855 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1856 mutex_unlock(&dev->struct_mutex);
1857
1858 return 0;
1859}
1860
1c60fef5
BW
1861static int per_file_ctx(int id, void *ptr, void *data)
1862{
273497e5 1863 struct intel_context *ctx = ptr;
1c60fef5
BW
1864 struct seq_file *m = data;
1865 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1866
f83d6518
OM
1867 if (i915_gem_context_is_default(ctx))
1868 seq_puts(m, " default context:\n");
1869 else
1870 seq_printf(m, " context %d:\n", ctx->id);
1c60fef5
BW
1871 ppgtt->debug_dump(ppgtt, m);
1872
1873 return 0;
1874}
1875
77df6772 1876static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1877{
3cf17fc5 1878 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1879 struct intel_engine_cs *ring;
77df6772
BW
1880 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1881 int unused, i;
3cf17fc5 1882
77df6772
BW
1883 if (!ppgtt)
1884 return;
1885
1886 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1887 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1888 for_each_ring(ring, dev_priv, unused) {
1889 seq_printf(m, "%s\n", ring->name);
1890 for (i = 0; i < 4; i++) {
1891 u32 offset = 0x270 + i * 8;
1892 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1893 pdp <<= 32;
1894 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 1895 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
1896 }
1897 }
1898}
1899
1900static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1901{
1902 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1903 struct intel_engine_cs *ring;
1c60fef5 1904 struct drm_file *file;
77df6772 1905 int i;
3cf17fc5 1906
3cf17fc5
DV
1907 if (INTEL_INFO(dev)->gen == 6)
1908 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1909
a2c7f6fd 1910 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1911 seq_printf(m, "%s\n", ring->name);
1912 if (INTEL_INFO(dev)->gen == 7)
1913 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1914 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1915 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1916 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1917 }
1918 if (dev_priv->mm.aliasing_ppgtt) {
1919 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1920
267f0c90 1921 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1922 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1923
87d60b63 1924 ppgtt->debug_dump(ppgtt, m);
1c60fef5
BW
1925 } else
1926 return;
1927
1928 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1929 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 1930
1c60fef5
BW
1931 seq_printf(m, "proc: %s\n",
1932 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 1933 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
1934 }
1935 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
1936}
1937
1938static int i915_ppgtt_info(struct seq_file *m, void *data)
1939{
9f25d007 1940 struct drm_info_node *node = m->private;
77df6772 1941 struct drm_device *dev = node->minor->dev;
c8c8fb33 1942 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
1943
1944 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1945 if (ret)
1946 return ret;
c8c8fb33 1947 intel_runtime_pm_get(dev_priv);
77df6772
BW
1948
1949 if (INTEL_INFO(dev)->gen >= 8)
1950 gen8_ppgtt_info(m, dev);
1951 else if (INTEL_INFO(dev)->gen >= 6)
1952 gen6_ppgtt_info(m, dev);
1953
c8c8fb33 1954 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
1955 mutex_unlock(&dev->struct_mutex);
1956
1957 return 0;
1958}
1959
63573eb7
BW
1960static int i915_llc(struct seq_file *m, void *data)
1961{
9f25d007 1962 struct drm_info_node *node = m->private;
63573eb7
BW
1963 struct drm_device *dev = node->minor->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965
1966 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1967 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1968 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1969
1970 return 0;
1971}
1972
e91fd8c6
RV
1973static int i915_edp_psr_status(struct seq_file *m, void *data)
1974{
1975 struct drm_info_node *node = m->private;
1976 struct drm_device *dev = node->minor->dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
1978 u32 psrperf = 0;
1979 bool enabled = false;
e91fd8c6 1980
c8c8fb33
PZ
1981 intel_runtime_pm_get(dev_priv);
1982
a031d709
RV
1983 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1984 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
5755c78f
RV
1985 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
1986 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
e91fd8c6 1987
a031d709
RV
1988 enabled = HAS_PSR(dev) &&
1989 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 1990 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 1991
a031d709
RV
1992 if (HAS_PSR(dev))
1993 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1994 EDP_PSR_PERF_CNT_MASK;
1995 seq_printf(m, "Performance_Counter: %u\n", psrperf);
e91fd8c6 1996
c8c8fb33 1997 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
1998 return 0;
1999}
2000
d2e216d0
RV
2001static int i915_sink_crc(struct seq_file *m, void *data)
2002{
2003 struct drm_info_node *node = m->private;
2004 struct drm_device *dev = node->minor->dev;
2005 struct intel_encoder *encoder;
2006 struct intel_connector *connector;
2007 struct intel_dp *intel_dp = NULL;
2008 int ret;
2009 u8 crc[6];
2010
2011 drm_modeset_lock_all(dev);
2012 list_for_each_entry(connector, &dev->mode_config.connector_list,
2013 base.head) {
2014
2015 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2016 continue;
2017
b6ae3c7c
PZ
2018 if (!connector->base.encoder)
2019 continue;
2020
d2e216d0
RV
2021 encoder = to_intel_encoder(connector->base.encoder);
2022 if (encoder->type != INTEL_OUTPUT_EDP)
2023 continue;
2024
2025 intel_dp = enc_to_intel_dp(&encoder->base);
2026
2027 ret = intel_dp_sink_crc(intel_dp, crc);
2028 if (ret)
2029 goto out;
2030
2031 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2032 crc[0], crc[1], crc[2],
2033 crc[3], crc[4], crc[5]);
2034 goto out;
2035 }
2036 ret = -ENODEV;
2037out:
2038 drm_modeset_unlock_all(dev);
2039 return ret;
2040}
2041
ec013e7f
JB
2042static int i915_energy_uJ(struct seq_file *m, void *data)
2043{
2044 struct drm_info_node *node = m->private;
2045 struct drm_device *dev = node->minor->dev;
2046 struct drm_i915_private *dev_priv = dev->dev_private;
2047 u64 power;
2048 u32 units;
2049
2050 if (INTEL_INFO(dev)->gen < 6)
2051 return -ENODEV;
2052
36623ef8
PZ
2053 intel_runtime_pm_get(dev_priv);
2054
ec013e7f
JB
2055 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2056 power = (power & 0x1f00) >> 8;
2057 units = 1000000 / (1 << power); /* convert to uJ */
2058 power = I915_READ(MCH_SECP_NRG_STTS);
2059 power *= units;
2060
36623ef8
PZ
2061 intel_runtime_pm_put(dev_priv);
2062
ec013e7f 2063 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2064
2065 return 0;
2066}
2067
2068static int i915_pc8_status(struct seq_file *m, void *unused)
2069{
9f25d007 2070 struct drm_info_node *node = m->private;
371db66a
PZ
2071 struct drm_device *dev = node->minor->dev;
2072 struct drm_i915_private *dev_priv = dev->dev_private;
2073
85b8d5c2 2074 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2075 seq_puts(m, "not supported\n");
2076 return 0;
2077 }
2078
86c4ec0d 2079 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2080 seq_printf(m, "IRQs disabled: %s\n",
5d584b2e 2081 yesno(dev_priv->pm.irqs_disabled));
371db66a 2082
ec013e7f
JB
2083 return 0;
2084}
2085
1da51581
ID
2086static const char *power_domain_str(enum intel_display_power_domain domain)
2087{
2088 switch (domain) {
2089 case POWER_DOMAIN_PIPE_A:
2090 return "PIPE_A";
2091 case POWER_DOMAIN_PIPE_B:
2092 return "PIPE_B";
2093 case POWER_DOMAIN_PIPE_C:
2094 return "PIPE_C";
2095 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2096 return "PIPE_A_PANEL_FITTER";
2097 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2098 return "PIPE_B_PANEL_FITTER";
2099 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2100 return "PIPE_C_PANEL_FITTER";
2101 case POWER_DOMAIN_TRANSCODER_A:
2102 return "TRANSCODER_A";
2103 case POWER_DOMAIN_TRANSCODER_B:
2104 return "TRANSCODER_B";
2105 case POWER_DOMAIN_TRANSCODER_C:
2106 return "TRANSCODER_C";
2107 case POWER_DOMAIN_TRANSCODER_EDP:
2108 return "TRANSCODER_EDP";
319be8ae
ID
2109 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2110 return "PORT_DDI_A_2_LANES";
2111 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2112 return "PORT_DDI_A_4_LANES";
2113 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2114 return "PORT_DDI_B_2_LANES";
2115 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2116 return "PORT_DDI_B_4_LANES";
2117 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2118 return "PORT_DDI_C_2_LANES";
2119 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2120 return "PORT_DDI_C_4_LANES";
2121 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2122 return "PORT_DDI_D_2_LANES";
2123 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2124 return "PORT_DDI_D_4_LANES";
2125 case POWER_DOMAIN_PORT_DSI:
2126 return "PORT_DSI";
2127 case POWER_DOMAIN_PORT_CRT:
2128 return "PORT_CRT";
2129 case POWER_DOMAIN_PORT_OTHER:
2130 return "PORT_OTHER";
1da51581
ID
2131 case POWER_DOMAIN_VGA:
2132 return "VGA";
2133 case POWER_DOMAIN_AUDIO:
2134 return "AUDIO";
2135 case POWER_DOMAIN_INIT:
2136 return "INIT";
2137 default:
2138 WARN_ON(1);
2139 return "?";
2140 }
2141}
2142
2143static int i915_power_domain_info(struct seq_file *m, void *unused)
2144{
9f25d007 2145 struct drm_info_node *node = m->private;
1da51581
ID
2146 struct drm_device *dev = node->minor->dev;
2147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2149 int i;
2150
2151 mutex_lock(&power_domains->lock);
2152
2153 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2154 for (i = 0; i < power_domains->power_well_count; i++) {
2155 struct i915_power_well *power_well;
2156 enum intel_display_power_domain power_domain;
2157
2158 power_well = &power_domains->power_wells[i];
2159 seq_printf(m, "%-25s %d\n", power_well->name,
2160 power_well->count);
2161
2162 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2163 power_domain++) {
2164 if (!(BIT(power_domain) & power_well->domains))
2165 continue;
2166
2167 seq_printf(m, " %-23s %d\n",
2168 power_domain_str(power_domain),
2169 power_domains->domain_use_count[power_domain]);
2170 }
2171 }
2172
2173 mutex_unlock(&power_domains->lock);
2174
2175 return 0;
2176}
2177
53f5e3ca
JB
2178static void intel_seq_print_mode(struct seq_file *m, int tabs,
2179 struct drm_display_mode *mode)
2180{
2181 int i;
2182
2183 for (i = 0; i < tabs; i++)
2184 seq_putc(m, '\t');
2185
2186 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2187 mode->base.id, mode->name,
2188 mode->vrefresh, mode->clock,
2189 mode->hdisplay, mode->hsync_start,
2190 mode->hsync_end, mode->htotal,
2191 mode->vdisplay, mode->vsync_start,
2192 mode->vsync_end, mode->vtotal,
2193 mode->type, mode->flags);
2194}
2195
2196static void intel_encoder_info(struct seq_file *m,
2197 struct intel_crtc *intel_crtc,
2198 struct intel_encoder *intel_encoder)
2199{
9f25d007 2200 struct drm_info_node *node = m->private;
53f5e3ca
JB
2201 struct drm_device *dev = node->minor->dev;
2202 struct drm_crtc *crtc = &intel_crtc->base;
2203 struct intel_connector *intel_connector;
2204 struct drm_encoder *encoder;
2205
2206 encoder = &intel_encoder->base;
2207 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2208 encoder->base.id, encoder->name);
53f5e3ca
JB
2209 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2210 struct drm_connector *connector = &intel_connector->base;
2211 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2212 connector->base.id,
c23cc417 2213 connector->name,
53f5e3ca
JB
2214 drm_get_connector_status_name(connector->status));
2215 if (connector->status == connector_status_connected) {
2216 struct drm_display_mode *mode = &crtc->mode;
2217 seq_printf(m, ", mode:\n");
2218 intel_seq_print_mode(m, 2, mode);
2219 } else {
2220 seq_putc(m, '\n');
2221 }
2222 }
2223}
2224
2225static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2226{
9f25d007 2227 struct drm_info_node *node = m->private;
53f5e3ca
JB
2228 struct drm_device *dev = node->minor->dev;
2229 struct drm_crtc *crtc = &intel_crtc->base;
2230 struct intel_encoder *intel_encoder;
2231
5aa8a937
MR
2232 if (crtc->primary->fb)
2233 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2234 crtc->primary->fb->base.id, crtc->x, crtc->y,
2235 crtc->primary->fb->width, crtc->primary->fb->height);
2236 else
2237 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2238 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2239 intel_encoder_info(m, intel_crtc, intel_encoder);
2240}
2241
2242static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2243{
2244 struct drm_display_mode *mode = panel->fixed_mode;
2245
2246 seq_printf(m, "\tfixed mode:\n");
2247 intel_seq_print_mode(m, 2, mode);
2248}
2249
2250static void intel_dp_info(struct seq_file *m,
2251 struct intel_connector *intel_connector)
2252{
2253 struct intel_encoder *intel_encoder = intel_connector->encoder;
2254 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2255
2256 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2257 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2258 "no");
2259 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2260 intel_panel_info(m, &intel_connector->panel);
2261}
2262
2263static void intel_hdmi_info(struct seq_file *m,
2264 struct intel_connector *intel_connector)
2265{
2266 struct intel_encoder *intel_encoder = intel_connector->encoder;
2267 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2268
2269 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2270 "no");
2271}
2272
2273static void intel_lvds_info(struct seq_file *m,
2274 struct intel_connector *intel_connector)
2275{
2276 intel_panel_info(m, &intel_connector->panel);
2277}
2278
2279static void intel_connector_info(struct seq_file *m,
2280 struct drm_connector *connector)
2281{
2282 struct intel_connector *intel_connector = to_intel_connector(connector);
2283 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2284 struct drm_display_mode *mode;
53f5e3ca
JB
2285
2286 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2287 connector->base.id, connector->name,
53f5e3ca
JB
2288 drm_get_connector_status_name(connector->status));
2289 if (connector->status == connector_status_connected) {
2290 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2291 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2292 connector->display_info.width_mm,
2293 connector->display_info.height_mm);
2294 seq_printf(m, "\tsubpixel order: %s\n",
2295 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2296 seq_printf(m, "\tCEA rev: %d\n",
2297 connector->display_info.cea_rev);
2298 }
2299 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2300 intel_encoder->type == INTEL_OUTPUT_EDP)
2301 intel_dp_info(m, intel_connector);
2302 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2303 intel_hdmi_info(m, intel_connector);
2304 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2305 intel_lvds_info(m, intel_connector);
2306
f103fc7d
JB
2307 seq_printf(m, "\tmodes:\n");
2308 list_for_each_entry(mode, &connector->modes, head)
2309 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2310}
2311
065f2ec2
CW
2312static bool cursor_active(struct drm_device *dev, int pipe)
2313{
2314 struct drm_i915_private *dev_priv = dev->dev_private;
2315 u32 state;
2316
2317 if (IS_845G(dev) || IS_I865G(dev))
2318 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2319 else
5efb3e28 2320 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2321
2322 return state;
2323}
2324
2325static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2326{
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 u32 pos;
2329
5efb3e28 2330 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2331
2332 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2333 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2334 *x = -*x;
2335
2336 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2337 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2338 *y = -*y;
2339
2340 return cursor_active(dev, pipe);
2341}
2342
53f5e3ca
JB
2343static int i915_display_info(struct seq_file *m, void *unused)
2344{
9f25d007 2345 struct drm_info_node *node = m->private;
53f5e3ca 2346 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2347 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2348 struct intel_crtc *crtc;
53f5e3ca
JB
2349 struct drm_connector *connector;
2350
b0e5ddf3 2351 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2352 drm_modeset_lock_all(dev);
2353 seq_printf(m, "CRTC info\n");
2354 seq_printf(m, "---------\n");
d3fcc808 2355 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2356 bool active;
2357 int x, y;
53f5e3ca
JB
2358
2359 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
065f2ec2
CW
2360 crtc->base.base.id, pipe_name(crtc->pipe),
2361 yesno(crtc->active));
a23dc658 2362 if (crtc->active) {
065f2ec2
CW
2363 intel_crtc_info(m, crtc);
2364
a23dc658
PZ
2365 active = cursor_position(dev, crtc->pipe, &x, &y);
2366 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
4b0e333e 2367 yesno(crtc->cursor_base),
a23dc658
PZ
2368 x, y, crtc->cursor_addr,
2369 yesno(active));
2370 }
cace841c
DV
2371
2372 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2373 yesno(!crtc->cpu_fifo_underrun_disabled),
2374 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2375 }
2376
2377 seq_printf(m, "\n");
2378 seq_printf(m, "Connector info\n");
2379 seq_printf(m, "--------------\n");
2380 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2381 intel_connector_info(m, connector);
2382 }
2383 drm_modeset_unlock_all(dev);
b0e5ddf3 2384 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2385
2386 return 0;
2387}
2388
07144428
DL
2389struct pipe_crc_info {
2390 const char *name;
2391 struct drm_device *dev;
2392 enum pipe pipe;
2393};
2394
2395static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2396{
be5c7a90
DL
2397 struct pipe_crc_info *info = inode->i_private;
2398 struct drm_i915_private *dev_priv = info->dev->dev_private;
2399 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2400
7eb1c496
DV
2401 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2402 return -ENODEV;
2403
d538bbdf
DL
2404 spin_lock_irq(&pipe_crc->lock);
2405
2406 if (pipe_crc->opened) {
2407 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2408 return -EBUSY; /* already open */
2409 }
2410
d538bbdf 2411 pipe_crc->opened = true;
07144428
DL
2412 filep->private_data = inode->i_private;
2413
d538bbdf
DL
2414 spin_unlock_irq(&pipe_crc->lock);
2415
07144428
DL
2416 return 0;
2417}
2418
2419static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2420{
be5c7a90
DL
2421 struct pipe_crc_info *info = inode->i_private;
2422 struct drm_i915_private *dev_priv = info->dev->dev_private;
2423 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2424
d538bbdf
DL
2425 spin_lock_irq(&pipe_crc->lock);
2426 pipe_crc->opened = false;
2427 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2428
07144428
DL
2429 return 0;
2430}
2431
2432/* (6 fields, 8 chars each, space separated (5) + '\n') */
2433#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2434/* account for \'0' */
2435#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2436
2437static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2438{
d538bbdf
DL
2439 assert_spin_locked(&pipe_crc->lock);
2440 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2441 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2442}
2443
2444static ssize_t
2445i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2446 loff_t *pos)
2447{
2448 struct pipe_crc_info *info = filep->private_data;
2449 struct drm_device *dev = info->dev;
2450 struct drm_i915_private *dev_priv = dev->dev_private;
2451 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2452 char buf[PIPE_CRC_BUFFER_LEN];
2453 int head, tail, n_entries, n;
2454 ssize_t bytes_read;
2455
2456 /*
2457 * Don't allow user space to provide buffers not big enough to hold
2458 * a line of data.
2459 */
2460 if (count < PIPE_CRC_LINE_LEN)
2461 return -EINVAL;
2462
2463 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2464 return 0;
07144428
DL
2465
2466 /* nothing to read */
d538bbdf 2467 spin_lock_irq(&pipe_crc->lock);
07144428 2468 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2469 int ret;
2470
2471 if (filep->f_flags & O_NONBLOCK) {
2472 spin_unlock_irq(&pipe_crc->lock);
07144428 2473 return -EAGAIN;
d538bbdf 2474 }
07144428 2475
d538bbdf
DL
2476 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2477 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2478 if (ret) {
2479 spin_unlock_irq(&pipe_crc->lock);
2480 return ret;
2481 }
8bf1e9f1
SH
2482 }
2483
07144428 2484 /* We now have one or more entries to read */
d538bbdf
DL
2485 head = pipe_crc->head;
2486 tail = pipe_crc->tail;
07144428
DL
2487 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2488 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2489 spin_unlock_irq(&pipe_crc->lock);
2490
07144428
DL
2491 bytes_read = 0;
2492 n = 0;
2493 do {
b2c88f5b 2494 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2495 int ret;
8bf1e9f1 2496
07144428
DL
2497 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2498 "%8u %8x %8x %8x %8x %8x\n",
2499 entry->frame, entry->crc[0],
2500 entry->crc[1], entry->crc[2],
2501 entry->crc[3], entry->crc[4]);
2502
2503 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2504 buf, PIPE_CRC_LINE_LEN);
2505 if (ret == PIPE_CRC_LINE_LEN)
2506 return -EFAULT;
b2c88f5b
DL
2507
2508 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2509 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2510 n++;
2511 } while (--n_entries);
8bf1e9f1 2512
d538bbdf
DL
2513 spin_lock_irq(&pipe_crc->lock);
2514 pipe_crc->tail = tail;
2515 spin_unlock_irq(&pipe_crc->lock);
2516
07144428
DL
2517 return bytes_read;
2518}
2519
2520static const struct file_operations i915_pipe_crc_fops = {
2521 .owner = THIS_MODULE,
2522 .open = i915_pipe_crc_open,
2523 .read = i915_pipe_crc_read,
2524 .release = i915_pipe_crc_release,
2525};
2526
2527static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2528 {
2529 .name = "i915_pipe_A_crc",
2530 .pipe = PIPE_A,
2531 },
2532 {
2533 .name = "i915_pipe_B_crc",
2534 .pipe = PIPE_B,
2535 },
2536 {
2537 .name = "i915_pipe_C_crc",
2538 .pipe = PIPE_C,
2539 },
2540};
2541
2542static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2543 enum pipe pipe)
2544{
2545 struct drm_device *dev = minor->dev;
2546 struct dentry *ent;
2547 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2548
2549 info->dev = dev;
2550 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2551 &i915_pipe_crc_fops);
f3c5fe97
WY
2552 if (!ent)
2553 return -ENOMEM;
07144428
DL
2554
2555 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2556}
2557
e8dfcf78 2558static const char * const pipe_crc_sources[] = {
926321d5
DV
2559 "none",
2560 "plane1",
2561 "plane2",
2562 "pf",
5b3a856b 2563 "pipe",
3d099a05
DV
2564 "TV",
2565 "DP-B",
2566 "DP-C",
2567 "DP-D",
46a19188 2568 "auto",
926321d5
DV
2569};
2570
2571static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2572{
2573 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2574 return pipe_crc_sources[source];
2575}
2576
bd9db02f 2577static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2578{
2579 struct drm_device *dev = m->private;
2580 struct drm_i915_private *dev_priv = dev->dev_private;
2581 int i;
2582
2583 for (i = 0; i < I915_MAX_PIPES; i++)
2584 seq_printf(m, "%c %s\n", pipe_name(i),
2585 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2586
2587 return 0;
2588}
2589
bd9db02f 2590static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2591{
2592 struct drm_device *dev = inode->i_private;
2593
bd9db02f 2594 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2595}
2596
46a19188 2597static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2598 uint32_t *val)
2599{
46a19188
DV
2600 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2601 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2602
2603 switch (*source) {
52f843f6
DV
2604 case INTEL_PIPE_CRC_SOURCE_PIPE:
2605 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2606 break;
2607 case INTEL_PIPE_CRC_SOURCE_NONE:
2608 *val = 0;
2609 break;
2610 default:
2611 return -EINVAL;
2612 }
2613
2614 return 0;
2615}
2616
46a19188
DV
2617static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2618 enum intel_pipe_crc_source *source)
2619{
2620 struct intel_encoder *encoder;
2621 struct intel_crtc *crtc;
26756809 2622 struct intel_digital_port *dig_port;
46a19188
DV
2623 int ret = 0;
2624
2625 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2626
6e9f798d 2627 drm_modeset_lock_all(dev);
46a19188
DV
2628 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2629 base.head) {
2630 if (!encoder->base.crtc)
2631 continue;
2632
2633 crtc = to_intel_crtc(encoder->base.crtc);
2634
2635 if (crtc->pipe != pipe)
2636 continue;
2637
2638 switch (encoder->type) {
2639 case INTEL_OUTPUT_TVOUT:
2640 *source = INTEL_PIPE_CRC_SOURCE_TV;
2641 break;
2642 case INTEL_OUTPUT_DISPLAYPORT:
2643 case INTEL_OUTPUT_EDP:
26756809
DV
2644 dig_port = enc_to_dig_port(&encoder->base);
2645 switch (dig_port->port) {
2646 case PORT_B:
2647 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2648 break;
2649 case PORT_C:
2650 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2651 break;
2652 case PORT_D:
2653 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2654 break;
2655 default:
2656 WARN(1, "nonexisting DP port %c\n",
2657 port_name(dig_port->port));
2658 break;
2659 }
46a19188
DV
2660 break;
2661 }
2662 }
6e9f798d 2663 drm_modeset_unlock_all(dev);
46a19188
DV
2664
2665 return ret;
2666}
2667
2668static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2669 enum pipe pipe,
2670 enum intel_pipe_crc_source *source,
7ac0129b
DV
2671 uint32_t *val)
2672{
8d2f24ca
DV
2673 struct drm_i915_private *dev_priv = dev->dev_private;
2674 bool need_stable_symbols = false;
2675
46a19188
DV
2676 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2677 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2678 if (ret)
2679 return ret;
2680 }
2681
2682 switch (*source) {
7ac0129b
DV
2683 case INTEL_PIPE_CRC_SOURCE_PIPE:
2684 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2685 break;
2686 case INTEL_PIPE_CRC_SOURCE_DP_B:
2687 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2688 need_stable_symbols = true;
7ac0129b
DV
2689 break;
2690 case INTEL_PIPE_CRC_SOURCE_DP_C:
2691 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2692 need_stable_symbols = true;
7ac0129b
DV
2693 break;
2694 case INTEL_PIPE_CRC_SOURCE_NONE:
2695 *val = 0;
2696 break;
2697 default:
2698 return -EINVAL;
2699 }
2700
8d2f24ca
DV
2701 /*
2702 * When the pipe CRC tap point is after the transcoders we need
2703 * to tweak symbol-level features to produce a deterministic series of
2704 * symbols for a given frame. We need to reset those features only once
2705 * a frame (instead of every nth symbol):
2706 * - DC-balance: used to ensure a better clock recovery from the data
2707 * link (SDVO)
2708 * - DisplayPort scrambling: used for EMI reduction
2709 */
2710 if (need_stable_symbols) {
2711 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2712
8d2f24ca
DV
2713 tmp |= DC_BALANCE_RESET_VLV;
2714 if (pipe == PIPE_A)
2715 tmp |= PIPE_A_SCRAMBLE_RESET;
2716 else
2717 tmp |= PIPE_B_SCRAMBLE_RESET;
2718
2719 I915_WRITE(PORT_DFT2_G4X, tmp);
2720 }
2721
7ac0129b
DV
2722 return 0;
2723}
2724
4b79ebf7 2725static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2726 enum pipe pipe,
2727 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2728 uint32_t *val)
2729{
84093603
DV
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 bool need_stable_symbols = false;
2732
46a19188
DV
2733 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2734 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2735 if (ret)
2736 return ret;
2737 }
2738
2739 switch (*source) {
4b79ebf7
DV
2740 case INTEL_PIPE_CRC_SOURCE_PIPE:
2741 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2742 break;
2743 case INTEL_PIPE_CRC_SOURCE_TV:
2744 if (!SUPPORTS_TV(dev))
2745 return -EINVAL;
2746 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2747 break;
2748 case INTEL_PIPE_CRC_SOURCE_DP_B:
2749 if (!IS_G4X(dev))
2750 return -EINVAL;
2751 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2752 need_stable_symbols = true;
4b79ebf7
DV
2753 break;
2754 case INTEL_PIPE_CRC_SOURCE_DP_C:
2755 if (!IS_G4X(dev))
2756 return -EINVAL;
2757 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2758 need_stable_symbols = true;
4b79ebf7
DV
2759 break;
2760 case INTEL_PIPE_CRC_SOURCE_DP_D:
2761 if (!IS_G4X(dev))
2762 return -EINVAL;
2763 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2764 need_stable_symbols = true;
4b79ebf7
DV
2765 break;
2766 case INTEL_PIPE_CRC_SOURCE_NONE:
2767 *val = 0;
2768 break;
2769 default:
2770 return -EINVAL;
2771 }
2772
84093603
DV
2773 /*
2774 * When the pipe CRC tap point is after the transcoders we need
2775 * to tweak symbol-level features to produce a deterministic series of
2776 * symbols for a given frame. We need to reset those features only once
2777 * a frame (instead of every nth symbol):
2778 * - DC-balance: used to ensure a better clock recovery from the data
2779 * link (SDVO)
2780 * - DisplayPort scrambling: used for EMI reduction
2781 */
2782 if (need_stable_symbols) {
2783 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2784
2785 WARN_ON(!IS_G4X(dev));
2786
2787 I915_WRITE(PORT_DFT_I9XX,
2788 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2789
2790 if (pipe == PIPE_A)
2791 tmp |= PIPE_A_SCRAMBLE_RESET;
2792 else
2793 tmp |= PIPE_B_SCRAMBLE_RESET;
2794
2795 I915_WRITE(PORT_DFT2_G4X, tmp);
2796 }
2797
4b79ebf7
DV
2798 return 0;
2799}
2800
8d2f24ca
DV
2801static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2802 enum pipe pipe)
2803{
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2806
2807 if (pipe == PIPE_A)
2808 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2809 else
2810 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2811 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2812 tmp &= ~DC_BALANCE_RESET_VLV;
2813 I915_WRITE(PORT_DFT2_G4X, tmp);
2814
2815}
2816
84093603
DV
2817static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2818 enum pipe pipe)
2819{
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2822
2823 if (pipe == PIPE_A)
2824 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2825 else
2826 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2827 I915_WRITE(PORT_DFT2_G4X, tmp);
2828
2829 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2830 I915_WRITE(PORT_DFT_I9XX,
2831 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2832 }
2833}
2834
46a19188 2835static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2836 uint32_t *val)
2837{
46a19188
DV
2838 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2839 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2840
2841 switch (*source) {
5b3a856b
DV
2842 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2843 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2844 break;
2845 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2846 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2847 break;
5b3a856b
DV
2848 case INTEL_PIPE_CRC_SOURCE_PIPE:
2849 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2850 break;
3d099a05 2851 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2852 *val = 0;
2853 break;
3d099a05
DV
2854 default:
2855 return -EINVAL;
5b3a856b
DV
2856 }
2857
2858 return 0;
2859}
2860
46a19188 2861static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2862 uint32_t *val)
2863{
46a19188
DV
2864 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2865 *source = INTEL_PIPE_CRC_SOURCE_PF;
2866
2867 switch (*source) {
5b3a856b
DV
2868 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2869 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2870 break;
2871 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2872 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2873 break;
2874 case INTEL_PIPE_CRC_SOURCE_PF:
2875 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2876 break;
3d099a05 2877 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2878 *val = 0;
2879 break;
3d099a05
DV
2880 default:
2881 return -EINVAL;
5b3a856b
DV
2882 }
2883
2884 return 0;
2885}
2886
926321d5
DV
2887static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2888 enum intel_pipe_crc_source source)
2889{
2890 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 2891 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 2892 u32 val = 0; /* shut up gcc */
5b3a856b 2893 int ret;
926321d5 2894
cc3da175
DL
2895 if (pipe_crc->source == source)
2896 return 0;
2897
ae676fcd
DL
2898 /* forbid changing the source without going back to 'none' */
2899 if (pipe_crc->source && source)
2900 return -EINVAL;
2901
52f843f6 2902 if (IS_GEN2(dev))
46a19188 2903 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 2904 else if (INTEL_INFO(dev)->gen < 5)
46a19188 2905 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 2906 else if (IS_VALLEYVIEW(dev))
46a19188 2907 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
4b79ebf7 2908 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 2909 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 2910 else
46a19188 2911 ret = ivb_pipe_crc_ctl_reg(&source, &val);
5b3a856b
DV
2912
2913 if (ret != 0)
2914 return ret;
2915
4b584369
DL
2916 /* none -> real source transition */
2917 if (source) {
7cd6ccff
DL
2918 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2919 pipe_name(pipe), pipe_crc_source_name(source));
2920
e5f75aca
DL
2921 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2922 INTEL_PIPE_CRC_ENTRIES_NR,
2923 GFP_KERNEL);
2924 if (!pipe_crc->entries)
2925 return -ENOMEM;
2926
d538bbdf
DL
2927 spin_lock_irq(&pipe_crc->lock);
2928 pipe_crc->head = 0;
2929 pipe_crc->tail = 0;
2930 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
2931 }
2932
cc3da175 2933 pipe_crc->source = source;
926321d5 2934
926321d5
DV
2935 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2936 POSTING_READ(PIPE_CRC_CTL(pipe));
2937
e5f75aca
DL
2938 /* real source -> none transition */
2939 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 2940 struct intel_pipe_crc_entry *entries;
a33d7105
DV
2941 struct intel_crtc *crtc =
2942 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 2943
7cd6ccff
DL
2944 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2945 pipe_name(pipe));
2946
a33d7105
DV
2947 drm_modeset_lock(&crtc->base.mutex, NULL);
2948 if (crtc->active)
2949 intel_wait_for_vblank(dev, pipe);
2950 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 2951
d538bbdf
DL
2952 spin_lock_irq(&pipe_crc->lock);
2953 entries = pipe_crc->entries;
e5f75aca 2954 pipe_crc->entries = NULL;
d538bbdf
DL
2955 spin_unlock_irq(&pipe_crc->lock);
2956
2957 kfree(entries);
84093603
DV
2958
2959 if (IS_G4X(dev))
2960 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
2961 else if (IS_VALLEYVIEW(dev))
2962 vlv_undo_pipe_scramble_reset(dev, pipe);
e5f75aca
DL
2963 }
2964
926321d5
DV
2965 return 0;
2966}
2967
2968/*
2969 * Parse pipe CRC command strings:
b94dec87
DL
2970 * command: wsp* object wsp+ name wsp+ source wsp*
2971 * object: 'pipe'
2972 * name: (A | B | C)
926321d5
DV
2973 * source: (none | plane1 | plane2 | pf)
2974 * wsp: (#0x20 | #0x9 | #0xA)+
2975 *
2976 * eg.:
b94dec87
DL
2977 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2978 * "pipe A none" -> Stop CRC
926321d5 2979 */
bd9db02f 2980static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
2981{
2982 int n_words = 0;
2983
2984 while (*buf) {
2985 char *end;
2986
2987 /* skip leading white space */
2988 buf = skip_spaces(buf);
2989 if (!*buf)
2990 break; /* end of buffer */
2991
2992 /* find end of word */
2993 for (end = buf; *end && !isspace(*end); end++)
2994 ;
2995
2996 if (n_words == max_words) {
2997 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2998 max_words);
2999 return -EINVAL; /* ran out of words[] before bytes */
3000 }
3001
3002 if (*end)
3003 *end++ = '\0';
3004 words[n_words++] = buf;
3005 buf = end;
3006 }
3007
3008 return n_words;
3009}
3010
b94dec87
DL
3011enum intel_pipe_crc_object {
3012 PIPE_CRC_OBJECT_PIPE,
3013};
3014
e8dfcf78 3015static const char * const pipe_crc_objects[] = {
b94dec87
DL
3016 "pipe",
3017};
3018
3019static int
bd9db02f 3020display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3021{
3022 int i;
3023
3024 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3025 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3026 *o = i;
b94dec87
DL
3027 return 0;
3028 }
3029
3030 return -EINVAL;
3031}
3032
bd9db02f 3033static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3034{
3035 const char name = buf[0];
3036
3037 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3038 return -EINVAL;
3039
3040 *pipe = name - 'A';
3041
3042 return 0;
3043}
3044
3045static int
bd9db02f 3046display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3047{
3048 int i;
3049
3050 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3051 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3052 *s = i;
926321d5
DV
3053 return 0;
3054 }
3055
3056 return -EINVAL;
3057}
3058
bd9db02f 3059static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3060{
b94dec87 3061#define N_WORDS 3
926321d5 3062 int n_words;
b94dec87 3063 char *words[N_WORDS];
926321d5 3064 enum pipe pipe;
b94dec87 3065 enum intel_pipe_crc_object object;
926321d5
DV
3066 enum intel_pipe_crc_source source;
3067
bd9db02f 3068 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3069 if (n_words != N_WORDS) {
3070 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3071 N_WORDS);
3072 return -EINVAL;
3073 }
3074
bd9db02f 3075 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3076 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3077 return -EINVAL;
3078 }
3079
bd9db02f 3080 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3081 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3082 return -EINVAL;
3083 }
3084
bd9db02f 3085 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3086 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3087 return -EINVAL;
3088 }
3089
3090 return pipe_crc_set_source(dev, pipe, source);
3091}
3092
bd9db02f
DL
3093static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3094 size_t len, loff_t *offp)
926321d5
DV
3095{
3096 struct seq_file *m = file->private_data;
3097 struct drm_device *dev = m->private;
3098 char *tmpbuf;
3099 int ret;
3100
3101 if (len == 0)
3102 return 0;
3103
3104 if (len > PAGE_SIZE - 1) {
3105 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3106 PAGE_SIZE);
3107 return -E2BIG;
3108 }
3109
3110 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3111 if (!tmpbuf)
3112 return -ENOMEM;
3113
3114 if (copy_from_user(tmpbuf, ubuf, len)) {
3115 ret = -EFAULT;
3116 goto out;
3117 }
3118 tmpbuf[len] = '\0';
3119
bd9db02f 3120 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3121
3122out:
3123 kfree(tmpbuf);
3124 if (ret < 0)
3125 return ret;
3126
3127 *offp += len;
3128 return len;
3129}
3130
bd9db02f 3131static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3132 .owner = THIS_MODULE,
bd9db02f 3133 .open = display_crc_ctl_open,
926321d5
DV
3134 .read = seq_read,
3135 .llseek = seq_lseek,
3136 .release = single_release,
bd9db02f 3137 .write = display_crc_ctl_write
926321d5
DV
3138};
3139
369a1342
VS
3140static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3141{
3142 struct drm_device *dev = m->private;
546c81fd 3143 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3144 int level;
3145
3146 drm_modeset_lock_all(dev);
3147
3148 for (level = 0; level < num_levels; level++) {
3149 unsigned int latency = wm[level];
3150
3151 /* WM1+ latency values in 0.5us units */
3152 if (level > 0)
3153 latency *= 5;
3154
3155 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3156 level, wm[level],
3157 latency / 10, latency % 10);
3158 }
3159
3160 drm_modeset_unlock_all(dev);
3161}
3162
3163static int pri_wm_latency_show(struct seq_file *m, void *data)
3164{
3165 struct drm_device *dev = m->private;
3166
3167 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3168
3169 return 0;
3170}
3171
3172static int spr_wm_latency_show(struct seq_file *m, void *data)
3173{
3174 struct drm_device *dev = m->private;
3175
3176 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3177
3178 return 0;
3179}
3180
3181static int cur_wm_latency_show(struct seq_file *m, void *data)
3182{
3183 struct drm_device *dev = m->private;
3184
3185 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3186
3187 return 0;
3188}
3189
3190static int pri_wm_latency_open(struct inode *inode, struct file *file)
3191{
3192 struct drm_device *dev = inode->i_private;
3193
3194 if (!HAS_PCH_SPLIT(dev))
3195 return -ENODEV;
3196
3197 return single_open(file, pri_wm_latency_show, dev);
3198}
3199
3200static int spr_wm_latency_open(struct inode *inode, struct file *file)
3201{
3202 struct drm_device *dev = inode->i_private;
3203
3204 if (!HAS_PCH_SPLIT(dev))
3205 return -ENODEV;
3206
3207 return single_open(file, spr_wm_latency_show, dev);
3208}
3209
3210static int cur_wm_latency_open(struct inode *inode, struct file *file)
3211{
3212 struct drm_device *dev = inode->i_private;
3213
3214 if (!HAS_PCH_SPLIT(dev))
3215 return -ENODEV;
3216
3217 return single_open(file, cur_wm_latency_show, dev);
3218}
3219
3220static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3221 size_t len, loff_t *offp, uint16_t wm[5])
3222{
3223 struct seq_file *m = file->private_data;
3224 struct drm_device *dev = m->private;
3225 uint16_t new[5] = { 0 };
546c81fd 3226 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3227 int level;
3228 int ret;
3229 char tmp[32];
3230
3231 if (len >= sizeof(tmp))
3232 return -EINVAL;
3233
3234 if (copy_from_user(tmp, ubuf, len))
3235 return -EFAULT;
3236
3237 tmp[len] = '\0';
3238
3239 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3240 if (ret != num_levels)
3241 return -EINVAL;
3242
3243 drm_modeset_lock_all(dev);
3244
3245 for (level = 0; level < num_levels; level++)
3246 wm[level] = new[level];
3247
3248 drm_modeset_unlock_all(dev);
3249
3250 return len;
3251}
3252
3253
3254static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3255 size_t len, loff_t *offp)
3256{
3257 struct seq_file *m = file->private_data;
3258 struct drm_device *dev = m->private;
3259
3260 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3261}
3262
3263static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3264 size_t len, loff_t *offp)
3265{
3266 struct seq_file *m = file->private_data;
3267 struct drm_device *dev = m->private;
3268
3269 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3270}
3271
3272static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3273 size_t len, loff_t *offp)
3274{
3275 struct seq_file *m = file->private_data;
3276 struct drm_device *dev = m->private;
3277
3278 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3279}
3280
3281static const struct file_operations i915_pri_wm_latency_fops = {
3282 .owner = THIS_MODULE,
3283 .open = pri_wm_latency_open,
3284 .read = seq_read,
3285 .llseek = seq_lseek,
3286 .release = single_release,
3287 .write = pri_wm_latency_write
3288};
3289
3290static const struct file_operations i915_spr_wm_latency_fops = {
3291 .owner = THIS_MODULE,
3292 .open = spr_wm_latency_open,
3293 .read = seq_read,
3294 .llseek = seq_lseek,
3295 .release = single_release,
3296 .write = spr_wm_latency_write
3297};
3298
3299static const struct file_operations i915_cur_wm_latency_fops = {
3300 .owner = THIS_MODULE,
3301 .open = cur_wm_latency_open,
3302 .read = seq_read,
3303 .llseek = seq_lseek,
3304 .release = single_release,
3305 .write = cur_wm_latency_write
3306};
3307
647416f9
KC
3308static int
3309i915_wedged_get(void *data, u64 *val)
f3cd474b 3310{
647416f9 3311 struct drm_device *dev = data;
e277a1f8 3312 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3313
647416f9 3314 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3315
647416f9 3316 return 0;
f3cd474b
CW
3317}
3318
647416f9
KC
3319static int
3320i915_wedged_set(void *data, u64 val)
f3cd474b 3321{
647416f9 3322 struct drm_device *dev = data;
d46c0517
ID
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324
3325 intel_runtime_pm_get(dev_priv);
f3cd474b 3326
58174462
MK
3327 i915_handle_error(dev, val,
3328 "Manually setting wedged to %llu", val);
d46c0517
ID
3329
3330 intel_runtime_pm_put(dev_priv);
3331
647416f9 3332 return 0;
f3cd474b
CW
3333}
3334
647416f9
KC
3335DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3336 i915_wedged_get, i915_wedged_set,
3a3b4f98 3337 "%llu\n");
f3cd474b 3338
647416f9
KC
3339static int
3340i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3341{
647416f9 3342 struct drm_device *dev = data;
e277a1f8 3343 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3344
647416f9 3345 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3346
647416f9 3347 return 0;
e5eb3d63
DV
3348}
3349
647416f9
KC
3350static int
3351i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3352{
647416f9 3353 struct drm_device *dev = data;
e5eb3d63 3354 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3355 int ret;
e5eb3d63 3356
647416f9 3357 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3358
22bcfc6a
DV
3359 ret = mutex_lock_interruptible(&dev->struct_mutex);
3360 if (ret)
3361 return ret;
3362
99584db3 3363 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3364 mutex_unlock(&dev->struct_mutex);
3365
647416f9 3366 return 0;
e5eb3d63
DV
3367}
3368
647416f9
KC
3369DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3370 i915_ring_stop_get, i915_ring_stop_set,
3371 "0x%08llx\n");
d5442303 3372
094f9a54
CW
3373static int
3374i915_ring_missed_irq_get(void *data, u64 *val)
3375{
3376 struct drm_device *dev = data;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378
3379 *val = dev_priv->gpu_error.missed_irq_rings;
3380 return 0;
3381}
3382
3383static int
3384i915_ring_missed_irq_set(void *data, u64 val)
3385{
3386 struct drm_device *dev = data;
3387 struct drm_i915_private *dev_priv = dev->dev_private;
3388 int ret;
3389
3390 /* Lock against concurrent debugfs callers */
3391 ret = mutex_lock_interruptible(&dev->struct_mutex);
3392 if (ret)
3393 return ret;
3394 dev_priv->gpu_error.missed_irq_rings = val;
3395 mutex_unlock(&dev->struct_mutex);
3396
3397 return 0;
3398}
3399
3400DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3401 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3402 "0x%08llx\n");
3403
3404static int
3405i915_ring_test_irq_get(void *data, u64 *val)
3406{
3407 struct drm_device *dev = data;
3408 struct drm_i915_private *dev_priv = dev->dev_private;
3409
3410 *val = dev_priv->gpu_error.test_irq_rings;
3411
3412 return 0;
3413}
3414
3415static int
3416i915_ring_test_irq_set(void *data, u64 val)
3417{
3418 struct drm_device *dev = data;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 int ret;
3421
3422 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3423
3424 /* Lock against concurrent debugfs callers */
3425 ret = mutex_lock_interruptible(&dev->struct_mutex);
3426 if (ret)
3427 return ret;
3428
3429 dev_priv->gpu_error.test_irq_rings = val;
3430 mutex_unlock(&dev->struct_mutex);
3431
3432 return 0;
3433}
3434
3435DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3436 i915_ring_test_irq_get, i915_ring_test_irq_set,
3437 "0x%08llx\n");
3438
dd624afd
CW
3439#define DROP_UNBOUND 0x1
3440#define DROP_BOUND 0x2
3441#define DROP_RETIRE 0x4
3442#define DROP_ACTIVE 0x8
3443#define DROP_ALL (DROP_UNBOUND | \
3444 DROP_BOUND | \
3445 DROP_RETIRE | \
3446 DROP_ACTIVE)
647416f9
KC
3447static int
3448i915_drop_caches_get(void *data, u64 *val)
dd624afd 3449{
647416f9 3450 *val = DROP_ALL;
dd624afd 3451
647416f9 3452 return 0;
dd624afd
CW
3453}
3454
647416f9
KC
3455static int
3456i915_drop_caches_set(void *data, u64 val)
dd624afd 3457{
647416f9 3458 struct drm_device *dev = data;
dd624afd
CW
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3461 struct i915_address_space *vm;
3462 struct i915_vma *vma, *x;
647416f9 3463 int ret;
dd624afd 3464
2f9fe5ff 3465 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3466
3467 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3468 * on ioctls on -EAGAIN. */
3469 ret = mutex_lock_interruptible(&dev->struct_mutex);
3470 if (ret)
3471 return ret;
3472
3473 if (val & DROP_ACTIVE) {
3474 ret = i915_gpu_idle(dev);
3475 if (ret)
3476 goto unlock;
3477 }
3478
3479 if (val & (DROP_RETIRE | DROP_ACTIVE))
3480 i915_gem_retire_requests(dev);
3481
3482 if (val & DROP_BOUND) {
ca191b13
BW
3483 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3484 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3485 mm_list) {
d7f46fc4 3486 if (vma->pin_count)
ca191b13
BW
3487 continue;
3488
3489 ret = i915_vma_unbind(vma);
3490 if (ret)
3491 goto unlock;
3492 }
31a46c9c 3493 }
dd624afd
CW
3494 }
3495
3496 if (val & DROP_UNBOUND) {
35c20a60
BW
3497 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3498 global_list)
dd624afd
CW
3499 if (obj->pages_pin_count == 0) {
3500 ret = i915_gem_object_put_pages(obj);
3501 if (ret)
3502 goto unlock;
3503 }
3504 }
3505
3506unlock:
3507 mutex_unlock(&dev->struct_mutex);
3508
647416f9 3509 return ret;
dd624afd
CW
3510}
3511
647416f9
KC
3512DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3513 i915_drop_caches_get, i915_drop_caches_set,
3514 "0x%08llx\n");
dd624afd 3515
647416f9
KC
3516static int
3517i915_max_freq_get(void *data, u64 *val)
358733e9 3518{
647416f9 3519 struct drm_device *dev = data;
e277a1f8 3520 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3521 int ret;
004777cb 3522
daa3afb2 3523 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3524 return -ENODEV;
3525
5c9669ce
TR
3526 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3527
4fc688ce 3528 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3529 if (ret)
3530 return ret;
358733e9 3531
0a073b84 3532 if (IS_VALLEYVIEW(dev))
b39fb297 3533 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3534 else
b39fb297 3535 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3536 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3537
647416f9 3538 return 0;
358733e9
JB
3539}
3540
647416f9
KC
3541static int
3542i915_max_freq_set(void *data, u64 val)
358733e9 3543{
647416f9 3544 struct drm_device *dev = data;
358733e9 3545 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3546 u32 rp_state_cap, hw_max, hw_min;
647416f9 3547 int ret;
004777cb 3548
daa3afb2 3549 if (INTEL_INFO(dev)->gen < 6)
004777cb 3550 return -ENODEV;
358733e9 3551
5c9669ce
TR
3552 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3553
647416f9 3554 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3555
4fc688ce 3556 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3557 if (ret)
3558 return ret;
3559
358733e9
JB
3560 /*
3561 * Turbo will still be enabled, but won't go above the set value.
3562 */
0a073b84 3563 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3564 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3565
3566 hw_max = valleyview_rps_max_freq(dev_priv);
3567 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3568 } else {
3569 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3570
3571 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3572 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3573 hw_min = (rp_state_cap >> 16) & 0xff;
3574 }
3575
b39fb297 3576 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3577 mutex_unlock(&dev_priv->rps.hw_lock);
3578 return -EINVAL;
0a073b84
JB
3579 }
3580
b39fb297 3581 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3582
3583 if (IS_VALLEYVIEW(dev))
3584 valleyview_set_rps(dev, val);
3585 else
3586 gen6_set_rps(dev, val);
3587
4fc688ce 3588 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3589
647416f9 3590 return 0;
358733e9
JB
3591}
3592
647416f9
KC
3593DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3594 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3595 "%llu\n");
358733e9 3596
647416f9
KC
3597static int
3598i915_min_freq_get(void *data, u64 *val)
1523c310 3599{
647416f9 3600 struct drm_device *dev = data;
e277a1f8 3601 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3602 int ret;
004777cb 3603
daa3afb2 3604 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3605 return -ENODEV;
3606
5c9669ce
TR
3607 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3608
4fc688ce 3609 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3610 if (ret)
3611 return ret;
1523c310 3612
0a073b84 3613 if (IS_VALLEYVIEW(dev))
b39fb297 3614 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3615 else
b39fb297 3616 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3617 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3618
647416f9 3619 return 0;
1523c310
JB
3620}
3621
647416f9
KC
3622static int
3623i915_min_freq_set(void *data, u64 val)
1523c310 3624{
647416f9 3625 struct drm_device *dev = data;
1523c310 3626 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3627 u32 rp_state_cap, hw_max, hw_min;
647416f9 3628 int ret;
004777cb 3629
daa3afb2 3630 if (INTEL_INFO(dev)->gen < 6)
004777cb 3631 return -ENODEV;
1523c310 3632
5c9669ce
TR
3633 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3634
647416f9 3635 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3636
4fc688ce 3637 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3638 if (ret)
3639 return ret;
3640
1523c310
JB
3641 /*
3642 * Turbo will still be enabled, but won't go below the set value.
3643 */
0a073b84 3644 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3645 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3646
3647 hw_max = valleyview_rps_max_freq(dev_priv);
3648 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3649 } else {
3650 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3651
3652 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3653 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3654 hw_min = (rp_state_cap >> 16) & 0xff;
3655 }
3656
b39fb297 3657 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3658 mutex_unlock(&dev_priv->rps.hw_lock);
3659 return -EINVAL;
0a073b84 3660 }
dd0a1aa1 3661
b39fb297 3662 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3663
3664 if (IS_VALLEYVIEW(dev))
3665 valleyview_set_rps(dev, val);
3666 else
3667 gen6_set_rps(dev, val);
3668
4fc688ce 3669 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3670
647416f9 3671 return 0;
1523c310
JB
3672}
3673
647416f9
KC
3674DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3675 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3676 "%llu\n");
1523c310 3677
647416f9
KC
3678static int
3679i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3680{
647416f9 3681 struct drm_device *dev = data;
e277a1f8 3682 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3683 u32 snpcr;
647416f9 3684 int ret;
07b7ddd9 3685
004777cb
DV
3686 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3687 return -ENODEV;
3688
22bcfc6a
DV
3689 ret = mutex_lock_interruptible(&dev->struct_mutex);
3690 if (ret)
3691 return ret;
c8c8fb33 3692 intel_runtime_pm_get(dev_priv);
22bcfc6a 3693
07b7ddd9 3694 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3695
3696 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3697 mutex_unlock(&dev_priv->dev->struct_mutex);
3698
647416f9 3699 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3700
647416f9 3701 return 0;
07b7ddd9
JB
3702}
3703
647416f9
KC
3704static int
3705i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3706{
647416f9 3707 struct drm_device *dev = data;
07b7ddd9 3708 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3709 u32 snpcr;
07b7ddd9 3710
004777cb
DV
3711 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3712 return -ENODEV;
3713
647416f9 3714 if (val > 3)
07b7ddd9
JB
3715 return -EINVAL;
3716
c8c8fb33 3717 intel_runtime_pm_get(dev_priv);
647416f9 3718 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3719
3720 /* Update the cache sharing policy here as well */
3721 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3722 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3723 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3724 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3725
c8c8fb33 3726 intel_runtime_pm_put(dev_priv);
647416f9 3727 return 0;
07b7ddd9
JB
3728}
3729
647416f9
KC
3730DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3731 i915_cache_sharing_get, i915_cache_sharing_set,
3732 "%llu\n");
07b7ddd9 3733
6d794d42
BW
3734static int i915_forcewake_open(struct inode *inode, struct file *file)
3735{
3736 struct drm_device *dev = inode->i_private;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3738
075edca4 3739 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3740 return 0;
3741
c8d9a590 3742 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3743
3744 return 0;
3745}
3746
c43b5634 3747static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
3748{
3749 struct drm_device *dev = inode->i_private;
3750 struct drm_i915_private *dev_priv = dev->dev_private;
3751
075edca4 3752 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3753 return 0;
3754
c8d9a590 3755 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3756
3757 return 0;
3758}
3759
3760static const struct file_operations i915_forcewake_fops = {
3761 .owner = THIS_MODULE,
3762 .open = i915_forcewake_open,
3763 .release = i915_forcewake_release,
3764};
3765
3766static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3767{
3768 struct drm_device *dev = minor->dev;
3769 struct dentry *ent;
3770
3771 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 3772 S_IRUSR,
6d794d42
BW
3773 root, dev,
3774 &i915_forcewake_fops);
f3c5fe97
WY
3775 if (!ent)
3776 return -ENOMEM;
6d794d42 3777
8eb57294 3778 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
3779}
3780
6a9c308d
DV
3781static int i915_debugfs_create(struct dentry *root,
3782 struct drm_minor *minor,
3783 const char *name,
3784 const struct file_operations *fops)
07b7ddd9
JB
3785{
3786 struct drm_device *dev = minor->dev;
3787 struct dentry *ent;
3788
6a9c308d 3789 ent = debugfs_create_file(name,
07b7ddd9
JB
3790 S_IRUGO | S_IWUSR,
3791 root, dev,
6a9c308d 3792 fops);
f3c5fe97
WY
3793 if (!ent)
3794 return -ENOMEM;
07b7ddd9 3795
6a9c308d 3796 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
3797}
3798
06c5bf8c 3799static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 3800 {"i915_capabilities", i915_capabilities, 0},
73aa808f 3801 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 3802 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 3803 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 3804 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 3805 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 3806 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 3807 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
3808 {"i915_gem_request", i915_gem_request_info, 0},
3809 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 3810 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 3811 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
3812 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3813 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3814 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 3815 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1 3816 {"i915_rstdby_delays", i915_rstdby_delays, 0},
adb4bd12 3817 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1
JB
3818 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3819 {"i915_inttoext_table", i915_inttoext_table, 0},
3820 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 3821 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 3822 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 3823 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 3824 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 3825 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 3826 {"i915_sr_status", i915_sr_status, 0},
44834a67 3827 {"i915_opregion", i915_opregion, 0},
37811fcc 3828 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 3829 {"i915_context_status", i915_context_status, 0},
6d794d42 3830 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 3831 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 3832 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 3833 {"i915_llc", i915_llc, 0},
e91fd8c6 3834 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 3835 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 3836 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 3837 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 3838 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 3839 {"i915_display_info", i915_display_info, 0},
2017263e 3840};
27c202ad 3841#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 3842
06c5bf8c 3843static const struct i915_debugfs_files {
34b9674c
DV
3844 const char *name;
3845 const struct file_operations *fops;
3846} i915_debugfs_files[] = {
3847 {"i915_wedged", &i915_wedged_fops},
3848 {"i915_max_freq", &i915_max_freq_fops},
3849 {"i915_min_freq", &i915_min_freq_fops},
3850 {"i915_cache_sharing", &i915_cache_sharing_fops},
3851 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
3852 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3853 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
3854 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3855 {"i915_error_state", &i915_error_state_fops},
3856 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 3857 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
3858 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3859 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3860 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
34b9674c
DV
3861};
3862
07144428
DL
3863void intel_display_crc_init(struct drm_device *dev)
3864{
3865 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 3866 enum pipe pipe;
07144428 3867
b378360e
DV
3868 for_each_pipe(pipe) {
3869 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 3870
d538bbdf
DL
3871 pipe_crc->opened = false;
3872 spin_lock_init(&pipe_crc->lock);
07144428
DL
3873 init_waitqueue_head(&pipe_crc->wq);
3874 }
3875}
3876
27c202ad 3877int i915_debugfs_init(struct drm_minor *minor)
2017263e 3878{
34b9674c 3879 int ret, i;
f3cd474b 3880
6d794d42 3881 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
3882 if (ret)
3883 return ret;
6a9c308d 3884
07144428
DL
3885 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3886 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3887 if (ret)
3888 return ret;
3889 }
3890
34b9674c
DV
3891 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3892 ret = i915_debugfs_create(minor->debugfs_root, minor,
3893 i915_debugfs_files[i].name,
3894 i915_debugfs_files[i].fops);
3895 if (ret)
3896 return ret;
3897 }
40633219 3898
27c202ad
BG
3899 return drm_debugfs_create_files(i915_debugfs_list,
3900 I915_DEBUGFS_ENTRIES,
2017263e
BG
3901 minor->debugfs_root, minor);
3902}
3903
27c202ad 3904void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 3905{
34b9674c
DV
3906 int i;
3907
27c202ad
BG
3908 drm_debugfs_remove_files(i915_debugfs_list,
3909 I915_DEBUGFS_ENTRIES, minor);
07144428 3910
6d794d42
BW
3911 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3912 1, minor);
07144428 3913
e309a997 3914 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
3915 struct drm_info_list *info_list =
3916 (struct drm_info_list *)&i915_pipe_crc_data[i];
3917
3918 drm_debugfs_remove_files(info_list, 1, minor);
3919 }
3920
34b9674c
DV
3921 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3922 struct drm_info_list *info_list =
3923 (struct drm_info_list *) i915_debugfs_files[i].fops;
3924
3925 drm_debugfs_remove_files(info_list, 1, minor);
3926 }
2017263e 3927}
This page took 0.603681 seconds and 5 git commands to generate.