drm/i915: Don't program eLLC IDI hash mask for gen9+
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
1c7f4bca 120 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 121 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
122 size += vma->node.size;
123 }
124
125 return size;
126}
127
37811fcc
CW
128static void
129describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
130{
b4716185 131 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 132 struct intel_engine_cs *engine;
1d693bcc 133 struct i915_vma *vma;
d7f46fc4 134 int pin_count = 0;
c3232b18 135 enum intel_engine_id id;
d7f46fc4 136
188c1ab7
CW
137 lockdep_assert_held(&obj->base.dev->struct_mutex);
138
b4716185 139 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 140 &obj->base,
481a3d43 141 obj->active ? "*" : " ",
37811fcc
CW
142 get_pin_flag(obj),
143 get_tiling_flag(obj),
1d693bcc 144 get_global_flag(obj),
a05a5862 145 obj->base.size / 1024,
37811fcc 146 obj->base.read_domains,
b4716185 147 obj->base.write_domain);
c3232b18 148 for_each_engine_id(engine, dev_priv, id)
b4716185 149 seq_printf(m, "%x ",
c3232b18 150 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 151 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
152 i915_gem_request_get_seqno(obj->last_write_req),
153 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 154 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
155 obj->dirty ? " dirty" : "",
156 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
157 if (obj->base.name)
158 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 159 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
160 if (vma->pin_count > 0)
161 pin_count++;
ba0635ff
DC
162 }
163 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
164 if (obj->pin_display)
165 seq_printf(m, " (display)");
37811fcc
CW
166 if (obj->fence_reg != I915_FENCE_REG_NONE)
167 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 168 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 169 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 170 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 171 vma->node.start, vma->node.size);
596c5923
CW
172 if (vma->is_ggtt)
173 seq_printf(m, ", type: %u", vma->ggtt_view.type);
174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
666796da 189 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
72e96d64
JL
207 struct drm_i915_private *dev_priv = to_i915(dev);
208 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
72e96d64 221 head = &ggtt->base.active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
72e96d64 225 head = &ggtt->base.inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 233 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 255
2d05fa16
RV
256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
6d2b8885
CW
261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
9f25d007 265 struct drm_info_node *node = m->private;
6d2b8885
CW
266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
c44ef60e 269 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
b25cb2f8 282 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
283
284 total_obj_size += obj->base.size;
ca1543be 285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
b25cb2f8 300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
b25cb2f8 304 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
305 }
306 mutex_unlock(&dev->struct_mutex);
307
c44ef60e 308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
6299f992
CW
313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
ca1543be 315 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
316 ++count; \
317 if (obj->map_and_fenceable) { \
f343c5f6 318 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
319 ++mappable_count; \
320 } \
321 } \
0206e353 322} while (0)
6299f992 323
2db8e9d6 324struct file_stats {
6313c204 325 struct drm_i915_file_private *file_priv;
c44ef60e
MK
326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
2db8e9d6
CW
330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
6313c204 336 struct i915_vma *vma;
2db8e9d6
CW
337
338 stats->count++;
339 stats->total += obj->base.size;
340
c67a17e9
CW
341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
6313c204 344 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 345 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
596c5923 351 if (vma->is_ggtt) {
6313c204
CW
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 357 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
358 continue;
359
41c52415 360 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
2db8e9d6 367 } else {
6313c204
CW
368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
41c52415 370 if (obj->active)
6313c204
CW
371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
2db8e9d6
CW
376 }
377
6313c204
CW
378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
2db8e9d6
CW
381 return 0;
382}
383
b0da1b79
CW
384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
c44ef60e 386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
493018dc
BV
396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
e2f80391 402 struct intel_engine_cs *engine;
b4ac5afc 403 int j;
493018dc
BV
404
405 memset(&stats, 0, sizeof(stats));
406
b4ac5afc 407 for_each_engine(engine, dev_priv) {
e2f80391 408 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 409 list_for_each_entry(obj,
e2f80391 410 &engine->batch_pool.cache_list[j],
8d9d5744
CW
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
06fbca71 414 }
493018dc 415
b0da1b79 416 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
417}
418
ca191b13
BW
419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
ca1543be 421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 431{
9f25d007 432 struct drm_info_node *node = m->private;
73aa808f 433 struct drm_device *dev = node->minor->dev;
72e96d64
JL
434 struct drm_i915_private *dev_priv = to_i915(dev);
435 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 436 u32 count, mappable_count, purgeable_count;
c44ef60e 437 u64 size, mappable_size, purgeable_size;
6299f992 438 struct drm_i915_gem_object *obj;
2db8e9d6 439 struct drm_file *file;
ca191b13 440 struct i915_vma *vma;
73aa808f
CW
441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
6299f992
CW
447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
35c20a60 452 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
72e96d64 457 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
459 count, mappable_count, size, mappable_size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
72e96d64 462 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
464 count, mappable_count, size, mappable_size);
465
b7abb714 466 size = count = purgeable_size = purgeable_count = 0;
35c20a60 467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 468 size += obj->base.size, ++count;
b7abb714
CW
469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
c44ef60e 472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 473
6299f992 474 size = count = mappable_size = mappable_count = 0;
35c20a60 475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 476 if (obj->fault_mappable) {
f343c5f6 477 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++count;
479 }
30154650 480 if (obj->pin_display) {
f343c5f6 481 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
482 ++mappable_count;
483 }
b7abb714
CW
484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
6299f992 488 }
c44ef60e 489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 490 purgeable_count, purgeable_size);
c44ef60e 491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 492 mappable_count, mappable_size);
c44ef60e 493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
494 count, size);
495
c44ef60e 496 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 497 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 498
493018dc
BV
499 seq_putc(m, '\n');
500 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
501 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
502 struct file_stats stats;
3ec2f427 503 struct task_struct *task;
2db8e9d6
CW
504
505 memset(&stats, 0, sizeof(stats));
6313c204 506 stats.file_priv = file->driver_priv;
5b5ffff0 507 spin_lock(&file->table_lock);
2db8e9d6 508 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 509 spin_unlock(&file->table_lock);
3ec2f427
TH
510 /*
511 * Although we have a valid reference on file->pid, that does
512 * not guarantee that the task_struct who called get_pid() is
513 * still alive (e.g. get_pid(current) => fork() => exit()).
514 * Therefore, we need to protect this ->comm access using RCU.
515 */
516 rcu_read_lock();
517 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 518 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 519 rcu_read_unlock();
2db8e9d6
CW
520 }
521
73aa808f
CW
522 mutex_unlock(&dev->struct_mutex);
523
524 return 0;
525}
526
aee56cff 527static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 528{
9f25d007 529 struct drm_info_node *node = m->private;
08c18323 530 struct drm_device *dev = node->minor->dev;
1b50247a 531 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
532 struct drm_i915_private *dev_priv = dev->dev_private;
533 struct drm_i915_gem_object *obj;
c44ef60e 534 u64 total_obj_size, total_gtt_size;
08c18323
CW
535 int count, ret;
536
537 ret = mutex_lock_interruptible(&dev->struct_mutex);
538 if (ret)
539 return ret;
540
541 total_obj_size = total_gtt_size = count = 0;
35c20a60 542 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 543 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
544 continue;
545
267f0c90 546 seq_puts(m, " ");
08c18323 547 describe_obj(m, obj);
267f0c90 548 seq_putc(m, '\n');
08c18323 549 total_obj_size += obj->base.size;
ca1543be 550 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
551 count++;
552 }
553
554 mutex_unlock(&dev->struct_mutex);
555
c44ef60e 556 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
557 count, total_obj_size, total_gtt_size);
558
559 return 0;
560}
561
4e5359cd
SF
562static int i915_gem_pageflip_info(struct seq_file *m, void *data)
563{
9f25d007 564 struct drm_info_node *node = m->private;
4e5359cd 565 struct drm_device *dev = node->minor->dev;
d6bbafa1 566 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 567 struct intel_crtc *crtc;
8a270ebf
DV
568 int ret;
569
570 ret = mutex_lock_interruptible(&dev->struct_mutex);
571 if (ret)
572 return ret;
4e5359cd 573
d3fcc808 574 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
575 const char pipe = pipe_name(crtc->pipe);
576 const char plane = plane_name(crtc->plane);
4e5359cd
SF
577 struct intel_unpin_work *work;
578
5e2d7afc 579 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
580 work = crtc->unpin_work;
581 if (work == NULL) {
9db4a9c7 582 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
583 pipe, plane);
584 } else {
d6bbafa1
CW
585 u32 addr;
586
e7d841ca 587 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 588 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
589 pipe, plane);
590 } else {
9db4a9c7 591 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
592 pipe, plane);
593 }
3a8a946e 594 if (work->flip_queued_req) {
666796da 595 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
3a8a946e 596
20e28fba 597 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
e2f80391 598 engine->name,
f06cc1b9 599 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 600 dev_priv->next_seqno,
c04e0f3b 601 engine->get_seqno(engine),
1b5a433a 602 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
603 } else
604 seq_printf(m, "Flip not associated with any ring\n");
605 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
606 work->flip_queued_vblank,
607 work->flip_ready_vblank,
1e3feefd 608 drm_crtc_vblank_count(&crtc->base));
4e5359cd 609 if (work->enable_stall_check)
267f0c90 610 seq_puts(m, "Stall check enabled, ");
4e5359cd 611 else
267f0c90 612 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 613 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 614
d6bbafa1
CW
615 if (INTEL_INFO(dev)->gen >= 4)
616 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
617 else
618 addr = I915_READ(DSPADDR(crtc->plane));
619 seq_printf(m, "Current scanout address 0x%08x\n", addr);
620
4e5359cd 621 if (work->pending_flip_obj) {
d6bbafa1
CW
622 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
623 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
624 }
625 }
5e2d7afc 626 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
627 }
628
8a270ebf
DV
629 mutex_unlock(&dev->struct_mutex);
630
4e5359cd
SF
631 return 0;
632}
633
493018dc
BV
634static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
635{
636 struct drm_info_node *node = m->private;
637 struct drm_device *dev = node->minor->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
639 struct drm_i915_gem_object *obj;
e2f80391 640 struct intel_engine_cs *engine;
8d9d5744 641 int total = 0;
b4ac5afc 642 int ret, j;
493018dc
BV
643
644 ret = mutex_lock_interruptible(&dev->struct_mutex);
645 if (ret)
646 return ret;
647
b4ac5afc 648 for_each_engine(engine, dev_priv) {
e2f80391 649 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
650 int count;
651
652 count = 0;
653 list_for_each_entry(obj,
e2f80391 654 &engine->batch_pool.cache_list[j],
8d9d5744
CW
655 batch_pool_link)
656 count++;
657 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 658 engine->name, j, count);
8d9d5744
CW
659
660 list_for_each_entry(obj,
e2f80391 661 &engine->batch_pool.cache_list[j],
8d9d5744
CW
662 batch_pool_link) {
663 seq_puts(m, " ");
664 describe_obj(m, obj);
665 seq_putc(m, '\n');
666 }
667
668 total += count;
06fbca71 669 }
493018dc
BV
670 }
671
8d9d5744 672 seq_printf(m, "total: %d\n", total);
493018dc
BV
673
674 mutex_unlock(&dev->struct_mutex);
675
676 return 0;
677}
678
2017263e
BG
679static int i915_gem_request_info(struct seq_file *m, void *data)
680{
9f25d007 681 struct drm_info_node *node = m->private;
2017263e 682 struct drm_device *dev = node->minor->dev;
e277a1f8 683 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 684 struct intel_engine_cs *engine;
eed29a5b 685 struct drm_i915_gem_request *req;
b4ac5afc 686 int ret, any;
de227ef0
CW
687
688 ret = mutex_lock_interruptible(&dev->struct_mutex);
689 if (ret)
690 return ret;
2017263e 691
2d1070b2 692 any = 0;
b4ac5afc 693 for_each_engine(engine, dev_priv) {
2d1070b2
CW
694 int count;
695
696 count = 0;
e2f80391 697 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
698 count++;
699 if (count == 0)
a2c7f6fd
CW
700 continue;
701
e2f80391
TU
702 seq_printf(m, "%s requests: %d\n", engine->name, count);
703 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
704 struct task_struct *task;
705
706 rcu_read_lock();
707 task = NULL;
eed29a5b
DV
708 if (req->pid)
709 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 710 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
711 req->seqno,
712 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
713 task ? task->comm : "<unknown>",
714 task ? task->pid : -1);
715 rcu_read_unlock();
c2c347a9 716 }
2d1070b2
CW
717
718 any++;
2017263e 719 }
de227ef0
CW
720 mutex_unlock(&dev->struct_mutex);
721
2d1070b2 722 if (any == 0)
267f0c90 723 seq_puts(m, "No requests\n");
c2c347a9 724
2017263e
BG
725 return 0;
726}
727
b2223497 728static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 729 struct intel_engine_cs *engine)
b2223497 730{
12471ba8
CW
731 seq_printf(m, "Current sequence (%s): %x\n",
732 engine->name, engine->get_seqno(engine));
733 seq_printf(m, "Current user interrupts (%s): %x\n",
734 engine->name, READ_ONCE(engine->user_interrupts));
b2223497
CW
735}
736
2017263e
BG
737static int i915_gem_seqno_info(struct seq_file *m, void *data)
738{
9f25d007 739 struct drm_info_node *node = m->private;
2017263e 740 struct drm_device *dev = node->minor->dev;
e277a1f8 741 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 742 struct intel_engine_cs *engine;
b4ac5afc 743 int ret;
de227ef0
CW
744
745 ret = mutex_lock_interruptible(&dev->struct_mutex);
746 if (ret)
747 return ret;
c8c8fb33 748 intel_runtime_pm_get(dev_priv);
2017263e 749
b4ac5afc 750 for_each_engine(engine, dev_priv)
e2f80391 751 i915_ring_seqno_info(m, engine);
de227ef0 752
c8c8fb33 753 intel_runtime_pm_put(dev_priv);
de227ef0
CW
754 mutex_unlock(&dev->struct_mutex);
755
2017263e
BG
756 return 0;
757}
758
759
760static int i915_interrupt_info(struct seq_file *m, void *data)
761{
9f25d007 762 struct drm_info_node *node = m->private;
2017263e 763 struct drm_device *dev = node->minor->dev;
e277a1f8 764 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 765 struct intel_engine_cs *engine;
9db4a9c7 766 int ret, i, pipe;
de227ef0
CW
767
768 ret = mutex_lock_interruptible(&dev->struct_mutex);
769 if (ret)
770 return ret;
c8c8fb33 771 intel_runtime_pm_get(dev_priv);
2017263e 772
74e1ca8c 773 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 seq_printf(m, "Display IER:\t%08x\n",
778 I915_READ(VLV_IER));
779 seq_printf(m, "Display IIR:\t%08x\n",
780 I915_READ(VLV_IIR));
781 seq_printf(m, "Display IIR_RW:\t%08x\n",
782 I915_READ(VLV_IIR_RW));
783 seq_printf(m, "Display IMR:\t%08x\n",
784 I915_READ(VLV_IMR));
055e393f 785 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
786 seq_printf(m, "Pipe %c stat:\t%08x\n",
787 pipe_name(pipe),
788 I915_READ(PIPESTAT(pipe)));
789
790 seq_printf(m, "Port hotplug:\t%08x\n",
791 I915_READ(PORT_HOTPLUG_EN));
792 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
793 I915_READ(VLV_DPFLIPSTAT));
794 seq_printf(m, "DPINVGTT:\t%08x\n",
795 I915_READ(DPINVGTT));
796
797 for (i = 0; i < 4; i++) {
798 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IMR(i)));
800 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IIR(i)));
802 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IER(i)));
804 }
805
806 seq_printf(m, "PCU interrupt mask:\t%08x\n",
807 I915_READ(GEN8_PCU_IMR));
808 seq_printf(m, "PCU interrupt identity:\t%08x\n",
809 I915_READ(GEN8_PCU_IIR));
810 seq_printf(m, "PCU interrupt enable:\t%08x\n",
811 I915_READ(GEN8_PCU_IER));
812 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
813 seq_printf(m, "Master Interrupt Control:\t%08x\n",
814 I915_READ(GEN8_MASTER_IRQ));
815
816 for (i = 0; i < 4; i++) {
817 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
818 i, I915_READ(GEN8_GT_IMR(i)));
819 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IIR(i)));
821 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IER(i)));
823 }
824
055e393f 825 for_each_pipe(dev_priv, pipe) {
e129649b
ID
826 enum intel_display_power_domain power_domain;
827
828 power_domain = POWER_DOMAIN_PIPE(pipe);
829 if (!intel_display_power_get_if_enabled(dev_priv,
830 power_domain)) {
22c59960
PZ
831 seq_printf(m, "Pipe %c power disabled\n",
832 pipe_name(pipe));
833 continue;
834 }
a123f157 835 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
836 pipe_name(pipe),
837 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 838 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
839 pipe_name(pipe),
840 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 841 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
842 pipe_name(pipe),
843 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
844
845 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
846 }
847
848 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
849 I915_READ(GEN8_DE_PORT_IMR));
850 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IIR));
852 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
853 I915_READ(GEN8_DE_PORT_IER));
854
855 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
856 I915_READ(GEN8_DE_MISC_IMR));
857 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IIR));
859 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
860 I915_READ(GEN8_DE_MISC_IER));
861
862 seq_printf(m, "PCU interrupt mask:\t%08x\n",
863 I915_READ(GEN8_PCU_IMR));
864 seq_printf(m, "PCU interrupt identity:\t%08x\n",
865 I915_READ(GEN8_PCU_IIR));
866 seq_printf(m, "PCU interrupt enable:\t%08x\n",
867 I915_READ(GEN8_PCU_IER));
868 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
869 seq_printf(m, "Display IER:\t%08x\n",
870 I915_READ(VLV_IER));
871 seq_printf(m, "Display IIR:\t%08x\n",
872 I915_READ(VLV_IIR));
873 seq_printf(m, "Display IIR_RW:\t%08x\n",
874 I915_READ(VLV_IIR_RW));
875 seq_printf(m, "Display IMR:\t%08x\n",
876 I915_READ(VLV_IMR));
055e393f 877 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
878 seq_printf(m, "Pipe %c stat:\t%08x\n",
879 pipe_name(pipe),
880 I915_READ(PIPESTAT(pipe)));
881
882 seq_printf(m, "Master IER:\t%08x\n",
883 I915_READ(VLV_MASTER_IER));
884
885 seq_printf(m, "Render IER:\t%08x\n",
886 I915_READ(GTIER));
887 seq_printf(m, "Render IIR:\t%08x\n",
888 I915_READ(GTIIR));
889 seq_printf(m, "Render IMR:\t%08x\n",
890 I915_READ(GTIMR));
891
892 seq_printf(m, "PM IER:\t\t%08x\n",
893 I915_READ(GEN6_PMIER));
894 seq_printf(m, "PM IIR:\t\t%08x\n",
895 I915_READ(GEN6_PMIIR));
896 seq_printf(m, "PM IMR:\t\t%08x\n",
897 I915_READ(GEN6_PMIMR));
898
899 seq_printf(m, "Port hotplug:\t%08x\n",
900 I915_READ(PORT_HOTPLUG_EN));
901 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
902 I915_READ(VLV_DPFLIPSTAT));
903 seq_printf(m, "DPINVGTT:\t%08x\n",
904 I915_READ(DPINVGTT));
905
906 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
907 seq_printf(m, "Interrupt enable: %08x\n",
908 I915_READ(IER));
909 seq_printf(m, "Interrupt identity: %08x\n",
910 I915_READ(IIR));
911 seq_printf(m, "Interrupt mask: %08x\n",
912 I915_READ(IMR));
055e393f 913 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
914 seq_printf(m, "Pipe %c stat: %08x\n",
915 pipe_name(pipe),
916 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
917 } else {
918 seq_printf(m, "North Display Interrupt enable: %08x\n",
919 I915_READ(DEIER));
920 seq_printf(m, "North Display Interrupt identity: %08x\n",
921 I915_READ(DEIIR));
922 seq_printf(m, "North Display Interrupt mask: %08x\n",
923 I915_READ(DEIMR));
924 seq_printf(m, "South Display Interrupt enable: %08x\n",
925 I915_READ(SDEIER));
926 seq_printf(m, "South Display Interrupt identity: %08x\n",
927 I915_READ(SDEIIR));
928 seq_printf(m, "South Display Interrupt mask: %08x\n",
929 I915_READ(SDEIMR));
930 seq_printf(m, "Graphics Interrupt enable: %08x\n",
931 I915_READ(GTIER));
932 seq_printf(m, "Graphics Interrupt identity: %08x\n",
933 I915_READ(GTIIR));
934 seq_printf(m, "Graphics Interrupt mask: %08x\n",
935 I915_READ(GTIMR));
936 }
b4ac5afc 937 for_each_engine(engine, dev_priv) {
a123f157 938 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
939 seq_printf(m,
940 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 941 engine->name, I915_READ_IMR(engine));
9862e600 942 }
e2f80391 943 i915_ring_seqno_info(m, engine);
9862e600 944 }
c8c8fb33 945 intel_runtime_pm_put(dev_priv);
de227ef0
CW
946 mutex_unlock(&dev->struct_mutex);
947
2017263e
BG
948 return 0;
949}
950
a6172a80
CW
951static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
952{
9f25d007 953 struct drm_info_node *node = m->private;
a6172a80 954 struct drm_device *dev = node->minor->dev;
e277a1f8 955 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
956 int i, ret;
957
958 ret = mutex_lock_interruptible(&dev->struct_mutex);
959 if (ret)
960 return ret;
a6172a80 961
a6172a80
CW
962 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
963 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 964 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 965
6c085a72
CW
966 seq_printf(m, "Fence %d, pin count = %d, object = ",
967 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 968 if (obj == NULL)
267f0c90 969 seq_puts(m, "unused");
c2c347a9 970 else
05394f39 971 describe_obj(m, obj);
267f0c90 972 seq_putc(m, '\n');
a6172a80
CW
973 }
974
05394f39 975 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
976 return 0;
977}
978
2017263e
BG
979static int i915_hws_info(struct seq_file *m, void *data)
980{
9f25d007 981 struct drm_info_node *node = m->private;
2017263e 982 struct drm_device *dev = node->minor->dev;
e277a1f8 983 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 984 struct intel_engine_cs *engine;
1a240d4d 985 const u32 *hws;
4066c0ae
CW
986 int i;
987
4a570db5 988 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 989 hws = engine->status_page.page_addr;
2017263e
BG
990 if (hws == NULL)
991 return 0;
992
993 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
994 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
995 i * 4,
996 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
997 }
998 return 0;
999}
1000
d5442303
DV
1001static ssize_t
1002i915_error_state_write(struct file *filp,
1003 const char __user *ubuf,
1004 size_t cnt,
1005 loff_t *ppos)
1006{
edc3d884 1007 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1008 struct drm_device *dev = error_priv->dev;
22bcfc6a 1009 int ret;
d5442303
DV
1010
1011 DRM_DEBUG_DRIVER("Resetting error state\n");
1012
22bcfc6a
DV
1013 ret = mutex_lock_interruptible(&dev->struct_mutex);
1014 if (ret)
1015 return ret;
1016
d5442303
DV
1017 i915_destroy_error_state(dev);
1018 mutex_unlock(&dev->struct_mutex);
1019
1020 return cnt;
1021}
1022
1023static int i915_error_state_open(struct inode *inode, struct file *file)
1024{
1025 struct drm_device *dev = inode->i_private;
d5442303 1026 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1027
1028 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1029 if (!error_priv)
1030 return -ENOMEM;
1031
1032 error_priv->dev = dev;
1033
95d5bfb3 1034 i915_error_state_get(dev, error_priv);
d5442303 1035
edc3d884
MK
1036 file->private_data = error_priv;
1037
1038 return 0;
d5442303
DV
1039}
1040
1041static int i915_error_state_release(struct inode *inode, struct file *file)
1042{
edc3d884 1043 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1044
95d5bfb3 1045 i915_error_state_put(error_priv);
d5442303
DV
1046 kfree(error_priv);
1047
edc3d884
MK
1048 return 0;
1049}
1050
4dc955f7
MK
1051static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1052 size_t count, loff_t *pos)
1053{
1054 struct i915_error_state_file_priv *error_priv = file->private_data;
1055 struct drm_i915_error_state_buf error_str;
1056 loff_t tmp_pos = 0;
1057 ssize_t ret_count = 0;
1058 int ret;
1059
0a4cd7c8 1060 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1061 if (ret)
1062 return ret;
edc3d884 1063
fc16b48b 1064 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1065 if (ret)
1066 goto out;
1067
edc3d884
MK
1068 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1069 error_str.buf,
1070 error_str.bytes);
1071
1072 if (ret_count < 0)
1073 ret = ret_count;
1074 else
1075 *pos = error_str.start + ret_count;
1076out:
4dc955f7 1077 i915_error_state_buf_release(&error_str);
edc3d884 1078 return ret ?: ret_count;
d5442303
DV
1079}
1080
1081static const struct file_operations i915_error_state_fops = {
1082 .owner = THIS_MODULE,
1083 .open = i915_error_state_open,
edc3d884 1084 .read = i915_error_state_read,
d5442303
DV
1085 .write = i915_error_state_write,
1086 .llseek = default_llseek,
1087 .release = i915_error_state_release,
1088};
1089
647416f9
KC
1090static int
1091i915_next_seqno_get(void *data, u64 *val)
40633219 1092{
647416f9 1093 struct drm_device *dev = data;
e277a1f8 1094 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1095 int ret;
1096
1097 ret = mutex_lock_interruptible(&dev->struct_mutex);
1098 if (ret)
1099 return ret;
1100
647416f9 1101 *val = dev_priv->next_seqno;
40633219
MK
1102 mutex_unlock(&dev->struct_mutex);
1103
647416f9 1104 return 0;
40633219
MK
1105}
1106
647416f9
KC
1107static int
1108i915_next_seqno_set(void *data, u64 val)
1109{
1110 struct drm_device *dev = data;
40633219
MK
1111 int ret;
1112
40633219
MK
1113 ret = mutex_lock_interruptible(&dev->struct_mutex);
1114 if (ret)
1115 return ret;
1116
e94fbaa8 1117 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1118 mutex_unlock(&dev->struct_mutex);
1119
647416f9 1120 return ret;
40633219
MK
1121}
1122
647416f9
KC
1123DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1124 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1125 "0x%llx\n");
40633219 1126
adb4bd12 1127static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1128{
9f25d007 1129 struct drm_info_node *node = m->private;
f97108d1 1130 struct drm_device *dev = node->minor->dev;
e277a1f8 1131 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1132 int ret = 0;
1133
1134 intel_runtime_pm_get(dev_priv);
3b8d8d91 1135
5c9669ce
TR
1136 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1137
3b8d8d91
JB
1138 if (IS_GEN5(dev)) {
1139 u16 rgvswctl = I915_READ16(MEMSWCTL);
1140 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1141
1142 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1143 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1144 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1145 MEMSTAT_VID_SHIFT);
1146 seq_printf(m, "Current P-state: %d\n",
1147 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1148 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1149 u32 freq_sts;
1150
1151 mutex_lock(&dev_priv->rps.hw_lock);
1152 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1153 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1154 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1155
1156 seq_printf(m, "actual GPU freq: %d MHz\n",
1157 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1158
1159 seq_printf(m, "current GPU freq: %d MHz\n",
1160 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1161
1162 seq_printf(m, "max GPU freq: %d MHz\n",
1163 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1164
1165 seq_printf(m, "min GPU freq: %d MHz\n",
1166 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1167
1168 seq_printf(m, "idle GPU freq: %d MHz\n",
1169 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1170
1171 seq_printf(m,
1172 "efficient (RPe) frequency: %d MHz\n",
1173 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1174 mutex_unlock(&dev_priv->rps.hw_lock);
1175 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1176 u32 rp_state_limits;
1177 u32 gt_perf_status;
1178 u32 rp_state_cap;
0d8f9491 1179 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1180 u32 rpstat, cagf, reqf;
ccab5c82
JB
1181 u32 rpupei, rpcurup, rpprevup;
1182 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1183 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1184 int max_freq;
1185
35040562
BP
1186 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1187 if (IS_BROXTON(dev)) {
1188 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1189 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1190 } else {
1191 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1192 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1193 }
1194
3b8d8d91 1195 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1196 ret = mutex_lock_interruptible(&dev->struct_mutex);
1197 if (ret)
c8c8fb33 1198 goto out;
d1ebd816 1199
59bad947 1200 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1201
8e8c06cd 1202 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1203 if (IS_GEN9(dev))
1204 reqf >>= 23;
1205 else {
1206 reqf &= ~GEN6_TURBO_DISABLE;
1207 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1208 reqf >>= 24;
1209 else
1210 reqf >>= 25;
1211 }
7c59a9c1 1212 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1213
0d8f9491
CW
1214 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1215 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1216 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1217
ccab5c82
JB
1218 rpstat = I915_READ(GEN6_RPSTAT1);
1219 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1220 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1221 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1222 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1223 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1224 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1225 if (IS_GEN9(dev))
1226 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1227 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1228 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1229 else
1230 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1231 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1232
59bad947 1233 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1234 mutex_unlock(&dev->struct_mutex);
1235
9dd3c605
PZ
1236 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1237 pm_ier = I915_READ(GEN6_PMIER);
1238 pm_imr = I915_READ(GEN6_PMIMR);
1239 pm_isr = I915_READ(GEN6_PMISR);
1240 pm_iir = I915_READ(GEN6_PMIIR);
1241 pm_mask = I915_READ(GEN6_PMINTRMSK);
1242 } else {
1243 pm_ier = I915_READ(GEN8_GT_IER(2));
1244 pm_imr = I915_READ(GEN8_GT_IMR(2));
1245 pm_isr = I915_READ(GEN8_GT_ISR(2));
1246 pm_iir = I915_READ(GEN8_GT_IIR(2));
1247 pm_mask = I915_READ(GEN6_PMINTRMSK);
1248 }
0d8f9491 1249 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1250 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1251 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1252 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1253 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1254 seq_printf(m, "Render p-state VID: %d\n",
1255 gt_perf_status & 0xff);
1256 seq_printf(m, "Render p-state limit: %d\n",
1257 rp_state_limits & 0xff);
0d8f9491
CW
1258 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1259 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1260 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1261 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1262 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1263 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1264 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1265 GEN6_CURICONT_MASK);
1266 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1267 GEN6_CURBSYTAVG_MASK);
1268 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1269 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1270 seq_printf(m, "Up threshold: %d%%\n",
1271 dev_priv->rps.up_threshold);
1272
ccab5c82
JB
1273 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1274 GEN6_CURIAVG_MASK);
1275 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1276 GEN6_CURBSYTAVG_MASK);
1277 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1278 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1279 seq_printf(m, "Down threshold: %d%%\n",
1280 dev_priv->rps.down_threshold);
3b8d8d91 1281
35040562
BP
1282 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1283 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1284 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1285 GEN9_FREQ_SCALER : 1);
3b8d8d91 1286 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1287 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1288
1289 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1290 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1291 GEN9_FREQ_SCALER : 1);
3b8d8d91 1292 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1293 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1294
35040562
BP
1295 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1296 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1297 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1298 GEN9_FREQ_SCALER : 1);
3b8d8d91 1299 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1300 intel_gpu_freq(dev_priv, max_freq));
31c77388 1301 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1302 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1303
d86ed34a
CW
1304 seq_printf(m, "Current freq: %d MHz\n",
1305 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1306 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1307 seq_printf(m, "Idle freq: %d MHz\n",
1308 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1309 seq_printf(m, "Min freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1311 seq_printf(m, "Max freq: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1313 seq_printf(m,
1314 "efficient (RPe) frequency: %d MHz\n",
1315 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1316 } else {
267f0c90 1317 seq_puts(m, "no P-state info available\n");
3b8d8d91 1318 }
f97108d1 1319
1170f28c
MK
1320 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1321 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1322 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1323
c8c8fb33
PZ
1324out:
1325 intel_runtime_pm_put(dev_priv);
1326 return ret;
f97108d1
JB
1327}
1328
f654449a
CW
1329static int i915_hangcheck_info(struct seq_file *m, void *unused)
1330{
1331 struct drm_info_node *node = m->private;
ebbc7546
MK
1332 struct drm_device *dev = node->minor->dev;
1333 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1334 struct intel_engine_cs *engine;
666796da
TU
1335 u64 acthd[I915_NUM_ENGINES];
1336 u32 seqno[I915_NUM_ENGINES];
61642ff0 1337 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1338 enum intel_engine_id id;
1339 int j;
f654449a
CW
1340
1341 if (!i915.enable_hangcheck) {
1342 seq_printf(m, "Hangcheck disabled\n");
1343 return 0;
1344 }
1345
ebbc7546
MK
1346 intel_runtime_pm_get(dev_priv);
1347
c3232b18 1348 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1349 acthd[id] = intel_ring_get_active_head(engine);
c04e0f3b 1350 seqno[id] = engine->get_seqno(engine);
ebbc7546
MK
1351 }
1352
61642ff0
MK
1353 i915_get_extra_instdone(dev, instdone);
1354
ebbc7546
MK
1355 intel_runtime_pm_put(dev_priv);
1356
f654449a
CW
1357 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1358 seq_printf(m, "Hangcheck active, fires in %dms\n",
1359 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1360 jiffies));
1361 } else
1362 seq_printf(m, "Hangcheck inactive\n");
1363
c3232b18 1364 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1365 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1366 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1367 engine->hangcheck.seqno,
1368 seqno[id],
1369 engine->last_submitted_seqno);
12471ba8
CW
1370 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1371 engine->hangcheck.user_interrupts,
1372 READ_ONCE(engine->user_interrupts));
f654449a 1373 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1374 (long long)engine->hangcheck.acthd,
c3232b18 1375 (long long)acthd[id]);
e2f80391
TU
1376 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1377 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1378
e2f80391 1379 if (engine->id == RCS) {
61642ff0
MK
1380 seq_puts(m, "\tinstdone read =");
1381
1382 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1383 seq_printf(m, " 0x%08x", instdone[j]);
1384
1385 seq_puts(m, "\n\tinstdone accu =");
1386
1387 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1388 seq_printf(m, " 0x%08x",
e2f80391 1389 engine->hangcheck.instdone[j]);
61642ff0
MK
1390
1391 seq_puts(m, "\n");
1392 }
f654449a
CW
1393 }
1394
1395 return 0;
1396}
1397
4d85529d 1398static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1399{
9f25d007 1400 struct drm_info_node *node = m->private;
f97108d1 1401 struct drm_device *dev = node->minor->dev;
e277a1f8 1402 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1403 u32 rgvmodectl, rstdbyctl;
1404 u16 crstandvid;
1405 int ret;
1406
1407 ret = mutex_lock_interruptible(&dev->struct_mutex);
1408 if (ret)
1409 return ret;
c8c8fb33 1410 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1411
1412 rgvmodectl = I915_READ(MEMMODECTL);
1413 rstdbyctl = I915_READ(RSTDBYCTL);
1414 crstandvid = I915_READ16(CRSTANDVID);
1415
c8c8fb33 1416 intel_runtime_pm_put(dev_priv);
616fdb5a 1417 mutex_unlock(&dev->struct_mutex);
f97108d1 1418
742f491d 1419 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1420 seq_printf(m, "Boost freq: %d\n",
1421 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1422 MEMMODE_BOOST_FREQ_SHIFT);
1423 seq_printf(m, "HW control enabled: %s\n",
742f491d 1424 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1425 seq_printf(m, "SW control enabled: %s\n",
742f491d 1426 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1427 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1428 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1429 seq_printf(m, "Starting frequency: P%d\n",
1430 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1431 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1432 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1433 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1434 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1435 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1436 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1437 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1438 seq_puts(m, "Current RS state: ");
88271da3
JB
1439 switch (rstdbyctl & RSX_STATUS_MASK) {
1440 case RSX_STATUS_ON:
267f0c90 1441 seq_puts(m, "on\n");
88271da3
JB
1442 break;
1443 case RSX_STATUS_RC1:
267f0c90 1444 seq_puts(m, "RC1\n");
88271da3
JB
1445 break;
1446 case RSX_STATUS_RC1E:
267f0c90 1447 seq_puts(m, "RC1E\n");
88271da3
JB
1448 break;
1449 case RSX_STATUS_RS1:
267f0c90 1450 seq_puts(m, "RS1\n");
88271da3
JB
1451 break;
1452 case RSX_STATUS_RS2:
267f0c90 1453 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1454 break;
1455 case RSX_STATUS_RS3:
267f0c90 1456 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1457 break;
1458 default:
267f0c90 1459 seq_puts(m, "unknown\n");
88271da3
JB
1460 break;
1461 }
f97108d1
JB
1462
1463 return 0;
1464}
1465
f65367b5 1466static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1467{
b2cff0db
CW
1468 struct drm_info_node *node = m->private;
1469 struct drm_device *dev = node->minor->dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1472
1473 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1474 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1475 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1476 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1477 fw_domain->wake_count);
1478 }
1479 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1480
b2cff0db
CW
1481 return 0;
1482}
1483
1484static int vlv_drpc_info(struct seq_file *m)
1485{
9f25d007 1486 struct drm_info_node *node = m->private;
669ab5aa
D
1487 struct drm_device *dev = node->minor->dev;
1488 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1489 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1490
d46c0517
ID
1491 intel_runtime_pm_get(dev_priv);
1492
6b312cd3 1493 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1494 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1495 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1496
d46c0517
ID
1497 intel_runtime_pm_put(dev_priv);
1498
669ab5aa
D
1499 seq_printf(m, "Video Turbo Mode: %s\n",
1500 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1501 seq_printf(m, "Turbo enabled: %s\n",
1502 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1503 seq_printf(m, "HW control enabled: %s\n",
1504 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1505 seq_printf(m, "SW control enabled: %s\n",
1506 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1507 GEN6_RP_MEDIA_SW_MODE));
1508 seq_printf(m, "RC6 Enabled: %s\n",
1509 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1510 GEN6_RC_CTL_EI_MODE(1))));
1511 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1512 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1513 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1514 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1515
9cc19be5
ID
1516 seq_printf(m, "Render RC6 residency since boot: %u\n",
1517 I915_READ(VLV_GT_RENDER_RC6));
1518 seq_printf(m, "Media RC6 residency since boot: %u\n",
1519 I915_READ(VLV_GT_MEDIA_RC6));
1520
f65367b5 1521 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1522}
1523
4d85529d
BW
1524static int gen6_drpc_info(struct seq_file *m)
1525{
9f25d007 1526 struct drm_info_node *node = m->private;
4d85529d
BW
1527 struct drm_device *dev = node->minor->dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1529 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1530 unsigned forcewake_count;
aee56cff 1531 int count = 0, ret;
4d85529d
BW
1532
1533 ret = mutex_lock_interruptible(&dev->struct_mutex);
1534 if (ret)
1535 return ret;
c8c8fb33 1536 intel_runtime_pm_get(dev_priv);
4d85529d 1537
907b28c5 1538 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1539 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1540 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1541
1542 if (forcewake_count) {
267f0c90
DL
1543 seq_puts(m, "RC information inaccurate because somebody "
1544 "holds a forcewake reference \n");
4d85529d
BW
1545 } else {
1546 /* NB: we cannot use forcewake, else we read the wrong values */
1547 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1548 udelay(10);
1549 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1550 }
1551
75aa3f63 1552 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1553 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1554
1555 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1556 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1557 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1558 mutex_lock(&dev_priv->rps.hw_lock);
1559 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1560 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1561
c8c8fb33
PZ
1562 intel_runtime_pm_put(dev_priv);
1563
4d85529d
BW
1564 seq_printf(m, "Video Turbo Mode: %s\n",
1565 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1566 seq_printf(m, "HW control enabled: %s\n",
1567 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1568 seq_printf(m, "SW control enabled: %s\n",
1569 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1570 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1571 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1572 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1573 seq_printf(m, "RC6 Enabled: %s\n",
1574 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1575 seq_printf(m, "Deep RC6 Enabled: %s\n",
1576 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1577 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1578 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1579 seq_puts(m, "Current RC state: ");
4d85529d
BW
1580 switch (gt_core_status & GEN6_RCn_MASK) {
1581 case GEN6_RC0:
1582 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1583 seq_puts(m, "Core Power Down\n");
4d85529d 1584 else
267f0c90 1585 seq_puts(m, "on\n");
4d85529d
BW
1586 break;
1587 case GEN6_RC3:
267f0c90 1588 seq_puts(m, "RC3\n");
4d85529d
BW
1589 break;
1590 case GEN6_RC6:
267f0c90 1591 seq_puts(m, "RC6\n");
4d85529d
BW
1592 break;
1593 case GEN6_RC7:
267f0c90 1594 seq_puts(m, "RC7\n");
4d85529d
BW
1595 break;
1596 default:
267f0c90 1597 seq_puts(m, "Unknown\n");
4d85529d
BW
1598 break;
1599 }
1600
1601 seq_printf(m, "Core Power Down: %s\n",
1602 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1603
1604 /* Not exactly sure what this is */
1605 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1607 seq_printf(m, "RC6 residency since boot: %u\n",
1608 I915_READ(GEN6_GT_GFX_RC6));
1609 seq_printf(m, "RC6+ residency since boot: %u\n",
1610 I915_READ(GEN6_GT_GFX_RC6p));
1611 seq_printf(m, "RC6++ residency since boot: %u\n",
1612 I915_READ(GEN6_GT_GFX_RC6pp));
1613
ecd8faea
BW
1614 seq_printf(m, "RC6 voltage: %dmV\n",
1615 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1616 seq_printf(m, "RC6+ voltage: %dmV\n",
1617 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1618 seq_printf(m, "RC6++ voltage: %dmV\n",
1619 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1620 return 0;
1621}
1622
1623static int i915_drpc_info(struct seq_file *m, void *unused)
1624{
9f25d007 1625 struct drm_info_node *node = m->private;
4d85529d
BW
1626 struct drm_device *dev = node->minor->dev;
1627
666a4537 1628 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1629 return vlv_drpc_info(m);
ac66cf4b 1630 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1631 return gen6_drpc_info(m);
1632 else
1633 return ironlake_drpc_info(m);
1634}
1635
9a851789
DV
1636static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1637{
1638 struct drm_info_node *node = m->private;
1639 struct drm_device *dev = node->minor->dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641
1642 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1643 dev_priv->fb_tracking.busy_bits);
1644
1645 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1646 dev_priv->fb_tracking.flip_bits);
1647
1648 return 0;
1649}
1650
b5e50c3f
JB
1651static int i915_fbc_status(struct seq_file *m, void *unused)
1652{
9f25d007 1653 struct drm_info_node *node = m->private;
b5e50c3f 1654 struct drm_device *dev = node->minor->dev;
e277a1f8 1655 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1656
3a77c4c4 1657 if (!HAS_FBC(dev)) {
267f0c90 1658 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1659 return 0;
1660 }
1661
36623ef8 1662 intel_runtime_pm_get(dev_priv);
25ad93fd 1663 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1664
0e631adc 1665 if (intel_fbc_is_active(dev_priv))
267f0c90 1666 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1667 else
1668 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1669 dev_priv->fbc.no_fbc_reason);
36623ef8 1670
31b9df10
PZ
1671 if (INTEL_INFO(dev_priv)->gen >= 7)
1672 seq_printf(m, "Compressing: %s\n",
1673 yesno(I915_READ(FBC_STATUS2) &
1674 FBC_COMPRESSION_MASK));
1675
25ad93fd 1676 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1677 intel_runtime_pm_put(dev_priv);
1678
b5e50c3f
JB
1679 return 0;
1680}
1681
da46f936
RV
1682static int i915_fbc_fc_get(void *data, u64 *val)
1683{
1684 struct drm_device *dev = data;
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686
1687 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1688 return -ENODEV;
1689
da46f936 1690 *val = dev_priv->fbc.false_color;
da46f936
RV
1691
1692 return 0;
1693}
1694
1695static int i915_fbc_fc_set(void *data, u64 val)
1696{
1697 struct drm_device *dev = data;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 u32 reg;
1700
1701 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1702 return -ENODEV;
1703
25ad93fd 1704 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1705
1706 reg = I915_READ(ILK_DPFC_CONTROL);
1707 dev_priv->fbc.false_color = val;
1708
1709 I915_WRITE(ILK_DPFC_CONTROL, val ?
1710 (reg | FBC_CTL_FALSE_COLOR) :
1711 (reg & ~FBC_CTL_FALSE_COLOR));
1712
25ad93fd 1713 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1714 return 0;
1715}
1716
1717DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1718 i915_fbc_fc_get, i915_fbc_fc_set,
1719 "%llu\n");
1720
92d44621
PZ
1721static int i915_ips_status(struct seq_file *m, void *unused)
1722{
9f25d007 1723 struct drm_info_node *node = m->private;
92d44621
PZ
1724 struct drm_device *dev = node->minor->dev;
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726
f5adf94e 1727 if (!HAS_IPS(dev)) {
92d44621
PZ
1728 seq_puts(m, "not supported\n");
1729 return 0;
1730 }
1731
36623ef8
PZ
1732 intel_runtime_pm_get(dev_priv);
1733
0eaa53f0
RV
1734 seq_printf(m, "Enabled by kernel parameter: %s\n",
1735 yesno(i915.enable_ips));
1736
1737 if (INTEL_INFO(dev)->gen >= 8) {
1738 seq_puts(m, "Currently: unknown\n");
1739 } else {
1740 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1741 seq_puts(m, "Currently: enabled\n");
1742 else
1743 seq_puts(m, "Currently: disabled\n");
1744 }
92d44621 1745
36623ef8
PZ
1746 intel_runtime_pm_put(dev_priv);
1747
92d44621
PZ
1748 return 0;
1749}
1750
4a9bef37
JB
1751static int i915_sr_status(struct seq_file *m, void *unused)
1752{
9f25d007 1753 struct drm_info_node *node = m->private;
4a9bef37 1754 struct drm_device *dev = node->minor->dev;
e277a1f8 1755 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1756 bool sr_enabled = false;
1757
36623ef8
PZ
1758 intel_runtime_pm_get(dev_priv);
1759
1398261a 1760 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1761 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1762 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1763 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1764 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1765 else if (IS_I915GM(dev))
1766 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1767 else if (IS_PINEVIEW(dev))
1768 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1769 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1770 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1771
36623ef8
PZ
1772 intel_runtime_pm_put(dev_priv);
1773
5ba2aaaa
CW
1774 seq_printf(m, "self-refresh: %s\n",
1775 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1776
1777 return 0;
1778}
1779
7648fa99
JB
1780static int i915_emon_status(struct seq_file *m, void *unused)
1781{
9f25d007 1782 struct drm_info_node *node = m->private;
7648fa99 1783 struct drm_device *dev = node->minor->dev;
e277a1f8 1784 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1785 unsigned long temp, chipset, gfx;
de227ef0
CW
1786 int ret;
1787
582be6b4
CW
1788 if (!IS_GEN5(dev))
1789 return -ENODEV;
1790
de227ef0
CW
1791 ret = mutex_lock_interruptible(&dev->struct_mutex);
1792 if (ret)
1793 return ret;
7648fa99
JB
1794
1795 temp = i915_mch_val(dev_priv);
1796 chipset = i915_chipset_val(dev_priv);
1797 gfx = i915_gfx_val(dev_priv);
de227ef0 1798 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1799
1800 seq_printf(m, "GMCH temp: %ld\n", temp);
1801 seq_printf(m, "Chipset power: %ld\n", chipset);
1802 seq_printf(m, "GFX power: %ld\n", gfx);
1803 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1804
1805 return 0;
1806}
1807
23b2f8bb
JB
1808static int i915_ring_freq_table(struct seq_file *m, void *unused)
1809{
9f25d007 1810 struct drm_info_node *node = m->private;
23b2f8bb 1811 struct drm_device *dev = node->minor->dev;
e277a1f8 1812 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1813 int ret = 0;
23b2f8bb 1814 int gpu_freq, ia_freq;
f936ec34 1815 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1816
97d3308a 1817 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1818 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1819 return 0;
1820 }
1821
5bfa0199
PZ
1822 intel_runtime_pm_get(dev_priv);
1823
5c9669ce
TR
1824 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1825
4fc688ce 1826 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1827 if (ret)
5bfa0199 1828 goto out;
23b2f8bb 1829
ef11bdb3 1830 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1831 /* Convert GT frequency to 50 HZ units */
1832 min_gpu_freq =
1833 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1834 max_gpu_freq =
1835 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1836 } else {
1837 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1838 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1839 }
1840
267f0c90 1841 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1842
f936ec34 1843 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1844 ia_freq = gpu_freq;
1845 sandybridge_pcode_read(dev_priv,
1846 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1847 &ia_freq);
3ebecd07 1848 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1849 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1850 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1851 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1852 ((ia_freq >> 0) & 0xff) * 100,
1853 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1854 }
1855
4fc688ce 1856 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1857
5bfa0199
PZ
1858out:
1859 intel_runtime_pm_put(dev_priv);
1860 return ret;
23b2f8bb
JB
1861}
1862
44834a67
CW
1863static int i915_opregion(struct seq_file *m, void *unused)
1864{
9f25d007 1865 struct drm_info_node *node = m->private;
44834a67 1866 struct drm_device *dev = node->minor->dev;
e277a1f8 1867 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1868 struct intel_opregion *opregion = &dev_priv->opregion;
1869 int ret;
1870
1871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
0d38f009 1873 goto out;
44834a67 1874
2455a8e4
JN
1875 if (opregion->header)
1876 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1877
1878 mutex_unlock(&dev->struct_mutex);
1879
0d38f009 1880out:
44834a67
CW
1881 return 0;
1882}
1883
ada8f955
JN
1884static int i915_vbt(struct seq_file *m, void *unused)
1885{
1886 struct drm_info_node *node = m->private;
1887 struct drm_device *dev = node->minor->dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_opregion *opregion = &dev_priv->opregion;
1890
1891 if (opregion->vbt)
1892 seq_write(m, opregion->vbt, opregion->vbt_size);
1893
1894 return 0;
1895}
1896
37811fcc
CW
1897static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1898{
9f25d007 1899 struct drm_info_node *node = m->private;
37811fcc 1900 struct drm_device *dev = node->minor->dev;
b13b8402 1901 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1902 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1903 int ret;
1904
1905 ret = mutex_lock_interruptible(&dev->struct_mutex);
1906 if (ret)
1907 return ret;
37811fcc 1908
0695726e 1909#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1910 if (to_i915(dev)->fbdev) {
1911 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1912
1913 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1914 fbdev_fb->base.width,
1915 fbdev_fb->base.height,
1916 fbdev_fb->base.depth,
1917 fbdev_fb->base.bits_per_pixel,
1918 fbdev_fb->base.modifier[0],
1919 atomic_read(&fbdev_fb->base.refcount.refcount));
1920 describe_obj(m, fbdev_fb->obj);
1921 seq_putc(m, '\n');
1922 }
4520f53a 1923#endif
37811fcc 1924
4b096ac1 1925 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1926 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1927 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1928 if (fb == fbdev_fb)
37811fcc
CW
1929 continue;
1930
c1ca506d 1931 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1932 fb->base.width,
1933 fb->base.height,
1934 fb->base.depth,
623f9783 1935 fb->base.bits_per_pixel,
c1ca506d 1936 fb->base.modifier[0],
623f9783 1937 atomic_read(&fb->base.refcount.refcount));
05394f39 1938 describe_obj(m, fb->obj);
267f0c90 1939 seq_putc(m, '\n');
37811fcc 1940 }
4b096ac1 1941 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 1942 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
1943
1944 return 0;
1945}
1946
c9fe99bd
OM
1947static void describe_ctx_ringbuf(struct seq_file *m,
1948 struct intel_ringbuffer *ringbuf)
1949{
1950 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1951 ringbuf->space, ringbuf->head, ringbuf->tail,
1952 ringbuf->last_retired_head);
1953}
1954
e76d3630
BW
1955static int i915_context_status(struct seq_file *m, void *unused)
1956{
9f25d007 1957 struct drm_info_node *node = m->private;
e76d3630 1958 struct drm_device *dev = node->minor->dev;
e277a1f8 1959 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1960 struct intel_engine_cs *engine;
273497e5 1961 struct intel_context *ctx;
c3232b18
DG
1962 enum intel_engine_id id;
1963 int ret;
e76d3630 1964
f3d28878 1965 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1966 if (ret)
1967 return ret;
1968
a33afea5 1969 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1970 if (!i915.enable_execlists &&
1971 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1972 continue;
1973
a33afea5 1974 seq_puts(m, "HW context ");
3ccfd19d 1975 describe_ctx(m, ctx);
e28e404c
DG
1976 if (ctx == dev_priv->kernel_context)
1977 seq_printf(m, "(kernel context) ");
c9fe99bd
OM
1978
1979 if (i915.enable_execlists) {
1980 seq_putc(m, '\n');
c3232b18 1981 for_each_engine_id(engine, dev_priv, id) {
c9fe99bd 1982 struct drm_i915_gem_object *ctx_obj =
c3232b18 1983 ctx->engine[id].state;
c9fe99bd 1984 struct intel_ringbuffer *ringbuf =
c3232b18 1985 ctx->engine[id].ringbuf;
c9fe99bd 1986
e2f80391 1987 seq_printf(m, "%s: ", engine->name);
c9fe99bd
OM
1988 if (ctx_obj)
1989 describe_obj(m, ctx_obj);
1990 if (ringbuf)
1991 describe_ctx_ringbuf(m, ringbuf);
1992 seq_putc(m, '\n');
1993 }
1994 } else {
1995 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1996 }
a33afea5 1997
a33afea5 1998 seq_putc(m, '\n');
a168c293
BW
1999 }
2000
f3d28878 2001 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2002
2003 return 0;
2004}
2005
064ca1d2 2006static void i915_dump_lrc_obj(struct seq_file *m,
ca82580c 2007 struct intel_context *ctx,
0bc40be8 2008 struct intel_engine_cs *engine)
064ca1d2
TD
2009{
2010 struct page *page;
2011 uint32_t *reg_state;
2012 int j;
0bc40be8 2013 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2014 unsigned long ggtt_offset = 0;
2015
2016 if (ctx_obj == NULL) {
2017 seq_printf(m, "Context on %s with no gem object\n",
0bc40be8 2018 engine->name);
064ca1d2
TD
2019 return;
2020 }
2021
0bc40be8
TU
2022 seq_printf(m, "CONTEXT: %s %u\n", engine->name,
2023 intel_execlists_ctx_id(ctx, engine));
064ca1d2
TD
2024
2025 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2026 seq_puts(m, "\tNot bound in GGTT\n");
2027 else
2028 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2029
2030 if (i915_gem_object_get_pages(ctx_obj)) {
2031 seq_puts(m, "\tFailed to get pages for context object\n");
2032 return;
2033 }
2034
d1675198 2035 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2036 if (!WARN_ON(page == NULL)) {
2037 reg_state = kmap_atomic(page);
2038
2039 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2040 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2041 ggtt_offset + 4096 + (j * 4),
2042 reg_state[j], reg_state[j + 1],
2043 reg_state[j + 2], reg_state[j + 3]);
2044 }
2045 kunmap_atomic(reg_state);
2046 }
2047
2048 seq_putc(m, '\n');
2049}
2050
c0ab1ae9
BW
2051static int i915_dump_lrc(struct seq_file *m, void *unused)
2052{
2053 struct drm_info_node *node = (struct drm_info_node *) m->private;
2054 struct drm_device *dev = node->minor->dev;
2055 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2056 struct intel_engine_cs *engine;
c0ab1ae9 2057 struct intel_context *ctx;
b4ac5afc 2058 int ret;
c0ab1ae9
BW
2059
2060 if (!i915.enable_execlists) {
2061 seq_printf(m, "Logical Ring Contexts are disabled\n");
2062 return 0;
2063 }
2064
2065 ret = mutex_lock_interruptible(&dev->struct_mutex);
2066 if (ret)
2067 return ret;
2068
e28e404c
DG
2069 list_for_each_entry(ctx, &dev_priv->context_list, link)
2070 if (ctx != dev_priv->kernel_context)
b4ac5afc 2071 for_each_engine(engine, dev_priv)
e2f80391 2072 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2073
2074 mutex_unlock(&dev->struct_mutex);
2075
2076 return 0;
2077}
2078
4ba70e44
OM
2079static int i915_execlists(struct seq_file *m, void *data)
2080{
2081 struct drm_info_node *node = (struct drm_info_node *)m->private;
2082 struct drm_device *dev = node->minor->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2084 struct intel_engine_cs *engine;
4ba70e44
OM
2085 u32 status_pointer;
2086 u8 read_pointer;
2087 u8 write_pointer;
2088 u32 status;
2089 u32 ctx_id;
2090 struct list_head *cursor;
b4ac5afc 2091 int i, ret;
4ba70e44
OM
2092
2093 if (!i915.enable_execlists) {
2094 seq_puts(m, "Logical Ring Contexts are disabled\n");
2095 return 0;
2096 }
2097
2098 ret = mutex_lock_interruptible(&dev->struct_mutex);
2099 if (ret)
2100 return ret;
2101
fc0412ec
MT
2102 intel_runtime_pm_get(dev_priv);
2103
b4ac5afc 2104 for_each_engine(engine, dev_priv) {
6d3d8274 2105 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2106 int count = 0;
4ba70e44 2107
e2f80391 2108 seq_printf(m, "%s\n", engine->name);
4ba70e44 2109
e2f80391
TU
2110 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2111 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2112 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2113 status, ctx_id);
2114
e2f80391 2115 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2116 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2117
e2f80391 2118 read_pointer = engine->next_context_status_buffer;
5590a5f0 2119 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2120 if (read_pointer > write_pointer)
5590a5f0 2121 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2122 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2123 read_pointer, write_pointer);
2124
5590a5f0 2125 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2126 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2127 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2128
2129 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2130 i, status, ctx_id);
2131 }
2132
27af5eea 2133 spin_lock_bh(&engine->execlist_lock);
e2f80391 2134 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2135 count++;
e2f80391
TU
2136 head_req = list_first_entry_or_null(&engine->execlist_queue,
2137 struct drm_i915_gem_request,
2138 execlist_link);
27af5eea 2139 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2140
2141 seq_printf(m, "\t%d requests in queue\n", count);
2142 if (head_req) {
4ba70e44 2143 seq_printf(m, "\tHead request id: %u\n",
e2f80391 2144 intel_execlists_ctx_id(head_req->ctx, engine));
4ba70e44 2145 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2146 head_req->tail);
4ba70e44
OM
2147 }
2148
2149 seq_putc(m, '\n');
2150 }
2151
fc0412ec 2152 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2153 mutex_unlock(&dev->struct_mutex);
2154
2155 return 0;
2156}
2157
ea16a3cd
DV
2158static const char *swizzle_string(unsigned swizzle)
2159{
aee56cff 2160 switch (swizzle) {
ea16a3cd
DV
2161 case I915_BIT_6_SWIZZLE_NONE:
2162 return "none";
2163 case I915_BIT_6_SWIZZLE_9:
2164 return "bit9";
2165 case I915_BIT_6_SWIZZLE_9_10:
2166 return "bit9/bit10";
2167 case I915_BIT_6_SWIZZLE_9_11:
2168 return "bit9/bit11";
2169 case I915_BIT_6_SWIZZLE_9_10_11:
2170 return "bit9/bit10/bit11";
2171 case I915_BIT_6_SWIZZLE_9_17:
2172 return "bit9/bit17";
2173 case I915_BIT_6_SWIZZLE_9_10_17:
2174 return "bit9/bit10/bit17";
2175 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2176 return "unknown";
ea16a3cd
DV
2177 }
2178
2179 return "bug";
2180}
2181
2182static int i915_swizzle_info(struct seq_file *m, void *data)
2183{
9f25d007 2184 struct drm_info_node *node = m->private;
ea16a3cd
DV
2185 struct drm_device *dev = node->minor->dev;
2186 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2187 int ret;
2188
2189 ret = mutex_lock_interruptible(&dev->struct_mutex);
2190 if (ret)
2191 return ret;
c8c8fb33 2192 intel_runtime_pm_get(dev_priv);
ea16a3cd 2193
ea16a3cd
DV
2194 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2195 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2196 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2197 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2198
2199 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2200 seq_printf(m, "DDC = 0x%08x\n",
2201 I915_READ(DCC));
656bfa3a
DV
2202 seq_printf(m, "DDC2 = 0x%08x\n",
2203 I915_READ(DCC2));
ea16a3cd
DV
2204 seq_printf(m, "C0DRB3 = 0x%04x\n",
2205 I915_READ16(C0DRB3));
2206 seq_printf(m, "C1DRB3 = 0x%04x\n",
2207 I915_READ16(C1DRB3));
9d3203e1 2208 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2209 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2210 I915_READ(MAD_DIMM_C0));
2211 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2212 I915_READ(MAD_DIMM_C1));
2213 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2214 I915_READ(MAD_DIMM_C2));
2215 seq_printf(m, "TILECTL = 0x%08x\n",
2216 I915_READ(TILECTL));
5907f5fb 2217 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2218 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2219 I915_READ(GAMTARBMODE));
2220 else
2221 seq_printf(m, "ARB_MODE = 0x%08x\n",
2222 I915_READ(ARB_MODE));
3fa7d235
DV
2223 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2224 I915_READ(DISP_ARB_CTL));
ea16a3cd 2225 }
656bfa3a
DV
2226
2227 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2228 seq_puts(m, "L-shaped memory detected\n");
2229
c8c8fb33 2230 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2231 mutex_unlock(&dev->struct_mutex);
2232
2233 return 0;
2234}
2235
1c60fef5
BW
2236static int per_file_ctx(int id, void *ptr, void *data)
2237{
273497e5 2238 struct intel_context *ctx = ptr;
1c60fef5 2239 struct seq_file *m = data;
ae6c4806
DV
2240 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2241
2242 if (!ppgtt) {
2243 seq_printf(m, " no ppgtt for context %d\n",
2244 ctx->user_handle);
2245 return 0;
2246 }
1c60fef5 2247
f83d6518
OM
2248 if (i915_gem_context_is_default(ctx))
2249 seq_puts(m, " default context:\n");
2250 else
821d66dd 2251 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2252 ppgtt->debug_dump(ppgtt, m);
2253
2254 return 0;
2255}
2256
77df6772 2257static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2258{
3cf17fc5 2259 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2260 struct intel_engine_cs *engine;
77df6772 2261 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2262 int i;
3cf17fc5 2263
77df6772
BW
2264 if (!ppgtt)
2265 return;
2266
b4ac5afc 2267 for_each_engine(engine, dev_priv) {
e2f80391 2268 seq_printf(m, "%s\n", engine->name);
77df6772 2269 for (i = 0; i < 4; i++) {
e2f80391 2270 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2271 pdp <<= 32;
e2f80391 2272 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2273 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2274 }
2275 }
2276}
2277
2278static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2281 struct intel_engine_cs *engine;
3cf17fc5 2282
3cf17fc5
DV
2283 if (INTEL_INFO(dev)->gen == 6)
2284 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2285
b4ac5afc 2286 for_each_engine(engine, dev_priv) {
e2f80391 2287 seq_printf(m, "%s\n", engine->name);
3cf17fc5 2288 if (INTEL_INFO(dev)->gen == 7)
e2f80391
TU
2289 seq_printf(m, "GFX_MODE: 0x%08x\n",
2290 I915_READ(RING_MODE_GEN7(engine)));
2291 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2292 I915_READ(RING_PP_DIR_BASE(engine)));
2293 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2294 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2295 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2296 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2297 }
2298 if (dev_priv->mm.aliasing_ppgtt) {
2299 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2300
267f0c90 2301 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2302 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2303
87d60b63 2304 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2305 }
1c60fef5 2306
3cf17fc5 2307 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2308}
2309
2310static int i915_ppgtt_info(struct seq_file *m, void *data)
2311{
9f25d007 2312 struct drm_info_node *node = m->private;
77df6772 2313 struct drm_device *dev = node->minor->dev;
c8c8fb33 2314 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2315 struct drm_file *file;
77df6772
BW
2316
2317 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2318 if (ret)
2319 return ret;
c8c8fb33 2320 intel_runtime_pm_get(dev_priv);
77df6772
BW
2321
2322 if (INTEL_INFO(dev)->gen >= 8)
2323 gen8_ppgtt_info(m, dev);
2324 else if (INTEL_INFO(dev)->gen >= 6)
2325 gen6_ppgtt_info(m, dev);
2326
ea91e401
MT
2327 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2328 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2329 struct task_struct *task;
ea91e401 2330
7cb5dff8 2331 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2332 if (!task) {
2333 ret = -ESRCH;
2334 goto out_put;
2335 }
7cb5dff8
GT
2336 seq_printf(m, "\nproc: %s\n", task->comm);
2337 put_task_struct(task);
ea91e401
MT
2338 idr_for_each(&file_priv->context_idr, per_file_ctx,
2339 (void *)(unsigned long)m);
2340 }
2341
06812760 2342out_put:
c8c8fb33 2343 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2344 mutex_unlock(&dev->struct_mutex);
2345
06812760 2346 return ret;
3cf17fc5
DV
2347}
2348
f5a4c67d
CW
2349static int count_irq_waiters(struct drm_i915_private *i915)
2350{
e2f80391 2351 struct intel_engine_cs *engine;
f5a4c67d 2352 int count = 0;
f5a4c67d 2353
b4ac5afc 2354 for_each_engine(engine, i915)
e2f80391 2355 count += engine->irq_refcount;
f5a4c67d
CW
2356
2357 return count;
2358}
2359
1854d5ca
CW
2360static int i915_rps_boost_info(struct seq_file *m, void *data)
2361{
2362 struct drm_info_node *node = m->private;
2363 struct drm_device *dev = node->minor->dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 struct drm_file *file;
1854d5ca 2366
f5a4c67d
CW
2367 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2368 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2369 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2370 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2371 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2372 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2373 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2374 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2375 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2376 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2377 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2378 struct drm_i915_file_private *file_priv = file->driver_priv;
2379 struct task_struct *task;
2380
2381 rcu_read_lock();
2382 task = pid_task(file->pid, PIDTYPE_PID);
2383 seq_printf(m, "%s [%d]: %d boosts%s\n",
2384 task ? task->comm : "<unknown>",
2385 task ? task->pid : -1,
2e1b8730
CW
2386 file_priv->rps.boosts,
2387 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2388 rcu_read_unlock();
2389 }
2e1b8730
CW
2390 seq_printf(m, "Semaphore boosts: %d%s\n",
2391 dev_priv->rps.semaphores.boosts,
2392 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2393 seq_printf(m, "MMIO flip boosts: %d%s\n",
2394 dev_priv->rps.mmioflips.boosts,
2395 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2396 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2397 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2398
8d3afd7d 2399 return 0;
1854d5ca
CW
2400}
2401
63573eb7
BW
2402static int i915_llc(struct seq_file *m, void *data)
2403{
9f25d007 2404 struct drm_info_node *node = m->private;
63573eb7
BW
2405 struct drm_device *dev = node->minor->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407
2408 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2409 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2410 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2411
2412 return 0;
2413}
2414
fdf5d357
AD
2415static int i915_guc_load_status_info(struct seq_file *m, void *data)
2416{
2417 struct drm_info_node *node = m->private;
2418 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2419 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2420 u32 tmp, i;
2421
2d1fe073 2422 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2423 return 0;
2424
2425 seq_printf(m, "GuC firmware status:\n");
2426 seq_printf(m, "\tpath: %s\n",
2427 guc_fw->guc_fw_path);
2428 seq_printf(m, "\tfetch: %s\n",
2429 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2430 seq_printf(m, "\tload: %s\n",
2431 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2432 seq_printf(m, "\tversion wanted: %d.%d\n",
2433 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2434 seq_printf(m, "\tversion found: %d.%d\n",
2435 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2436 seq_printf(m, "\theader: offset is %d; size = %d\n",
2437 guc_fw->header_offset, guc_fw->header_size);
2438 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2439 guc_fw->ucode_offset, guc_fw->ucode_size);
2440 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2441 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2442
2443 tmp = I915_READ(GUC_STATUS);
2444
2445 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2446 seq_printf(m, "\tBootrom status = 0x%x\n",
2447 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2448 seq_printf(m, "\tuKernel status = 0x%x\n",
2449 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2450 seq_printf(m, "\tMIA Core status = 0x%x\n",
2451 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2452 seq_puts(m, "\nScratch registers:\n");
2453 for (i = 0; i < 16; i++)
2454 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2455
2456 return 0;
2457}
2458
8b417c26
DG
2459static void i915_guc_client_info(struct seq_file *m,
2460 struct drm_i915_private *dev_priv,
2461 struct i915_guc_client *client)
2462{
e2f80391 2463 struct intel_engine_cs *engine;
8b417c26 2464 uint64_t tot = 0;
8b417c26
DG
2465
2466 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2467 client->priority, client->ctx_index, client->proc_desc_offset);
2468 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2469 client->doorbell_id, client->doorbell_offset, client->cookie);
2470 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2471 client->wq_size, client->wq_offset, client->wq_tail);
2472
2473 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2474 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2475 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2476
b4ac5afc 2477 for_each_engine(engine, dev_priv) {
8b417c26 2478 seq_printf(m, "\tSubmissions: %llu %s\n",
e2f80391
TU
2479 client->submissions[engine->guc_id],
2480 engine->name);
2481 tot += client->submissions[engine->guc_id];
8b417c26
DG
2482 }
2483 seq_printf(m, "\tTotal: %llu\n", tot);
2484}
2485
2486static int i915_guc_info(struct seq_file *m, void *data)
2487{
2488 struct drm_info_node *node = m->private;
2489 struct drm_device *dev = node->minor->dev;
2490 struct drm_i915_private *dev_priv = dev->dev_private;
2491 struct intel_guc guc;
0a0b457f 2492 struct i915_guc_client client = {};
e2f80391 2493 struct intel_engine_cs *engine;
8b417c26
DG
2494 u64 total = 0;
2495
2d1fe073 2496 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2497 return 0;
2498
5a843307
AD
2499 if (mutex_lock_interruptible(&dev->struct_mutex))
2500 return 0;
2501
8b417c26 2502 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2503 guc = dev_priv->guc;
5a843307 2504 if (guc.execbuf_client)
8b417c26 2505 client = *guc.execbuf_client;
5a843307
AD
2506
2507 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2508
2509 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2510 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2511 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2512 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2513 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2514
2515 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2516 for_each_engine(engine, dev_priv) {
397097b0 2517 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
e2f80391
TU
2518 engine->name, guc.submissions[engine->guc_id],
2519 guc.last_seqno[engine->guc_id]);
2520 total += guc.submissions[engine->guc_id];
8b417c26
DG
2521 }
2522 seq_printf(m, "\t%s: %llu\n", "Total", total);
2523
2524 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2525 i915_guc_client_info(m, dev_priv, &client);
2526
2527 /* Add more as required ... */
2528
2529 return 0;
2530}
2531
4c7e77fc
AD
2532static int i915_guc_log_dump(struct seq_file *m, void *data)
2533{
2534 struct drm_info_node *node = m->private;
2535 struct drm_device *dev = node->minor->dev;
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2538 u32 *log;
2539 int i = 0, pg;
2540
2541 if (!log_obj)
2542 return 0;
2543
2544 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2545 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2546
2547 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2548 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2549 *(log + i), *(log + i + 1),
2550 *(log + i + 2), *(log + i + 3));
2551
2552 kunmap_atomic(log);
2553 }
2554
2555 seq_putc(m, '\n');
2556
2557 return 0;
2558}
2559
e91fd8c6
RV
2560static int i915_edp_psr_status(struct seq_file *m, void *data)
2561{
2562 struct drm_info_node *node = m->private;
2563 struct drm_device *dev = node->minor->dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2565 u32 psrperf = 0;
a6cbdb8e
RV
2566 u32 stat[3];
2567 enum pipe pipe;
a031d709 2568 bool enabled = false;
e91fd8c6 2569
3553a8ea
DL
2570 if (!HAS_PSR(dev)) {
2571 seq_puts(m, "PSR not supported\n");
2572 return 0;
2573 }
2574
c8c8fb33
PZ
2575 intel_runtime_pm_get(dev_priv);
2576
fa128fa6 2577 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2578 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2579 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2580 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2581 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2582 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2583 dev_priv->psr.busy_frontbuffer_bits);
2584 seq_printf(m, "Re-enable work scheduled: %s\n",
2585 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2586
3553a8ea 2587 if (HAS_DDI(dev))
443a389f 2588 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2589 else {
2590 for_each_pipe(dev_priv, pipe) {
2591 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2592 VLV_EDP_PSR_CURR_STATE_MASK;
2593 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2594 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2595 enabled = true;
a6cbdb8e
RV
2596 }
2597 }
60e5ffe3
RV
2598
2599 seq_printf(m, "Main link in standby mode: %s\n",
2600 yesno(dev_priv->psr.link_standby));
2601
a6cbdb8e
RV
2602 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2603
2604 if (!HAS_DDI(dev))
2605 for_each_pipe(dev_priv, pipe) {
2606 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2607 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2608 seq_printf(m, " pipe %c", pipe_name(pipe));
2609 }
2610 seq_puts(m, "\n");
e91fd8c6 2611
05eec3c2
RV
2612 /*
2613 * VLV/CHV PSR has no kind of performance counter
2614 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2615 */
2616 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2617 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2618 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2619
2620 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2621 }
fa128fa6 2622 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2623
c8c8fb33 2624 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2625 return 0;
2626}
2627
d2e216d0
RV
2628static int i915_sink_crc(struct seq_file *m, void *data)
2629{
2630 struct drm_info_node *node = m->private;
2631 struct drm_device *dev = node->minor->dev;
2632 struct intel_encoder *encoder;
2633 struct intel_connector *connector;
2634 struct intel_dp *intel_dp = NULL;
2635 int ret;
2636 u8 crc[6];
2637
2638 drm_modeset_lock_all(dev);
aca5e361 2639 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2640
2641 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2642 continue;
2643
b6ae3c7c
PZ
2644 if (!connector->base.encoder)
2645 continue;
2646
d2e216d0
RV
2647 encoder = to_intel_encoder(connector->base.encoder);
2648 if (encoder->type != INTEL_OUTPUT_EDP)
2649 continue;
2650
2651 intel_dp = enc_to_intel_dp(&encoder->base);
2652
2653 ret = intel_dp_sink_crc(intel_dp, crc);
2654 if (ret)
2655 goto out;
2656
2657 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2658 crc[0], crc[1], crc[2],
2659 crc[3], crc[4], crc[5]);
2660 goto out;
2661 }
2662 ret = -ENODEV;
2663out:
2664 drm_modeset_unlock_all(dev);
2665 return ret;
2666}
2667
ec013e7f
JB
2668static int i915_energy_uJ(struct seq_file *m, void *data)
2669{
2670 struct drm_info_node *node = m->private;
2671 struct drm_device *dev = node->minor->dev;
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 u64 power;
2674 u32 units;
2675
2676 if (INTEL_INFO(dev)->gen < 6)
2677 return -ENODEV;
2678
36623ef8
PZ
2679 intel_runtime_pm_get(dev_priv);
2680
ec013e7f
JB
2681 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2682 power = (power & 0x1f00) >> 8;
2683 units = 1000000 / (1 << power); /* convert to uJ */
2684 power = I915_READ(MCH_SECP_NRG_STTS);
2685 power *= units;
2686
36623ef8
PZ
2687 intel_runtime_pm_put(dev_priv);
2688
ec013e7f 2689 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2690
2691 return 0;
2692}
2693
6455c870 2694static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2695{
9f25d007 2696 struct drm_info_node *node = m->private;
371db66a
PZ
2697 struct drm_device *dev = node->minor->dev;
2698 struct drm_i915_private *dev_priv = dev->dev_private;
2699
a156e64d
CW
2700 if (!HAS_RUNTIME_PM(dev_priv))
2701 seq_puts(m, "Runtime power management not supported\n");
371db66a 2702
86c4ec0d 2703 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2704 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2705 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2706#ifdef CONFIG_PM
a6aaec8b
DL
2707 seq_printf(m, "Usage count: %d\n",
2708 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2709#else
2710 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2711#endif
a156e64d
CW
2712 seq_printf(m, "PCI device power state: %s [%d]\n",
2713 pci_power_name(dev_priv->dev->pdev->current_state),
2714 dev_priv->dev->pdev->current_state);
371db66a 2715
ec013e7f
JB
2716 return 0;
2717}
2718
1da51581
ID
2719static int i915_power_domain_info(struct seq_file *m, void *unused)
2720{
9f25d007 2721 struct drm_info_node *node = m->private;
1da51581
ID
2722 struct drm_device *dev = node->minor->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2725 int i;
2726
2727 mutex_lock(&power_domains->lock);
2728
2729 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2730 for (i = 0; i < power_domains->power_well_count; i++) {
2731 struct i915_power_well *power_well;
2732 enum intel_display_power_domain power_domain;
2733
2734 power_well = &power_domains->power_wells[i];
2735 seq_printf(m, "%-25s %d\n", power_well->name,
2736 power_well->count);
2737
2738 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2739 power_domain++) {
2740 if (!(BIT(power_domain) & power_well->domains))
2741 continue;
2742
2743 seq_printf(m, " %-23s %d\n",
9895ad03 2744 intel_display_power_domain_str(power_domain),
1da51581
ID
2745 power_domains->domain_use_count[power_domain]);
2746 }
2747 }
2748
2749 mutex_unlock(&power_domains->lock);
2750
2751 return 0;
2752}
2753
b7cec66d
DL
2754static int i915_dmc_info(struct seq_file *m, void *unused)
2755{
2756 struct drm_info_node *node = m->private;
2757 struct drm_device *dev = node->minor->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
2759 struct intel_csr *csr;
2760
2761 if (!HAS_CSR(dev)) {
2762 seq_puts(m, "not supported\n");
2763 return 0;
2764 }
2765
2766 csr = &dev_priv->csr;
2767
6fb403de
MK
2768 intel_runtime_pm_get(dev_priv);
2769
b7cec66d
DL
2770 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2771 seq_printf(m, "path: %s\n", csr->fw_path);
2772
2773 if (!csr->dmc_payload)
6fb403de 2774 goto out;
b7cec66d
DL
2775
2776 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2777 CSR_VERSION_MINOR(csr->version));
2778
8337206d
DL
2779 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2780 seq_printf(m, "DC3 -> DC5 count: %d\n",
2781 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2782 seq_printf(m, "DC5 -> DC6 count: %d\n",
2783 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2784 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2785 seq_printf(m, "DC3 -> DC5 count: %d\n",
2786 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2787 }
2788
6fb403de
MK
2789out:
2790 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2791 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2792 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2793
8337206d
DL
2794 intel_runtime_pm_put(dev_priv);
2795
b7cec66d
DL
2796 return 0;
2797}
2798
53f5e3ca
JB
2799static void intel_seq_print_mode(struct seq_file *m, int tabs,
2800 struct drm_display_mode *mode)
2801{
2802 int i;
2803
2804 for (i = 0; i < tabs; i++)
2805 seq_putc(m, '\t');
2806
2807 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2808 mode->base.id, mode->name,
2809 mode->vrefresh, mode->clock,
2810 mode->hdisplay, mode->hsync_start,
2811 mode->hsync_end, mode->htotal,
2812 mode->vdisplay, mode->vsync_start,
2813 mode->vsync_end, mode->vtotal,
2814 mode->type, mode->flags);
2815}
2816
2817static void intel_encoder_info(struct seq_file *m,
2818 struct intel_crtc *intel_crtc,
2819 struct intel_encoder *intel_encoder)
2820{
9f25d007 2821 struct drm_info_node *node = m->private;
53f5e3ca
JB
2822 struct drm_device *dev = node->minor->dev;
2823 struct drm_crtc *crtc = &intel_crtc->base;
2824 struct intel_connector *intel_connector;
2825 struct drm_encoder *encoder;
2826
2827 encoder = &intel_encoder->base;
2828 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2829 encoder->base.id, encoder->name);
53f5e3ca
JB
2830 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2831 struct drm_connector *connector = &intel_connector->base;
2832 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2833 connector->base.id,
c23cc417 2834 connector->name,
53f5e3ca
JB
2835 drm_get_connector_status_name(connector->status));
2836 if (connector->status == connector_status_connected) {
2837 struct drm_display_mode *mode = &crtc->mode;
2838 seq_printf(m, ", mode:\n");
2839 intel_seq_print_mode(m, 2, mode);
2840 } else {
2841 seq_putc(m, '\n');
2842 }
2843 }
2844}
2845
2846static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2847{
9f25d007 2848 struct drm_info_node *node = m->private;
53f5e3ca
JB
2849 struct drm_device *dev = node->minor->dev;
2850 struct drm_crtc *crtc = &intel_crtc->base;
2851 struct intel_encoder *intel_encoder;
23a48d53
ML
2852 struct drm_plane_state *plane_state = crtc->primary->state;
2853 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2854
23a48d53 2855 if (fb)
5aa8a937 2856 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2857 fb->base.id, plane_state->src_x >> 16,
2858 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2859 else
2860 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2861 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2862 intel_encoder_info(m, intel_crtc, intel_encoder);
2863}
2864
2865static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2866{
2867 struct drm_display_mode *mode = panel->fixed_mode;
2868
2869 seq_printf(m, "\tfixed mode:\n");
2870 intel_seq_print_mode(m, 2, mode);
2871}
2872
2873static void intel_dp_info(struct seq_file *m,
2874 struct intel_connector *intel_connector)
2875{
2876 struct intel_encoder *intel_encoder = intel_connector->encoder;
2877 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2878
2879 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2880 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2881 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2882 intel_panel_info(m, &intel_connector->panel);
2883}
2884
3d52ccf5
LY
2885static void intel_dp_mst_info(struct seq_file *m,
2886 struct intel_connector *intel_connector)
2887{
2888 struct intel_encoder *intel_encoder = intel_connector->encoder;
2889 struct intel_dp_mst_encoder *intel_mst =
2890 enc_to_mst(&intel_encoder->base);
2891 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2892 struct intel_dp *intel_dp = &intel_dig_port->dp;
2893 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2894 intel_connector->port);
2895
2896 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2897}
2898
53f5e3ca
JB
2899static void intel_hdmi_info(struct seq_file *m,
2900 struct intel_connector *intel_connector)
2901{
2902 struct intel_encoder *intel_encoder = intel_connector->encoder;
2903 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2904
742f491d 2905 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2906}
2907
2908static void intel_lvds_info(struct seq_file *m,
2909 struct intel_connector *intel_connector)
2910{
2911 intel_panel_info(m, &intel_connector->panel);
2912}
2913
2914static void intel_connector_info(struct seq_file *m,
2915 struct drm_connector *connector)
2916{
2917 struct intel_connector *intel_connector = to_intel_connector(connector);
2918 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2919 struct drm_display_mode *mode;
53f5e3ca
JB
2920
2921 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2922 connector->base.id, connector->name,
53f5e3ca
JB
2923 drm_get_connector_status_name(connector->status));
2924 if (connector->status == connector_status_connected) {
2925 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2926 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2927 connector->display_info.width_mm,
2928 connector->display_info.height_mm);
2929 seq_printf(m, "\tsubpixel order: %s\n",
2930 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2931 seq_printf(m, "\tCEA rev: %d\n",
2932 connector->display_info.cea_rev);
2933 }
36cd7444
DA
2934 if (intel_encoder) {
2935 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2936 intel_encoder->type == INTEL_OUTPUT_EDP)
2937 intel_dp_info(m, intel_connector);
2938 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2939 intel_hdmi_info(m, intel_connector);
2940 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2941 intel_lvds_info(m, intel_connector);
3d52ccf5
LY
2942 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2943 intel_dp_mst_info(m, intel_connector);
36cd7444 2944 }
53f5e3ca 2945
f103fc7d
JB
2946 seq_printf(m, "\tmodes:\n");
2947 list_for_each_entry(mode, &connector->modes, head)
2948 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2949}
2950
065f2ec2
CW
2951static bool cursor_active(struct drm_device *dev, int pipe)
2952{
2953 struct drm_i915_private *dev_priv = dev->dev_private;
2954 u32 state;
2955
2956 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2957 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2958 else
5efb3e28 2959 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2960
2961 return state;
2962}
2963
2964static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2965{
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967 u32 pos;
2968
5efb3e28 2969 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2970
2971 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2972 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2973 *x = -*x;
2974
2975 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2976 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2977 *y = -*y;
2978
2979 return cursor_active(dev, pipe);
2980}
2981
3abc4e09
RF
2982static const char *plane_type(enum drm_plane_type type)
2983{
2984 switch (type) {
2985 case DRM_PLANE_TYPE_OVERLAY:
2986 return "OVL";
2987 case DRM_PLANE_TYPE_PRIMARY:
2988 return "PRI";
2989 case DRM_PLANE_TYPE_CURSOR:
2990 return "CUR";
2991 /*
2992 * Deliberately omitting default: to generate compiler warnings
2993 * when a new drm_plane_type gets added.
2994 */
2995 }
2996
2997 return "unknown";
2998}
2999
3000static const char *plane_rotation(unsigned int rotation)
3001{
3002 static char buf[48];
3003 /*
3004 * According to doc only one DRM_ROTATE_ is allowed but this
3005 * will print them all to visualize if the values are misused
3006 */
3007 snprintf(buf, sizeof(buf),
3008 "%s%s%s%s%s%s(0x%08x)",
3009 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3010 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3011 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3012 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3013 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3014 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3015 rotation);
3016
3017 return buf;
3018}
3019
3020static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3021{
3022 struct drm_info_node *node = m->private;
3023 struct drm_device *dev = node->minor->dev;
3024 struct intel_plane *intel_plane;
3025
3026 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3027 struct drm_plane_state *state;
3028 struct drm_plane *plane = &intel_plane->base;
3029
3030 if (!plane->state) {
3031 seq_puts(m, "plane->state is NULL!\n");
3032 continue;
3033 }
3034
3035 state = plane->state;
3036
3037 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3038 plane->base.id,
3039 plane_type(intel_plane->base.type),
3040 state->crtc_x, state->crtc_y,
3041 state->crtc_w, state->crtc_h,
3042 (state->src_x >> 16),
3043 ((state->src_x & 0xffff) * 15625) >> 10,
3044 (state->src_y >> 16),
3045 ((state->src_y & 0xffff) * 15625) >> 10,
3046 (state->src_w >> 16),
3047 ((state->src_w & 0xffff) * 15625) >> 10,
3048 (state->src_h >> 16),
3049 ((state->src_h & 0xffff) * 15625) >> 10,
3050 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3051 plane_rotation(state->rotation));
3052 }
3053}
3054
3055static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3056{
3057 struct intel_crtc_state *pipe_config;
3058 int num_scalers = intel_crtc->num_scalers;
3059 int i;
3060
3061 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3062
3063 /* Not all platformas have a scaler */
3064 if (num_scalers) {
3065 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3066 num_scalers,
3067 pipe_config->scaler_state.scaler_users,
3068 pipe_config->scaler_state.scaler_id);
3069
3070 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3071 struct intel_scaler *sc =
3072 &pipe_config->scaler_state.scalers[i];
3073
3074 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3075 i, yesno(sc->in_use), sc->mode);
3076 }
3077 seq_puts(m, "\n");
3078 } else {
3079 seq_puts(m, "\tNo scalers available on this platform\n");
3080 }
3081}
3082
53f5e3ca
JB
3083static int i915_display_info(struct seq_file *m, void *unused)
3084{
9f25d007 3085 struct drm_info_node *node = m->private;
53f5e3ca 3086 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3087 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3088 struct intel_crtc *crtc;
53f5e3ca
JB
3089 struct drm_connector *connector;
3090
b0e5ddf3 3091 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3092 drm_modeset_lock_all(dev);
3093 seq_printf(m, "CRTC info\n");
3094 seq_printf(m, "---------\n");
d3fcc808 3095 for_each_intel_crtc(dev, crtc) {
065f2ec2 3096 bool active;
f77076c9 3097 struct intel_crtc_state *pipe_config;
065f2ec2 3098 int x, y;
53f5e3ca 3099
f77076c9
ML
3100 pipe_config = to_intel_crtc_state(crtc->base.state);
3101
3abc4e09 3102 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3103 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3104 yesno(pipe_config->base.active),
3abc4e09
RF
3105 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3106 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3107
f77076c9 3108 if (pipe_config->base.active) {
065f2ec2
CW
3109 intel_crtc_info(m, crtc);
3110
a23dc658 3111 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3112 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3113 yesno(crtc->cursor_base),
3dd512fb
MR
3114 x, y, crtc->base.cursor->state->crtc_w,
3115 crtc->base.cursor->state->crtc_h,
57127efa 3116 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3117 intel_scaler_info(m, crtc);
3118 intel_plane_info(m, crtc);
a23dc658 3119 }
cace841c
DV
3120
3121 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3122 yesno(!crtc->cpu_fifo_underrun_disabled),
3123 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3124 }
3125
3126 seq_printf(m, "\n");
3127 seq_printf(m, "Connector info\n");
3128 seq_printf(m, "--------------\n");
3129 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3130 intel_connector_info(m, connector);
3131 }
3132 drm_modeset_unlock_all(dev);
b0e5ddf3 3133 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3134
3135 return 0;
3136}
3137
e04934cf
BW
3138static int i915_semaphore_status(struct seq_file *m, void *unused)
3139{
3140 struct drm_info_node *node = (struct drm_info_node *) m->private;
3141 struct drm_device *dev = node->minor->dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3143 struct intel_engine_cs *engine;
e04934cf 3144 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3145 enum intel_engine_id id;
3146 int j, ret;
e04934cf
BW
3147
3148 if (!i915_semaphore_is_enabled(dev)) {
3149 seq_puts(m, "Semaphores are disabled\n");
3150 return 0;
3151 }
3152
3153 ret = mutex_lock_interruptible(&dev->struct_mutex);
3154 if (ret)
3155 return ret;
03872064 3156 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3157
3158 if (IS_BROADWELL(dev)) {
3159 struct page *page;
3160 uint64_t *seqno;
3161
3162 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3163
3164 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3165 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3166 uint64_t offset;
3167
e2f80391 3168 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3169
3170 seq_puts(m, " Last signal:");
3171 for (j = 0; j < num_rings; j++) {
c3232b18 3172 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3173 seq_printf(m, "0x%08llx (0x%02llx) ",
3174 seqno[offset], offset * 8);
3175 }
3176 seq_putc(m, '\n');
3177
3178 seq_puts(m, " Last wait: ");
3179 for (j = 0; j < num_rings; j++) {
c3232b18 3180 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3181 seq_printf(m, "0x%08llx (0x%02llx) ",
3182 seqno[offset], offset * 8);
3183 }
3184 seq_putc(m, '\n');
3185
3186 }
3187 kunmap_atomic(seqno);
3188 } else {
3189 seq_puts(m, " Last signal:");
b4ac5afc 3190 for_each_engine(engine, dev_priv)
e04934cf
BW
3191 for (j = 0; j < num_rings; j++)
3192 seq_printf(m, "0x%08x\n",
e2f80391 3193 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3194 seq_putc(m, '\n');
3195 }
3196
3197 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3198 for_each_engine(engine, dev_priv) {
3199 for (j = 0; j < num_rings; j++)
e2f80391
TU
3200 seq_printf(m, " 0x%08x ",
3201 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3202 seq_putc(m, '\n');
3203 }
3204 seq_putc(m, '\n');
3205
03872064 3206 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3207 mutex_unlock(&dev->struct_mutex);
3208 return 0;
3209}
3210
728e29d7
DV
3211static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3212{
3213 struct drm_info_node *node = (struct drm_info_node *) m->private;
3214 struct drm_device *dev = node->minor->dev;
3215 struct drm_i915_private *dev_priv = dev->dev_private;
3216 int i;
3217
3218 drm_modeset_lock_all(dev);
3219 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3220 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3221
3222 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3223 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3224 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3225 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3226 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3227 seq_printf(m, " dpll_md: 0x%08x\n",
3228 pll->config.hw_state.dpll_md);
3229 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3230 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3231 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3232 }
3233 drm_modeset_unlock_all(dev);
3234
3235 return 0;
3236}
3237
1ed1ef9d 3238static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3239{
3240 int i;
3241 int ret;
e2f80391 3242 struct intel_engine_cs *engine;
888b5995
AS
3243 struct drm_info_node *node = (struct drm_info_node *) m->private;
3244 struct drm_device *dev = node->minor->dev;
3245 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3246 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3247 enum intel_engine_id id;
888b5995 3248
888b5995
AS
3249 ret = mutex_lock_interruptible(&dev->struct_mutex);
3250 if (ret)
3251 return ret;
3252
3253 intel_runtime_pm_get(dev_priv);
3254
33136b06 3255 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3256 for_each_engine_id(engine, dev_priv, id)
33136b06 3257 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3258 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3259 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3260 i915_reg_t addr;
3261 u32 mask, value, read;
2fa60f6d 3262 bool ok;
888b5995 3263
33136b06
AS
3264 addr = workarounds->reg[i].addr;
3265 mask = workarounds->reg[i].mask;
3266 value = workarounds->reg[i].value;
2fa60f6d
MK
3267 read = I915_READ(addr);
3268 ok = (value & mask) == (read & mask);
3269 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3270 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3271 }
3272
3273 intel_runtime_pm_put(dev_priv);
3274 mutex_unlock(&dev->struct_mutex);
3275
3276 return 0;
3277}
3278
c5511e44
DL
3279static int i915_ddb_info(struct seq_file *m, void *unused)
3280{
3281 struct drm_info_node *node = m->private;
3282 struct drm_device *dev = node->minor->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct skl_ddb_allocation *ddb;
3285 struct skl_ddb_entry *entry;
3286 enum pipe pipe;
3287 int plane;
3288
2fcffe19
DL
3289 if (INTEL_INFO(dev)->gen < 9)
3290 return 0;
3291
c5511e44
DL
3292 drm_modeset_lock_all(dev);
3293
3294 ddb = &dev_priv->wm.skl_hw.ddb;
3295
3296 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3297
3298 for_each_pipe(dev_priv, pipe) {
3299 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3300
dd740780 3301 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3302 entry = &ddb->plane[pipe][plane];
3303 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3304 entry->start, entry->end,
3305 skl_ddb_entry_size(entry));
3306 }
3307
4969d33e 3308 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3309 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3310 entry->end, skl_ddb_entry_size(entry));
3311 }
3312
3313 drm_modeset_unlock_all(dev);
3314
3315 return 0;
3316}
3317
a54746e3
VK
3318static void drrs_status_per_crtc(struct seq_file *m,
3319 struct drm_device *dev, struct intel_crtc *intel_crtc)
3320{
3321 struct intel_encoder *intel_encoder;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct i915_drrs *drrs = &dev_priv->drrs;
3324 int vrefresh = 0;
3325
3326 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3327 /* Encoder connected on this CRTC */
3328 switch (intel_encoder->type) {
3329 case INTEL_OUTPUT_EDP:
3330 seq_puts(m, "eDP:\n");
3331 break;
3332 case INTEL_OUTPUT_DSI:
3333 seq_puts(m, "DSI:\n");
3334 break;
3335 case INTEL_OUTPUT_HDMI:
3336 seq_puts(m, "HDMI:\n");
3337 break;
3338 case INTEL_OUTPUT_DISPLAYPORT:
3339 seq_puts(m, "DP:\n");
3340 break;
3341 default:
3342 seq_printf(m, "Other encoder (id=%d).\n",
3343 intel_encoder->type);
3344 return;
3345 }
3346 }
3347
3348 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3349 seq_puts(m, "\tVBT: DRRS_type: Static");
3350 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3351 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3352 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3353 seq_puts(m, "\tVBT: DRRS_type: None");
3354 else
3355 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3356
3357 seq_puts(m, "\n\n");
3358
f77076c9 3359 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3360 struct intel_panel *panel;
3361
3362 mutex_lock(&drrs->mutex);
3363 /* DRRS Supported */
3364 seq_puts(m, "\tDRRS Supported: Yes\n");
3365
3366 /* disable_drrs() will make drrs->dp NULL */
3367 if (!drrs->dp) {
3368 seq_puts(m, "Idleness DRRS: Disabled");
3369 mutex_unlock(&drrs->mutex);
3370 return;
3371 }
3372
3373 panel = &drrs->dp->attached_connector->panel;
3374 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3375 drrs->busy_frontbuffer_bits);
3376
3377 seq_puts(m, "\n\t\t");
3378 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3379 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3380 vrefresh = panel->fixed_mode->vrefresh;
3381 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3382 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3383 vrefresh = panel->downclock_mode->vrefresh;
3384 } else {
3385 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3386 drrs->refresh_rate_type);
3387 mutex_unlock(&drrs->mutex);
3388 return;
3389 }
3390 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3391
3392 seq_puts(m, "\n\t\t");
3393 mutex_unlock(&drrs->mutex);
3394 } else {
3395 /* DRRS not supported. Print the VBT parameter*/
3396 seq_puts(m, "\tDRRS Supported : No");
3397 }
3398 seq_puts(m, "\n");
3399}
3400
3401static int i915_drrs_status(struct seq_file *m, void *unused)
3402{
3403 struct drm_info_node *node = m->private;
3404 struct drm_device *dev = node->minor->dev;
3405 struct intel_crtc *intel_crtc;
3406 int active_crtc_cnt = 0;
3407
3408 for_each_intel_crtc(dev, intel_crtc) {
3409 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3410
f77076c9 3411 if (intel_crtc->base.state->active) {
a54746e3
VK
3412 active_crtc_cnt++;
3413 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3414
3415 drrs_status_per_crtc(m, dev, intel_crtc);
3416 }
3417
3418 drm_modeset_unlock(&intel_crtc->base.mutex);
3419 }
3420
3421 if (!active_crtc_cnt)
3422 seq_puts(m, "No active crtc found\n");
3423
3424 return 0;
3425}
3426
07144428
DL
3427struct pipe_crc_info {
3428 const char *name;
3429 struct drm_device *dev;
3430 enum pipe pipe;
3431};
3432
11bed958
DA
3433static int i915_dp_mst_info(struct seq_file *m, void *unused)
3434{
3435 struct drm_info_node *node = (struct drm_info_node *) m->private;
3436 struct drm_device *dev = node->minor->dev;
3437 struct drm_encoder *encoder;
3438 struct intel_encoder *intel_encoder;
3439 struct intel_digital_port *intel_dig_port;
3440 drm_modeset_lock_all(dev);
3441 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3442 intel_encoder = to_intel_encoder(encoder);
3443 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3444 continue;
3445 intel_dig_port = enc_to_dig_port(encoder);
3446 if (!intel_dig_port->dp.can_mst)
3447 continue;
3448
3449 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3450 }
3451 drm_modeset_unlock_all(dev);
3452 return 0;
3453}
3454
07144428
DL
3455static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3456{
be5c7a90
DL
3457 struct pipe_crc_info *info = inode->i_private;
3458 struct drm_i915_private *dev_priv = info->dev->dev_private;
3459 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3460
7eb1c496
DV
3461 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3462 return -ENODEV;
3463
d538bbdf
DL
3464 spin_lock_irq(&pipe_crc->lock);
3465
3466 if (pipe_crc->opened) {
3467 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3468 return -EBUSY; /* already open */
3469 }
3470
d538bbdf 3471 pipe_crc->opened = true;
07144428
DL
3472 filep->private_data = inode->i_private;
3473
d538bbdf
DL
3474 spin_unlock_irq(&pipe_crc->lock);
3475
07144428
DL
3476 return 0;
3477}
3478
3479static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3480{
be5c7a90
DL
3481 struct pipe_crc_info *info = inode->i_private;
3482 struct drm_i915_private *dev_priv = info->dev->dev_private;
3483 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3484
d538bbdf
DL
3485 spin_lock_irq(&pipe_crc->lock);
3486 pipe_crc->opened = false;
3487 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3488
07144428
DL
3489 return 0;
3490}
3491
3492/* (6 fields, 8 chars each, space separated (5) + '\n') */
3493#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3494/* account for \'0' */
3495#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3496
3497static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3498{
d538bbdf
DL
3499 assert_spin_locked(&pipe_crc->lock);
3500 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3501 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3502}
3503
3504static ssize_t
3505i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3506 loff_t *pos)
3507{
3508 struct pipe_crc_info *info = filep->private_data;
3509 struct drm_device *dev = info->dev;
3510 struct drm_i915_private *dev_priv = dev->dev_private;
3511 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3512 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3513 int n_entries;
07144428
DL
3514 ssize_t bytes_read;
3515
3516 /*
3517 * Don't allow user space to provide buffers not big enough to hold
3518 * a line of data.
3519 */
3520 if (count < PIPE_CRC_LINE_LEN)
3521 return -EINVAL;
3522
3523 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3524 return 0;
07144428
DL
3525
3526 /* nothing to read */
d538bbdf 3527 spin_lock_irq(&pipe_crc->lock);
07144428 3528 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3529 int ret;
3530
3531 if (filep->f_flags & O_NONBLOCK) {
3532 spin_unlock_irq(&pipe_crc->lock);
07144428 3533 return -EAGAIN;
d538bbdf 3534 }
07144428 3535
d538bbdf
DL
3536 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3537 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3538 if (ret) {
3539 spin_unlock_irq(&pipe_crc->lock);
3540 return ret;
3541 }
8bf1e9f1
SH
3542 }
3543
07144428 3544 /* We now have one or more entries to read */
9ad6d99f 3545 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3546
07144428 3547 bytes_read = 0;
9ad6d99f
VS
3548 while (n_entries > 0) {
3549 struct intel_pipe_crc_entry *entry =
3550 &pipe_crc->entries[pipe_crc->tail];
07144428 3551 int ret;
8bf1e9f1 3552
9ad6d99f
VS
3553 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3554 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3555 break;
3556
3557 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3558 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3559
07144428
DL
3560 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3561 "%8u %8x %8x %8x %8x %8x\n",
3562 entry->frame, entry->crc[0],
3563 entry->crc[1], entry->crc[2],
3564 entry->crc[3], entry->crc[4]);
3565
9ad6d99f
VS
3566 spin_unlock_irq(&pipe_crc->lock);
3567
3568 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3569 if (ret == PIPE_CRC_LINE_LEN)
3570 return -EFAULT;
b2c88f5b 3571
9ad6d99f
VS
3572 user_buf += PIPE_CRC_LINE_LEN;
3573 n_entries--;
3574
3575 spin_lock_irq(&pipe_crc->lock);
3576 }
8bf1e9f1 3577
d538bbdf
DL
3578 spin_unlock_irq(&pipe_crc->lock);
3579
07144428
DL
3580 return bytes_read;
3581}
3582
3583static const struct file_operations i915_pipe_crc_fops = {
3584 .owner = THIS_MODULE,
3585 .open = i915_pipe_crc_open,
3586 .read = i915_pipe_crc_read,
3587 .release = i915_pipe_crc_release,
3588};
3589
3590static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3591 {
3592 .name = "i915_pipe_A_crc",
3593 .pipe = PIPE_A,
3594 },
3595 {
3596 .name = "i915_pipe_B_crc",
3597 .pipe = PIPE_B,
3598 },
3599 {
3600 .name = "i915_pipe_C_crc",
3601 .pipe = PIPE_C,
3602 },
3603};
3604
3605static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3606 enum pipe pipe)
3607{
3608 struct drm_device *dev = minor->dev;
3609 struct dentry *ent;
3610 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3611
3612 info->dev = dev;
3613 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3614 &i915_pipe_crc_fops);
f3c5fe97
WY
3615 if (!ent)
3616 return -ENOMEM;
07144428
DL
3617
3618 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3619}
3620
e8dfcf78 3621static const char * const pipe_crc_sources[] = {
926321d5
DV
3622 "none",
3623 "plane1",
3624 "plane2",
3625 "pf",
5b3a856b 3626 "pipe",
3d099a05
DV
3627 "TV",
3628 "DP-B",
3629 "DP-C",
3630 "DP-D",
46a19188 3631 "auto",
926321d5
DV
3632};
3633
3634static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3635{
3636 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3637 return pipe_crc_sources[source];
3638}
3639
bd9db02f 3640static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3641{
3642 struct drm_device *dev = m->private;
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644 int i;
3645
3646 for (i = 0; i < I915_MAX_PIPES; i++)
3647 seq_printf(m, "%c %s\n", pipe_name(i),
3648 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3649
3650 return 0;
3651}
3652
bd9db02f 3653static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3654{
3655 struct drm_device *dev = inode->i_private;
3656
bd9db02f 3657 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3658}
3659
46a19188 3660static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3661 uint32_t *val)
3662{
46a19188
DV
3663 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3664 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3665
3666 switch (*source) {
52f843f6
DV
3667 case INTEL_PIPE_CRC_SOURCE_PIPE:
3668 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3669 break;
3670 case INTEL_PIPE_CRC_SOURCE_NONE:
3671 *val = 0;
3672 break;
3673 default:
3674 return -EINVAL;
3675 }
3676
3677 return 0;
3678}
3679
46a19188
DV
3680static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3681 enum intel_pipe_crc_source *source)
3682{
3683 struct intel_encoder *encoder;
3684 struct intel_crtc *crtc;
26756809 3685 struct intel_digital_port *dig_port;
46a19188
DV
3686 int ret = 0;
3687
3688 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3689
6e9f798d 3690 drm_modeset_lock_all(dev);
b2784e15 3691 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3692 if (!encoder->base.crtc)
3693 continue;
3694
3695 crtc = to_intel_crtc(encoder->base.crtc);
3696
3697 if (crtc->pipe != pipe)
3698 continue;
3699
3700 switch (encoder->type) {
3701 case INTEL_OUTPUT_TVOUT:
3702 *source = INTEL_PIPE_CRC_SOURCE_TV;
3703 break;
3704 case INTEL_OUTPUT_DISPLAYPORT:
3705 case INTEL_OUTPUT_EDP:
26756809
DV
3706 dig_port = enc_to_dig_port(&encoder->base);
3707 switch (dig_port->port) {
3708 case PORT_B:
3709 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3710 break;
3711 case PORT_C:
3712 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3713 break;
3714 case PORT_D:
3715 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3716 break;
3717 default:
3718 WARN(1, "nonexisting DP port %c\n",
3719 port_name(dig_port->port));
3720 break;
3721 }
46a19188 3722 break;
6847d71b
PZ
3723 default:
3724 break;
46a19188
DV
3725 }
3726 }
6e9f798d 3727 drm_modeset_unlock_all(dev);
46a19188
DV
3728
3729 return ret;
3730}
3731
3732static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3733 enum pipe pipe,
3734 enum intel_pipe_crc_source *source,
7ac0129b
DV
3735 uint32_t *val)
3736{
8d2f24ca
DV
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738 bool need_stable_symbols = false;
3739
46a19188
DV
3740 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3741 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3742 if (ret)
3743 return ret;
3744 }
3745
3746 switch (*source) {
7ac0129b
DV
3747 case INTEL_PIPE_CRC_SOURCE_PIPE:
3748 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3749 break;
3750 case INTEL_PIPE_CRC_SOURCE_DP_B:
3751 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3752 need_stable_symbols = true;
7ac0129b
DV
3753 break;
3754 case INTEL_PIPE_CRC_SOURCE_DP_C:
3755 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3756 need_stable_symbols = true;
7ac0129b 3757 break;
2be57922
VS
3758 case INTEL_PIPE_CRC_SOURCE_DP_D:
3759 if (!IS_CHERRYVIEW(dev))
3760 return -EINVAL;
3761 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3762 need_stable_symbols = true;
3763 break;
7ac0129b
DV
3764 case INTEL_PIPE_CRC_SOURCE_NONE:
3765 *val = 0;
3766 break;
3767 default:
3768 return -EINVAL;
3769 }
3770
8d2f24ca
DV
3771 /*
3772 * When the pipe CRC tap point is after the transcoders we need
3773 * to tweak symbol-level features to produce a deterministic series of
3774 * symbols for a given frame. We need to reset those features only once
3775 * a frame (instead of every nth symbol):
3776 * - DC-balance: used to ensure a better clock recovery from the data
3777 * link (SDVO)
3778 * - DisplayPort scrambling: used for EMI reduction
3779 */
3780 if (need_stable_symbols) {
3781 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3782
8d2f24ca 3783 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3784 switch (pipe) {
3785 case PIPE_A:
8d2f24ca 3786 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3787 break;
3788 case PIPE_B:
8d2f24ca 3789 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3790 break;
3791 case PIPE_C:
3792 tmp |= PIPE_C_SCRAMBLE_RESET;
3793 break;
3794 default:
3795 return -EINVAL;
3796 }
8d2f24ca
DV
3797 I915_WRITE(PORT_DFT2_G4X, tmp);
3798 }
3799
7ac0129b
DV
3800 return 0;
3801}
3802
4b79ebf7 3803static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3804 enum pipe pipe,
3805 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3806 uint32_t *val)
3807{
84093603
DV
3808 struct drm_i915_private *dev_priv = dev->dev_private;
3809 bool need_stable_symbols = false;
3810
46a19188
DV
3811 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3812 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3813 if (ret)
3814 return ret;
3815 }
3816
3817 switch (*source) {
4b79ebf7
DV
3818 case INTEL_PIPE_CRC_SOURCE_PIPE:
3819 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3820 break;
3821 case INTEL_PIPE_CRC_SOURCE_TV:
3822 if (!SUPPORTS_TV(dev))
3823 return -EINVAL;
3824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3825 break;
3826 case INTEL_PIPE_CRC_SOURCE_DP_B:
3827 if (!IS_G4X(dev))
3828 return -EINVAL;
3829 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3830 need_stable_symbols = true;
4b79ebf7
DV
3831 break;
3832 case INTEL_PIPE_CRC_SOURCE_DP_C:
3833 if (!IS_G4X(dev))
3834 return -EINVAL;
3835 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3836 need_stable_symbols = true;
4b79ebf7
DV
3837 break;
3838 case INTEL_PIPE_CRC_SOURCE_DP_D:
3839 if (!IS_G4X(dev))
3840 return -EINVAL;
3841 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3842 need_stable_symbols = true;
4b79ebf7
DV
3843 break;
3844 case INTEL_PIPE_CRC_SOURCE_NONE:
3845 *val = 0;
3846 break;
3847 default:
3848 return -EINVAL;
3849 }
3850
84093603
DV
3851 /*
3852 * When the pipe CRC tap point is after the transcoders we need
3853 * to tweak symbol-level features to produce a deterministic series of
3854 * symbols for a given frame. We need to reset those features only once
3855 * a frame (instead of every nth symbol):
3856 * - DC-balance: used to ensure a better clock recovery from the data
3857 * link (SDVO)
3858 * - DisplayPort scrambling: used for EMI reduction
3859 */
3860 if (need_stable_symbols) {
3861 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3862
3863 WARN_ON(!IS_G4X(dev));
3864
3865 I915_WRITE(PORT_DFT_I9XX,
3866 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3867
3868 if (pipe == PIPE_A)
3869 tmp |= PIPE_A_SCRAMBLE_RESET;
3870 else
3871 tmp |= PIPE_B_SCRAMBLE_RESET;
3872
3873 I915_WRITE(PORT_DFT2_G4X, tmp);
3874 }
3875
4b79ebf7
DV
3876 return 0;
3877}
3878
8d2f24ca
DV
3879static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3880 enum pipe pipe)
3881{
3882 struct drm_i915_private *dev_priv = dev->dev_private;
3883 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3884
eb736679
VS
3885 switch (pipe) {
3886 case PIPE_A:
8d2f24ca 3887 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3888 break;
3889 case PIPE_B:
8d2f24ca 3890 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3891 break;
3892 case PIPE_C:
3893 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3894 break;
3895 default:
3896 return;
3897 }
8d2f24ca
DV
3898 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3899 tmp &= ~DC_BALANCE_RESET_VLV;
3900 I915_WRITE(PORT_DFT2_G4X, tmp);
3901
3902}
3903
84093603
DV
3904static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3905 enum pipe pipe)
3906{
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3909
3910 if (pipe == PIPE_A)
3911 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3912 else
3913 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3914 I915_WRITE(PORT_DFT2_G4X, tmp);
3915
3916 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3917 I915_WRITE(PORT_DFT_I9XX,
3918 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3919 }
3920}
3921
46a19188 3922static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3923 uint32_t *val)
3924{
46a19188
DV
3925 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3926 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3927
3928 switch (*source) {
5b3a856b
DV
3929 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3930 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3931 break;
3932 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3933 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3934 break;
5b3a856b
DV
3935 case INTEL_PIPE_CRC_SOURCE_PIPE:
3936 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3937 break;
3d099a05 3938 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3939 *val = 0;
3940 break;
3d099a05
DV
3941 default:
3942 return -EINVAL;
5b3a856b
DV
3943 }
3944
3945 return 0;
3946}
3947
c4e2d043 3948static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3949{
3950 struct drm_i915_private *dev_priv = dev->dev_private;
3951 struct intel_crtc *crtc =
3952 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3953 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3954 struct drm_atomic_state *state;
3955 int ret = 0;
fabf6e51
DV
3956
3957 drm_modeset_lock_all(dev);
c4e2d043
ML
3958 state = drm_atomic_state_alloc(dev);
3959 if (!state) {
3960 ret = -ENOMEM;
3961 goto out;
fabf6e51 3962 }
fabf6e51 3963
c4e2d043
ML
3964 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3965 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3966 if (IS_ERR(pipe_config)) {
3967 ret = PTR_ERR(pipe_config);
3968 goto out;
3969 }
fabf6e51 3970
c4e2d043
ML
3971 pipe_config->pch_pfit.force_thru = enable;
3972 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3973 pipe_config->pch_pfit.enabled != enable)
3974 pipe_config->base.connectors_changed = true;
1b509259 3975
c4e2d043
ML
3976 ret = drm_atomic_commit(state);
3977out:
fabf6e51 3978 drm_modeset_unlock_all(dev);
c4e2d043
ML
3979 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3980 if (ret)
3981 drm_atomic_state_free(state);
fabf6e51
DV
3982}
3983
3984static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3985 enum pipe pipe,
3986 enum intel_pipe_crc_source *source,
5b3a856b
DV
3987 uint32_t *val)
3988{
46a19188
DV
3989 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3990 *source = INTEL_PIPE_CRC_SOURCE_PF;
3991
3992 switch (*source) {
5b3a856b
DV
3993 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3994 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3995 break;
3996 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3997 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3998 break;
3999 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4000 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4001 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4002
5b3a856b
DV
4003 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4004 break;
3d099a05 4005 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4006 *val = 0;
4007 break;
3d099a05
DV
4008 default:
4009 return -EINVAL;
5b3a856b
DV
4010 }
4011
4012 return 0;
4013}
4014
926321d5
DV
4015static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4016 enum intel_pipe_crc_source source)
4017{
4018 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4019 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4020 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4021 pipe));
e129649b 4022 enum intel_display_power_domain power_domain;
432f3342 4023 u32 val = 0; /* shut up gcc */
5b3a856b 4024 int ret;
926321d5 4025
cc3da175
DL
4026 if (pipe_crc->source == source)
4027 return 0;
4028
ae676fcd
DL
4029 /* forbid changing the source without going back to 'none' */
4030 if (pipe_crc->source && source)
4031 return -EINVAL;
4032
e129649b
ID
4033 power_domain = POWER_DOMAIN_PIPE(pipe);
4034 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4035 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4036 return -EIO;
4037 }
4038
52f843f6 4039 if (IS_GEN2(dev))
46a19188 4040 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4041 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4042 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4043 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4044 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4045 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4046 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4047 else
fabf6e51 4048 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4049
4050 if (ret != 0)
e129649b 4051 goto out;
5b3a856b 4052
4b584369
DL
4053 /* none -> real source transition */
4054 if (source) {
4252fbc3
VS
4055 struct intel_pipe_crc_entry *entries;
4056
7cd6ccff
DL
4057 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4058 pipe_name(pipe), pipe_crc_source_name(source));
4059
3cf54b34
VS
4060 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4061 sizeof(pipe_crc->entries[0]),
4252fbc3 4062 GFP_KERNEL);
e129649b
ID
4063 if (!entries) {
4064 ret = -ENOMEM;
4065 goto out;
4066 }
e5f75aca 4067
8c740dce
PZ
4068 /*
4069 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4070 * enabled and disabled dynamically based on package C states,
4071 * user space can't make reliable use of the CRCs, so let's just
4072 * completely disable it.
4073 */
4074 hsw_disable_ips(crtc);
4075
d538bbdf 4076 spin_lock_irq(&pipe_crc->lock);
64387b61 4077 kfree(pipe_crc->entries);
4252fbc3 4078 pipe_crc->entries = entries;
d538bbdf
DL
4079 pipe_crc->head = 0;
4080 pipe_crc->tail = 0;
4081 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4082 }
4083
cc3da175 4084 pipe_crc->source = source;
926321d5 4085
926321d5
DV
4086 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4087 POSTING_READ(PIPE_CRC_CTL(pipe));
4088
e5f75aca
DL
4089 /* real source -> none transition */
4090 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4091 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4092 struct intel_crtc *crtc =
4093 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4094
7cd6ccff
DL
4095 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4096 pipe_name(pipe));
4097
a33d7105 4098 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4099 if (crtc->base.state->active)
a33d7105
DV
4100 intel_wait_for_vblank(dev, pipe);
4101 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4102
d538bbdf
DL
4103 spin_lock_irq(&pipe_crc->lock);
4104 entries = pipe_crc->entries;
e5f75aca 4105 pipe_crc->entries = NULL;
9ad6d99f
VS
4106 pipe_crc->head = 0;
4107 pipe_crc->tail = 0;
d538bbdf
DL
4108 spin_unlock_irq(&pipe_crc->lock);
4109
4110 kfree(entries);
84093603
DV
4111
4112 if (IS_G4X(dev))
4113 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4114 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4115 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4116 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4117 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4118
4119 hsw_enable_ips(crtc);
e5f75aca
DL
4120 }
4121
e129649b
ID
4122 ret = 0;
4123
4124out:
4125 intel_display_power_put(dev_priv, power_domain);
4126
4127 return ret;
926321d5
DV
4128}
4129
4130/*
4131 * Parse pipe CRC command strings:
b94dec87
DL
4132 * command: wsp* object wsp+ name wsp+ source wsp*
4133 * object: 'pipe'
4134 * name: (A | B | C)
926321d5
DV
4135 * source: (none | plane1 | plane2 | pf)
4136 * wsp: (#0x20 | #0x9 | #0xA)+
4137 *
4138 * eg.:
b94dec87
DL
4139 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4140 * "pipe A none" -> Stop CRC
926321d5 4141 */
bd9db02f 4142static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4143{
4144 int n_words = 0;
4145
4146 while (*buf) {
4147 char *end;
4148
4149 /* skip leading white space */
4150 buf = skip_spaces(buf);
4151 if (!*buf)
4152 break; /* end of buffer */
4153
4154 /* find end of word */
4155 for (end = buf; *end && !isspace(*end); end++)
4156 ;
4157
4158 if (n_words == max_words) {
4159 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4160 max_words);
4161 return -EINVAL; /* ran out of words[] before bytes */
4162 }
4163
4164 if (*end)
4165 *end++ = '\0';
4166 words[n_words++] = buf;
4167 buf = end;
4168 }
4169
4170 return n_words;
4171}
4172
b94dec87
DL
4173enum intel_pipe_crc_object {
4174 PIPE_CRC_OBJECT_PIPE,
4175};
4176
e8dfcf78 4177static const char * const pipe_crc_objects[] = {
b94dec87
DL
4178 "pipe",
4179};
4180
4181static int
bd9db02f 4182display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4183{
4184 int i;
4185
4186 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4187 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4188 *o = i;
b94dec87
DL
4189 return 0;
4190 }
4191
4192 return -EINVAL;
4193}
4194
bd9db02f 4195static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4196{
4197 const char name = buf[0];
4198
4199 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4200 return -EINVAL;
4201
4202 *pipe = name - 'A';
4203
4204 return 0;
4205}
4206
4207static int
bd9db02f 4208display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4209{
4210 int i;
4211
4212 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4213 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4214 *s = i;
926321d5
DV
4215 return 0;
4216 }
4217
4218 return -EINVAL;
4219}
4220
bd9db02f 4221static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4222{
b94dec87 4223#define N_WORDS 3
926321d5 4224 int n_words;
b94dec87 4225 char *words[N_WORDS];
926321d5 4226 enum pipe pipe;
b94dec87 4227 enum intel_pipe_crc_object object;
926321d5
DV
4228 enum intel_pipe_crc_source source;
4229
bd9db02f 4230 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4231 if (n_words != N_WORDS) {
4232 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4233 N_WORDS);
4234 return -EINVAL;
4235 }
4236
bd9db02f 4237 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4238 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4239 return -EINVAL;
4240 }
4241
bd9db02f 4242 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4243 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4244 return -EINVAL;
4245 }
4246
bd9db02f 4247 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4248 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4249 return -EINVAL;
4250 }
4251
4252 return pipe_crc_set_source(dev, pipe, source);
4253}
4254
bd9db02f
DL
4255static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4256 size_t len, loff_t *offp)
926321d5
DV
4257{
4258 struct seq_file *m = file->private_data;
4259 struct drm_device *dev = m->private;
4260 char *tmpbuf;
4261 int ret;
4262
4263 if (len == 0)
4264 return 0;
4265
4266 if (len > PAGE_SIZE - 1) {
4267 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4268 PAGE_SIZE);
4269 return -E2BIG;
4270 }
4271
4272 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4273 if (!tmpbuf)
4274 return -ENOMEM;
4275
4276 if (copy_from_user(tmpbuf, ubuf, len)) {
4277 ret = -EFAULT;
4278 goto out;
4279 }
4280 tmpbuf[len] = '\0';
4281
bd9db02f 4282 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4283
4284out:
4285 kfree(tmpbuf);
4286 if (ret < 0)
4287 return ret;
4288
4289 *offp += len;
4290 return len;
4291}
4292
bd9db02f 4293static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4294 .owner = THIS_MODULE,
bd9db02f 4295 .open = display_crc_ctl_open,
926321d5
DV
4296 .read = seq_read,
4297 .llseek = seq_lseek,
4298 .release = single_release,
bd9db02f 4299 .write = display_crc_ctl_write
926321d5
DV
4300};
4301
eb3394fa
TP
4302static ssize_t i915_displayport_test_active_write(struct file *file,
4303 const char __user *ubuf,
4304 size_t len, loff_t *offp)
4305{
4306 char *input_buffer;
4307 int status = 0;
eb3394fa
TP
4308 struct drm_device *dev;
4309 struct drm_connector *connector;
4310 struct list_head *connector_list;
4311 struct intel_dp *intel_dp;
4312 int val = 0;
4313
9aaffa34 4314 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4315
eb3394fa
TP
4316 connector_list = &dev->mode_config.connector_list;
4317
4318 if (len == 0)
4319 return 0;
4320
4321 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4322 if (!input_buffer)
4323 return -ENOMEM;
4324
4325 if (copy_from_user(input_buffer, ubuf, len)) {
4326 status = -EFAULT;
4327 goto out;
4328 }
4329
4330 input_buffer[len] = '\0';
4331 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4332
4333 list_for_each_entry(connector, connector_list, head) {
4334
4335 if (connector->connector_type !=
4336 DRM_MODE_CONNECTOR_DisplayPort)
4337 continue;
4338
b8bb08ec 4339 if (connector->status == connector_status_connected &&
eb3394fa
TP
4340 connector->encoder != NULL) {
4341 intel_dp = enc_to_intel_dp(connector->encoder);
4342 status = kstrtoint(input_buffer, 10, &val);
4343 if (status < 0)
4344 goto out;
4345 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4346 /* To prevent erroneous activation of the compliance
4347 * testing code, only accept an actual value of 1 here
4348 */
4349 if (val == 1)
4350 intel_dp->compliance_test_active = 1;
4351 else
4352 intel_dp->compliance_test_active = 0;
4353 }
4354 }
4355out:
4356 kfree(input_buffer);
4357 if (status < 0)
4358 return status;
4359
4360 *offp += len;
4361 return len;
4362}
4363
4364static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4365{
4366 struct drm_device *dev = m->private;
4367 struct drm_connector *connector;
4368 struct list_head *connector_list = &dev->mode_config.connector_list;
4369 struct intel_dp *intel_dp;
4370
eb3394fa
TP
4371 list_for_each_entry(connector, connector_list, head) {
4372
4373 if (connector->connector_type !=
4374 DRM_MODE_CONNECTOR_DisplayPort)
4375 continue;
4376
4377 if (connector->status == connector_status_connected &&
4378 connector->encoder != NULL) {
4379 intel_dp = enc_to_intel_dp(connector->encoder);
4380 if (intel_dp->compliance_test_active)
4381 seq_puts(m, "1");
4382 else
4383 seq_puts(m, "0");
4384 } else
4385 seq_puts(m, "0");
4386 }
4387
4388 return 0;
4389}
4390
4391static int i915_displayport_test_active_open(struct inode *inode,
4392 struct file *file)
4393{
4394 struct drm_device *dev = inode->i_private;
4395
4396 return single_open(file, i915_displayport_test_active_show, dev);
4397}
4398
4399static const struct file_operations i915_displayport_test_active_fops = {
4400 .owner = THIS_MODULE,
4401 .open = i915_displayport_test_active_open,
4402 .read = seq_read,
4403 .llseek = seq_lseek,
4404 .release = single_release,
4405 .write = i915_displayport_test_active_write
4406};
4407
4408static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4409{
4410 struct drm_device *dev = m->private;
4411 struct drm_connector *connector;
4412 struct list_head *connector_list = &dev->mode_config.connector_list;
4413 struct intel_dp *intel_dp;
4414
eb3394fa
TP
4415 list_for_each_entry(connector, connector_list, head) {
4416
4417 if (connector->connector_type !=
4418 DRM_MODE_CONNECTOR_DisplayPort)
4419 continue;
4420
4421 if (connector->status == connector_status_connected &&
4422 connector->encoder != NULL) {
4423 intel_dp = enc_to_intel_dp(connector->encoder);
4424 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4425 } else
4426 seq_puts(m, "0");
4427 }
4428
4429 return 0;
4430}
4431static int i915_displayport_test_data_open(struct inode *inode,
4432 struct file *file)
4433{
4434 struct drm_device *dev = inode->i_private;
4435
4436 return single_open(file, i915_displayport_test_data_show, dev);
4437}
4438
4439static const struct file_operations i915_displayport_test_data_fops = {
4440 .owner = THIS_MODULE,
4441 .open = i915_displayport_test_data_open,
4442 .read = seq_read,
4443 .llseek = seq_lseek,
4444 .release = single_release
4445};
4446
4447static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4448{
4449 struct drm_device *dev = m->private;
4450 struct drm_connector *connector;
4451 struct list_head *connector_list = &dev->mode_config.connector_list;
4452 struct intel_dp *intel_dp;
4453
eb3394fa
TP
4454 list_for_each_entry(connector, connector_list, head) {
4455
4456 if (connector->connector_type !=
4457 DRM_MODE_CONNECTOR_DisplayPort)
4458 continue;
4459
4460 if (connector->status == connector_status_connected &&
4461 connector->encoder != NULL) {
4462 intel_dp = enc_to_intel_dp(connector->encoder);
4463 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4464 } else
4465 seq_puts(m, "0");
4466 }
4467
4468 return 0;
4469}
4470
4471static int i915_displayport_test_type_open(struct inode *inode,
4472 struct file *file)
4473{
4474 struct drm_device *dev = inode->i_private;
4475
4476 return single_open(file, i915_displayport_test_type_show, dev);
4477}
4478
4479static const struct file_operations i915_displayport_test_type_fops = {
4480 .owner = THIS_MODULE,
4481 .open = i915_displayport_test_type_open,
4482 .read = seq_read,
4483 .llseek = seq_lseek,
4484 .release = single_release
4485};
4486
97e94b22 4487static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4488{
4489 struct drm_device *dev = m->private;
369a1342 4490 int level;
de38b95c
VS
4491 int num_levels;
4492
4493 if (IS_CHERRYVIEW(dev))
4494 num_levels = 3;
4495 else if (IS_VALLEYVIEW(dev))
4496 num_levels = 1;
4497 else
4498 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4499
4500 drm_modeset_lock_all(dev);
4501
4502 for (level = 0; level < num_levels; level++) {
4503 unsigned int latency = wm[level];
4504
97e94b22
DL
4505 /*
4506 * - WM1+ latency values in 0.5us units
de38b95c 4507 * - latencies are in us on gen9/vlv/chv
97e94b22 4508 */
666a4537
WB
4509 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4510 IS_CHERRYVIEW(dev))
97e94b22
DL
4511 latency *= 10;
4512 else if (level > 0)
369a1342
VS
4513 latency *= 5;
4514
4515 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4516 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4517 }
4518
4519 drm_modeset_unlock_all(dev);
4520}
4521
4522static int pri_wm_latency_show(struct seq_file *m, void *data)
4523{
4524 struct drm_device *dev = m->private;
97e94b22
DL
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 const uint16_t *latencies;
4527
4528 if (INTEL_INFO(dev)->gen >= 9)
4529 latencies = dev_priv->wm.skl_latency;
4530 else
4531 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4532
97e94b22 4533 wm_latency_show(m, latencies);
369a1342
VS
4534
4535 return 0;
4536}
4537
4538static int spr_wm_latency_show(struct seq_file *m, void *data)
4539{
4540 struct drm_device *dev = m->private;
97e94b22
DL
4541 struct drm_i915_private *dev_priv = dev->dev_private;
4542 const uint16_t *latencies;
4543
4544 if (INTEL_INFO(dev)->gen >= 9)
4545 latencies = dev_priv->wm.skl_latency;
4546 else
4547 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4548
97e94b22 4549 wm_latency_show(m, latencies);
369a1342
VS
4550
4551 return 0;
4552}
4553
4554static int cur_wm_latency_show(struct seq_file *m, void *data)
4555{
4556 struct drm_device *dev = m->private;
97e94b22
DL
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558 const uint16_t *latencies;
4559
4560 if (INTEL_INFO(dev)->gen >= 9)
4561 latencies = dev_priv->wm.skl_latency;
4562 else
4563 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4564
97e94b22 4565 wm_latency_show(m, latencies);
369a1342
VS
4566
4567 return 0;
4568}
4569
4570static int pri_wm_latency_open(struct inode *inode, struct file *file)
4571{
4572 struct drm_device *dev = inode->i_private;
4573
de38b95c 4574 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4575 return -ENODEV;
4576
4577 return single_open(file, pri_wm_latency_show, dev);
4578}
4579
4580static int spr_wm_latency_open(struct inode *inode, struct file *file)
4581{
4582 struct drm_device *dev = inode->i_private;
4583
9ad0257c 4584 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4585 return -ENODEV;
4586
4587 return single_open(file, spr_wm_latency_show, dev);
4588}
4589
4590static int cur_wm_latency_open(struct inode *inode, struct file *file)
4591{
4592 struct drm_device *dev = inode->i_private;
4593
9ad0257c 4594 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4595 return -ENODEV;
4596
4597 return single_open(file, cur_wm_latency_show, dev);
4598}
4599
4600static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4601 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4602{
4603 struct seq_file *m = file->private_data;
4604 struct drm_device *dev = m->private;
97e94b22 4605 uint16_t new[8] = { 0 };
de38b95c 4606 int num_levels;
369a1342
VS
4607 int level;
4608 int ret;
4609 char tmp[32];
4610
de38b95c
VS
4611 if (IS_CHERRYVIEW(dev))
4612 num_levels = 3;
4613 else if (IS_VALLEYVIEW(dev))
4614 num_levels = 1;
4615 else
4616 num_levels = ilk_wm_max_level(dev) + 1;
4617
369a1342
VS
4618 if (len >= sizeof(tmp))
4619 return -EINVAL;
4620
4621 if (copy_from_user(tmp, ubuf, len))
4622 return -EFAULT;
4623
4624 tmp[len] = '\0';
4625
97e94b22
DL
4626 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4627 &new[0], &new[1], &new[2], &new[3],
4628 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4629 if (ret != num_levels)
4630 return -EINVAL;
4631
4632 drm_modeset_lock_all(dev);
4633
4634 for (level = 0; level < num_levels; level++)
4635 wm[level] = new[level];
4636
4637 drm_modeset_unlock_all(dev);
4638
4639 return len;
4640}
4641
4642
4643static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4644 size_t len, loff_t *offp)
4645{
4646 struct seq_file *m = file->private_data;
4647 struct drm_device *dev = m->private;
97e94b22
DL
4648 struct drm_i915_private *dev_priv = dev->dev_private;
4649 uint16_t *latencies;
369a1342 4650
97e94b22
DL
4651 if (INTEL_INFO(dev)->gen >= 9)
4652 latencies = dev_priv->wm.skl_latency;
4653 else
4654 latencies = to_i915(dev)->wm.pri_latency;
4655
4656 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4657}
4658
4659static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4660 size_t len, loff_t *offp)
4661{
4662 struct seq_file *m = file->private_data;
4663 struct drm_device *dev = m->private;
97e94b22
DL
4664 struct drm_i915_private *dev_priv = dev->dev_private;
4665 uint16_t *latencies;
369a1342 4666
97e94b22
DL
4667 if (INTEL_INFO(dev)->gen >= 9)
4668 latencies = dev_priv->wm.skl_latency;
4669 else
4670 latencies = to_i915(dev)->wm.spr_latency;
4671
4672 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4673}
4674
4675static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4676 size_t len, loff_t *offp)
4677{
4678 struct seq_file *m = file->private_data;
4679 struct drm_device *dev = m->private;
97e94b22
DL
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 uint16_t *latencies;
4682
4683 if (INTEL_INFO(dev)->gen >= 9)
4684 latencies = dev_priv->wm.skl_latency;
4685 else
4686 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4687
97e94b22 4688 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4689}
4690
4691static const struct file_operations i915_pri_wm_latency_fops = {
4692 .owner = THIS_MODULE,
4693 .open = pri_wm_latency_open,
4694 .read = seq_read,
4695 .llseek = seq_lseek,
4696 .release = single_release,
4697 .write = pri_wm_latency_write
4698};
4699
4700static const struct file_operations i915_spr_wm_latency_fops = {
4701 .owner = THIS_MODULE,
4702 .open = spr_wm_latency_open,
4703 .read = seq_read,
4704 .llseek = seq_lseek,
4705 .release = single_release,
4706 .write = spr_wm_latency_write
4707};
4708
4709static const struct file_operations i915_cur_wm_latency_fops = {
4710 .owner = THIS_MODULE,
4711 .open = cur_wm_latency_open,
4712 .read = seq_read,
4713 .llseek = seq_lseek,
4714 .release = single_release,
4715 .write = cur_wm_latency_write
4716};
4717
647416f9
KC
4718static int
4719i915_wedged_get(void *data, u64 *val)
f3cd474b 4720{
647416f9 4721 struct drm_device *dev = data;
e277a1f8 4722 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4723
647416f9 4724 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4725
647416f9 4726 return 0;
f3cd474b
CW
4727}
4728
647416f9
KC
4729static int
4730i915_wedged_set(void *data, u64 val)
f3cd474b 4731{
647416f9 4732 struct drm_device *dev = data;
d46c0517
ID
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734
b8d24a06
MK
4735 /*
4736 * There is no safeguard against this debugfs entry colliding
4737 * with the hangcheck calling same i915_handle_error() in
4738 * parallel, causing an explosion. For now we assume that the
4739 * test harness is responsible enough not to inject gpu hangs
4740 * while it is writing to 'i915_wedged'
4741 */
4742
4743 if (i915_reset_in_progress(&dev_priv->gpu_error))
4744 return -EAGAIN;
4745
d46c0517 4746 intel_runtime_pm_get(dev_priv);
f3cd474b 4747
58174462
MK
4748 i915_handle_error(dev, val,
4749 "Manually setting wedged to %llu", val);
d46c0517
ID
4750
4751 intel_runtime_pm_put(dev_priv);
4752
647416f9 4753 return 0;
f3cd474b
CW
4754}
4755
647416f9
KC
4756DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4757 i915_wedged_get, i915_wedged_set,
3a3b4f98 4758 "%llu\n");
f3cd474b 4759
647416f9
KC
4760static int
4761i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4762{
647416f9 4763 struct drm_device *dev = data;
e277a1f8 4764 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4765
647416f9 4766 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4767
647416f9 4768 return 0;
e5eb3d63
DV
4769}
4770
647416f9
KC
4771static int
4772i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4773{
647416f9 4774 struct drm_device *dev = data;
e5eb3d63 4775 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4776 int ret;
e5eb3d63 4777
647416f9 4778 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4779
22bcfc6a
DV
4780 ret = mutex_lock_interruptible(&dev->struct_mutex);
4781 if (ret)
4782 return ret;
4783
99584db3 4784 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4785 mutex_unlock(&dev->struct_mutex);
4786
647416f9 4787 return 0;
e5eb3d63
DV
4788}
4789
647416f9
KC
4790DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4791 i915_ring_stop_get, i915_ring_stop_set,
4792 "0x%08llx\n");
d5442303 4793
094f9a54
CW
4794static int
4795i915_ring_missed_irq_get(void *data, u64 *val)
4796{
4797 struct drm_device *dev = data;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
4799
4800 *val = dev_priv->gpu_error.missed_irq_rings;
4801 return 0;
4802}
4803
4804static int
4805i915_ring_missed_irq_set(void *data, u64 val)
4806{
4807 struct drm_device *dev = data;
4808 struct drm_i915_private *dev_priv = dev->dev_private;
4809 int ret;
4810
4811 /* Lock against concurrent debugfs callers */
4812 ret = mutex_lock_interruptible(&dev->struct_mutex);
4813 if (ret)
4814 return ret;
4815 dev_priv->gpu_error.missed_irq_rings = val;
4816 mutex_unlock(&dev->struct_mutex);
4817
4818 return 0;
4819}
4820
4821DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4822 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4823 "0x%08llx\n");
4824
4825static int
4826i915_ring_test_irq_get(void *data, u64 *val)
4827{
4828 struct drm_device *dev = data;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830
4831 *val = dev_priv->gpu_error.test_irq_rings;
4832
4833 return 0;
4834}
4835
4836static int
4837i915_ring_test_irq_set(void *data, u64 val)
4838{
4839 struct drm_device *dev = data;
4840 struct drm_i915_private *dev_priv = dev->dev_private;
4841 int ret;
4842
4843 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4844
4845 /* Lock against concurrent debugfs callers */
4846 ret = mutex_lock_interruptible(&dev->struct_mutex);
4847 if (ret)
4848 return ret;
4849
4850 dev_priv->gpu_error.test_irq_rings = val;
4851 mutex_unlock(&dev->struct_mutex);
4852
4853 return 0;
4854}
4855
4856DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4857 i915_ring_test_irq_get, i915_ring_test_irq_set,
4858 "0x%08llx\n");
4859
dd624afd
CW
4860#define DROP_UNBOUND 0x1
4861#define DROP_BOUND 0x2
4862#define DROP_RETIRE 0x4
4863#define DROP_ACTIVE 0x8
4864#define DROP_ALL (DROP_UNBOUND | \
4865 DROP_BOUND | \
4866 DROP_RETIRE | \
4867 DROP_ACTIVE)
647416f9
KC
4868static int
4869i915_drop_caches_get(void *data, u64 *val)
dd624afd 4870{
647416f9 4871 *val = DROP_ALL;
dd624afd 4872
647416f9 4873 return 0;
dd624afd
CW
4874}
4875
647416f9
KC
4876static int
4877i915_drop_caches_set(void *data, u64 val)
dd624afd 4878{
647416f9 4879 struct drm_device *dev = data;
dd624afd 4880 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4881 int ret;
dd624afd 4882
2f9fe5ff 4883 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4884
4885 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4886 * on ioctls on -EAGAIN. */
4887 ret = mutex_lock_interruptible(&dev->struct_mutex);
4888 if (ret)
4889 return ret;
4890
4891 if (val & DROP_ACTIVE) {
4892 ret = i915_gpu_idle(dev);
4893 if (ret)
4894 goto unlock;
4895 }
4896
4897 if (val & (DROP_RETIRE | DROP_ACTIVE))
4898 i915_gem_retire_requests(dev);
4899
21ab4e74
CW
4900 if (val & DROP_BOUND)
4901 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4902
21ab4e74
CW
4903 if (val & DROP_UNBOUND)
4904 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4905
4906unlock:
4907 mutex_unlock(&dev->struct_mutex);
4908
647416f9 4909 return ret;
dd624afd
CW
4910}
4911
647416f9
KC
4912DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4913 i915_drop_caches_get, i915_drop_caches_set,
4914 "0x%08llx\n");
dd624afd 4915
647416f9
KC
4916static int
4917i915_max_freq_get(void *data, u64 *val)
358733e9 4918{
647416f9 4919 struct drm_device *dev = data;
e277a1f8 4920 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4921 int ret;
004777cb 4922
daa3afb2 4923 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4924 return -ENODEV;
4925
5c9669ce
TR
4926 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4927
4fc688ce 4928 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4929 if (ret)
4930 return ret;
358733e9 4931
7c59a9c1 4932 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4933 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4934
647416f9 4935 return 0;
358733e9
JB
4936}
4937
647416f9
KC
4938static int
4939i915_max_freq_set(void *data, u64 val)
358733e9 4940{
647416f9 4941 struct drm_device *dev = data;
358733e9 4942 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4943 u32 hw_max, hw_min;
647416f9 4944 int ret;
004777cb 4945
daa3afb2 4946 if (INTEL_INFO(dev)->gen < 6)
004777cb 4947 return -ENODEV;
358733e9 4948
5c9669ce
TR
4949 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4950
647416f9 4951 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4952
4fc688ce 4953 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4954 if (ret)
4955 return ret;
4956
358733e9
JB
4957 /*
4958 * Turbo will still be enabled, but won't go above the set value.
4959 */
bc4d91f6 4960 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4961
bc4d91f6
AG
4962 hw_max = dev_priv->rps.max_freq;
4963 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4964
b39fb297 4965 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4966 mutex_unlock(&dev_priv->rps.hw_lock);
4967 return -EINVAL;
0a073b84
JB
4968 }
4969
b39fb297 4970 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4971
ffe02b40 4972 intel_set_rps(dev, val);
dd0a1aa1 4973
4fc688ce 4974 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4975
647416f9 4976 return 0;
358733e9
JB
4977}
4978
647416f9
KC
4979DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4980 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4981 "%llu\n");
358733e9 4982
647416f9
KC
4983static int
4984i915_min_freq_get(void *data, u64 *val)
1523c310 4985{
647416f9 4986 struct drm_device *dev = data;
e277a1f8 4987 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4988 int ret;
004777cb 4989
daa3afb2 4990 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4991 return -ENODEV;
4992
5c9669ce
TR
4993 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4994
4fc688ce 4995 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4996 if (ret)
4997 return ret;
1523c310 4998
7c59a9c1 4999 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5000 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5001
647416f9 5002 return 0;
1523c310
JB
5003}
5004
647416f9
KC
5005static int
5006i915_min_freq_set(void *data, u64 val)
1523c310 5007{
647416f9 5008 struct drm_device *dev = data;
1523c310 5009 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5010 u32 hw_max, hw_min;
647416f9 5011 int ret;
004777cb 5012
daa3afb2 5013 if (INTEL_INFO(dev)->gen < 6)
004777cb 5014 return -ENODEV;
1523c310 5015
5c9669ce
TR
5016 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5017
647416f9 5018 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5019
4fc688ce 5020 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5021 if (ret)
5022 return ret;
5023
1523c310
JB
5024 /*
5025 * Turbo will still be enabled, but won't go below the set value.
5026 */
bc4d91f6 5027 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5028
bc4d91f6
AG
5029 hw_max = dev_priv->rps.max_freq;
5030 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5031
b39fb297 5032 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5033 mutex_unlock(&dev_priv->rps.hw_lock);
5034 return -EINVAL;
0a073b84 5035 }
dd0a1aa1 5036
b39fb297 5037 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5038
ffe02b40 5039 intel_set_rps(dev, val);
dd0a1aa1 5040
4fc688ce 5041 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5042
647416f9 5043 return 0;
1523c310
JB
5044}
5045
647416f9
KC
5046DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5047 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5048 "%llu\n");
1523c310 5049
647416f9
KC
5050static int
5051i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5052{
647416f9 5053 struct drm_device *dev = data;
e277a1f8 5054 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5055 u32 snpcr;
647416f9 5056 int ret;
07b7ddd9 5057
004777cb
DV
5058 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5059 return -ENODEV;
5060
22bcfc6a
DV
5061 ret = mutex_lock_interruptible(&dev->struct_mutex);
5062 if (ret)
5063 return ret;
c8c8fb33 5064 intel_runtime_pm_get(dev_priv);
22bcfc6a 5065
07b7ddd9 5066 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5067
5068 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5069 mutex_unlock(&dev_priv->dev->struct_mutex);
5070
647416f9 5071 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5072
647416f9 5073 return 0;
07b7ddd9
JB
5074}
5075
647416f9
KC
5076static int
5077i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5078{
647416f9 5079 struct drm_device *dev = data;
07b7ddd9 5080 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5081 u32 snpcr;
07b7ddd9 5082
004777cb
DV
5083 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5084 return -ENODEV;
5085
647416f9 5086 if (val > 3)
07b7ddd9
JB
5087 return -EINVAL;
5088
c8c8fb33 5089 intel_runtime_pm_get(dev_priv);
647416f9 5090 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5091
5092 /* Update the cache sharing policy here as well */
5093 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5094 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5095 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5096 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5097
c8c8fb33 5098 intel_runtime_pm_put(dev_priv);
647416f9 5099 return 0;
07b7ddd9
JB
5100}
5101
647416f9
KC
5102DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5103 i915_cache_sharing_get, i915_cache_sharing_set,
5104 "%llu\n");
07b7ddd9 5105
5d39525a
JM
5106struct sseu_dev_status {
5107 unsigned int slice_total;
5108 unsigned int subslice_total;
5109 unsigned int subslice_per_slice;
5110 unsigned int eu_total;
5111 unsigned int eu_per_subslice;
5112};
5113
5114static void cherryview_sseu_device_status(struct drm_device *dev,
5115 struct sseu_dev_status *stat)
5116{
5117 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5118 int ss_max = 2;
5d39525a
JM
5119 int ss;
5120 u32 sig1[ss_max], sig2[ss_max];
5121
5122 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5123 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5124 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5125 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5126
5127 for (ss = 0; ss < ss_max; ss++) {
5128 unsigned int eu_cnt;
5129
5130 if (sig1[ss] & CHV_SS_PG_ENABLE)
5131 /* skip disabled subslice */
5132 continue;
5133
5134 stat->slice_total = 1;
5135 stat->subslice_per_slice++;
5136 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5137 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5138 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5139 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5140 stat->eu_total += eu_cnt;
5141 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5142 }
5143 stat->subslice_total = stat->subslice_per_slice;
5144}
5145
5146static void gen9_sseu_device_status(struct drm_device *dev,
5147 struct sseu_dev_status *stat)
5148{
5149 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5150 int s_max = 3, ss_max = 4;
5d39525a
JM
5151 int s, ss;
5152 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5153
1c046bc1
JM
5154 /* BXT has a single slice and at most 3 subslices. */
5155 if (IS_BROXTON(dev)) {
5156 s_max = 1;
5157 ss_max = 3;
5158 }
5159
5160 for (s = 0; s < s_max; s++) {
5161 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5162 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5163 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5164 }
5165
5d39525a
JM
5166 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5167 GEN9_PGCTL_SSA_EU19_ACK |
5168 GEN9_PGCTL_SSA_EU210_ACK |
5169 GEN9_PGCTL_SSA_EU311_ACK;
5170 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5171 GEN9_PGCTL_SSB_EU19_ACK |
5172 GEN9_PGCTL_SSB_EU210_ACK |
5173 GEN9_PGCTL_SSB_EU311_ACK;
5174
5175 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5176 unsigned int ss_cnt = 0;
5177
5d39525a
JM
5178 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5179 /* skip disabled slice */
5180 continue;
5181
5182 stat->slice_total++;
1c046bc1 5183
ef11bdb3 5184 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5185 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5186
5d39525a
JM
5187 for (ss = 0; ss < ss_max; ss++) {
5188 unsigned int eu_cnt;
5189
1c046bc1
JM
5190 if (IS_BROXTON(dev) &&
5191 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5192 /* skip disabled subslice */
5193 continue;
5194
5195 if (IS_BROXTON(dev))
5196 ss_cnt++;
5197
5d39525a
JM
5198 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5199 eu_mask[ss%2]);
5200 stat->eu_total += eu_cnt;
5201 stat->eu_per_subslice = max(stat->eu_per_subslice,
5202 eu_cnt);
5203 }
1c046bc1
JM
5204
5205 stat->subslice_total += ss_cnt;
5206 stat->subslice_per_slice = max(stat->subslice_per_slice,
5207 ss_cnt);
5d39525a
JM
5208 }
5209}
5210
91bedd34
ŁD
5211static void broadwell_sseu_device_status(struct drm_device *dev,
5212 struct sseu_dev_status *stat)
5213{
5214 struct drm_i915_private *dev_priv = dev->dev_private;
5215 int s;
5216 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5217
5218 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5219
5220 if (stat->slice_total) {
5221 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5222 stat->subslice_total = stat->slice_total *
5223 stat->subslice_per_slice;
5224 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5225 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5226
5227 /* subtract fused off EU(s) from enabled slice(s) */
5228 for (s = 0; s < stat->slice_total; s++) {
5229 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5230
5231 stat->eu_total -= hweight8(subslice_7eu);
5232 }
5233 }
5234}
5235
3873218f
JM
5236static int i915_sseu_status(struct seq_file *m, void *unused)
5237{
5238 struct drm_info_node *node = (struct drm_info_node *) m->private;
5239 struct drm_device *dev = node->minor->dev;
5d39525a 5240 struct sseu_dev_status stat;
3873218f 5241
91bedd34 5242 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5243 return -ENODEV;
5244
5245 seq_puts(m, "SSEU Device Info\n");
5246 seq_printf(m, " Available Slice Total: %u\n",
5247 INTEL_INFO(dev)->slice_total);
5248 seq_printf(m, " Available Subslice Total: %u\n",
5249 INTEL_INFO(dev)->subslice_total);
5250 seq_printf(m, " Available Subslice Per Slice: %u\n",
5251 INTEL_INFO(dev)->subslice_per_slice);
5252 seq_printf(m, " Available EU Total: %u\n",
5253 INTEL_INFO(dev)->eu_total);
5254 seq_printf(m, " Available EU Per Subslice: %u\n",
5255 INTEL_INFO(dev)->eu_per_subslice);
5256 seq_printf(m, " Has Slice Power Gating: %s\n",
5257 yesno(INTEL_INFO(dev)->has_slice_pg));
5258 seq_printf(m, " Has Subslice Power Gating: %s\n",
5259 yesno(INTEL_INFO(dev)->has_subslice_pg));
5260 seq_printf(m, " Has EU Power Gating: %s\n",
5261 yesno(INTEL_INFO(dev)->has_eu_pg));
5262
7f992aba 5263 seq_puts(m, "SSEU Device Status\n");
5d39525a 5264 memset(&stat, 0, sizeof(stat));
5575f03a 5265 if (IS_CHERRYVIEW(dev)) {
5d39525a 5266 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5267 } else if (IS_BROADWELL(dev)) {
5268 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5269 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5270 gen9_sseu_device_status(dev, &stat);
7f992aba 5271 }
5d39525a
JM
5272 seq_printf(m, " Enabled Slice Total: %u\n",
5273 stat.slice_total);
5274 seq_printf(m, " Enabled Subslice Total: %u\n",
5275 stat.subslice_total);
5276 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5277 stat.subslice_per_slice);
5278 seq_printf(m, " Enabled EU Total: %u\n",
5279 stat.eu_total);
5280 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5281 stat.eu_per_subslice);
7f992aba 5282
3873218f
JM
5283 return 0;
5284}
5285
6d794d42
BW
5286static int i915_forcewake_open(struct inode *inode, struct file *file)
5287{
5288 struct drm_device *dev = inode->i_private;
5289 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5290
075edca4 5291 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5292 return 0;
5293
6daccb0b 5294 intel_runtime_pm_get(dev_priv);
59bad947 5295 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5296
5297 return 0;
5298}
5299
c43b5634 5300static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5301{
5302 struct drm_device *dev = inode->i_private;
5303 struct drm_i915_private *dev_priv = dev->dev_private;
5304
075edca4 5305 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5306 return 0;
5307
59bad947 5308 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5309 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5310
5311 return 0;
5312}
5313
5314static const struct file_operations i915_forcewake_fops = {
5315 .owner = THIS_MODULE,
5316 .open = i915_forcewake_open,
5317 .release = i915_forcewake_release,
5318};
5319
5320static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5321{
5322 struct drm_device *dev = minor->dev;
5323 struct dentry *ent;
5324
5325 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5326 S_IRUSR,
6d794d42
BW
5327 root, dev,
5328 &i915_forcewake_fops);
f3c5fe97
WY
5329 if (!ent)
5330 return -ENOMEM;
6d794d42 5331
8eb57294 5332 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5333}
5334
6a9c308d
DV
5335static int i915_debugfs_create(struct dentry *root,
5336 struct drm_minor *minor,
5337 const char *name,
5338 const struct file_operations *fops)
07b7ddd9
JB
5339{
5340 struct drm_device *dev = minor->dev;
5341 struct dentry *ent;
5342
6a9c308d 5343 ent = debugfs_create_file(name,
07b7ddd9
JB
5344 S_IRUGO | S_IWUSR,
5345 root, dev,
6a9c308d 5346 fops);
f3c5fe97
WY
5347 if (!ent)
5348 return -ENOMEM;
07b7ddd9 5349
6a9c308d 5350 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5351}
5352
06c5bf8c 5353static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5354 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5355 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5356 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5357 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5358 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5359 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5360 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5361 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5362 {"i915_gem_request", i915_gem_request_info, 0},
5363 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5364 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5365 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5366 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5367 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5368 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5369 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5370 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5371 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5372 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5373 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5374 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5375 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5376 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5377 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5378 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5379 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5380 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5381 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5382 {"i915_sr_status", i915_sr_status, 0},
44834a67 5383 {"i915_opregion", i915_opregion, 0},
ada8f955 5384 {"i915_vbt", i915_vbt, 0},
37811fcc 5385 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5386 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5387 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5388 {"i915_execlists", i915_execlists, 0},
f65367b5 5389 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5390 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5391 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5392 {"i915_llc", i915_llc, 0},
e91fd8c6 5393 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5394 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5395 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5396 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5397 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5398 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5399 {"i915_display_info", i915_display_info, 0},
e04934cf 5400 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5401 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5402 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5403 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5404 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5405 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5406 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5407 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5408};
27c202ad 5409#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5410
06c5bf8c 5411static const struct i915_debugfs_files {
34b9674c
DV
5412 const char *name;
5413 const struct file_operations *fops;
5414} i915_debugfs_files[] = {
5415 {"i915_wedged", &i915_wedged_fops},
5416 {"i915_max_freq", &i915_max_freq_fops},
5417 {"i915_min_freq", &i915_min_freq_fops},
5418 {"i915_cache_sharing", &i915_cache_sharing_fops},
5419 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5420 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5421 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5422 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5423 {"i915_error_state", &i915_error_state_fops},
5424 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5425 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5426 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5427 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5428 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5429 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5430 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5431 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5432 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5433};
5434
07144428
DL
5435void intel_display_crc_init(struct drm_device *dev)
5436{
5437 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5438 enum pipe pipe;
07144428 5439
055e393f 5440 for_each_pipe(dev_priv, pipe) {
b378360e 5441 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5442
d538bbdf
DL
5443 pipe_crc->opened = false;
5444 spin_lock_init(&pipe_crc->lock);
07144428
DL
5445 init_waitqueue_head(&pipe_crc->wq);
5446 }
5447}
5448
27c202ad 5449int i915_debugfs_init(struct drm_minor *minor)
2017263e 5450{
34b9674c 5451 int ret, i;
f3cd474b 5452
6d794d42 5453 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5454 if (ret)
5455 return ret;
6a9c308d 5456
07144428
DL
5457 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5458 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5459 if (ret)
5460 return ret;
5461 }
5462
34b9674c
DV
5463 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5464 ret = i915_debugfs_create(minor->debugfs_root, minor,
5465 i915_debugfs_files[i].name,
5466 i915_debugfs_files[i].fops);
5467 if (ret)
5468 return ret;
5469 }
40633219 5470
27c202ad
BG
5471 return drm_debugfs_create_files(i915_debugfs_list,
5472 I915_DEBUGFS_ENTRIES,
2017263e
BG
5473 minor->debugfs_root, minor);
5474}
5475
27c202ad 5476void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5477{
34b9674c
DV
5478 int i;
5479
27c202ad
BG
5480 drm_debugfs_remove_files(i915_debugfs_list,
5481 I915_DEBUGFS_ENTRIES, minor);
07144428 5482
6d794d42
BW
5483 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5484 1, minor);
07144428 5485
e309a997 5486 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5487 struct drm_info_list *info_list =
5488 (struct drm_info_list *)&i915_pipe_crc_data[i];
5489
5490 drm_debugfs_remove_files(info_list, 1, minor);
5491 }
5492
34b9674c
DV
5493 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5494 struct drm_info_list *info_list =
5495 (struct drm_info_list *) i915_debugfs_files[i].fops;
5496
5497 drm_debugfs_remove_files(info_list, 1, minor);
5498 }
2017263e 5499}
aa7471d2
JN
5500
5501struct dpcd_block {
5502 /* DPCD dump start address. */
5503 unsigned int offset;
5504 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5505 unsigned int end;
5506 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5507 size_t size;
5508 /* Only valid for eDP. */
5509 bool edp;
5510};
5511
5512static const struct dpcd_block i915_dpcd_debug[] = {
5513 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5514 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5515 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5516 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5517 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5518 { .offset = DP_SET_POWER },
5519 { .offset = DP_EDP_DPCD_REV },
5520 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5521 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5522 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5523};
5524
5525static int i915_dpcd_show(struct seq_file *m, void *data)
5526{
5527 struct drm_connector *connector = m->private;
5528 struct intel_dp *intel_dp =
5529 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5530 uint8_t buf[16];
5531 ssize_t err;
5532 int i;
5533
5c1a8875
MK
5534 if (connector->status != connector_status_connected)
5535 return -ENODEV;
5536
aa7471d2
JN
5537 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5538 const struct dpcd_block *b = &i915_dpcd_debug[i];
5539 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5540
5541 if (b->edp &&
5542 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5543 continue;
5544
5545 /* low tech for now */
5546 if (WARN_ON(size > sizeof(buf)))
5547 continue;
5548
5549 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5550 if (err <= 0) {
5551 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5552 size, b->offset, err);
5553 continue;
5554 }
5555
5556 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5557 }
aa7471d2
JN
5558
5559 return 0;
5560}
5561
5562static int i915_dpcd_open(struct inode *inode, struct file *file)
5563{
5564 return single_open(file, i915_dpcd_show, inode->i_private);
5565}
5566
5567static const struct file_operations i915_dpcd_fops = {
5568 .owner = THIS_MODULE,
5569 .open = i915_dpcd_open,
5570 .read = seq_read,
5571 .llseek = seq_lseek,
5572 .release = single_release,
5573};
5574
5575/**
5576 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5577 * @connector: pointer to a registered drm_connector
5578 *
5579 * Cleanup will be done by drm_connector_unregister() through a call to
5580 * drm_debugfs_connector_remove().
5581 *
5582 * Returns 0 on success, negative error codes on error.
5583 */
5584int i915_debugfs_connector_add(struct drm_connector *connector)
5585{
5586 struct dentry *root = connector->debugfs_entry;
5587
5588 /* The connector must have been registered beforehands. */
5589 if (!root)
5590 return -ENODEV;
5591
5592 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5593 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5594 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5595 &i915_dpcd_fops);
5596
5597 return 0;
5598}
This page took 0.917255 seconds and 5 git commands to generate.