Merge branch 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jack/linux-fs
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
37811fcc
CW
129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
b4716185
CW
132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
1d693bcc 134 struct i915_vma *vma;
d7f46fc4 135 int pin_count = 0;
b4716185 136 int i;
d7f46fc4 137
b4716185 138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 139 &obj->base,
481a3d43 140 obj->active ? "*" : " ",
37811fcc
CW
141 get_pin_flag(obj),
142 get_tiling_flag(obj),
1d693bcc 143 get_global_flag(obj),
a05a5862 144 obj->base.size / 1024,
37811fcc 145 obj->base.read_domains,
b4716185
CW
146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
159 if (vma->pin_count > 0)
160 pin_count++;
ba0635ff
DC
161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
163 if (obj->pin_display)
164 seq_printf(m, " (display)");
37811fcc
CW
165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 173 else
8d2fdc3f 174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
b4716185 189 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
5cef07e1 221 head = &vm->active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
5cef07e1 225 head = &vm->inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 255
2d05fa16
RV
256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
6d2b8885
CW
261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
9f25d007 265 struct drm_info_node *node = m->private;
6d2b8885
CW
266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
c44ef60e 269 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
b25cb2f8 282 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
283
284 total_obj_size += obj->base.size;
ca1543be 285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
b25cb2f8 300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
b25cb2f8 304 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
305 }
306 mutex_unlock(&dev->struct_mutex);
307
c44ef60e 308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
6299f992
CW
313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
ca1543be 315 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
316 ++count; \
317 if (obj->map_and_fenceable) { \
f343c5f6 318 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
319 ++mappable_count; \
320 } \
321 } \
0206e353 322} while (0)
6299f992 323
2db8e9d6 324struct file_stats {
6313c204 325 struct drm_i915_file_private *file_priv;
c44ef60e
MK
326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
2db8e9d6
CW
330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
6313c204 336 struct i915_vma *vma;
2db8e9d6
CW
337
338 stats->count++;
339 stats->total += obj->base.size;
340
c67a17e9
CW
341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
6313c204
CW
344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 357 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
358 continue;
359
41c52415 360 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
2db8e9d6 367 } else {
6313c204
CW
368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
41c52415 370 if (obj->active)
6313c204
CW
371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
2db8e9d6
CW
376 }
377
6313c204
CW
378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
2db8e9d6
CW
381 return 0;
382}
383
b0da1b79
CW
384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
c44ef60e 386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
493018dc
BV
396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
06fbca71 402 struct intel_engine_cs *ring;
8d9d5744 403 int i, j;
493018dc
BV
404
405 memset(&stats, 0, sizeof(stats));
406
06fbca71 407 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
06fbca71 414 }
493018dc 415
b0da1b79 416 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
417}
418
ca191b13
BW
419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
ca1543be 421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 431{
9f25d007 432 struct drm_info_node *node = m->private;
73aa808f
CW
433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 435 u32 count, mappable_count, purgeable_count;
c44ef60e 436 u64 size, mappable_size, purgeable_size;
6299f992 437 struct drm_i915_gem_object *obj;
5cef07e1 438 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 439 struct drm_file *file;
ca191b13 440 struct i915_vma *vma;
73aa808f
CW
441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
6299f992
CW
447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
35c20a60 452 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
ca191b13 457 count_vmas(&vm->active_list, mm_list);
c44ef60e 458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
459 count, mappable_count, size, mappable_size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
ca191b13 462 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
464 count, mappable_count, size, mappable_size);
465
b7abb714 466 size = count = purgeable_size = purgeable_count = 0;
35c20a60 467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 468 size += obj->base.size, ++count;
b7abb714
CW
469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
c44ef60e 472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 473
6299f992 474 size = count = mappable_size = mappable_count = 0;
35c20a60 475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 476 if (obj->fault_mappable) {
f343c5f6 477 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++count;
479 }
30154650 480 if (obj->pin_display) {
f343c5f6 481 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
482 ++mappable_count;
483 }
b7abb714
CW
484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
6299f992 488 }
c44ef60e 489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 490 purgeable_count, purgeable_size);
c44ef60e 491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 492 mappable_count, mappable_size);
c44ef60e 493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
494 count, size);
495
c44ef60e 496 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 497 dev_priv->gtt.base.total,
c44ef60e 498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 499
493018dc
BV
500 seq_putc(m, '\n');
501 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
3ec2f427 504 struct task_struct *task;
2db8e9d6
CW
505
506 memset(&stats, 0, sizeof(stats));
6313c204 507 stats.file_priv = file->driver_priv;
5b5ffff0 508 spin_lock(&file->table_lock);
2db8e9d6 509 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 510 spin_unlock(&file->table_lock);
3ec2f427
TH
511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 520 rcu_read_unlock();
2db8e9d6
CW
521 }
522
73aa808f
CW
523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
aee56cff 528static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 529{
9f25d007 530 struct drm_info_node *node = m->private;
08c18323 531 struct drm_device *dev = node->minor->dev;
1b50247a 532 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
c44ef60e 535 u64 total_obj_size, total_gtt_size;
08c18323
CW
536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
35c20a60 543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
545 continue;
546
267f0c90 547 seq_puts(m, " ");
08c18323 548 describe_obj(m, obj);
267f0c90 549 seq_putc(m, '\n');
08c18323 550 total_obj_size += obj->base.size;
ca1543be 551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
c44ef60e 557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
4e5359cd
SF
563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
9f25d007 565 struct drm_info_node *node = m->private;
4e5359cd 566 struct drm_device *dev = node->minor->dev;
d6bbafa1 567 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 568 struct intel_crtc *crtc;
8a270ebf
DV
569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
4e5359cd 574
d3fcc808 575 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
4e5359cd
SF
578 struct intel_unpin_work *work;
579
5e2d7afc 580 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
581 work = crtc->unpin_work;
582 if (work == NULL) {
9db4a9c7 583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
584 pipe, plane);
585 } else {
d6bbafa1
CW
586 u32 addr;
587
e7d841ca 588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
590 pipe, plane);
591 } else {
9db4a9c7 592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
593 pipe, plane);
594 }
3a8a946e
DV
595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
20e28fba 599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 600 ring->name,
f06cc1b9 601 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 602 dev_priv->next_seqno,
3a8a946e 603 ring->get_seqno(ring, true),
1b5a433a 604 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
1e3feefd 610 drm_crtc_vblank_count(&crtc->base));
4e5359cd 611 if (work->enable_stall_check)
267f0c90 612 seq_puts(m, "Stall check enabled, ");
4e5359cd 613 else
267f0c90 614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 616
d6bbafa1
CW
617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
4e5359cd 623 if (work->pending_flip_obj) {
d6bbafa1
CW
624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
626 }
627 }
5e2d7afc 628 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
629 }
630
8a270ebf
DV
631 mutex_unlock(&dev->struct_mutex);
632
4e5359cd
SF
633 return 0;
634}
635
493018dc
BV
636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
06fbca71 642 struct intel_engine_cs *ring;
8d9d5744
CW
643 int total = 0;
644 int ret, i, j;
493018dc
BV
645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
06fbca71 650 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
06fbca71 671 }
493018dc
BV
672 }
673
8d9d5744 674 seq_printf(m, "total: %d\n", total);
493018dc
BV
675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
2017263e
BG
681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
9f25d007 683 struct drm_info_node *node = m->private;
2017263e 684 struct drm_device *dev = node->minor->dev;
e277a1f8 685 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 686 struct intel_engine_cs *ring;
eed29a5b 687 struct drm_i915_gem_request *req;
2d1070b2 688 int ret, any, i;
de227ef0
CW
689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
2017263e 693
2d1070b2 694 any = 0;
a2c7f6fd 695 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
696 int count;
697
698 count = 0;
eed29a5b 699 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
700 count++;
701 if (count == 0)
a2c7f6fd
CW
702 continue;
703
2d1070b2 704 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 705 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
eed29a5b
DV
710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 712 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
c2c347a9 718 }
2d1070b2
CW
719
720 any++;
2017263e 721 }
de227ef0
CW
722 mutex_unlock(&dev->struct_mutex);
723
2d1070b2 724 if (any == 0)
267f0c90 725 seq_puts(m, "No requests\n");
c2c347a9 726
2017263e
BG
727 return 0;
728}
729
b2223497 730static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 731 struct intel_engine_cs *ring)
b2223497
CW
732{
733 if (ring->get_seqno) {
20e28fba 734 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 735 ring->name, ring->get_seqno(ring, false));
b2223497
CW
736 }
737}
738
2017263e
BG
739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 744 struct intel_engine_cs *ring;
1ec14ad3 745 int ret, i;
de227ef0
CW
746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
c8c8fb33 750 intel_runtime_pm_get(dev_priv);
2017263e 751
a2c7f6fd
CW
752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
de227ef0 754
c8c8fb33 755 intel_runtime_pm_put(dev_priv);
de227ef0
CW
756 mutex_unlock(&dev->struct_mutex);
757
2017263e
BG
758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
9f25d007 764 struct drm_info_node *node = m->private;
2017263e 765 struct drm_device *dev = node->minor->dev;
e277a1f8 766 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 767 struct intel_engine_cs *ring;
9db4a9c7 768 int ret, i, pipe;
de227ef0
CW
769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
c8c8fb33 773 intel_runtime_pm_get(dev_priv);
2017263e 774
74e1ca8c 775 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
055e393f 787 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
055e393f 827 for_each_pipe(dev_priv, pipe) {
02f9f5e6
ID
828 enum intel_display_power_domain power_domain;
829
830 power_domain = POWER_DOMAIN_PIPE(pipe);
831 if (!intel_display_power_get_if_enabled(dev_priv,
832 power_domain)) {
22c59960
PZ
833 seq_printf(m, "Pipe %c power disabled\n",
834 pipe_name(pipe));
835 continue;
836 }
a123f157 837 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 840 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 843 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
844 pipe_name(pipe),
845 I915_READ(GEN8_DE_PIPE_IER(pipe)));
02f9f5e6
ID
846
847 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
848 }
849
850 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IMR));
852 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
853 I915_READ(GEN8_DE_PORT_IIR));
854 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
855 I915_READ(GEN8_DE_PORT_IER));
856
857 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IMR));
859 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
860 I915_READ(GEN8_DE_MISC_IIR));
861 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
862 I915_READ(GEN8_DE_MISC_IER));
863
864 seq_printf(m, "PCU interrupt mask:\t%08x\n",
865 I915_READ(GEN8_PCU_IMR));
866 seq_printf(m, "PCU interrupt identity:\t%08x\n",
867 I915_READ(GEN8_PCU_IIR));
868 seq_printf(m, "PCU interrupt enable:\t%08x\n",
869 I915_READ(GEN8_PCU_IER));
870 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
871 seq_printf(m, "Display IER:\t%08x\n",
872 I915_READ(VLV_IER));
873 seq_printf(m, "Display IIR:\t%08x\n",
874 I915_READ(VLV_IIR));
875 seq_printf(m, "Display IIR_RW:\t%08x\n",
876 I915_READ(VLV_IIR_RW));
877 seq_printf(m, "Display IMR:\t%08x\n",
878 I915_READ(VLV_IMR));
055e393f 879 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
880 seq_printf(m, "Pipe %c stat:\t%08x\n",
881 pipe_name(pipe),
882 I915_READ(PIPESTAT(pipe)));
883
884 seq_printf(m, "Master IER:\t%08x\n",
885 I915_READ(VLV_MASTER_IER));
886
887 seq_printf(m, "Render IER:\t%08x\n",
888 I915_READ(GTIER));
889 seq_printf(m, "Render IIR:\t%08x\n",
890 I915_READ(GTIIR));
891 seq_printf(m, "Render IMR:\t%08x\n",
892 I915_READ(GTIMR));
893
894 seq_printf(m, "PM IER:\t\t%08x\n",
895 I915_READ(GEN6_PMIER));
896 seq_printf(m, "PM IIR:\t\t%08x\n",
897 I915_READ(GEN6_PMIIR));
898 seq_printf(m, "PM IMR:\t\t%08x\n",
899 I915_READ(GEN6_PMIMR));
900
901 seq_printf(m, "Port hotplug:\t%08x\n",
902 I915_READ(PORT_HOTPLUG_EN));
903 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
904 I915_READ(VLV_DPFLIPSTAT));
905 seq_printf(m, "DPINVGTT:\t%08x\n",
906 I915_READ(DPINVGTT));
907
908 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
909 seq_printf(m, "Interrupt enable: %08x\n",
910 I915_READ(IER));
911 seq_printf(m, "Interrupt identity: %08x\n",
912 I915_READ(IIR));
913 seq_printf(m, "Interrupt mask: %08x\n",
914 I915_READ(IMR));
055e393f 915 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
916 seq_printf(m, "Pipe %c stat: %08x\n",
917 pipe_name(pipe),
918 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
919 } else {
920 seq_printf(m, "North Display Interrupt enable: %08x\n",
921 I915_READ(DEIER));
922 seq_printf(m, "North Display Interrupt identity: %08x\n",
923 I915_READ(DEIIR));
924 seq_printf(m, "North Display Interrupt mask: %08x\n",
925 I915_READ(DEIMR));
926 seq_printf(m, "South Display Interrupt enable: %08x\n",
927 I915_READ(SDEIER));
928 seq_printf(m, "South Display Interrupt identity: %08x\n",
929 I915_READ(SDEIIR));
930 seq_printf(m, "South Display Interrupt mask: %08x\n",
931 I915_READ(SDEIMR));
932 seq_printf(m, "Graphics Interrupt enable: %08x\n",
933 I915_READ(GTIER));
934 seq_printf(m, "Graphics Interrupt identity: %08x\n",
935 I915_READ(GTIIR));
936 seq_printf(m, "Graphics Interrupt mask: %08x\n",
937 I915_READ(GTIMR));
938 }
a2c7f6fd 939 for_each_ring(ring, dev_priv, i) {
a123f157 940 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
941 seq_printf(m,
942 "Graphics Interrupt mask (%s): %08x\n",
943 ring->name, I915_READ_IMR(ring));
9862e600 944 }
a2c7f6fd 945 i915_ring_seqno_info(m, ring);
9862e600 946 }
c8c8fb33 947 intel_runtime_pm_put(dev_priv);
de227ef0
CW
948 mutex_unlock(&dev->struct_mutex);
949
2017263e
BG
950 return 0;
951}
952
a6172a80
CW
953static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
954{
9f25d007 955 struct drm_info_node *node = m->private;
a6172a80 956 struct drm_device *dev = node->minor->dev;
e277a1f8 957 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
958 int i, ret;
959
960 ret = mutex_lock_interruptible(&dev->struct_mutex);
961 if (ret)
962 return ret;
a6172a80 963
a6172a80
CW
964 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
965 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 966 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 967
6c085a72
CW
968 seq_printf(m, "Fence %d, pin count = %d, object = ",
969 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 970 if (obj == NULL)
267f0c90 971 seq_puts(m, "unused");
c2c347a9 972 else
05394f39 973 describe_obj(m, obj);
267f0c90 974 seq_putc(m, '\n');
a6172a80
CW
975 }
976
05394f39 977 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
978 return 0;
979}
980
2017263e
BG
981static int i915_hws_info(struct seq_file *m, void *data)
982{
9f25d007 983 struct drm_info_node *node = m->private;
2017263e 984 struct drm_device *dev = node->minor->dev;
e277a1f8 985 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 986 struct intel_engine_cs *ring;
1a240d4d 987 const u32 *hws;
4066c0ae
CW
988 int i;
989
1ec14ad3 990 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 991 hws = ring->status_page.page_addr;
2017263e
BG
992 if (hws == NULL)
993 return 0;
994
995 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
996 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
997 i * 4,
998 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
999 }
1000 return 0;
1001}
1002
d5442303
DV
1003static ssize_t
1004i915_error_state_write(struct file *filp,
1005 const char __user *ubuf,
1006 size_t cnt,
1007 loff_t *ppos)
1008{
edc3d884 1009 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1010 struct drm_device *dev = error_priv->dev;
22bcfc6a 1011 int ret;
d5442303
DV
1012
1013 DRM_DEBUG_DRIVER("Resetting error state\n");
1014
22bcfc6a
DV
1015 ret = mutex_lock_interruptible(&dev->struct_mutex);
1016 if (ret)
1017 return ret;
1018
d5442303
DV
1019 i915_destroy_error_state(dev);
1020 mutex_unlock(&dev->struct_mutex);
1021
1022 return cnt;
1023}
1024
1025static int i915_error_state_open(struct inode *inode, struct file *file)
1026{
1027 struct drm_device *dev = inode->i_private;
d5442303 1028 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1029
1030 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1031 if (!error_priv)
1032 return -ENOMEM;
1033
1034 error_priv->dev = dev;
1035
95d5bfb3 1036 i915_error_state_get(dev, error_priv);
d5442303 1037
edc3d884
MK
1038 file->private_data = error_priv;
1039
1040 return 0;
d5442303
DV
1041}
1042
1043static int i915_error_state_release(struct inode *inode, struct file *file)
1044{
edc3d884 1045 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1046
95d5bfb3 1047 i915_error_state_put(error_priv);
d5442303
DV
1048 kfree(error_priv);
1049
edc3d884
MK
1050 return 0;
1051}
1052
4dc955f7
MK
1053static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1054 size_t count, loff_t *pos)
1055{
1056 struct i915_error_state_file_priv *error_priv = file->private_data;
1057 struct drm_i915_error_state_buf error_str;
1058 loff_t tmp_pos = 0;
1059 ssize_t ret_count = 0;
1060 int ret;
1061
0a4cd7c8 1062 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1063 if (ret)
1064 return ret;
edc3d884 1065
fc16b48b 1066 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1067 if (ret)
1068 goto out;
1069
edc3d884
MK
1070 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1071 error_str.buf,
1072 error_str.bytes);
1073
1074 if (ret_count < 0)
1075 ret = ret_count;
1076 else
1077 *pos = error_str.start + ret_count;
1078out:
4dc955f7 1079 i915_error_state_buf_release(&error_str);
edc3d884 1080 return ret ?: ret_count;
d5442303
DV
1081}
1082
1083static const struct file_operations i915_error_state_fops = {
1084 .owner = THIS_MODULE,
1085 .open = i915_error_state_open,
edc3d884 1086 .read = i915_error_state_read,
d5442303
DV
1087 .write = i915_error_state_write,
1088 .llseek = default_llseek,
1089 .release = i915_error_state_release,
1090};
1091
647416f9
KC
1092static int
1093i915_next_seqno_get(void *data, u64 *val)
40633219 1094{
647416f9 1095 struct drm_device *dev = data;
e277a1f8 1096 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1097 int ret;
1098
1099 ret = mutex_lock_interruptible(&dev->struct_mutex);
1100 if (ret)
1101 return ret;
1102
647416f9 1103 *val = dev_priv->next_seqno;
40633219
MK
1104 mutex_unlock(&dev->struct_mutex);
1105
647416f9 1106 return 0;
40633219
MK
1107}
1108
647416f9
KC
1109static int
1110i915_next_seqno_set(void *data, u64 val)
1111{
1112 struct drm_device *dev = data;
40633219
MK
1113 int ret;
1114
40633219
MK
1115 ret = mutex_lock_interruptible(&dev->struct_mutex);
1116 if (ret)
1117 return ret;
1118
e94fbaa8 1119 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1120 mutex_unlock(&dev->struct_mutex);
1121
647416f9 1122 return ret;
40633219
MK
1123}
1124
647416f9
KC
1125DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1126 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1127 "0x%llx\n");
40633219 1128
adb4bd12 1129static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1130{
9f25d007 1131 struct drm_info_node *node = m->private;
f97108d1 1132 struct drm_device *dev = node->minor->dev;
e277a1f8 1133 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1134 int ret = 0;
1135
1136 intel_runtime_pm_get(dev_priv);
3b8d8d91 1137
5c9669ce
TR
1138 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1139
3b8d8d91
JB
1140 if (IS_GEN5(dev)) {
1141 u16 rgvswctl = I915_READ16(MEMSWCTL);
1142 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1143
1144 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1145 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1146 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1147 MEMSTAT_VID_SHIFT);
1148 seq_printf(m, "Current P-state: %d\n",
1149 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1150 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1151 u32 freq_sts;
1152
1153 mutex_lock(&dev_priv->rps.hw_lock);
1154 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1155 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1156 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1157
1158 seq_printf(m, "actual GPU freq: %d MHz\n",
1159 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1160
1161 seq_printf(m, "current GPU freq: %d MHz\n",
1162 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1163
1164 seq_printf(m, "max GPU freq: %d MHz\n",
1165 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1166
1167 seq_printf(m, "min GPU freq: %d MHz\n",
1168 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1169
1170 seq_printf(m, "idle GPU freq: %d MHz\n",
1171 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1172
1173 seq_printf(m,
1174 "efficient (RPe) frequency: %d MHz\n",
1175 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1176 mutex_unlock(&dev_priv->rps.hw_lock);
1177 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1178 u32 rp_state_limits;
1179 u32 gt_perf_status;
1180 u32 rp_state_cap;
0d8f9491 1181 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1182 u32 rpstat, cagf, reqf;
ccab5c82
JB
1183 u32 rpupei, rpcurup, rpprevup;
1184 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1185 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1186 int max_freq;
1187
35040562
BP
1188 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1189 if (IS_BROXTON(dev)) {
1190 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1191 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1192 } else {
1193 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1194 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1195 }
1196
3b8d8d91 1197 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1198 ret = mutex_lock_interruptible(&dev->struct_mutex);
1199 if (ret)
c8c8fb33 1200 goto out;
d1ebd816 1201
59bad947 1202 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1203
8e8c06cd 1204 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1205 if (IS_GEN9(dev))
1206 reqf >>= 23;
1207 else {
1208 reqf &= ~GEN6_TURBO_DISABLE;
1209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1210 reqf >>= 24;
1211 else
1212 reqf >>= 25;
1213 }
7c59a9c1 1214 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1215
0d8f9491
CW
1216 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1217 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1218 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1219
ccab5c82
JB
1220 rpstat = I915_READ(GEN6_RPSTAT1);
1221 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1222 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1223 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1224 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1225 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1226 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1227 if (IS_GEN9(dev))
1228 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1229 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1230 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1231 else
1232 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1233 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1234
59bad947 1235 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1236 mutex_unlock(&dev->struct_mutex);
1237
9dd3c605
PZ
1238 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1239 pm_ier = I915_READ(GEN6_PMIER);
1240 pm_imr = I915_READ(GEN6_PMIMR);
1241 pm_isr = I915_READ(GEN6_PMISR);
1242 pm_iir = I915_READ(GEN6_PMIIR);
1243 pm_mask = I915_READ(GEN6_PMINTRMSK);
1244 } else {
1245 pm_ier = I915_READ(GEN8_GT_IER(2));
1246 pm_imr = I915_READ(GEN8_GT_IMR(2));
1247 pm_isr = I915_READ(GEN8_GT_ISR(2));
1248 pm_iir = I915_READ(GEN8_GT_IIR(2));
1249 pm_mask = I915_READ(GEN6_PMINTRMSK);
1250 }
0d8f9491 1251 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1252 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1253 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1254 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1255 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1256 seq_printf(m, "Render p-state VID: %d\n",
1257 gt_perf_status & 0xff);
1258 seq_printf(m, "Render p-state limit: %d\n",
1259 rp_state_limits & 0xff);
0d8f9491
CW
1260 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1261 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1262 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1263 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1264 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1265 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1266 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1267 GEN6_CURICONT_MASK);
1268 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1269 GEN6_CURBSYTAVG_MASK);
1270 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1271 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1272 seq_printf(m, "Up threshold: %d%%\n",
1273 dev_priv->rps.up_threshold);
1274
ccab5c82
JB
1275 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1276 GEN6_CURIAVG_MASK);
1277 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1278 GEN6_CURBSYTAVG_MASK);
1279 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1280 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1281 seq_printf(m, "Down threshold: %d%%\n",
1282 dev_priv->rps.down_threshold);
3b8d8d91 1283
35040562
BP
1284 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1285 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1286 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1287 GEN9_FREQ_SCALER : 1);
3b8d8d91 1288 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1289 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1290
1291 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1292 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1293 GEN9_FREQ_SCALER : 1);
3b8d8d91 1294 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1295 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1296
35040562
BP
1297 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1298 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1299 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1300 GEN9_FREQ_SCALER : 1);
3b8d8d91 1301 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1302 intel_gpu_freq(dev_priv, max_freq));
31c77388 1303 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1304 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1305
d86ed34a
CW
1306 seq_printf(m, "Current freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1308 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1309 seq_printf(m, "Idle freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1311 seq_printf(m, "Min freq: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1313 seq_printf(m, "Max freq: %d MHz\n",
1314 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1315 seq_printf(m,
1316 "efficient (RPe) frequency: %d MHz\n",
1317 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1318 } else {
267f0c90 1319 seq_puts(m, "no P-state info available\n");
3b8d8d91 1320 }
f97108d1 1321
1170f28c
MK
1322 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1323 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1324 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1325
c8c8fb33
PZ
1326out:
1327 intel_runtime_pm_put(dev_priv);
1328 return ret;
f97108d1
JB
1329}
1330
f654449a
CW
1331static int i915_hangcheck_info(struct seq_file *m, void *unused)
1332{
1333 struct drm_info_node *node = m->private;
ebbc7546
MK
1334 struct drm_device *dev = node->minor->dev;
1335 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1336 struct intel_engine_cs *ring;
ebbc7546
MK
1337 u64 acthd[I915_NUM_RINGS];
1338 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1339 int i;
1340
1341 if (!i915.enable_hangcheck) {
1342 seq_printf(m, "Hangcheck disabled\n");
1343 return 0;
1344 }
1345
ebbc7546
MK
1346 intel_runtime_pm_get(dev_priv);
1347
1348 for_each_ring(ring, dev_priv, i) {
1349 seqno[i] = ring->get_seqno(ring, false);
1350 acthd[i] = intel_ring_get_active_head(ring);
1351 }
1352
1353 intel_runtime_pm_put(dev_priv);
1354
f654449a
CW
1355 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1356 seq_printf(m, "Hangcheck active, fires in %dms\n",
1357 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1358 jiffies));
1359 } else
1360 seq_printf(m, "Hangcheck inactive\n");
1361
1362 for_each_ring(ring, dev_priv, i) {
1363 seq_printf(m, "%s:\n", ring->name);
1364 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1365 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1366 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1367 (long long)ring->hangcheck.acthd,
ebbc7546 1368 (long long)acthd[i]);
f654449a
CW
1369 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1370 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1371 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1372 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1373 }
1374
1375 return 0;
1376}
1377
4d85529d 1378static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1379{
9f25d007 1380 struct drm_info_node *node = m->private;
f97108d1 1381 struct drm_device *dev = node->minor->dev;
e277a1f8 1382 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1383 u32 rgvmodectl, rstdbyctl;
1384 u16 crstandvid;
1385 int ret;
1386
1387 ret = mutex_lock_interruptible(&dev->struct_mutex);
1388 if (ret)
1389 return ret;
c8c8fb33 1390 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1391
1392 rgvmodectl = I915_READ(MEMMODECTL);
1393 rstdbyctl = I915_READ(RSTDBYCTL);
1394 crstandvid = I915_READ16(CRSTANDVID);
1395
c8c8fb33 1396 intel_runtime_pm_put(dev_priv);
616fdb5a 1397 mutex_unlock(&dev->struct_mutex);
f97108d1 1398
742f491d 1399 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1400 seq_printf(m, "Boost freq: %d\n",
1401 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1402 MEMMODE_BOOST_FREQ_SHIFT);
1403 seq_printf(m, "HW control enabled: %s\n",
742f491d 1404 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1405 seq_printf(m, "SW control enabled: %s\n",
742f491d 1406 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1407 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1408 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1409 seq_printf(m, "Starting frequency: P%d\n",
1410 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1411 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1412 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1413 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1414 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1415 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1416 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1417 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1418 seq_puts(m, "Current RS state: ");
88271da3
JB
1419 switch (rstdbyctl & RSX_STATUS_MASK) {
1420 case RSX_STATUS_ON:
267f0c90 1421 seq_puts(m, "on\n");
88271da3
JB
1422 break;
1423 case RSX_STATUS_RC1:
267f0c90 1424 seq_puts(m, "RC1\n");
88271da3
JB
1425 break;
1426 case RSX_STATUS_RC1E:
267f0c90 1427 seq_puts(m, "RC1E\n");
88271da3
JB
1428 break;
1429 case RSX_STATUS_RS1:
267f0c90 1430 seq_puts(m, "RS1\n");
88271da3
JB
1431 break;
1432 case RSX_STATUS_RS2:
267f0c90 1433 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1434 break;
1435 case RSX_STATUS_RS3:
267f0c90 1436 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1437 break;
1438 default:
267f0c90 1439 seq_puts(m, "unknown\n");
88271da3
JB
1440 break;
1441 }
f97108d1
JB
1442
1443 return 0;
1444}
1445
f65367b5 1446static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1447{
b2cff0db
CW
1448 struct drm_info_node *node = m->private;
1449 struct drm_device *dev = node->minor->dev;
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1452 int i;
1453
1454 spin_lock_irq(&dev_priv->uncore.lock);
1455 for_each_fw_domain(fw_domain, dev_priv, i) {
1456 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1457 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1458 fw_domain->wake_count);
1459 }
1460 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1461
b2cff0db
CW
1462 return 0;
1463}
1464
1465static int vlv_drpc_info(struct seq_file *m)
1466{
9f25d007 1467 struct drm_info_node *node = m->private;
669ab5aa
D
1468 struct drm_device *dev = node->minor->dev;
1469 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1470 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1471
d46c0517
ID
1472 intel_runtime_pm_get(dev_priv);
1473
6b312cd3 1474 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1475 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1476 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1477
d46c0517
ID
1478 intel_runtime_pm_put(dev_priv);
1479
669ab5aa
D
1480 seq_printf(m, "Video Turbo Mode: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1482 seq_printf(m, "Turbo enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "HW control enabled: %s\n",
1485 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1486 seq_printf(m, "SW control enabled: %s\n",
1487 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1488 GEN6_RP_MEDIA_SW_MODE));
1489 seq_printf(m, "RC6 Enabled: %s\n",
1490 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1491 GEN6_RC_CTL_EI_MODE(1))));
1492 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1493 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1494 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1495 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1496
9cc19be5
ID
1497 seq_printf(m, "Render RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_RENDER_RC6));
1499 seq_printf(m, "Media RC6 residency since boot: %u\n",
1500 I915_READ(VLV_GT_MEDIA_RC6));
1501
f65367b5 1502 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1503}
1504
4d85529d
BW
1505static int gen6_drpc_info(struct seq_file *m)
1506{
9f25d007 1507 struct drm_info_node *node = m->private;
4d85529d
BW
1508 struct drm_device *dev = node->minor->dev;
1509 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1510 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1511 unsigned forcewake_count;
aee56cff 1512 int count = 0, ret;
4d85529d
BW
1513
1514 ret = mutex_lock_interruptible(&dev->struct_mutex);
1515 if (ret)
1516 return ret;
c8c8fb33 1517 intel_runtime_pm_get(dev_priv);
4d85529d 1518
907b28c5 1519 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1520 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1521 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1522
1523 if (forcewake_count) {
267f0c90
DL
1524 seq_puts(m, "RC information inaccurate because somebody "
1525 "holds a forcewake reference \n");
4d85529d
BW
1526 } else {
1527 /* NB: we cannot use forcewake, else we read the wrong values */
1528 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1529 udelay(10);
1530 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1531 }
1532
75aa3f63 1533 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1534 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1535
1536 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1537 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1538 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1539 mutex_lock(&dev_priv->rps.hw_lock);
1540 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1541 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1542
c8c8fb33
PZ
1543 intel_runtime_pm_put(dev_priv);
1544
4d85529d
BW
1545 seq_printf(m, "Video Turbo Mode: %s\n",
1546 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1547 seq_printf(m, "HW control enabled: %s\n",
1548 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1549 seq_printf(m, "SW control enabled: %s\n",
1550 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1551 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1552 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1553 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1554 seq_printf(m, "RC6 Enabled: %s\n",
1555 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1556 seq_printf(m, "Deep RC6 Enabled: %s\n",
1557 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1558 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1559 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1560 seq_puts(m, "Current RC state: ");
4d85529d
BW
1561 switch (gt_core_status & GEN6_RCn_MASK) {
1562 case GEN6_RC0:
1563 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1564 seq_puts(m, "Core Power Down\n");
4d85529d 1565 else
267f0c90 1566 seq_puts(m, "on\n");
4d85529d
BW
1567 break;
1568 case GEN6_RC3:
267f0c90 1569 seq_puts(m, "RC3\n");
4d85529d
BW
1570 break;
1571 case GEN6_RC6:
267f0c90 1572 seq_puts(m, "RC6\n");
4d85529d
BW
1573 break;
1574 case GEN6_RC7:
267f0c90 1575 seq_puts(m, "RC7\n");
4d85529d
BW
1576 break;
1577 default:
267f0c90 1578 seq_puts(m, "Unknown\n");
4d85529d
BW
1579 break;
1580 }
1581
1582 seq_printf(m, "Core Power Down: %s\n",
1583 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1584
1585 /* Not exactly sure what this is */
1586 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1587 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1588 seq_printf(m, "RC6 residency since boot: %u\n",
1589 I915_READ(GEN6_GT_GFX_RC6));
1590 seq_printf(m, "RC6+ residency since boot: %u\n",
1591 I915_READ(GEN6_GT_GFX_RC6p));
1592 seq_printf(m, "RC6++ residency since boot: %u\n",
1593 I915_READ(GEN6_GT_GFX_RC6pp));
1594
ecd8faea
BW
1595 seq_printf(m, "RC6 voltage: %dmV\n",
1596 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1597 seq_printf(m, "RC6+ voltage: %dmV\n",
1598 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1599 seq_printf(m, "RC6++ voltage: %dmV\n",
1600 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1601 return 0;
1602}
1603
1604static int i915_drpc_info(struct seq_file *m, void *unused)
1605{
9f25d007 1606 struct drm_info_node *node = m->private;
4d85529d
BW
1607 struct drm_device *dev = node->minor->dev;
1608
666a4537 1609 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1610 return vlv_drpc_info(m);
ac66cf4b 1611 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1612 return gen6_drpc_info(m);
1613 else
1614 return ironlake_drpc_info(m);
1615}
1616
9a851789
DV
1617static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1618{
1619 struct drm_info_node *node = m->private;
1620 struct drm_device *dev = node->minor->dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622
1623 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1624 dev_priv->fb_tracking.busy_bits);
1625
1626 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1627 dev_priv->fb_tracking.flip_bits);
1628
1629 return 0;
1630}
1631
b5e50c3f
JB
1632static int i915_fbc_status(struct seq_file *m, void *unused)
1633{
9f25d007 1634 struct drm_info_node *node = m->private;
b5e50c3f 1635 struct drm_device *dev = node->minor->dev;
e277a1f8 1636 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1637
3a77c4c4 1638 if (!HAS_FBC(dev)) {
267f0c90 1639 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1640 return 0;
1641 }
1642
36623ef8 1643 intel_runtime_pm_get(dev_priv);
25ad93fd 1644 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1645
0e631adc 1646 if (intel_fbc_is_active(dev_priv))
267f0c90 1647 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1648 else
1649 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1650 dev_priv->fbc.no_fbc_reason);
36623ef8 1651
31b9df10
PZ
1652 if (INTEL_INFO(dev_priv)->gen >= 7)
1653 seq_printf(m, "Compressing: %s\n",
1654 yesno(I915_READ(FBC_STATUS2) &
1655 FBC_COMPRESSION_MASK));
1656
25ad93fd 1657 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1658 intel_runtime_pm_put(dev_priv);
1659
b5e50c3f
JB
1660 return 0;
1661}
1662
da46f936
RV
1663static int i915_fbc_fc_get(void *data, u64 *val)
1664{
1665 struct drm_device *dev = data;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667
1668 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1669 return -ENODEV;
1670
da46f936 1671 *val = dev_priv->fbc.false_color;
da46f936
RV
1672
1673 return 0;
1674}
1675
1676static int i915_fbc_fc_set(void *data, u64 val)
1677{
1678 struct drm_device *dev = data;
1679 struct drm_i915_private *dev_priv = dev->dev_private;
1680 u32 reg;
1681
1682 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1683 return -ENODEV;
1684
25ad93fd 1685 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1686
1687 reg = I915_READ(ILK_DPFC_CONTROL);
1688 dev_priv->fbc.false_color = val;
1689
1690 I915_WRITE(ILK_DPFC_CONTROL, val ?
1691 (reg | FBC_CTL_FALSE_COLOR) :
1692 (reg & ~FBC_CTL_FALSE_COLOR));
1693
25ad93fd 1694 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1695 return 0;
1696}
1697
1698DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1699 i915_fbc_fc_get, i915_fbc_fc_set,
1700 "%llu\n");
1701
92d44621
PZ
1702static int i915_ips_status(struct seq_file *m, void *unused)
1703{
9f25d007 1704 struct drm_info_node *node = m->private;
92d44621
PZ
1705 struct drm_device *dev = node->minor->dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707
f5adf94e 1708 if (!HAS_IPS(dev)) {
92d44621
PZ
1709 seq_puts(m, "not supported\n");
1710 return 0;
1711 }
1712
36623ef8
PZ
1713 intel_runtime_pm_get(dev_priv);
1714
0eaa53f0
RV
1715 seq_printf(m, "Enabled by kernel parameter: %s\n",
1716 yesno(i915.enable_ips));
1717
1718 if (INTEL_INFO(dev)->gen >= 8) {
1719 seq_puts(m, "Currently: unknown\n");
1720 } else {
1721 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1722 seq_puts(m, "Currently: enabled\n");
1723 else
1724 seq_puts(m, "Currently: disabled\n");
1725 }
92d44621 1726
36623ef8
PZ
1727 intel_runtime_pm_put(dev_priv);
1728
92d44621
PZ
1729 return 0;
1730}
1731
4a9bef37
JB
1732static int i915_sr_status(struct seq_file *m, void *unused)
1733{
9f25d007 1734 struct drm_info_node *node = m->private;
4a9bef37 1735 struct drm_device *dev = node->minor->dev;
e277a1f8 1736 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1737 bool sr_enabled = false;
1738
36623ef8
PZ
1739 intel_runtime_pm_get(dev_priv);
1740
1398261a 1741 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1742 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1743 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1744 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1745 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1746 else if (IS_I915GM(dev))
1747 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1748 else if (IS_PINEVIEW(dev))
1749 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1750 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1751 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1752
36623ef8
PZ
1753 intel_runtime_pm_put(dev_priv);
1754
5ba2aaaa
CW
1755 seq_printf(m, "self-refresh: %s\n",
1756 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1757
1758 return 0;
1759}
1760
7648fa99
JB
1761static int i915_emon_status(struct seq_file *m, void *unused)
1762{
9f25d007 1763 struct drm_info_node *node = m->private;
7648fa99 1764 struct drm_device *dev = node->minor->dev;
e277a1f8 1765 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1766 unsigned long temp, chipset, gfx;
de227ef0
CW
1767 int ret;
1768
582be6b4
CW
1769 if (!IS_GEN5(dev))
1770 return -ENODEV;
1771
de227ef0
CW
1772 ret = mutex_lock_interruptible(&dev->struct_mutex);
1773 if (ret)
1774 return ret;
7648fa99
JB
1775
1776 temp = i915_mch_val(dev_priv);
1777 chipset = i915_chipset_val(dev_priv);
1778 gfx = i915_gfx_val(dev_priv);
de227ef0 1779 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1780
1781 seq_printf(m, "GMCH temp: %ld\n", temp);
1782 seq_printf(m, "Chipset power: %ld\n", chipset);
1783 seq_printf(m, "GFX power: %ld\n", gfx);
1784 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1785
1786 return 0;
1787}
1788
23b2f8bb
JB
1789static int i915_ring_freq_table(struct seq_file *m, void *unused)
1790{
9f25d007 1791 struct drm_info_node *node = m->private;
23b2f8bb 1792 struct drm_device *dev = node->minor->dev;
e277a1f8 1793 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1794 int ret = 0;
23b2f8bb 1795 int gpu_freq, ia_freq;
f936ec34 1796 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1797
97d3308a 1798 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1799 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1800 return 0;
1801 }
1802
5bfa0199
PZ
1803 intel_runtime_pm_get(dev_priv);
1804
5c9669ce
TR
1805 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1806
4fc688ce 1807 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1808 if (ret)
5bfa0199 1809 goto out;
23b2f8bb 1810
ef11bdb3 1811 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1812 /* Convert GT frequency to 50 HZ units */
1813 min_gpu_freq =
1814 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1815 max_gpu_freq =
1816 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1817 } else {
1818 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1819 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1820 }
1821
267f0c90 1822 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1823
f936ec34 1824 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1825 ia_freq = gpu_freq;
1826 sandybridge_pcode_read(dev_priv,
1827 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1828 &ia_freq);
3ebecd07 1829 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1830 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1831 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1832 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1833 ((ia_freq >> 0) & 0xff) * 100,
1834 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1835 }
1836
4fc688ce 1837 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1838
5bfa0199
PZ
1839out:
1840 intel_runtime_pm_put(dev_priv);
1841 return ret;
23b2f8bb
JB
1842}
1843
44834a67
CW
1844static int i915_opregion(struct seq_file *m, void *unused)
1845{
9f25d007 1846 struct drm_info_node *node = m->private;
44834a67 1847 struct drm_device *dev = node->minor->dev;
e277a1f8 1848 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1849 struct intel_opregion *opregion = &dev_priv->opregion;
1850 int ret;
1851
1852 ret = mutex_lock_interruptible(&dev->struct_mutex);
1853 if (ret)
0d38f009 1854 goto out;
44834a67 1855
2455a8e4
JN
1856 if (opregion->header)
1857 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1858
1859 mutex_unlock(&dev->struct_mutex);
1860
0d38f009 1861out:
44834a67
CW
1862 return 0;
1863}
1864
ada8f955
JN
1865static int i915_vbt(struct seq_file *m, void *unused)
1866{
1867 struct drm_info_node *node = m->private;
1868 struct drm_device *dev = node->minor->dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
1870 struct intel_opregion *opregion = &dev_priv->opregion;
1871
1872 if (opregion->vbt)
1873 seq_write(m, opregion->vbt, opregion->vbt_size);
1874
1875 return 0;
1876}
1877
37811fcc
CW
1878static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1879{
9f25d007 1880 struct drm_info_node *node = m->private;
37811fcc 1881 struct drm_device *dev = node->minor->dev;
b13b8402 1882 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1883 struct drm_framebuffer *drm_fb;
37811fcc 1884
0695726e 1885#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1886 if (to_i915(dev)->fbdev) {
1887 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1888
1889 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1890 fbdev_fb->base.width,
1891 fbdev_fb->base.height,
1892 fbdev_fb->base.depth,
1893 fbdev_fb->base.bits_per_pixel,
1894 fbdev_fb->base.modifier[0],
1895 atomic_read(&fbdev_fb->base.refcount.refcount));
1896 describe_obj(m, fbdev_fb->obj);
1897 seq_putc(m, '\n');
1898 }
4520f53a 1899#endif
37811fcc 1900
4b096ac1 1901 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1902 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1903 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1904 if (fb == fbdev_fb)
37811fcc
CW
1905 continue;
1906
c1ca506d 1907 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1908 fb->base.width,
1909 fb->base.height,
1910 fb->base.depth,
623f9783 1911 fb->base.bits_per_pixel,
c1ca506d 1912 fb->base.modifier[0],
623f9783 1913 atomic_read(&fb->base.refcount.refcount));
05394f39 1914 describe_obj(m, fb->obj);
267f0c90 1915 seq_putc(m, '\n');
37811fcc 1916 }
4b096ac1 1917 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1918
1919 return 0;
1920}
1921
c9fe99bd
OM
1922static void describe_ctx_ringbuf(struct seq_file *m,
1923 struct intel_ringbuffer *ringbuf)
1924{
1925 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1926 ringbuf->space, ringbuf->head, ringbuf->tail,
1927 ringbuf->last_retired_head);
1928}
1929
e76d3630
BW
1930static int i915_context_status(struct seq_file *m, void *unused)
1931{
9f25d007 1932 struct drm_info_node *node = m->private;
e76d3630 1933 struct drm_device *dev = node->minor->dev;
e277a1f8 1934 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1935 struct intel_engine_cs *ring;
273497e5 1936 struct intel_context *ctx;
a168c293 1937 int ret, i;
e76d3630 1938
f3d28878 1939 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1940 if (ret)
1941 return ret;
1942
a33afea5 1943 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1944 if (!i915.enable_execlists &&
1945 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1946 continue;
1947
a33afea5 1948 seq_puts(m, "HW context ");
3ccfd19d 1949 describe_ctx(m, ctx);
c9fe99bd 1950 for_each_ring(ring, dev_priv, i) {
a33afea5 1951 if (ring->default_context == ctx)
c9fe99bd
OM
1952 seq_printf(m, "(default context %s) ",
1953 ring->name);
1954 }
1955
1956 if (i915.enable_execlists) {
1957 seq_putc(m, '\n');
1958 for_each_ring(ring, dev_priv, i) {
1959 struct drm_i915_gem_object *ctx_obj =
1960 ctx->engine[i].state;
1961 struct intel_ringbuffer *ringbuf =
1962 ctx->engine[i].ringbuf;
1963
1964 seq_printf(m, "%s: ", ring->name);
1965 if (ctx_obj)
1966 describe_obj(m, ctx_obj);
1967 if (ringbuf)
1968 describe_ctx_ringbuf(m, ringbuf);
1969 seq_putc(m, '\n');
1970 }
1971 } else {
1972 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1973 }
a33afea5 1974
a33afea5 1975 seq_putc(m, '\n');
a168c293
BW
1976 }
1977
f3d28878 1978 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1979
1980 return 0;
1981}
1982
064ca1d2
TD
1983static void i915_dump_lrc_obj(struct seq_file *m,
1984 struct intel_engine_cs *ring,
1985 struct drm_i915_gem_object *ctx_obj)
1986{
1987 struct page *page;
1988 uint32_t *reg_state;
1989 int j;
1990 unsigned long ggtt_offset = 0;
1991
1992 if (ctx_obj == NULL) {
1993 seq_printf(m, "Context on %s with no gem object\n",
1994 ring->name);
1995 return;
1996 }
1997
1998 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1999 intel_execlists_ctx_id(ctx_obj));
2000
2001 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2002 seq_puts(m, "\tNot bound in GGTT\n");
2003 else
2004 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2005
2006 if (i915_gem_object_get_pages(ctx_obj)) {
2007 seq_puts(m, "\tFailed to get pages for context object\n");
2008 return;
2009 }
2010
d1675198 2011 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2012 if (!WARN_ON(page == NULL)) {
2013 reg_state = kmap_atomic(page);
2014
2015 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2016 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2017 ggtt_offset + 4096 + (j * 4),
2018 reg_state[j], reg_state[j + 1],
2019 reg_state[j + 2], reg_state[j + 3]);
2020 }
2021 kunmap_atomic(reg_state);
2022 }
2023
2024 seq_putc(m, '\n');
2025}
2026
c0ab1ae9
BW
2027static int i915_dump_lrc(struct seq_file *m, void *unused)
2028{
2029 struct drm_info_node *node = (struct drm_info_node *) m->private;
2030 struct drm_device *dev = node->minor->dev;
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 struct intel_engine_cs *ring;
2033 struct intel_context *ctx;
2034 int ret, i;
2035
2036 if (!i915.enable_execlists) {
2037 seq_printf(m, "Logical Ring Contexts are disabled\n");
2038 return 0;
2039 }
2040
2041 ret = mutex_lock_interruptible(&dev->struct_mutex);
2042 if (ret)
2043 return ret;
2044
2045 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2046 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
2047 if (ring->default_context != ctx)
2048 i915_dump_lrc_obj(m, ring,
2049 ctx->engine[i].state);
c0ab1ae9
BW
2050 }
2051 }
2052
2053 mutex_unlock(&dev->struct_mutex);
2054
2055 return 0;
2056}
2057
4ba70e44
OM
2058static int i915_execlists(struct seq_file *m, void *data)
2059{
2060 struct drm_info_node *node = (struct drm_info_node *)m->private;
2061 struct drm_device *dev = node->minor->dev;
2062 struct drm_i915_private *dev_priv = dev->dev_private;
2063 struct intel_engine_cs *ring;
2064 u32 status_pointer;
2065 u8 read_pointer;
2066 u8 write_pointer;
2067 u32 status;
2068 u32 ctx_id;
2069 struct list_head *cursor;
2070 int ring_id, i;
2071 int ret;
2072
2073 if (!i915.enable_execlists) {
2074 seq_puts(m, "Logical Ring Contexts are disabled\n");
2075 return 0;
2076 }
2077
2078 ret = mutex_lock_interruptible(&dev->struct_mutex);
2079 if (ret)
2080 return ret;
2081
fc0412ec
MT
2082 intel_runtime_pm_get(dev_priv);
2083
4ba70e44 2084 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2085 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2086 int count = 0;
2087 unsigned long flags;
2088
2089 seq_printf(m, "%s\n", ring->name);
2090
83843d84
VS
2091 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2092 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
4ba70e44
OM
2093 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2094 status, ctx_id);
2095
2096 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2097 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2098
2099 read_pointer = ring->next_context_status_buffer;
2100 write_pointer = status_pointer & 0x07;
2101 if (read_pointer > write_pointer)
2102 write_pointer += 6;
2103 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2104 read_pointer, write_pointer);
2105
2106 for (i = 0; i < 6; i++) {
83843d84
VS
2107 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2108 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
4ba70e44
OM
2109
2110 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2111 i, status, ctx_id);
2112 }
2113
2114 spin_lock_irqsave(&ring->execlist_lock, flags);
2115 list_for_each(cursor, &ring->execlist_queue)
2116 count++;
2117 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2118 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2119 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2120
2121 seq_printf(m, "\t%d requests in queue\n", count);
2122 if (head_req) {
2123 struct drm_i915_gem_object *ctx_obj;
2124
6d3d8274 2125 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2126 seq_printf(m, "\tHead request id: %u\n",
2127 intel_execlists_ctx_id(ctx_obj));
2128 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2129 head_req->tail);
4ba70e44
OM
2130 }
2131
2132 seq_putc(m, '\n');
2133 }
2134
fc0412ec 2135 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2136 mutex_unlock(&dev->struct_mutex);
2137
2138 return 0;
2139}
2140
ea16a3cd
DV
2141static const char *swizzle_string(unsigned swizzle)
2142{
aee56cff 2143 switch (swizzle) {
ea16a3cd
DV
2144 case I915_BIT_6_SWIZZLE_NONE:
2145 return "none";
2146 case I915_BIT_6_SWIZZLE_9:
2147 return "bit9";
2148 case I915_BIT_6_SWIZZLE_9_10:
2149 return "bit9/bit10";
2150 case I915_BIT_6_SWIZZLE_9_11:
2151 return "bit9/bit11";
2152 case I915_BIT_6_SWIZZLE_9_10_11:
2153 return "bit9/bit10/bit11";
2154 case I915_BIT_6_SWIZZLE_9_17:
2155 return "bit9/bit17";
2156 case I915_BIT_6_SWIZZLE_9_10_17:
2157 return "bit9/bit10/bit17";
2158 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2159 return "unknown";
ea16a3cd
DV
2160 }
2161
2162 return "bug";
2163}
2164
2165static int i915_swizzle_info(struct seq_file *m, void *data)
2166{
9f25d007 2167 struct drm_info_node *node = m->private;
ea16a3cd
DV
2168 struct drm_device *dev = node->minor->dev;
2169 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2170 int ret;
2171
2172 ret = mutex_lock_interruptible(&dev->struct_mutex);
2173 if (ret)
2174 return ret;
c8c8fb33 2175 intel_runtime_pm_get(dev_priv);
ea16a3cd 2176
ea16a3cd
DV
2177 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2178 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2179 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2180 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2181
2182 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2183 seq_printf(m, "DDC = 0x%08x\n",
2184 I915_READ(DCC));
656bfa3a
DV
2185 seq_printf(m, "DDC2 = 0x%08x\n",
2186 I915_READ(DCC2));
ea16a3cd
DV
2187 seq_printf(m, "C0DRB3 = 0x%04x\n",
2188 I915_READ16(C0DRB3));
2189 seq_printf(m, "C1DRB3 = 0x%04x\n",
2190 I915_READ16(C1DRB3));
9d3203e1 2191 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2192 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2193 I915_READ(MAD_DIMM_C0));
2194 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2195 I915_READ(MAD_DIMM_C1));
2196 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2197 I915_READ(MAD_DIMM_C2));
2198 seq_printf(m, "TILECTL = 0x%08x\n",
2199 I915_READ(TILECTL));
5907f5fb 2200 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2201 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2202 I915_READ(GAMTARBMODE));
2203 else
2204 seq_printf(m, "ARB_MODE = 0x%08x\n",
2205 I915_READ(ARB_MODE));
3fa7d235
DV
2206 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2207 I915_READ(DISP_ARB_CTL));
ea16a3cd 2208 }
656bfa3a
DV
2209
2210 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2211 seq_puts(m, "L-shaped memory detected\n");
2212
c8c8fb33 2213 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2214 mutex_unlock(&dev->struct_mutex);
2215
2216 return 0;
2217}
2218
1c60fef5
BW
2219static int per_file_ctx(int id, void *ptr, void *data)
2220{
273497e5 2221 struct intel_context *ctx = ptr;
1c60fef5 2222 struct seq_file *m = data;
ae6c4806
DV
2223 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2224
2225 if (!ppgtt) {
2226 seq_printf(m, " no ppgtt for context %d\n",
2227 ctx->user_handle);
2228 return 0;
2229 }
1c60fef5 2230
f83d6518
OM
2231 if (i915_gem_context_is_default(ctx))
2232 seq_puts(m, " default context:\n");
2233 else
821d66dd 2234 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2235 ppgtt->debug_dump(ppgtt, m);
2236
2237 return 0;
2238}
2239
77df6772 2240static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2241{
3cf17fc5 2242 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2243 struct intel_engine_cs *ring;
77df6772
BW
2244 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2245 int unused, i;
3cf17fc5 2246
77df6772
BW
2247 if (!ppgtt)
2248 return;
2249
77df6772
BW
2250 for_each_ring(ring, dev_priv, unused) {
2251 seq_printf(m, "%s\n", ring->name);
2252 for (i = 0; i < 4; i++) {
d3a93cbe 2253 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
77df6772 2254 pdp <<= 32;
d3a93cbe 2255 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
a2a5b15c 2256 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2257 }
2258 }
2259}
2260
2261static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2262{
2263 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2264 struct intel_engine_cs *ring;
77df6772 2265 int i;
3cf17fc5 2266
3cf17fc5
DV
2267 if (INTEL_INFO(dev)->gen == 6)
2268 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2269
a2c7f6fd 2270 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2271 seq_printf(m, "%s\n", ring->name);
2272 if (INTEL_INFO(dev)->gen == 7)
2273 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2274 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2275 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2276 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2277 }
2278 if (dev_priv->mm.aliasing_ppgtt) {
2279 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2280
267f0c90 2281 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2282 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2283
87d60b63 2284 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2285 }
1c60fef5 2286
3cf17fc5 2287 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2288}
2289
2290static int i915_ppgtt_info(struct seq_file *m, void *data)
2291{
9f25d007 2292 struct drm_info_node *node = m->private;
77df6772 2293 struct drm_device *dev = node->minor->dev;
c8c8fb33 2294 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2295 struct drm_file *file;
77df6772
BW
2296
2297 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2298 if (ret)
2299 return ret;
c8c8fb33 2300 intel_runtime_pm_get(dev_priv);
77df6772
BW
2301
2302 if (INTEL_INFO(dev)->gen >= 8)
2303 gen8_ppgtt_info(m, dev);
2304 else if (INTEL_INFO(dev)->gen >= 6)
2305 gen6_ppgtt_info(m, dev);
2306
ea91e401
MT
2307 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2308 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2309 struct task_struct *task;
ea91e401 2310
7cb5dff8 2311 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2312 if (!task) {
2313 ret = -ESRCH;
2314 goto out_put;
2315 }
7cb5dff8
GT
2316 seq_printf(m, "\nproc: %s\n", task->comm);
2317 put_task_struct(task);
ea91e401
MT
2318 idr_for_each(&file_priv->context_idr, per_file_ctx,
2319 (void *)(unsigned long)m);
2320 }
2321
06812760 2322out_put:
c8c8fb33 2323 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2324 mutex_unlock(&dev->struct_mutex);
2325
06812760 2326 return ret;
3cf17fc5
DV
2327}
2328
f5a4c67d
CW
2329static int count_irq_waiters(struct drm_i915_private *i915)
2330{
2331 struct intel_engine_cs *ring;
2332 int count = 0;
2333 int i;
2334
2335 for_each_ring(ring, i915, i)
2336 count += ring->irq_refcount;
2337
2338 return count;
2339}
2340
1854d5ca
CW
2341static int i915_rps_boost_info(struct seq_file *m, void *data)
2342{
2343 struct drm_info_node *node = m->private;
2344 struct drm_device *dev = node->minor->dev;
2345 struct drm_i915_private *dev_priv = dev->dev_private;
2346 struct drm_file *file;
1854d5ca 2347
f5a4c67d
CW
2348 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2349 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2350 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2351 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2352 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2353 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2354 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2355 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2356 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2357 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2358 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2359 struct drm_i915_file_private *file_priv = file->driver_priv;
2360 struct task_struct *task;
2361
2362 rcu_read_lock();
2363 task = pid_task(file->pid, PIDTYPE_PID);
2364 seq_printf(m, "%s [%d]: %d boosts%s\n",
2365 task ? task->comm : "<unknown>",
2366 task ? task->pid : -1,
2e1b8730
CW
2367 file_priv->rps.boosts,
2368 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2369 rcu_read_unlock();
2370 }
2e1b8730
CW
2371 seq_printf(m, "Semaphore boosts: %d%s\n",
2372 dev_priv->rps.semaphores.boosts,
2373 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2374 seq_printf(m, "MMIO flip boosts: %d%s\n",
2375 dev_priv->rps.mmioflips.boosts,
2376 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2377 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2378 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2379
8d3afd7d 2380 return 0;
1854d5ca
CW
2381}
2382
63573eb7
BW
2383static int i915_llc(struct seq_file *m, void *data)
2384{
9f25d007 2385 struct drm_info_node *node = m->private;
63573eb7
BW
2386 struct drm_device *dev = node->minor->dev;
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388
2389 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2390 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2391 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2392
2393 return 0;
2394}
2395
fdf5d357
AD
2396static int i915_guc_load_status_info(struct seq_file *m, void *data)
2397{
2398 struct drm_info_node *node = m->private;
2399 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2400 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2401 u32 tmp, i;
2402
2403 if (!HAS_GUC_UCODE(dev_priv->dev))
2404 return 0;
2405
2406 seq_printf(m, "GuC firmware status:\n");
2407 seq_printf(m, "\tpath: %s\n",
2408 guc_fw->guc_fw_path);
2409 seq_printf(m, "\tfetch: %s\n",
2410 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2411 seq_printf(m, "\tload: %s\n",
2412 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2413 seq_printf(m, "\tversion wanted: %d.%d\n",
2414 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2415 seq_printf(m, "\tversion found: %d.%d\n",
2416 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2417 seq_printf(m, "\theader: offset is %d; size = %d\n",
2418 guc_fw->header_offset, guc_fw->header_size);
2419 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2420 guc_fw->ucode_offset, guc_fw->ucode_size);
2421 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2422 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2423
2424 tmp = I915_READ(GUC_STATUS);
2425
2426 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2427 seq_printf(m, "\tBootrom status = 0x%x\n",
2428 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2429 seq_printf(m, "\tuKernel status = 0x%x\n",
2430 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2431 seq_printf(m, "\tMIA Core status = 0x%x\n",
2432 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2433 seq_puts(m, "\nScratch registers:\n");
2434 for (i = 0; i < 16; i++)
2435 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2436
2437 return 0;
2438}
2439
8b417c26
DG
2440static void i915_guc_client_info(struct seq_file *m,
2441 struct drm_i915_private *dev_priv,
2442 struct i915_guc_client *client)
2443{
2444 struct intel_engine_cs *ring;
2445 uint64_t tot = 0;
2446 uint32_t i;
2447
2448 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2449 client->priority, client->ctx_index, client->proc_desc_offset);
2450 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2451 client->doorbell_id, client->doorbell_offset, client->cookie);
2452 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2453 client->wq_size, client->wq_offset, client->wq_tail);
2454
2455 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2456 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2457 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2458
2459 for_each_ring(ring, dev_priv, i) {
2460 seq_printf(m, "\tSubmissions: %llu %s\n",
2461 client->submissions[i],
2462 ring->name);
2463 tot += client->submissions[i];
2464 }
2465 seq_printf(m, "\tTotal: %llu\n", tot);
2466}
2467
2468static int i915_guc_info(struct seq_file *m, void *data)
2469{
2470 struct drm_info_node *node = m->private;
2471 struct drm_device *dev = node->minor->dev;
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473 struct intel_guc guc;
0a0b457f 2474 struct i915_guc_client client = {};
8b417c26
DG
2475 struct intel_engine_cs *ring;
2476 enum intel_ring_id i;
2477 u64 total = 0;
2478
2479 if (!HAS_GUC_SCHED(dev_priv->dev))
2480 return 0;
2481
5a843307
AD
2482 if (mutex_lock_interruptible(&dev->struct_mutex))
2483 return 0;
2484
8b417c26 2485 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2486 guc = dev_priv->guc;
5a843307 2487 if (guc.execbuf_client)
8b417c26 2488 client = *guc.execbuf_client;
5a843307
AD
2489
2490 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2491
2492 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2493 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2494 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2495 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2496 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2497
2498 seq_printf(m, "\nGuC submissions:\n");
2499 for_each_ring(ring, dev_priv, i) {
2500 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
2501 ring->name, guc.submissions[i],
2502 guc.last_seqno[i], guc.last_seqno[i]);
2503 total += guc.submissions[i];
2504 }
2505 seq_printf(m, "\t%s: %llu\n", "Total", total);
2506
2507 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2508 i915_guc_client_info(m, dev_priv, &client);
2509
2510 /* Add more as required ... */
2511
2512 return 0;
2513}
2514
4c7e77fc
AD
2515static int i915_guc_log_dump(struct seq_file *m, void *data)
2516{
2517 struct drm_info_node *node = m->private;
2518 struct drm_device *dev = node->minor->dev;
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2521 u32 *log;
2522 int i = 0, pg;
2523
2524 if (!log_obj)
2525 return 0;
2526
2527 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2528 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2529
2530 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2531 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2532 *(log + i), *(log + i + 1),
2533 *(log + i + 2), *(log + i + 3));
2534
2535 kunmap_atomic(log);
2536 }
2537
2538 seq_putc(m, '\n');
2539
2540 return 0;
2541}
2542
e91fd8c6
RV
2543static int i915_edp_psr_status(struct seq_file *m, void *data)
2544{
2545 struct drm_info_node *node = m->private;
2546 struct drm_device *dev = node->minor->dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2548 u32 psrperf = 0;
a6cbdb8e
RV
2549 u32 stat[3];
2550 enum pipe pipe;
a031d709 2551 bool enabled = false;
e91fd8c6 2552
3553a8ea
DL
2553 if (!HAS_PSR(dev)) {
2554 seq_puts(m, "PSR not supported\n");
2555 return 0;
2556 }
2557
c8c8fb33
PZ
2558 intel_runtime_pm_get(dev_priv);
2559
fa128fa6 2560 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2561 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2562 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2563 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2564 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2565 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2566 dev_priv->psr.busy_frontbuffer_bits);
2567 seq_printf(m, "Re-enable work scheduled: %s\n",
2568 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2569
3553a8ea 2570 if (HAS_DDI(dev))
443a389f 2571 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2572 else {
2573 for_each_pipe(dev_priv, pipe) {
2574 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2575 VLV_EDP_PSR_CURR_STATE_MASK;
2576 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2577 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2578 enabled = true;
a6cbdb8e
RV
2579 }
2580 }
2581 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2582
2583 if (!HAS_DDI(dev))
2584 for_each_pipe(dev_priv, pipe) {
2585 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2586 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2587 seq_printf(m, " pipe %c", pipe_name(pipe));
2588 }
2589 seq_puts(m, "\n");
e91fd8c6 2590
05eec3c2
RV
2591 /*
2592 * VLV/CHV PSR has no kind of performance counter
2593 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2594 */
2595 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2596 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2597 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2598
2599 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2600 }
fa128fa6 2601 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2602
c8c8fb33 2603 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2604 return 0;
2605}
2606
d2e216d0
RV
2607static int i915_sink_crc(struct seq_file *m, void *data)
2608{
2609 struct drm_info_node *node = m->private;
2610 struct drm_device *dev = node->minor->dev;
2611 struct intel_encoder *encoder;
2612 struct intel_connector *connector;
2613 struct intel_dp *intel_dp = NULL;
2614 int ret;
2615 u8 crc[6];
2616
2617 drm_modeset_lock_all(dev);
aca5e361 2618 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2619
2620 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2621 continue;
2622
b6ae3c7c
PZ
2623 if (!connector->base.encoder)
2624 continue;
2625
d2e216d0
RV
2626 encoder = to_intel_encoder(connector->base.encoder);
2627 if (encoder->type != INTEL_OUTPUT_EDP)
2628 continue;
2629
2630 intel_dp = enc_to_intel_dp(&encoder->base);
2631
2632 ret = intel_dp_sink_crc(intel_dp, crc);
2633 if (ret)
2634 goto out;
2635
2636 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2637 crc[0], crc[1], crc[2],
2638 crc[3], crc[4], crc[5]);
2639 goto out;
2640 }
2641 ret = -ENODEV;
2642out:
2643 drm_modeset_unlock_all(dev);
2644 return ret;
2645}
2646
ec013e7f
JB
2647static int i915_energy_uJ(struct seq_file *m, void *data)
2648{
2649 struct drm_info_node *node = m->private;
2650 struct drm_device *dev = node->minor->dev;
2651 struct drm_i915_private *dev_priv = dev->dev_private;
2652 u64 power;
2653 u32 units;
2654
2655 if (INTEL_INFO(dev)->gen < 6)
2656 return -ENODEV;
2657
36623ef8
PZ
2658 intel_runtime_pm_get(dev_priv);
2659
ec013e7f
JB
2660 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2661 power = (power & 0x1f00) >> 8;
2662 units = 1000000 / (1 << power); /* convert to uJ */
2663 power = I915_READ(MCH_SECP_NRG_STTS);
2664 power *= units;
2665
36623ef8
PZ
2666 intel_runtime_pm_put(dev_priv);
2667
ec013e7f 2668 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2669
2670 return 0;
2671}
2672
6455c870 2673static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2674{
9f25d007 2675 struct drm_info_node *node = m->private;
371db66a
PZ
2676 struct drm_device *dev = node->minor->dev;
2677 struct drm_i915_private *dev_priv = dev->dev_private;
2678
6455c870 2679 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2680 seq_puts(m, "not supported\n");
2681 return 0;
2682 }
2683
86c4ec0d 2684 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2685 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2686 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2687#ifdef CONFIG_PM
a6aaec8b
DL
2688 seq_printf(m, "Usage count: %d\n",
2689 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2690#else
2691 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2692#endif
371db66a 2693
ec013e7f
JB
2694 return 0;
2695}
2696
1da51581
ID
2697static int i915_power_domain_info(struct seq_file *m, void *unused)
2698{
9f25d007 2699 struct drm_info_node *node = m->private;
1da51581
ID
2700 struct drm_device *dev = node->minor->dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
2702 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2703 int i;
2704
2705 mutex_lock(&power_domains->lock);
2706
2707 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2708 for (i = 0; i < power_domains->power_well_count; i++) {
2709 struct i915_power_well *power_well;
2710 enum intel_display_power_domain power_domain;
2711
2712 power_well = &power_domains->power_wells[i];
2713 seq_printf(m, "%-25s %d\n", power_well->name,
2714 power_well->count);
2715
2716 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2717 power_domain++) {
2718 if (!(BIT(power_domain) & power_well->domains))
2719 continue;
2720
2721 seq_printf(m, " %-23s %d\n",
9895ad03 2722 intel_display_power_domain_str(power_domain),
1da51581
ID
2723 power_domains->domain_use_count[power_domain]);
2724 }
2725 }
2726
2727 mutex_unlock(&power_domains->lock);
2728
2729 return 0;
2730}
2731
b7cec66d
DL
2732static int i915_dmc_info(struct seq_file *m, void *unused)
2733{
2734 struct drm_info_node *node = m->private;
2735 struct drm_device *dev = node->minor->dev;
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 struct intel_csr *csr;
2738
2739 if (!HAS_CSR(dev)) {
2740 seq_puts(m, "not supported\n");
2741 return 0;
2742 }
2743
2744 csr = &dev_priv->csr;
2745
6fb403de
MK
2746 intel_runtime_pm_get(dev_priv);
2747
b7cec66d
DL
2748 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2749 seq_printf(m, "path: %s\n", csr->fw_path);
2750
2751 if (!csr->dmc_payload)
6fb403de 2752 goto out;
b7cec66d
DL
2753
2754 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2755 CSR_VERSION_MINOR(csr->version));
2756
8337206d
DL
2757 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2758 seq_printf(m, "DC3 -> DC5 count: %d\n",
2759 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2760 seq_printf(m, "DC5 -> DC6 count: %d\n",
2761 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2762 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2763 seq_printf(m, "DC3 -> DC5 count: %d\n",
2764 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2765 }
2766
6fb403de
MK
2767out:
2768 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2769 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2770 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2771
8337206d
DL
2772 intel_runtime_pm_put(dev_priv);
2773
b7cec66d
DL
2774 return 0;
2775}
2776
53f5e3ca
JB
2777static void intel_seq_print_mode(struct seq_file *m, int tabs,
2778 struct drm_display_mode *mode)
2779{
2780 int i;
2781
2782 for (i = 0; i < tabs; i++)
2783 seq_putc(m, '\t');
2784
2785 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2786 mode->base.id, mode->name,
2787 mode->vrefresh, mode->clock,
2788 mode->hdisplay, mode->hsync_start,
2789 mode->hsync_end, mode->htotal,
2790 mode->vdisplay, mode->vsync_start,
2791 mode->vsync_end, mode->vtotal,
2792 mode->type, mode->flags);
2793}
2794
2795static void intel_encoder_info(struct seq_file *m,
2796 struct intel_crtc *intel_crtc,
2797 struct intel_encoder *intel_encoder)
2798{
9f25d007 2799 struct drm_info_node *node = m->private;
53f5e3ca
JB
2800 struct drm_device *dev = node->minor->dev;
2801 struct drm_crtc *crtc = &intel_crtc->base;
2802 struct intel_connector *intel_connector;
2803 struct drm_encoder *encoder;
2804
2805 encoder = &intel_encoder->base;
2806 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2807 encoder->base.id, encoder->name);
53f5e3ca
JB
2808 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2809 struct drm_connector *connector = &intel_connector->base;
2810 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2811 connector->base.id,
c23cc417 2812 connector->name,
53f5e3ca
JB
2813 drm_get_connector_status_name(connector->status));
2814 if (connector->status == connector_status_connected) {
2815 struct drm_display_mode *mode = &crtc->mode;
2816 seq_printf(m, ", mode:\n");
2817 intel_seq_print_mode(m, 2, mode);
2818 } else {
2819 seq_putc(m, '\n');
2820 }
2821 }
2822}
2823
2824static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2825{
9f25d007 2826 struct drm_info_node *node = m->private;
53f5e3ca
JB
2827 struct drm_device *dev = node->minor->dev;
2828 struct drm_crtc *crtc = &intel_crtc->base;
2829 struct intel_encoder *intel_encoder;
23a48d53
ML
2830 struct drm_plane_state *plane_state = crtc->primary->state;
2831 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2832
23a48d53 2833 if (fb)
5aa8a937 2834 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2835 fb->base.id, plane_state->src_x >> 16,
2836 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2837 else
2838 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2839 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2840 intel_encoder_info(m, intel_crtc, intel_encoder);
2841}
2842
2843static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2844{
2845 struct drm_display_mode *mode = panel->fixed_mode;
2846
2847 seq_printf(m, "\tfixed mode:\n");
2848 intel_seq_print_mode(m, 2, mode);
2849}
2850
2851static void intel_dp_info(struct seq_file *m,
2852 struct intel_connector *intel_connector)
2853{
2854 struct intel_encoder *intel_encoder = intel_connector->encoder;
2855 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2856
2857 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2858 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2859 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2860 intel_panel_info(m, &intel_connector->panel);
2861}
2862
3d52ccf5
LY
2863static void intel_dp_mst_info(struct seq_file *m,
2864 struct intel_connector *intel_connector)
2865{
2866 struct intel_encoder *intel_encoder = intel_connector->encoder;
2867 struct intel_dp_mst_encoder *intel_mst =
2868 enc_to_mst(&intel_encoder->base);
2869 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2870 struct intel_dp *intel_dp = &intel_dig_port->dp;
2871 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2872 intel_connector->port);
2873
2874 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2875}
2876
53f5e3ca
JB
2877static void intel_hdmi_info(struct seq_file *m,
2878 struct intel_connector *intel_connector)
2879{
2880 struct intel_encoder *intel_encoder = intel_connector->encoder;
2881 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2882
742f491d 2883 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2884}
2885
2886static void intel_lvds_info(struct seq_file *m,
2887 struct intel_connector *intel_connector)
2888{
2889 intel_panel_info(m, &intel_connector->panel);
2890}
2891
2892static void intel_connector_info(struct seq_file *m,
2893 struct drm_connector *connector)
2894{
2895 struct intel_connector *intel_connector = to_intel_connector(connector);
2896 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2897 struct drm_display_mode *mode;
53f5e3ca
JB
2898
2899 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2900 connector->base.id, connector->name,
53f5e3ca
JB
2901 drm_get_connector_status_name(connector->status));
2902 if (connector->status == connector_status_connected) {
2903 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2904 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2905 connector->display_info.width_mm,
2906 connector->display_info.height_mm);
2907 seq_printf(m, "\tsubpixel order: %s\n",
2908 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2909 seq_printf(m, "\tCEA rev: %d\n",
2910 connector->display_info.cea_rev);
2911 }
36cd7444
DA
2912 if (intel_encoder) {
2913 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2914 intel_encoder->type == INTEL_OUTPUT_EDP)
2915 intel_dp_info(m, intel_connector);
2916 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2917 intel_hdmi_info(m, intel_connector);
2918 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2919 intel_lvds_info(m, intel_connector);
3d52ccf5
LY
2920 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2921 intel_dp_mst_info(m, intel_connector);
36cd7444 2922 }
53f5e3ca 2923
f103fc7d
JB
2924 seq_printf(m, "\tmodes:\n");
2925 list_for_each_entry(mode, &connector->modes, head)
2926 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2927}
2928
065f2ec2
CW
2929static bool cursor_active(struct drm_device *dev, int pipe)
2930{
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 u32 state;
2933
2934 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2935 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2936 else
5efb3e28 2937 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2938
2939 return state;
2940}
2941
2942static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2943{
2944 struct drm_i915_private *dev_priv = dev->dev_private;
2945 u32 pos;
2946
5efb3e28 2947 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2948
2949 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2950 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2951 *x = -*x;
2952
2953 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2954 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2955 *y = -*y;
2956
2957 return cursor_active(dev, pipe);
2958}
2959
3abc4e09
RF
2960static const char *plane_type(enum drm_plane_type type)
2961{
2962 switch (type) {
2963 case DRM_PLANE_TYPE_OVERLAY:
2964 return "OVL";
2965 case DRM_PLANE_TYPE_PRIMARY:
2966 return "PRI";
2967 case DRM_PLANE_TYPE_CURSOR:
2968 return "CUR";
2969 /*
2970 * Deliberately omitting default: to generate compiler warnings
2971 * when a new drm_plane_type gets added.
2972 */
2973 }
2974
2975 return "unknown";
2976}
2977
2978static const char *plane_rotation(unsigned int rotation)
2979{
2980 static char buf[48];
2981 /*
2982 * According to doc only one DRM_ROTATE_ is allowed but this
2983 * will print them all to visualize if the values are misused
2984 */
2985 snprintf(buf, sizeof(buf),
2986 "%s%s%s%s%s%s(0x%08x)",
2987 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2988 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
2989 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
2990 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
2991 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
2992 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
2993 rotation);
2994
2995 return buf;
2996}
2997
2998static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2999{
3000 struct drm_info_node *node = m->private;
3001 struct drm_device *dev = node->minor->dev;
3002 struct intel_plane *intel_plane;
3003
3004 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3005 struct drm_plane_state *state;
3006 struct drm_plane *plane = &intel_plane->base;
3007
3008 if (!plane->state) {
3009 seq_puts(m, "plane->state is NULL!\n");
3010 continue;
3011 }
3012
3013 state = plane->state;
3014
3015 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3016 plane->base.id,
3017 plane_type(intel_plane->base.type),
3018 state->crtc_x, state->crtc_y,
3019 state->crtc_w, state->crtc_h,
3020 (state->src_x >> 16),
3021 ((state->src_x & 0xffff) * 15625) >> 10,
3022 (state->src_y >> 16),
3023 ((state->src_y & 0xffff) * 15625) >> 10,
3024 (state->src_w >> 16),
3025 ((state->src_w & 0xffff) * 15625) >> 10,
3026 (state->src_h >> 16),
3027 ((state->src_h & 0xffff) * 15625) >> 10,
3028 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3029 plane_rotation(state->rotation));
3030 }
3031}
3032
3033static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3034{
3035 struct intel_crtc_state *pipe_config;
3036 int num_scalers = intel_crtc->num_scalers;
3037 int i;
3038
3039 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3040
3041 /* Not all platformas have a scaler */
3042 if (num_scalers) {
3043 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3044 num_scalers,
3045 pipe_config->scaler_state.scaler_users,
3046 pipe_config->scaler_state.scaler_id);
3047
3048 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3049 struct intel_scaler *sc =
3050 &pipe_config->scaler_state.scalers[i];
3051
3052 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3053 i, yesno(sc->in_use), sc->mode);
3054 }
3055 seq_puts(m, "\n");
3056 } else {
3057 seq_puts(m, "\tNo scalers available on this platform\n");
3058 }
3059}
3060
53f5e3ca
JB
3061static int i915_display_info(struct seq_file *m, void *unused)
3062{
9f25d007 3063 struct drm_info_node *node = m->private;
53f5e3ca 3064 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3065 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3066 struct intel_crtc *crtc;
53f5e3ca
JB
3067 struct drm_connector *connector;
3068
b0e5ddf3 3069 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3070 drm_modeset_lock_all(dev);
3071 seq_printf(m, "CRTC info\n");
3072 seq_printf(m, "---------\n");
d3fcc808 3073 for_each_intel_crtc(dev, crtc) {
065f2ec2 3074 bool active;
f77076c9 3075 struct intel_crtc_state *pipe_config;
065f2ec2 3076 int x, y;
53f5e3ca 3077
f77076c9
ML
3078 pipe_config = to_intel_crtc_state(crtc->base.state);
3079
3abc4e09 3080 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3081 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3082 yesno(pipe_config->base.active),
3abc4e09
RF
3083 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3084 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3085
f77076c9 3086 if (pipe_config->base.active) {
065f2ec2
CW
3087 intel_crtc_info(m, crtc);
3088
a23dc658 3089 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3090 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3091 yesno(crtc->cursor_base),
3dd512fb
MR
3092 x, y, crtc->base.cursor->state->crtc_w,
3093 crtc->base.cursor->state->crtc_h,
57127efa 3094 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3095 intel_scaler_info(m, crtc);
3096 intel_plane_info(m, crtc);
a23dc658 3097 }
cace841c
DV
3098
3099 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3100 yesno(!crtc->cpu_fifo_underrun_disabled),
3101 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3102 }
3103
3104 seq_printf(m, "\n");
3105 seq_printf(m, "Connector info\n");
3106 seq_printf(m, "--------------\n");
3107 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3108 intel_connector_info(m, connector);
3109 }
3110 drm_modeset_unlock_all(dev);
b0e5ddf3 3111 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3112
3113 return 0;
3114}
3115
e04934cf
BW
3116static int i915_semaphore_status(struct seq_file *m, void *unused)
3117{
3118 struct drm_info_node *node = (struct drm_info_node *) m->private;
3119 struct drm_device *dev = node->minor->dev;
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 struct intel_engine_cs *ring;
3122 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3123 int i, j, ret;
3124
3125 if (!i915_semaphore_is_enabled(dev)) {
3126 seq_puts(m, "Semaphores are disabled\n");
3127 return 0;
3128 }
3129
3130 ret = mutex_lock_interruptible(&dev->struct_mutex);
3131 if (ret)
3132 return ret;
03872064 3133 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3134
3135 if (IS_BROADWELL(dev)) {
3136 struct page *page;
3137 uint64_t *seqno;
3138
3139 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3140
3141 seqno = (uint64_t *)kmap_atomic(page);
3142 for_each_ring(ring, dev_priv, i) {
3143 uint64_t offset;
3144
3145 seq_printf(m, "%s\n", ring->name);
3146
3147 seq_puts(m, " Last signal:");
3148 for (j = 0; j < num_rings; j++) {
3149 offset = i * I915_NUM_RINGS + j;
3150 seq_printf(m, "0x%08llx (0x%02llx) ",
3151 seqno[offset], offset * 8);
3152 }
3153 seq_putc(m, '\n');
3154
3155 seq_puts(m, " Last wait: ");
3156 for (j = 0; j < num_rings; j++) {
3157 offset = i + (j * I915_NUM_RINGS);
3158 seq_printf(m, "0x%08llx (0x%02llx) ",
3159 seqno[offset], offset * 8);
3160 }
3161 seq_putc(m, '\n');
3162
3163 }
3164 kunmap_atomic(seqno);
3165 } else {
3166 seq_puts(m, " Last signal:");
3167 for_each_ring(ring, dev_priv, i)
3168 for (j = 0; j < num_rings; j++)
3169 seq_printf(m, "0x%08x\n",
3170 I915_READ(ring->semaphore.mbox.signal[j]));
3171 seq_putc(m, '\n');
3172 }
3173
3174 seq_puts(m, "\nSync seqno:\n");
3175 for_each_ring(ring, dev_priv, i) {
3176 for (j = 0; j < num_rings; j++) {
3177 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3178 }
3179 seq_putc(m, '\n');
3180 }
3181 seq_putc(m, '\n');
3182
03872064 3183 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3184 mutex_unlock(&dev->struct_mutex);
3185 return 0;
3186}
3187
728e29d7
DV
3188static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3189{
3190 struct drm_info_node *node = (struct drm_info_node *) m->private;
3191 struct drm_device *dev = node->minor->dev;
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 int i;
3194
3195 drm_modeset_lock_all(dev);
3196 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3197 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3198
3199 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 3200 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 3201 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 3202 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3203 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3204 seq_printf(m, " dpll_md: 0x%08x\n",
3205 pll->config.hw_state.dpll_md);
3206 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3207 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3208 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3209 }
3210 drm_modeset_unlock_all(dev);
3211
3212 return 0;
3213}
3214
1ed1ef9d 3215static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3216{
3217 int i;
3218 int ret;
3219 struct drm_info_node *node = (struct drm_info_node *) m->private;
3220 struct drm_device *dev = node->minor->dev;
3221 struct drm_i915_private *dev_priv = dev->dev_private;
3222
888b5995
AS
3223 ret = mutex_lock_interruptible(&dev->struct_mutex);
3224 if (ret)
3225 return ret;
3226
3227 intel_runtime_pm_get(dev_priv);
3228
7225342a
MK
3229 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
3230 for (i = 0; i < dev_priv->workarounds.count; ++i) {
f0f59a00
VS
3231 i915_reg_t addr;
3232 u32 mask, value, read;
2fa60f6d 3233 bool ok;
888b5995 3234
7225342a
MK
3235 addr = dev_priv->workarounds.reg[i].addr;
3236 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
3237 value = dev_priv->workarounds.reg[i].value;
3238 read = I915_READ(addr);
3239 ok = (value & mask) == (read & mask);
3240 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3241 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3242 }
3243
3244 intel_runtime_pm_put(dev_priv);
3245 mutex_unlock(&dev->struct_mutex);
3246
3247 return 0;
3248}
3249
c5511e44
DL
3250static int i915_ddb_info(struct seq_file *m, void *unused)
3251{
3252 struct drm_info_node *node = m->private;
3253 struct drm_device *dev = node->minor->dev;
3254 struct drm_i915_private *dev_priv = dev->dev_private;
3255 struct skl_ddb_allocation *ddb;
3256 struct skl_ddb_entry *entry;
3257 enum pipe pipe;
3258 int plane;
3259
2fcffe19
DL
3260 if (INTEL_INFO(dev)->gen < 9)
3261 return 0;
3262
c5511e44
DL
3263 drm_modeset_lock_all(dev);
3264
3265 ddb = &dev_priv->wm.skl_hw.ddb;
3266
3267 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3268
3269 for_each_pipe(dev_priv, pipe) {
3270 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3271
dd740780 3272 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3273 entry = &ddb->plane[pipe][plane];
3274 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3275 entry->start, entry->end,
3276 skl_ddb_entry_size(entry));
3277 }
3278
4969d33e 3279 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3280 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3281 entry->end, skl_ddb_entry_size(entry));
3282 }
3283
3284 drm_modeset_unlock_all(dev);
3285
3286 return 0;
3287}
3288
a54746e3
VK
3289static void drrs_status_per_crtc(struct seq_file *m,
3290 struct drm_device *dev, struct intel_crtc *intel_crtc)
3291{
3292 struct intel_encoder *intel_encoder;
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 struct i915_drrs *drrs = &dev_priv->drrs;
3295 int vrefresh = 0;
3296
3297 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3298 /* Encoder connected on this CRTC */
3299 switch (intel_encoder->type) {
3300 case INTEL_OUTPUT_EDP:
3301 seq_puts(m, "eDP:\n");
3302 break;
3303 case INTEL_OUTPUT_DSI:
3304 seq_puts(m, "DSI:\n");
3305 break;
3306 case INTEL_OUTPUT_HDMI:
3307 seq_puts(m, "HDMI:\n");
3308 break;
3309 case INTEL_OUTPUT_DISPLAYPORT:
3310 seq_puts(m, "DP:\n");
3311 break;
3312 default:
3313 seq_printf(m, "Other encoder (id=%d).\n",
3314 intel_encoder->type);
3315 return;
3316 }
3317 }
3318
3319 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3320 seq_puts(m, "\tVBT: DRRS_type: Static");
3321 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3322 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3323 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3324 seq_puts(m, "\tVBT: DRRS_type: None");
3325 else
3326 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3327
3328 seq_puts(m, "\n\n");
3329
f77076c9 3330 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3331 struct intel_panel *panel;
3332
3333 mutex_lock(&drrs->mutex);
3334 /* DRRS Supported */
3335 seq_puts(m, "\tDRRS Supported: Yes\n");
3336
3337 /* disable_drrs() will make drrs->dp NULL */
3338 if (!drrs->dp) {
3339 seq_puts(m, "Idleness DRRS: Disabled");
3340 mutex_unlock(&drrs->mutex);
3341 return;
3342 }
3343
3344 panel = &drrs->dp->attached_connector->panel;
3345 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3346 drrs->busy_frontbuffer_bits);
3347
3348 seq_puts(m, "\n\t\t");
3349 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3350 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3351 vrefresh = panel->fixed_mode->vrefresh;
3352 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3353 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3354 vrefresh = panel->downclock_mode->vrefresh;
3355 } else {
3356 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3357 drrs->refresh_rate_type);
3358 mutex_unlock(&drrs->mutex);
3359 return;
3360 }
3361 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3362
3363 seq_puts(m, "\n\t\t");
3364 mutex_unlock(&drrs->mutex);
3365 } else {
3366 /* DRRS not supported. Print the VBT parameter*/
3367 seq_puts(m, "\tDRRS Supported : No");
3368 }
3369 seq_puts(m, "\n");
3370}
3371
3372static int i915_drrs_status(struct seq_file *m, void *unused)
3373{
3374 struct drm_info_node *node = m->private;
3375 struct drm_device *dev = node->minor->dev;
3376 struct intel_crtc *intel_crtc;
3377 int active_crtc_cnt = 0;
3378
3379 for_each_intel_crtc(dev, intel_crtc) {
3380 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3381
f77076c9 3382 if (intel_crtc->base.state->active) {
a54746e3
VK
3383 active_crtc_cnt++;
3384 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3385
3386 drrs_status_per_crtc(m, dev, intel_crtc);
3387 }
3388
3389 drm_modeset_unlock(&intel_crtc->base.mutex);
3390 }
3391
3392 if (!active_crtc_cnt)
3393 seq_puts(m, "No active crtc found\n");
3394
3395 return 0;
3396}
3397
07144428
DL
3398struct pipe_crc_info {
3399 const char *name;
3400 struct drm_device *dev;
3401 enum pipe pipe;
3402};
3403
11bed958
DA
3404static int i915_dp_mst_info(struct seq_file *m, void *unused)
3405{
3406 struct drm_info_node *node = (struct drm_info_node *) m->private;
3407 struct drm_device *dev = node->minor->dev;
3408 struct drm_encoder *encoder;
3409 struct intel_encoder *intel_encoder;
3410 struct intel_digital_port *intel_dig_port;
3411 drm_modeset_lock_all(dev);
3412 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3413 intel_encoder = to_intel_encoder(encoder);
3414 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3415 continue;
3416 intel_dig_port = enc_to_dig_port(encoder);
3417 if (!intel_dig_port->dp.can_mst)
3418 continue;
3419
3420 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3421 }
3422 drm_modeset_unlock_all(dev);
3423 return 0;
3424}
3425
07144428
DL
3426static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3427{
be5c7a90
DL
3428 struct pipe_crc_info *info = inode->i_private;
3429 struct drm_i915_private *dev_priv = info->dev->dev_private;
3430 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3431
7eb1c496
DV
3432 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3433 return -ENODEV;
3434
d538bbdf
DL
3435 spin_lock_irq(&pipe_crc->lock);
3436
3437 if (pipe_crc->opened) {
3438 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3439 return -EBUSY; /* already open */
3440 }
3441
d538bbdf 3442 pipe_crc->opened = true;
07144428
DL
3443 filep->private_data = inode->i_private;
3444
d538bbdf
DL
3445 spin_unlock_irq(&pipe_crc->lock);
3446
07144428
DL
3447 return 0;
3448}
3449
3450static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3451{
be5c7a90
DL
3452 struct pipe_crc_info *info = inode->i_private;
3453 struct drm_i915_private *dev_priv = info->dev->dev_private;
3454 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3455
d538bbdf
DL
3456 spin_lock_irq(&pipe_crc->lock);
3457 pipe_crc->opened = false;
3458 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3459
07144428
DL
3460 return 0;
3461}
3462
3463/* (6 fields, 8 chars each, space separated (5) + '\n') */
3464#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3465/* account for \'0' */
3466#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3467
3468static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3469{
d538bbdf
DL
3470 assert_spin_locked(&pipe_crc->lock);
3471 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3472 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3473}
3474
3475static ssize_t
3476i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3477 loff_t *pos)
3478{
3479 struct pipe_crc_info *info = filep->private_data;
3480 struct drm_device *dev = info->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3483 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3484 int n_entries;
07144428
DL
3485 ssize_t bytes_read;
3486
3487 /*
3488 * Don't allow user space to provide buffers not big enough to hold
3489 * a line of data.
3490 */
3491 if (count < PIPE_CRC_LINE_LEN)
3492 return -EINVAL;
3493
3494 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3495 return 0;
07144428
DL
3496
3497 /* nothing to read */
d538bbdf 3498 spin_lock_irq(&pipe_crc->lock);
07144428 3499 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3500 int ret;
3501
3502 if (filep->f_flags & O_NONBLOCK) {
3503 spin_unlock_irq(&pipe_crc->lock);
07144428 3504 return -EAGAIN;
d538bbdf 3505 }
07144428 3506
d538bbdf
DL
3507 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3508 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3509 if (ret) {
3510 spin_unlock_irq(&pipe_crc->lock);
3511 return ret;
3512 }
8bf1e9f1
SH
3513 }
3514
07144428 3515 /* We now have one or more entries to read */
9ad6d99f 3516 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3517
07144428 3518 bytes_read = 0;
9ad6d99f
VS
3519 while (n_entries > 0) {
3520 struct intel_pipe_crc_entry *entry =
3521 &pipe_crc->entries[pipe_crc->tail];
07144428 3522 int ret;
8bf1e9f1 3523
9ad6d99f
VS
3524 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3525 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3526 break;
3527
3528 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3529 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3530
07144428
DL
3531 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3532 "%8u %8x %8x %8x %8x %8x\n",
3533 entry->frame, entry->crc[0],
3534 entry->crc[1], entry->crc[2],
3535 entry->crc[3], entry->crc[4]);
3536
9ad6d99f
VS
3537 spin_unlock_irq(&pipe_crc->lock);
3538
3539 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3540 if (ret == PIPE_CRC_LINE_LEN)
3541 return -EFAULT;
b2c88f5b 3542
9ad6d99f
VS
3543 user_buf += PIPE_CRC_LINE_LEN;
3544 n_entries--;
3545
3546 spin_lock_irq(&pipe_crc->lock);
3547 }
8bf1e9f1 3548
d538bbdf
DL
3549 spin_unlock_irq(&pipe_crc->lock);
3550
07144428
DL
3551 return bytes_read;
3552}
3553
3554static const struct file_operations i915_pipe_crc_fops = {
3555 .owner = THIS_MODULE,
3556 .open = i915_pipe_crc_open,
3557 .read = i915_pipe_crc_read,
3558 .release = i915_pipe_crc_release,
3559};
3560
3561static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3562 {
3563 .name = "i915_pipe_A_crc",
3564 .pipe = PIPE_A,
3565 },
3566 {
3567 .name = "i915_pipe_B_crc",
3568 .pipe = PIPE_B,
3569 },
3570 {
3571 .name = "i915_pipe_C_crc",
3572 .pipe = PIPE_C,
3573 },
3574};
3575
3576static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3577 enum pipe pipe)
3578{
3579 struct drm_device *dev = minor->dev;
3580 struct dentry *ent;
3581 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3582
3583 info->dev = dev;
3584 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3585 &i915_pipe_crc_fops);
f3c5fe97
WY
3586 if (!ent)
3587 return -ENOMEM;
07144428
DL
3588
3589 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3590}
3591
e8dfcf78 3592static const char * const pipe_crc_sources[] = {
926321d5
DV
3593 "none",
3594 "plane1",
3595 "plane2",
3596 "pf",
5b3a856b 3597 "pipe",
3d099a05
DV
3598 "TV",
3599 "DP-B",
3600 "DP-C",
3601 "DP-D",
46a19188 3602 "auto",
926321d5
DV
3603};
3604
3605static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3606{
3607 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3608 return pipe_crc_sources[source];
3609}
3610
bd9db02f 3611static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3612{
3613 struct drm_device *dev = m->private;
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 int i;
3616
3617 for (i = 0; i < I915_MAX_PIPES; i++)
3618 seq_printf(m, "%c %s\n", pipe_name(i),
3619 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3620
3621 return 0;
3622}
3623
bd9db02f 3624static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3625{
3626 struct drm_device *dev = inode->i_private;
3627
bd9db02f 3628 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3629}
3630
46a19188 3631static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3632 uint32_t *val)
3633{
46a19188
DV
3634 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3635 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3636
3637 switch (*source) {
52f843f6
DV
3638 case INTEL_PIPE_CRC_SOURCE_PIPE:
3639 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3640 break;
3641 case INTEL_PIPE_CRC_SOURCE_NONE:
3642 *val = 0;
3643 break;
3644 default:
3645 return -EINVAL;
3646 }
3647
3648 return 0;
3649}
3650
46a19188
DV
3651static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3652 enum intel_pipe_crc_source *source)
3653{
3654 struct intel_encoder *encoder;
3655 struct intel_crtc *crtc;
26756809 3656 struct intel_digital_port *dig_port;
46a19188
DV
3657 int ret = 0;
3658
3659 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3660
6e9f798d 3661 drm_modeset_lock_all(dev);
b2784e15 3662 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3663 if (!encoder->base.crtc)
3664 continue;
3665
3666 crtc = to_intel_crtc(encoder->base.crtc);
3667
3668 if (crtc->pipe != pipe)
3669 continue;
3670
3671 switch (encoder->type) {
3672 case INTEL_OUTPUT_TVOUT:
3673 *source = INTEL_PIPE_CRC_SOURCE_TV;
3674 break;
3675 case INTEL_OUTPUT_DISPLAYPORT:
3676 case INTEL_OUTPUT_EDP:
26756809
DV
3677 dig_port = enc_to_dig_port(&encoder->base);
3678 switch (dig_port->port) {
3679 case PORT_B:
3680 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3681 break;
3682 case PORT_C:
3683 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3684 break;
3685 case PORT_D:
3686 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3687 break;
3688 default:
3689 WARN(1, "nonexisting DP port %c\n",
3690 port_name(dig_port->port));
3691 break;
3692 }
46a19188 3693 break;
6847d71b
PZ
3694 default:
3695 break;
46a19188
DV
3696 }
3697 }
6e9f798d 3698 drm_modeset_unlock_all(dev);
46a19188
DV
3699
3700 return ret;
3701}
3702
3703static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3704 enum pipe pipe,
3705 enum intel_pipe_crc_source *source,
7ac0129b
DV
3706 uint32_t *val)
3707{
8d2f24ca
DV
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 bool need_stable_symbols = false;
3710
46a19188
DV
3711 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3712 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3713 if (ret)
3714 return ret;
3715 }
3716
3717 switch (*source) {
7ac0129b
DV
3718 case INTEL_PIPE_CRC_SOURCE_PIPE:
3719 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3720 break;
3721 case INTEL_PIPE_CRC_SOURCE_DP_B:
3722 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3723 need_stable_symbols = true;
7ac0129b
DV
3724 break;
3725 case INTEL_PIPE_CRC_SOURCE_DP_C:
3726 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3727 need_stable_symbols = true;
7ac0129b 3728 break;
2be57922
VS
3729 case INTEL_PIPE_CRC_SOURCE_DP_D:
3730 if (!IS_CHERRYVIEW(dev))
3731 return -EINVAL;
3732 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3733 need_stable_symbols = true;
3734 break;
7ac0129b
DV
3735 case INTEL_PIPE_CRC_SOURCE_NONE:
3736 *val = 0;
3737 break;
3738 default:
3739 return -EINVAL;
3740 }
3741
8d2f24ca
DV
3742 /*
3743 * When the pipe CRC tap point is after the transcoders we need
3744 * to tweak symbol-level features to produce a deterministic series of
3745 * symbols for a given frame. We need to reset those features only once
3746 * a frame (instead of every nth symbol):
3747 * - DC-balance: used to ensure a better clock recovery from the data
3748 * link (SDVO)
3749 * - DisplayPort scrambling: used for EMI reduction
3750 */
3751 if (need_stable_symbols) {
3752 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3753
8d2f24ca 3754 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3755 switch (pipe) {
3756 case PIPE_A:
8d2f24ca 3757 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3758 break;
3759 case PIPE_B:
8d2f24ca 3760 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3761 break;
3762 case PIPE_C:
3763 tmp |= PIPE_C_SCRAMBLE_RESET;
3764 break;
3765 default:
3766 return -EINVAL;
3767 }
8d2f24ca
DV
3768 I915_WRITE(PORT_DFT2_G4X, tmp);
3769 }
3770
7ac0129b
DV
3771 return 0;
3772}
3773
4b79ebf7 3774static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3775 enum pipe pipe,
3776 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3777 uint32_t *val)
3778{
84093603
DV
3779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 bool need_stable_symbols = false;
3781
46a19188
DV
3782 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3783 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3784 if (ret)
3785 return ret;
3786 }
3787
3788 switch (*source) {
4b79ebf7
DV
3789 case INTEL_PIPE_CRC_SOURCE_PIPE:
3790 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3791 break;
3792 case INTEL_PIPE_CRC_SOURCE_TV:
3793 if (!SUPPORTS_TV(dev))
3794 return -EINVAL;
3795 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3796 break;
3797 case INTEL_PIPE_CRC_SOURCE_DP_B:
3798 if (!IS_G4X(dev))
3799 return -EINVAL;
3800 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3801 need_stable_symbols = true;
4b79ebf7
DV
3802 break;
3803 case INTEL_PIPE_CRC_SOURCE_DP_C:
3804 if (!IS_G4X(dev))
3805 return -EINVAL;
3806 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3807 need_stable_symbols = true;
4b79ebf7
DV
3808 break;
3809 case INTEL_PIPE_CRC_SOURCE_DP_D:
3810 if (!IS_G4X(dev))
3811 return -EINVAL;
3812 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3813 need_stable_symbols = true;
4b79ebf7
DV
3814 break;
3815 case INTEL_PIPE_CRC_SOURCE_NONE:
3816 *val = 0;
3817 break;
3818 default:
3819 return -EINVAL;
3820 }
3821
84093603
DV
3822 /*
3823 * When the pipe CRC tap point is after the transcoders we need
3824 * to tweak symbol-level features to produce a deterministic series of
3825 * symbols for a given frame. We need to reset those features only once
3826 * a frame (instead of every nth symbol):
3827 * - DC-balance: used to ensure a better clock recovery from the data
3828 * link (SDVO)
3829 * - DisplayPort scrambling: used for EMI reduction
3830 */
3831 if (need_stable_symbols) {
3832 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3833
3834 WARN_ON(!IS_G4X(dev));
3835
3836 I915_WRITE(PORT_DFT_I9XX,
3837 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3838
3839 if (pipe == PIPE_A)
3840 tmp |= PIPE_A_SCRAMBLE_RESET;
3841 else
3842 tmp |= PIPE_B_SCRAMBLE_RESET;
3843
3844 I915_WRITE(PORT_DFT2_G4X, tmp);
3845 }
3846
4b79ebf7
DV
3847 return 0;
3848}
3849
8d2f24ca
DV
3850static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3851 enum pipe pipe)
3852{
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3855
eb736679
VS
3856 switch (pipe) {
3857 case PIPE_A:
8d2f24ca 3858 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3859 break;
3860 case PIPE_B:
8d2f24ca 3861 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3862 break;
3863 case PIPE_C:
3864 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3865 break;
3866 default:
3867 return;
3868 }
8d2f24ca
DV
3869 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3870 tmp &= ~DC_BALANCE_RESET_VLV;
3871 I915_WRITE(PORT_DFT2_G4X, tmp);
3872
3873}
3874
84093603
DV
3875static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3876 enum pipe pipe)
3877{
3878 struct drm_i915_private *dev_priv = dev->dev_private;
3879 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3880
3881 if (pipe == PIPE_A)
3882 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3883 else
3884 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3885 I915_WRITE(PORT_DFT2_G4X, tmp);
3886
3887 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3888 I915_WRITE(PORT_DFT_I9XX,
3889 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3890 }
3891}
3892
46a19188 3893static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3894 uint32_t *val)
3895{
46a19188
DV
3896 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3897 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3898
3899 switch (*source) {
5b3a856b
DV
3900 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3901 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3902 break;
3903 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3904 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3905 break;
5b3a856b
DV
3906 case INTEL_PIPE_CRC_SOURCE_PIPE:
3907 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3908 break;
3d099a05 3909 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3910 *val = 0;
3911 break;
3d099a05
DV
3912 default:
3913 return -EINVAL;
5b3a856b
DV
3914 }
3915
3916 return 0;
3917}
3918
c4e2d043 3919static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3920{
3921 struct drm_i915_private *dev_priv = dev->dev_private;
3922 struct intel_crtc *crtc =
3923 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3924 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3925 struct drm_atomic_state *state;
3926 int ret = 0;
fabf6e51
DV
3927
3928 drm_modeset_lock_all(dev);
c4e2d043
ML
3929 state = drm_atomic_state_alloc(dev);
3930 if (!state) {
3931 ret = -ENOMEM;
3932 goto out;
fabf6e51 3933 }
fabf6e51 3934
c4e2d043
ML
3935 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3936 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3937 if (IS_ERR(pipe_config)) {
3938 ret = PTR_ERR(pipe_config);
3939 goto out;
3940 }
fabf6e51 3941
c4e2d043
ML
3942 pipe_config->pch_pfit.force_thru = enable;
3943 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3944 pipe_config->pch_pfit.enabled != enable)
3945 pipe_config->base.connectors_changed = true;
1b509259 3946
c4e2d043
ML
3947 ret = drm_atomic_commit(state);
3948out:
fabf6e51 3949 drm_modeset_unlock_all(dev);
c4e2d043
ML
3950 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3951 if (ret)
3952 drm_atomic_state_free(state);
fabf6e51
DV
3953}
3954
3955static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3956 enum pipe pipe,
3957 enum intel_pipe_crc_source *source,
5b3a856b
DV
3958 uint32_t *val)
3959{
46a19188
DV
3960 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3961 *source = INTEL_PIPE_CRC_SOURCE_PF;
3962
3963 switch (*source) {
5b3a856b
DV
3964 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3965 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3966 break;
3967 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3968 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3969 break;
3970 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3971 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3972 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3973
5b3a856b
DV
3974 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3975 break;
3d099a05 3976 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3977 *val = 0;
3978 break;
3d099a05
DV
3979 default:
3980 return -EINVAL;
5b3a856b
DV
3981 }
3982
3983 return 0;
3984}
3985
926321d5
DV
3986static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3987 enum intel_pipe_crc_source source)
3988{
3989 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3990 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3991 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3992 pipe));
02f9f5e6 3993 enum intel_display_power_domain power_domain;
432f3342 3994 u32 val = 0; /* shut up gcc */
5b3a856b 3995 int ret;
926321d5 3996
cc3da175
DL
3997 if (pipe_crc->source == source)
3998 return 0;
3999
ae676fcd
DL
4000 /* forbid changing the source without going back to 'none' */
4001 if (pipe_crc->source && source)
4002 return -EINVAL;
4003
02f9f5e6
ID
4004 power_domain = POWER_DOMAIN_PIPE(pipe);
4005 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4006 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4007 return -EIO;
4008 }
4009
52f843f6 4010 if (IS_GEN2(dev))
46a19188 4011 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4012 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4013 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4014 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4015 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4016 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4017 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4018 else
fabf6e51 4019 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4020
4021 if (ret != 0)
02f9f5e6 4022 goto out;
5b3a856b 4023
4b584369
DL
4024 /* none -> real source transition */
4025 if (source) {
4252fbc3
VS
4026 struct intel_pipe_crc_entry *entries;
4027
7cd6ccff
DL
4028 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4029 pipe_name(pipe), pipe_crc_source_name(source));
4030
3cf54b34
VS
4031 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4032 sizeof(pipe_crc->entries[0]),
4252fbc3 4033 GFP_KERNEL);
02f9f5e6
ID
4034 if (!entries) {
4035 ret = -ENOMEM;
4036 goto out;
4037 }
e5f75aca 4038
8c740dce
PZ
4039 /*
4040 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4041 * enabled and disabled dynamically based on package C states,
4042 * user space can't make reliable use of the CRCs, so let's just
4043 * completely disable it.
4044 */
4045 hsw_disable_ips(crtc);
4046
d538bbdf 4047 spin_lock_irq(&pipe_crc->lock);
64387b61 4048 kfree(pipe_crc->entries);
4252fbc3 4049 pipe_crc->entries = entries;
d538bbdf
DL
4050 pipe_crc->head = 0;
4051 pipe_crc->tail = 0;
4052 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4053 }
4054
cc3da175 4055 pipe_crc->source = source;
926321d5 4056
926321d5
DV
4057 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4058 POSTING_READ(PIPE_CRC_CTL(pipe));
4059
e5f75aca
DL
4060 /* real source -> none transition */
4061 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4062 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4063 struct intel_crtc *crtc =
4064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4065
7cd6ccff
DL
4066 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4067 pipe_name(pipe));
4068
a33d7105 4069 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4070 if (crtc->base.state->active)
a33d7105
DV
4071 intel_wait_for_vblank(dev, pipe);
4072 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4073
d538bbdf
DL
4074 spin_lock_irq(&pipe_crc->lock);
4075 entries = pipe_crc->entries;
e5f75aca 4076 pipe_crc->entries = NULL;
9ad6d99f
VS
4077 pipe_crc->head = 0;
4078 pipe_crc->tail = 0;
d538bbdf
DL
4079 spin_unlock_irq(&pipe_crc->lock);
4080
4081 kfree(entries);
84093603
DV
4082
4083 if (IS_G4X(dev))
4084 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4085 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4086 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4087 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4088 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4089
4090 hsw_enable_ips(crtc);
e5f75aca
DL
4091 }
4092
02f9f5e6
ID
4093 ret = 0;
4094
4095out:
4096 intel_display_power_put(dev_priv, power_domain);
4097
4098 return ret;
926321d5
DV
4099}
4100
4101/*
4102 * Parse pipe CRC command strings:
b94dec87
DL
4103 * command: wsp* object wsp+ name wsp+ source wsp*
4104 * object: 'pipe'
4105 * name: (A | B | C)
926321d5
DV
4106 * source: (none | plane1 | plane2 | pf)
4107 * wsp: (#0x20 | #0x9 | #0xA)+
4108 *
4109 * eg.:
b94dec87
DL
4110 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4111 * "pipe A none" -> Stop CRC
926321d5 4112 */
bd9db02f 4113static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4114{
4115 int n_words = 0;
4116
4117 while (*buf) {
4118 char *end;
4119
4120 /* skip leading white space */
4121 buf = skip_spaces(buf);
4122 if (!*buf)
4123 break; /* end of buffer */
4124
4125 /* find end of word */
4126 for (end = buf; *end && !isspace(*end); end++)
4127 ;
4128
4129 if (n_words == max_words) {
4130 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4131 max_words);
4132 return -EINVAL; /* ran out of words[] before bytes */
4133 }
4134
4135 if (*end)
4136 *end++ = '\0';
4137 words[n_words++] = buf;
4138 buf = end;
4139 }
4140
4141 return n_words;
4142}
4143
b94dec87
DL
4144enum intel_pipe_crc_object {
4145 PIPE_CRC_OBJECT_PIPE,
4146};
4147
e8dfcf78 4148static const char * const pipe_crc_objects[] = {
b94dec87
DL
4149 "pipe",
4150};
4151
4152static int
bd9db02f 4153display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4154{
4155 int i;
4156
4157 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4158 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4159 *o = i;
b94dec87
DL
4160 return 0;
4161 }
4162
4163 return -EINVAL;
4164}
4165
bd9db02f 4166static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4167{
4168 const char name = buf[0];
4169
4170 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4171 return -EINVAL;
4172
4173 *pipe = name - 'A';
4174
4175 return 0;
4176}
4177
4178static int
bd9db02f 4179display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4180{
4181 int i;
4182
4183 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4184 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4185 *s = i;
926321d5
DV
4186 return 0;
4187 }
4188
4189 return -EINVAL;
4190}
4191
bd9db02f 4192static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4193{
b94dec87 4194#define N_WORDS 3
926321d5 4195 int n_words;
b94dec87 4196 char *words[N_WORDS];
926321d5 4197 enum pipe pipe;
b94dec87 4198 enum intel_pipe_crc_object object;
926321d5
DV
4199 enum intel_pipe_crc_source source;
4200
bd9db02f 4201 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4202 if (n_words != N_WORDS) {
4203 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4204 N_WORDS);
4205 return -EINVAL;
4206 }
4207
bd9db02f 4208 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4209 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4210 return -EINVAL;
4211 }
4212
bd9db02f 4213 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4214 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4215 return -EINVAL;
4216 }
4217
bd9db02f 4218 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4219 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4220 return -EINVAL;
4221 }
4222
4223 return pipe_crc_set_source(dev, pipe, source);
4224}
4225
bd9db02f
DL
4226static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4227 size_t len, loff_t *offp)
926321d5
DV
4228{
4229 struct seq_file *m = file->private_data;
4230 struct drm_device *dev = m->private;
4231 char *tmpbuf;
4232 int ret;
4233
4234 if (len == 0)
4235 return 0;
4236
4237 if (len > PAGE_SIZE - 1) {
4238 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4239 PAGE_SIZE);
4240 return -E2BIG;
4241 }
4242
4243 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4244 if (!tmpbuf)
4245 return -ENOMEM;
4246
4247 if (copy_from_user(tmpbuf, ubuf, len)) {
4248 ret = -EFAULT;
4249 goto out;
4250 }
4251 tmpbuf[len] = '\0';
4252
bd9db02f 4253 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4254
4255out:
4256 kfree(tmpbuf);
4257 if (ret < 0)
4258 return ret;
4259
4260 *offp += len;
4261 return len;
4262}
4263
bd9db02f 4264static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4265 .owner = THIS_MODULE,
bd9db02f 4266 .open = display_crc_ctl_open,
926321d5
DV
4267 .read = seq_read,
4268 .llseek = seq_lseek,
4269 .release = single_release,
bd9db02f 4270 .write = display_crc_ctl_write
926321d5
DV
4271};
4272
eb3394fa
TP
4273static ssize_t i915_displayport_test_active_write(struct file *file,
4274 const char __user *ubuf,
4275 size_t len, loff_t *offp)
4276{
4277 char *input_buffer;
4278 int status = 0;
eb3394fa
TP
4279 struct drm_device *dev;
4280 struct drm_connector *connector;
4281 struct list_head *connector_list;
4282 struct intel_dp *intel_dp;
4283 int val = 0;
4284
9aaffa34 4285 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4286
eb3394fa
TP
4287 connector_list = &dev->mode_config.connector_list;
4288
4289 if (len == 0)
4290 return 0;
4291
4292 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4293 if (!input_buffer)
4294 return -ENOMEM;
4295
4296 if (copy_from_user(input_buffer, ubuf, len)) {
4297 status = -EFAULT;
4298 goto out;
4299 }
4300
4301 input_buffer[len] = '\0';
4302 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4303
4304 list_for_each_entry(connector, connector_list, head) {
4305
4306 if (connector->connector_type !=
4307 DRM_MODE_CONNECTOR_DisplayPort)
4308 continue;
4309
b8bb08ec 4310 if (connector->status == connector_status_connected &&
eb3394fa
TP
4311 connector->encoder != NULL) {
4312 intel_dp = enc_to_intel_dp(connector->encoder);
4313 status = kstrtoint(input_buffer, 10, &val);
4314 if (status < 0)
4315 goto out;
4316 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4317 /* To prevent erroneous activation of the compliance
4318 * testing code, only accept an actual value of 1 here
4319 */
4320 if (val == 1)
4321 intel_dp->compliance_test_active = 1;
4322 else
4323 intel_dp->compliance_test_active = 0;
4324 }
4325 }
4326out:
4327 kfree(input_buffer);
4328 if (status < 0)
4329 return status;
4330
4331 *offp += len;
4332 return len;
4333}
4334
4335static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4336{
4337 struct drm_device *dev = m->private;
4338 struct drm_connector *connector;
4339 struct list_head *connector_list = &dev->mode_config.connector_list;
4340 struct intel_dp *intel_dp;
4341
eb3394fa
TP
4342 list_for_each_entry(connector, connector_list, head) {
4343
4344 if (connector->connector_type !=
4345 DRM_MODE_CONNECTOR_DisplayPort)
4346 continue;
4347
4348 if (connector->status == connector_status_connected &&
4349 connector->encoder != NULL) {
4350 intel_dp = enc_to_intel_dp(connector->encoder);
4351 if (intel_dp->compliance_test_active)
4352 seq_puts(m, "1");
4353 else
4354 seq_puts(m, "0");
4355 } else
4356 seq_puts(m, "0");
4357 }
4358
4359 return 0;
4360}
4361
4362static int i915_displayport_test_active_open(struct inode *inode,
4363 struct file *file)
4364{
4365 struct drm_device *dev = inode->i_private;
4366
4367 return single_open(file, i915_displayport_test_active_show, dev);
4368}
4369
4370static const struct file_operations i915_displayport_test_active_fops = {
4371 .owner = THIS_MODULE,
4372 .open = i915_displayport_test_active_open,
4373 .read = seq_read,
4374 .llseek = seq_lseek,
4375 .release = single_release,
4376 .write = i915_displayport_test_active_write
4377};
4378
4379static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4380{
4381 struct drm_device *dev = m->private;
4382 struct drm_connector *connector;
4383 struct list_head *connector_list = &dev->mode_config.connector_list;
4384 struct intel_dp *intel_dp;
4385
eb3394fa
TP
4386 list_for_each_entry(connector, connector_list, head) {
4387
4388 if (connector->connector_type !=
4389 DRM_MODE_CONNECTOR_DisplayPort)
4390 continue;
4391
4392 if (connector->status == connector_status_connected &&
4393 connector->encoder != NULL) {
4394 intel_dp = enc_to_intel_dp(connector->encoder);
4395 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4396 } else
4397 seq_puts(m, "0");
4398 }
4399
4400 return 0;
4401}
4402static int i915_displayport_test_data_open(struct inode *inode,
4403 struct file *file)
4404{
4405 struct drm_device *dev = inode->i_private;
4406
4407 return single_open(file, i915_displayport_test_data_show, dev);
4408}
4409
4410static const struct file_operations i915_displayport_test_data_fops = {
4411 .owner = THIS_MODULE,
4412 .open = i915_displayport_test_data_open,
4413 .read = seq_read,
4414 .llseek = seq_lseek,
4415 .release = single_release
4416};
4417
4418static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4419{
4420 struct drm_device *dev = m->private;
4421 struct drm_connector *connector;
4422 struct list_head *connector_list = &dev->mode_config.connector_list;
4423 struct intel_dp *intel_dp;
4424
eb3394fa
TP
4425 list_for_each_entry(connector, connector_list, head) {
4426
4427 if (connector->connector_type !=
4428 DRM_MODE_CONNECTOR_DisplayPort)
4429 continue;
4430
4431 if (connector->status == connector_status_connected &&
4432 connector->encoder != NULL) {
4433 intel_dp = enc_to_intel_dp(connector->encoder);
4434 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4435 } else
4436 seq_puts(m, "0");
4437 }
4438
4439 return 0;
4440}
4441
4442static int i915_displayport_test_type_open(struct inode *inode,
4443 struct file *file)
4444{
4445 struct drm_device *dev = inode->i_private;
4446
4447 return single_open(file, i915_displayport_test_type_show, dev);
4448}
4449
4450static const struct file_operations i915_displayport_test_type_fops = {
4451 .owner = THIS_MODULE,
4452 .open = i915_displayport_test_type_open,
4453 .read = seq_read,
4454 .llseek = seq_lseek,
4455 .release = single_release
4456};
4457
97e94b22 4458static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4459{
4460 struct drm_device *dev = m->private;
369a1342 4461 int level;
de38b95c
VS
4462 int num_levels;
4463
4464 if (IS_CHERRYVIEW(dev))
4465 num_levels = 3;
4466 else if (IS_VALLEYVIEW(dev))
4467 num_levels = 1;
4468 else
4469 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4470
4471 drm_modeset_lock_all(dev);
4472
4473 for (level = 0; level < num_levels; level++) {
4474 unsigned int latency = wm[level];
4475
97e94b22
DL
4476 /*
4477 * - WM1+ latency values in 0.5us units
de38b95c 4478 * - latencies are in us on gen9/vlv/chv
97e94b22 4479 */
666a4537
WB
4480 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4481 IS_CHERRYVIEW(dev))
97e94b22
DL
4482 latency *= 10;
4483 else if (level > 0)
369a1342
VS
4484 latency *= 5;
4485
4486 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4487 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4488 }
4489
4490 drm_modeset_unlock_all(dev);
4491}
4492
4493static int pri_wm_latency_show(struct seq_file *m, void *data)
4494{
4495 struct drm_device *dev = m->private;
97e94b22
DL
4496 struct drm_i915_private *dev_priv = dev->dev_private;
4497 const uint16_t *latencies;
4498
4499 if (INTEL_INFO(dev)->gen >= 9)
4500 latencies = dev_priv->wm.skl_latency;
4501 else
4502 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4503
97e94b22 4504 wm_latency_show(m, latencies);
369a1342
VS
4505
4506 return 0;
4507}
4508
4509static int spr_wm_latency_show(struct seq_file *m, void *data)
4510{
4511 struct drm_device *dev = m->private;
97e94b22
DL
4512 struct drm_i915_private *dev_priv = dev->dev_private;
4513 const uint16_t *latencies;
4514
4515 if (INTEL_INFO(dev)->gen >= 9)
4516 latencies = dev_priv->wm.skl_latency;
4517 else
4518 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4519
97e94b22 4520 wm_latency_show(m, latencies);
369a1342
VS
4521
4522 return 0;
4523}
4524
4525static int cur_wm_latency_show(struct seq_file *m, void *data)
4526{
4527 struct drm_device *dev = m->private;
97e94b22
DL
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 const uint16_t *latencies;
4530
4531 if (INTEL_INFO(dev)->gen >= 9)
4532 latencies = dev_priv->wm.skl_latency;
4533 else
4534 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4535
97e94b22 4536 wm_latency_show(m, latencies);
369a1342
VS
4537
4538 return 0;
4539}
4540
4541static int pri_wm_latency_open(struct inode *inode, struct file *file)
4542{
4543 struct drm_device *dev = inode->i_private;
4544
de38b95c 4545 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4546 return -ENODEV;
4547
4548 return single_open(file, pri_wm_latency_show, dev);
4549}
4550
4551static int spr_wm_latency_open(struct inode *inode, struct file *file)
4552{
4553 struct drm_device *dev = inode->i_private;
4554
9ad0257c 4555 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4556 return -ENODEV;
4557
4558 return single_open(file, spr_wm_latency_show, dev);
4559}
4560
4561static int cur_wm_latency_open(struct inode *inode, struct file *file)
4562{
4563 struct drm_device *dev = inode->i_private;
4564
9ad0257c 4565 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4566 return -ENODEV;
4567
4568 return single_open(file, cur_wm_latency_show, dev);
4569}
4570
4571static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4572 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4573{
4574 struct seq_file *m = file->private_data;
4575 struct drm_device *dev = m->private;
97e94b22 4576 uint16_t new[8] = { 0 };
de38b95c 4577 int num_levels;
369a1342
VS
4578 int level;
4579 int ret;
4580 char tmp[32];
4581
de38b95c
VS
4582 if (IS_CHERRYVIEW(dev))
4583 num_levels = 3;
4584 else if (IS_VALLEYVIEW(dev))
4585 num_levels = 1;
4586 else
4587 num_levels = ilk_wm_max_level(dev) + 1;
4588
369a1342
VS
4589 if (len >= sizeof(tmp))
4590 return -EINVAL;
4591
4592 if (copy_from_user(tmp, ubuf, len))
4593 return -EFAULT;
4594
4595 tmp[len] = '\0';
4596
97e94b22
DL
4597 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4598 &new[0], &new[1], &new[2], &new[3],
4599 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4600 if (ret != num_levels)
4601 return -EINVAL;
4602
4603 drm_modeset_lock_all(dev);
4604
4605 for (level = 0; level < num_levels; level++)
4606 wm[level] = new[level];
4607
4608 drm_modeset_unlock_all(dev);
4609
4610 return len;
4611}
4612
4613
4614static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4615 size_t len, loff_t *offp)
4616{
4617 struct seq_file *m = file->private_data;
4618 struct drm_device *dev = m->private;
97e94b22
DL
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620 uint16_t *latencies;
369a1342 4621
97e94b22
DL
4622 if (INTEL_INFO(dev)->gen >= 9)
4623 latencies = dev_priv->wm.skl_latency;
4624 else
4625 latencies = to_i915(dev)->wm.pri_latency;
4626
4627 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4628}
4629
4630static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4631 size_t len, loff_t *offp)
4632{
4633 struct seq_file *m = file->private_data;
4634 struct drm_device *dev = m->private;
97e94b22
DL
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636 uint16_t *latencies;
369a1342 4637
97e94b22
DL
4638 if (INTEL_INFO(dev)->gen >= 9)
4639 latencies = dev_priv->wm.skl_latency;
4640 else
4641 latencies = to_i915(dev)->wm.spr_latency;
4642
4643 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4644}
4645
4646static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4647 size_t len, loff_t *offp)
4648{
4649 struct seq_file *m = file->private_data;
4650 struct drm_device *dev = m->private;
97e94b22
DL
4651 struct drm_i915_private *dev_priv = dev->dev_private;
4652 uint16_t *latencies;
4653
4654 if (INTEL_INFO(dev)->gen >= 9)
4655 latencies = dev_priv->wm.skl_latency;
4656 else
4657 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4658
97e94b22 4659 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4660}
4661
4662static const struct file_operations i915_pri_wm_latency_fops = {
4663 .owner = THIS_MODULE,
4664 .open = pri_wm_latency_open,
4665 .read = seq_read,
4666 .llseek = seq_lseek,
4667 .release = single_release,
4668 .write = pri_wm_latency_write
4669};
4670
4671static const struct file_operations i915_spr_wm_latency_fops = {
4672 .owner = THIS_MODULE,
4673 .open = spr_wm_latency_open,
4674 .read = seq_read,
4675 .llseek = seq_lseek,
4676 .release = single_release,
4677 .write = spr_wm_latency_write
4678};
4679
4680static const struct file_operations i915_cur_wm_latency_fops = {
4681 .owner = THIS_MODULE,
4682 .open = cur_wm_latency_open,
4683 .read = seq_read,
4684 .llseek = seq_lseek,
4685 .release = single_release,
4686 .write = cur_wm_latency_write
4687};
4688
647416f9
KC
4689static int
4690i915_wedged_get(void *data, u64 *val)
f3cd474b 4691{
647416f9 4692 struct drm_device *dev = data;
e277a1f8 4693 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4694
647416f9 4695 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4696
647416f9 4697 return 0;
f3cd474b
CW
4698}
4699
647416f9
KC
4700static int
4701i915_wedged_set(void *data, u64 val)
f3cd474b 4702{
647416f9 4703 struct drm_device *dev = data;
d46c0517
ID
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705
b8d24a06
MK
4706 /*
4707 * There is no safeguard against this debugfs entry colliding
4708 * with the hangcheck calling same i915_handle_error() in
4709 * parallel, causing an explosion. For now we assume that the
4710 * test harness is responsible enough not to inject gpu hangs
4711 * while it is writing to 'i915_wedged'
4712 */
4713
4714 if (i915_reset_in_progress(&dev_priv->gpu_error))
4715 return -EAGAIN;
4716
d46c0517 4717 intel_runtime_pm_get(dev_priv);
f3cd474b 4718
58174462
MK
4719 i915_handle_error(dev, val,
4720 "Manually setting wedged to %llu", val);
d46c0517
ID
4721
4722 intel_runtime_pm_put(dev_priv);
4723
647416f9 4724 return 0;
f3cd474b
CW
4725}
4726
647416f9
KC
4727DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4728 i915_wedged_get, i915_wedged_set,
3a3b4f98 4729 "%llu\n");
f3cd474b 4730
647416f9
KC
4731static int
4732i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4733{
647416f9 4734 struct drm_device *dev = data;
e277a1f8 4735 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4736
647416f9 4737 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4738
647416f9 4739 return 0;
e5eb3d63
DV
4740}
4741
647416f9
KC
4742static int
4743i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4744{
647416f9 4745 struct drm_device *dev = data;
e5eb3d63 4746 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4747 int ret;
e5eb3d63 4748
647416f9 4749 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4750
22bcfc6a
DV
4751 ret = mutex_lock_interruptible(&dev->struct_mutex);
4752 if (ret)
4753 return ret;
4754
99584db3 4755 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4756 mutex_unlock(&dev->struct_mutex);
4757
647416f9 4758 return 0;
e5eb3d63
DV
4759}
4760
647416f9
KC
4761DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4762 i915_ring_stop_get, i915_ring_stop_set,
4763 "0x%08llx\n");
d5442303 4764
094f9a54
CW
4765static int
4766i915_ring_missed_irq_get(void *data, u64 *val)
4767{
4768 struct drm_device *dev = data;
4769 struct drm_i915_private *dev_priv = dev->dev_private;
4770
4771 *val = dev_priv->gpu_error.missed_irq_rings;
4772 return 0;
4773}
4774
4775static int
4776i915_ring_missed_irq_set(void *data, u64 val)
4777{
4778 struct drm_device *dev = data;
4779 struct drm_i915_private *dev_priv = dev->dev_private;
4780 int ret;
4781
4782 /* Lock against concurrent debugfs callers */
4783 ret = mutex_lock_interruptible(&dev->struct_mutex);
4784 if (ret)
4785 return ret;
4786 dev_priv->gpu_error.missed_irq_rings = val;
4787 mutex_unlock(&dev->struct_mutex);
4788
4789 return 0;
4790}
4791
4792DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4793 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4794 "0x%08llx\n");
4795
4796static int
4797i915_ring_test_irq_get(void *data, u64 *val)
4798{
4799 struct drm_device *dev = data;
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801
4802 *val = dev_priv->gpu_error.test_irq_rings;
4803
4804 return 0;
4805}
4806
4807static int
4808i915_ring_test_irq_set(void *data, u64 val)
4809{
4810 struct drm_device *dev = data;
4811 struct drm_i915_private *dev_priv = dev->dev_private;
4812 int ret;
4813
4814 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4815
4816 /* Lock against concurrent debugfs callers */
4817 ret = mutex_lock_interruptible(&dev->struct_mutex);
4818 if (ret)
4819 return ret;
4820
4821 dev_priv->gpu_error.test_irq_rings = val;
4822 mutex_unlock(&dev->struct_mutex);
4823
4824 return 0;
4825}
4826
4827DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4828 i915_ring_test_irq_get, i915_ring_test_irq_set,
4829 "0x%08llx\n");
4830
dd624afd
CW
4831#define DROP_UNBOUND 0x1
4832#define DROP_BOUND 0x2
4833#define DROP_RETIRE 0x4
4834#define DROP_ACTIVE 0x8
4835#define DROP_ALL (DROP_UNBOUND | \
4836 DROP_BOUND | \
4837 DROP_RETIRE | \
4838 DROP_ACTIVE)
647416f9
KC
4839static int
4840i915_drop_caches_get(void *data, u64 *val)
dd624afd 4841{
647416f9 4842 *val = DROP_ALL;
dd624afd 4843
647416f9 4844 return 0;
dd624afd
CW
4845}
4846
647416f9
KC
4847static int
4848i915_drop_caches_set(void *data, u64 val)
dd624afd 4849{
647416f9 4850 struct drm_device *dev = data;
dd624afd 4851 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4852 int ret;
dd624afd 4853
2f9fe5ff 4854 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4855
4856 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4857 * on ioctls on -EAGAIN. */
4858 ret = mutex_lock_interruptible(&dev->struct_mutex);
4859 if (ret)
4860 return ret;
4861
4862 if (val & DROP_ACTIVE) {
4863 ret = i915_gpu_idle(dev);
4864 if (ret)
4865 goto unlock;
4866 }
4867
4868 if (val & (DROP_RETIRE | DROP_ACTIVE))
4869 i915_gem_retire_requests(dev);
4870
21ab4e74
CW
4871 if (val & DROP_BOUND)
4872 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4873
21ab4e74
CW
4874 if (val & DROP_UNBOUND)
4875 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4876
4877unlock:
4878 mutex_unlock(&dev->struct_mutex);
4879
647416f9 4880 return ret;
dd624afd
CW
4881}
4882
647416f9
KC
4883DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4884 i915_drop_caches_get, i915_drop_caches_set,
4885 "0x%08llx\n");
dd624afd 4886
647416f9
KC
4887static int
4888i915_max_freq_get(void *data, u64 *val)
358733e9 4889{
647416f9 4890 struct drm_device *dev = data;
e277a1f8 4891 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4892 int ret;
004777cb 4893
daa3afb2 4894 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4895 return -ENODEV;
4896
5c9669ce
TR
4897 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4898
4fc688ce 4899 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4900 if (ret)
4901 return ret;
358733e9 4902
7c59a9c1 4903 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4904 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4905
647416f9 4906 return 0;
358733e9
JB
4907}
4908
647416f9
KC
4909static int
4910i915_max_freq_set(void *data, u64 val)
358733e9 4911{
647416f9 4912 struct drm_device *dev = data;
358733e9 4913 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4914 u32 hw_max, hw_min;
647416f9 4915 int ret;
004777cb 4916
daa3afb2 4917 if (INTEL_INFO(dev)->gen < 6)
004777cb 4918 return -ENODEV;
358733e9 4919
5c9669ce
TR
4920 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4921
647416f9 4922 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4923
4fc688ce 4924 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4925 if (ret)
4926 return ret;
4927
358733e9
JB
4928 /*
4929 * Turbo will still be enabled, but won't go above the set value.
4930 */
bc4d91f6 4931 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4932
bc4d91f6
AG
4933 hw_max = dev_priv->rps.max_freq;
4934 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4935
b39fb297 4936 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4937 mutex_unlock(&dev_priv->rps.hw_lock);
4938 return -EINVAL;
0a073b84
JB
4939 }
4940
b39fb297 4941 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4942
ffe02b40 4943 intel_set_rps(dev, val);
dd0a1aa1 4944
4fc688ce 4945 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4946
647416f9 4947 return 0;
358733e9
JB
4948}
4949
647416f9
KC
4950DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4951 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4952 "%llu\n");
358733e9 4953
647416f9
KC
4954static int
4955i915_min_freq_get(void *data, u64 *val)
1523c310 4956{
647416f9 4957 struct drm_device *dev = data;
e277a1f8 4958 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4959 int ret;
004777cb 4960
daa3afb2 4961 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4962 return -ENODEV;
4963
5c9669ce
TR
4964 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4965
4fc688ce 4966 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4967 if (ret)
4968 return ret;
1523c310 4969
7c59a9c1 4970 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4971 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4972
647416f9 4973 return 0;
1523c310
JB
4974}
4975
647416f9
KC
4976static int
4977i915_min_freq_set(void *data, u64 val)
1523c310 4978{
647416f9 4979 struct drm_device *dev = data;
1523c310 4980 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4981 u32 hw_max, hw_min;
647416f9 4982 int ret;
004777cb 4983
daa3afb2 4984 if (INTEL_INFO(dev)->gen < 6)
004777cb 4985 return -ENODEV;
1523c310 4986
5c9669ce
TR
4987 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4988
647416f9 4989 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4990
4fc688ce 4991 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4992 if (ret)
4993 return ret;
4994
1523c310
JB
4995 /*
4996 * Turbo will still be enabled, but won't go below the set value.
4997 */
bc4d91f6 4998 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4999
bc4d91f6
AG
5000 hw_max = dev_priv->rps.max_freq;
5001 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5002
b39fb297 5003 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5004 mutex_unlock(&dev_priv->rps.hw_lock);
5005 return -EINVAL;
0a073b84 5006 }
dd0a1aa1 5007
b39fb297 5008 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5009
ffe02b40 5010 intel_set_rps(dev, val);
dd0a1aa1 5011
4fc688ce 5012 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5013
647416f9 5014 return 0;
1523c310
JB
5015}
5016
647416f9
KC
5017DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5018 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5019 "%llu\n");
1523c310 5020
647416f9
KC
5021static int
5022i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5023{
647416f9 5024 struct drm_device *dev = data;
e277a1f8 5025 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5026 u32 snpcr;
647416f9 5027 int ret;
07b7ddd9 5028
004777cb
DV
5029 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5030 return -ENODEV;
5031
22bcfc6a
DV
5032 ret = mutex_lock_interruptible(&dev->struct_mutex);
5033 if (ret)
5034 return ret;
c8c8fb33 5035 intel_runtime_pm_get(dev_priv);
22bcfc6a 5036
07b7ddd9 5037 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5038
5039 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5040 mutex_unlock(&dev_priv->dev->struct_mutex);
5041
647416f9 5042 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5043
647416f9 5044 return 0;
07b7ddd9
JB
5045}
5046
647416f9
KC
5047static int
5048i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5049{
647416f9 5050 struct drm_device *dev = data;
07b7ddd9 5051 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5052 u32 snpcr;
07b7ddd9 5053
004777cb
DV
5054 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5055 return -ENODEV;
5056
647416f9 5057 if (val > 3)
07b7ddd9
JB
5058 return -EINVAL;
5059
c8c8fb33 5060 intel_runtime_pm_get(dev_priv);
647416f9 5061 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5062
5063 /* Update the cache sharing policy here as well */
5064 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5065 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5066 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5067 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5068
c8c8fb33 5069 intel_runtime_pm_put(dev_priv);
647416f9 5070 return 0;
07b7ddd9
JB
5071}
5072
647416f9
KC
5073DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5074 i915_cache_sharing_get, i915_cache_sharing_set,
5075 "%llu\n");
07b7ddd9 5076
5d39525a
JM
5077struct sseu_dev_status {
5078 unsigned int slice_total;
5079 unsigned int subslice_total;
5080 unsigned int subslice_per_slice;
5081 unsigned int eu_total;
5082 unsigned int eu_per_subslice;
5083};
5084
5085static void cherryview_sseu_device_status(struct drm_device *dev,
5086 struct sseu_dev_status *stat)
5087{
5088 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5089 int ss_max = 2;
5d39525a
JM
5090 int ss;
5091 u32 sig1[ss_max], sig2[ss_max];
5092
5093 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5094 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5095 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5096 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5097
5098 for (ss = 0; ss < ss_max; ss++) {
5099 unsigned int eu_cnt;
5100
5101 if (sig1[ss] & CHV_SS_PG_ENABLE)
5102 /* skip disabled subslice */
5103 continue;
5104
5105 stat->slice_total = 1;
5106 stat->subslice_per_slice++;
5107 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5108 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5109 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5110 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5111 stat->eu_total += eu_cnt;
5112 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5113 }
5114 stat->subslice_total = stat->subslice_per_slice;
5115}
5116
5117static void gen9_sseu_device_status(struct drm_device *dev,
5118 struct sseu_dev_status *stat)
5119{
5120 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5121 int s_max = 3, ss_max = 4;
5d39525a
JM
5122 int s, ss;
5123 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5124
1c046bc1
JM
5125 /* BXT has a single slice and at most 3 subslices. */
5126 if (IS_BROXTON(dev)) {
5127 s_max = 1;
5128 ss_max = 3;
5129 }
5130
5131 for (s = 0; s < s_max; s++) {
5132 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5133 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5134 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5135 }
5136
5d39525a
JM
5137 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5138 GEN9_PGCTL_SSA_EU19_ACK |
5139 GEN9_PGCTL_SSA_EU210_ACK |
5140 GEN9_PGCTL_SSA_EU311_ACK;
5141 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5142 GEN9_PGCTL_SSB_EU19_ACK |
5143 GEN9_PGCTL_SSB_EU210_ACK |
5144 GEN9_PGCTL_SSB_EU311_ACK;
5145
5146 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5147 unsigned int ss_cnt = 0;
5148
5d39525a
JM
5149 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5150 /* skip disabled slice */
5151 continue;
5152
5153 stat->slice_total++;
1c046bc1 5154
ef11bdb3 5155 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5156 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5157
5d39525a
JM
5158 for (ss = 0; ss < ss_max; ss++) {
5159 unsigned int eu_cnt;
5160
1c046bc1
JM
5161 if (IS_BROXTON(dev) &&
5162 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5163 /* skip disabled subslice */
5164 continue;
5165
5166 if (IS_BROXTON(dev))
5167 ss_cnt++;
5168
5d39525a
JM
5169 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5170 eu_mask[ss%2]);
5171 stat->eu_total += eu_cnt;
5172 stat->eu_per_subslice = max(stat->eu_per_subslice,
5173 eu_cnt);
5174 }
1c046bc1
JM
5175
5176 stat->subslice_total += ss_cnt;
5177 stat->subslice_per_slice = max(stat->subslice_per_slice,
5178 ss_cnt);
5d39525a
JM
5179 }
5180}
5181
91bedd34
ŁD
5182static void broadwell_sseu_device_status(struct drm_device *dev,
5183 struct sseu_dev_status *stat)
5184{
5185 struct drm_i915_private *dev_priv = dev->dev_private;
5186 int s;
5187 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5188
5189 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5190
5191 if (stat->slice_total) {
5192 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5193 stat->subslice_total = stat->slice_total *
5194 stat->subslice_per_slice;
5195 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5196 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5197
5198 /* subtract fused off EU(s) from enabled slice(s) */
5199 for (s = 0; s < stat->slice_total; s++) {
5200 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5201
5202 stat->eu_total -= hweight8(subslice_7eu);
5203 }
5204 }
5205}
5206
3873218f
JM
5207static int i915_sseu_status(struct seq_file *m, void *unused)
5208{
5209 struct drm_info_node *node = (struct drm_info_node *) m->private;
5210 struct drm_device *dev = node->minor->dev;
5d39525a 5211 struct sseu_dev_status stat;
3873218f 5212
91bedd34 5213 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5214 return -ENODEV;
5215
5216 seq_puts(m, "SSEU Device Info\n");
5217 seq_printf(m, " Available Slice Total: %u\n",
5218 INTEL_INFO(dev)->slice_total);
5219 seq_printf(m, " Available Subslice Total: %u\n",
5220 INTEL_INFO(dev)->subslice_total);
5221 seq_printf(m, " Available Subslice Per Slice: %u\n",
5222 INTEL_INFO(dev)->subslice_per_slice);
5223 seq_printf(m, " Available EU Total: %u\n",
5224 INTEL_INFO(dev)->eu_total);
5225 seq_printf(m, " Available EU Per Subslice: %u\n",
5226 INTEL_INFO(dev)->eu_per_subslice);
5227 seq_printf(m, " Has Slice Power Gating: %s\n",
5228 yesno(INTEL_INFO(dev)->has_slice_pg));
5229 seq_printf(m, " Has Subslice Power Gating: %s\n",
5230 yesno(INTEL_INFO(dev)->has_subslice_pg));
5231 seq_printf(m, " Has EU Power Gating: %s\n",
5232 yesno(INTEL_INFO(dev)->has_eu_pg));
5233
7f992aba 5234 seq_puts(m, "SSEU Device Status\n");
5d39525a 5235 memset(&stat, 0, sizeof(stat));
5575f03a 5236 if (IS_CHERRYVIEW(dev)) {
5d39525a 5237 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5238 } else if (IS_BROADWELL(dev)) {
5239 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5240 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5241 gen9_sseu_device_status(dev, &stat);
7f992aba 5242 }
5d39525a
JM
5243 seq_printf(m, " Enabled Slice Total: %u\n",
5244 stat.slice_total);
5245 seq_printf(m, " Enabled Subslice Total: %u\n",
5246 stat.subslice_total);
5247 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5248 stat.subslice_per_slice);
5249 seq_printf(m, " Enabled EU Total: %u\n",
5250 stat.eu_total);
5251 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5252 stat.eu_per_subslice);
7f992aba 5253
3873218f
JM
5254 return 0;
5255}
5256
6d794d42
BW
5257static int i915_forcewake_open(struct inode *inode, struct file *file)
5258{
5259 struct drm_device *dev = inode->i_private;
5260 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5261
075edca4 5262 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5263 return 0;
5264
6daccb0b 5265 intel_runtime_pm_get(dev_priv);
59bad947 5266 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5267
5268 return 0;
5269}
5270
c43b5634 5271static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5272{
5273 struct drm_device *dev = inode->i_private;
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275
075edca4 5276 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5277 return 0;
5278
59bad947 5279 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5280 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5281
5282 return 0;
5283}
5284
5285static const struct file_operations i915_forcewake_fops = {
5286 .owner = THIS_MODULE,
5287 .open = i915_forcewake_open,
5288 .release = i915_forcewake_release,
5289};
5290
5291static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5292{
5293 struct drm_device *dev = minor->dev;
5294 struct dentry *ent;
5295
5296 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5297 S_IRUSR,
6d794d42
BW
5298 root, dev,
5299 &i915_forcewake_fops);
f3c5fe97
WY
5300 if (!ent)
5301 return -ENOMEM;
6d794d42 5302
8eb57294 5303 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5304}
5305
6a9c308d
DV
5306static int i915_debugfs_create(struct dentry *root,
5307 struct drm_minor *minor,
5308 const char *name,
5309 const struct file_operations *fops)
07b7ddd9
JB
5310{
5311 struct drm_device *dev = minor->dev;
5312 struct dentry *ent;
5313
6a9c308d 5314 ent = debugfs_create_file(name,
07b7ddd9
JB
5315 S_IRUGO | S_IWUSR,
5316 root, dev,
6a9c308d 5317 fops);
f3c5fe97
WY
5318 if (!ent)
5319 return -ENOMEM;
07b7ddd9 5320
6a9c308d 5321 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5322}
5323
06c5bf8c 5324static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5325 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5326 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5327 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5328 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5329 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5330 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5331 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5332 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5333 {"i915_gem_request", i915_gem_request_info, 0},
5334 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5335 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5336 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5337 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5338 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5339 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5340 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5341 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5342 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5343 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5344 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5345 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5346 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5347 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5348 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5349 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5350 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5351 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5352 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5353 {"i915_sr_status", i915_sr_status, 0},
44834a67 5354 {"i915_opregion", i915_opregion, 0},
ada8f955 5355 {"i915_vbt", i915_vbt, 0},
37811fcc 5356 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5357 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5358 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5359 {"i915_execlists", i915_execlists, 0},
f65367b5 5360 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5361 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5362 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5363 {"i915_llc", i915_llc, 0},
e91fd8c6 5364 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5365 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5366 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5367 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5368 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5369 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5370 {"i915_display_info", i915_display_info, 0},
e04934cf 5371 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5372 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5373 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5374 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5375 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5376 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5377 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5378 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5379};
27c202ad 5380#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5381
06c5bf8c 5382static const struct i915_debugfs_files {
34b9674c
DV
5383 const char *name;
5384 const struct file_operations *fops;
5385} i915_debugfs_files[] = {
5386 {"i915_wedged", &i915_wedged_fops},
5387 {"i915_max_freq", &i915_max_freq_fops},
5388 {"i915_min_freq", &i915_min_freq_fops},
5389 {"i915_cache_sharing", &i915_cache_sharing_fops},
5390 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5391 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5392 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5393 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5394 {"i915_error_state", &i915_error_state_fops},
5395 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5396 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5397 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5398 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5399 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5400 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5401 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5402 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5403 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5404};
5405
07144428
DL
5406void intel_display_crc_init(struct drm_device *dev)
5407{
5408 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5409 enum pipe pipe;
07144428 5410
055e393f 5411 for_each_pipe(dev_priv, pipe) {
b378360e 5412 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5413
d538bbdf
DL
5414 pipe_crc->opened = false;
5415 spin_lock_init(&pipe_crc->lock);
07144428
DL
5416 init_waitqueue_head(&pipe_crc->wq);
5417 }
5418}
5419
27c202ad 5420int i915_debugfs_init(struct drm_minor *minor)
2017263e 5421{
34b9674c 5422 int ret, i;
f3cd474b 5423
6d794d42 5424 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5425 if (ret)
5426 return ret;
6a9c308d 5427
07144428
DL
5428 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5429 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5430 if (ret)
5431 return ret;
5432 }
5433
34b9674c
DV
5434 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5435 ret = i915_debugfs_create(minor->debugfs_root, minor,
5436 i915_debugfs_files[i].name,
5437 i915_debugfs_files[i].fops);
5438 if (ret)
5439 return ret;
5440 }
40633219 5441
27c202ad
BG
5442 return drm_debugfs_create_files(i915_debugfs_list,
5443 I915_DEBUGFS_ENTRIES,
2017263e
BG
5444 minor->debugfs_root, minor);
5445}
5446
27c202ad 5447void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5448{
34b9674c
DV
5449 int i;
5450
27c202ad
BG
5451 drm_debugfs_remove_files(i915_debugfs_list,
5452 I915_DEBUGFS_ENTRIES, minor);
07144428 5453
6d794d42
BW
5454 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5455 1, minor);
07144428 5456
e309a997 5457 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5458 struct drm_info_list *info_list =
5459 (struct drm_info_list *)&i915_pipe_crc_data[i];
5460
5461 drm_debugfs_remove_files(info_list, 1, minor);
5462 }
5463
34b9674c
DV
5464 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5465 struct drm_info_list *info_list =
5466 (struct drm_info_list *) i915_debugfs_files[i].fops;
5467
5468 drm_debugfs_remove_files(info_list, 1, minor);
5469 }
2017263e 5470}
aa7471d2
JN
5471
5472struct dpcd_block {
5473 /* DPCD dump start address. */
5474 unsigned int offset;
5475 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5476 unsigned int end;
5477 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5478 size_t size;
5479 /* Only valid for eDP. */
5480 bool edp;
5481};
5482
5483static const struct dpcd_block i915_dpcd_debug[] = {
5484 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5485 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5486 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5487 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5488 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5489 { .offset = DP_SET_POWER },
5490 { .offset = DP_EDP_DPCD_REV },
5491 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5492 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5493 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5494};
5495
5496static int i915_dpcd_show(struct seq_file *m, void *data)
5497{
5498 struct drm_connector *connector = m->private;
5499 struct intel_dp *intel_dp =
5500 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5501 uint8_t buf[16];
5502 ssize_t err;
5503 int i;
5504
5c1a8875
MK
5505 if (connector->status != connector_status_connected)
5506 return -ENODEV;
5507
aa7471d2
JN
5508 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5509 const struct dpcd_block *b = &i915_dpcd_debug[i];
5510 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5511
5512 if (b->edp &&
5513 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5514 continue;
5515
5516 /* low tech for now */
5517 if (WARN_ON(size > sizeof(buf)))
5518 continue;
5519
5520 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5521 if (err <= 0) {
5522 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5523 size, b->offset, err);
5524 continue;
5525 }
5526
5527 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5528 }
aa7471d2
JN
5529
5530 return 0;
5531}
5532
5533static int i915_dpcd_open(struct inode *inode, struct file *file)
5534{
5535 return single_open(file, i915_dpcd_show, inode->i_private);
5536}
5537
5538static const struct file_operations i915_dpcd_fops = {
5539 .owner = THIS_MODULE,
5540 .open = i915_dpcd_open,
5541 .read = seq_read,
5542 .llseek = seq_lseek,
5543 .release = single_release,
5544};
5545
5546/**
5547 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5548 * @connector: pointer to a registered drm_connector
5549 *
5550 * Cleanup will be done by drm_connector_unregister() through a call to
5551 * drm_debugfs_connector_remove().
5552 *
5553 * Returns 0 on success, negative error codes on error.
5554 */
5555int i915_debugfs_connector_add(struct drm_connector *connector)
5556{
5557 struct dentry *root = connector->debugfs_entry;
5558
5559 /* The connector must have been registered beforehands. */
5560 if (!root)
5561 return -ENODEV;
5562
5563 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5564 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5565 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5566 &i915_dpcd_fops);
5567
5568 return 0;
5569}
This page took 1.168776 seconds and 5 git commands to generate.