drm/i915: Rearrange i915_gem_context
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885
CW
267 struct drm_device *dev = node->minor->dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
ca191b13
BW
420#define count_vmas(list, member) do { \
421 list_for_each_entry(vma, list, member) { \
ca1543be 422 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
423 ++count; \
424 if (vma->obj->map_and_fenceable) { \
425 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
426 ++mappable_count; \
427 } \
428 } \
429} while (0)
430
431static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 432{
9f25d007 433 struct drm_info_node *node = m->private;
73aa808f 434 struct drm_device *dev = node->minor->dev;
72e96d64
JL
435 struct drm_i915_private *dev_priv = to_i915(dev);
436 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 437 u32 count, mappable_count, purgeable_count;
c44ef60e 438 u64 size, mappable_size, purgeable_size;
be19b10d
TU
439 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
440 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 441 struct drm_i915_gem_object *obj;
2db8e9d6 442 struct drm_file *file;
ca191b13 443 struct i915_vma *vma;
73aa808f
CW
444 int ret;
445
446 ret = mutex_lock_interruptible(&dev->struct_mutex);
447 if (ret)
448 return ret;
449
6299f992
CW
450 seq_printf(m, "%u objects, %zu bytes\n",
451 dev_priv->mm.object_count,
452 dev_priv->mm.object_memory);
453
454 size = count = mappable_size = mappable_count = 0;
35c20a60 455 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 456 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
457 count, mappable_count, size, mappable_size);
458
459 size = count = mappable_size = mappable_count = 0;
72e96d64 460 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 461 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
462 count, mappable_count, size, mappable_size);
463
6299f992 464 size = count = mappable_size = mappable_count = 0;
72e96d64 465 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 466 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
467 count, mappable_count, size, mappable_size);
468
b7abb714 469 size = count = purgeable_size = purgeable_count = 0;
35c20a60 470 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 471 size += obj->base.size, ++count;
b7abb714
CW
472 if (obj->madv == I915_MADV_DONTNEED)
473 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
474 if (obj->mapping) {
475 pin_mapped_count++;
476 pin_mapped_size += obj->base.size;
477 if (obj->pages_pin_count == 0) {
478 pin_mapped_purgeable_count++;
479 pin_mapped_purgeable_size += obj->base.size;
480 }
481 }
b7abb714 482 }
c44ef60e 483 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 484
6299f992 485 size = count = mappable_size = mappable_count = 0;
35c20a60 486 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 487 if (obj->fault_mappable) {
f343c5f6 488 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
489 ++count;
490 }
30154650 491 if (obj->pin_display) {
f343c5f6 492 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
493 ++mappable_count;
494 }
b7abb714
CW
495 if (obj->madv == I915_MADV_DONTNEED) {
496 purgeable_size += obj->base.size;
497 ++purgeable_count;
498 }
be19b10d
TU
499 if (obj->mapping) {
500 pin_mapped_count++;
501 pin_mapped_size += obj->base.size;
502 if (obj->pages_pin_count == 0) {
503 pin_mapped_purgeable_count++;
504 pin_mapped_purgeable_size += obj->base.size;
505 }
506 }
6299f992 507 }
c44ef60e 508 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 509 purgeable_count, purgeable_size);
c44ef60e 510 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 511 mappable_count, mappable_size);
c44ef60e 512 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 513 count, size);
be19b10d
TU
514 seq_printf(m,
515 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
516 pin_mapped_count, pin_mapped_purgeable_count,
517 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 518
c44ef60e 519 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 520 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 521
493018dc
BV
522 seq_putc(m, '\n');
523 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
524
525 mutex_unlock(&dev->struct_mutex);
526
527 mutex_lock(&dev->filelist_mutex);
2db8e9d6
CW
528 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
529 struct file_stats stats;
3ec2f427 530 struct task_struct *task;
2db8e9d6
CW
531
532 memset(&stats, 0, sizeof(stats));
6313c204 533 stats.file_priv = file->driver_priv;
5b5ffff0 534 spin_lock(&file->table_lock);
2db8e9d6 535 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 536 spin_unlock(&file->table_lock);
3ec2f427
TH
537 /*
538 * Although we have a valid reference on file->pid, that does
539 * not guarantee that the task_struct who called get_pid() is
540 * still alive (e.g. get_pid(current) => fork() => exit()).
541 * Therefore, we need to protect this ->comm access using RCU.
542 */
543 rcu_read_lock();
544 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 545 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 546 rcu_read_unlock();
2db8e9d6 547 }
1d2ac403 548 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
549
550 return 0;
551}
552
aee56cff 553static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 554{
9f25d007 555 struct drm_info_node *node = m->private;
08c18323 556 struct drm_device *dev = node->minor->dev;
1b50247a 557 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
558 struct drm_i915_private *dev_priv = dev->dev_private;
559 struct drm_i915_gem_object *obj;
c44ef60e 560 u64 total_obj_size, total_gtt_size;
08c18323
CW
561 int count, ret;
562
563 ret = mutex_lock_interruptible(&dev->struct_mutex);
564 if (ret)
565 return ret;
566
567 total_obj_size = total_gtt_size = count = 0;
35c20a60 568 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 569 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
570 continue;
571
267f0c90 572 seq_puts(m, " ");
08c18323 573 describe_obj(m, obj);
267f0c90 574 seq_putc(m, '\n');
08c18323 575 total_obj_size += obj->base.size;
ca1543be 576 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
577 count++;
578 }
579
580 mutex_unlock(&dev->struct_mutex);
581
c44ef60e 582 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
583 count, total_obj_size, total_gtt_size);
584
585 return 0;
586}
587
6885843a
ML
588static void i915_dump_pageflip(struct seq_file *m,
589 struct drm_i915_private *dev_priv,
590 struct intel_crtc *crtc,
591 struct intel_flip_work *work)
592{
593 const char pipe = pipe_name(crtc->pipe);
6885843a 594 u32 pending;
143f73b3 595 int i;
6885843a
ML
596
597 pending = atomic_read(&work->pending);
598 if (pending) {
599 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
143f73b3 600 pipe, plane_name(crtc->plane));
6885843a
ML
601 } else {
602 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
143f73b3 603 pipe, plane_name(crtc->plane));
6885843a 604 }
6885843a 605
143f73b3
ML
606 for (i = 0; i < work->num_planes; i++) {
607 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
608 struct drm_plane *plane = old_plane_state->base.plane;
609 struct drm_i915_gem_request *req = old_plane_state->wait_req;
610 struct intel_engine_cs *engine;
611
612 seq_printf(m, "[PLANE:%i] part of flip.\n", plane->base.id);
613
614 if (!req) {
615 seq_printf(m, "Plane not associated with any engine\n");
616 continue;
617 }
618
619 engine = i915_gem_request_get_engine(req);
620
621 seq_printf(m, "Plane blocked on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
6885843a 622 engine->name,
143f73b3 623 i915_gem_request_get_seqno(req),
6885843a
ML
624 dev_priv->next_seqno,
625 engine->get_seqno(engine),
143f73b3
ML
626 i915_gem_request_completed(req, true));
627 }
628
8dd634d9
ML
629 seq_printf(m, "Flip queued on frame %d, now %d\n",
630 pending ? work->flip_queued_vblank : -1,
6885843a 631 intel_crtc_get_vblank_counter(crtc));
6885843a
ML
632}
633
4e5359cd
SF
634static int i915_gem_pageflip_info(struct seq_file *m, void *data)
635{
9f25d007 636 struct drm_info_node *node = m->private;
4e5359cd 637 struct drm_device *dev = node->minor->dev;
d6bbafa1 638 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 639 struct intel_crtc *crtc;
8a270ebf
DV
640 int ret;
641
642 ret = mutex_lock_interruptible(&dev->struct_mutex);
643 if (ret)
644 return ret;
4e5359cd 645
d3fcc808 646 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
647 const char pipe = pipe_name(crtc->pipe);
648 const char plane = plane_name(crtc->plane);
51cbaf01 649 struct intel_flip_work *work;
4e5359cd 650
5e2d7afc 651 spin_lock_irq(&dev->event_lock);
6885843a 652 if (list_empty(&crtc->flip_work)) {
9db4a9c7 653 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
654 pipe, plane);
655 } else {
6885843a
ML
656 list_for_each_entry(work, &crtc->flip_work, head) {
657 i915_dump_pageflip(m, dev_priv, crtc, work);
658 seq_puts(m, "\n");
4e5359cd
SF
659 }
660 }
5e2d7afc 661 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
662 }
663
8a270ebf
DV
664 mutex_unlock(&dev->struct_mutex);
665
4e5359cd
SF
666 return 0;
667}
668
493018dc
BV
669static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
670{
671 struct drm_info_node *node = m->private;
672 struct drm_device *dev = node->minor->dev;
673 struct drm_i915_private *dev_priv = dev->dev_private;
674 struct drm_i915_gem_object *obj;
e2f80391 675 struct intel_engine_cs *engine;
8d9d5744 676 int total = 0;
b4ac5afc 677 int ret, j;
493018dc
BV
678
679 ret = mutex_lock_interruptible(&dev->struct_mutex);
680 if (ret)
681 return ret;
682
b4ac5afc 683 for_each_engine(engine, dev_priv) {
e2f80391 684 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
685 int count;
686
687 count = 0;
688 list_for_each_entry(obj,
e2f80391 689 &engine->batch_pool.cache_list[j],
8d9d5744
CW
690 batch_pool_link)
691 count++;
692 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 693 engine->name, j, count);
8d9d5744
CW
694
695 list_for_each_entry(obj,
e2f80391 696 &engine->batch_pool.cache_list[j],
8d9d5744
CW
697 batch_pool_link) {
698 seq_puts(m, " ");
699 describe_obj(m, obj);
700 seq_putc(m, '\n');
701 }
702
703 total += count;
06fbca71 704 }
493018dc
BV
705 }
706
8d9d5744 707 seq_printf(m, "total: %d\n", total);
493018dc
BV
708
709 mutex_unlock(&dev->struct_mutex);
710
711 return 0;
712}
713
2017263e
BG
714static int i915_gem_request_info(struct seq_file *m, void *data)
715{
9f25d007 716 struct drm_info_node *node = m->private;
2017263e 717 struct drm_device *dev = node->minor->dev;
e277a1f8 718 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 719 struct intel_engine_cs *engine;
eed29a5b 720 struct drm_i915_gem_request *req;
b4ac5afc 721 int ret, any;
de227ef0
CW
722
723 ret = mutex_lock_interruptible(&dev->struct_mutex);
724 if (ret)
725 return ret;
2017263e 726
2d1070b2 727 any = 0;
b4ac5afc 728 for_each_engine(engine, dev_priv) {
2d1070b2
CW
729 int count;
730
731 count = 0;
e2f80391 732 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
733 count++;
734 if (count == 0)
a2c7f6fd
CW
735 continue;
736
e2f80391
TU
737 seq_printf(m, "%s requests: %d\n", engine->name, count);
738 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
739 struct task_struct *task;
740
741 rcu_read_lock();
742 task = NULL;
eed29a5b
DV
743 if (req->pid)
744 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 745 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
746 req->seqno,
747 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
748 task ? task->comm : "<unknown>",
749 task ? task->pid : -1);
750 rcu_read_unlock();
c2c347a9 751 }
2d1070b2
CW
752
753 any++;
2017263e 754 }
de227ef0
CW
755 mutex_unlock(&dev->struct_mutex);
756
2d1070b2 757 if (any == 0)
267f0c90 758 seq_puts(m, "No requests\n");
c2c347a9 759
2017263e
BG
760 return 0;
761}
762
b2223497 763static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 764 struct intel_engine_cs *engine)
b2223497 765{
12471ba8
CW
766 seq_printf(m, "Current sequence (%s): %x\n",
767 engine->name, engine->get_seqno(engine));
768 seq_printf(m, "Current user interrupts (%s): %x\n",
769 engine->name, READ_ONCE(engine->user_interrupts));
b2223497
CW
770}
771
2017263e
BG
772static int i915_gem_seqno_info(struct seq_file *m, void *data)
773{
9f25d007 774 struct drm_info_node *node = m->private;
2017263e 775 struct drm_device *dev = node->minor->dev;
e277a1f8 776 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 777 struct intel_engine_cs *engine;
b4ac5afc 778 int ret;
de227ef0
CW
779
780 ret = mutex_lock_interruptible(&dev->struct_mutex);
781 if (ret)
782 return ret;
c8c8fb33 783 intel_runtime_pm_get(dev_priv);
2017263e 784
b4ac5afc 785 for_each_engine(engine, dev_priv)
e2f80391 786 i915_ring_seqno_info(m, engine);
de227ef0 787
c8c8fb33 788 intel_runtime_pm_put(dev_priv);
de227ef0
CW
789 mutex_unlock(&dev->struct_mutex);
790
2017263e
BG
791 return 0;
792}
793
794
795static int i915_interrupt_info(struct seq_file *m, void *data)
796{
9f25d007 797 struct drm_info_node *node = m->private;
2017263e 798 struct drm_device *dev = node->minor->dev;
e277a1f8 799 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 800 struct intel_engine_cs *engine;
9db4a9c7 801 int ret, i, pipe;
de227ef0
CW
802
803 ret = mutex_lock_interruptible(&dev->struct_mutex);
804 if (ret)
805 return ret;
c8c8fb33 806 intel_runtime_pm_get(dev_priv);
2017263e 807
74e1ca8c 808 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
809 seq_printf(m, "Master Interrupt Control:\t%08x\n",
810 I915_READ(GEN8_MASTER_IRQ));
811
812 seq_printf(m, "Display IER:\t%08x\n",
813 I915_READ(VLV_IER));
814 seq_printf(m, "Display IIR:\t%08x\n",
815 I915_READ(VLV_IIR));
816 seq_printf(m, "Display IIR_RW:\t%08x\n",
817 I915_READ(VLV_IIR_RW));
818 seq_printf(m, "Display IMR:\t%08x\n",
819 I915_READ(VLV_IMR));
055e393f 820 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
821 seq_printf(m, "Pipe %c stat:\t%08x\n",
822 pipe_name(pipe),
823 I915_READ(PIPESTAT(pipe)));
824
825 seq_printf(m, "Port hotplug:\t%08x\n",
826 I915_READ(PORT_HOTPLUG_EN));
827 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
828 I915_READ(VLV_DPFLIPSTAT));
829 seq_printf(m, "DPINVGTT:\t%08x\n",
830 I915_READ(DPINVGTT));
831
832 for (i = 0; i < 4; i++) {
833 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
834 i, I915_READ(GEN8_GT_IMR(i)));
835 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
836 i, I915_READ(GEN8_GT_IIR(i)));
837 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
838 i, I915_READ(GEN8_GT_IER(i)));
839 }
840
841 seq_printf(m, "PCU interrupt mask:\t%08x\n",
842 I915_READ(GEN8_PCU_IMR));
843 seq_printf(m, "PCU interrupt identity:\t%08x\n",
844 I915_READ(GEN8_PCU_IIR));
845 seq_printf(m, "PCU interrupt enable:\t%08x\n",
846 I915_READ(GEN8_PCU_IER));
847 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
848 seq_printf(m, "Master Interrupt Control:\t%08x\n",
849 I915_READ(GEN8_MASTER_IRQ));
850
851 for (i = 0; i < 4; i++) {
852 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
853 i, I915_READ(GEN8_GT_IMR(i)));
854 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
855 i, I915_READ(GEN8_GT_IIR(i)));
856 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
857 i, I915_READ(GEN8_GT_IER(i)));
858 }
859
055e393f 860 for_each_pipe(dev_priv, pipe) {
e129649b
ID
861 enum intel_display_power_domain power_domain;
862
863 power_domain = POWER_DOMAIN_PIPE(pipe);
864 if (!intel_display_power_get_if_enabled(dev_priv,
865 power_domain)) {
22c59960
PZ
866 seq_printf(m, "Pipe %c power disabled\n",
867 pipe_name(pipe));
868 continue;
869 }
a123f157 870 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
871 pipe_name(pipe),
872 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 873 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
874 pipe_name(pipe),
875 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 876 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
877 pipe_name(pipe),
878 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
879
880 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
881 }
882
883 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
884 I915_READ(GEN8_DE_PORT_IMR));
885 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
886 I915_READ(GEN8_DE_PORT_IIR));
887 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
888 I915_READ(GEN8_DE_PORT_IER));
889
890 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
891 I915_READ(GEN8_DE_MISC_IMR));
892 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
893 I915_READ(GEN8_DE_MISC_IIR));
894 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
895 I915_READ(GEN8_DE_MISC_IER));
896
897 seq_printf(m, "PCU interrupt mask:\t%08x\n",
898 I915_READ(GEN8_PCU_IMR));
899 seq_printf(m, "PCU interrupt identity:\t%08x\n",
900 I915_READ(GEN8_PCU_IIR));
901 seq_printf(m, "PCU interrupt enable:\t%08x\n",
902 I915_READ(GEN8_PCU_IER));
903 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
904 seq_printf(m, "Display IER:\t%08x\n",
905 I915_READ(VLV_IER));
906 seq_printf(m, "Display IIR:\t%08x\n",
907 I915_READ(VLV_IIR));
908 seq_printf(m, "Display IIR_RW:\t%08x\n",
909 I915_READ(VLV_IIR_RW));
910 seq_printf(m, "Display IMR:\t%08x\n",
911 I915_READ(VLV_IMR));
055e393f 912 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
913 seq_printf(m, "Pipe %c stat:\t%08x\n",
914 pipe_name(pipe),
915 I915_READ(PIPESTAT(pipe)));
916
917 seq_printf(m, "Master IER:\t%08x\n",
918 I915_READ(VLV_MASTER_IER));
919
920 seq_printf(m, "Render IER:\t%08x\n",
921 I915_READ(GTIER));
922 seq_printf(m, "Render IIR:\t%08x\n",
923 I915_READ(GTIIR));
924 seq_printf(m, "Render IMR:\t%08x\n",
925 I915_READ(GTIMR));
926
927 seq_printf(m, "PM IER:\t\t%08x\n",
928 I915_READ(GEN6_PMIER));
929 seq_printf(m, "PM IIR:\t\t%08x\n",
930 I915_READ(GEN6_PMIIR));
931 seq_printf(m, "PM IMR:\t\t%08x\n",
932 I915_READ(GEN6_PMIMR));
933
934 seq_printf(m, "Port hotplug:\t%08x\n",
935 I915_READ(PORT_HOTPLUG_EN));
936 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
937 I915_READ(VLV_DPFLIPSTAT));
938 seq_printf(m, "DPINVGTT:\t%08x\n",
939 I915_READ(DPINVGTT));
940
941 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
942 seq_printf(m, "Interrupt enable: %08x\n",
943 I915_READ(IER));
944 seq_printf(m, "Interrupt identity: %08x\n",
945 I915_READ(IIR));
946 seq_printf(m, "Interrupt mask: %08x\n",
947 I915_READ(IMR));
055e393f 948 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
949 seq_printf(m, "Pipe %c stat: %08x\n",
950 pipe_name(pipe),
951 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
952 } else {
953 seq_printf(m, "North Display Interrupt enable: %08x\n",
954 I915_READ(DEIER));
955 seq_printf(m, "North Display Interrupt identity: %08x\n",
956 I915_READ(DEIIR));
957 seq_printf(m, "North Display Interrupt mask: %08x\n",
958 I915_READ(DEIMR));
959 seq_printf(m, "South Display Interrupt enable: %08x\n",
960 I915_READ(SDEIER));
961 seq_printf(m, "South Display Interrupt identity: %08x\n",
962 I915_READ(SDEIIR));
963 seq_printf(m, "South Display Interrupt mask: %08x\n",
964 I915_READ(SDEIMR));
965 seq_printf(m, "Graphics Interrupt enable: %08x\n",
966 I915_READ(GTIER));
967 seq_printf(m, "Graphics Interrupt identity: %08x\n",
968 I915_READ(GTIIR));
969 seq_printf(m, "Graphics Interrupt mask: %08x\n",
970 I915_READ(GTIMR));
971 }
b4ac5afc 972 for_each_engine(engine, dev_priv) {
a123f157 973 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
974 seq_printf(m,
975 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 976 engine->name, I915_READ_IMR(engine));
9862e600 977 }
e2f80391 978 i915_ring_seqno_info(m, engine);
9862e600 979 }
c8c8fb33 980 intel_runtime_pm_put(dev_priv);
de227ef0
CW
981 mutex_unlock(&dev->struct_mutex);
982
2017263e
BG
983 return 0;
984}
985
a6172a80
CW
986static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
987{
9f25d007 988 struct drm_info_node *node = m->private;
a6172a80 989 struct drm_device *dev = node->minor->dev;
e277a1f8 990 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
991 int i, ret;
992
993 ret = mutex_lock_interruptible(&dev->struct_mutex);
994 if (ret)
995 return ret;
a6172a80 996
a6172a80
CW
997 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
998 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 999 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1000
6c085a72
CW
1001 seq_printf(m, "Fence %d, pin count = %d, object = ",
1002 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1003 if (obj == NULL)
267f0c90 1004 seq_puts(m, "unused");
c2c347a9 1005 else
05394f39 1006 describe_obj(m, obj);
267f0c90 1007 seq_putc(m, '\n');
a6172a80
CW
1008 }
1009
05394f39 1010 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1011 return 0;
1012}
1013
2017263e
BG
1014static int i915_hws_info(struct seq_file *m, void *data)
1015{
9f25d007 1016 struct drm_info_node *node = m->private;
2017263e 1017 struct drm_device *dev = node->minor->dev;
e277a1f8 1018 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1019 struct intel_engine_cs *engine;
1a240d4d 1020 const u32 *hws;
4066c0ae
CW
1021 int i;
1022
4a570db5 1023 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1024 hws = engine->status_page.page_addr;
2017263e
BG
1025 if (hws == NULL)
1026 return 0;
1027
1028 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1029 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1030 i * 4,
1031 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1032 }
1033 return 0;
1034}
1035
d5442303
DV
1036static ssize_t
1037i915_error_state_write(struct file *filp,
1038 const char __user *ubuf,
1039 size_t cnt,
1040 loff_t *ppos)
1041{
edc3d884 1042 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1043 struct drm_device *dev = error_priv->dev;
22bcfc6a 1044 int ret;
d5442303
DV
1045
1046 DRM_DEBUG_DRIVER("Resetting error state\n");
1047
22bcfc6a
DV
1048 ret = mutex_lock_interruptible(&dev->struct_mutex);
1049 if (ret)
1050 return ret;
1051
d5442303
DV
1052 i915_destroy_error_state(dev);
1053 mutex_unlock(&dev->struct_mutex);
1054
1055 return cnt;
1056}
1057
1058static int i915_error_state_open(struct inode *inode, struct file *file)
1059{
1060 struct drm_device *dev = inode->i_private;
d5442303 1061 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1062
1063 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1064 if (!error_priv)
1065 return -ENOMEM;
1066
1067 error_priv->dev = dev;
1068
95d5bfb3 1069 i915_error_state_get(dev, error_priv);
d5442303 1070
edc3d884
MK
1071 file->private_data = error_priv;
1072
1073 return 0;
d5442303
DV
1074}
1075
1076static int i915_error_state_release(struct inode *inode, struct file *file)
1077{
edc3d884 1078 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1079
95d5bfb3 1080 i915_error_state_put(error_priv);
d5442303
DV
1081 kfree(error_priv);
1082
edc3d884
MK
1083 return 0;
1084}
1085
4dc955f7
MK
1086static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1087 size_t count, loff_t *pos)
1088{
1089 struct i915_error_state_file_priv *error_priv = file->private_data;
1090 struct drm_i915_error_state_buf error_str;
1091 loff_t tmp_pos = 0;
1092 ssize_t ret_count = 0;
1093 int ret;
1094
0a4cd7c8 1095 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1096 if (ret)
1097 return ret;
edc3d884 1098
fc16b48b 1099 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1100 if (ret)
1101 goto out;
1102
edc3d884
MK
1103 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1104 error_str.buf,
1105 error_str.bytes);
1106
1107 if (ret_count < 0)
1108 ret = ret_count;
1109 else
1110 *pos = error_str.start + ret_count;
1111out:
4dc955f7 1112 i915_error_state_buf_release(&error_str);
edc3d884 1113 return ret ?: ret_count;
d5442303
DV
1114}
1115
1116static const struct file_operations i915_error_state_fops = {
1117 .owner = THIS_MODULE,
1118 .open = i915_error_state_open,
edc3d884 1119 .read = i915_error_state_read,
d5442303
DV
1120 .write = i915_error_state_write,
1121 .llseek = default_llseek,
1122 .release = i915_error_state_release,
1123};
1124
647416f9
KC
1125static int
1126i915_next_seqno_get(void *data, u64 *val)
40633219 1127{
647416f9 1128 struct drm_device *dev = data;
e277a1f8 1129 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1130 int ret;
1131
1132 ret = mutex_lock_interruptible(&dev->struct_mutex);
1133 if (ret)
1134 return ret;
1135
647416f9 1136 *val = dev_priv->next_seqno;
40633219
MK
1137 mutex_unlock(&dev->struct_mutex);
1138
647416f9 1139 return 0;
40633219
MK
1140}
1141
647416f9
KC
1142static int
1143i915_next_seqno_set(void *data, u64 val)
1144{
1145 struct drm_device *dev = data;
40633219
MK
1146 int ret;
1147
40633219
MK
1148 ret = mutex_lock_interruptible(&dev->struct_mutex);
1149 if (ret)
1150 return ret;
1151
e94fbaa8 1152 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1153 mutex_unlock(&dev->struct_mutex);
1154
647416f9 1155 return ret;
40633219
MK
1156}
1157
647416f9
KC
1158DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1159 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1160 "0x%llx\n");
40633219 1161
adb4bd12 1162static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1163{
9f25d007 1164 struct drm_info_node *node = m->private;
f97108d1 1165 struct drm_device *dev = node->minor->dev;
e277a1f8 1166 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1167 int ret = 0;
1168
1169 intel_runtime_pm_get(dev_priv);
3b8d8d91 1170
5c9669ce
TR
1171 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1172
3b8d8d91
JB
1173 if (IS_GEN5(dev)) {
1174 u16 rgvswctl = I915_READ16(MEMSWCTL);
1175 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1176
1177 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1178 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1179 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1180 MEMSTAT_VID_SHIFT);
1181 seq_printf(m, "Current P-state: %d\n",
1182 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1183 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1184 u32 freq_sts;
1185
1186 mutex_lock(&dev_priv->rps.hw_lock);
1187 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1188 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1189 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1190
1191 seq_printf(m, "actual GPU freq: %d MHz\n",
1192 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1193
1194 seq_printf(m, "current GPU freq: %d MHz\n",
1195 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1196
1197 seq_printf(m, "max GPU freq: %d MHz\n",
1198 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1199
1200 seq_printf(m, "min GPU freq: %d MHz\n",
1201 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1202
1203 seq_printf(m, "idle GPU freq: %d MHz\n",
1204 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1205
1206 seq_printf(m,
1207 "efficient (RPe) frequency: %d MHz\n",
1208 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1209 mutex_unlock(&dev_priv->rps.hw_lock);
1210 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1211 u32 rp_state_limits;
1212 u32 gt_perf_status;
1213 u32 rp_state_cap;
0d8f9491 1214 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1215 u32 rpstat, cagf, reqf;
ccab5c82
JB
1216 u32 rpupei, rpcurup, rpprevup;
1217 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1218 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1219 int max_freq;
1220
35040562
BP
1221 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1222 if (IS_BROXTON(dev)) {
1223 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1224 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1225 } else {
1226 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1227 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1228 }
1229
3b8d8d91 1230 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1231 ret = mutex_lock_interruptible(&dev->struct_mutex);
1232 if (ret)
c8c8fb33 1233 goto out;
d1ebd816 1234
59bad947 1235 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1236
8e8c06cd 1237 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1238 if (IS_GEN9(dev))
1239 reqf >>= 23;
1240 else {
1241 reqf &= ~GEN6_TURBO_DISABLE;
1242 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1243 reqf >>= 24;
1244 else
1245 reqf >>= 25;
1246 }
7c59a9c1 1247 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1248
0d8f9491
CW
1249 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1250 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1251 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1252
ccab5c82 1253 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1254 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1255 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1256 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1257 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1258 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1259 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1260 if (IS_GEN9(dev))
1261 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1262 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1263 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1264 else
1265 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1266 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1267
59bad947 1268 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1269 mutex_unlock(&dev->struct_mutex);
1270
9dd3c605
PZ
1271 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1272 pm_ier = I915_READ(GEN6_PMIER);
1273 pm_imr = I915_READ(GEN6_PMIMR);
1274 pm_isr = I915_READ(GEN6_PMISR);
1275 pm_iir = I915_READ(GEN6_PMIIR);
1276 pm_mask = I915_READ(GEN6_PMINTRMSK);
1277 } else {
1278 pm_ier = I915_READ(GEN8_GT_IER(2));
1279 pm_imr = I915_READ(GEN8_GT_IMR(2));
1280 pm_isr = I915_READ(GEN8_GT_ISR(2));
1281 pm_iir = I915_READ(GEN8_GT_IIR(2));
1282 pm_mask = I915_READ(GEN6_PMINTRMSK);
1283 }
0d8f9491 1284 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1285 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1286 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1287 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1288 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1289 seq_printf(m, "Render p-state VID: %d\n",
1290 gt_perf_status & 0xff);
1291 seq_printf(m, "Render p-state limit: %d\n",
1292 rp_state_limits & 0xff);
0d8f9491
CW
1293 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1294 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1295 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1296 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1297 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1298 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1299 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1300 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1301 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1302 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1303 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1304 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1305 seq_printf(m, "Up threshold: %d%%\n",
1306 dev_priv->rps.up_threshold);
1307
d6cda9c7
AG
1308 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1309 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1310 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1311 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1312 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1313 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1314 seq_printf(m, "Down threshold: %d%%\n",
1315 dev_priv->rps.down_threshold);
3b8d8d91 1316
35040562
BP
1317 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1318 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1319 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1320 GEN9_FREQ_SCALER : 1);
3b8d8d91 1321 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1322 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1323
1324 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1325 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1326 GEN9_FREQ_SCALER : 1);
3b8d8d91 1327 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1328 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1329
35040562
BP
1330 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1331 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1332 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1333 GEN9_FREQ_SCALER : 1);
3b8d8d91 1334 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1335 intel_gpu_freq(dev_priv, max_freq));
31c77388 1336 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1337 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1338
d86ed34a
CW
1339 seq_printf(m, "Current freq: %d MHz\n",
1340 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1341 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1342 seq_printf(m, "Idle freq: %d MHz\n",
1343 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1344 seq_printf(m, "Min freq: %d MHz\n",
1345 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1346 seq_printf(m, "Max freq: %d MHz\n",
1347 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1348 seq_printf(m,
1349 "efficient (RPe) frequency: %d MHz\n",
1350 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1351 } else {
267f0c90 1352 seq_puts(m, "no P-state info available\n");
3b8d8d91 1353 }
f97108d1 1354
1170f28c
MK
1355 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1356 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1357 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1358
c8c8fb33
PZ
1359out:
1360 intel_runtime_pm_put(dev_priv);
1361 return ret;
f97108d1
JB
1362}
1363
f654449a
CW
1364static int i915_hangcheck_info(struct seq_file *m, void *unused)
1365{
1366 struct drm_info_node *node = m->private;
ebbc7546
MK
1367 struct drm_device *dev = node->minor->dev;
1368 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1369 struct intel_engine_cs *engine;
666796da
TU
1370 u64 acthd[I915_NUM_ENGINES];
1371 u32 seqno[I915_NUM_ENGINES];
61642ff0 1372 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1373 enum intel_engine_id id;
1374 int j;
f654449a
CW
1375
1376 if (!i915.enable_hangcheck) {
1377 seq_printf(m, "Hangcheck disabled\n");
1378 return 0;
1379 }
1380
ebbc7546
MK
1381 intel_runtime_pm_get(dev_priv);
1382
c3232b18 1383 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1384 acthd[id] = intel_ring_get_active_head(engine);
c04e0f3b 1385 seqno[id] = engine->get_seqno(engine);
ebbc7546
MK
1386 }
1387
c033666a 1388 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1389
ebbc7546
MK
1390 intel_runtime_pm_put(dev_priv);
1391
f654449a
CW
1392 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1393 seq_printf(m, "Hangcheck active, fires in %dms\n",
1394 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1395 jiffies));
1396 } else
1397 seq_printf(m, "Hangcheck inactive\n");
1398
c3232b18 1399 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1400 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1401 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1402 engine->hangcheck.seqno,
1403 seqno[id],
1404 engine->last_submitted_seqno);
12471ba8
CW
1405 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1406 engine->hangcheck.user_interrupts,
1407 READ_ONCE(engine->user_interrupts));
f654449a 1408 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1409 (long long)engine->hangcheck.acthd,
c3232b18 1410 (long long)acthd[id]);
e2f80391
TU
1411 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1412 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1413
e2f80391 1414 if (engine->id == RCS) {
61642ff0
MK
1415 seq_puts(m, "\tinstdone read =");
1416
1417 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1418 seq_printf(m, " 0x%08x", instdone[j]);
1419
1420 seq_puts(m, "\n\tinstdone accu =");
1421
1422 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1423 seq_printf(m, " 0x%08x",
e2f80391 1424 engine->hangcheck.instdone[j]);
61642ff0
MK
1425
1426 seq_puts(m, "\n");
1427 }
f654449a
CW
1428 }
1429
1430 return 0;
1431}
1432
4d85529d 1433static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1434{
9f25d007 1435 struct drm_info_node *node = m->private;
f97108d1 1436 struct drm_device *dev = node->minor->dev;
e277a1f8 1437 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1438 u32 rgvmodectl, rstdbyctl;
1439 u16 crstandvid;
1440 int ret;
1441
1442 ret = mutex_lock_interruptible(&dev->struct_mutex);
1443 if (ret)
1444 return ret;
c8c8fb33 1445 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1446
1447 rgvmodectl = I915_READ(MEMMODECTL);
1448 rstdbyctl = I915_READ(RSTDBYCTL);
1449 crstandvid = I915_READ16(CRSTANDVID);
1450
c8c8fb33 1451 intel_runtime_pm_put(dev_priv);
616fdb5a 1452 mutex_unlock(&dev->struct_mutex);
f97108d1 1453
742f491d 1454 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1455 seq_printf(m, "Boost freq: %d\n",
1456 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1457 MEMMODE_BOOST_FREQ_SHIFT);
1458 seq_printf(m, "HW control enabled: %s\n",
742f491d 1459 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1460 seq_printf(m, "SW control enabled: %s\n",
742f491d 1461 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1462 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1463 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1464 seq_printf(m, "Starting frequency: P%d\n",
1465 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1466 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1467 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1468 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1469 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1470 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1471 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1472 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1473 seq_puts(m, "Current RS state: ");
88271da3
JB
1474 switch (rstdbyctl & RSX_STATUS_MASK) {
1475 case RSX_STATUS_ON:
267f0c90 1476 seq_puts(m, "on\n");
88271da3
JB
1477 break;
1478 case RSX_STATUS_RC1:
267f0c90 1479 seq_puts(m, "RC1\n");
88271da3
JB
1480 break;
1481 case RSX_STATUS_RC1E:
267f0c90 1482 seq_puts(m, "RC1E\n");
88271da3
JB
1483 break;
1484 case RSX_STATUS_RS1:
267f0c90 1485 seq_puts(m, "RS1\n");
88271da3
JB
1486 break;
1487 case RSX_STATUS_RS2:
267f0c90 1488 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1489 break;
1490 case RSX_STATUS_RS3:
267f0c90 1491 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1492 break;
1493 default:
267f0c90 1494 seq_puts(m, "unknown\n");
88271da3
JB
1495 break;
1496 }
f97108d1
JB
1497
1498 return 0;
1499}
1500
f65367b5 1501static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1502{
b2cff0db
CW
1503 struct drm_info_node *node = m->private;
1504 struct drm_device *dev = node->minor->dev;
1505 struct drm_i915_private *dev_priv = dev->dev_private;
1506 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1507
1508 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1509 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1510 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1511 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1512 fw_domain->wake_count);
1513 }
1514 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1515
b2cff0db
CW
1516 return 0;
1517}
1518
1519static int vlv_drpc_info(struct seq_file *m)
1520{
9f25d007 1521 struct drm_info_node *node = m->private;
669ab5aa
D
1522 struct drm_device *dev = node->minor->dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1524 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1525
d46c0517
ID
1526 intel_runtime_pm_get(dev_priv);
1527
6b312cd3 1528 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1529 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1530 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1531
d46c0517
ID
1532 intel_runtime_pm_put(dev_priv);
1533
669ab5aa
D
1534 seq_printf(m, "Video Turbo Mode: %s\n",
1535 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1536 seq_printf(m, "Turbo enabled: %s\n",
1537 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1538 seq_printf(m, "HW control enabled: %s\n",
1539 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1540 seq_printf(m, "SW control enabled: %s\n",
1541 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1542 GEN6_RP_MEDIA_SW_MODE));
1543 seq_printf(m, "RC6 Enabled: %s\n",
1544 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1545 GEN6_RC_CTL_EI_MODE(1))));
1546 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1547 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1548 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1549 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1550
9cc19be5
ID
1551 seq_printf(m, "Render RC6 residency since boot: %u\n",
1552 I915_READ(VLV_GT_RENDER_RC6));
1553 seq_printf(m, "Media RC6 residency since boot: %u\n",
1554 I915_READ(VLV_GT_MEDIA_RC6));
1555
f65367b5 1556 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1557}
1558
4d85529d
BW
1559static int gen6_drpc_info(struct seq_file *m)
1560{
9f25d007 1561 struct drm_info_node *node = m->private;
4d85529d
BW
1562 struct drm_device *dev = node->minor->dev;
1563 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1564 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1565 unsigned forcewake_count;
aee56cff 1566 int count = 0, ret;
4d85529d
BW
1567
1568 ret = mutex_lock_interruptible(&dev->struct_mutex);
1569 if (ret)
1570 return ret;
c8c8fb33 1571 intel_runtime_pm_get(dev_priv);
4d85529d 1572
907b28c5 1573 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1574 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1575 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1576
1577 if (forcewake_count) {
267f0c90
DL
1578 seq_puts(m, "RC information inaccurate because somebody "
1579 "holds a forcewake reference \n");
4d85529d
BW
1580 } else {
1581 /* NB: we cannot use forcewake, else we read the wrong values */
1582 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1583 udelay(10);
1584 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1585 }
1586
75aa3f63 1587 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1588 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1589
1590 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1591 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1592 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1593 mutex_lock(&dev_priv->rps.hw_lock);
1594 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1595 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1596
c8c8fb33
PZ
1597 intel_runtime_pm_put(dev_priv);
1598
4d85529d
BW
1599 seq_printf(m, "Video Turbo Mode: %s\n",
1600 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1601 seq_printf(m, "HW control enabled: %s\n",
1602 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1603 seq_printf(m, "SW control enabled: %s\n",
1604 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1605 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1606 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1607 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1608 seq_printf(m, "RC6 Enabled: %s\n",
1609 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1610 seq_printf(m, "Deep RC6 Enabled: %s\n",
1611 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1612 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1613 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1614 seq_puts(m, "Current RC state: ");
4d85529d
BW
1615 switch (gt_core_status & GEN6_RCn_MASK) {
1616 case GEN6_RC0:
1617 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1618 seq_puts(m, "Core Power Down\n");
4d85529d 1619 else
267f0c90 1620 seq_puts(m, "on\n");
4d85529d
BW
1621 break;
1622 case GEN6_RC3:
267f0c90 1623 seq_puts(m, "RC3\n");
4d85529d
BW
1624 break;
1625 case GEN6_RC6:
267f0c90 1626 seq_puts(m, "RC6\n");
4d85529d
BW
1627 break;
1628 case GEN6_RC7:
267f0c90 1629 seq_puts(m, "RC7\n");
4d85529d
BW
1630 break;
1631 default:
267f0c90 1632 seq_puts(m, "Unknown\n");
4d85529d
BW
1633 break;
1634 }
1635
1636 seq_printf(m, "Core Power Down: %s\n",
1637 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1638
1639 /* Not exactly sure what this is */
1640 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1641 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1642 seq_printf(m, "RC6 residency since boot: %u\n",
1643 I915_READ(GEN6_GT_GFX_RC6));
1644 seq_printf(m, "RC6+ residency since boot: %u\n",
1645 I915_READ(GEN6_GT_GFX_RC6p));
1646 seq_printf(m, "RC6++ residency since boot: %u\n",
1647 I915_READ(GEN6_GT_GFX_RC6pp));
1648
ecd8faea
BW
1649 seq_printf(m, "RC6 voltage: %dmV\n",
1650 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1651 seq_printf(m, "RC6+ voltage: %dmV\n",
1652 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1653 seq_printf(m, "RC6++ voltage: %dmV\n",
1654 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1655 return 0;
1656}
1657
1658static int i915_drpc_info(struct seq_file *m, void *unused)
1659{
9f25d007 1660 struct drm_info_node *node = m->private;
4d85529d
BW
1661 struct drm_device *dev = node->minor->dev;
1662
666a4537 1663 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1664 return vlv_drpc_info(m);
ac66cf4b 1665 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1666 return gen6_drpc_info(m);
1667 else
1668 return ironlake_drpc_info(m);
1669}
1670
9a851789
DV
1671static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1672{
1673 struct drm_info_node *node = m->private;
1674 struct drm_device *dev = node->minor->dev;
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676
1677 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1678 dev_priv->fb_tracking.busy_bits);
1679
1680 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1681 dev_priv->fb_tracking.flip_bits);
1682
1683 return 0;
1684}
1685
b5e50c3f
JB
1686static int i915_fbc_status(struct seq_file *m, void *unused)
1687{
9f25d007 1688 struct drm_info_node *node = m->private;
b5e50c3f 1689 struct drm_device *dev = node->minor->dev;
e277a1f8 1690 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1691
3a77c4c4 1692 if (!HAS_FBC(dev)) {
267f0c90 1693 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1694 return 0;
1695 }
1696
36623ef8 1697 intel_runtime_pm_get(dev_priv);
25ad93fd 1698 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1699
0e631adc 1700 if (intel_fbc_is_active(dev_priv))
267f0c90 1701 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1702 else
1703 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1704 dev_priv->fbc.no_fbc_reason);
36623ef8 1705
31b9df10
PZ
1706 if (INTEL_INFO(dev_priv)->gen >= 7)
1707 seq_printf(m, "Compressing: %s\n",
1708 yesno(I915_READ(FBC_STATUS2) &
1709 FBC_COMPRESSION_MASK));
1710
25ad93fd 1711 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1712 intel_runtime_pm_put(dev_priv);
1713
b5e50c3f
JB
1714 return 0;
1715}
1716
da46f936
RV
1717static int i915_fbc_fc_get(void *data, u64 *val)
1718{
1719 struct drm_device *dev = data;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721
1722 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1723 return -ENODEV;
1724
da46f936 1725 *val = dev_priv->fbc.false_color;
da46f936
RV
1726
1727 return 0;
1728}
1729
1730static int i915_fbc_fc_set(void *data, u64 val)
1731{
1732 struct drm_device *dev = data;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 u32 reg;
1735
1736 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1737 return -ENODEV;
1738
25ad93fd 1739 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1740
1741 reg = I915_READ(ILK_DPFC_CONTROL);
1742 dev_priv->fbc.false_color = val;
1743
1744 I915_WRITE(ILK_DPFC_CONTROL, val ?
1745 (reg | FBC_CTL_FALSE_COLOR) :
1746 (reg & ~FBC_CTL_FALSE_COLOR));
1747
25ad93fd 1748 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1749 return 0;
1750}
1751
1752DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1753 i915_fbc_fc_get, i915_fbc_fc_set,
1754 "%llu\n");
1755
92d44621
PZ
1756static int i915_ips_status(struct seq_file *m, void *unused)
1757{
9f25d007 1758 struct drm_info_node *node = m->private;
92d44621
PZ
1759 struct drm_device *dev = node->minor->dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761
f5adf94e 1762 if (!HAS_IPS(dev)) {
92d44621
PZ
1763 seq_puts(m, "not supported\n");
1764 return 0;
1765 }
1766
36623ef8
PZ
1767 intel_runtime_pm_get(dev_priv);
1768
0eaa53f0
RV
1769 seq_printf(m, "Enabled by kernel parameter: %s\n",
1770 yesno(i915.enable_ips));
1771
1772 if (INTEL_INFO(dev)->gen >= 8) {
1773 seq_puts(m, "Currently: unknown\n");
1774 } else {
1775 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1776 seq_puts(m, "Currently: enabled\n");
1777 else
1778 seq_puts(m, "Currently: disabled\n");
1779 }
92d44621 1780
36623ef8
PZ
1781 intel_runtime_pm_put(dev_priv);
1782
92d44621
PZ
1783 return 0;
1784}
1785
4a9bef37
JB
1786static int i915_sr_status(struct seq_file *m, void *unused)
1787{
9f25d007 1788 struct drm_info_node *node = m->private;
4a9bef37 1789 struct drm_device *dev = node->minor->dev;
e277a1f8 1790 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1791 bool sr_enabled = false;
1792
36623ef8
PZ
1793 intel_runtime_pm_get(dev_priv);
1794
1398261a 1795 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1796 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1797 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1798 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1799 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1800 else if (IS_I915GM(dev))
1801 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1802 else if (IS_PINEVIEW(dev))
1803 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1804 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1805 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1806
36623ef8
PZ
1807 intel_runtime_pm_put(dev_priv);
1808
5ba2aaaa
CW
1809 seq_printf(m, "self-refresh: %s\n",
1810 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1811
1812 return 0;
1813}
1814
7648fa99
JB
1815static int i915_emon_status(struct seq_file *m, void *unused)
1816{
9f25d007 1817 struct drm_info_node *node = m->private;
7648fa99 1818 struct drm_device *dev = node->minor->dev;
e277a1f8 1819 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1820 unsigned long temp, chipset, gfx;
de227ef0
CW
1821 int ret;
1822
582be6b4
CW
1823 if (!IS_GEN5(dev))
1824 return -ENODEV;
1825
de227ef0
CW
1826 ret = mutex_lock_interruptible(&dev->struct_mutex);
1827 if (ret)
1828 return ret;
7648fa99
JB
1829
1830 temp = i915_mch_val(dev_priv);
1831 chipset = i915_chipset_val(dev_priv);
1832 gfx = i915_gfx_val(dev_priv);
de227ef0 1833 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1834
1835 seq_printf(m, "GMCH temp: %ld\n", temp);
1836 seq_printf(m, "Chipset power: %ld\n", chipset);
1837 seq_printf(m, "GFX power: %ld\n", gfx);
1838 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1839
1840 return 0;
1841}
1842
23b2f8bb
JB
1843static int i915_ring_freq_table(struct seq_file *m, void *unused)
1844{
9f25d007 1845 struct drm_info_node *node = m->private;
23b2f8bb 1846 struct drm_device *dev = node->minor->dev;
e277a1f8 1847 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1848 int ret = 0;
23b2f8bb 1849 int gpu_freq, ia_freq;
f936ec34 1850 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1851
97d3308a 1852 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1853 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1854 return 0;
1855 }
1856
5bfa0199
PZ
1857 intel_runtime_pm_get(dev_priv);
1858
5c9669ce
TR
1859 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1860
4fc688ce 1861 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1862 if (ret)
5bfa0199 1863 goto out;
23b2f8bb 1864
ef11bdb3 1865 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1866 /* Convert GT frequency to 50 HZ units */
1867 min_gpu_freq =
1868 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1869 max_gpu_freq =
1870 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1871 } else {
1872 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1873 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1874 }
1875
267f0c90 1876 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1877
f936ec34 1878 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1879 ia_freq = gpu_freq;
1880 sandybridge_pcode_read(dev_priv,
1881 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1882 &ia_freq);
3ebecd07 1883 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1884 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1885 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1886 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1887 ((ia_freq >> 0) & 0xff) * 100,
1888 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1889 }
1890
4fc688ce 1891 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1892
5bfa0199
PZ
1893out:
1894 intel_runtime_pm_put(dev_priv);
1895 return ret;
23b2f8bb
JB
1896}
1897
44834a67
CW
1898static int i915_opregion(struct seq_file *m, void *unused)
1899{
9f25d007 1900 struct drm_info_node *node = m->private;
44834a67 1901 struct drm_device *dev = node->minor->dev;
e277a1f8 1902 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1903 struct intel_opregion *opregion = &dev_priv->opregion;
1904 int ret;
1905
1906 ret = mutex_lock_interruptible(&dev->struct_mutex);
1907 if (ret)
0d38f009 1908 goto out;
44834a67 1909
2455a8e4
JN
1910 if (opregion->header)
1911 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1912
1913 mutex_unlock(&dev->struct_mutex);
1914
0d38f009 1915out:
44834a67
CW
1916 return 0;
1917}
1918
ada8f955
JN
1919static int i915_vbt(struct seq_file *m, void *unused)
1920{
1921 struct drm_info_node *node = m->private;
1922 struct drm_device *dev = node->minor->dev;
1923 struct drm_i915_private *dev_priv = dev->dev_private;
1924 struct intel_opregion *opregion = &dev_priv->opregion;
1925
1926 if (opregion->vbt)
1927 seq_write(m, opregion->vbt, opregion->vbt_size);
1928
1929 return 0;
1930}
1931
37811fcc
CW
1932static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1933{
9f25d007 1934 struct drm_info_node *node = m->private;
37811fcc 1935 struct drm_device *dev = node->minor->dev;
b13b8402 1936 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1937 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1938 int ret;
1939
1940 ret = mutex_lock_interruptible(&dev->struct_mutex);
1941 if (ret)
1942 return ret;
37811fcc 1943
0695726e 1944#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1945 if (to_i915(dev)->fbdev) {
1946 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1947
1948 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1949 fbdev_fb->base.width,
1950 fbdev_fb->base.height,
1951 fbdev_fb->base.depth,
1952 fbdev_fb->base.bits_per_pixel,
1953 fbdev_fb->base.modifier[0],
747a598f 1954 drm_framebuffer_read_refcount(&fbdev_fb->base));
b13b8402
NS
1955 describe_obj(m, fbdev_fb->obj);
1956 seq_putc(m, '\n');
1957 }
4520f53a 1958#endif
37811fcc 1959
4b096ac1 1960 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1961 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1962 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1963 if (fb == fbdev_fb)
37811fcc
CW
1964 continue;
1965
c1ca506d 1966 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1967 fb->base.width,
1968 fb->base.height,
1969 fb->base.depth,
623f9783 1970 fb->base.bits_per_pixel,
c1ca506d 1971 fb->base.modifier[0],
747a598f 1972 drm_framebuffer_read_refcount(&fb->base));
05394f39 1973 describe_obj(m, fb->obj);
267f0c90 1974 seq_putc(m, '\n');
37811fcc 1975 }
4b096ac1 1976 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 1977 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
1978
1979 return 0;
1980}
1981
c9fe99bd
OM
1982static void describe_ctx_ringbuf(struct seq_file *m,
1983 struct intel_ringbuffer *ringbuf)
1984{
1985 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1986 ringbuf->space, ringbuf->head, ringbuf->tail,
1987 ringbuf->last_retired_head);
1988}
1989
e76d3630
BW
1990static int i915_context_status(struct seq_file *m, void *unused)
1991{
9f25d007 1992 struct drm_info_node *node = m->private;
e76d3630 1993 struct drm_device *dev = node->minor->dev;
e277a1f8 1994 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1995 struct intel_engine_cs *engine;
e2efd130 1996 struct i915_gem_context *ctx;
c3232b18 1997 int ret;
e76d3630 1998
f3d28878 1999 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2000 if (ret)
2001 return ret;
2002
a33afea5 2003 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2004 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2005 if (IS_ERR(ctx->file_priv)) {
2006 seq_puts(m, "(deleted) ");
2007 } else if (ctx->file_priv) {
2008 struct pid *pid = ctx->file_priv->file->pid;
2009 struct task_struct *task;
2010
2011 task = get_pid_task(pid, PIDTYPE_PID);
2012 if (task) {
2013 seq_printf(m, "(%s [%d]) ",
2014 task->comm, task->pid);
2015 put_task_struct(task);
2016 }
2017 } else {
2018 seq_puts(m, "(kernel) ");
2019 }
2020
bca44d80
CW
2021 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2022 seq_putc(m, '\n');
c9fe99bd 2023
bca44d80
CW
2024 for_each_engine(engine, dev_priv) {
2025 struct intel_context *ce = &ctx->engine[engine->id];
2026
2027 seq_printf(m, "%s: ", engine->name);
2028 seq_putc(m, ce->initialised ? 'I' : 'i');
2029 if (ce->state)
2030 describe_obj(m, ce->state);
2031 if (ce->ringbuf)
2032 describe_ctx_ringbuf(m, ce->ringbuf);
c9fe99bd 2033 seq_putc(m, '\n');
c9fe99bd 2034 }
a33afea5 2035
a33afea5 2036 seq_putc(m, '\n');
a168c293
BW
2037 }
2038
f3d28878 2039 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2040
2041 return 0;
2042}
2043
064ca1d2 2044static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2045 struct i915_gem_context *ctx,
0bc40be8 2046 struct intel_engine_cs *engine)
064ca1d2 2047{
bca44d80 2048 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2049 struct page *page;
2050 uint32_t *reg_state;
2051 int j;
2052 unsigned long ggtt_offset = 0;
2053
7069b144
CW
2054 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2055
064ca1d2 2056 if (ctx_obj == NULL) {
7069b144 2057 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2058 return;
2059 }
2060
064ca1d2
TD
2061 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2062 seq_puts(m, "\tNot bound in GGTT\n");
2063 else
2064 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2065
2066 if (i915_gem_object_get_pages(ctx_obj)) {
2067 seq_puts(m, "\tFailed to get pages for context object\n");
2068 return;
2069 }
2070
d1675198 2071 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2072 if (!WARN_ON(page == NULL)) {
2073 reg_state = kmap_atomic(page);
2074
2075 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2076 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2077 ggtt_offset + 4096 + (j * 4),
2078 reg_state[j], reg_state[j + 1],
2079 reg_state[j + 2], reg_state[j + 3]);
2080 }
2081 kunmap_atomic(reg_state);
2082 }
2083
2084 seq_putc(m, '\n');
2085}
2086
c0ab1ae9
BW
2087static int i915_dump_lrc(struct seq_file *m, void *unused)
2088{
2089 struct drm_info_node *node = (struct drm_info_node *) m->private;
2090 struct drm_device *dev = node->minor->dev;
2091 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2092 struct intel_engine_cs *engine;
e2efd130 2093 struct i915_gem_context *ctx;
b4ac5afc 2094 int ret;
c0ab1ae9
BW
2095
2096 if (!i915.enable_execlists) {
2097 seq_printf(m, "Logical Ring Contexts are disabled\n");
2098 return 0;
2099 }
2100
2101 ret = mutex_lock_interruptible(&dev->struct_mutex);
2102 if (ret)
2103 return ret;
2104
e28e404c 2105 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2106 for_each_engine(engine, dev_priv)
2107 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2108
2109 mutex_unlock(&dev->struct_mutex);
2110
2111 return 0;
2112}
2113
4ba70e44
OM
2114static int i915_execlists(struct seq_file *m, void *data)
2115{
2116 struct drm_info_node *node = (struct drm_info_node *)m->private;
2117 struct drm_device *dev = node->minor->dev;
2118 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2119 struct intel_engine_cs *engine;
4ba70e44
OM
2120 u32 status_pointer;
2121 u8 read_pointer;
2122 u8 write_pointer;
2123 u32 status;
2124 u32 ctx_id;
2125 struct list_head *cursor;
b4ac5afc 2126 int i, ret;
4ba70e44
OM
2127
2128 if (!i915.enable_execlists) {
2129 seq_puts(m, "Logical Ring Contexts are disabled\n");
2130 return 0;
2131 }
2132
2133 ret = mutex_lock_interruptible(&dev->struct_mutex);
2134 if (ret)
2135 return ret;
2136
fc0412ec
MT
2137 intel_runtime_pm_get(dev_priv);
2138
b4ac5afc 2139 for_each_engine(engine, dev_priv) {
6d3d8274 2140 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2141 int count = 0;
4ba70e44 2142
e2f80391 2143 seq_printf(m, "%s\n", engine->name);
4ba70e44 2144
e2f80391
TU
2145 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2146 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2147 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2148 status, ctx_id);
2149
e2f80391 2150 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2151 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2152
e2f80391 2153 read_pointer = engine->next_context_status_buffer;
5590a5f0 2154 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2155 if (read_pointer > write_pointer)
5590a5f0 2156 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2157 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2158 read_pointer, write_pointer);
2159
5590a5f0 2160 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2161 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2162 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2163
2164 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2165 i, status, ctx_id);
2166 }
2167
27af5eea 2168 spin_lock_bh(&engine->execlist_lock);
e2f80391 2169 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2170 count++;
e2f80391
TU
2171 head_req = list_first_entry_or_null(&engine->execlist_queue,
2172 struct drm_i915_gem_request,
2173 execlist_link);
27af5eea 2174 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2175
2176 seq_printf(m, "\t%d requests in queue\n", count);
2177 if (head_req) {
7069b144
CW
2178 seq_printf(m, "\tHead request context: %u\n",
2179 head_req->ctx->hw_id);
4ba70e44 2180 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2181 head_req->tail);
4ba70e44
OM
2182 }
2183
2184 seq_putc(m, '\n');
2185 }
2186
fc0412ec 2187 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2188 mutex_unlock(&dev->struct_mutex);
2189
2190 return 0;
2191}
2192
ea16a3cd
DV
2193static const char *swizzle_string(unsigned swizzle)
2194{
aee56cff 2195 switch (swizzle) {
ea16a3cd
DV
2196 case I915_BIT_6_SWIZZLE_NONE:
2197 return "none";
2198 case I915_BIT_6_SWIZZLE_9:
2199 return "bit9";
2200 case I915_BIT_6_SWIZZLE_9_10:
2201 return "bit9/bit10";
2202 case I915_BIT_6_SWIZZLE_9_11:
2203 return "bit9/bit11";
2204 case I915_BIT_6_SWIZZLE_9_10_11:
2205 return "bit9/bit10/bit11";
2206 case I915_BIT_6_SWIZZLE_9_17:
2207 return "bit9/bit17";
2208 case I915_BIT_6_SWIZZLE_9_10_17:
2209 return "bit9/bit10/bit17";
2210 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2211 return "unknown";
ea16a3cd
DV
2212 }
2213
2214 return "bug";
2215}
2216
2217static int i915_swizzle_info(struct seq_file *m, void *data)
2218{
9f25d007 2219 struct drm_info_node *node = m->private;
ea16a3cd
DV
2220 struct drm_device *dev = node->minor->dev;
2221 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2222 int ret;
2223
2224 ret = mutex_lock_interruptible(&dev->struct_mutex);
2225 if (ret)
2226 return ret;
c8c8fb33 2227 intel_runtime_pm_get(dev_priv);
ea16a3cd 2228
ea16a3cd
DV
2229 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2230 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2231 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2232 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2233
2234 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2235 seq_printf(m, "DDC = 0x%08x\n",
2236 I915_READ(DCC));
656bfa3a
DV
2237 seq_printf(m, "DDC2 = 0x%08x\n",
2238 I915_READ(DCC2));
ea16a3cd
DV
2239 seq_printf(m, "C0DRB3 = 0x%04x\n",
2240 I915_READ16(C0DRB3));
2241 seq_printf(m, "C1DRB3 = 0x%04x\n",
2242 I915_READ16(C1DRB3));
9d3203e1 2243 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2244 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2245 I915_READ(MAD_DIMM_C0));
2246 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2247 I915_READ(MAD_DIMM_C1));
2248 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2249 I915_READ(MAD_DIMM_C2));
2250 seq_printf(m, "TILECTL = 0x%08x\n",
2251 I915_READ(TILECTL));
5907f5fb 2252 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2253 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2254 I915_READ(GAMTARBMODE));
2255 else
2256 seq_printf(m, "ARB_MODE = 0x%08x\n",
2257 I915_READ(ARB_MODE));
3fa7d235
DV
2258 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2259 I915_READ(DISP_ARB_CTL));
ea16a3cd 2260 }
656bfa3a
DV
2261
2262 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2263 seq_puts(m, "L-shaped memory detected\n");
2264
c8c8fb33 2265 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2266 mutex_unlock(&dev->struct_mutex);
2267
2268 return 0;
2269}
2270
1c60fef5
BW
2271static int per_file_ctx(int id, void *ptr, void *data)
2272{
e2efd130 2273 struct i915_gem_context *ctx = ptr;
1c60fef5 2274 struct seq_file *m = data;
ae6c4806
DV
2275 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2276
2277 if (!ppgtt) {
2278 seq_printf(m, " no ppgtt for context %d\n",
2279 ctx->user_handle);
2280 return 0;
2281 }
1c60fef5 2282
f83d6518
OM
2283 if (i915_gem_context_is_default(ctx))
2284 seq_puts(m, " default context:\n");
2285 else
821d66dd 2286 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2287 ppgtt->debug_dump(ppgtt, m);
2288
2289 return 0;
2290}
2291
77df6772 2292static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2293{
3cf17fc5 2294 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2295 struct intel_engine_cs *engine;
77df6772 2296 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2297 int i;
3cf17fc5 2298
77df6772
BW
2299 if (!ppgtt)
2300 return;
2301
b4ac5afc 2302 for_each_engine(engine, dev_priv) {
e2f80391 2303 seq_printf(m, "%s\n", engine->name);
77df6772 2304 for (i = 0; i < 4; i++) {
e2f80391 2305 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2306 pdp <<= 32;
e2f80391 2307 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2308 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2309 }
2310 }
2311}
2312
2313static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2314{
2315 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2316 struct intel_engine_cs *engine;
3cf17fc5 2317
7e22dbbb 2318 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2319 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2320
b4ac5afc 2321 for_each_engine(engine, dev_priv) {
e2f80391 2322 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2323 if (IS_GEN7(dev_priv))
e2f80391
TU
2324 seq_printf(m, "GFX_MODE: 0x%08x\n",
2325 I915_READ(RING_MODE_GEN7(engine)));
2326 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2327 I915_READ(RING_PP_DIR_BASE(engine)));
2328 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2329 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2330 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2331 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2332 }
2333 if (dev_priv->mm.aliasing_ppgtt) {
2334 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2335
267f0c90 2336 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2337 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2338
87d60b63 2339 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2340 }
1c60fef5 2341
3cf17fc5 2342 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2343}
2344
2345static int i915_ppgtt_info(struct seq_file *m, void *data)
2346{
9f25d007 2347 struct drm_info_node *node = m->private;
77df6772 2348 struct drm_device *dev = node->minor->dev;
c8c8fb33 2349 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2350 struct drm_file *file;
77df6772
BW
2351
2352 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2353 if (ret)
2354 return ret;
c8c8fb33 2355 intel_runtime_pm_get(dev_priv);
77df6772
BW
2356
2357 if (INTEL_INFO(dev)->gen >= 8)
2358 gen8_ppgtt_info(m, dev);
2359 else if (INTEL_INFO(dev)->gen >= 6)
2360 gen6_ppgtt_info(m, dev);
2361
1d2ac403 2362 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2363 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2364 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2365 struct task_struct *task;
ea91e401 2366
7cb5dff8 2367 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2368 if (!task) {
2369 ret = -ESRCH;
2370 goto out_put;
2371 }
7cb5dff8
GT
2372 seq_printf(m, "\nproc: %s\n", task->comm);
2373 put_task_struct(task);
ea91e401
MT
2374 idr_for_each(&file_priv->context_idr, per_file_ctx,
2375 (void *)(unsigned long)m);
2376 }
1d2ac403 2377 mutex_unlock(&dev->filelist_mutex);
ea91e401 2378
06812760 2379out_put:
c8c8fb33 2380 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2381 mutex_unlock(&dev->struct_mutex);
2382
06812760 2383 return ret;
3cf17fc5
DV
2384}
2385
f5a4c67d
CW
2386static int count_irq_waiters(struct drm_i915_private *i915)
2387{
e2f80391 2388 struct intel_engine_cs *engine;
f5a4c67d 2389 int count = 0;
f5a4c67d 2390
b4ac5afc 2391 for_each_engine(engine, i915)
e2f80391 2392 count += engine->irq_refcount;
f5a4c67d
CW
2393
2394 return count;
2395}
2396
1854d5ca
CW
2397static int i915_rps_boost_info(struct seq_file *m, void *data)
2398{
2399 struct drm_info_node *node = m->private;
2400 struct drm_device *dev = node->minor->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct drm_file *file;
1854d5ca 2403
f5a4c67d
CW
2404 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2405 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2406 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2407 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2408 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2409 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2410 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2411 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2412 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2413
2414 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2415 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2416 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2417 struct drm_i915_file_private *file_priv = file->driver_priv;
2418 struct task_struct *task;
2419
2420 rcu_read_lock();
2421 task = pid_task(file->pid, PIDTYPE_PID);
2422 seq_printf(m, "%s [%d]: %d boosts%s\n",
2423 task ? task->comm : "<unknown>",
2424 task ? task->pid : -1,
2e1b8730
CW
2425 file_priv->rps.boosts,
2426 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2427 rcu_read_unlock();
2428 }
2e1b8730
CW
2429 seq_printf(m, "Semaphore boosts: %d%s\n",
2430 dev_priv->rps.semaphores.boosts,
2431 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2432 seq_printf(m, "MMIO flip boosts: %d%s\n",
2433 dev_priv->rps.mmioflips.boosts,
2434 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2435 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2436 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2437 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2438
8d3afd7d 2439 return 0;
1854d5ca
CW
2440}
2441
63573eb7
BW
2442static int i915_llc(struct seq_file *m, void *data)
2443{
9f25d007 2444 struct drm_info_node *node = m->private;
63573eb7
BW
2445 struct drm_device *dev = node->minor->dev;
2446 struct drm_i915_private *dev_priv = dev->dev_private;
3accaf7e 2447 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2448
63573eb7 2449 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2450 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2451 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2452
2453 return 0;
2454}
2455
fdf5d357
AD
2456static int i915_guc_load_status_info(struct seq_file *m, void *data)
2457{
2458 struct drm_info_node *node = m->private;
2459 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2460 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2461 u32 tmp, i;
2462
2d1fe073 2463 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2464 return 0;
2465
2466 seq_printf(m, "GuC firmware status:\n");
2467 seq_printf(m, "\tpath: %s\n",
2468 guc_fw->guc_fw_path);
2469 seq_printf(m, "\tfetch: %s\n",
2470 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2471 seq_printf(m, "\tload: %s\n",
2472 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2473 seq_printf(m, "\tversion wanted: %d.%d\n",
2474 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2475 seq_printf(m, "\tversion found: %d.%d\n",
2476 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2477 seq_printf(m, "\theader: offset is %d; size = %d\n",
2478 guc_fw->header_offset, guc_fw->header_size);
2479 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2480 guc_fw->ucode_offset, guc_fw->ucode_size);
2481 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2482 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2483
2484 tmp = I915_READ(GUC_STATUS);
2485
2486 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2487 seq_printf(m, "\tBootrom status = 0x%x\n",
2488 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2489 seq_printf(m, "\tuKernel status = 0x%x\n",
2490 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2491 seq_printf(m, "\tMIA Core status = 0x%x\n",
2492 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2493 seq_puts(m, "\nScratch registers:\n");
2494 for (i = 0; i < 16; i++)
2495 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2496
2497 return 0;
2498}
2499
8b417c26
DG
2500static void i915_guc_client_info(struct seq_file *m,
2501 struct drm_i915_private *dev_priv,
2502 struct i915_guc_client *client)
2503{
e2f80391 2504 struct intel_engine_cs *engine;
8b417c26 2505 uint64_t tot = 0;
8b417c26
DG
2506
2507 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2508 client->priority, client->ctx_index, client->proc_desc_offset);
2509 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2510 client->doorbell_id, client->doorbell_offset, client->cookie);
2511 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2512 client->wq_size, client->wq_offset, client->wq_tail);
2513
551aaecd 2514 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2515 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2516 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2517 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2518
b4ac5afc 2519 for_each_engine(engine, dev_priv) {
8b417c26 2520 seq_printf(m, "\tSubmissions: %llu %s\n",
e2f80391
TU
2521 client->submissions[engine->guc_id],
2522 engine->name);
2523 tot += client->submissions[engine->guc_id];
8b417c26
DG
2524 }
2525 seq_printf(m, "\tTotal: %llu\n", tot);
2526}
2527
2528static int i915_guc_info(struct seq_file *m, void *data)
2529{
2530 struct drm_info_node *node = m->private;
2531 struct drm_device *dev = node->minor->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_guc guc;
0a0b457f 2534 struct i915_guc_client client = {};
e2f80391 2535 struct intel_engine_cs *engine;
8b417c26
DG
2536 u64 total = 0;
2537
2d1fe073 2538 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2539 return 0;
2540
5a843307
AD
2541 if (mutex_lock_interruptible(&dev->struct_mutex))
2542 return 0;
2543
8b417c26 2544 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2545 guc = dev_priv->guc;
5a843307 2546 if (guc.execbuf_client)
8b417c26 2547 client = *guc.execbuf_client;
5a843307
AD
2548
2549 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2550
2551 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2552 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2553 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2554 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2555 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2556
2557 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2558 for_each_engine(engine, dev_priv) {
397097b0 2559 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
e2f80391
TU
2560 engine->name, guc.submissions[engine->guc_id],
2561 guc.last_seqno[engine->guc_id]);
2562 total += guc.submissions[engine->guc_id];
8b417c26
DG
2563 }
2564 seq_printf(m, "\t%s: %llu\n", "Total", total);
2565
2566 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2567 i915_guc_client_info(m, dev_priv, &client);
2568
2569 /* Add more as required ... */
2570
2571 return 0;
2572}
2573
4c7e77fc
AD
2574static int i915_guc_log_dump(struct seq_file *m, void *data)
2575{
2576 struct drm_info_node *node = m->private;
2577 struct drm_device *dev = node->minor->dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2580 u32 *log;
2581 int i = 0, pg;
2582
2583 if (!log_obj)
2584 return 0;
2585
2586 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2587 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2588
2589 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2590 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2591 *(log + i), *(log + i + 1),
2592 *(log + i + 2), *(log + i + 3));
2593
2594 kunmap_atomic(log);
2595 }
2596
2597 seq_putc(m, '\n');
2598
2599 return 0;
2600}
2601
e91fd8c6
RV
2602static int i915_edp_psr_status(struct seq_file *m, void *data)
2603{
2604 struct drm_info_node *node = m->private;
2605 struct drm_device *dev = node->minor->dev;
2606 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2607 u32 psrperf = 0;
a6cbdb8e
RV
2608 u32 stat[3];
2609 enum pipe pipe;
a031d709 2610 bool enabled = false;
e91fd8c6 2611
3553a8ea
DL
2612 if (!HAS_PSR(dev)) {
2613 seq_puts(m, "PSR not supported\n");
2614 return 0;
2615 }
2616
c8c8fb33
PZ
2617 intel_runtime_pm_get(dev_priv);
2618
fa128fa6 2619 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2620 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2621 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2622 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2623 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2624 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2625 dev_priv->psr.busy_frontbuffer_bits);
2626 seq_printf(m, "Re-enable work scheduled: %s\n",
2627 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2628
3553a8ea 2629 if (HAS_DDI(dev))
443a389f 2630 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2631 else {
2632 for_each_pipe(dev_priv, pipe) {
2633 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2634 VLV_EDP_PSR_CURR_STATE_MASK;
2635 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2636 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2637 enabled = true;
a6cbdb8e
RV
2638 }
2639 }
60e5ffe3
RV
2640
2641 seq_printf(m, "Main link in standby mode: %s\n",
2642 yesno(dev_priv->psr.link_standby));
2643
a6cbdb8e
RV
2644 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2645
2646 if (!HAS_DDI(dev))
2647 for_each_pipe(dev_priv, pipe) {
2648 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2649 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2650 seq_printf(m, " pipe %c", pipe_name(pipe));
2651 }
2652 seq_puts(m, "\n");
e91fd8c6 2653
05eec3c2
RV
2654 /*
2655 * VLV/CHV PSR has no kind of performance counter
2656 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2657 */
2658 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2659 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2660 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2661
2662 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2663 }
fa128fa6 2664 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2665
c8c8fb33 2666 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2667 return 0;
2668}
2669
d2e216d0
RV
2670static int i915_sink_crc(struct seq_file *m, void *data)
2671{
2672 struct drm_info_node *node = m->private;
2673 struct drm_device *dev = node->minor->dev;
2674 struct intel_encoder *encoder;
2675 struct intel_connector *connector;
2676 struct intel_dp *intel_dp = NULL;
2677 int ret;
2678 u8 crc[6];
2679
2680 drm_modeset_lock_all(dev);
aca5e361 2681 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2682
2683 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2684 continue;
2685
b6ae3c7c
PZ
2686 if (!connector->base.encoder)
2687 continue;
2688
d2e216d0
RV
2689 encoder = to_intel_encoder(connector->base.encoder);
2690 if (encoder->type != INTEL_OUTPUT_EDP)
2691 continue;
2692
2693 intel_dp = enc_to_intel_dp(&encoder->base);
2694
2695 ret = intel_dp_sink_crc(intel_dp, crc);
2696 if (ret)
2697 goto out;
2698
2699 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2700 crc[0], crc[1], crc[2],
2701 crc[3], crc[4], crc[5]);
2702 goto out;
2703 }
2704 ret = -ENODEV;
2705out:
2706 drm_modeset_unlock_all(dev);
2707 return ret;
2708}
2709
ec013e7f
JB
2710static int i915_energy_uJ(struct seq_file *m, void *data)
2711{
2712 struct drm_info_node *node = m->private;
2713 struct drm_device *dev = node->minor->dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 u64 power;
2716 u32 units;
2717
2718 if (INTEL_INFO(dev)->gen < 6)
2719 return -ENODEV;
2720
36623ef8
PZ
2721 intel_runtime_pm_get(dev_priv);
2722
ec013e7f
JB
2723 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2724 power = (power & 0x1f00) >> 8;
2725 units = 1000000 / (1 << power); /* convert to uJ */
2726 power = I915_READ(MCH_SECP_NRG_STTS);
2727 power *= units;
2728
36623ef8
PZ
2729 intel_runtime_pm_put(dev_priv);
2730
ec013e7f 2731 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2732
2733 return 0;
2734}
2735
6455c870 2736static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2737{
9f25d007 2738 struct drm_info_node *node = m->private;
371db66a
PZ
2739 struct drm_device *dev = node->minor->dev;
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741
a156e64d
CW
2742 if (!HAS_RUNTIME_PM(dev_priv))
2743 seq_puts(m, "Runtime power management not supported\n");
371db66a 2744
86c4ec0d 2745 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2746 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2747 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2748#ifdef CONFIG_PM
a6aaec8b
DL
2749 seq_printf(m, "Usage count: %d\n",
2750 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2751#else
2752 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2753#endif
a156e64d
CW
2754 seq_printf(m, "PCI device power state: %s [%d]\n",
2755 pci_power_name(dev_priv->dev->pdev->current_state),
2756 dev_priv->dev->pdev->current_state);
371db66a 2757
ec013e7f
JB
2758 return 0;
2759}
2760
1da51581
ID
2761static int i915_power_domain_info(struct seq_file *m, void *unused)
2762{
9f25d007 2763 struct drm_info_node *node = m->private;
1da51581
ID
2764 struct drm_device *dev = node->minor->dev;
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2767 int i;
2768
2769 mutex_lock(&power_domains->lock);
2770
2771 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2772 for (i = 0; i < power_domains->power_well_count; i++) {
2773 struct i915_power_well *power_well;
2774 enum intel_display_power_domain power_domain;
2775
2776 power_well = &power_domains->power_wells[i];
2777 seq_printf(m, "%-25s %d\n", power_well->name,
2778 power_well->count);
2779
2780 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2781 power_domain++) {
2782 if (!(BIT(power_domain) & power_well->domains))
2783 continue;
2784
2785 seq_printf(m, " %-23s %d\n",
9895ad03 2786 intel_display_power_domain_str(power_domain),
1da51581
ID
2787 power_domains->domain_use_count[power_domain]);
2788 }
2789 }
2790
2791 mutex_unlock(&power_domains->lock);
2792
2793 return 0;
2794}
2795
b7cec66d
DL
2796static int i915_dmc_info(struct seq_file *m, void *unused)
2797{
2798 struct drm_info_node *node = m->private;
2799 struct drm_device *dev = node->minor->dev;
2800 struct drm_i915_private *dev_priv = dev->dev_private;
2801 struct intel_csr *csr;
2802
2803 if (!HAS_CSR(dev)) {
2804 seq_puts(m, "not supported\n");
2805 return 0;
2806 }
2807
2808 csr = &dev_priv->csr;
2809
6fb403de
MK
2810 intel_runtime_pm_get(dev_priv);
2811
b7cec66d
DL
2812 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2813 seq_printf(m, "path: %s\n", csr->fw_path);
2814
2815 if (!csr->dmc_payload)
6fb403de 2816 goto out;
b7cec66d
DL
2817
2818 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2819 CSR_VERSION_MINOR(csr->version));
2820
8337206d
DL
2821 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2822 seq_printf(m, "DC3 -> DC5 count: %d\n",
2823 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2824 seq_printf(m, "DC5 -> DC6 count: %d\n",
2825 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2826 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2827 seq_printf(m, "DC3 -> DC5 count: %d\n",
2828 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2829 }
2830
6fb403de
MK
2831out:
2832 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2833 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2834 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2835
8337206d
DL
2836 intel_runtime_pm_put(dev_priv);
2837
b7cec66d
DL
2838 return 0;
2839}
2840
53f5e3ca
JB
2841static void intel_seq_print_mode(struct seq_file *m, int tabs,
2842 struct drm_display_mode *mode)
2843{
2844 int i;
2845
2846 for (i = 0; i < tabs; i++)
2847 seq_putc(m, '\t');
2848
2849 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2850 mode->base.id, mode->name,
2851 mode->vrefresh, mode->clock,
2852 mode->hdisplay, mode->hsync_start,
2853 mode->hsync_end, mode->htotal,
2854 mode->vdisplay, mode->vsync_start,
2855 mode->vsync_end, mode->vtotal,
2856 mode->type, mode->flags);
2857}
2858
2859static void intel_encoder_info(struct seq_file *m,
2860 struct intel_crtc *intel_crtc,
2861 struct intel_encoder *intel_encoder)
2862{
9f25d007 2863 struct drm_info_node *node = m->private;
53f5e3ca
JB
2864 struct drm_device *dev = node->minor->dev;
2865 struct drm_crtc *crtc = &intel_crtc->base;
2866 struct intel_connector *intel_connector;
2867 struct drm_encoder *encoder;
2868
2869 encoder = &intel_encoder->base;
2870 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2871 encoder->base.id, encoder->name);
53f5e3ca
JB
2872 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2873 struct drm_connector *connector = &intel_connector->base;
2874 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2875 connector->base.id,
c23cc417 2876 connector->name,
53f5e3ca
JB
2877 drm_get_connector_status_name(connector->status));
2878 if (connector->status == connector_status_connected) {
2879 struct drm_display_mode *mode = &crtc->mode;
2880 seq_printf(m, ", mode:\n");
2881 intel_seq_print_mode(m, 2, mode);
2882 } else {
2883 seq_putc(m, '\n');
2884 }
2885 }
2886}
2887
2888static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2889{
9f25d007 2890 struct drm_info_node *node = m->private;
53f5e3ca
JB
2891 struct drm_device *dev = node->minor->dev;
2892 struct drm_crtc *crtc = &intel_crtc->base;
2893 struct intel_encoder *intel_encoder;
23a48d53
ML
2894 struct drm_plane_state *plane_state = crtc->primary->state;
2895 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2896
23a48d53 2897 if (fb)
5aa8a937 2898 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2899 fb->base.id, plane_state->src_x >> 16,
2900 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2901 else
2902 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2903 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2904 intel_encoder_info(m, intel_crtc, intel_encoder);
2905}
2906
2907static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2908{
2909 struct drm_display_mode *mode = panel->fixed_mode;
2910
2911 seq_printf(m, "\tfixed mode:\n");
2912 intel_seq_print_mode(m, 2, mode);
2913}
2914
2915static void intel_dp_info(struct seq_file *m,
2916 struct intel_connector *intel_connector)
2917{
2918 struct intel_encoder *intel_encoder = intel_connector->encoder;
2919 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2920
2921 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2922 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2923 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2924 intel_panel_info(m, &intel_connector->panel);
2925}
2926
2927static void intel_hdmi_info(struct seq_file *m,
2928 struct intel_connector *intel_connector)
2929{
2930 struct intel_encoder *intel_encoder = intel_connector->encoder;
2931 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2932
742f491d 2933 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2934}
2935
2936static void intel_lvds_info(struct seq_file *m,
2937 struct intel_connector *intel_connector)
2938{
2939 intel_panel_info(m, &intel_connector->panel);
2940}
2941
2942static void intel_connector_info(struct seq_file *m,
2943 struct drm_connector *connector)
2944{
2945 struct intel_connector *intel_connector = to_intel_connector(connector);
2946 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2947 struct drm_display_mode *mode;
53f5e3ca
JB
2948
2949 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2950 connector->base.id, connector->name,
53f5e3ca
JB
2951 drm_get_connector_status_name(connector->status));
2952 if (connector->status == connector_status_connected) {
2953 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2954 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2955 connector->display_info.width_mm,
2956 connector->display_info.height_mm);
2957 seq_printf(m, "\tsubpixel order: %s\n",
2958 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2959 seq_printf(m, "\tCEA rev: %d\n",
2960 connector->display_info.cea_rev);
2961 }
36cd7444
DA
2962 if (intel_encoder) {
2963 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2964 intel_encoder->type == INTEL_OUTPUT_EDP)
2965 intel_dp_info(m, intel_connector);
2966 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2967 intel_hdmi_info(m, intel_connector);
2968 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2969 intel_lvds_info(m, intel_connector);
2970 }
53f5e3ca 2971
f103fc7d
JB
2972 seq_printf(m, "\tmodes:\n");
2973 list_for_each_entry(mode, &connector->modes, head)
2974 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2975}
2976
065f2ec2
CW
2977static bool cursor_active(struct drm_device *dev, int pipe)
2978{
2979 struct drm_i915_private *dev_priv = dev->dev_private;
2980 u32 state;
2981
2982 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2983 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2984 else
5efb3e28 2985 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2986
2987 return state;
2988}
2989
2990static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2991{
2992 struct drm_i915_private *dev_priv = dev->dev_private;
2993 u32 pos;
2994
5efb3e28 2995 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2996
2997 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2998 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2999 *x = -*x;
3000
3001 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3002 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3003 *y = -*y;
3004
3005 return cursor_active(dev, pipe);
3006}
3007
3abc4e09
RF
3008static const char *plane_type(enum drm_plane_type type)
3009{
3010 switch (type) {
3011 case DRM_PLANE_TYPE_OVERLAY:
3012 return "OVL";
3013 case DRM_PLANE_TYPE_PRIMARY:
3014 return "PRI";
3015 case DRM_PLANE_TYPE_CURSOR:
3016 return "CUR";
3017 /*
3018 * Deliberately omitting default: to generate compiler warnings
3019 * when a new drm_plane_type gets added.
3020 */
3021 }
3022
3023 return "unknown";
3024}
3025
3026static const char *plane_rotation(unsigned int rotation)
3027{
3028 static char buf[48];
3029 /*
3030 * According to doc only one DRM_ROTATE_ is allowed but this
3031 * will print them all to visualize if the values are misused
3032 */
3033 snprintf(buf, sizeof(buf),
3034 "%s%s%s%s%s%s(0x%08x)",
3035 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3036 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3037 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3038 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3039 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3040 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3041 rotation);
3042
3043 return buf;
3044}
3045
3046static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3047{
3048 struct drm_info_node *node = m->private;
3049 struct drm_device *dev = node->minor->dev;
3050 struct intel_plane *intel_plane;
3051
3052 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3053 struct drm_plane_state *state;
3054 struct drm_plane *plane = &intel_plane->base;
3055
3056 if (!plane->state) {
3057 seq_puts(m, "plane->state is NULL!\n");
3058 continue;
3059 }
3060
3061 state = plane->state;
3062
3063 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3064 plane->base.id,
3065 plane_type(intel_plane->base.type),
3066 state->crtc_x, state->crtc_y,
3067 state->crtc_w, state->crtc_h,
3068 (state->src_x >> 16),
3069 ((state->src_x & 0xffff) * 15625) >> 10,
3070 (state->src_y >> 16),
3071 ((state->src_y & 0xffff) * 15625) >> 10,
3072 (state->src_w >> 16),
3073 ((state->src_w & 0xffff) * 15625) >> 10,
3074 (state->src_h >> 16),
3075 ((state->src_h & 0xffff) * 15625) >> 10,
3076 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3077 plane_rotation(state->rotation));
3078 }
3079}
3080
3081static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3082{
3083 struct intel_crtc_state *pipe_config;
3084 int num_scalers = intel_crtc->num_scalers;
3085 int i;
3086
3087 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3088
3089 /* Not all platformas have a scaler */
3090 if (num_scalers) {
3091 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3092 num_scalers,
3093 pipe_config->scaler_state.scaler_users,
3094 pipe_config->scaler_state.scaler_id);
3095
3096 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3097 struct intel_scaler *sc =
3098 &pipe_config->scaler_state.scalers[i];
3099
3100 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3101 i, yesno(sc->in_use), sc->mode);
3102 }
3103 seq_puts(m, "\n");
3104 } else {
3105 seq_puts(m, "\tNo scalers available on this platform\n");
3106 }
3107}
3108
53f5e3ca
JB
3109static int i915_display_info(struct seq_file *m, void *unused)
3110{
9f25d007 3111 struct drm_info_node *node = m->private;
53f5e3ca 3112 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3113 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3114 struct intel_crtc *crtc;
53f5e3ca
JB
3115 struct drm_connector *connector;
3116
b0e5ddf3 3117 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3118 drm_modeset_lock_all(dev);
3119 seq_printf(m, "CRTC info\n");
3120 seq_printf(m, "---------\n");
d3fcc808 3121 for_each_intel_crtc(dev, crtc) {
065f2ec2 3122 bool active;
f77076c9 3123 struct intel_crtc_state *pipe_config;
065f2ec2 3124 int x, y;
53f5e3ca 3125
f77076c9
ML
3126 pipe_config = to_intel_crtc_state(crtc->base.state);
3127
3abc4e09 3128 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3129 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3130 yesno(pipe_config->base.active),
3abc4e09
RF
3131 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3132 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3133
f77076c9 3134 if (pipe_config->base.active) {
065f2ec2
CW
3135 intel_crtc_info(m, crtc);
3136
a23dc658 3137 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3138 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3139 yesno(crtc->cursor_base),
3dd512fb
MR
3140 x, y, crtc->base.cursor->state->crtc_w,
3141 crtc->base.cursor->state->crtc_h,
57127efa 3142 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3143 intel_scaler_info(m, crtc);
3144 intel_plane_info(m, crtc);
a23dc658 3145 }
cace841c
DV
3146
3147 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3148 yesno(!crtc->cpu_fifo_underrun_disabled),
3149 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3150 }
3151
3152 seq_printf(m, "\n");
3153 seq_printf(m, "Connector info\n");
3154 seq_printf(m, "--------------\n");
3155 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3156 intel_connector_info(m, connector);
3157 }
3158 drm_modeset_unlock_all(dev);
b0e5ddf3 3159 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3160
3161 return 0;
3162}
3163
e04934cf
BW
3164static int i915_semaphore_status(struct seq_file *m, void *unused)
3165{
3166 struct drm_info_node *node = (struct drm_info_node *) m->private;
3167 struct drm_device *dev = node->minor->dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3169 struct intel_engine_cs *engine;
e04934cf 3170 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3171 enum intel_engine_id id;
3172 int j, ret;
e04934cf 3173
c033666a 3174 if (!i915_semaphore_is_enabled(dev_priv)) {
e04934cf
BW
3175 seq_puts(m, "Semaphores are disabled\n");
3176 return 0;
3177 }
3178
3179 ret = mutex_lock_interruptible(&dev->struct_mutex);
3180 if (ret)
3181 return ret;
03872064 3182 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3183
3184 if (IS_BROADWELL(dev)) {
3185 struct page *page;
3186 uint64_t *seqno;
3187
3188 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3189
3190 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3191 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3192 uint64_t offset;
3193
e2f80391 3194 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3195
3196 seq_puts(m, " Last signal:");
3197 for (j = 0; j < num_rings; j++) {
c3232b18 3198 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3199 seq_printf(m, "0x%08llx (0x%02llx) ",
3200 seqno[offset], offset * 8);
3201 }
3202 seq_putc(m, '\n');
3203
3204 seq_puts(m, " Last wait: ");
3205 for (j = 0; j < num_rings; j++) {
c3232b18 3206 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3207 seq_printf(m, "0x%08llx (0x%02llx) ",
3208 seqno[offset], offset * 8);
3209 }
3210 seq_putc(m, '\n');
3211
3212 }
3213 kunmap_atomic(seqno);
3214 } else {
3215 seq_puts(m, " Last signal:");
b4ac5afc 3216 for_each_engine(engine, dev_priv)
e04934cf
BW
3217 for (j = 0; j < num_rings; j++)
3218 seq_printf(m, "0x%08x\n",
e2f80391 3219 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3220 seq_putc(m, '\n');
3221 }
3222
3223 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3224 for_each_engine(engine, dev_priv) {
3225 for (j = 0; j < num_rings; j++)
e2f80391
TU
3226 seq_printf(m, " 0x%08x ",
3227 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3228 seq_putc(m, '\n');
3229 }
3230 seq_putc(m, '\n');
3231
03872064 3232 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3233 mutex_unlock(&dev->struct_mutex);
3234 return 0;
3235}
3236
728e29d7
DV
3237static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3238{
3239 struct drm_info_node *node = (struct drm_info_node *) m->private;
3240 struct drm_device *dev = node->minor->dev;
3241 struct drm_i915_private *dev_priv = dev->dev_private;
3242 int i;
3243
3244 drm_modeset_lock_all(dev);
3245 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3246 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3247
3248 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3249 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3250 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3251 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3252 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3253 seq_printf(m, " dpll_md: 0x%08x\n",
3254 pll->config.hw_state.dpll_md);
3255 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3256 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3257 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3258 }
3259 drm_modeset_unlock_all(dev);
3260
3261 return 0;
3262}
3263
1ed1ef9d 3264static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3265{
3266 int i;
3267 int ret;
e2f80391 3268 struct intel_engine_cs *engine;
888b5995
AS
3269 struct drm_info_node *node = (struct drm_info_node *) m->private;
3270 struct drm_device *dev = node->minor->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3272 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3273 enum intel_engine_id id;
888b5995 3274
888b5995
AS
3275 ret = mutex_lock_interruptible(&dev->struct_mutex);
3276 if (ret)
3277 return ret;
3278
3279 intel_runtime_pm_get(dev_priv);
3280
33136b06 3281 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3282 for_each_engine_id(engine, dev_priv, id)
33136b06 3283 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3284 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3285 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3286 i915_reg_t addr;
3287 u32 mask, value, read;
2fa60f6d 3288 bool ok;
888b5995 3289
33136b06
AS
3290 addr = workarounds->reg[i].addr;
3291 mask = workarounds->reg[i].mask;
3292 value = workarounds->reg[i].value;
2fa60f6d
MK
3293 read = I915_READ(addr);
3294 ok = (value & mask) == (read & mask);
3295 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3296 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3297 }
3298
3299 intel_runtime_pm_put(dev_priv);
3300 mutex_unlock(&dev->struct_mutex);
3301
3302 return 0;
3303}
3304
c5511e44
DL
3305static int i915_ddb_info(struct seq_file *m, void *unused)
3306{
3307 struct drm_info_node *node = m->private;
3308 struct drm_device *dev = node->minor->dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
3310 struct skl_ddb_allocation *ddb;
3311 struct skl_ddb_entry *entry;
3312 enum pipe pipe;
3313 int plane;
3314
2fcffe19
DL
3315 if (INTEL_INFO(dev)->gen < 9)
3316 return 0;
3317
c5511e44
DL
3318 drm_modeset_lock_all(dev);
3319
3320 ddb = &dev_priv->wm.skl_hw.ddb;
3321
3322 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3323
3324 for_each_pipe(dev_priv, pipe) {
3325 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3326
dd740780 3327 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3328 entry = &ddb->plane[pipe][plane];
3329 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3330 entry->start, entry->end,
3331 skl_ddb_entry_size(entry));
3332 }
3333
4969d33e 3334 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3335 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3336 entry->end, skl_ddb_entry_size(entry));
3337 }
3338
3339 drm_modeset_unlock_all(dev);
3340
3341 return 0;
3342}
3343
a54746e3
VK
3344static void drrs_status_per_crtc(struct seq_file *m,
3345 struct drm_device *dev, struct intel_crtc *intel_crtc)
3346{
3347 struct intel_encoder *intel_encoder;
3348 struct drm_i915_private *dev_priv = dev->dev_private;
3349 struct i915_drrs *drrs = &dev_priv->drrs;
3350 int vrefresh = 0;
3351
3352 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3353 /* Encoder connected on this CRTC */
3354 switch (intel_encoder->type) {
3355 case INTEL_OUTPUT_EDP:
3356 seq_puts(m, "eDP:\n");
3357 break;
3358 case INTEL_OUTPUT_DSI:
3359 seq_puts(m, "DSI:\n");
3360 break;
3361 case INTEL_OUTPUT_HDMI:
3362 seq_puts(m, "HDMI:\n");
3363 break;
3364 case INTEL_OUTPUT_DISPLAYPORT:
3365 seq_puts(m, "DP:\n");
3366 break;
3367 default:
3368 seq_printf(m, "Other encoder (id=%d).\n",
3369 intel_encoder->type);
3370 return;
3371 }
3372 }
3373
3374 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3375 seq_puts(m, "\tVBT: DRRS_type: Static");
3376 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3377 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3378 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3379 seq_puts(m, "\tVBT: DRRS_type: None");
3380 else
3381 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3382
3383 seq_puts(m, "\n\n");
3384
f77076c9 3385 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3386 struct intel_panel *panel;
3387
3388 mutex_lock(&drrs->mutex);
3389 /* DRRS Supported */
3390 seq_puts(m, "\tDRRS Supported: Yes\n");
3391
3392 /* disable_drrs() will make drrs->dp NULL */
3393 if (!drrs->dp) {
3394 seq_puts(m, "Idleness DRRS: Disabled");
3395 mutex_unlock(&drrs->mutex);
3396 return;
3397 }
3398
3399 panel = &drrs->dp->attached_connector->panel;
3400 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3401 drrs->busy_frontbuffer_bits);
3402
3403 seq_puts(m, "\n\t\t");
3404 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3405 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3406 vrefresh = panel->fixed_mode->vrefresh;
3407 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3408 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3409 vrefresh = panel->downclock_mode->vrefresh;
3410 } else {
3411 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3412 drrs->refresh_rate_type);
3413 mutex_unlock(&drrs->mutex);
3414 return;
3415 }
3416 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3417
3418 seq_puts(m, "\n\t\t");
3419 mutex_unlock(&drrs->mutex);
3420 } else {
3421 /* DRRS not supported. Print the VBT parameter*/
3422 seq_puts(m, "\tDRRS Supported : No");
3423 }
3424 seq_puts(m, "\n");
3425}
3426
3427static int i915_drrs_status(struct seq_file *m, void *unused)
3428{
3429 struct drm_info_node *node = m->private;
3430 struct drm_device *dev = node->minor->dev;
3431 struct intel_crtc *intel_crtc;
3432 int active_crtc_cnt = 0;
3433
3434 for_each_intel_crtc(dev, intel_crtc) {
3435 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3436
f77076c9 3437 if (intel_crtc->base.state->active) {
a54746e3
VK
3438 active_crtc_cnt++;
3439 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3440
3441 drrs_status_per_crtc(m, dev, intel_crtc);
3442 }
3443
3444 drm_modeset_unlock(&intel_crtc->base.mutex);
3445 }
3446
3447 if (!active_crtc_cnt)
3448 seq_puts(m, "No active crtc found\n");
3449
3450 return 0;
3451}
3452
07144428
DL
3453struct pipe_crc_info {
3454 const char *name;
3455 struct drm_device *dev;
3456 enum pipe pipe;
3457};
3458
11bed958
DA
3459static int i915_dp_mst_info(struct seq_file *m, void *unused)
3460{
3461 struct drm_info_node *node = (struct drm_info_node *) m->private;
3462 struct drm_device *dev = node->minor->dev;
3463 struct drm_encoder *encoder;
3464 struct intel_encoder *intel_encoder;
3465 struct intel_digital_port *intel_dig_port;
3466 drm_modeset_lock_all(dev);
3467 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3468 intel_encoder = to_intel_encoder(encoder);
3469 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3470 continue;
3471 intel_dig_port = enc_to_dig_port(encoder);
3472 if (!intel_dig_port->dp.can_mst)
3473 continue;
40ae80cc
JB
3474 seq_printf(m, "MST Source Port %c\n",
3475 port_name(intel_dig_port->port));
11bed958
DA
3476 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3477 }
3478 drm_modeset_unlock_all(dev);
3479 return 0;
3480}
3481
07144428
DL
3482static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3483{
be5c7a90
DL
3484 struct pipe_crc_info *info = inode->i_private;
3485 struct drm_i915_private *dev_priv = info->dev->dev_private;
3486 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3487
7eb1c496
DV
3488 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3489 return -ENODEV;
3490
d538bbdf
DL
3491 spin_lock_irq(&pipe_crc->lock);
3492
3493 if (pipe_crc->opened) {
3494 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3495 return -EBUSY; /* already open */
3496 }
3497
d538bbdf 3498 pipe_crc->opened = true;
07144428
DL
3499 filep->private_data = inode->i_private;
3500
d538bbdf
DL
3501 spin_unlock_irq(&pipe_crc->lock);
3502
07144428
DL
3503 return 0;
3504}
3505
3506static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3507{
be5c7a90
DL
3508 struct pipe_crc_info *info = inode->i_private;
3509 struct drm_i915_private *dev_priv = info->dev->dev_private;
3510 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3511
d538bbdf
DL
3512 spin_lock_irq(&pipe_crc->lock);
3513 pipe_crc->opened = false;
3514 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3515
07144428
DL
3516 return 0;
3517}
3518
3519/* (6 fields, 8 chars each, space separated (5) + '\n') */
3520#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3521/* account for \'0' */
3522#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3523
3524static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3525{
d538bbdf
DL
3526 assert_spin_locked(&pipe_crc->lock);
3527 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3528 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3529}
3530
3531static ssize_t
3532i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3533 loff_t *pos)
3534{
3535 struct pipe_crc_info *info = filep->private_data;
3536 struct drm_device *dev = info->dev;
3537 struct drm_i915_private *dev_priv = dev->dev_private;
3538 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3539 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3540 int n_entries;
07144428
DL
3541 ssize_t bytes_read;
3542
3543 /*
3544 * Don't allow user space to provide buffers not big enough to hold
3545 * a line of data.
3546 */
3547 if (count < PIPE_CRC_LINE_LEN)
3548 return -EINVAL;
3549
3550 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3551 return 0;
07144428
DL
3552
3553 /* nothing to read */
d538bbdf 3554 spin_lock_irq(&pipe_crc->lock);
07144428 3555 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3556 int ret;
3557
3558 if (filep->f_flags & O_NONBLOCK) {
3559 spin_unlock_irq(&pipe_crc->lock);
07144428 3560 return -EAGAIN;
d538bbdf 3561 }
07144428 3562
d538bbdf
DL
3563 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3564 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3565 if (ret) {
3566 spin_unlock_irq(&pipe_crc->lock);
3567 return ret;
3568 }
8bf1e9f1
SH
3569 }
3570
07144428 3571 /* We now have one or more entries to read */
9ad6d99f 3572 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3573
07144428 3574 bytes_read = 0;
9ad6d99f
VS
3575 while (n_entries > 0) {
3576 struct intel_pipe_crc_entry *entry =
3577 &pipe_crc->entries[pipe_crc->tail];
07144428 3578 int ret;
8bf1e9f1 3579
9ad6d99f
VS
3580 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3581 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3582 break;
3583
3584 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3585 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3586
07144428
DL
3587 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3588 "%8u %8x %8x %8x %8x %8x\n",
3589 entry->frame, entry->crc[0],
3590 entry->crc[1], entry->crc[2],
3591 entry->crc[3], entry->crc[4]);
3592
9ad6d99f
VS
3593 spin_unlock_irq(&pipe_crc->lock);
3594
3595 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3596 if (ret == PIPE_CRC_LINE_LEN)
3597 return -EFAULT;
b2c88f5b 3598
9ad6d99f
VS
3599 user_buf += PIPE_CRC_LINE_LEN;
3600 n_entries--;
3601
3602 spin_lock_irq(&pipe_crc->lock);
3603 }
8bf1e9f1 3604
d538bbdf
DL
3605 spin_unlock_irq(&pipe_crc->lock);
3606
07144428
DL
3607 return bytes_read;
3608}
3609
3610static const struct file_operations i915_pipe_crc_fops = {
3611 .owner = THIS_MODULE,
3612 .open = i915_pipe_crc_open,
3613 .read = i915_pipe_crc_read,
3614 .release = i915_pipe_crc_release,
3615};
3616
3617static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3618 {
3619 .name = "i915_pipe_A_crc",
3620 .pipe = PIPE_A,
3621 },
3622 {
3623 .name = "i915_pipe_B_crc",
3624 .pipe = PIPE_B,
3625 },
3626 {
3627 .name = "i915_pipe_C_crc",
3628 .pipe = PIPE_C,
3629 },
3630};
3631
3632static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3633 enum pipe pipe)
3634{
3635 struct drm_device *dev = minor->dev;
3636 struct dentry *ent;
3637 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3638
3639 info->dev = dev;
3640 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3641 &i915_pipe_crc_fops);
f3c5fe97
WY
3642 if (!ent)
3643 return -ENOMEM;
07144428
DL
3644
3645 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3646}
3647
e8dfcf78 3648static const char * const pipe_crc_sources[] = {
926321d5
DV
3649 "none",
3650 "plane1",
3651 "plane2",
3652 "pf",
5b3a856b 3653 "pipe",
3d099a05
DV
3654 "TV",
3655 "DP-B",
3656 "DP-C",
3657 "DP-D",
46a19188 3658 "auto",
926321d5
DV
3659};
3660
3661static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3662{
3663 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3664 return pipe_crc_sources[source];
3665}
3666
bd9db02f 3667static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3668{
3669 struct drm_device *dev = m->private;
3670 struct drm_i915_private *dev_priv = dev->dev_private;
3671 int i;
3672
3673 for (i = 0; i < I915_MAX_PIPES; i++)
3674 seq_printf(m, "%c %s\n", pipe_name(i),
3675 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3676
3677 return 0;
3678}
3679
bd9db02f 3680static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3681{
3682 struct drm_device *dev = inode->i_private;
3683
bd9db02f 3684 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3685}
3686
46a19188 3687static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3688 uint32_t *val)
3689{
46a19188
DV
3690 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3691 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3692
3693 switch (*source) {
52f843f6
DV
3694 case INTEL_PIPE_CRC_SOURCE_PIPE:
3695 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3696 break;
3697 case INTEL_PIPE_CRC_SOURCE_NONE:
3698 *val = 0;
3699 break;
3700 default:
3701 return -EINVAL;
3702 }
3703
3704 return 0;
3705}
3706
46a19188
DV
3707static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3708 enum intel_pipe_crc_source *source)
3709{
3710 struct intel_encoder *encoder;
3711 struct intel_crtc *crtc;
26756809 3712 struct intel_digital_port *dig_port;
46a19188
DV
3713 int ret = 0;
3714
3715 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3716
6e9f798d 3717 drm_modeset_lock_all(dev);
b2784e15 3718 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3719 if (!encoder->base.crtc)
3720 continue;
3721
3722 crtc = to_intel_crtc(encoder->base.crtc);
3723
3724 if (crtc->pipe != pipe)
3725 continue;
3726
3727 switch (encoder->type) {
3728 case INTEL_OUTPUT_TVOUT:
3729 *source = INTEL_PIPE_CRC_SOURCE_TV;
3730 break;
3731 case INTEL_OUTPUT_DISPLAYPORT:
3732 case INTEL_OUTPUT_EDP:
26756809
DV
3733 dig_port = enc_to_dig_port(&encoder->base);
3734 switch (dig_port->port) {
3735 case PORT_B:
3736 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3737 break;
3738 case PORT_C:
3739 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3740 break;
3741 case PORT_D:
3742 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3743 break;
3744 default:
3745 WARN(1, "nonexisting DP port %c\n",
3746 port_name(dig_port->port));
3747 break;
3748 }
46a19188 3749 break;
6847d71b
PZ
3750 default:
3751 break;
46a19188
DV
3752 }
3753 }
6e9f798d 3754 drm_modeset_unlock_all(dev);
46a19188
DV
3755
3756 return ret;
3757}
3758
3759static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3760 enum pipe pipe,
3761 enum intel_pipe_crc_source *source,
7ac0129b
DV
3762 uint32_t *val)
3763{
8d2f24ca
DV
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 bool need_stable_symbols = false;
3766
46a19188
DV
3767 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3768 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3769 if (ret)
3770 return ret;
3771 }
3772
3773 switch (*source) {
7ac0129b
DV
3774 case INTEL_PIPE_CRC_SOURCE_PIPE:
3775 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3776 break;
3777 case INTEL_PIPE_CRC_SOURCE_DP_B:
3778 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3779 need_stable_symbols = true;
7ac0129b
DV
3780 break;
3781 case INTEL_PIPE_CRC_SOURCE_DP_C:
3782 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3783 need_stable_symbols = true;
7ac0129b 3784 break;
2be57922
VS
3785 case INTEL_PIPE_CRC_SOURCE_DP_D:
3786 if (!IS_CHERRYVIEW(dev))
3787 return -EINVAL;
3788 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3789 need_stable_symbols = true;
3790 break;
7ac0129b
DV
3791 case INTEL_PIPE_CRC_SOURCE_NONE:
3792 *val = 0;
3793 break;
3794 default:
3795 return -EINVAL;
3796 }
3797
8d2f24ca
DV
3798 /*
3799 * When the pipe CRC tap point is after the transcoders we need
3800 * to tweak symbol-level features to produce a deterministic series of
3801 * symbols for a given frame. We need to reset those features only once
3802 * a frame (instead of every nth symbol):
3803 * - DC-balance: used to ensure a better clock recovery from the data
3804 * link (SDVO)
3805 * - DisplayPort scrambling: used for EMI reduction
3806 */
3807 if (need_stable_symbols) {
3808 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3809
8d2f24ca 3810 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3811 switch (pipe) {
3812 case PIPE_A:
8d2f24ca 3813 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3814 break;
3815 case PIPE_B:
8d2f24ca 3816 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3817 break;
3818 case PIPE_C:
3819 tmp |= PIPE_C_SCRAMBLE_RESET;
3820 break;
3821 default:
3822 return -EINVAL;
3823 }
8d2f24ca
DV
3824 I915_WRITE(PORT_DFT2_G4X, tmp);
3825 }
3826
7ac0129b
DV
3827 return 0;
3828}
3829
4b79ebf7 3830static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3831 enum pipe pipe,
3832 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3833 uint32_t *val)
3834{
84093603
DV
3835 struct drm_i915_private *dev_priv = dev->dev_private;
3836 bool need_stable_symbols = false;
3837
46a19188
DV
3838 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3839 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3840 if (ret)
3841 return ret;
3842 }
3843
3844 switch (*source) {
4b79ebf7
DV
3845 case INTEL_PIPE_CRC_SOURCE_PIPE:
3846 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3847 break;
3848 case INTEL_PIPE_CRC_SOURCE_TV:
3849 if (!SUPPORTS_TV(dev))
3850 return -EINVAL;
3851 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3852 break;
3853 case INTEL_PIPE_CRC_SOURCE_DP_B:
3854 if (!IS_G4X(dev))
3855 return -EINVAL;
3856 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3857 need_stable_symbols = true;
4b79ebf7
DV
3858 break;
3859 case INTEL_PIPE_CRC_SOURCE_DP_C:
3860 if (!IS_G4X(dev))
3861 return -EINVAL;
3862 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3863 need_stable_symbols = true;
4b79ebf7
DV
3864 break;
3865 case INTEL_PIPE_CRC_SOURCE_DP_D:
3866 if (!IS_G4X(dev))
3867 return -EINVAL;
3868 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3869 need_stable_symbols = true;
4b79ebf7
DV
3870 break;
3871 case INTEL_PIPE_CRC_SOURCE_NONE:
3872 *val = 0;
3873 break;
3874 default:
3875 return -EINVAL;
3876 }
3877
84093603
DV
3878 /*
3879 * When the pipe CRC tap point is after the transcoders we need
3880 * to tweak symbol-level features to produce a deterministic series of
3881 * symbols for a given frame. We need to reset those features only once
3882 * a frame (instead of every nth symbol):
3883 * - DC-balance: used to ensure a better clock recovery from the data
3884 * link (SDVO)
3885 * - DisplayPort scrambling: used for EMI reduction
3886 */
3887 if (need_stable_symbols) {
3888 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3889
3890 WARN_ON(!IS_G4X(dev));
3891
3892 I915_WRITE(PORT_DFT_I9XX,
3893 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3894
3895 if (pipe == PIPE_A)
3896 tmp |= PIPE_A_SCRAMBLE_RESET;
3897 else
3898 tmp |= PIPE_B_SCRAMBLE_RESET;
3899
3900 I915_WRITE(PORT_DFT2_G4X, tmp);
3901 }
3902
4b79ebf7
DV
3903 return 0;
3904}
3905
8d2f24ca
DV
3906static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3907 enum pipe pipe)
3908{
3909 struct drm_i915_private *dev_priv = dev->dev_private;
3910 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3911
eb736679
VS
3912 switch (pipe) {
3913 case PIPE_A:
8d2f24ca 3914 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3915 break;
3916 case PIPE_B:
8d2f24ca 3917 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3918 break;
3919 case PIPE_C:
3920 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3921 break;
3922 default:
3923 return;
3924 }
8d2f24ca
DV
3925 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3926 tmp &= ~DC_BALANCE_RESET_VLV;
3927 I915_WRITE(PORT_DFT2_G4X, tmp);
3928
3929}
3930
84093603
DV
3931static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3932 enum pipe pipe)
3933{
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3936
3937 if (pipe == PIPE_A)
3938 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3939 else
3940 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3941 I915_WRITE(PORT_DFT2_G4X, tmp);
3942
3943 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3944 I915_WRITE(PORT_DFT_I9XX,
3945 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3946 }
3947}
3948
46a19188 3949static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3950 uint32_t *val)
3951{
46a19188
DV
3952 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3953 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3954
3955 switch (*source) {
5b3a856b
DV
3956 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3957 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3958 break;
3959 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3960 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3961 break;
5b3a856b
DV
3962 case INTEL_PIPE_CRC_SOURCE_PIPE:
3963 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3964 break;
3d099a05 3965 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3966 *val = 0;
3967 break;
3d099a05
DV
3968 default:
3969 return -EINVAL;
5b3a856b
DV
3970 }
3971
3972 return 0;
3973}
3974
c4e2d043 3975static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3976{
3977 struct drm_i915_private *dev_priv = dev->dev_private;
3978 struct intel_crtc *crtc =
3979 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3980 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3981 struct drm_atomic_state *state;
3982 int ret = 0;
fabf6e51
DV
3983
3984 drm_modeset_lock_all(dev);
c4e2d043
ML
3985 state = drm_atomic_state_alloc(dev);
3986 if (!state) {
3987 ret = -ENOMEM;
3988 goto out;
fabf6e51 3989 }
fabf6e51 3990
c4e2d043
ML
3991 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3992 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3993 if (IS_ERR(pipe_config)) {
3994 ret = PTR_ERR(pipe_config);
3995 goto out;
3996 }
fabf6e51 3997
c4e2d043
ML
3998 pipe_config->pch_pfit.force_thru = enable;
3999 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4000 pipe_config->pch_pfit.enabled != enable)
4001 pipe_config->base.connectors_changed = true;
1b509259 4002
c4e2d043
ML
4003 ret = drm_atomic_commit(state);
4004out:
fabf6e51 4005 drm_modeset_unlock_all(dev);
c4e2d043
ML
4006 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4007 if (ret)
4008 drm_atomic_state_free(state);
fabf6e51
DV
4009}
4010
4011static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4012 enum pipe pipe,
4013 enum intel_pipe_crc_source *source,
5b3a856b
DV
4014 uint32_t *val)
4015{
46a19188
DV
4016 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4017 *source = INTEL_PIPE_CRC_SOURCE_PF;
4018
4019 switch (*source) {
5b3a856b
DV
4020 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4021 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4022 break;
4023 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4024 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4025 break;
4026 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4027 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4028 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4029
5b3a856b
DV
4030 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4031 break;
3d099a05 4032 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4033 *val = 0;
4034 break;
3d099a05
DV
4035 default:
4036 return -EINVAL;
5b3a856b
DV
4037 }
4038
4039 return 0;
4040}
4041
926321d5
DV
4042static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4043 enum intel_pipe_crc_source source)
4044{
4045 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4046 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4047 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4048 pipe));
e129649b 4049 enum intel_display_power_domain power_domain;
432f3342 4050 u32 val = 0; /* shut up gcc */
5b3a856b 4051 int ret;
926321d5 4052
cc3da175
DL
4053 if (pipe_crc->source == source)
4054 return 0;
4055
ae676fcd
DL
4056 /* forbid changing the source without going back to 'none' */
4057 if (pipe_crc->source && source)
4058 return -EINVAL;
4059
e129649b
ID
4060 power_domain = POWER_DOMAIN_PIPE(pipe);
4061 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4062 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4063 return -EIO;
4064 }
4065
52f843f6 4066 if (IS_GEN2(dev))
46a19188 4067 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4068 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4069 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4070 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4071 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4072 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4073 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4074 else
fabf6e51 4075 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4076
4077 if (ret != 0)
e129649b 4078 goto out;
5b3a856b 4079
4b584369
DL
4080 /* none -> real source transition */
4081 if (source) {
4252fbc3
VS
4082 struct intel_pipe_crc_entry *entries;
4083
7cd6ccff
DL
4084 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4085 pipe_name(pipe), pipe_crc_source_name(source));
4086
3cf54b34
VS
4087 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4088 sizeof(pipe_crc->entries[0]),
4252fbc3 4089 GFP_KERNEL);
e129649b
ID
4090 if (!entries) {
4091 ret = -ENOMEM;
4092 goto out;
4093 }
e5f75aca 4094
8c740dce
PZ
4095 /*
4096 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4097 * enabled and disabled dynamically based on package C states,
4098 * user space can't make reliable use of the CRCs, so let's just
4099 * completely disable it.
4100 */
4101 hsw_disable_ips(crtc);
4102
d538bbdf 4103 spin_lock_irq(&pipe_crc->lock);
64387b61 4104 kfree(pipe_crc->entries);
4252fbc3 4105 pipe_crc->entries = entries;
d538bbdf
DL
4106 pipe_crc->head = 0;
4107 pipe_crc->tail = 0;
4108 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4109 }
4110
cc3da175 4111 pipe_crc->source = source;
926321d5 4112
926321d5
DV
4113 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4114 POSTING_READ(PIPE_CRC_CTL(pipe));
4115
e5f75aca
DL
4116 /* real source -> none transition */
4117 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4118 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4119 struct intel_crtc *crtc =
4120 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4121
7cd6ccff
DL
4122 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4123 pipe_name(pipe));
4124
a33d7105 4125 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4126 if (crtc->base.state->active)
a33d7105
DV
4127 intel_wait_for_vblank(dev, pipe);
4128 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4129
d538bbdf
DL
4130 spin_lock_irq(&pipe_crc->lock);
4131 entries = pipe_crc->entries;
e5f75aca 4132 pipe_crc->entries = NULL;
9ad6d99f
VS
4133 pipe_crc->head = 0;
4134 pipe_crc->tail = 0;
d538bbdf
DL
4135 spin_unlock_irq(&pipe_crc->lock);
4136
4137 kfree(entries);
84093603
DV
4138
4139 if (IS_G4X(dev))
4140 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4141 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4142 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4143 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4144 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4145
4146 hsw_enable_ips(crtc);
e5f75aca
DL
4147 }
4148
e129649b
ID
4149 ret = 0;
4150
4151out:
4152 intel_display_power_put(dev_priv, power_domain);
4153
4154 return ret;
926321d5
DV
4155}
4156
4157/*
4158 * Parse pipe CRC command strings:
b94dec87
DL
4159 * command: wsp* object wsp+ name wsp+ source wsp*
4160 * object: 'pipe'
4161 * name: (A | B | C)
926321d5
DV
4162 * source: (none | plane1 | plane2 | pf)
4163 * wsp: (#0x20 | #0x9 | #0xA)+
4164 *
4165 * eg.:
b94dec87
DL
4166 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4167 * "pipe A none" -> Stop CRC
926321d5 4168 */
bd9db02f 4169static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4170{
4171 int n_words = 0;
4172
4173 while (*buf) {
4174 char *end;
4175
4176 /* skip leading white space */
4177 buf = skip_spaces(buf);
4178 if (!*buf)
4179 break; /* end of buffer */
4180
4181 /* find end of word */
4182 for (end = buf; *end && !isspace(*end); end++)
4183 ;
4184
4185 if (n_words == max_words) {
4186 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4187 max_words);
4188 return -EINVAL; /* ran out of words[] before bytes */
4189 }
4190
4191 if (*end)
4192 *end++ = '\0';
4193 words[n_words++] = buf;
4194 buf = end;
4195 }
4196
4197 return n_words;
4198}
4199
b94dec87
DL
4200enum intel_pipe_crc_object {
4201 PIPE_CRC_OBJECT_PIPE,
4202};
4203
e8dfcf78 4204static const char * const pipe_crc_objects[] = {
b94dec87
DL
4205 "pipe",
4206};
4207
4208static int
bd9db02f 4209display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4210{
4211 int i;
4212
4213 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4214 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4215 *o = i;
b94dec87
DL
4216 return 0;
4217 }
4218
4219 return -EINVAL;
4220}
4221
bd9db02f 4222static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4223{
4224 const char name = buf[0];
4225
4226 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4227 return -EINVAL;
4228
4229 *pipe = name - 'A';
4230
4231 return 0;
4232}
4233
4234static int
bd9db02f 4235display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4236{
4237 int i;
4238
4239 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4240 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4241 *s = i;
926321d5
DV
4242 return 0;
4243 }
4244
4245 return -EINVAL;
4246}
4247
bd9db02f 4248static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4249{
b94dec87 4250#define N_WORDS 3
926321d5 4251 int n_words;
b94dec87 4252 char *words[N_WORDS];
926321d5 4253 enum pipe pipe;
b94dec87 4254 enum intel_pipe_crc_object object;
926321d5
DV
4255 enum intel_pipe_crc_source source;
4256
bd9db02f 4257 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4258 if (n_words != N_WORDS) {
4259 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4260 N_WORDS);
4261 return -EINVAL;
4262 }
4263
bd9db02f 4264 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4265 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4266 return -EINVAL;
4267 }
4268
bd9db02f 4269 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4270 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4271 return -EINVAL;
4272 }
4273
bd9db02f 4274 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4275 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4276 return -EINVAL;
4277 }
4278
4279 return pipe_crc_set_source(dev, pipe, source);
4280}
4281
bd9db02f
DL
4282static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4283 size_t len, loff_t *offp)
926321d5
DV
4284{
4285 struct seq_file *m = file->private_data;
4286 struct drm_device *dev = m->private;
4287 char *tmpbuf;
4288 int ret;
4289
4290 if (len == 0)
4291 return 0;
4292
4293 if (len > PAGE_SIZE - 1) {
4294 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4295 PAGE_SIZE);
4296 return -E2BIG;
4297 }
4298
4299 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4300 if (!tmpbuf)
4301 return -ENOMEM;
4302
4303 if (copy_from_user(tmpbuf, ubuf, len)) {
4304 ret = -EFAULT;
4305 goto out;
4306 }
4307 tmpbuf[len] = '\0';
4308
bd9db02f 4309 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4310
4311out:
4312 kfree(tmpbuf);
4313 if (ret < 0)
4314 return ret;
4315
4316 *offp += len;
4317 return len;
4318}
4319
bd9db02f 4320static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4321 .owner = THIS_MODULE,
bd9db02f 4322 .open = display_crc_ctl_open,
926321d5
DV
4323 .read = seq_read,
4324 .llseek = seq_lseek,
4325 .release = single_release,
bd9db02f 4326 .write = display_crc_ctl_write
926321d5
DV
4327};
4328
eb3394fa
TP
4329static ssize_t i915_displayport_test_active_write(struct file *file,
4330 const char __user *ubuf,
4331 size_t len, loff_t *offp)
4332{
4333 char *input_buffer;
4334 int status = 0;
eb3394fa
TP
4335 struct drm_device *dev;
4336 struct drm_connector *connector;
4337 struct list_head *connector_list;
4338 struct intel_dp *intel_dp;
4339 int val = 0;
4340
9aaffa34 4341 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4342
eb3394fa
TP
4343 connector_list = &dev->mode_config.connector_list;
4344
4345 if (len == 0)
4346 return 0;
4347
4348 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4349 if (!input_buffer)
4350 return -ENOMEM;
4351
4352 if (copy_from_user(input_buffer, ubuf, len)) {
4353 status = -EFAULT;
4354 goto out;
4355 }
4356
4357 input_buffer[len] = '\0';
4358 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4359
4360 list_for_each_entry(connector, connector_list, head) {
4361
4362 if (connector->connector_type !=
4363 DRM_MODE_CONNECTOR_DisplayPort)
4364 continue;
4365
b8bb08ec 4366 if (connector->status == connector_status_connected &&
eb3394fa
TP
4367 connector->encoder != NULL) {
4368 intel_dp = enc_to_intel_dp(connector->encoder);
4369 status = kstrtoint(input_buffer, 10, &val);
4370 if (status < 0)
4371 goto out;
4372 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4373 /* To prevent erroneous activation of the compliance
4374 * testing code, only accept an actual value of 1 here
4375 */
4376 if (val == 1)
4377 intel_dp->compliance_test_active = 1;
4378 else
4379 intel_dp->compliance_test_active = 0;
4380 }
4381 }
4382out:
4383 kfree(input_buffer);
4384 if (status < 0)
4385 return status;
4386
4387 *offp += len;
4388 return len;
4389}
4390
4391static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4392{
4393 struct drm_device *dev = m->private;
4394 struct drm_connector *connector;
4395 struct list_head *connector_list = &dev->mode_config.connector_list;
4396 struct intel_dp *intel_dp;
4397
eb3394fa
TP
4398 list_for_each_entry(connector, connector_list, head) {
4399
4400 if (connector->connector_type !=
4401 DRM_MODE_CONNECTOR_DisplayPort)
4402 continue;
4403
4404 if (connector->status == connector_status_connected &&
4405 connector->encoder != NULL) {
4406 intel_dp = enc_to_intel_dp(connector->encoder);
4407 if (intel_dp->compliance_test_active)
4408 seq_puts(m, "1");
4409 else
4410 seq_puts(m, "0");
4411 } else
4412 seq_puts(m, "0");
4413 }
4414
4415 return 0;
4416}
4417
4418static int i915_displayport_test_active_open(struct inode *inode,
4419 struct file *file)
4420{
4421 struct drm_device *dev = inode->i_private;
4422
4423 return single_open(file, i915_displayport_test_active_show, dev);
4424}
4425
4426static const struct file_operations i915_displayport_test_active_fops = {
4427 .owner = THIS_MODULE,
4428 .open = i915_displayport_test_active_open,
4429 .read = seq_read,
4430 .llseek = seq_lseek,
4431 .release = single_release,
4432 .write = i915_displayport_test_active_write
4433};
4434
4435static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4436{
4437 struct drm_device *dev = m->private;
4438 struct drm_connector *connector;
4439 struct list_head *connector_list = &dev->mode_config.connector_list;
4440 struct intel_dp *intel_dp;
4441
eb3394fa
TP
4442 list_for_each_entry(connector, connector_list, head) {
4443
4444 if (connector->connector_type !=
4445 DRM_MODE_CONNECTOR_DisplayPort)
4446 continue;
4447
4448 if (connector->status == connector_status_connected &&
4449 connector->encoder != NULL) {
4450 intel_dp = enc_to_intel_dp(connector->encoder);
4451 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4452 } else
4453 seq_puts(m, "0");
4454 }
4455
4456 return 0;
4457}
4458static int i915_displayport_test_data_open(struct inode *inode,
4459 struct file *file)
4460{
4461 struct drm_device *dev = inode->i_private;
4462
4463 return single_open(file, i915_displayport_test_data_show, dev);
4464}
4465
4466static const struct file_operations i915_displayport_test_data_fops = {
4467 .owner = THIS_MODULE,
4468 .open = i915_displayport_test_data_open,
4469 .read = seq_read,
4470 .llseek = seq_lseek,
4471 .release = single_release
4472};
4473
4474static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4475{
4476 struct drm_device *dev = m->private;
4477 struct drm_connector *connector;
4478 struct list_head *connector_list = &dev->mode_config.connector_list;
4479 struct intel_dp *intel_dp;
4480
eb3394fa
TP
4481 list_for_each_entry(connector, connector_list, head) {
4482
4483 if (connector->connector_type !=
4484 DRM_MODE_CONNECTOR_DisplayPort)
4485 continue;
4486
4487 if (connector->status == connector_status_connected &&
4488 connector->encoder != NULL) {
4489 intel_dp = enc_to_intel_dp(connector->encoder);
4490 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4491 } else
4492 seq_puts(m, "0");
4493 }
4494
4495 return 0;
4496}
4497
4498static int i915_displayport_test_type_open(struct inode *inode,
4499 struct file *file)
4500{
4501 struct drm_device *dev = inode->i_private;
4502
4503 return single_open(file, i915_displayport_test_type_show, dev);
4504}
4505
4506static const struct file_operations i915_displayport_test_type_fops = {
4507 .owner = THIS_MODULE,
4508 .open = i915_displayport_test_type_open,
4509 .read = seq_read,
4510 .llseek = seq_lseek,
4511 .release = single_release
4512};
4513
97e94b22 4514static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4515{
4516 struct drm_device *dev = m->private;
369a1342 4517 int level;
de38b95c
VS
4518 int num_levels;
4519
4520 if (IS_CHERRYVIEW(dev))
4521 num_levels = 3;
4522 else if (IS_VALLEYVIEW(dev))
4523 num_levels = 1;
4524 else
4525 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4526
4527 drm_modeset_lock_all(dev);
4528
4529 for (level = 0; level < num_levels; level++) {
4530 unsigned int latency = wm[level];
4531
97e94b22
DL
4532 /*
4533 * - WM1+ latency values in 0.5us units
de38b95c 4534 * - latencies are in us on gen9/vlv/chv
97e94b22 4535 */
666a4537
WB
4536 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4537 IS_CHERRYVIEW(dev))
97e94b22
DL
4538 latency *= 10;
4539 else if (level > 0)
369a1342
VS
4540 latency *= 5;
4541
4542 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4543 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4544 }
4545
4546 drm_modeset_unlock_all(dev);
4547}
4548
4549static int pri_wm_latency_show(struct seq_file *m, void *data)
4550{
4551 struct drm_device *dev = m->private;
97e94b22
DL
4552 struct drm_i915_private *dev_priv = dev->dev_private;
4553 const uint16_t *latencies;
4554
4555 if (INTEL_INFO(dev)->gen >= 9)
4556 latencies = dev_priv->wm.skl_latency;
4557 else
4558 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4559
97e94b22 4560 wm_latency_show(m, latencies);
369a1342
VS
4561
4562 return 0;
4563}
4564
4565static int spr_wm_latency_show(struct seq_file *m, void *data)
4566{
4567 struct drm_device *dev = m->private;
97e94b22
DL
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 const uint16_t *latencies;
4570
4571 if (INTEL_INFO(dev)->gen >= 9)
4572 latencies = dev_priv->wm.skl_latency;
4573 else
4574 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4575
97e94b22 4576 wm_latency_show(m, latencies);
369a1342
VS
4577
4578 return 0;
4579}
4580
4581static int cur_wm_latency_show(struct seq_file *m, void *data)
4582{
4583 struct drm_device *dev = m->private;
97e94b22
DL
4584 struct drm_i915_private *dev_priv = dev->dev_private;
4585 const uint16_t *latencies;
4586
4587 if (INTEL_INFO(dev)->gen >= 9)
4588 latencies = dev_priv->wm.skl_latency;
4589 else
4590 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4591
97e94b22 4592 wm_latency_show(m, latencies);
369a1342
VS
4593
4594 return 0;
4595}
4596
4597static int pri_wm_latency_open(struct inode *inode, struct file *file)
4598{
4599 struct drm_device *dev = inode->i_private;
4600
de38b95c 4601 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4602 return -ENODEV;
4603
4604 return single_open(file, pri_wm_latency_show, dev);
4605}
4606
4607static int spr_wm_latency_open(struct inode *inode, struct file *file)
4608{
4609 struct drm_device *dev = inode->i_private;
4610
9ad0257c 4611 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4612 return -ENODEV;
4613
4614 return single_open(file, spr_wm_latency_show, dev);
4615}
4616
4617static int cur_wm_latency_open(struct inode *inode, struct file *file)
4618{
4619 struct drm_device *dev = inode->i_private;
4620
9ad0257c 4621 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4622 return -ENODEV;
4623
4624 return single_open(file, cur_wm_latency_show, dev);
4625}
4626
4627static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4628 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4629{
4630 struct seq_file *m = file->private_data;
4631 struct drm_device *dev = m->private;
97e94b22 4632 uint16_t new[8] = { 0 };
de38b95c 4633 int num_levels;
369a1342
VS
4634 int level;
4635 int ret;
4636 char tmp[32];
4637
de38b95c
VS
4638 if (IS_CHERRYVIEW(dev))
4639 num_levels = 3;
4640 else if (IS_VALLEYVIEW(dev))
4641 num_levels = 1;
4642 else
4643 num_levels = ilk_wm_max_level(dev) + 1;
4644
369a1342
VS
4645 if (len >= sizeof(tmp))
4646 return -EINVAL;
4647
4648 if (copy_from_user(tmp, ubuf, len))
4649 return -EFAULT;
4650
4651 tmp[len] = '\0';
4652
97e94b22
DL
4653 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4654 &new[0], &new[1], &new[2], &new[3],
4655 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4656 if (ret != num_levels)
4657 return -EINVAL;
4658
4659 drm_modeset_lock_all(dev);
4660
4661 for (level = 0; level < num_levels; level++)
4662 wm[level] = new[level];
4663
4664 drm_modeset_unlock_all(dev);
4665
4666 return len;
4667}
4668
4669
4670static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4671 size_t len, loff_t *offp)
4672{
4673 struct seq_file *m = file->private_data;
4674 struct drm_device *dev = m->private;
97e94b22
DL
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 uint16_t *latencies;
369a1342 4677
97e94b22
DL
4678 if (INTEL_INFO(dev)->gen >= 9)
4679 latencies = dev_priv->wm.skl_latency;
4680 else
4681 latencies = to_i915(dev)->wm.pri_latency;
4682
4683 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4684}
4685
4686static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4687 size_t len, loff_t *offp)
4688{
4689 struct seq_file *m = file->private_data;
4690 struct drm_device *dev = m->private;
97e94b22
DL
4691 struct drm_i915_private *dev_priv = dev->dev_private;
4692 uint16_t *latencies;
369a1342 4693
97e94b22
DL
4694 if (INTEL_INFO(dev)->gen >= 9)
4695 latencies = dev_priv->wm.skl_latency;
4696 else
4697 latencies = to_i915(dev)->wm.spr_latency;
4698
4699 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4700}
4701
4702static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4703 size_t len, loff_t *offp)
4704{
4705 struct seq_file *m = file->private_data;
4706 struct drm_device *dev = m->private;
97e94b22
DL
4707 struct drm_i915_private *dev_priv = dev->dev_private;
4708 uint16_t *latencies;
4709
4710 if (INTEL_INFO(dev)->gen >= 9)
4711 latencies = dev_priv->wm.skl_latency;
4712 else
4713 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4714
97e94b22 4715 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4716}
4717
4718static const struct file_operations i915_pri_wm_latency_fops = {
4719 .owner = THIS_MODULE,
4720 .open = pri_wm_latency_open,
4721 .read = seq_read,
4722 .llseek = seq_lseek,
4723 .release = single_release,
4724 .write = pri_wm_latency_write
4725};
4726
4727static const struct file_operations i915_spr_wm_latency_fops = {
4728 .owner = THIS_MODULE,
4729 .open = spr_wm_latency_open,
4730 .read = seq_read,
4731 .llseek = seq_lseek,
4732 .release = single_release,
4733 .write = spr_wm_latency_write
4734};
4735
4736static const struct file_operations i915_cur_wm_latency_fops = {
4737 .owner = THIS_MODULE,
4738 .open = cur_wm_latency_open,
4739 .read = seq_read,
4740 .llseek = seq_lseek,
4741 .release = single_release,
4742 .write = cur_wm_latency_write
4743};
4744
647416f9
KC
4745static int
4746i915_wedged_get(void *data, u64 *val)
f3cd474b 4747{
647416f9 4748 struct drm_device *dev = data;
e277a1f8 4749 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4750
d98c52cf 4751 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4752
647416f9 4753 return 0;
f3cd474b
CW
4754}
4755
647416f9
KC
4756static int
4757i915_wedged_set(void *data, u64 val)
f3cd474b 4758{
647416f9 4759 struct drm_device *dev = data;
d46c0517
ID
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761
b8d24a06
MK
4762 /*
4763 * There is no safeguard against this debugfs entry colliding
4764 * with the hangcheck calling same i915_handle_error() in
4765 * parallel, causing an explosion. For now we assume that the
4766 * test harness is responsible enough not to inject gpu hangs
4767 * while it is writing to 'i915_wedged'
4768 */
4769
d98c52cf 4770 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4771 return -EAGAIN;
4772
d46c0517 4773 intel_runtime_pm_get(dev_priv);
f3cd474b 4774
c033666a 4775 i915_handle_error(dev_priv, val,
58174462 4776 "Manually setting wedged to %llu", val);
d46c0517
ID
4777
4778 intel_runtime_pm_put(dev_priv);
4779
647416f9 4780 return 0;
f3cd474b
CW
4781}
4782
647416f9
KC
4783DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4784 i915_wedged_get, i915_wedged_set,
3a3b4f98 4785 "%llu\n");
f3cd474b 4786
647416f9
KC
4787static int
4788i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4789{
647416f9 4790 struct drm_device *dev = data;
e277a1f8 4791 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4792
647416f9 4793 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4794
647416f9 4795 return 0;
e5eb3d63
DV
4796}
4797
647416f9
KC
4798static int
4799i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4800{
647416f9 4801 struct drm_device *dev = data;
e5eb3d63 4802 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4803 int ret;
e5eb3d63 4804
647416f9 4805 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4806
22bcfc6a
DV
4807 ret = mutex_lock_interruptible(&dev->struct_mutex);
4808 if (ret)
4809 return ret;
4810
99584db3 4811 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4812 mutex_unlock(&dev->struct_mutex);
4813
647416f9 4814 return 0;
e5eb3d63
DV
4815}
4816
647416f9
KC
4817DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4818 i915_ring_stop_get, i915_ring_stop_set,
4819 "0x%08llx\n");
d5442303 4820
094f9a54
CW
4821static int
4822i915_ring_missed_irq_get(void *data, u64 *val)
4823{
4824 struct drm_device *dev = data;
4825 struct drm_i915_private *dev_priv = dev->dev_private;
4826
4827 *val = dev_priv->gpu_error.missed_irq_rings;
4828 return 0;
4829}
4830
4831static int
4832i915_ring_missed_irq_set(void *data, u64 val)
4833{
4834 struct drm_device *dev = data;
4835 struct drm_i915_private *dev_priv = dev->dev_private;
4836 int ret;
4837
4838 /* Lock against concurrent debugfs callers */
4839 ret = mutex_lock_interruptible(&dev->struct_mutex);
4840 if (ret)
4841 return ret;
4842 dev_priv->gpu_error.missed_irq_rings = val;
4843 mutex_unlock(&dev->struct_mutex);
4844
4845 return 0;
4846}
4847
4848DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4849 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4850 "0x%08llx\n");
4851
4852static int
4853i915_ring_test_irq_get(void *data, u64 *val)
4854{
4855 struct drm_device *dev = data;
4856 struct drm_i915_private *dev_priv = dev->dev_private;
4857
4858 *val = dev_priv->gpu_error.test_irq_rings;
4859
4860 return 0;
4861}
4862
4863static int
4864i915_ring_test_irq_set(void *data, u64 val)
4865{
4866 struct drm_device *dev = data;
4867 struct drm_i915_private *dev_priv = dev->dev_private;
4868 int ret;
4869
4870 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4871
4872 /* Lock against concurrent debugfs callers */
4873 ret = mutex_lock_interruptible(&dev->struct_mutex);
4874 if (ret)
4875 return ret;
4876
4877 dev_priv->gpu_error.test_irq_rings = val;
4878 mutex_unlock(&dev->struct_mutex);
4879
4880 return 0;
4881}
4882
4883DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4884 i915_ring_test_irq_get, i915_ring_test_irq_set,
4885 "0x%08llx\n");
4886
dd624afd
CW
4887#define DROP_UNBOUND 0x1
4888#define DROP_BOUND 0x2
4889#define DROP_RETIRE 0x4
4890#define DROP_ACTIVE 0x8
4891#define DROP_ALL (DROP_UNBOUND | \
4892 DROP_BOUND | \
4893 DROP_RETIRE | \
4894 DROP_ACTIVE)
647416f9
KC
4895static int
4896i915_drop_caches_get(void *data, u64 *val)
dd624afd 4897{
647416f9 4898 *val = DROP_ALL;
dd624afd 4899
647416f9 4900 return 0;
dd624afd
CW
4901}
4902
647416f9
KC
4903static int
4904i915_drop_caches_set(void *data, u64 val)
dd624afd 4905{
647416f9 4906 struct drm_device *dev = data;
dd624afd 4907 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4908 int ret;
dd624afd 4909
2f9fe5ff 4910 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4911
4912 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4913 * on ioctls on -EAGAIN. */
4914 ret = mutex_lock_interruptible(&dev->struct_mutex);
4915 if (ret)
4916 return ret;
4917
4918 if (val & DROP_ACTIVE) {
4919 ret = i915_gpu_idle(dev);
4920 if (ret)
4921 goto unlock;
4922 }
4923
4924 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4925 i915_gem_retire_requests(dev_priv);
dd624afd 4926
21ab4e74
CW
4927 if (val & DROP_BOUND)
4928 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4929
21ab4e74
CW
4930 if (val & DROP_UNBOUND)
4931 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4932
4933unlock:
4934 mutex_unlock(&dev->struct_mutex);
4935
647416f9 4936 return ret;
dd624afd
CW
4937}
4938
647416f9
KC
4939DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4940 i915_drop_caches_get, i915_drop_caches_set,
4941 "0x%08llx\n");
dd624afd 4942
647416f9
KC
4943static int
4944i915_max_freq_get(void *data, u64 *val)
358733e9 4945{
647416f9 4946 struct drm_device *dev = data;
e277a1f8 4947 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4948 int ret;
004777cb 4949
daa3afb2 4950 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4951 return -ENODEV;
4952
5c9669ce
TR
4953 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4954
4fc688ce 4955 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4956 if (ret)
4957 return ret;
358733e9 4958
7c59a9c1 4959 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4960 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4961
647416f9 4962 return 0;
358733e9
JB
4963}
4964
647416f9
KC
4965static int
4966i915_max_freq_set(void *data, u64 val)
358733e9 4967{
647416f9 4968 struct drm_device *dev = data;
358733e9 4969 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4970 u32 hw_max, hw_min;
647416f9 4971 int ret;
004777cb 4972
daa3afb2 4973 if (INTEL_INFO(dev)->gen < 6)
004777cb 4974 return -ENODEV;
358733e9 4975
5c9669ce
TR
4976 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4977
647416f9 4978 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4979
4fc688ce 4980 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4981 if (ret)
4982 return ret;
4983
358733e9
JB
4984 /*
4985 * Turbo will still be enabled, but won't go above the set value.
4986 */
bc4d91f6 4987 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4988
bc4d91f6
AG
4989 hw_max = dev_priv->rps.max_freq;
4990 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4991
b39fb297 4992 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4993 mutex_unlock(&dev_priv->rps.hw_lock);
4994 return -EINVAL;
0a073b84
JB
4995 }
4996
b39fb297 4997 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4998
dc97997a 4999 intel_set_rps(dev_priv, val);
dd0a1aa1 5000
4fc688ce 5001 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5002
647416f9 5003 return 0;
358733e9
JB
5004}
5005
647416f9
KC
5006DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5007 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5008 "%llu\n");
358733e9 5009
647416f9
KC
5010static int
5011i915_min_freq_get(void *data, u64 *val)
1523c310 5012{
647416f9 5013 struct drm_device *dev = data;
e277a1f8 5014 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 5015 int ret;
004777cb 5016
daa3afb2 5017 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
5018 return -ENODEV;
5019
5c9669ce
TR
5020 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5021
4fc688ce 5022 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5023 if (ret)
5024 return ret;
1523c310 5025
7c59a9c1 5026 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5027 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5028
647416f9 5029 return 0;
1523c310
JB
5030}
5031
647416f9
KC
5032static int
5033i915_min_freq_set(void *data, u64 val)
1523c310 5034{
647416f9 5035 struct drm_device *dev = data;
1523c310 5036 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5037 u32 hw_max, hw_min;
647416f9 5038 int ret;
004777cb 5039
daa3afb2 5040 if (INTEL_INFO(dev)->gen < 6)
004777cb 5041 return -ENODEV;
1523c310 5042
5c9669ce
TR
5043 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5044
647416f9 5045 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5046
4fc688ce 5047 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5048 if (ret)
5049 return ret;
5050
1523c310
JB
5051 /*
5052 * Turbo will still be enabled, but won't go below the set value.
5053 */
bc4d91f6 5054 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5055
bc4d91f6
AG
5056 hw_max = dev_priv->rps.max_freq;
5057 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5058
b39fb297 5059 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5060 mutex_unlock(&dev_priv->rps.hw_lock);
5061 return -EINVAL;
0a073b84 5062 }
dd0a1aa1 5063
b39fb297 5064 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5065
dc97997a 5066 intel_set_rps(dev_priv, val);
dd0a1aa1 5067
4fc688ce 5068 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5069
647416f9 5070 return 0;
1523c310
JB
5071}
5072
647416f9
KC
5073DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5074 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5075 "%llu\n");
1523c310 5076
647416f9
KC
5077static int
5078i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5079{
647416f9 5080 struct drm_device *dev = data;
e277a1f8 5081 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5082 u32 snpcr;
647416f9 5083 int ret;
07b7ddd9 5084
004777cb
DV
5085 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5086 return -ENODEV;
5087
22bcfc6a
DV
5088 ret = mutex_lock_interruptible(&dev->struct_mutex);
5089 if (ret)
5090 return ret;
c8c8fb33 5091 intel_runtime_pm_get(dev_priv);
22bcfc6a 5092
07b7ddd9 5093 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5094
5095 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5096 mutex_unlock(&dev_priv->dev->struct_mutex);
5097
647416f9 5098 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5099
647416f9 5100 return 0;
07b7ddd9
JB
5101}
5102
647416f9
KC
5103static int
5104i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5105{
647416f9 5106 struct drm_device *dev = data;
07b7ddd9 5107 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5108 u32 snpcr;
07b7ddd9 5109
004777cb
DV
5110 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5111 return -ENODEV;
5112
647416f9 5113 if (val > 3)
07b7ddd9
JB
5114 return -EINVAL;
5115
c8c8fb33 5116 intel_runtime_pm_get(dev_priv);
647416f9 5117 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5118
5119 /* Update the cache sharing policy here as well */
5120 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5121 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5122 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5123 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5124
c8c8fb33 5125 intel_runtime_pm_put(dev_priv);
647416f9 5126 return 0;
07b7ddd9
JB
5127}
5128
647416f9
KC
5129DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5130 i915_cache_sharing_get, i915_cache_sharing_set,
5131 "%llu\n");
07b7ddd9 5132
5d39525a
JM
5133struct sseu_dev_status {
5134 unsigned int slice_total;
5135 unsigned int subslice_total;
5136 unsigned int subslice_per_slice;
5137 unsigned int eu_total;
5138 unsigned int eu_per_subslice;
5139};
5140
5141static void cherryview_sseu_device_status(struct drm_device *dev,
5142 struct sseu_dev_status *stat)
5143{
5144 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5145 int ss_max = 2;
5d39525a
JM
5146 int ss;
5147 u32 sig1[ss_max], sig2[ss_max];
5148
5149 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5150 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5151 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5152 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5153
5154 for (ss = 0; ss < ss_max; ss++) {
5155 unsigned int eu_cnt;
5156
5157 if (sig1[ss] & CHV_SS_PG_ENABLE)
5158 /* skip disabled subslice */
5159 continue;
5160
5161 stat->slice_total = 1;
5162 stat->subslice_per_slice++;
5163 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5164 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5165 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5166 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5167 stat->eu_total += eu_cnt;
5168 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5169 }
5170 stat->subslice_total = stat->subslice_per_slice;
5171}
5172
5173static void gen9_sseu_device_status(struct drm_device *dev,
5174 struct sseu_dev_status *stat)
5175{
5176 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5177 int s_max = 3, ss_max = 4;
5d39525a
JM
5178 int s, ss;
5179 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5180
1c046bc1
JM
5181 /* BXT has a single slice and at most 3 subslices. */
5182 if (IS_BROXTON(dev)) {
5183 s_max = 1;
5184 ss_max = 3;
5185 }
5186
5187 for (s = 0; s < s_max; s++) {
5188 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5189 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5190 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5191 }
5192
5d39525a
JM
5193 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5194 GEN9_PGCTL_SSA_EU19_ACK |
5195 GEN9_PGCTL_SSA_EU210_ACK |
5196 GEN9_PGCTL_SSA_EU311_ACK;
5197 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5198 GEN9_PGCTL_SSB_EU19_ACK |
5199 GEN9_PGCTL_SSB_EU210_ACK |
5200 GEN9_PGCTL_SSB_EU311_ACK;
5201
5202 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5203 unsigned int ss_cnt = 0;
5204
5d39525a
JM
5205 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5206 /* skip disabled slice */
5207 continue;
5208
5209 stat->slice_total++;
1c046bc1 5210
ef11bdb3 5211 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5212 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5213
5d39525a
JM
5214 for (ss = 0; ss < ss_max; ss++) {
5215 unsigned int eu_cnt;
5216
1c046bc1
JM
5217 if (IS_BROXTON(dev) &&
5218 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5219 /* skip disabled subslice */
5220 continue;
5221
5222 if (IS_BROXTON(dev))
5223 ss_cnt++;
5224
5d39525a
JM
5225 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5226 eu_mask[ss%2]);
5227 stat->eu_total += eu_cnt;
5228 stat->eu_per_subslice = max(stat->eu_per_subslice,
5229 eu_cnt);
5230 }
1c046bc1
JM
5231
5232 stat->subslice_total += ss_cnt;
5233 stat->subslice_per_slice = max(stat->subslice_per_slice,
5234 ss_cnt);
5d39525a
JM
5235 }
5236}
5237
91bedd34
ŁD
5238static void broadwell_sseu_device_status(struct drm_device *dev,
5239 struct sseu_dev_status *stat)
5240{
5241 struct drm_i915_private *dev_priv = dev->dev_private;
5242 int s;
5243 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5244
5245 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5246
5247 if (stat->slice_total) {
5248 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5249 stat->subslice_total = stat->slice_total *
5250 stat->subslice_per_slice;
5251 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5252 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5253
5254 /* subtract fused off EU(s) from enabled slice(s) */
5255 for (s = 0; s < stat->slice_total; s++) {
5256 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5257
5258 stat->eu_total -= hweight8(subslice_7eu);
5259 }
5260 }
5261}
5262
3873218f
JM
5263static int i915_sseu_status(struct seq_file *m, void *unused)
5264{
5265 struct drm_info_node *node = (struct drm_info_node *) m->private;
5266 struct drm_device *dev = node->minor->dev;
5d39525a 5267 struct sseu_dev_status stat;
3873218f 5268
91bedd34 5269 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5270 return -ENODEV;
5271
5272 seq_puts(m, "SSEU Device Info\n");
5273 seq_printf(m, " Available Slice Total: %u\n",
5274 INTEL_INFO(dev)->slice_total);
5275 seq_printf(m, " Available Subslice Total: %u\n",
5276 INTEL_INFO(dev)->subslice_total);
5277 seq_printf(m, " Available Subslice Per Slice: %u\n",
5278 INTEL_INFO(dev)->subslice_per_slice);
5279 seq_printf(m, " Available EU Total: %u\n",
5280 INTEL_INFO(dev)->eu_total);
5281 seq_printf(m, " Available EU Per Subslice: %u\n",
5282 INTEL_INFO(dev)->eu_per_subslice);
5283 seq_printf(m, " Has Slice Power Gating: %s\n",
5284 yesno(INTEL_INFO(dev)->has_slice_pg));
5285 seq_printf(m, " Has Subslice Power Gating: %s\n",
5286 yesno(INTEL_INFO(dev)->has_subslice_pg));
5287 seq_printf(m, " Has EU Power Gating: %s\n",
5288 yesno(INTEL_INFO(dev)->has_eu_pg));
5289
7f992aba 5290 seq_puts(m, "SSEU Device Status\n");
5d39525a 5291 memset(&stat, 0, sizeof(stat));
5575f03a 5292 if (IS_CHERRYVIEW(dev)) {
5d39525a 5293 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5294 } else if (IS_BROADWELL(dev)) {
5295 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5296 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5297 gen9_sseu_device_status(dev, &stat);
7f992aba 5298 }
5d39525a
JM
5299 seq_printf(m, " Enabled Slice Total: %u\n",
5300 stat.slice_total);
5301 seq_printf(m, " Enabled Subslice Total: %u\n",
5302 stat.subslice_total);
5303 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5304 stat.subslice_per_slice);
5305 seq_printf(m, " Enabled EU Total: %u\n",
5306 stat.eu_total);
5307 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5308 stat.eu_per_subslice);
7f992aba 5309
3873218f
JM
5310 return 0;
5311}
5312
6d794d42
BW
5313static int i915_forcewake_open(struct inode *inode, struct file *file)
5314{
5315 struct drm_device *dev = inode->i_private;
5316 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5317
075edca4 5318 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5319 return 0;
5320
6daccb0b 5321 intel_runtime_pm_get(dev_priv);
59bad947 5322 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5323
5324 return 0;
5325}
5326
c43b5634 5327static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5328{
5329 struct drm_device *dev = inode->i_private;
5330 struct drm_i915_private *dev_priv = dev->dev_private;
5331
075edca4 5332 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5333 return 0;
5334
59bad947 5335 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5336 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5337
5338 return 0;
5339}
5340
5341static const struct file_operations i915_forcewake_fops = {
5342 .owner = THIS_MODULE,
5343 .open = i915_forcewake_open,
5344 .release = i915_forcewake_release,
5345};
5346
5347static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5348{
5349 struct drm_device *dev = minor->dev;
5350 struct dentry *ent;
5351
5352 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5353 S_IRUSR,
6d794d42
BW
5354 root, dev,
5355 &i915_forcewake_fops);
f3c5fe97
WY
5356 if (!ent)
5357 return -ENOMEM;
6d794d42 5358
8eb57294 5359 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5360}
5361
6a9c308d
DV
5362static int i915_debugfs_create(struct dentry *root,
5363 struct drm_minor *minor,
5364 const char *name,
5365 const struct file_operations *fops)
07b7ddd9
JB
5366{
5367 struct drm_device *dev = minor->dev;
5368 struct dentry *ent;
5369
6a9c308d 5370 ent = debugfs_create_file(name,
07b7ddd9
JB
5371 S_IRUGO | S_IWUSR,
5372 root, dev,
6a9c308d 5373 fops);
f3c5fe97
WY
5374 if (!ent)
5375 return -ENOMEM;
07b7ddd9 5376
6a9c308d 5377 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5378}
5379
06c5bf8c 5380static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5381 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5382 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5383 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5384 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5385 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5386 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5387 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5388 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5389 {"i915_gem_request", i915_gem_request_info, 0},
5390 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5391 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5392 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5393 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5394 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5395 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5396 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5397 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5398 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5399 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5400 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5401 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5402 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5403 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5404 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5405 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5406 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5407 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5408 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5409 {"i915_sr_status", i915_sr_status, 0},
44834a67 5410 {"i915_opregion", i915_opregion, 0},
ada8f955 5411 {"i915_vbt", i915_vbt, 0},
37811fcc 5412 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5413 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5414 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5415 {"i915_execlists", i915_execlists, 0},
f65367b5 5416 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5417 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5418 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5419 {"i915_llc", i915_llc, 0},
e91fd8c6 5420 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5421 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5422 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5423 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5424 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5425 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5426 {"i915_display_info", i915_display_info, 0},
e04934cf 5427 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5428 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5429 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5430 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5431 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5432 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5433 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5434 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5435};
27c202ad 5436#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5437
06c5bf8c 5438static const struct i915_debugfs_files {
34b9674c
DV
5439 const char *name;
5440 const struct file_operations *fops;
5441} i915_debugfs_files[] = {
5442 {"i915_wedged", &i915_wedged_fops},
5443 {"i915_max_freq", &i915_max_freq_fops},
5444 {"i915_min_freq", &i915_min_freq_fops},
5445 {"i915_cache_sharing", &i915_cache_sharing_fops},
5446 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5447 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5448 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5449 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5450 {"i915_error_state", &i915_error_state_fops},
5451 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5452 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5453 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5454 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5455 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5456 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5457 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5458 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5459 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5460};
5461
07144428
DL
5462void intel_display_crc_init(struct drm_device *dev)
5463{
5464 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5465 enum pipe pipe;
07144428 5466
055e393f 5467 for_each_pipe(dev_priv, pipe) {
b378360e 5468 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5469
d538bbdf
DL
5470 pipe_crc->opened = false;
5471 spin_lock_init(&pipe_crc->lock);
07144428
DL
5472 init_waitqueue_head(&pipe_crc->wq);
5473 }
5474}
5475
27c202ad 5476int i915_debugfs_init(struct drm_minor *minor)
2017263e 5477{
34b9674c 5478 int ret, i;
f3cd474b 5479
6d794d42 5480 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5481 if (ret)
5482 return ret;
6a9c308d 5483
07144428
DL
5484 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5485 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5486 if (ret)
5487 return ret;
5488 }
5489
34b9674c
DV
5490 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5491 ret = i915_debugfs_create(minor->debugfs_root, minor,
5492 i915_debugfs_files[i].name,
5493 i915_debugfs_files[i].fops);
5494 if (ret)
5495 return ret;
5496 }
40633219 5497
27c202ad
BG
5498 return drm_debugfs_create_files(i915_debugfs_list,
5499 I915_DEBUGFS_ENTRIES,
2017263e
BG
5500 minor->debugfs_root, minor);
5501}
5502
27c202ad 5503void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5504{
34b9674c
DV
5505 int i;
5506
27c202ad
BG
5507 drm_debugfs_remove_files(i915_debugfs_list,
5508 I915_DEBUGFS_ENTRIES, minor);
07144428 5509
6d794d42
BW
5510 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5511 1, minor);
07144428 5512
e309a997 5513 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5514 struct drm_info_list *info_list =
5515 (struct drm_info_list *)&i915_pipe_crc_data[i];
5516
5517 drm_debugfs_remove_files(info_list, 1, minor);
5518 }
5519
34b9674c
DV
5520 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5521 struct drm_info_list *info_list =
5522 (struct drm_info_list *) i915_debugfs_files[i].fops;
5523
5524 drm_debugfs_remove_files(info_list, 1, minor);
5525 }
2017263e 5526}
aa7471d2
JN
5527
5528struct dpcd_block {
5529 /* DPCD dump start address. */
5530 unsigned int offset;
5531 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5532 unsigned int end;
5533 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5534 size_t size;
5535 /* Only valid for eDP. */
5536 bool edp;
5537};
5538
5539static const struct dpcd_block i915_dpcd_debug[] = {
5540 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5541 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5542 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5543 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5544 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5545 { .offset = DP_SET_POWER },
5546 { .offset = DP_EDP_DPCD_REV },
5547 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5548 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5549 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5550};
5551
5552static int i915_dpcd_show(struct seq_file *m, void *data)
5553{
5554 struct drm_connector *connector = m->private;
5555 struct intel_dp *intel_dp =
5556 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5557 uint8_t buf[16];
5558 ssize_t err;
5559 int i;
5560
5c1a8875
MK
5561 if (connector->status != connector_status_connected)
5562 return -ENODEV;
5563
aa7471d2
JN
5564 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5565 const struct dpcd_block *b = &i915_dpcd_debug[i];
5566 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5567
5568 if (b->edp &&
5569 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5570 continue;
5571
5572 /* low tech for now */
5573 if (WARN_ON(size > sizeof(buf)))
5574 continue;
5575
5576 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5577 if (err <= 0) {
5578 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5579 size, b->offset, err);
5580 continue;
5581 }
5582
5583 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5584 }
aa7471d2
JN
5585
5586 return 0;
5587}
5588
5589static int i915_dpcd_open(struct inode *inode, struct file *file)
5590{
5591 return single_open(file, i915_dpcd_show, inode->i_private);
5592}
5593
5594static const struct file_operations i915_dpcd_fops = {
5595 .owner = THIS_MODULE,
5596 .open = i915_dpcd_open,
5597 .read = seq_read,
5598 .llseek = seq_lseek,
5599 .release = single_release,
5600};
5601
5602/**
5603 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5604 * @connector: pointer to a registered drm_connector
5605 *
5606 * Cleanup will be done by drm_connector_unregister() through a call to
5607 * drm_debugfs_connector_remove().
5608 *
5609 * Returns 0 on success, negative error codes on error.
5610 */
5611int i915_debugfs_connector_add(struct drm_connector *connector)
5612{
5613 struct dentry *root = connector->debugfs_entry;
5614
5615 /* The connector must have been registered beforehands. */
5616 if (!root)
5617 return -ENODEV;
5618
5619 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5620 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5621 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5622 &i915_dpcd_fops);
5623
5624 return 0;
5625}
This page took 0.888491 seconds and 5 git commands to generate.