drm/i915: Clean up the extra RPM ref on CHV with i915.enable_rc6=0
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885 267 struct drm_device *dev = node->minor->dev;
fac5e23e 268 struct drm_i915_private *dev_priv = to_i915(dev);
6d2b8885 269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
dca33ecc
CW
428 if (ctx->engine[n].ring)
429 per_file_stats(0, ctx->engine[n].ring->obj, data);
15da9565
CW
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
91c8a326 443 mutex_lock(&dev_priv->drm.struct_mutex);
15da9565
CW
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
91c8a326 447 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
15da9565
CW
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
91c8a326 451 mutex_unlock(&dev_priv->drm.struct_mutex);
15da9565
CW
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
fac5e23e 594 struct drm_i915_private *dev_priv = to_i915(dev);
08c18323 595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
4e5359cd
SF
624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
9f25d007 626 struct drm_info_node *node = m->private;
4e5359cd 627 struct drm_device *dev = node->minor->dev;
fac5e23e 628 struct drm_i915_private *dev_priv = to_i915(dev);
4e5359cd 629 struct intel_crtc *crtc;
8a270ebf
DV
630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
4e5359cd 635
d3fcc808 636 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
51cbaf01 639 struct intel_flip_work *work;
4e5359cd 640
5e2d7afc 641 spin_lock_irq(&dev->event_lock);
5a21b665
DV
642 work = crtc->flip_work;
643 if (work == NULL) {
9db4a9c7 644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
645 pipe, plane);
646 } else {
5a21b665
DV
647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
1b7744e7 665 intel_engine_get_seqno(engine),
f69a02c9 666 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
684 }
685 }
5e2d7afc 686 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
687 }
688
8a270ebf
DV
689 mutex_unlock(&dev->struct_mutex);
690
4e5359cd
SF
691 return 0;
692}
693
493018dc
BV
694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
fac5e23e 698 struct drm_i915_private *dev_priv = to_i915(dev);
493018dc 699 struct drm_i915_gem_object *obj;
e2f80391 700 struct intel_engine_cs *engine;
8d9d5744 701 int total = 0;
b4ac5afc 702 int ret, j;
493018dc
BV
703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
b4ac5afc 708 for_each_engine(engine, dev_priv) {
e2f80391 709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
e2f80391 714 &engine->batch_pool.cache_list[j],
8d9d5744
CW
715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 718 engine->name, j, count);
8d9d5744
CW
719
720 list_for_each_entry(obj,
e2f80391 721 &engine->batch_pool.cache_list[j],
8d9d5744
CW
722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
06fbca71 729 }
493018dc
BV
730 }
731
8d9d5744 732 seq_printf(m, "total: %d\n", total);
493018dc
BV
733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
2017263e
BG
739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
fac5e23e 743 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 744 struct intel_engine_cs *engine;
eed29a5b 745 struct drm_i915_gem_request *req;
b4ac5afc 746 int ret, any;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
2017263e 751
2d1070b2 752 any = 0;
b4ac5afc 753 for_each_engine(engine, dev_priv) {
2d1070b2
CW
754 int count;
755
756 count = 0;
e2f80391 757 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
758 count++;
759 if (count == 0)
a2c7f6fd
CW
760 continue;
761
e2f80391
TU
762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
eed29a5b
DV
768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 770 seq_printf(m, " %x @ %d: %s [%d]\n",
04769652 771 req->fence.seqno,
eed29a5b 772 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
c2c347a9 776 }
2d1070b2
CW
777
778 any++;
2017263e 779 }
de227ef0
CW
780 mutex_unlock(&dev->struct_mutex);
781
2d1070b2 782 if (any == 0)
267f0c90 783 seq_puts(m, "No requests\n");
c2c347a9 784
2017263e
BG
785 return 0;
786}
787
b2223497 788static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 789 struct intel_engine_cs *engine)
b2223497 790{
688e6c72
CW
791 struct intel_breadcrumbs *b = &engine->breadcrumbs;
792 struct rb_node *rb;
793
12471ba8 794 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 795 engine->name, intel_engine_get_seqno(engine));
aca34b6e
CW
796 seq_printf(m, "Current user interrupts (%s): %lx\n",
797 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
688e6c72
CW
798
799 spin_lock(&b->lock);
800 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
801 struct intel_wait *w = container_of(rb, typeof(*w), node);
802
803 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
804 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
805 }
806 spin_unlock(&b->lock);
b2223497
CW
807}
808
2017263e
BG
809static int i915_gem_seqno_info(struct seq_file *m, void *data)
810{
9f25d007 811 struct drm_info_node *node = m->private;
2017263e 812 struct drm_device *dev = node->minor->dev;
fac5e23e 813 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 814 struct intel_engine_cs *engine;
b4ac5afc 815 int ret;
de227ef0
CW
816
817 ret = mutex_lock_interruptible(&dev->struct_mutex);
818 if (ret)
819 return ret;
c8c8fb33 820 intel_runtime_pm_get(dev_priv);
2017263e 821
b4ac5afc 822 for_each_engine(engine, dev_priv)
e2f80391 823 i915_ring_seqno_info(m, engine);
de227ef0 824
c8c8fb33 825 intel_runtime_pm_put(dev_priv);
de227ef0
CW
826 mutex_unlock(&dev->struct_mutex);
827
2017263e
BG
828 return 0;
829}
830
831
832static int i915_interrupt_info(struct seq_file *m, void *data)
833{
9f25d007 834 struct drm_info_node *node = m->private;
2017263e 835 struct drm_device *dev = node->minor->dev;
fac5e23e 836 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 837 struct intel_engine_cs *engine;
9db4a9c7 838 int ret, i, pipe;
de227ef0
CW
839
840 ret = mutex_lock_interruptible(&dev->struct_mutex);
841 if (ret)
842 return ret;
c8c8fb33 843 intel_runtime_pm_get(dev_priv);
2017263e 844
74e1ca8c 845 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
846 seq_printf(m, "Master Interrupt Control:\t%08x\n",
847 I915_READ(GEN8_MASTER_IRQ));
848
849 seq_printf(m, "Display IER:\t%08x\n",
850 I915_READ(VLV_IER));
851 seq_printf(m, "Display IIR:\t%08x\n",
852 I915_READ(VLV_IIR));
853 seq_printf(m, "Display IIR_RW:\t%08x\n",
854 I915_READ(VLV_IIR_RW));
855 seq_printf(m, "Display IMR:\t%08x\n",
856 I915_READ(VLV_IMR));
055e393f 857 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
858 seq_printf(m, "Pipe %c stat:\t%08x\n",
859 pipe_name(pipe),
860 I915_READ(PIPESTAT(pipe)));
861
862 seq_printf(m, "Port hotplug:\t%08x\n",
863 I915_READ(PORT_HOTPLUG_EN));
864 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
865 I915_READ(VLV_DPFLIPSTAT));
866 seq_printf(m, "DPINVGTT:\t%08x\n",
867 I915_READ(DPINVGTT));
868
869 for (i = 0; i < 4; i++) {
870 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
871 i, I915_READ(GEN8_GT_IMR(i)));
872 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
873 i, I915_READ(GEN8_GT_IIR(i)));
874 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
875 i, I915_READ(GEN8_GT_IER(i)));
876 }
877
878 seq_printf(m, "PCU interrupt mask:\t%08x\n",
879 I915_READ(GEN8_PCU_IMR));
880 seq_printf(m, "PCU interrupt identity:\t%08x\n",
881 I915_READ(GEN8_PCU_IIR));
882 seq_printf(m, "PCU interrupt enable:\t%08x\n",
883 I915_READ(GEN8_PCU_IER));
884 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
885 seq_printf(m, "Master Interrupt Control:\t%08x\n",
886 I915_READ(GEN8_MASTER_IRQ));
887
888 for (i = 0; i < 4; i++) {
889 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
890 i, I915_READ(GEN8_GT_IMR(i)));
891 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
892 i, I915_READ(GEN8_GT_IIR(i)));
893 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
894 i, I915_READ(GEN8_GT_IER(i)));
895 }
896
055e393f 897 for_each_pipe(dev_priv, pipe) {
e129649b
ID
898 enum intel_display_power_domain power_domain;
899
900 power_domain = POWER_DOMAIN_PIPE(pipe);
901 if (!intel_display_power_get_if_enabled(dev_priv,
902 power_domain)) {
22c59960
PZ
903 seq_printf(m, "Pipe %c power disabled\n",
904 pipe_name(pipe));
905 continue;
906 }
a123f157 907 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
908 pipe_name(pipe),
909 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 910 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
911 pipe_name(pipe),
912 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 913 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
914 pipe_name(pipe),
915 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
916
917 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
918 }
919
920 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
921 I915_READ(GEN8_DE_PORT_IMR));
922 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
923 I915_READ(GEN8_DE_PORT_IIR));
924 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
925 I915_READ(GEN8_DE_PORT_IER));
926
927 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
928 I915_READ(GEN8_DE_MISC_IMR));
929 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
930 I915_READ(GEN8_DE_MISC_IIR));
931 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
932 I915_READ(GEN8_DE_MISC_IER));
933
934 seq_printf(m, "PCU interrupt mask:\t%08x\n",
935 I915_READ(GEN8_PCU_IMR));
936 seq_printf(m, "PCU interrupt identity:\t%08x\n",
937 I915_READ(GEN8_PCU_IIR));
938 seq_printf(m, "PCU interrupt enable:\t%08x\n",
939 I915_READ(GEN8_PCU_IER));
940 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
941 seq_printf(m, "Display IER:\t%08x\n",
942 I915_READ(VLV_IER));
943 seq_printf(m, "Display IIR:\t%08x\n",
944 I915_READ(VLV_IIR));
945 seq_printf(m, "Display IIR_RW:\t%08x\n",
946 I915_READ(VLV_IIR_RW));
947 seq_printf(m, "Display IMR:\t%08x\n",
948 I915_READ(VLV_IMR));
055e393f 949 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
950 seq_printf(m, "Pipe %c stat:\t%08x\n",
951 pipe_name(pipe),
952 I915_READ(PIPESTAT(pipe)));
953
954 seq_printf(m, "Master IER:\t%08x\n",
955 I915_READ(VLV_MASTER_IER));
956
957 seq_printf(m, "Render IER:\t%08x\n",
958 I915_READ(GTIER));
959 seq_printf(m, "Render IIR:\t%08x\n",
960 I915_READ(GTIIR));
961 seq_printf(m, "Render IMR:\t%08x\n",
962 I915_READ(GTIMR));
963
964 seq_printf(m, "PM IER:\t\t%08x\n",
965 I915_READ(GEN6_PMIER));
966 seq_printf(m, "PM IIR:\t\t%08x\n",
967 I915_READ(GEN6_PMIIR));
968 seq_printf(m, "PM IMR:\t\t%08x\n",
969 I915_READ(GEN6_PMIMR));
970
971 seq_printf(m, "Port hotplug:\t%08x\n",
972 I915_READ(PORT_HOTPLUG_EN));
973 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
974 I915_READ(VLV_DPFLIPSTAT));
975 seq_printf(m, "DPINVGTT:\t%08x\n",
976 I915_READ(DPINVGTT));
977
978 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
979 seq_printf(m, "Interrupt enable: %08x\n",
980 I915_READ(IER));
981 seq_printf(m, "Interrupt identity: %08x\n",
982 I915_READ(IIR));
983 seq_printf(m, "Interrupt mask: %08x\n",
984 I915_READ(IMR));
055e393f 985 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
986 seq_printf(m, "Pipe %c stat: %08x\n",
987 pipe_name(pipe),
988 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
989 } else {
990 seq_printf(m, "North Display Interrupt enable: %08x\n",
991 I915_READ(DEIER));
992 seq_printf(m, "North Display Interrupt identity: %08x\n",
993 I915_READ(DEIIR));
994 seq_printf(m, "North Display Interrupt mask: %08x\n",
995 I915_READ(DEIMR));
996 seq_printf(m, "South Display Interrupt enable: %08x\n",
997 I915_READ(SDEIER));
998 seq_printf(m, "South Display Interrupt identity: %08x\n",
999 I915_READ(SDEIIR));
1000 seq_printf(m, "South Display Interrupt mask: %08x\n",
1001 I915_READ(SDEIMR));
1002 seq_printf(m, "Graphics Interrupt enable: %08x\n",
1003 I915_READ(GTIER));
1004 seq_printf(m, "Graphics Interrupt identity: %08x\n",
1005 I915_READ(GTIIR));
1006 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1007 I915_READ(GTIMR));
1008 }
b4ac5afc 1009 for_each_engine(engine, dev_priv) {
a123f157 1010 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1011 seq_printf(m,
1012 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1013 engine->name, I915_READ_IMR(engine));
9862e600 1014 }
e2f80391 1015 i915_ring_seqno_info(m, engine);
9862e600 1016 }
c8c8fb33 1017 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1018 mutex_unlock(&dev->struct_mutex);
1019
2017263e
BG
1020 return 0;
1021}
1022
a6172a80
CW
1023static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1024{
9f25d007 1025 struct drm_info_node *node = m->private;
a6172a80 1026 struct drm_device *dev = node->minor->dev;
fac5e23e 1027 struct drm_i915_private *dev_priv = to_i915(dev);
de227ef0
CW
1028 int i, ret;
1029
1030 ret = mutex_lock_interruptible(&dev->struct_mutex);
1031 if (ret)
1032 return ret;
a6172a80 1033
a6172a80
CW
1034 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1036 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1037
6c085a72
CW
1038 seq_printf(m, "Fence %d, pin count = %d, object = ",
1039 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1040 if (obj == NULL)
267f0c90 1041 seq_puts(m, "unused");
c2c347a9 1042 else
05394f39 1043 describe_obj(m, obj);
267f0c90 1044 seq_putc(m, '\n');
a6172a80
CW
1045 }
1046
05394f39 1047 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1048 return 0;
1049}
1050
2017263e
BG
1051static int i915_hws_info(struct seq_file *m, void *data)
1052{
9f25d007 1053 struct drm_info_node *node = m->private;
2017263e 1054 struct drm_device *dev = node->minor->dev;
fac5e23e 1055 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1056 struct intel_engine_cs *engine;
1a240d4d 1057 const u32 *hws;
4066c0ae
CW
1058 int i;
1059
4a570db5 1060 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1061 hws = engine->status_page.page_addr;
2017263e
BG
1062 if (hws == NULL)
1063 return 0;
1064
1065 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1066 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1067 i * 4,
1068 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1069 }
1070 return 0;
1071}
1072
d5442303
DV
1073static ssize_t
1074i915_error_state_write(struct file *filp,
1075 const char __user *ubuf,
1076 size_t cnt,
1077 loff_t *ppos)
1078{
edc3d884 1079 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1080 struct drm_device *dev = error_priv->dev;
22bcfc6a 1081 int ret;
d5442303
DV
1082
1083 DRM_DEBUG_DRIVER("Resetting error state\n");
1084
22bcfc6a
DV
1085 ret = mutex_lock_interruptible(&dev->struct_mutex);
1086 if (ret)
1087 return ret;
1088
d5442303
DV
1089 i915_destroy_error_state(dev);
1090 mutex_unlock(&dev->struct_mutex);
1091
1092 return cnt;
1093}
1094
1095static int i915_error_state_open(struct inode *inode, struct file *file)
1096{
1097 struct drm_device *dev = inode->i_private;
d5442303 1098 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1099
1100 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1101 if (!error_priv)
1102 return -ENOMEM;
1103
1104 error_priv->dev = dev;
1105
95d5bfb3 1106 i915_error_state_get(dev, error_priv);
d5442303 1107
edc3d884
MK
1108 file->private_data = error_priv;
1109
1110 return 0;
d5442303
DV
1111}
1112
1113static int i915_error_state_release(struct inode *inode, struct file *file)
1114{
edc3d884 1115 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1116
95d5bfb3 1117 i915_error_state_put(error_priv);
d5442303
DV
1118 kfree(error_priv);
1119
edc3d884
MK
1120 return 0;
1121}
1122
4dc955f7
MK
1123static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1124 size_t count, loff_t *pos)
1125{
1126 struct i915_error_state_file_priv *error_priv = file->private_data;
1127 struct drm_i915_error_state_buf error_str;
1128 loff_t tmp_pos = 0;
1129 ssize_t ret_count = 0;
1130 int ret;
1131
0a4cd7c8 1132 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1133 if (ret)
1134 return ret;
edc3d884 1135
fc16b48b 1136 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1137 if (ret)
1138 goto out;
1139
edc3d884
MK
1140 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1141 error_str.buf,
1142 error_str.bytes);
1143
1144 if (ret_count < 0)
1145 ret = ret_count;
1146 else
1147 *pos = error_str.start + ret_count;
1148out:
4dc955f7 1149 i915_error_state_buf_release(&error_str);
edc3d884 1150 return ret ?: ret_count;
d5442303
DV
1151}
1152
1153static const struct file_operations i915_error_state_fops = {
1154 .owner = THIS_MODULE,
1155 .open = i915_error_state_open,
edc3d884 1156 .read = i915_error_state_read,
d5442303
DV
1157 .write = i915_error_state_write,
1158 .llseek = default_llseek,
1159 .release = i915_error_state_release,
1160};
1161
647416f9
KC
1162static int
1163i915_next_seqno_get(void *data, u64 *val)
40633219 1164{
647416f9 1165 struct drm_device *dev = data;
fac5e23e 1166 struct drm_i915_private *dev_priv = to_i915(dev);
40633219
MK
1167 int ret;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
1172
647416f9 1173 *val = dev_priv->next_seqno;
40633219
MK
1174 mutex_unlock(&dev->struct_mutex);
1175
647416f9 1176 return 0;
40633219
MK
1177}
1178
647416f9
KC
1179static int
1180i915_next_seqno_set(void *data, u64 val)
1181{
1182 struct drm_device *dev = data;
40633219
MK
1183 int ret;
1184
40633219
MK
1185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
e94fbaa8 1189 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1190 mutex_unlock(&dev->struct_mutex);
1191
647416f9 1192 return ret;
40633219
MK
1193}
1194
647416f9
KC
1195DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1196 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1197 "0x%llx\n");
40633219 1198
adb4bd12 1199static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1200{
9f25d007 1201 struct drm_info_node *node = m->private;
f97108d1 1202 struct drm_device *dev = node->minor->dev;
fac5e23e 1203 struct drm_i915_private *dev_priv = to_i915(dev);
c8c8fb33
PZ
1204 int ret = 0;
1205
1206 intel_runtime_pm_get(dev_priv);
3b8d8d91
JB
1207
1208 if (IS_GEN5(dev)) {
1209 u16 rgvswctl = I915_READ16(MEMSWCTL);
1210 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1211
1212 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1213 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1214 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1215 MEMSTAT_VID_SHIFT);
1216 seq_printf(m, "Current P-state: %d\n",
1217 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1218 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1219 u32 freq_sts;
1220
1221 mutex_lock(&dev_priv->rps.hw_lock);
1222 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1223 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1224 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1225
1226 seq_printf(m, "actual GPU freq: %d MHz\n",
1227 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1228
1229 seq_printf(m, "current GPU freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1231
1232 seq_printf(m, "max GPU freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1234
1235 seq_printf(m, "min GPU freq: %d MHz\n",
1236 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1237
1238 seq_printf(m, "idle GPU freq: %d MHz\n",
1239 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1240
1241 seq_printf(m,
1242 "efficient (RPe) frequency: %d MHz\n",
1243 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1244 mutex_unlock(&dev_priv->rps.hw_lock);
1245 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1246 u32 rp_state_limits;
1247 u32 gt_perf_status;
1248 u32 rp_state_cap;
0d8f9491 1249 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1250 u32 rpstat, cagf, reqf;
ccab5c82
JB
1251 u32 rpupei, rpcurup, rpprevup;
1252 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1253 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1254 int max_freq;
1255
35040562
BP
1256 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1257 if (IS_BROXTON(dev)) {
1258 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1259 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1260 } else {
1261 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1262 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1263 }
1264
3b8d8d91 1265 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1266 ret = mutex_lock_interruptible(&dev->struct_mutex);
1267 if (ret)
c8c8fb33 1268 goto out;
d1ebd816 1269
59bad947 1270 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1271
8e8c06cd 1272 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1273 if (IS_GEN9(dev))
1274 reqf >>= 23;
1275 else {
1276 reqf &= ~GEN6_TURBO_DISABLE;
1277 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1278 reqf >>= 24;
1279 else
1280 reqf >>= 25;
1281 }
7c59a9c1 1282 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1283
0d8f9491
CW
1284 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1285 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1286 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1287
ccab5c82 1288 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1289 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1290 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1291 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1292 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1293 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1294 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1295 if (IS_GEN9(dev))
1296 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1297 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1298 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1299 else
1300 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1301 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1302
59bad947 1303 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1304 mutex_unlock(&dev->struct_mutex);
1305
9dd3c605
PZ
1306 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1307 pm_ier = I915_READ(GEN6_PMIER);
1308 pm_imr = I915_READ(GEN6_PMIMR);
1309 pm_isr = I915_READ(GEN6_PMISR);
1310 pm_iir = I915_READ(GEN6_PMIIR);
1311 pm_mask = I915_READ(GEN6_PMINTRMSK);
1312 } else {
1313 pm_ier = I915_READ(GEN8_GT_IER(2));
1314 pm_imr = I915_READ(GEN8_GT_IMR(2));
1315 pm_isr = I915_READ(GEN8_GT_ISR(2));
1316 pm_iir = I915_READ(GEN8_GT_IIR(2));
1317 pm_mask = I915_READ(GEN6_PMINTRMSK);
1318 }
0d8f9491 1319 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1320 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1321 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1322 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1323 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1324 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1325 seq_printf(m, "Render p-state VID: %d\n",
1326 gt_perf_status & 0xff);
1327 seq_printf(m, "Render p-state limit: %d\n",
1328 rp_state_limits & 0xff);
0d8f9491
CW
1329 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1330 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1331 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1332 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1333 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1334 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1335 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1336 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1337 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1338 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1339 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1340 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1341 seq_printf(m, "Up threshold: %d%%\n",
1342 dev_priv->rps.up_threshold);
1343
d6cda9c7
AG
1344 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1345 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1346 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1347 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1348 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1349 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1350 seq_printf(m, "Down threshold: %d%%\n",
1351 dev_priv->rps.down_threshold);
3b8d8d91 1352
35040562
BP
1353 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1354 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1355 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1356 GEN9_FREQ_SCALER : 1);
3b8d8d91 1357 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1358 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1359
1360 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1361 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1362 GEN9_FREQ_SCALER : 1);
3b8d8d91 1363 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1364 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1365
35040562
BP
1366 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1367 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1368 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1369 GEN9_FREQ_SCALER : 1);
3b8d8d91 1370 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1371 intel_gpu_freq(dev_priv, max_freq));
31c77388 1372 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1374
d86ed34a
CW
1375 seq_printf(m, "Current freq: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1377 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1378 seq_printf(m, "Idle freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1380 seq_printf(m, "Min freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1382 seq_printf(m, "Boost freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1384 seq_printf(m, "Max freq: %d MHz\n",
1385 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1386 seq_printf(m,
1387 "efficient (RPe) frequency: %d MHz\n",
1388 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1389 } else {
267f0c90 1390 seq_puts(m, "no P-state info available\n");
3b8d8d91 1391 }
f97108d1 1392
1170f28c
MK
1393 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1394 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1395 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1396
c8c8fb33
PZ
1397out:
1398 intel_runtime_pm_put(dev_priv);
1399 return ret;
f97108d1
JB
1400}
1401
f654449a
CW
1402static int i915_hangcheck_info(struct seq_file *m, void *unused)
1403{
1404 struct drm_info_node *node = m->private;
ebbc7546 1405 struct drm_device *dev = node->minor->dev;
fac5e23e 1406 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1407 struct intel_engine_cs *engine;
666796da
TU
1408 u64 acthd[I915_NUM_ENGINES];
1409 u32 seqno[I915_NUM_ENGINES];
61642ff0 1410 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1411 enum intel_engine_id id;
1412 int j;
f654449a
CW
1413
1414 if (!i915.enable_hangcheck) {
1415 seq_printf(m, "Hangcheck disabled\n");
1416 return 0;
1417 }
1418
ebbc7546
MK
1419 intel_runtime_pm_get(dev_priv);
1420
c3232b18 1421 for_each_engine_id(engine, dev_priv, id) {
7e37f889 1422 acthd[id] = intel_engine_get_active_head(engine);
1b7744e7 1423 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1424 }
1425
c033666a 1426 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1427
ebbc7546
MK
1428 intel_runtime_pm_put(dev_priv);
1429
f654449a
CW
1430 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1431 seq_printf(m, "Hangcheck active, fires in %dms\n",
1432 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1433 jiffies));
1434 } else
1435 seq_printf(m, "Hangcheck inactive\n");
1436
c3232b18 1437 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1438 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1439 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1440 engine->hangcheck.seqno,
1441 seqno[id],
1442 engine->last_submitted_seqno);
688e6c72
CW
1443 seq_printf(m, "\twaiters? %d\n",
1444 intel_engine_has_waiter(engine));
aca34b6e 1445 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
12471ba8 1446 engine->hangcheck.user_interrupts,
aca34b6e 1447 READ_ONCE(engine->breadcrumbs.irq_wakeups));
f654449a 1448 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1449 (long long)engine->hangcheck.acthd,
c3232b18 1450 (long long)acthd[id]);
e2f80391
TU
1451 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1452 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1453
e2f80391 1454 if (engine->id == RCS) {
61642ff0
MK
1455 seq_puts(m, "\tinstdone read =");
1456
1457 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1458 seq_printf(m, " 0x%08x", instdone[j]);
1459
1460 seq_puts(m, "\n\tinstdone accu =");
1461
1462 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1463 seq_printf(m, " 0x%08x",
e2f80391 1464 engine->hangcheck.instdone[j]);
61642ff0
MK
1465
1466 seq_puts(m, "\n");
1467 }
f654449a
CW
1468 }
1469
1470 return 0;
1471}
1472
4d85529d 1473static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1474{
9f25d007 1475 struct drm_info_node *node = m->private;
f97108d1 1476 struct drm_device *dev = node->minor->dev;
fac5e23e 1477 struct drm_i915_private *dev_priv = to_i915(dev);
616fdb5a
BW
1478 u32 rgvmodectl, rstdbyctl;
1479 u16 crstandvid;
1480 int ret;
1481
1482 ret = mutex_lock_interruptible(&dev->struct_mutex);
1483 if (ret)
1484 return ret;
c8c8fb33 1485 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1486
1487 rgvmodectl = I915_READ(MEMMODECTL);
1488 rstdbyctl = I915_READ(RSTDBYCTL);
1489 crstandvid = I915_READ16(CRSTANDVID);
1490
c8c8fb33 1491 intel_runtime_pm_put(dev_priv);
616fdb5a 1492 mutex_unlock(&dev->struct_mutex);
f97108d1 1493
742f491d 1494 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1495 seq_printf(m, "Boost freq: %d\n",
1496 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1497 MEMMODE_BOOST_FREQ_SHIFT);
1498 seq_printf(m, "HW control enabled: %s\n",
742f491d 1499 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1500 seq_printf(m, "SW control enabled: %s\n",
742f491d 1501 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1502 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1503 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1504 seq_printf(m, "Starting frequency: P%d\n",
1505 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1506 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1507 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1508 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1509 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1510 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1511 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1512 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1513 seq_puts(m, "Current RS state: ");
88271da3
JB
1514 switch (rstdbyctl & RSX_STATUS_MASK) {
1515 case RSX_STATUS_ON:
267f0c90 1516 seq_puts(m, "on\n");
88271da3
JB
1517 break;
1518 case RSX_STATUS_RC1:
267f0c90 1519 seq_puts(m, "RC1\n");
88271da3
JB
1520 break;
1521 case RSX_STATUS_RC1E:
267f0c90 1522 seq_puts(m, "RC1E\n");
88271da3
JB
1523 break;
1524 case RSX_STATUS_RS1:
267f0c90 1525 seq_puts(m, "RS1\n");
88271da3
JB
1526 break;
1527 case RSX_STATUS_RS2:
267f0c90 1528 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1529 break;
1530 case RSX_STATUS_RS3:
267f0c90 1531 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1532 break;
1533 default:
267f0c90 1534 seq_puts(m, "unknown\n");
88271da3
JB
1535 break;
1536 }
f97108d1
JB
1537
1538 return 0;
1539}
1540
f65367b5 1541static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1542{
b2cff0db
CW
1543 struct drm_info_node *node = m->private;
1544 struct drm_device *dev = node->minor->dev;
fac5e23e 1545 struct drm_i915_private *dev_priv = to_i915(dev);
b2cff0db 1546 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1547
1548 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1549 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1550 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1551 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1552 fw_domain->wake_count);
1553 }
1554 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1555
b2cff0db
CW
1556 return 0;
1557}
1558
1559static int vlv_drpc_info(struct seq_file *m)
1560{
9f25d007 1561 struct drm_info_node *node = m->private;
669ab5aa 1562 struct drm_device *dev = node->minor->dev;
fac5e23e 1563 struct drm_i915_private *dev_priv = to_i915(dev);
6b312cd3 1564 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1565
d46c0517
ID
1566 intel_runtime_pm_get(dev_priv);
1567
6b312cd3 1568 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1569 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1570 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1571
d46c0517
ID
1572 intel_runtime_pm_put(dev_priv);
1573
669ab5aa
D
1574 seq_printf(m, "Video Turbo Mode: %s\n",
1575 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1576 seq_printf(m, "Turbo enabled: %s\n",
1577 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1578 seq_printf(m, "HW control enabled: %s\n",
1579 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1580 seq_printf(m, "SW control enabled: %s\n",
1581 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1582 GEN6_RP_MEDIA_SW_MODE));
1583 seq_printf(m, "RC6 Enabled: %s\n",
1584 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1585 GEN6_RC_CTL_EI_MODE(1))));
1586 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1587 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1588 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1589 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1590
9cc19be5
ID
1591 seq_printf(m, "Render RC6 residency since boot: %u\n",
1592 I915_READ(VLV_GT_RENDER_RC6));
1593 seq_printf(m, "Media RC6 residency since boot: %u\n",
1594 I915_READ(VLV_GT_MEDIA_RC6));
1595
f65367b5 1596 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1597}
1598
4d85529d
BW
1599static int gen6_drpc_info(struct seq_file *m)
1600{
9f25d007 1601 struct drm_info_node *node = m->private;
4d85529d 1602 struct drm_device *dev = node->minor->dev;
fac5e23e 1603 struct drm_i915_private *dev_priv = to_i915(dev);
ecd8faea 1604 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1605 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1606 unsigned forcewake_count;
aee56cff 1607 int count = 0, ret;
4d85529d
BW
1608
1609 ret = mutex_lock_interruptible(&dev->struct_mutex);
1610 if (ret)
1611 return ret;
c8c8fb33 1612 intel_runtime_pm_get(dev_priv);
4d85529d 1613
907b28c5 1614 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1615 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1616 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1617
1618 if (forcewake_count) {
267f0c90
DL
1619 seq_puts(m, "RC information inaccurate because somebody "
1620 "holds a forcewake reference \n");
4d85529d
BW
1621 } else {
1622 /* NB: we cannot use forcewake, else we read the wrong values */
1623 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1624 udelay(10);
1625 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1626 }
1627
75aa3f63 1628 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1629 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1630
1631 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1632 rcctl1 = I915_READ(GEN6_RC_CONTROL);
f2dd7578
AG
1633 if (INTEL_INFO(dev)->gen >= 9) {
1634 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1635 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1636 }
4d85529d 1637 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1638 mutex_lock(&dev_priv->rps.hw_lock);
1639 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1640 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1641
c8c8fb33
PZ
1642 intel_runtime_pm_put(dev_priv);
1643
4d85529d
BW
1644 seq_printf(m, "Video Turbo Mode: %s\n",
1645 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1646 seq_printf(m, "HW control enabled: %s\n",
1647 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1648 seq_printf(m, "SW control enabled: %s\n",
1649 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1650 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1651 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1652 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1653 seq_printf(m, "RC6 Enabled: %s\n",
1654 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
f2dd7578
AG
1655 if (INTEL_INFO(dev)->gen >= 9) {
1656 seq_printf(m, "Render Well Gating Enabled: %s\n",
1657 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1658 seq_printf(m, "Media Well Gating Enabled: %s\n",
1659 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1660 }
4d85529d
BW
1661 seq_printf(m, "Deep RC6 Enabled: %s\n",
1662 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1663 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1664 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1665 seq_puts(m, "Current RC state: ");
4d85529d
BW
1666 switch (gt_core_status & GEN6_RCn_MASK) {
1667 case GEN6_RC0:
1668 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1669 seq_puts(m, "Core Power Down\n");
4d85529d 1670 else
267f0c90 1671 seq_puts(m, "on\n");
4d85529d
BW
1672 break;
1673 case GEN6_RC3:
267f0c90 1674 seq_puts(m, "RC3\n");
4d85529d
BW
1675 break;
1676 case GEN6_RC6:
267f0c90 1677 seq_puts(m, "RC6\n");
4d85529d
BW
1678 break;
1679 case GEN6_RC7:
267f0c90 1680 seq_puts(m, "RC7\n");
4d85529d
BW
1681 break;
1682 default:
267f0c90 1683 seq_puts(m, "Unknown\n");
4d85529d
BW
1684 break;
1685 }
1686
1687 seq_printf(m, "Core Power Down: %s\n",
1688 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
f2dd7578
AG
1689 if (INTEL_INFO(dev)->gen >= 9) {
1690 seq_printf(m, "Render Power Well: %s\n",
1691 (gen9_powergate_status &
1692 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1693 seq_printf(m, "Media Power Well: %s\n",
1694 (gen9_powergate_status &
1695 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1696 }
cce66a28
BW
1697
1698 /* Not exactly sure what this is */
1699 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1700 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1701 seq_printf(m, "RC6 residency since boot: %u\n",
1702 I915_READ(GEN6_GT_GFX_RC6));
1703 seq_printf(m, "RC6+ residency since boot: %u\n",
1704 I915_READ(GEN6_GT_GFX_RC6p));
1705 seq_printf(m, "RC6++ residency since boot: %u\n",
1706 I915_READ(GEN6_GT_GFX_RC6pp));
1707
ecd8faea
BW
1708 seq_printf(m, "RC6 voltage: %dmV\n",
1709 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1710 seq_printf(m, "RC6+ voltage: %dmV\n",
1711 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1712 seq_printf(m, "RC6++ voltage: %dmV\n",
1713 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1714 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1715}
1716
1717static int i915_drpc_info(struct seq_file *m, void *unused)
1718{
9f25d007 1719 struct drm_info_node *node = m->private;
4d85529d
BW
1720 struct drm_device *dev = node->minor->dev;
1721
666a4537 1722 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1723 return vlv_drpc_info(m);
ac66cf4b 1724 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1725 return gen6_drpc_info(m);
1726 else
1727 return ironlake_drpc_info(m);
1728}
1729
9a851789
DV
1730static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1731{
1732 struct drm_info_node *node = m->private;
1733 struct drm_device *dev = node->minor->dev;
fac5e23e 1734 struct drm_i915_private *dev_priv = to_i915(dev);
9a851789
DV
1735
1736 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1737 dev_priv->fb_tracking.busy_bits);
1738
1739 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1740 dev_priv->fb_tracking.flip_bits);
1741
1742 return 0;
1743}
1744
b5e50c3f
JB
1745static int i915_fbc_status(struct seq_file *m, void *unused)
1746{
9f25d007 1747 struct drm_info_node *node = m->private;
b5e50c3f 1748 struct drm_device *dev = node->minor->dev;
fac5e23e 1749 struct drm_i915_private *dev_priv = to_i915(dev);
b5e50c3f 1750
3a77c4c4 1751 if (!HAS_FBC(dev)) {
267f0c90 1752 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1753 return 0;
1754 }
1755
36623ef8 1756 intel_runtime_pm_get(dev_priv);
25ad93fd 1757 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1758
0e631adc 1759 if (intel_fbc_is_active(dev_priv))
267f0c90 1760 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1761 else
1762 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1763 dev_priv->fbc.no_fbc_reason);
36623ef8 1764
31b9df10
PZ
1765 if (INTEL_INFO(dev_priv)->gen >= 7)
1766 seq_printf(m, "Compressing: %s\n",
1767 yesno(I915_READ(FBC_STATUS2) &
1768 FBC_COMPRESSION_MASK));
1769
25ad93fd 1770 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1771 intel_runtime_pm_put(dev_priv);
1772
b5e50c3f
JB
1773 return 0;
1774}
1775
da46f936
RV
1776static int i915_fbc_fc_get(void *data, u64 *val)
1777{
1778 struct drm_device *dev = data;
fac5e23e 1779 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1780
1781 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1782 return -ENODEV;
1783
da46f936 1784 *val = dev_priv->fbc.false_color;
da46f936
RV
1785
1786 return 0;
1787}
1788
1789static int i915_fbc_fc_set(void *data, u64 val)
1790{
1791 struct drm_device *dev = data;
fac5e23e 1792 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1793 u32 reg;
1794
1795 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1796 return -ENODEV;
1797
25ad93fd 1798 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1799
1800 reg = I915_READ(ILK_DPFC_CONTROL);
1801 dev_priv->fbc.false_color = val;
1802
1803 I915_WRITE(ILK_DPFC_CONTROL, val ?
1804 (reg | FBC_CTL_FALSE_COLOR) :
1805 (reg & ~FBC_CTL_FALSE_COLOR));
1806
25ad93fd 1807 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1808 return 0;
1809}
1810
1811DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1812 i915_fbc_fc_get, i915_fbc_fc_set,
1813 "%llu\n");
1814
92d44621
PZ
1815static int i915_ips_status(struct seq_file *m, void *unused)
1816{
9f25d007 1817 struct drm_info_node *node = m->private;
92d44621 1818 struct drm_device *dev = node->minor->dev;
fac5e23e 1819 struct drm_i915_private *dev_priv = to_i915(dev);
92d44621 1820
f5adf94e 1821 if (!HAS_IPS(dev)) {
92d44621
PZ
1822 seq_puts(m, "not supported\n");
1823 return 0;
1824 }
1825
36623ef8
PZ
1826 intel_runtime_pm_get(dev_priv);
1827
0eaa53f0
RV
1828 seq_printf(m, "Enabled by kernel parameter: %s\n",
1829 yesno(i915.enable_ips));
1830
1831 if (INTEL_INFO(dev)->gen >= 8) {
1832 seq_puts(m, "Currently: unknown\n");
1833 } else {
1834 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1835 seq_puts(m, "Currently: enabled\n");
1836 else
1837 seq_puts(m, "Currently: disabled\n");
1838 }
92d44621 1839
36623ef8
PZ
1840 intel_runtime_pm_put(dev_priv);
1841
92d44621
PZ
1842 return 0;
1843}
1844
4a9bef37
JB
1845static int i915_sr_status(struct seq_file *m, void *unused)
1846{
9f25d007 1847 struct drm_info_node *node = m->private;
4a9bef37 1848 struct drm_device *dev = node->minor->dev;
fac5e23e 1849 struct drm_i915_private *dev_priv = to_i915(dev);
4a9bef37
JB
1850 bool sr_enabled = false;
1851
36623ef8
PZ
1852 intel_runtime_pm_get(dev_priv);
1853
1398261a 1854 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1855 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1856 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1857 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1858 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1859 else if (IS_I915GM(dev))
1860 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1861 else if (IS_PINEVIEW(dev))
1862 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1863 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1864 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1865
36623ef8
PZ
1866 intel_runtime_pm_put(dev_priv);
1867
5ba2aaaa
CW
1868 seq_printf(m, "self-refresh: %s\n",
1869 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1870
1871 return 0;
1872}
1873
7648fa99
JB
1874static int i915_emon_status(struct seq_file *m, void *unused)
1875{
9f25d007 1876 struct drm_info_node *node = m->private;
7648fa99 1877 struct drm_device *dev = node->minor->dev;
fac5e23e 1878 struct drm_i915_private *dev_priv = to_i915(dev);
7648fa99 1879 unsigned long temp, chipset, gfx;
de227ef0
CW
1880 int ret;
1881
582be6b4
CW
1882 if (!IS_GEN5(dev))
1883 return -ENODEV;
1884
de227ef0
CW
1885 ret = mutex_lock_interruptible(&dev->struct_mutex);
1886 if (ret)
1887 return ret;
7648fa99
JB
1888
1889 temp = i915_mch_val(dev_priv);
1890 chipset = i915_chipset_val(dev_priv);
1891 gfx = i915_gfx_val(dev_priv);
de227ef0 1892 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1893
1894 seq_printf(m, "GMCH temp: %ld\n", temp);
1895 seq_printf(m, "Chipset power: %ld\n", chipset);
1896 seq_printf(m, "GFX power: %ld\n", gfx);
1897 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1898
1899 return 0;
1900}
1901
23b2f8bb
JB
1902static int i915_ring_freq_table(struct seq_file *m, void *unused)
1903{
9f25d007 1904 struct drm_info_node *node = m->private;
23b2f8bb 1905 struct drm_device *dev = node->minor->dev;
fac5e23e 1906 struct drm_i915_private *dev_priv = to_i915(dev);
5bfa0199 1907 int ret = 0;
23b2f8bb 1908 int gpu_freq, ia_freq;
f936ec34 1909 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1910
97d3308a 1911 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1912 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1913 return 0;
1914 }
1915
5bfa0199
PZ
1916 intel_runtime_pm_get(dev_priv);
1917
4fc688ce 1918 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1919 if (ret)
5bfa0199 1920 goto out;
23b2f8bb 1921
ef11bdb3 1922 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1923 /* Convert GT frequency to 50 HZ units */
1924 min_gpu_freq =
1925 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1926 max_gpu_freq =
1927 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1928 } else {
1929 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1930 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1931 }
1932
267f0c90 1933 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1934
f936ec34 1935 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1936 ia_freq = gpu_freq;
1937 sandybridge_pcode_read(dev_priv,
1938 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1939 &ia_freq);
3ebecd07 1940 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1941 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1942 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1943 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1944 ((ia_freq >> 0) & 0xff) * 100,
1945 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1946 }
1947
4fc688ce 1948 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1949
5bfa0199
PZ
1950out:
1951 intel_runtime_pm_put(dev_priv);
1952 return ret;
23b2f8bb
JB
1953}
1954
44834a67
CW
1955static int i915_opregion(struct seq_file *m, void *unused)
1956{
9f25d007 1957 struct drm_info_node *node = m->private;
44834a67 1958 struct drm_device *dev = node->minor->dev;
fac5e23e 1959 struct drm_i915_private *dev_priv = to_i915(dev);
44834a67
CW
1960 struct intel_opregion *opregion = &dev_priv->opregion;
1961 int ret;
1962
1963 ret = mutex_lock_interruptible(&dev->struct_mutex);
1964 if (ret)
0d38f009 1965 goto out;
44834a67 1966
2455a8e4
JN
1967 if (opregion->header)
1968 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1969
1970 mutex_unlock(&dev->struct_mutex);
1971
0d38f009 1972out:
44834a67
CW
1973 return 0;
1974}
1975
ada8f955
JN
1976static int i915_vbt(struct seq_file *m, void *unused)
1977{
1978 struct drm_info_node *node = m->private;
1979 struct drm_device *dev = node->minor->dev;
fac5e23e 1980 struct drm_i915_private *dev_priv = to_i915(dev);
ada8f955
JN
1981 struct intel_opregion *opregion = &dev_priv->opregion;
1982
1983 if (opregion->vbt)
1984 seq_write(m, opregion->vbt, opregion->vbt_size);
1985
1986 return 0;
1987}
1988
37811fcc
CW
1989static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1990{
9f25d007 1991 struct drm_info_node *node = m->private;
37811fcc 1992 struct drm_device *dev = node->minor->dev;
b13b8402 1993 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1994 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1995 int ret;
1996
1997 ret = mutex_lock_interruptible(&dev->struct_mutex);
1998 if (ret)
1999 return ret;
37811fcc 2000
0695726e 2001#ifdef CONFIG_DRM_FBDEV_EMULATION
25bcce94
CW
2002 if (to_i915(dev)->fbdev) {
2003 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
2004
2005 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
2006 fbdev_fb->base.width,
2007 fbdev_fb->base.height,
2008 fbdev_fb->base.depth,
2009 fbdev_fb->base.bits_per_pixel,
2010 fbdev_fb->base.modifier[0],
2011 drm_framebuffer_read_refcount(&fbdev_fb->base));
2012 describe_obj(m, fbdev_fb->obj);
2013 seq_putc(m, '\n');
2014 }
4520f53a 2015#endif
37811fcc 2016
4b096ac1 2017 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 2018 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
2019 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2020 if (fb == fbdev_fb)
37811fcc
CW
2021 continue;
2022
c1ca506d 2023 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2024 fb->base.width,
2025 fb->base.height,
2026 fb->base.depth,
623f9783 2027 fb->base.bits_per_pixel,
c1ca506d 2028 fb->base.modifier[0],
747a598f 2029 drm_framebuffer_read_refcount(&fb->base));
05394f39 2030 describe_obj(m, fb->obj);
267f0c90 2031 seq_putc(m, '\n');
37811fcc 2032 }
4b096ac1 2033 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2034 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2035
2036 return 0;
2037}
2038
7e37f889 2039static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
c9fe99bd
OM
2040{
2041 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
7e37f889
CW
2042 ring->space, ring->head, ring->tail,
2043 ring->last_retired_head);
c9fe99bd
OM
2044}
2045
e76d3630
BW
2046static int i915_context_status(struct seq_file *m, void *unused)
2047{
9f25d007 2048 struct drm_info_node *node = m->private;
e76d3630 2049 struct drm_device *dev = node->minor->dev;
fac5e23e 2050 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2051 struct intel_engine_cs *engine;
e2efd130 2052 struct i915_gem_context *ctx;
c3232b18 2053 int ret;
e76d3630 2054
f3d28878 2055 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2056 if (ret)
2057 return ret;
2058
a33afea5 2059 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2060 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2061 if (IS_ERR(ctx->file_priv)) {
2062 seq_puts(m, "(deleted) ");
2063 } else if (ctx->file_priv) {
2064 struct pid *pid = ctx->file_priv->file->pid;
2065 struct task_struct *task;
2066
2067 task = get_pid_task(pid, PIDTYPE_PID);
2068 if (task) {
2069 seq_printf(m, "(%s [%d]) ",
2070 task->comm, task->pid);
2071 put_task_struct(task);
2072 }
2073 } else {
2074 seq_puts(m, "(kernel) ");
2075 }
2076
bca44d80
CW
2077 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2078 seq_putc(m, '\n');
c9fe99bd 2079
bca44d80
CW
2080 for_each_engine(engine, dev_priv) {
2081 struct intel_context *ce = &ctx->engine[engine->id];
2082
2083 seq_printf(m, "%s: ", engine->name);
2084 seq_putc(m, ce->initialised ? 'I' : 'i');
2085 if (ce->state)
2086 describe_obj(m, ce->state);
dca33ecc 2087 if (ce->ring)
7e37f889 2088 describe_ctx_ring(m, ce->ring);
c9fe99bd 2089 seq_putc(m, '\n');
c9fe99bd 2090 }
a33afea5 2091
a33afea5 2092 seq_putc(m, '\n');
a168c293
BW
2093 }
2094
f3d28878 2095 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2096
2097 return 0;
2098}
2099
064ca1d2 2100static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2101 struct i915_gem_context *ctx,
0bc40be8 2102 struct intel_engine_cs *engine)
064ca1d2 2103{
bca44d80 2104 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2105 struct page *page;
2106 uint32_t *reg_state;
2107 int j;
2108 unsigned long ggtt_offset = 0;
2109
7069b144
CW
2110 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2111
064ca1d2 2112 if (ctx_obj == NULL) {
7069b144 2113 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2114 return;
2115 }
2116
064ca1d2
TD
2117 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2118 seq_puts(m, "\tNot bound in GGTT\n");
2119 else
2120 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2121
2122 if (i915_gem_object_get_pages(ctx_obj)) {
2123 seq_puts(m, "\tFailed to get pages for context object\n");
2124 return;
2125 }
2126
d1675198 2127 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2128 if (!WARN_ON(page == NULL)) {
2129 reg_state = kmap_atomic(page);
2130
2131 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2132 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2133 ggtt_offset + 4096 + (j * 4),
2134 reg_state[j], reg_state[j + 1],
2135 reg_state[j + 2], reg_state[j + 3]);
2136 }
2137 kunmap_atomic(reg_state);
2138 }
2139
2140 seq_putc(m, '\n');
2141}
2142
c0ab1ae9
BW
2143static int i915_dump_lrc(struct seq_file *m, void *unused)
2144{
2145 struct drm_info_node *node = (struct drm_info_node *) m->private;
2146 struct drm_device *dev = node->minor->dev;
fac5e23e 2147 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2148 struct intel_engine_cs *engine;
e2efd130 2149 struct i915_gem_context *ctx;
b4ac5afc 2150 int ret;
c0ab1ae9
BW
2151
2152 if (!i915.enable_execlists) {
2153 seq_printf(m, "Logical Ring Contexts are disabled\n");
2154 return 0;
2155 }
2156
2157 ret = mutex_lock_interruptible(&dev->struct_mutex);
2158 if (ret)
2159 return ret;
2160
e28e404c 2161 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2162 for_each_engine(engine, dev_priv)
2163 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2164
2165 mutex_unlock(&dev->struct_mutex);
2166
2167 return 0;
2168}
2169
4ba70e44
OM
2170static int i915_execlists(struct seq_file *m, void *data)
2171{
2172 struct drm_info_node *node = (struct drm_info_node *)m->private;
2173 struct drm_device *dev = node->minor->dev;
fac5e23e 2174 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2175 struct intel_engine_cs *engine;
4ba70e44
OM
2176 u32 status_pointer;
2177 u8 read_pointer;
2178 u8 write_pointer;
2179 u32 status;
2180 u32 ctx_id;
2181 struct list_head *cursor;
b4ac5afc 2182 int i, ret;
4ba70e44
OM
2183
2184 if (!i915.enable_execlists) {
2185 seq_puts(m, "Logical Ring Contexts are disabled\n");
2186 return 0;
2187 }
2188
2189 ret = mutex_lock_interruptible(&dev->struct_mutex);
2190 if (ret)
2191 return ret;
2192
fc0412ec
MT
2193 intel_runtime_pm_get(dev_priv);
2194
b4ac5afc 2195 for_each_engine(engine, dev_priv) {
6d3d8274 2196 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2197 int count = 0;
4ba70e44 2198
e2f80391 2199 seq_printf(m, "%s\n", engine->name);
4ba70e44 2200
e2f80391
TU
2201 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2202 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2203 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2204 status, ctx_id);
2205
e2f80391 2206 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2207 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2208
e2f80391 2209 read_pointer = engine->next_context_status_buffer;
5590a5f0 2210 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2211 if (read_pointer > write_pointer)
5590a5f0 2212 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2213 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2214 read_pointer, write_pointer);
2215
5590a5f0 2216 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2217 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2218 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2219
2220 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2221 i, status, ctx_id);
2222 }
2223
27af5eea 2224 spin_lock_bh(&engine->execlist_lock);
e2f80391 2225 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2226 count++;
e2f80391
TU
2227 head_req = list_first_entry_or_null(&engine->execlist_queue,
2228 struct drm_i915_gem_request,
2229 execlist_link);
27af5eea 2230 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2231
2232 seq_printf(m, "\t%d requests in queue\n", count);
2233 if (head_req) {
7069b144
CW
2234 seq_printf(m, "\tHead request context: %u\n",
2235 head_req->ctx->hw_id);
4ba70e44 2236 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2237 head_req->tail);
4ba70e44
OM
2238 }
2239
2240 seq_putc(m, '\n');
2241 }
2242
fc0412ec 2243 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2244 mutex_unlock(&dev->struct_mutex);
2245
2246 return 0;
2247}
2248
ea16a3cd
DV
2249static const char *swizzle_string(unsigned swizzle)
2250{
aee56cff 2251 switch (swizzle) {
ea16a3cd
DV
2252 case I915_BIT_6_SWIZZLE_NONE:
2253 return "none";
2254 case I915_BIT_6_SWIZZLE_9:
2255 return "bit9";
2256 case I915_BIT_6_SWIZZLE_9_10:
2257 return "bit9/bit10";
2258 case I915_BIT_6_SWIZZLE_9_11:
2259 return "bit9/bit11";
2260 case I915_BIT_6_SWIZZLE_9_10_11:
2261 return "bit9/bit10/bit11";
2262 case I915_BIT_6_SWIZZLE_9_17:
2263 return "bit9/bit17";
2264 case I915_BIT_6_SWIZZLE_9_10_17:
2265 return "bit9/bit10/bit17";
2266 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2267 return "unknown";
ea16a3cd
DV
2268 }
2269
2270 return "bug";
2271}
2272
2273static int i915_swizzle_info(struct seq_file *m, void *data)
2274{
9f25d007 2275 struct drm_info_node *node = m->private;
ea16a3cd 2276 struct drm_device *dev = node->minor->dev;
fac5e23e 2277 struct drm_i915_private *dev_priv = to_i915(dev);
22bcfc6a
DV
2278 int ret;
2279
2280 ret = mutex_lock_interruptible(&dev->struct_mutex);
2281 if (ret)
2282 return ret;
c8c8fb33 2283 intel_runtime_pm_get(dev_priv);
ea16a3cd 2284
ea16a3cd
DV
2285 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2286 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2287 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2288 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2289
2290 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2291 seq_printf(m, "DDC = 0x%08x\n",
2292 I915_READ(DCC));
656bfa3a
DV
2293 seq_printf(m, "DDC2 = 0x%08x\n",
2294 I915_READ(DCC2));
ea16a3cd
DV
2295 seq_printf(m, "C0DRB3 = 0x%04x\n",
2296 I915_READ16(C0DRB3));
2297 seq_printf(m, "C1DRB3 = 0x%04x\n",
2298 I915_READ16(C1DRB3));
9d3203e1 2299 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2300 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2301 I915_READ(MAD_DIMM_C0));
2302 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2303 I915_READ(MAD_DIMM_C1));
2304 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2305 I915_READ(MAD_DIMM_C2));
2306 seq_printf(m, "TILECTL = 0x%08x\n",
2307 I915_READ(TILECTL));
5907f5fb 2308 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2309 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2310 I915_READ(GAMTARBMODE));
2311 else
2312 seq_printf(m, "ARB_MODE = 0x%08x\n",
2313 I915_READ(ARB_MODE));
3fa7d235
DV
2314 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2315 I915_READ(DISP_ARB_CTL));
ea16a3cd 2316 }
656bfa3a
DV
2317
2318 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2319 seq_puts(m, "L-shaped memory detected\n");
2320
c8c8fb33 2321 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2322 mutex_unlock(&dev->struct_mutex);
2323
2324 return 0;
2325}
2326
1c60fef5
BW
2327static int per_file_ctx(int id, void *ptr, void *data)
2328{
e2efd130 2329 struct i915_gem_context *ctx = ptr;
1c60fef5 2330 struct seq_file *m = data;
ae6c4806
DV
2331 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2332
2333 if (!ppgtt) {
2334 seq_printf(m, " no ppgtt for context %d\n",
2335 ctx->user_handle);
2336 return 0;
2337 }
1c60fef5 2338
f83d6518
OM
2339 if (i915_gem_context_is_default(ctx))
2340 seq_puts(m, " default context:\n");
2341 else
821d66dd 2342 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2343 ppgtt->debug_dump(ppgtt, m);
2344
2345 return 0;
2346}
2347
77df6772 2348static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2349{
fac5e23e 2350 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2351 struct intel_engine_cs *engine;
77df6772 2352 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2353 int i;
3cf17fc5 2354
77df6772
BW
2355 if (!ppgtt)
2356 return;
2357
b4ac5afc 2358 for_each_engine(engine, dev_priv) {
e2f80391 2359 seq_printf(m, "%s\n", engine->name);
77df6772 2360 for (i = 0; i < 4; i++) {
e2f80391 2361 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2362 pdp <<= 32;
e2f80391 2363 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2364 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2365 }
2366 }
2367}
2368
2369static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2370{
fac5e23e 2371 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2372 struct intel_engine_cs *engine;
3cf17fc5 2373
7e22dbbb 2374 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2375 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2376
b4ac5afc 2377 for_each_engine(engine, dev_priv) {
e2f80391 2378 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2379 if (IS_GEN7(dev_priv))
e2f80391
TU
2380 seq_printf(m, "GFX_MODE: 0x%08x\n",
2381 I915_READ(RING_MODE_GEN7(engine)));
2382 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2383 I915_READ(RING_PP_DIR_BASE(engine)));
2384 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2385 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2386 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2387 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2388 }
2389 if (dev_priv->mm.aliasing_ppgtt) {
2390 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2391
267f0c90 2392 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2393 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2394
87d60b63 2395 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2396 }
1c60fef5 2397
3cf17fc5 2398 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2399}
2400
2401static int i915_ppgtt_info(struct seq_file *m, void *data)
2402{
9f25d007 2403 struct drm_info_node *node = m->private;
77df6772 2404 struct drm_device *dev = node->minor->dev;
fac5e23e 2405 struct drm_i915_private *dev_priv = to_i915(dev);
ea91e401 2406 struct drm_file *file;
77df6772
BW
2407
2408 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2409 if (ret)
2410 return ret;
c8c8fb33 2411 intel_runtime_pm_get(dev_priv);
77df6772
BW
2412
2413 if (INTEL_INFO(dev)->gen >= 8)
2414 gen8_ppgtt_info(m, dev);
2415 else if (INTEL_INFO(dev)->gen >= 6)
2416 gen6_ppgtt_info(m, dev);
2417
1d2ac403 2418 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2419 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2420 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2421 struct task_struct *task;
ea91e401 2422
7cb5dff8 2423 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2424 if (!task) {
2425 ret = -ESRCH;
b0212486 2426 goto out_unlock;
06812760 2427 }
7cb5dff8
GT
2428 seq_printf(m, "\nproc: %s\n", task->comm);
2429 put_task_struct(task);
ea91e401
MT
2430 idr_for_each(&file_priv->context_idr, per_file_ctx,
2431 (void *)(unsigned long)m);
2432 }
b0212486 2433out_unlock:
1d2ac403 2434 mutex_unlock(&dev->filelist_mutex);
ea91e401 2435
c8c8fb33 2436 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2437 mutex_unlock(&dev->struct_mutex);
2438
06812760 2439 return ret;
3cf17fc5
DV
2440}
2441
f5a4c67d
CW
2442static int count_irq_waiters(struct drm_i915_private *i915)
2443{
e2f80391 2444 struct intel_engine_cs *engine;
f5a4c67d 2445 int count = 0;
f5a4c67d 2446
b4ac5afc 2447 for_each_engine(engine, i915)
688e6c72 2448 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2449
2450 return count;
2451}
2452
1854d5ca
CW
2453static int i915_rps_boost_info(struct seq_file *m, void *data)
2454{
2455 struct drm_info_node *node = m->private;
2456 struct drm_device *dev = node->minor->dev;
fac5e23e 2457 struct drm_i915_private *dev_priv = to_i915(dev);
1854d5ca 2458 struct drm_file *file;
1854d5ca 2459
f5a4c67d 2460 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2461 seq_printf(m, "GPU busy? %s [%x]\n",
2462 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d
CW
2463 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2464 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2465 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2466 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2467 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2468 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2469 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2470
2471 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2472 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2473 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2474 struct drm_i915_file_private *file_priv = file->driver_priv;
2475 struct task_struct *task;
2476
2477 rcu_read_lock();
2478 task = pid_task(file->pid, PIDTYPE_PID);
2479 seq_printf(m, "%s [%d]: %d boosts%s\n",
2480 task ? task->comm : "<unknown>",
2481 task ? task->pid : -1,
2e1b8730
CW
2482 file_priv->rps.boosts,
2483 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2484 rcu_read_unlock();
2485 }
197be2ae 2486 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2487 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2488 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2489
8d3afd7d 2490 return 0;
1854d5ca
CW
2491}
2492
63573eb7
BW
2493static int i915_llc(struct seq_file *m, void *data)
2494{
9f25d007 2495 struct drm_info_node *node = m->private;
63573eb7 2496 struct drm_device *dev = node->minor->dev;
fac5e23e 2497 struct drm_i915_private *dev_priv = to_i915(dev);
3accaf7e 2498 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2499
63573eb7 2500 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2501 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2502 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2503
2504 return 0;
2505}
2506
fdf5d357
AD
2507static int i915_guc_load_status_info(struct seq_file *m, void *data)
2508{
2509 struct drm_info_node *node = m->private;
fac5e23e 2510 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
fdf5d357
AD
2511 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2512 u32 tmp, i;
2513
2d1fe073 2514 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2515 return 0;
2516
2517 seq_printf(m, "GuC firmware status:\n");
2518 seq_printf(m, "\tpath: %s\n",
2519 guc_fw->guc_fw_path);
2520 seq_printf(m, "\tfetch: %s\n",
2521 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2522 seq_printf(m, "\tload: %s\n",
2523 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2524 seq_printf(m, "\tversion wanted: %d.%d\n",
2525 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2526 seq_printf(m, "\tversion found: %d.%d\n",
2527 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2528 seq_printf(m, "\theader: offset is %d; size = %d\n",
2529 guc_fw->header_offset, guc_fw->header_size);
2530 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2531 guc_fw->ucode_offset, guc_fw->ucode_size);
2532 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2533 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2534
2535 tmp = I915_READ(GUC_STATUS);
2536
2537 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2538 seq_printf(m, "\tBootrom status = 0x%x\n",
2539 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2540 seq_printf(m, "\tuKernel status = 0x%x\n",
2541 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2542 seq_printf(m, "\tMIA Core status = 0x%x\n",
2543 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2544 seq_puts(m, "\nScratch registers:\n");
2545 for (i = 0; i < 16; i++)
2546 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2547
2548 return 0;
2549}
2550
8b417c26
DG
2551static void i915_guc_client_info(struct seq_file *m,
2552 struct drm_i915_private *dev_priv,
2553 struct i915_guc_client *client)
2554{
e2f80391 2555 struct intel_engine_cs *engine;
8b417c26 2556 uint64_t tot = 0;
8b417c26
DG
2557
2558 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2559 client->priority, client->ctx_index, client->proc_desc_offset);
2560 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2561 client->doorbell_id, client->doorbell_offset, client->cookie);
2562 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2563 client->wq_size, client->wq_offset, client->wq_tail);
2564
551aaecd 2565 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2566 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2567 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2568 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2569
b4ac5afc 2570 for_each_engine(engine, dev_priv) {
8b417c26 2571 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2572 client->submissions[engine->id],
e2f80391 2573 engine->name);
0b63bb14 2574 tot += client->submissions[engine->id];
8b417c26
DG
2575 }
2576 seq_printf(m, "\tTotal: %llu\n", tot);
2577}
2578
2579static int i915_guc_info(struct seq_file *m, void *data)
2580{
2581 struct drm_info_node *node = m->private;
2582 struct drm_device *dev = node->minor->dev;
fac5e23e 2583 struct drm_i915_private *dev_priv = to_i915(dev);
8b417c26 2584 struct intel_guc guc;
0a0b457f 2585 struct i915_guc_client client = {};
e2f80391 2586 struct intel_engine_cs *engine;
8b417c26
DG
2587 u64 total = 0;
2588
2d1fe073 2589 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2590 return 0;
2591
5a843307
AD
2592 if (mutex_lock_interruptible(&dev->struct_mutex))
2593 return 0;
2594
8b417c26 2595 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2596 guc = dev_priv->guc;
5a843307 2597 if (guc.execbuf_client)
8b417c26 2598 client = *guc.execbuf_client;
5a843307
AD
2599
2600 mutex_unlock(&dev->struct_mutex);
8b417c26 2601
9636f6db
DG
2602 seq_printf(m, "Doorbell map:\n");
2603 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2604 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2605
8b417c26
DG
2606 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2607 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2608 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2609 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2610 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2611
2612 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2613 for_each_engine(engine, dev_priv) {
397097b0 2614 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2615 engine->name, guc.submissions[engine->id],
2616 guc.last_seqno[engine->id]);
2617 total += guc.submissions[engine->id];
8b417c26
DG
2618 }
2619 seq_printf(m, "\t%s: %llu\n", "Total", total);
2620
2621 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2622 i915_guc_client_info(m, dev_priv, &client);
2623
2624 /* Add more as required ... */
2625
2626 return 0;
2627}
2628
4c7e77fc
AD
2629static int i915_guc_log_dump(struct seq_file *m, void *data)
2630{
2631 struct drm_info_node *node = m->private;
2632 struct drm_device *dev = node->minor->dev;
fac5e23e 2633 struct drm_i915_private *dev_priv = to_i915(dev);
4c7e77fc
AD
2634 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2635 u32 *log;
2636 int i = 0, pg;
2637
2638 if (!log_obj)
2639 return 0;
2640
2641 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2642 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2643
2644 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2645 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2646 *(log + i), *(log + i + 1),
2647 *(log + i + 2), *(log + i + 3));
2648
2649 kunmap_atomic(log);
2650 }
2651
2652 seq_putc(m, '\n');
2653
2654 return 0;
2655}
2656
e91fd8c6
RV
2657static int i915_edp_psr_status(struct seq_file *m, void *data)
2658{
2659 struct drm_info_node *node = m->private;
2660 struct drm_device *dev = node->minor->dev;
fac5e23e 2661 struct drm_i915_private *dev_priv = to_i915(dev);
a031d709 2662 u32 psrperf = 0;
a6cbdb8e
RV
2663 u32 stat[3];
2664 enum pipe pipe;
a031d709 2665 bool enabled = false;
e91fd8c6 2666
3553a8ea
DL
2667 if (!HAS_PSR(dev)) {
2668 seq_puts(m, "PSR not supported\n");
2669 return 0;
2670 }
2671
c8c8fb33
PZ
2672 intel_runtime_pm_get(dev_priv);
2673
fa128fa6 2674 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2675 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2676 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2677 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2678 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2679 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2680 dev_priv->psr.busy_frontbuffer_bits);
2681 seq_printf(m, "Re-enable work scheduled: %s\n",
2682 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2683
3553a8ea 2684 if (HAS_DDI(dev))
443a389f 2685 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2686 else {
2687 for_each_pipe(dev_priv, pipe) {
2688 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2689 VLV_EDP_PSR_CURR_STATE_MASK;
2690 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2691 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2692 enabled = true;
a6cbdb8e
RV
2693 }
2694 }
60e5ffe3
RV
2695
2696 seq_printf(m, "Main link in standby mode: %s\n",
2697 yesno(dev_priv->psr.link_standby));
2698
a6cbdb8e
RV
2699 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2700
2701 if (!HAS_DDI(dev))
2702 for_each_pipe(dev_priv, pipe) {
2703 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2704 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2705 seq_printf(m, " pipe %c", pipe_name(pipe));
2706 }
2707 seq_puts(m, "\n");
e91fd8c6 2708
05eec3c2
RV
2709 /*
2710 * VLV/CHV PSR has no kind of performance counter
2711 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2712 */
2713 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2714 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2715 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2716
2717 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2718 }
fa128fa6 2719 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2720
c8c8fb33 2721 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2722 return 0;
2723}
2724
d2e216d0
RV
2725static int i915_sink_crc(struct seq_file *m, void *data)
2726{
2727 struct drm_info_node *node = m->private;
2728 struct drm_device *dev = node->minor->dev;
d2e216d0
RV
2729 struct intel_connector *connector;
2730 struct intel_dp *intel_dp = NULL;
2731 int ret;
2732 u8 crc[6];
2733
2734 drm_modeset_lock_all(dev);
aca5e361 2735 for_each_intel_connector(dev, connector) {
26c17cf6 2736 struct drm_crtc *crtc;
d2e216d0 2737
26c17cf6 2738 if (!connector->base.state->best_encoder)
d2e216d0
RV
2739 continue;
2740
26c17cf6
ML
2741 crtc = connector->base.state->crtc;
2742 if (!crtc->state->active)
b6ae3c7c
PZ
2743 continue;
2744
26c17cf6 2745 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2746 continue;
2747
26c17cf6 2748 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2749
2750 ret = intel_dp_sink_crc(intel_dp, crc);
2751 if (ret)
2752 goto out;
2753
2754 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2755 crc[0], crc[1], crc[2],
2756 crc[3], crc[4], crc[5]);
2757 goto out;
2758 }
2759 ret = -ENODEV;
2760out:
2761 drm_modeset_unlock_all(dev);
2762 return ret;
2763}
2764
ec013e7f
JB
2765static int i915_energy_uJ(struct seq_file *m, void *data)
2766{
2767 struct drm_info_node *node = m->private;
2768 struct drm_device *dev = node->minor->dev;
fac5e23e 2769 struct drm_i915_private *dev_priv = to_i915(dev);
ec013e7f
JB
2770 u64 power;
2771 u32 units;
2772
2773 if (INTEL_INFO(dev)->gen < 6)
2774 return -ENODEV;
2775
36623ef8
PZ
2776 intel_runtime_pm_get(dev_priv);
2777
ec013e7f
JB
2778 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2779 power = (power & 0x1f00) >> 8;
2780 units = 1000000 / (1 << power); /* convert to uJ */
2781 power = I915_READ(MCH_SECP_NRG_STTS);
2782 power *= units;
2783
36623ef8
PZ
2784 intel_runtime_pm_put(dev_priv);
2785
ec013e7f 2786 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2787
2788 return 0;
2789}
2790
6455c870 2791static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2792{
9f25d007 2793 struct drm_info_node *node = m->private;
371db66a 2794 struct drm_device *dev = node->minor->dev;
fac5e23e 2795 struct drm_i915_private *dev_priv = to_i915(dev);
371db66a 2796
a156e64d
CW
2797 if (!HAS_RUNTIME_PM(dev_priv))
2798 seq_puts(m, "Runtime power management not supported\n");
371db66a 2799
67d97da3 2800 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2801 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2802 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2803#ifdef CONFIG_PM
a6aaec8b
DL
2804 seq_printf(m, "Usage count: %d\n",
2805 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2806#else
2807 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2808#endif
a156e64d 2809 seq_printf(m, "PCI device power state: %s [%d]\n",
91c8a326
CW
2810 pci_power_name(dev_priv->drm.pdev->current_state),
2811 dev_priv->drm.pdev->current_state);
371db66a 2812
ec013e7f
JB
2813 return 0;
2814}
2815
1da51581
ID
2816static int i915_power_domain_info(struct seq_file *m, void *unused)
2817{
9f25d007 2818 struct drm_info_node *node = m->private;
1da51581 2819 struct drm_device *dev = node->minor->dev;
fac5e23e 2820 struct drm_i915_private *dev_priv = to_i915(dev);
1da51581
ID
2821 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2822 int i;
2823
2824 mutex_lock(&power_domains->lock);
2825
2826 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2827 for (i = 0; i < power_domains->power_well_count; i++) {
2828 struct i915_power_well *power_well;
2829 enum intel_display_power_domain power_domain;
2830
2831 power_well = &power_domains->power_wells[i];
2832 seq_printf(m, "%-25s %d\n", power_well->name,
2833 power_well->count);
2834
2835 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2836 power_domain++) {
2837 if (!(BIT(power_domain) & power_well->domains))
2838 continue;
2839
2840 seq_printf(m, " %-23s %d\n",
9895ad03 2841 intel_display_power_domain_str(power_domain),
1da51581
ID
2842 power_domains->domain_use_count[power_domain]);
2843 }
2844 }
2845
2846 mutex_unlock(&power_domains->lock);
2847
2848 return 0;
2849}
2850
b7cec66d
DL
2851static int i915_dmc_info(struct seq_file *m, void *unused)
2852{
2853 struct drm_info_node *node = m->private;
2854 struct drm_device *dev = node->minor->dev;
fac5e23e 2855 struct drm_i915_private *dev_priv = to_i915(dev);
b7cec66d
DL
2856 struct intel_csr *csr;
2857
2858 if (!HAS_CSR(dev)) {
2859 seq_puts(m, "not supported\n");
2860 return 0;
2861 }
2862
2863 csr = &dev_priv->csr;
2864
6fb403de
MK
2865 intel_runtime_pm_get(dev_priv);
2866
b7cec66d
DL
2867 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2868 seq_printf(m, "path: %s\n", csr->fw_path);
2869
2870 if (!csr->dmc_payload)
6fb403de 2871 goto out;
b7cec66d
DL
2872
2873 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2874 CSR_VERSION_MINOR(csr->version));
2875
8337206d
DL
2876 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2877 seq_printf(m, "DC3 -> DC5 count: %d\n",
2878 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2879 seq_printf(m, "DC5 -> DC6 count: %d\n",
2880 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2881 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2882 seq_printf(m, "DC3 -> DC5 count: %d\n",
2883 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2884 }
2885
6fb403de
MK
2886out:
2887 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2888 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2889 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2890
8337206d
DL
2891 intel_runtime_pm_put(dev_priv);
2892
b7cec66d
DL
2893 return 0;
2894}
2895
53f5e3ca
JB
2896static void intel_seq_print_mode(struct seq_file *m, int tabs,
2897 struct drm_display_mode *mode)
2898{
2899 int i;
2900
2901 for (i = 0; i < tabs; i++)
2902 seq_putc(m, '\t');
2903
2904 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2905 mode->base.id, mode->name,
2906 mode->vrefresh, mode->clock,
2907 mode->hdisplay, mode->hsync_start,
2908 mode->hsync_end, mode->htotal,
2909 mode->vdisplay, mode->vsync_start,
2910 mode->vsync_end, mode->vtotal,
2911 mode->type, mode->flags);
2912}
2913
2914static void intel_encoder_info(struct seq_file *m,
2915 struct intel_crtc *intel_crtc,
2916 struct intel_encoder *intel_encoder)
2917{
9f25d007 2918 struct drm_info_node *node = m->private;
53f5e3ca
JB
2919 struct drm_device *dev = node->minor->dev;
2920 struct drm_crtc *crtc = &intel_crtc->base;
2921 struct intel_connector *intel_connector;
2922 struct drm_encoder *encoder;
2923
2924 encoder = &intel_encoder->base;
2925 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2926 encoder->base.id, encoder->name);
53f5e3ca
JB
2927 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2928 struct drm_connector *connector = &intel_connector->base;
2929 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2930 connector->base.id,
c23cc417 2931 connector->name,
53f5e3ca
JB
2932 drm_get_connector_status_name(connector->status));
2933 if (connector->status == connector_status_connected) {
2934 struct drm_display_mode *mode = &crtc->mode;
2935 seq_printf(m, ", mode:\n");
2936 intel_seq_print_mode(m, 2, mode);
2937 } else {
2938 seq_putc(m, '\n');
2939 }
2940 }
2941}
2942
2943static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2944{
9f25d007 2945 struct drm_info_node *node = m->private;
53f5e3ca
JB
2946 struct drm_device *dev = node->minor->dev;
2947 struct drm_crtc *crtc = &intel_crtc->base;
2948 struct intel_encoder *intel_encoder;
23a48d53
ML
2949 struct drm_plane_state *plane_state = crtc->primary->state;
2950 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2951
23a48d53 2952 if (fb)
5aa8a937 2953 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2954 fb->base.id, plane_state->src_x >> 16,
2955 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2956 else
2957 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2958 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2959 intel_encoder_info(m, intel_crtc, intel_encoder);
2960}
2961
2962static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2963{
2964 struct drm_display_mode *mode = panel->fixed_mode;
2965
2966 seq_printf(m, "\tfixed mode:\n");
2967 intel_seq_print_mode(m, 2, mode);
2968}
2969
2970static void intel_dp_info(struct seq_file *m,
2971 struct intel_connector *intel_connector)
2972{
2973 struct intel_encoder *intel_encoder = intel_connector->encoder;
2974 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2975
2976 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2977 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2978 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2979 intel_panel_info(m, &intel_connector->panel);
2980}
2981
2982static void intel_hdmi_info(struct seq_file *m,
2983 struct intel_connector *intel_connector)
2984{
2985 struct intel_encoder *intel_encoder = intel_connector->encoder;
2986 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2987
742f491d 2988 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2989}
2990
2991static void intel_lvds_info(struct seq_file *m,
2992 struct intel_connector *intel_connector)
2993{
2994 intel_panel_info(m, &intel_connector->panel);
2995}
2996
2997static void intel_connector_info(struct seq_file *m,
2998 struct drm_connector *connector)
2999{
3000 struct intel_connector *intel_connector = to_intel_connector(connector);
3001 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 3002 struct drm_display_mode *mode;
53f5e3ca
JB
3003
3004 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 3005 connector->base.id, connector->name,
53f5e3ca
JB
3006 drm_get_connector_status_name(connector->status));
3007 if (connector->status == connector_status_connected) {
3008 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3009 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3010 connector->display_info.width_mm,
3011 connector->display_info.height_mm);
3012 seq_printf(m, "\tsubpixel order: %s\n",
3013 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3014 seq_printf(m, "\tCEA rev: %d\n",
3015 connector->display_info.cea_rev);
3016 }
ee648a74
ML
3017
3018 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3019 return;
3020
3021 switch (connector->connector_type) {
3022 case DRM_MODE_CONNECTOR_DisplayPort:
3023 case DRM_MODE_CONNECTOR_eDP:
3024 intel_dp_info(m, intel_connector);
3025 break;
3026 case DRM_MODE_CONNECTOR_LVDS:
3027 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 3028 intel_lvds_info(m, intel_connector);
ee648a74
ML
3029 break;
3030 case DRM_MODE_CONNECTOR_HDMIA:
3031 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3032 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3033 intel_hdmi_info(m, intel_connector);
3034 break;
3035 default:
3036 break;
36cd7444 3037 }
53f5e3ca 3038
f103fc7d
JB
3039 seq_printf(m, "\tmodes:\n");
3040 list_for_each_entry(mode, &connector->modes, head)
3041 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3042}
3043
065f2ec2
CW
3044static bool cursor_active(struct drm_device *dev, int pipe)
3045{
fac5e23e 3046 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3047 u32 state;
3048
3049 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3050 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3051 else
5efb3e28 3052 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3053
3054 return state;
3055}
3056
3057static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3058{
fac5e23e 3059 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3060 u32 pos;
3061
5efb3e28 3062 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3063
3064 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3065 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3066 *x = -*x;
3067
3068 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3069 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3070 *y = -*y;
3071
3072 return cursor_active(dev, pipe);
3073}
3074
3abc4e09
RF
3075static const char *plane_type(enum drm_plane_type type)
3076{
3077 switch (type) {
3078 case DRM_PLANE_TYPE_OVERLAY:
3079 return "OVL";
3080 case DRM_PLANE_TYPE_PRIMARY:
3081 return "PRI";
3082 case DRM_PLANE_TYPE_CURSOR:
3083 return "CUR";
3084 /*
3085 * Deliberately omitting default: to generate compiler warnings
3086 * when a new drm_plane_type gets added.
3087 */
3088 }
3089
3090 return "unknown";
3091}
3092
3093static const char *plane_rotation(unsigned int rotation)
3094{
3095 static char buf[48];
3096 /*
3097 * According to doc only one DRM_ROTATE_ is allowed but this
3098 * will print them all to visualize if the values are misused
3099 */
3100 snprintf(buf, sizeof(buf),
3101 "%s%s%s%s%s%s(0x%08x)",
3102 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3103 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3104 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3105 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3106 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3107 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3108 rotation);
3109
3110 return buf;
3111}
3112
3113static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3114{
3115 struct drm_info_node *node = m->private;
3116 struct drm_device *dev = node->minor->dev;
3117 struct intel_plane *intel_plane;
3118
3119 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3120 struct drm_plane_state *state;
3121 struct drm_plane *plane = &intel_plane->base;
3122
3123 if (!plane->state) {
3124 seq_puts(m, "plane->state is NULL!\n");
3125 continue;
3126 }
3127
3128 state = plane->state;
3129
3130 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3131 plane->base.id,
3132 plane_type(intel_plane->base.type),
3133 state->crtc_x, state->crtc_y,
3134 state->crtc_w, state->crtc_h,
3135 (state->src_x >> 16),
3136 ((state->src_x & 0xffff) * 15625) >> 10,
3137 (state->src_y >> 16),
3138 ((state->src_y & 0xffff) * 15625) >> 10,
3139 (state->src_w >> 16),
3140 ((state->src_w & 0xffff) * 15625) >> 10,
3141 (state->src_h >> 16),
3142 ((state->src_h & 0xffff) * 15625) >> 10,
3143 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3144 plane_rotation(state->rotation));
3145 }
3146}
3147
3148static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3149{
3150 struct intel_crtc_state *pipe_config;
3151 int num_scalers = intel_crtc->num_scalers;
3152 int i;
3153
3154 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3155
3156 /* Not all platformas have a scaler */
3157 if (num_scalers) {
3158 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3159 num_scalers,
3160 pipe_config->scaler_state.scaler_users,
3161 pipe_config->scaler_state.scaler_id);
3162
3163 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3164 struct intel_scaler *sc =
3165 &pipe_config->scaler_state.scalers[i];
3166
3167 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3168 i, yesno(sc->in_use), sc->mode);
3169 }
3170 seq_puts(m, "\n");
3171 } else {
3172 seq_puts(m, "\tNo scalers available on this platform\n");
3173 }
3174}
3175
53f5e3ca
JB
3176static int i915_display_info(struct seq_file *m, void *unused)
3177{
9f25d007 3178 struct drm_info_node *node = m->private;
53f5e3ca 3179 struct drm_device *dev = node->minor->dev;
fac5e23e 3180 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2 3181 struct intel_crtc *crtc;
53f5e3ca
JB
3182 struct drm_connector *connector;
3183
b0e5ddf3 3184 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3185 drm_modeset_lock_all(dev);
3186 seq_printf(m, "CRTC info\n");
3187 seq_printf(m, "---------\n");
d3fcc808 3188 for_each_intel_crtc(dev, crtc) {
065f2ec2 3189 bool active;
f77076c9 3190 struct intel_crtc_state *pipe_config;
065f2ec2 3191 int x, y;
53f5e3ca 3192
f77076c9
ML
3193 pipe_config = to_intel_crtc_state(crtc->base.state);
3194
3abc4e09 3195 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3196 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3197 yesno(pipe_config->base.active),
3abc4e09
RF
3198 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3199 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3200
f77076c9 3201 if (pipe_config->base.active) {
065f2ec2
CW
3202 intel_crtc_info(m, crtc);
3203
a23dc658 3204 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3205 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3206 yesno(crtc->cursor_base),
3dd512fb
MR
3207 x, y, crtc->base.cursor->state->crtc_w,
3208 crtc->base.cursor->state->crtc_h,
57127efa 3209 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3210 intel_scaler_info(m, crtc);
3211 intel_plane_info(m, crtc);
a23dc658 3212 }
cace841c
DV
3213
3214 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3215 yesno(!crtc->cpu_fifo_underrun_disabled),
3216 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3217 }
3218
3219 seq_printf(m, "\n");
3220 seq_printf(m, "Connector info\n");
3221 seq_printf(m, "--------------\n");
3222 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3223 intel_connector_info(m, connector);
3224 }
3225 drm_modeset_unlock_all(dev);
b0e5ddf3 3226 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3227
3228 return 0;
3229}
3230
e04934cf
BW
3231static int i915_semaphore_status(struct seq_file *m, void *unused)
3232{
3233 struct drm_info_node *node = (struct drm_info_node *) m->private;
3234 struct drm_device *dev = node->minor->dev;
fac5e23e 3235 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3236 struct intel_engine_cs *engine;
e04934cf 3237 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3238 enum intel_engine_id id;
3239 int j, ret;
e04934cf 3240
39df9190 3241 if (!i915.semaphores) {
e04934cf
BW
3242 seq_puts(m, "Semaphores are disabled\n");
3243 return 0;
3244 }
3245
3246 ret = mutex_lock_interruptible(&dev->struct_mutex);
3247 if (ret)
3248 return ret;
03872064 3249 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3250
3251 if (IS_BROADWELL(dev)) {
3252 struct page *page;
3253 uint64_t *seqno;
3254
3255 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3256
3257 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3258 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3259 uint64_t offset;
3260
e2f80391 3261 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3262
3263 seq_puts(m, " Last signal:");
3264 for (j = 0; j < num_rings; j++) {
c3232b18 3265 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3266 seq_printf(m, "0x%08llx (0x%02llx) ",
3267 seqno[offset], offset * 8);
3268 }
3269 seq_putc(m, '\n');
3270
3271 seq_puts(m, " Last wait: ");
3272 for (j = 0; j < num_rings; j++) {
c3232b18 3273 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3274 seq_printf(m, "0x%08llx (0x%02llx) ",
3275 seqno[offset], offset * 8);
3276 }
3277 seq_putc(m, '\n');
3278
3279 }
3280 kunmap_atomic(seqno);
3281 } else {
3282 seq_puts(m, " Last signal:");
b4ac5afc 3283 for_each_engine(engine, dev_priv)
e04934cf
BW
3284 for (j = 0; j < num_rings; j++)
3285 seq_printf(m, "0x%08x\n",
e2f80391 3286 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3287 seq_putc(m, '\n');
3288 }
3289
3290 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3291 for_each_engine(engine, dev_priv) {
3292 for (j = 0; j < num_rings; j++)
e2f80391
TU
3293 seq_printf(m, " 0x%08x ",
3294 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3295 seq_putc(m, '\n');
3296 }
3297 seq_putc(m, '\n');
3298
03872064 3299 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3300 mutex_unlock(&dev->struct_mutex);
3301 return 0;
3302}
3303
728e29d7
DV
3304static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3305{
3306 struct drm_info_node *node = (struct drm_info_node *) m->private;
3307 struct drm_device *dev = node->minor->dev;
fac5e23e 3308 struct drm_i915_private *dev_priv = to_i915(dev);
728e29d7
DV
3309 int i;
3310
3311 drm_modeset_lock_all(dev);
3312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3313 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3314
3315 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3316 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3317 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3318 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3319 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3320 seq_printf(m, " dpll_md: 0x%08x\n",
3321 pll->config.hw_state.dpll_md);
3322 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3323 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3324 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3325 }
3326 drm_modeset_unlock_all(dev);
3327
3328 return 0;
3329}
3330
1ed1ef9d 3331static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3332{
3333 int i;
3334 int ret;
e2f80391 3335 struct intel_engine_cs *engine;
888b5995
AS
3336 struct drm_info_node *node = (struct drm_info_node *) m->private;
3337 struct drm_device *dev = node->minor->dev;
fac5e23e 3338 struct drm_i915_private *dev_priv = to_i915(dev);
33136b06 3339 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3340 enum intel_engine_id id;
888b5995 3341
888b5995
AS
3342 ret = mutex_lock_interruptible(&dev->struct_mutex);
3343 if (ret)
3344 return ret;
3345
3346 intel_runtime_pm_get(dev_priv);
3347
33136b06 3348 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3349 for_each_engine_id(engine, dev_priv, id)
33136b06 3350 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3351 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3352 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3353 i915_reg_t addr;
3354 u32 mask, value, read;
2fa60f6d 3355 bool ok;
888b5995 3356
33136b06
AS
3357 addr = workarounds->reg[i].addr;
3358 mask = workarounds->reg[i].mask;
3359 value = workarounds->reg[i].value;
2fa60f6d
MK
3360 read = I915_READ(addr);
3361 ok = (value & mask) == (read & mask);
3362 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3363 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3364 }
3365
3366 intel_runtime_pm_put(dev_priv);
3367 mutex_unlock(&dev->struct_mutex);
3368
3369 return 0;
3370}
3371
c5511e44
DL
3372static int i915_ddb_info(struct seq_file *m, void *unused)
3373{
3374 struct drm_info_node *node = m->private;
3375 struct drm_device *dev = node->minor->dev;
fac5e23e 3376 struct drm_i915_private *dev_priv = to_i915(dev);
c5511e44
DL
3377 struct skl_ddb_allocation *ddb;
3378 struct skl_ddb_entry *entry;
3379 enum pipe pipe;
3380 int plane;
3381
2fcffe19
DL
3382 if (INTEL_INFO(dev)->gen < 9)
3383 return 0;
3384
c5511e44
DL
3385 drm_modeset_lock_all(dev);
3386
3387 ddb = &dev_priv->wm.skl_hw.ddb;
3388
3389 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3390
3391 for_each_pipe(dev_priv, pipe) {
3392 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3393
dd740780 3394 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3395 entry = &ddb->plane[pipe][plane];
3396 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3397 entry->start, entry->end,
3398 skl_ddb_entry_size(entry));
3399 }
3400
4969d33e 3401 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3402 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3403 entry->end, skl_ddb_entry_size(entry));
3404 }
3405
3406 drm_modeset_unlock_all(dev);
3407
3408 return 0;
3409}
3410
a54746e3
VK
3411static void drrs_status_per_crtc(struct seq_file *m,
3412 struct drm_device *dev, struct intel_crtc *intel_crtc)
3413{
fac5e23e 3414 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3415 struct i915_drrs *drrs = &dev_priv->drrs;
3416 int vrefresh = 0;
26875fe5 3417 struct drm_connector *connector;
a54746e3 3418
26875fe5
ML
3419 drm_for_each_connector(connector, dev) {
3420 if (connector->state->crtc != &intel_crtc->base)
3421 continue;
3422
3423 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3424 }
3425
3426 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3427 seq_puts(m, "\tVBT: DRRS_type: Static");
3428 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3429 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3430 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3431 seq_puts(m, "\tVBT: DRRS_type: None");
3432 else
3433 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3434
3435 seq_puts(m, "\n\n");
3436
f77076c9 3437 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3438 struct intel_panel *panel;
3439
3440 mutex_lock(&drrs->mutex);
3441 /* DRRS Supported */
3442 seq_puts(m, "\tDRRS Supported: Yes\n");
3443
3444 /* disable_drrs() will make drrs->dp NULL */
3445 if (!drrs->dp) {
3446 seq_puts(m, "Idleness DRRS: Disabled");
3447 mutex_unlock(&drrs->mutex);
3448 return;
3449 }
3450
3451 panel = &drrs->dp->attached_connector->panel;
3452 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3453 drrs->busy_frontbuffer_bits);
3454
3455 seq_puts(m, "\n\t\t");
3456 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3457 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3458 vrefresh = panel->fixed_mode->vrefresh;
3459 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3460 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3461 vrefresh = panel->downclock_mode->vrefresh;
3462 } else {
3463 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3464 drrs->refresh_rate_type);
3465 mutex_unlock(&drrs->mutex);
3466 return;
3467 }
3468 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3469
3470 seq_puts(m, "\n\t\t");
3471 mutex_unlock(&drrs->mutex);
3472 } else {
3473 /* DRRS not supported. Print the VBT parameter*/
3474 seq_puts(m, "\tDRRS Supported : No");
3475 }
3476 seq_puts(m, "\n");
3477}
3478
3479static int i915_drrs_status(struct seq_file *m, void *unused)
3480{
3481 struct drm_info_node *node = m->private;
3482 struct drm_device *dev = node->minor->dev;
3483 struct intel_crtc *intel_crtc;
3484 int active_crtc_cnt = 0;
3485
26875fe5 3486 drm_modeset_lock_all(dev);
a54746e3 3487 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3488 if (intel_crtc->base.state->active) {
a54746e3
VK
3489 active_crtc_cnt++;
3490 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3491
3492 drrs_status_per_crtc(m, dev, intel_crtc);
3493 }
a54746e3 3494 }
26875fe5 3495 drm_modeset_unlock_all(dev);
a54746e3
VK
3496
3497 if (!active_crtc_cnt)
3498 seq_puts(m, "No active crtc found\n");
3499
3500 return 0;
3501}
3502
07144428
DL
3503struct pipe_crc_info {
3504 const char *name;
3505 struct drm_device *dev;
3506 enum pipe pipe;
3507};
3508
11bed958
DA
3509static int i915_dp_mst_info(struct seq_file *m, void *unused)
3510{
3511 struct drm_info_node *node = (struct drm_info_node *) m->private;
3512 struct drm_device *dev = node->minor->dev;
11bed958
DA
3513 struct intel_encoder *intel_encoder;
3514 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3515 struct drm_connector *connector;
3516
11bed958 3517 drm_modeset_lock_all(dev);
b6dabe3b
ML
3518 drm_for_each_connector(connector, dev) {
3519 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3520 continue;
b6dabe3b
ML
3521
3522 intel_encoder = intel_attached_encoder(connector);
3523 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3524 continue;
3525
3526 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3527 if (!intel_dig_port->dp.can_mst)
3528 continue;
b6dabe3b 3529
40ae80cc
JB
3530 seq_printf(m, "MST Source Port %c\n",
3531 port_name(intel_dig_port->port));
11bed958
DA
3532 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3533 }
3534 drm_modeset_unlock_all(dev);
3535 return 0;
3536}
3537
07144428
DL
3538static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3539{
be5c7a90 3540 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3541 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3542 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3543
7eb1c496
DV
3544 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3545 return -ENODEV;
3546
d538bbdf
DL
3547 spin_lock_irq(&pipe_crc->lock);
3548
3549 if (pipe_crc->opened) {
3550 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3551 return -EBUSY; /* already open */
3552 }
3553
d538bbdf 3554 pipe_crc->opened = true;
07144428
DL
3555 filep->private_data = inode->i_private;
3556
d538bbdf
DL
3557 spin_unlock_irq(&pipe_crc->lock);
3558
07144428
DL
3559 return 0;
3560}
3561
3562static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3563{
be5c7a90 3564 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3565 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3566 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3567
d538bbdf
DL
3568 spin_lock_irq(&pipe_crc->lock);
3569 pipe_crc->opened = false;
3570 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3571
07144428
DL
3572 return 0;
3573}
3574
3575/* (6 fields, 8 chars each, space separated (5) + '\n') */
3576#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3577/* account for \'0' */
3578#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3579
3580static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3581{
d538bbdf
DL
3582 assert_spin_locked(&pipe_crc->lock);
3583 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3584 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3585}
3586
3587static ssize_t
3588i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3589 loff_t *pos)
3590{
3591 struct pipe_crc_info *info = filep->private_data;
3592 struct drm_device *dev = info->dev;
fac5e23e 3593 struct drm_i915_private *dev_priv = to_i915(dev);
07144428
DL
3594 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3595 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3596 int n_entries;
07144428
DL
3597 ssize_t bytes_read;
3598
3599 /*
3600 * Don't allow user space to provide buffers not big enough to hold
3601 * a line of data.
3602 */
3603 if (count < PIPE_CRC_LINE_LEN)
3604 return -EINVAL;
3605
3606 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3607 return 0;
07144428
DL
3608
3609 /* nothing to read */
d538bbdf 3610 spin_lock_irq(&pipe_crc->lock);
07144428 3611 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3612 int ret;
3613
3614 if (filep->f_flags & O_NONBLOCK) {
3615 spin_unlock_irq(&pipe_crc->lock);
07144428 3616 return -EAGAIN;
d538bbdf 3617 }
07144428 3618
d538bbdf
DL
3619 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3620 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3621 if (ret) {
3622 spin_unlock_irq(&pipe_crc->lock);
3623 return ret;
3624 }
8bf1e9f1
SH
3625 }
3626
07144428 3627 /* We now have one or more entries to read */
9ad6d99f 3628 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3629
07144428 3630 bytes_read = 0;
9ad6d99f
VS
3631 while (n_entries > 0) {
3632 struct intel_pipe_crc_entry *entry =
3633 &pipe_crc->entries[pipe_crc->tail];
07144428 3634 int ret;
8bf1e9f1 3635
9ad6d99f
VS
3636 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3637 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3638 break;
3639
3640 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3641 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3642
07144428
DL
3643 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3644 "%8u %8x %8x %8x %8x %8x\n",
3645 entry->frame, entry->crc[0],
3646 entry->crc[1], entry->crc[2],
3647 entry->crc[3], entry->crc[4]);
3648
9ad6d99f
VS
3649 spin_unlock_irq(&pipe_crc->lock);
3650
3651 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3652 if (ret == PIPE_CRC_LINE_LEN)
3653 return -EFAULT;
b2c88f5b 3654
9ad6d99f
VS
3655 user_buf += PIPE_CRC_LINE_LEN;
3656 n_entries--;
3657
3658 spin_lock_irq(&pipe_crc->lock);
3659 }
8bf1e9f1 3660
d538bbdf
DL
3661 spin_unlock_irq(&pipe_crc->lock);
3662
07144428
DL
3663 return bytes_read;
3664}
3665
3666static const struct file_operations i915_pipe_crc_fops = {
3667 .owner = THIS_MODULE,
3668 .open = i915_pipe_crc_open,
3669 .read = i915_pipe_crc_read,
3670 .release = i915_pipe_crc_release,
3671};
3672
3673static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3674 {
3675 .name = "i915_pipe_A_crc",
3676 .pipe = PIPE_A,
3677 },
3678 {
3679 .name = "i915_pipe_B_crc",
3680 .pipe = PIPE_B,
3681 },
3682 {
3683 .name = "i915_pipe_C_crc",
3684 .pipe = PIPE_C,
3685 },
3686};
3687
3688static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3689 enum pipe pipe)
3690{
3691 struct drm_device *dev = minor->dev;
3692 struct dentry *ent;
3693 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3694
3695 info->dev = dev;
3696 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3697 &i915_pipe_crc_fops);
f3c5fe97
WY
3698 if (!ent)
3699 return -ENOMEM;
07144428
DL
3700
3701 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3702}
3703
e8dfcf78 3704static const char * const pipe_crc_sources[] = {
926321d5
DV
3705 "none",
3706 "plane1",
3707 "plane2",
3708 "pf",
5b3a856b 3709 "pipe",
3d099a05
DV
3710 "TV",
3711 "DP-B",
3712 "DP-C",
3713 "DP-D",
46a19188 3714 "auto",
926321d5
DV
3715};
3716
3717static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3718{
3719 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3720 return pipe_crc_sources[source];
3721}
3722
bd9db02f 3723static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3724{
3725 struct drm_device *dev = m->private;
fac5e23e 3726 struct drm_i915_private *dev_priv = to_i915(dev);
926321d5
DV
3727 int i;
3728
3729 for (i = 0; i < I915_MAX_PIPES; i++)
3730 seq_printf(m, "%c %s\n", pipe_name(i),
3731 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3732
3733 return 0;
3734}
3735
bd9db02f 3736static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3737{
3738 struct drm_device *dev = inode->i_private;
3739
bd9db02f 3740 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3741}
3742
46a19188 3743static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3744 uint32_t *val)
3745{
46a19188
DV
3746 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3747 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3748
3749 switch (*source) {
52f843f6
DV
3750 case INTEL_PIPE_CRC_SOURCE_PIPE:
3751 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3752 break;
3753 case INTEL_PIPE_CRC_SOURCE_NONE:
3754 *val = 0;
3755 break;
3756 default:
3757 return -EINVAL;
3758 }
3759
3760 return 0;
3761}
3762
46a19188
DV
3763static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3764 enum intel_pipe_crc_source *source)
3765{
3766 struct intel_encoder *encoder;
3767 struct intel_crtc *crtc;
26756809 3768 struct intel_digital_port *dig_port;
46a19188
DV
3769 int ret = 0;
3770
3771 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3772
6e9f798d 3773 drm_modeset_lock_all(dev);
b2784e15 3774 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3775 if (!encoder->base.crtc)
3776 continue;
3777
3778 crtc = to_intel_crtc(encoder->base.crtc);
3779
3780 if (crtc->pipe != pipe)
3781 continue;
3782
3783 switch (encoder->type) {
3784 case INTEL_OUTPUT_TVOUT:
3785 *source = INTEL_PIPE_CRC_SOURCE_TV;
3786 break;
cca0502b 3787 case INTEL_OUTPUT_DP:
46a19188 3788 case INTEL_OUTPUT_EDP:
26756809
DV
3789 dig_port = enc_to_dig_port(&encoder->base);
3790 switch (dig_port->port) {
3791 case PORT_B:
3792 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3793 break;
3794 case PORT_C:
3795 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3796 break;
3797 case PORT_D:
3798 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3799 break;
3800 default:
3801 WARN(1, "nonexisting DP port %c\n",
3802 port_name(dig_port->port));
3803 break;
3804 }
46a19188 3805 break;
6847d71b
PZ
3806 default:
3807 break;
46a19188
DV
3808 }
3809 }
6e9f798d 3810 drm_modeset_unlock_all(dev);
46a19188
DV
3811
3812 return ret;
3813}
3814
3815static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3816 enum pipe pipe,
3817 enum intel_pipe_crc_source *source,
7ac0129b
DV
3818 uint32_t *val)
3819{
fac5e23e 3820 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3821 bool need_stable_symbols = false;
3822
46a19188
DV
3823 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3824 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3825 if (ret)
3826 return ret;
3827 }
3828
3829 switch (*source) {
7ac0129b
DV
3830 case INTEL_PIPE_CRC_SOURCE_PIPE:
3831 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3832 break;
3833 case INTEL_PIPE_CRC_SOURCE_DP_B:
3834 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3835 need_stable_symbols = true;
7ac0129b
DV
3836 break;
3837 case INTEL_PIPE_CRC_SOURCE_DP_C:
3838 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3839 need_stable_symbols = true;
7ac0129b 3840 break;
2be57922
VS
3841 case INTEL_PIPE_CRC_SOURCE_DP_D:
3842 if (!IS_CHERRYVIEW(dev))
3843 return -EINVAL;
3844 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3845 need_stable_symbols = true;
3846 break;
7ac0129b
DV
3847 case INTEL_PIPE_CRC_SOURCE_NONE:
3848 *val = 0;
3849 break;
3850 default:
3851 return -EINVAL;
3852 }
3853
8d2f24ca
DV
3854 /*
3855 * When the pipe CRC tap point is after the transcoders we need
3856 * to tweak symbol-level features to produce a deterministic series of
3857 * symbols for a given frame. We need to reset those features only once
3858 * a frame (instead of every nth symbol):
3859 * - DC-balance: used to ensure a better clock recovery from the data
3860 * link (SDVO)
3861 * - DisplayPort scrambling: used for EMI reduction
3862 */
3863 if (need_stable_symbols) {
3864 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3865
8d2f24ca 3866 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3867 switch (pipe) {
3868 case PIPE_A:
8d2f24ca 3869 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3870 break;
3871 case PIPE_B:
8d2f24ca 3872 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3873 break;
3874 case PIPE_C:
3875 tmp |= PIPE_C_SCRAMBLE_RESET;
3876 break;
3877 default:
3878 return -EINVAL;
3879 }
8d2f24ca
DV
3880 I915_WRITE(PORT_DFT2_G4X, tmp);
3881 }
3882
7ac0129b
DV
3883 return 0;
3884}
3885
4b79ebf7 3886static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3887 enum pipe pipe,
3888 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3889 uint32_t *val)
3890{
fac5e23e 3891 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3892 bool need_stable_symbols = false;
3893
46a19188
DV
3894 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3895 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3896 if (ret)
3897 return ret;
3898 }
3899
3900 switch (*source) {
4b79ebf7
DV
3901 case INTEL_PIPE_CRC_SOURCE_PIPE:
3902 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3903 break;
3904 case INTEL_PIPE_CRC_SOURCE_TV:
3905 if (!SUPPORTS_TV(dev))
3906 return -EINVAL;
3907 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3908 break;
3909 case INTEL_PIPE_CRC_SOURCE_DP_B:
3910 if (!IS_G4X(dev))
3911 return -EINVAL;
3912 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3913 need_stable_symbols = true;
4b79ebf7
DV
3914 break;
3915 case INTEL_PIPE_CRC_SOURCE_DP_C:
3916 if (!IS_G4X(dev))
3917 return -EINVAL;
3918 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3919 need_stable_symbols = true;
4b79ebf7
DV
3920 break;
3921 case INTEL_PIPE_CRC_SOURCE_DP_D:
3922 if (!IS_G4X(dev))
3923 return -EINVAL;
3924 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3925 need_stable_symbols = true;
4b79ebf7
DV
3926 break;
3927 case INTEL_PIPE_CRC_SOURCE_NONE:
3928 *val = 0;
3929 break;
3930 default:
3931 return -EINVAL;
3932 }
3933
84093603
DV
3934 /*
3935 * When the pipe CRC tap point is after the transcoders we need
3936 * to tweak symbol-level features to produce a deterministic series of
3937 * symbols for a given frame. We need to reset those features only once
3938 * a frame (instead of every nth symbol):
3939 * - DC-balance: used to ensure a better clock recovery from the data
3940 * link (SDVO)
3941 * - DisplayPort scrambling: used for EMI reduction
3942 */
3943 if (need_stable_symbols) {
3944 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3945
3946 WARN_ON(!IS_G4X(dev));
3947
3948 I915_WRITE(PORT_DFT_I9XX,
3949 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3950
3951 if (pipe == PIPE_A)
3952 tmp |= PIPE_A_SCRAMBLE_RESET;
3953 else
3954 tmp |= PIPE_B_SCRAMBLE_RESET;
3955
3956 I915_WRITE(PORT_DFT2_G4X, tmp);
3957 }
3958
4b79ebf7
DV
3959 return 0;
3960}
3961
8d2f24ca
DV
3962static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3963 enum pipe pipe)
3964{
fac5e23e 3965 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3966 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3967
eb736679
VS
3968 switch (pipe) {
3969 case PIPE_A:
8d2f24ca 3970 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3971 break;
3972 case PIPE_B:
8d2f24ca 3973 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3974 break;
3975 case PIPE_C:
3976 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3977 break;
3978 default:
3979 return;
3980 }
8d2f24ca
DV
3981 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3982 tmp &= ~DC_BALANCE_RESET_VLV;
3983 I915_WRITE(PORT_DFT2_G4X, tmp);
3984
3985}
3986
84093603
DV
3987static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3988 enum pipe pipe)
3989{
fac5e23e 3990 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3991 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3992
3993 if (pipe == PIPE_A)
3994 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3995 else
3996 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3997 I915_WRITE(PORT_DFT2_G4X, tmp);
3998
3999 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4000 I915_WRITE(PORT_DFT_I9XX,
4001 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4002 }
4003}
4004
46a19188 4005static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
4006 uint32_t *val)
4007{
46a19188
DV
4008 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4009 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4010
4011 switch (*source) {
5b3a856b
DV
4012 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4013 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4014 break;
4015 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4016 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4017 break;
5b3a856b
DV
4018 case INTEL_PIPE_CRC_SOURCE_PIPE:
4019 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4020 break;
3d099a05 4021 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4022 *val = 0;
4023 break;
3d099a05
DV
4024 default:
4025 return -EINVAL;
5b3a856b
DV
4026 }
4027
4028 return 0;
4029}
4030
c4e2d043 4031static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51 4032{
fac5e23e 4033 struct drm_i915_private *dev_priv = to_i915(dev);
fabf6e51
DV
4034 struct intel_crtc *crtc =
4035 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4036 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4037 struct drm_atomic_state *state;
4038 int ret = 0;
fabf6e51
DV
4039
4040 drm_modeset_lock_all(dev);
c4e2d043
ML
4041 state = drm_atomic_state_alloc(dev);
4042 if (!state) {
4043 ret = -ENOMEM;
4044 goto out;
fabf6e51 4045 }
fabf6e51 4046
c4e2d043
ML
4047 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4048 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4049 if (IS_ERR(pipe_config)) {
4050 ret = PTR_ERR(pipe_config);
4051 goto out;
4052 }
fabf6e51 4053
c4e2d043
ML
4054 pipe_config->pch_pfit.force_thru = enable;
4055 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4056 pipe_config->pch_pfit.enabled != enable)
4057 pipe_config->base.connectors_changed = true;
1b509259 4058
c4e2d043
ML
4059 ret = drm_atomic_commit(state);
4060out:
fabf6e51 4061 drm_modeset_unlock_all(dev);
c4e2d043
ML
4062 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4063 if (ret)
4064 drm_atomic_state_free(state);
fabf6e51
DV
4065}
4066
4067static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4068 enum pipe pipe,
4069 enum intel_pipe_crc_source *source,
5b3a856b
DV
4070 uint32_t *val)
4071{
46a19188
DV
4072 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4073 *source = INTEL_PIPE_CRC_SOURCE_PF;
4074
4075 switch (*source) {
5b3a856b
DV
4076 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4077 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4078 break;
4079 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4080 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4081 break;
4082 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4083 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4084 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4085
5b3a856b
DV
4086 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4087 break;
3d099a05 4088 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4089 *val = 0;
4090 break;
3d099a05
DV
4091 default:
4092 return -EINVAL;
5b3a856b
DV
4093 }
4094
4095 return 0;
4096}
4097
926321d5
DV
4098static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4099 enum intel_pipe_crc_source source)
4100{
fac5e23e 4101 struct drm_i915_private *dev_priv = to_i915(dev);
cc3da175 4102 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4103 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4104 pipe));
e129649b 4105 enum intel_display_power_domain power_domain;
432f3342 4106 u32 val = 0; /* shut up gcc */
5b3a856b 4107 int ret;
926321d5 4108
cc3da175
DL
4109 if (pipe_crc->source == source)
4110 return 0;
4111
ae676fcd
DL
4112 /* forbid changing the source without going back to 'none' */
4113 if (pipe_crc->source && source)
4114 return -EINVAL;
4115
e129649b
ID
4116 power_domain = POWER_DOMAIN_PIPE(pipe);
4117 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4118 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4119 return -EIO;
4120 }
4121
52f843f6 4122 if (IS_GEN2(dev))
46a19188 4123 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4124 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4125 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4126 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4127 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4128 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4129 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4130 else
fabf6e51 4131 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4132
4133 if (ret != 0)
e129649b 4134 goto out;
5b3a856b 4135
4b584369
DL
4136 /* none -> real source transition */
4137 if (source) {
4252fbc3
VS
4138 struct intel_pipe_crc_entry *entries;
4139
7cd6ccff
DL
4140 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4141 pipe_name(pipe), pipe_crc_source_name(source));
4142
3cf54b34
VS
4143 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4144 sizeof(pipe_crc->entries[0]),
4252fbc3 4145 GFP_KERNEL);
e129649b
ID
4146 if (!entries) {
4147 ret = -ENOMEM;
4148 goto out;
4149 }
e5f75aca 4150
8c740dce
PZ
4151 /*
4152 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4153 * enabled and disabled dynamically based on package C states,
4154 * user space can't make reliable use of the CRCs, so let's just
4155 * completely disable it.
4156 */
4157 hsw_disable_ips(crtc);
4158
d538bbdf 4159 spin_lock_irq(&pipe_crc->lock);
64387b61 4160 kfree(pipe_crc->entries);
4252fbc3 4161 pipe_crc->entries = entries;
d538bbdf
DL
4162 pipe_crc->head = 0;
4163 pipe_crc->tail = 0;
4164 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4165 }
4166
cc3da175 4167 pipe_crc->source = source;
926321d5 4168
926321d5
DV
4169 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4170 POSTING_READ(PIPE_CRC_CTL(pipe));
4171
e5f75aca
DL
4172 /* real source -> none transition */
4173 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4174 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4175 struct intel_crtc *crtc =
4176 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4177
7cd6ccff
DL
4178 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4179 pipe_name(pipe));
4180
a33d7105 4181 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4182 if (crtc->base.state->active)
a33d7105
DV
4183 intel_wait_for_vblank(dev, pipe);
4184 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4185
d538bbdf
DL
4186 spin_lock_irq(&pipe_crc->lock);
4187 entries = pipe_crc->entries;
e5f75aca 4188 pipe_crc->entries = NULL;
9ad6d99f
VS
4189 pipe_crc->head = 0;
4190 pipe_crc->tail = 0;
d538bbdf
DL
4191 spin_unlock_irq(&pipe_crc->lock);
4192
4193 kfree(entries);
84093603
DV
4194
4195 if (IS_G4X(dev))
4196 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4197 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4198 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4199 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4200 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4201
4202 hsw_enable_ips(crtc);
e5f75aca
DL
4203 }
4204
e129649b
ID
4205 ret = 0;
4206
4207out:
4208 intel_display_power_put(dev_priv, power_domain);
4209
4210 return ret;
926321d5
DV
4211}
4212
4213/*
4214 * Parse pipe CRC command strings:
b94dec87
DL
4215 * command: wsp* object wsp+ name wsp+ source wsp*
4216 * object: 'pipe'
4217 * name: (A | B | C)
926321d5
DV
4218 * source: (none | plane1 | plane2 | pf)
4219 * wsp: (#0x20 | #0x9 | #0xA)+
4220 *
4221 * eg.:
b94dec87
DL
4222 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4223 * "pipe A none" -> Stop CRC
926321d5 4224 */
bd9db02f 4225static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4226{
4227 int n_words = 0;
4228
4229 while (*buf) {
4230 char *end;
4231
4232 /* skip leading white space */
4233 buf = skip_spaces(buf);
4234 if (!*buf)
4235 break; /* end of buffer */
4236
4237 /* find end of word */
4238 for (end = buf; *end && !isspace(*end); end++)
4239 ;
4240
4241 if (n_words == max_words) {
4242 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4243 max_words);
4244 return -EINVAL; /* ran out of words[] before bytes */
4245 }
4246
4247 if (*end)
4248 *end++ = '\0';
4249 words[n_words++] = buf;
4250 buf = end;
4251 }
4252
4253 return n_words;
4254}
4255
b94dec87
DL
4256enum intel_pipe_crc_object {
4257 PIPE_CRC_OBJECT_PIPE,
4258};
4259
e8dfcf78 4260static const char * const pipe_crc_objects[] = {
b94dec87
DL
4261 "pipe",
4262};
4263
4264static int
bd9db02f 4265display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4266{
4267 int i;
4268
4269 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4270 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4271 *o = i;
b94dec87
DL
4272 return 0;
4273 }
4274
4275 return -EINVAL;
4276}
4277
bd9db02f 4278static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4279{
4280 const char name = buf[0];
4281
4282 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4283 return -EINVAL;
4284
4285 *pipe = name - 'A';
4286
4287 return 0;
4288}
4289
4290static int
bd9db02f 4291display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4292{
4293 int i;
4294
4295 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4296 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4297 *s = i;
926321d5
DV
4298 return 0;
4299 }
4300
4301 return -EINVAL;
4302}
4303
bd9db02f 4304static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4305{
b94dec87 4306#define N_WORDS 3
926321d5 4307 int n_words;
b94dec87 4308 char *words[N_WORDS];
926321d5 4309 enum pipe pipe;
b94dec87 4310 enum intel_pipe_crc_object object;
926321d5
DV
4311 enum intel_pipe_crc_source source;
4312
bd9db02f 4313 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4314 if (n_words != N_WORDS) {
4315 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4316 N_WORDS);
4317 return -EINVAL;
4318 }
4319
bd9db02f 4320 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4321 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4322 return -EINVAL;
4323 }
4324
bd9db02f 4325 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4326 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4327 return -EINVAL;
4328 }
4329
bd9db02f 4330 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4331 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4332 return -EINVAL;
4333 }
4334
4335 return pipe_crc_set_source(dev, pipe, source);
4336}
4337
bd9db02f
DL
4338static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4339 size_t len, loff_t *offp)
926321d5
DV
4340{
4341 struct seq_file *m = file->private_data;
4342 struct drm_device *dev = m->private;
4343 char *tmpbuf;
4344 int ret;
4345
4346 if (len == 0)
4347 return 0;
4348
4349 if (len > PAGE_SIZE - 1) {
4350 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4351 PAGE_SIZE);
4352 return -E2BIG;
4353 }
4354
4355 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4356 if (!tmpbuf)
4357 return -ENOMEM;
4358
4359 if (copy_from_user(tmpbuf, ubuf, len)) {
4360 ret = -EFAULT;
4361 goto out;
4362 }
4363 tmpbuf[len] = '\0';
4364
bd9db02f 4365 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4366
4367out:
4368 kfree(tmpbuf);
4369 if (ret < 0)
4370 return ret;
4371
4372 *offp += len;
4373 return len;
4374}
4375
bd9db02f 4376static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4377 .owner = THIS_MODULE,
bd9db02f 4378 .open = display_crc_ctl_open,
926321d5
DV
4379 .read = seq_read,
4380 .llseek = seq_lseek,
4381 .release = single_release,
bd9db02f 4382 .write = display_crc_ctl_write
926321d5
DV
4383};
4384
eb3394fa
TP
4385static ssize_t i915_displayport_test_active_write(struct file *file,
4386 const char __user *ubuf,
4387 size_t len, loff_t *offp)
4388{
4389 char *input_buffer;
4390 int status = 0;
eb3394fa
TP
4391 struct drm_device *dev;
4392 struct drm_connector *connector;
4393 struct list_head *connector_list;
4394 struct intel_dp *intel_dp;
4395 int val = 0;
4396
9aaffa34 4397 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4398
eb3394fa
TP
4399 connector_list = &dev->mode_config.connector_list;
4400
4401 if (len == 0)
4402 return 0;
4403
4404 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4405 if (!input_buffer)
4406 return -ENOMEM;
4407
4408 if (copy_from_user(input_buffer, ubuf, len)) {
4409 status = -EFAULT;
4410 goto out;
4411 }
4412
4413 input_buffer[len] = '\0';
4414 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4415
4416 list_for_each_entry(connector, connector_list, head) {
4417
4418 if (connector->connector_type !=
4419 DRM_MODE_CONNECTOR_DisplayPort)
4420 continue;
4421
b8bb08ec 4422 if (connector->status == connector_status_connected &&
eb3394fa
TP
4423 connector->encoder != NULL) {
4424 intel_dp = enc_to_intel_dp(connector->encoder);
4425 status = kstrtoint(input_buffer, 10, &val);
4426 if (status < 0)
4427 goto out;
4428 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4429 /* To prevent erroneous activation of the compliance
4430 * testing code, only accept an actual value of 1 here
4431 */
4432 if (val == 1)
4433 intel_dp->compliance_test_active = 1;
4434 else
4435 intel_dp->compliance_test_active = 0;
4436 }
4437 }
4438out:
4439 kfree(input_buffer);
4440 if (status < 0)
4441 return status;
4442
4443 *offp += len;
4444 return len;
4445}
4446
4447static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4448{
4449 struct drm_device *dev = m->private;
4450 struct drm_connector *connector;
4451 struct list_head *connector_list = &dev->mode_config.connector_list;
4452 struct intel_dp *intel_dp;
4453
eb3394fa
TP
4454 list_for_each_entry(connector, connector_list, head) {
4455
4456 if (connector->connector_type !=
4457 DRM_MODE_CONNECTOR_DisplayPort)
4458 continue;
4459
4460 if (connector->status == connector_status_connected &&
4461 connector->encoder != NULL) {
4462 intel_dp = enc_to_intel_dp(connector->encoder);
4463 if (intel_dp->compliance_test_active)
4464 seq_puts(m, "1");
4465 else
4466 seq_puts(m, "0");
4467 } else
4468 seq_puts(m, "0");
4469 }
4470
4471 return 0;
4472}
4473
4474static int i915_displayport_test_active_open(struct inode *inode,
4475 struct file *file)
4476{
4477 struct drm_device *dev = inode->i_private;
4478
4479 return single_open(file, i915_displayport_test_active_show, dev);
4480}
4481
4482static const struct file_operations i915_displayport_test_active_fops = {
4483 .owner = THIS_MODULE,
4484 .open = i915_displayport_test_active_open,
4485 .read = seq_read,
4486 .llseek = seq_lseek,
4487 .release = single_release,
4488 .write = i915_displayport_test_active_write
4489};
4490
4491static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4492{
4493 struct drm_device *dev = m->private;
4494 struct drm_connector *connector;
4495 struct list_head *connector_list = &dev->mode_config.connector_list;
4496 struct intel_dp *intel_dp;
4497
eb3394fa
TP
4498 list_for_each_entry(connector, connector_list, head) {
4499
4500 if (connector->connector_type !=
4501 DRM_MODE_CONNECTOR_DisplayPort)
4502 continue;
4503
4504 if (connector->status == connector_status_connected &&
4505 connector->encoder != NULL) {
4506 intel_dp = enc_to_intel_dp(connector->encoder);
4507 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4508 } else
4509 seq_puts(m, "0");
4510 }
4511
4512 return 0;
4513}
4514static int i915_displayport_test_data_open(struct inode *inode,
4515 struct file *file)
4516{
4517 struct drm_device *dev = inode->i_private;
4518
4519 return single_open(file, i915_displayport_test_data_show, dev);
4520}
4521
4522static const struct file_operations i915_displayport_test_data_fops = {
4523 .owner = THIS_MODULE,
4524 .open = i915_displayport_test_data_open,
4525 .read = seq_read,
4526 .llseek = seq_lseek,
4527 .release = single_release
4528};
4529
4530static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4531{
4532 struct drm_device *dev = m->private;
4533 struct drm_connector *connector;
4534 struct list_head *connector_list = &dev->mode_config.connector_list;
4535 struct intel_dp *intel_dp;
4536
eb3394fa
TP
4537 list_for_each_entry(connector, connector_list, head) {
4538
4539 if (connector->connector_type !=
4540 DRM_MODE_CONNECTOR_DisplayPort)
4541 continue;
4542
4543 if (connector->status == connector_status_connected &&
4544 connector->encoder != NULL) {
4545 intel_dp = enc_to_intel_dp(connector->encoder);
4546 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4547 } else
4548 seq_puts(m, "0");
4549 }
4550
4551 return 0;
4552}
4553
4554static int i915_displayport_test_type_open(struct inode *inode,
4555 struct file *file)
4556{
4557 struct drm_device *dev = inode->i_private;
4558
4559 return single_open(file, i915_displayport_test_type_show, dev);
4560}
4561
4562static const struct file_operations i915_displayport_test_type_fops = {
4563 .owner = THIS_MODULE,
4564 .open = i915_displayport_test_type_open,
4565 .read = seq_read,
4566 .llseek = seq_lseek,
4567 .release = single_release
4568};
4569
97e94b22 4570static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4571{
4572 struct drm_device *dev = m->private;
369a1342 4573 int level;
de38b95c
VS
4574 int num_levels;
4575
4576 if (IS_CHERRYVIEW(dev))
4577 num_levels = 3;
4578 else if (IS_VALLEYVIEW(dev))
4579 num_levels = 1;
4580 else
4581 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4582
4583 drm_modeset_lock_all(dev);
4584
4585 for (level = 0; level < num_levels; level++) {
4586 unsigned int latency = wm[level];
4587
97e94b22
DL
4588 /*
4589 * - WM1+ latency values in 0.5us units
de38b95c 4590 * - latencies are in us on gen9/vlv/chv
97e94b22 4591 */
666a4537
WB
4592 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4593 IS_CHERRYVIEW(dev))
97e94b22
DL
4594 latency *= 10;
4595 else if (level > 0)
369a1342
VS
4596 latency *= 5;
4597
4598 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4599 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4600 }
4601
4602 drm_modeset_unlock_all(dev);
4603}
4604
4605static int pri_wm_latency_show(struct seq_file *m, void *data)
4606{
4607 struct drm_device *dev = m->private;
fac5e23e 4608 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4609 const uint16_t *latencies;
4610
4611 if (INTEL_INFO(dev)->gen >= 9)
4612 latencies = dev_priv->wm.skl_latency;
4613 else
4614 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4615
97e94b22 4616 wm_latency_show(m, latencies);
369a1342
VS
4617
4618 return 0;
4619}
4620
4621static int spr_wm_latency_show(struct seq_file *m, void *data)
4622{
4623 struct drm_device *dev = m->private;
fac5e23e 4624 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4625 const uint16_t *latencies;
4626
4627 if (INTEL_INFO(dev)->gen >= 9)
4628 latencies = dev_priv->wm.skl_latency;
4629 else
4630 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4631
97e94b22 4632 wm_latency_show(m, latencies);
369a1342
VS
4633
4634 return 0;
4635}
4636
4637static int cur_wm_latency_show(struct seq_file *m, void *data)
4638{
4639 struct drm_device *dev = m->private;
fac5e23e 4640 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4641 const uint16_t *latencies;
4642
4643 if (INTEL_INFO(dev)->gen >= 9)
4644 latencies = dev_priv->wm.skl_latency;
4645 else
4646 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4647
97e94b22 4648 wm_latency_show(m, latencies);
369a1342
VS
4649
4650 return 0;
4651}
4652
4653static int pri_wm_latency_open(struct inode *inode, struct file *file)
4654{
4655 struct drm_device *dev = inode->i_private;
4656
de38b95c 4657 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4658 return -ENODEV;
4659
4660 return single_open(file, pri_wm_latency_show, dev);
4661}
4662
4663static int spr_wm_latency_open(struct inode *inode, struct file *file)
4664{
4665 struct drm_device *dev = inode->i_private;
4666
9ad0257c 4667 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4668 return -ENODEV;
4669
4670 return single_open(file, spr_wm_latency_show, dev);
4671}
4672
4673static int cur_wm_latency_open(struct inode *inode, struct file *file)
4674{
4675 struct drm_device *dev = inode->i_private;
4676
9ad0257c 4677 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4678 return -ENODEV;
4679
4680 return single_open(file, cur_wm_latency_show, dev);
4681}
4682
4683static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4684 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4685{
4686 struct seq_file *m = file->private_data;
4687 struct drm_device *dev = m->private;
97e94b22 4688 uint16_t new[8] = { 0 };
de38b95c 4689 int num_levels;
369a1342
VS
4690 int level;
4691 int ret;
4692 char tmp[32];
4693
de38b95c
VS
4694 if (IS_CHERRYVIEW(dev))
4695 num_levels = 3;
4696 else if (IS_VALLEYVIEW(dev))
4697 num_levels = 1;
4698 else
4699 num_levels = ilk_wm_max_level(dev) + 1;
4700
369a1342
VS
4701 if (len >= sizeof(tmp))
4702 return -EINVAL;
4703
4704 if (copy_from_user(tmp, ubuf, len))
4705 return -EFAULT;
4706
4707 tmp[len] = '\0';
4708
97e94b22
DL
4709 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4710 &new[0], &new[1], &new[2], &new[3],
4711 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4712 if (ret != num_levels)
4713 return -EINVAL;
4714
4715 drm_modeset_lock_all(dev);
4716
4717 for (level = 0; level < num_levels; level++)
4718 wm[level] = new[level];
4719
4720 drm_modeset_unlock_all(dev);
4721
4722 return len;
4723}
4724
4725
4726static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4727 size_t len, loff_t *offp)
4728{
4729 struct seq_file *m = file->private_data;
4730 struct drm_device *dev = m->private;
fac5e23e 4731 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4732 uint16_t *latencies;
369a1342 4733
97e94b22
DL
4734 if (INTEL_INFO(dev)->gen >= 9)
4735 latencies = dev_priv->wm.skl_latency;
4736 else
4737 latencies = to_i915(dev)->wm.pri_latency;
4738
4739 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4740}
4741
4742static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4743 size_t len, loff_t *offp)
4744{
4745 struct seq_file *m = file->private_data;
4746 struct drm_device *dev = m->private;
fac5e23e 4747 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4748 uint16_t *latencies;
369a1342 4749
97e94b22
DL
4750 if (INTEL_INFO(dev)->gen >= 9)
4751 latencies = dev_priv->wm.skl_latency;
4752 else
4753 latencies = to_i915(dev)->wm.spr_latency;
4754
4755 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4756}
4757
4758static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4759 size_t len, loff_t *offp)
4760{
4761 struct seq_file *m = file->private_data;
4762 struct drm_device *dev = m->private;
fac5e23e 4763 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4764 uint16_t *latencies;
4765
4766 if (INTEL_INFO(dev)->gen >= 9)
4767 latencies = dev_priv->wm.skl_latency;
4768 else
4769 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4770
97e94b22 4771 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4772}
4773
4774static const struct file_operations i915_pri_wm_latency_fops = {
4775 .owner = THIS_MODULE,
4776 .open = pri_wm_latency_open,
4777 .read = seq_read,
4778 .llseek = seq_lseek,
4779 .release = single_release,
4780 .write = pri_wm_latency_write
4781};
4782
4783static const struct file_operations i915_spr_wm_latency_fops = {
4784 .owner = THIS_MODULE,
4785 .open = spr_wm_latency_open,
4786 .read = seq_read,
4787 .llseek = seq_lseek,
4788 .release = single_release,
4789 .write = spr_wm_latency_write
4790};
4791
4792static const struct file_operations i915_cur_wm_latency_fops = {
4793 .owner = THIS_MODULE,
4794 .open = cur_wm_latency_open,
4795 .read = seq_read,
4796 .llseek = seq_lseek,
4797 .release = single_release,
4798 .write = cur_wm_latency_write
4799};
4800
647416f9
KC
4801static int
4802i915_wedged_get(void *data, u64 *val)
f3cd474b 4803{
647416f9 4804 struct drm_device *dev = data;
fac5e23e 4805 struct drm_i915_private *dev_priv = to_i915(dev);
f3cd474b 4806
d98c52cf 4807 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4808
647416f9 4809 return 0;
f3cd474b
CW
4810}
4811
647416f9
KC
4812static int
4813i915_wedged_set(void *data, u64 val)
f3cd474b 4814{
647416f9 4815 struct drm_device *dev = data;
fac5e23e 4816 struct drm_i915_private *dev_priv = to_i915(dev);
d46c0517 4817
b8d24a06
MK
4818 /*
4819 * There is no safeguard against this debugfs entry colliding
4820 * with the hangcheck calling same i915_handle_error() in
4821 * parallel, causing an explosion. For now we assume that the
4822 * test harness is responsible enough not to inject gpu hangs
4823 * while it is writing to 'i915_wedged'
4824 */
4825
d98c52cf 4826 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4827 return -EAGAIN;
4828
d46c0517 4829 intel_runtime_pm_get(dev_priv);
f3cd474b 4830
c033666a 4831 i915_handle_error(dev_priv, val,
58174462 4832 "Manually setting wedged to %llu", val);
d46c0517
ID
4833
4834 intel_runtime_pm_put(dev_priv);
4835
647416f9 4836 return 0;
f3cd474b
CW
4837}
4838
647416f9
KC
4839DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4840 i915_wedged_get, i915_wedged_set,
3a3b4f98 4841 "%llu\n");
f3cd474b 4842
094f9a54
CW
4843static int
4844i915_ring_missed_irq_get(void *data, u64 *val)
4845{
4846 struct drm_device *dev = data;
fac5e23e 4847 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4848
4849 *val = dev_priv->gpu_error.missed_irq_rings;
4850 return 0;
4851}
4852
4853static int
4854i915_ring_missed_irq_set(void *data, u64 val)
4855{
4856 struct drm_device *dev = data;
fac5e23e 4857 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4858 int ret;
4859
4860 /* Lock against concurrent debugfs callers */
4861 ret = mutex_lock_interruptible(&dev->struct_mutex);
4862 if (ret)
4863 return ret;
4864 dev_priv->gpu_error.missed_irq_rings = val;
4865 mutex_unlock(&dev->struct_mutex);
4866
4867 return 0;
4868}
4869
4870DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4871 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4872 "0x%08llx\n");
4873
4874static int
4875i915_ring_test_irq_get(void *data, u64 *val)
4876{
4877 struct drm_device *dev = data;
fac5e23e 4878 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4879
4880 *val = dev_priv->gpu_error.test_irq_rings;
4881
4882 return 0;
4883}
4884
4885static int
4886i915_ring_test_irq_set(void *data, u64 val)
4887{
4888 struct drm_device *dev = data;
fac5e23e 4889 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54 4890
3a122c27 4891 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4892 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4893 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4894
4895 return 0;
4896}
4897
4898DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4899 i915_ring_test_irq_get, i915_ring_test_irq_set,
4900 "0x%08llx\n");
4901
dd624afd
CW
4902#define DROP_UNBOUND 0x1
4903#define DROP_BOUND 0x2
4904#define DROP_RETIRE 0x4
4905#define DROP_ACTIVE 0x8
4906#define DROP_ALL (DROP_UNBOUND | \
4907 DROP_BOUND | \
4908 DROP_RETIRE | \
4909 DROP_ACTIVE)
647416f9
KC
4910static int
4911i915_drop_caches_get(void *data, u64 *val)
dd624afd 4912{
647416f9 4913 *val = DROP_ALL;
dd624afd 4914
647416f9 4915 return 0;
dd624afd
CW
4916}
4917
647416f9
KC
4918static int
4919i915_drop_caches_set(void *data, u64 val)
dd624afd 4920{
647416f9 4921 struct drm_device *dev = data;
fac5e23e 4922 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4923 int ret;
dd624afd 4924
2f9fe5ff 4925 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4926
4927 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4928 * on ioctls on -EAGAIN. */
4929 ret = mutex_lock_interruptible(&dev->struct_mutex);
4930 if (ret)
4931 return ret;
4932
4933 if (val & DROP_ACTIVE) {
6e5a5beb 4934 ret = i915_gem_wait_for_idle(dev_priv);
dd624afd
CW
4935 if (ret)
4936 goto unlock;
4937 }
4938
4939 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4940 i915_gem_retire_requests(dev_priv);
dd624afd 4941
21ab4e74
CW
4942 if (val & DROP_BOUND)
4943 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4944
21ab4e74
CW
4945 if (val & DROP_UNBOUND)
4946 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4947
4948unlock:
4949 mutex_unlock(&dev->struct_mutex);
4950
647416f9 4951 return ret;
dd624afd
CW
4952}
4953
647416f9
KC
4954DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4955 i915_drop_caches_get, i915_drop_caches_set,
4956 "0x%08llx\n");
dd624afd 4957
647416f9
KC
4958static int
4959i915_max_freq_get(void *data, u64 *val)
358733e9 4960{
647416f9 4961 struct drm_device *dev = data;
fac5e23e 4962 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 4963
daa3afb2 4964 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4965 return -ENODEV;
4966
7c59a9c1 4967 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 4968 return 0;
358733e9
JB
4969}
4970
647416f9
KC
4971static int
4972i915_max_freq_set(void *data, u64 val)
358733e9 4973{
647416f9 4974 struct drm_device *dev = data;
fac5e23e 4975 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 4976 u32 hw_max, hw_min;
647416f9 4977 int ret;
004777cb 4978
daa3afb2 4979 if (INTEL_INFO(dev)->gen < 6)
004777cb 4980 return -ENODEV;
358733e9 4981
647416f9 4982 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4983
4fc688ce 4984 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4985 if (ret)
4986 return ret;
4987
358733e9
JB
4988 /*
4989 * Turbo will still be enabled, but won't go above the set value.
4990 */
bc4d91f6 4991 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4992
bc4d91f6
AG
4993 hw_max = dev_priv->rps.max_freq;
4994 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4995
b39fb297 4996 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4997 mutex_unlock(&dev_priv->rps.hw_lock);
4998 return -EINVAL;
0a073b84
JB
4999 }
5000
b39fb297 5001 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5002
dc97997a 5003 intel_set_rps(dev_priv, val);
dd0a1aa1 5004
4fc688ce 5005 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5006
647416f9 5007 return 0;
358733e9
JB
5008}
5009
647416f9
KC
5010DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5011 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5012 "%llu\n");
358733e9 5013
647416f9
KC
5014static int
5015i915_min_freq_get(void *data, u64 *val)
1523c310 5016{
647416f9 5017 struct drm_device *dev = data;
fac5e23e 5018 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 5019
62e1baa1 5020 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
5021 return -ENODEV;
5022
7c59a9c1 5023 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 5024 return 0;
1523c310
JB
5025}
5026
647416f9
KC
5027static int
5028i915_min_freq_set(void *data, u64 val)
1523c310 5029{
647416f9 5030 struct drm_device *dev = data;
fac5e23e 5031 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 5032 u32 hw_max, hw_min;
647416f9 5033 int ret;
004777cb 5034
62e1baa1 5035 if (INTEL_GEN(dev_priv) < 6)
004777cb 5036 return -ENODEV;
1523c310 5037
647416f9 5038 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5039
4fc688ce 5040 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5041 if (ret)
5042 return ret;
5043
1523c310
JB
5044 /*
5045 * Turbo will still be enabled, but won't go below the set value.
5046 */
bc4d91f6 5047 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5048
bc4d91f6
AG
5049 hw_max = dev_priv->rps.max_freq;
5050 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5051
b39fb297 5052 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5053 mutex_unlock(&dev_priv->rps.hw_lock);
5054 return -EINVAL;
0a073b84 5055 }
dd0a1aa1 5056
b39fb297 5057 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5058
dc97997a 5059 intel_set_rps(dev_priv, val);
dd0a1aa1 5060
4fc688ce 5061 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5062
647416f9 5063 return 0;
1523c310
JB
5064}
5065
647416f9
KC
5066DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5067 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5068 "%llu\n");
1523c310 5069
647416f9
KC
5070static int
5071i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5072{
647416f9 5073 struct drm_device *dev = data;
fac5e23e 5074 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5075 u32 snpcr;
647416f9 5076 int ret;
07b7ddd9 5077
004777cb
DV
5078 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5079 return -ENODEV;
5080
22bcfc6a
DV
5081 ret = mutex_lock_interruptible(&dev->struct_mutex);
5082 if (ret)
5083 return ret;
c8c8fb33 5084 intel_runtime_pm_get(dev_priv);
22bcfc6a 5085
07b7ddd9 5086 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5087
5088 intel_runtime_pm_put(dev_priv);
91c8a326 5089 mutex_unlock(&dev_priv->drm.struct_mutex);
07b7ddd9 5090
647416f9 5091 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5092
647416f9 5093 return 0;
07b7ddd9
JB
5094}
5095
647416f9
KC
5096static int
5097i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5098{
647416f9 5099 struct drm_device *dev = data;
fac5e23e 5100 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5101 u32 snpcr;
07b7ddd9 5102
004777cb
DV
5103 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5104 return -ENODEV;
5105
647416f9 5106 if (val > 3)
07b7ddd9
JB
5107 return -EINVAL;
5108
c8c8fb33 5109 intel_runtime_pm_get(dev_priv);
647416f9 5110 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5111
5112 /* Update the cache sharing policy here as well */
5113 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5114 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5115 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5116 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5117
c8c8fb33 5118 intel_runtime_pm_put(dev_priv);
647416f9 5119 return 0;
07b7ddd9
JB
5120}
5121
647416f9
KC
5122DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5123 i915_cache_sharing_get, i915_cache_sharing_set,
5124 "%llu\n");
07b7ddd9 5125
5d39525a
JM
5126struct sseu_dev_status {
5127 unsigned int slice_total;
5128 unsigned int subslice_total;
5129 unsigned int subslice_per_slice;
5130 unsigned int eu_total;
5131 unsigned int eu_per_subslice;
5132};
5133
5134static void cherryview_sseu_device_status(struct drm_device *dev,
5135 struct sseu_dev_status *stat)
5136{
fac5e23e 5137 struct drm_i915_private *dev_priv = to_i915(dev);
0a0b457f 5138 int ss_max = 2;
5d39525a
JM
5139 int ss;
5140 u32 sig1[ss_max], sig2[ss_max];
5141
5142 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5143 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5144 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5145 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5146
5147 for (ss = 0; ss < ss_max; ss++) {
5148 unsigned int eu_cnt;
5149
5150 if (sig1[ss] & CHV_SS_PG_ENABLE)
5151 /* skip disabled subslice */
5152 continue;
5153
5154 stat->slice_total = 1;
5155 stat->subslice_per_slice++;
5156 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5157 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5158 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5159 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5160 stat->eu_total += eu_cnt;
5161 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5162 }
5163 stat->subslice_total = stat->subslice_per_slice;
5164}
5165
5166static void gen9_sseu_device_status(struct drm_device *dev,
5167 struct sseu_dev_status *stat)
5168{
fac5e23e 5169 struct drm_i915_private *dev_priv = to_i915(dev);
1c046bc1 5170 int s_max = 3, ss_max = 4;
5d39525a
JM
5171 int s, ss;
5172 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5173
1c046bc1
JM
5174 /* BXT has a single slice and at most 3 subslices. */
5175 if (IS_BROXTON(dev)) {
5176 s_max = 1;
5177 ss_max = 3;
5178 }
5179
5180 for (s = 0; s < s_max; s++) {
5181 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5182 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5183 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5184 }
5185
5d39525a
JM
5186 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5187 GEN9_PGCTL_SSA_EU19_ACK |
5188 GEN9_PGCTL_SSA_EU210_ACK |
5189 GEN9_PGCTL_SSA_EU311_ACK;
5190 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5191 GEN9_PGCTL_SSB_EU19_ACK |
5192 GEN9_PGCTL_SSB_EU210_ACK |
5193 GEN9_PGCTL_SSB_EU311_ACK;
5194
5195 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5196 unsigned int ss_cnt = 0;
5197
5d39525a
JM
5198 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5199 /* skip disabled slice */
5200 continue;
5201
5202 stat->slice_total++;
1c046bc1 5203
ef11bdb3 5204 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5205 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5206
5d39525a
JM
5207 for (ss = 0; ss < ss_max; ss++) {
5208 unsigned int eu_cnt;
5209
1c046bc1
JM
5210 if (IS_BROXTON(dev) &&
5211 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5212 /* skip disabled subslice */
5213 continue;
5214
5215 if (IS_BROXTON(dev))
5216 ss_cnt++;
5217
5d39525a
JM
5218 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5219 eu_mask[ss%2]);
5220 stat->eu_total += eu_cnt;
5221 stat->eu_per_subslice = max(stat->eu_per_subslice,
5222 eu_cnt);
5223 }
1c046bc1
JM
5224
5225 stat->subslice_total += ss_cnt;
5226 stat->subslice_per_slice = max(stat->subslice_per_slice,
5227 ss_cnt);
5d39525a
JM
5228 }
5229}
5230
91bedd34
ŁD
5231static void broadwell_sseu_device_status(struct drm_device *dev,
5232 struct sseu_dev_status *stat)
5233{
fac5e23e 5234 struct drm_i915_private *dev_priv = to_i915(dev);
91bedd34
ŁD
5235 int s;
5236 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5237
5238 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5239
5240 if (stat->slice_total) {
5241 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5242 stat->subslice_total = stat->slice_total *
5243 stat->subslice_per_slice;
5244 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5245 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5246
5247 /* subtract fused off EU(s) from enabled slice(s) */
5248 for (s = 0; s < stat->slice_total; s++) {
5249 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5250
5251 stat->eu_total -= hweight8(subslice_7eu);
5252 }
5253 }
5254}
5255
3873218f
JM
5256static int i915_sseu_status(struct seq_file *m, void *unused)
5257{
5258 struct drm_info_node *node = (struct drm_info_node *) m->private;
238010ed
DW
5259 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5260 struct drm_device *dev = &dev_priv->drm;
5d39525a 5261 struct sseu_dev_status stat;
3873218f 5262
91bedd34 5263 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5264 return -ENODEV;
5265
5266 seq_puts(m, "SSEU Device Info\n");
5267 seq_printf(m, " Available Slice Total: %u\n",
5268 INTEL_INFO(dev)->slice_total);
5269 seq_printf(m, " Available Subslice Total: %u\n",
5270 INTEL_INFO(dev)->subslice_total);
5271 seq_printf(m, " Available Subslice Per Slice: %u\n",
5272 INTEL_INFO(dev)->subslice_per_slice);
5273 seq_printf(m, " Available EU Total: %u\n",
5274 INTEL_INFO(dev)->eu_total);
5275 seq_printf(m, " Available EU Per Subslice: %u\n",
5276 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5277 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5278 if (HAS_POOLED_EU(dev))
5279 seq_printf(m, " Min EU in pool: %u\n",
5280 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5281 seq_printf(m, " Has Slice Power Gating: %s\n",
5282 yesno(INTEL_INFO(dev)->has_slice_pg));
5283 seq_printf(m, " Has Subslice Power Gating: %s\n",
5284 yesno(INTEL_INFO(dev)->has_subslice_pg));
5285 seq_printf(m, " Has EU Power Gating: %s\n",
5286 yesno(INTEL_INFO(dev)->has_eu_pg));
5287
7f992aba 5288 seq_puts(m, "SSEU Device Status\n");
5d39525a 5289 memset(&stat, 0, sizeof(stat));
238010ed
DW
5290
5291 intel_runtime_pm_get(dev_priv);
5292
5575f03a 5293 if (IS_CHERRYVIEW(dev)) {
5d39525a 5294 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5295 } else if (IS_BROADWELL(dev)) {
5296 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5297 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5298 gen9_sseu_device_status(dev, &stat);
7f992aba 5299 }
238010ed
DW
5300
5301 intel_runtime_pm_put(dev_priv);
5302
5d39525a
JM
5303 seq_printf(m, " Enabled Slice Total: %u\n",
5304 stat.slice_total);
5305 seq_printf(m, " Enabled Subslice Total: %u\n",
5306 stat.subslice_total);
5307 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5308 stat.subslice_per_slice);
5309 seq_printf(m, " Enabled EU Total: %u\n",
5310 stat.eu_total);
5311 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5312 stat.eu_per_subslice);
7f992aba 5313
3873218f
JM
5314 return 0;
5315}
5316
6d794d42
BW
5317static int i915_forcewake_open(struct inode *inode, struct file *file)
5318{
5319 struct drm_device *dev = inode->i_private;
fac5e23e 5320 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5321
075edca4 5322 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5323 return 0;
5324
6daccb0b 5325 intel_runtime_pm_get(dev_priv);
59bad947 5326 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5327
5328 return 0;
5329}
5330
c43b5634 5331static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5332{
5333 struct drm_device *dev = inode->i_private;
fac5e23e 5334 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5335
075edca4 5336 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5337 return 0;
5338
59bad947 5339 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5340 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5341
5342 return 0;
5343}
5344
5345static const struct file_operations i915_forcewake_fops = {
5346 .owner = THIS_MODULE,
5347 .open = i915_forcewake_open,
5348 .release = i915_forcewake_release,
5349};
5350
5351static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5352{
5353 struct drm_device *dev = minor->dev;
5354 struct dentry *ent;
5355
5356 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5357 S_IRUSR,
6d794d42
BW
5358 root, dev,
5359 &i915_forcewake_fops);
f3c5fe97
WY
5360 if (!ent)
5361 return -ENOMEM;
6d794d42 5362
8eb57294 5363 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5364}
5365
6a9c308d
DV
5366static int i915_debugfs_create(struct dentry *root,
5367 struct drm_minor *minor,
5368 const char *name,
5369 const struct file_operations *fops)
07b7ddd9
JB
5370{
5371 struct drm_device *dev = minor->dev;
5372 struct dentry *ent;
5373
6a9c308d 5374 ent = debugfs_create_file(name,
07b7ddd9
JB
5375 S_IRUGO | S_IWUSR,
5376 root, dev,
6a9c308d 5377 fops);
f3c5fe97
WY
5378 if (!ent)
5379 return -ENOMEM;
07b7ddd9 5380
6a9c308d 5381 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5382}
5383
06c5bf8c 5384static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5385 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5386 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5387 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5388 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5389 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5390 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5391 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5392 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5393 {"i915_gem_request", i915_gem_request_info, 0},
5394 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5395 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5396 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5397 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5398 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5399 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5400 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5401 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5402 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5403 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5404 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5405 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5406 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5407 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5408 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5409 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5410 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5411 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5412 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5413 {"i915_sr_status", i915_sr_status, 0},
44834a67 5414 {"i915_opregion", i915_opregion, 0},
ada8f955 5415 {"i915_vbt", i915_vbt, 0},
37811fcc 5416 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5417 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5418 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5419 {"i915_execlists", i915_execlists, 0},
f65367b5 5420 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5421 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5422 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5423 {"i915_llc", i915_llc, 0},
e91fd8c6 5424 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5425 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5426 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5427 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5428 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5429 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5430 {"i915_display_info", i915_display_info, 0},
e04934cf 5431 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5432 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5433 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5434 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5435 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5436 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5437 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5438 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5439};
27c202ad 5440#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5441
06c5bf8c 5442static const struct i915_debugfs_files {
34b9674c
DV
5443 const char *name;
5444 const struct file_operations *fops;
5445} i915_debugfs_files[] = {
5446 {"i915_wedged", &i915_wedged_fops},
5447 {"i915_max_freq", &i915_max_freq_fops},
5448 {"i915_min_freq", &i915_min_freq_fops},
5449 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5450 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5451 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5452 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5453 {"i915_error_state", &i915_error_state_fops},
5454 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5455 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5456 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5457 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5458 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5459 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5460 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5461 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5462 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5463};
5464
07144428
DL
5465void intel_display_crc_init(struct drm_device *dev)
5466{
fac5e23e 5467 struct drm_i915_private *dev_priv = to_i915(dev);
b378360e 5468 enum pipe pipe;
07144428 5469
055e393f 5470 for_each_pipe(dev_priv, pipe) {
b378360e 5471 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5472
d538bbdf
DL
5473 pipe_crc->opened = false;
5474 spin_lock_init(&pipe_crc->lock);
07144428
DL
5475 init_waitqueue_head(&pipe_crc->wq);
5476 }
5477}
5478
1dac891c 5479int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5480{
91c8a326 5481 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5482 int ret, i;
f3cd474b 5483
6d794d42 5484 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5485 if (ret)
5486 return ret;
6a9c308d 5487
07144428
DL
5488 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5489 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5490 if (ret)
5491 return ret;
5492 }
5493
34b9674c
DV
5494 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5495 ret = i915_debugfs_create(minor->debugfs_root, minor,
5496 i915_debugfs_files[i].name,
5497 i915_debugfs_files[i].fops);
5498 if (ret)
5499 return ret;
5500 }
40633219 5501
27c202ad
BG
5502 return drm_debugfs_create_files(i915_debugfs_list,
5503 I915_DEBUGFS_ENTRIES,
2017263e
BG
5504 minor->debugfs_root, minor);
5505}
5506
1dac891c 5507void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5508{
91c8a326 5509 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5510 int i;
5511
27c202ad
BG
5512 drm_debugfs_remove_files(i915_debugfs_list,
5513 I915_DEBUGFS_ENTRIES, minor);
07144428 5514
6d794d42
BW
5515 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5516 1, minor);
07144428 5517
e309a997 5518 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5519 struct drm_info_list *info_list =
5520 (struct drm_info_list *)&i915_pipe_crc_data[i];
5521
5522 drm_debugfs_remove_files(info_list, 1, minor);
5523 }
5524
34b9674c
DV
5525 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5526 struct drm_info_list *info_list =
5527 (struct drm_info_list *) i915_debugfs_files[i].fops;
5528
5529 drm_debugfs_remove_files(info_list, 1, minor);
5530 }
2017263e 5531}
aa7471d2
JN
5532
5533struct dpcd_block {
5534 /* DPCD dump start address. */
5535 unsigned int offset;
5536 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5537 unsigned int end;
5538 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5539 size_t size;
5540 /* Only valid for eDP. */
5541 bool edp;
5542};
5543
5544static const struct dpcd_block i915_dpcd_debug[] = {
5545 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5546 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5547 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5548 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5549 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5550 { .offset = DP_SET_POWER },
5551 { .offset = DP_EDP_DPCD_REV },
5552 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5553 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5554 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5555};
5556
5557static int i915_dpcd_show(struct seq_file *m, void *data)
5558{
5559 struct drm_connector *connector = m->private;
5560 struct intel_dp *intel_dp =
5561 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5562 uint8_t buf[16];
5563 ssize_t err;
5564 int i;
5565
5c1a8875
MK
5566 if (connector->status != connector_status_connected)
5567 return -ENODEV;
5568
aa7471d2
JN
5569 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5570 const struct dpcd_block *b = &i915_dpcd_debug[i];
5571 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5572
5573 if (b->edp &&
5574 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5575 continue;
5576
5577 /* low tech for now */
5578 if (WARN_ON(size > sizeof(buf)))
5579 continue;
5580
5581 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5582 if (err <= 0) {
5583 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5584 size, b->offset, err);
5585 continue;
5586 }
5587
5588 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5589 }
aa7471d2
JN
5590
5591 return 0;
5592}
5593
5594static int i915_dpcd_open(struct inode *inode, struct file *file)
5595{
5596 return single_open(file, i915_dpcd_show, inode->i_private);
5597}
5598
5599static const struct file_operations i915_dpcd_fops = {
5600 .owner = THIS_MODULE,
5601 .open = i915_dpcd_open,
5602 .read = seq_read,
5603 .llseek = seq_lseek,
5604 .release = single_release,
5605};
5606
5607/**
5608 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5609 * @connector: pointer to a registered drm_connector
5610 *
5611 * Cleanup will be done by drm_connector_unregister() through a call to
5612 * drm_debugfs_connector_remove().
5613 *
5614 * Returns 0 on success, negative error codes on error.
5615 */
5616int i915_debugfs_connector_add(struct drm_connector *connector)
5617{
5618 struct dentry *root = connector->debugfs_entry;
5619
5620 /* The connector must have been registered beforehands. */
5621 if (!root)
5622 return -ENODEV;
5623
5624 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5625 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5626 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5627 &i915_dpcd_fops);
5628
5629 return 0;
5630}
This page took 0.895625 seconds and 5 git commands to generate.