drm/gma500: use drm_crtc_vblank_{on,off}()
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885
CW
267 struct drm_device *dev = node->minor->dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
428 if (ctx->engine[n].ringbuf)
429 per_file_stats(0, ctx->engine[n].ringbuf->obj, data);
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
443 mutex_lock(&dev_priv->dev->struct_mutex);
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
447 list_for_each_entry(file, &dev_priv->dev->filelist, lhead) {
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
451 mutex_unlock(&dev_priv->dev->struct_mutex);
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
4e5359cd
SF
624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
9f25d007 626 struct drm_info_node *node = m->private;
4e5359cd 627 struct drm_device *dev = node->minor->dev;
d6bbafa1 628 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 629 struct intel_crtc *crtc;
8a270ebf
DV
630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
4e5359cd 635
d3fcc808 636 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
51cbaf01 639 struct intel_flip_work *work;
4e5359cd 640
5e2d7afc 641 spin_lock_irq(&dev->event_lock);
5a21b665
DV
642 work = crtc->flip_work;
643 if (work == NULL) {
9db4a9c7 644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
645 pipe, plane);
646 } else {
5a21b665
DV
647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
665 engine->get_seqno(engine),
666 i915_gem_request_completed(work->flip_queued_req, true));
667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
684 }
685 }
5e2d7afc 686 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
687 }
688
8a270ebf
DV
689 mutex_unlock(&dev->struct_mutex);
690
4e5359cd
SF
691 return 0;
692}
693
493018dc
BV
694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
698 struct drm_i915_private *dev_priv = dev->dev_private;
699 struct drm_i915_gem_object *obj;
e2f80391 700 struct intel_engine_cs *engine;
8d9d5744 701 int total = 0;
b4ac5afc 702 int ret, j;
493018dc
BV
703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
b4ac5afc 708 for_each_engine(engine, dev_priv) {
e2f80391 709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
e2f80391 714 &engine->batch_pool.cache_list[j],
8d9d5744
CW
715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 718 engine->name, j, count);
8d9d5744
CW
719
720 list_for_each_entry(obj,
e2f80391 721 &engine->batch_pool.cache_list[j],
8d9d5744
CW
722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
06fbca71 729 }
493018dc
BV
730 }
731
8d9d5744 732 seq_printf(m, "total: %d\n", total);
493018dc
BV
733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
2017263e
BG
739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 744 struct intel_engine_cs *engine;
eed29a5b 745 struct drm_i915_gem_request *req;
b4ac5afc 746 int ret, any;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
2017263e 751
2d1070b2 752 any = 0;
b4ac5afc 753 for_each_engine(engine, dev_priv) {
2d1070b2
CW
754 int count;
755
756 count = 0;
e2f80391 757 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
758 count++;
759 if (count == 0)
a2c7f6fd
CW
760 continue;
761
e2f80391
TU
762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
eed29a5b
DV
768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 770 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
771 req->seqno,
772 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
c2c347a9 776 }
2d1070b2
CW
777
778 any++;
2017263e 779 }
de227ef0
CW
780 mutex_unlock(&dev->struct_mutex);
781
2d1070b2 782 if (any == 0)
267f0c90 783 seq_puts(m, "No requests\n");
c2c347a9 784
2017263e
BG
785 return 0;
786}
787
b2223497 788static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 789 struct intel_engine_cs *engine)
b2223497 790{
12471ba8
CW
791 seq_printf(m, "Current sequence (%s): %x\n",
792 engine->name, engine->get_seqno(engine));
793 seq_printf(m, "Current user interrupts (%s): %x\n",
794 engine->name, READ_ONCE(engine->user_interrupts));
b2223497
CW
795}
796
2017263e
BG
797static int i915_gem_seqno_info(struct seq_file *m, void *data)
798{
9f25d007 799 struct drm_info_node *node = m->private;
2017263e 800 struct drm_device *dev = node->minor->dev;
e277a1f8 801 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 802 struct intel_engine_cs *engine;
b4ac5afc 803 int ret;
de227ef0
CW
804
805 ret = mutex_lock_interruptible(&dev->struct_mutex);
806 if (ret)
807 return ret;
c8c8fb33 808 intel_runtime_pm_get(dev_priv);
2017263e 809
b4ac5afc 810 for_each_engine(engine, dev_priv)
e2f80391 811 i915_ring_seqno_info(m, engine);
de227ef0 812
c8c8fb33 813 intel_runtime_pm_put(dev_priv);
de227ef0
CW
814 mutex_unlock(&dev->struct_mutex);
815
2017263e
BG
816 return 0;
817}
818
819
820static int i915_interrupt_info(struct seq_file *m, void *data)
821{
9f25d007 822 struct drm_info_node *node = m->private;
2017263e 823 struct drm_device *dev = node->minor->dev;
e277a1f8 824 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 825 struct intel_engine_cs *engine;
9db4a9c7 826 int ret, i, pipe;
de227ef0
CW
827
828 ret = mutex_lock_interruptible(&dev->struct_mutex);
829 if (ret)
830 return ret;
c8c8fb33 831 intel_runtime_pm_get(dev_priv);
2017263e 832
74e1ca8c 833 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
834 seq_printf(m, "Master Interrupt Control:\t%08x\n",
835 I915_READ(GEN8_MASTER_IRQ));
836
837 seq_printf(m, "Display IER:\t%08x\n",
838 I915_READ(VLV_IER));
839 seq_printf(m, "Display IIR:\t%08x\n",
840 I915_READ(VLV_IIR));
841 seq_printf(m, "Display IIR_RW:\t%08x\n",
842 I915_READ(VLV_IIR_RW));
843 seq_printf(m, "Display IMR:\t%08x\n",
844 I915_READ(VLV_IMR));
055e393f 845 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
846 seq_printf(m, "Pipe %c stat:\t%08x\n",
847 pipe_name(pipe),
848 I915_READ(PIPESTAT(pipe)));
849
850 seq_printf(m, "Port hotplug:\t%08x\n",
851 I915_READ(PORT_HOTPLUG_EN));
852 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
853 I915_READ(VLV_DPFLIPSTAT));
854 seq_printf(m, "DPINVGTT:\t%08x\n",
855 I915_READ(DPINVGTT));
856
857 for (i = 0; i < 4; i++) {
858 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
859 i, I915_READ(GEN8_GT_IMR(i)));
860 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
861 i, I915_READ(GEN8_GT_IIR(i)));
862 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
863 i, I915_READ(GEN8_GT_IER(i)));
864 }
865
866 seq_printf(m, "PCU interrupt mask:\t%08x\n",
867 I915_READ(GEN8_PCU_IMR));
868 seq_printf(m, "PCU interrupt identity:\t%08x\n",
869 I915_READ(GEN8_PCU_IIR));
870 seq_printf(m, "PCU interrupt enable:\t%08x\n",
871 I915_READ(GEN8_PCU_IER));
872 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
873 seq_printf(m, "Master Interrupt Control:\t%08x\n",
874 I915_READ(GEN8_MASTER_IRQ));
875
876 for (i = 0; i < 4; i++) {
877 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
878 i, I915_READ(GEN8_GT_IMR(i)));
879 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
880 i, I915_READ(GEN8_GT_IIR(i)));
881 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
882 i, I915_READ(GEN8_GT_IER(i)));
883 }
884
055e393f 885 for_each_pipe(dev_priv, pipe) {
e129649b
ID
886 enum intel_display_power_domain power_domain;
887
888 power_domain = POWER_DOMAIN_PIPE(pipe);
889 if (!intel_display_power_get_if_enabled(dev_priv,
890 power_domain)) {
22c59960
PZ
891 seq_printf(m, "Pipe %c power disabled\n",
892 pipe_name(pipe));
893 continue;
894 }
a123f157 895 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
896 pipe_name(pipe),
897 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 898 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
899 pipe_name(pipe),
900 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 901 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
902 pipe_name(pipe),
903 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
904
905 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
906 }
907
908 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
909 I915_READ(GEN8_DE_PORT_IMR));
910 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
911 I915_READ(GEN8_DE_PORT_IIR));
912 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
913 I915_READ(GEN8_DE_PORT_IER));
914
915 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
916 I915_READ(GEN8_DE_MISC_IMR));
917 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
918 I915_READ(GEN8_DE_MISC_IIR));
919 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
920 I915_READ(GEN8_DE_MISC_IER));
921
922 seq_printf(m, "PCU interrupt mask:\t%08x\n",
923 I915_READ(GEN8_PCU_IMR));
924 seq_printf(m, "PCU interrupt identity:\t%08x\n",
925 I915_READ(GEN8_PCU_IIR));
926 seq_printf(m, "PCU interrupt enable:\t%08x\n",
927 I915_READ(GEN8_PCU_IER));
928 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
929 seq_printf(m, "Display IER:\t%08x\n",
930 I915_READ(VLV_IER));
931 seq_printf(m, "Display IIR:\t%08x\n",
932 I915_READ(VLV_IIR));
933 seq_printf(m, "Display IIR_RW:\t%08x\n",
934 I915_READ(VLV_IIR_RW));
935 seq_printf(m, "Display IMR:\t%08x\n",
936 I915_READ(VLV_IMR));
055e393f 937 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
938 seq_printf(m, "Pipe %c stat:\t%08x\n",
939 pipe_name(pipe),
940 I915_READ(PIPESTAT(pipe)));
941
942 seq_printf(m, "Master IER:\t%08x\n",
943 I915_READ(VLV_MASTER_IER));
944
945 seq_printf(m, "Render IER:\t%08x\n",
946 I915_READ(GTIER));
947 seq_printf(m, "Render IIR:\t%08x\n",
948 I915_READ(GTIIR));
949 seq_printf(m, "Render IMR:\t%08x\n",
950 I915_READ(GTIMR));
951
952 seq_printf(m, "PM IER:\t\t%08x\n",
953 I915_READ(GEN6_PMIER));
954 seq_printf(m, "PM IIR:\t\t%08x\n",
955 I915_READ(GEN6_PMIIR));
956 seq_printf(m, "PM IMR:\t\t%08x\n",
957 I915_READ(GEN6_PMIMR));
958
959 seq_printf(m, "Port hotplug:\t%08x\n",
960 I915_READ(PORT_HOTPLUG_EN));
961 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
962 I915_READ(VLV_DPFLIPSTAT));
963 seq_printf(m, "DPINVGTT:\t%08x\n",
964 I915_READ(DPINVGTT));
965
966 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
967 seq_printf(m, "Interrupt enable: %08x\n",
968 I915_READ(IER));
969 seq_printf(m, "Interrupt identity: %08x\n",
970 I915_READ(IIR));
971 seq_printf(m, "Interrupt mask: %08x\n",
972 I915_READ(IMR));
055e393f 973 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
974 seq_printf(m, "Pipe %c stat: %08x\n",
975 pipe_name(pipe),
976 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
977 } else {
978 seq_printf(m, "North Display Interrupt enable: %08x\n",
979 I915_READ(DEIER));
980 seq_printf(m, "North Display Interrupt identity: %08x\n",
981 I915_READ(DEIIR));
982 seq_printf(m, "North Display Interrupt mask: %08x\n",
983 I915_READ(DEIMR));
984 seq_printf(m, "South Display Interrupt enable: %08x\n",
985 I915_READ(SDEIER));
986 seq_printf(m, "South Display Interrupt identity: %08x\n",
987 I915_READ(SDEIIR));
988 seq_printf(m, "South Display Interrupt mask: %08x\n",
989 I915_READ(SDEIMR));
990 seq_printf(m, "Graphics Interrupt enable: %08x\n",
991 I915_READ(GTIER));
992 seq_printf(m, "Graphics Interrupt identity: %08x\n",
993 I915_READ(GTIIR));
994 seq_printf(m, "Graphics Interrupt mask: %08x\n",
995 I915_READ(GTIMR));
996 }
b4ac5afc 997 for_each_engine(engine, dev_priv) {
a123f157 998 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
999 seq_printf(m,
1000 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1001 engine->name, I915_READ_IMR(engine));
9862e600 1002 }
e2f80391 1003 i915_ring_seqno_info(m, engine);
9862e600 1004 }
c8c8fb33 1005 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1006 mutex_unlock(&dev->struct_mutex);
1007
2017263e
BG
1008 return 0;
1009}
1010
a6172a80
CW
1011static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1012{
9f25d007 1013 struct drm_info_node *node = m->private;
a6172a80 1014 struct drm_device *dev = node->minor->dev;
e277a1f8 1015 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
1016 int i, ret;
1017
1018 ret = mutex_lock_interruptible(&dev->struct_mutex);
1019 if (ret)
1020 return ret;
a6172a80 1021
a6172a80
CW
1022 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1023 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1024 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1025
6c085a72
CW
1026 seq_printf(m, "Fence %d, pin count = %d, object = ",
1027 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1028 if (obj == NULL)
267f0c90 1029 seq_puts(m, "unused");
c2c347a9 1030 else
05394f39 1031 describe_obj(m, obj);
267f0c90 1032 seq_putc(m, '\n');
a6172a80
CW
1033 }
1034
05394f39 1035 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1036 return 0;
1037}
1038
2017263e
BG
1039static int i915_hws_info(struct seq_file *m, void *data)
1040{
9f25d007 1041 struct drm_info_node *node = m->private;
2017263e 1042 struct drm_device *dev = node->minor->dev;
e277a1f8 1043 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1044 struct intel_engine_cs *engine;
1a240d4d 1045 const u32 *hws;
4066c0ae
CW
1046 int i;
1047
4a570db5 1048 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1049 hws = engine->status_page.page_addr;
2017263e
BG
1050 if (hws == NULL)
1051 return 0;
1052
1053 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1054 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1055 i * 4,
1056 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1057 }
1058 return 0;
1059}
1060
d5442303
DV
1061static ssize_t
1062i915_error_state_write(struct file *filp,
1063 const char __user *ubuf,
1064 size_t cnt,
1065 loff_t *ppos)
1066{
edc3d884 1067 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1068 struct drm_device *dev = error_priv->dev;
22bcfc6a 1069 int ret;
d5442303
DV
1070
1071 DRM_DEBUG_DRIVER("Resetting error state\n");
1072
22bcfc6a
DV
1073 ret = mutex_lock_interruptible(&dev->struct_mutex);
1074 if (ret)
1075 return ret;
1076
d5442303
DV
1077 i915_destroy_error_state(dev);
1078 mutex_unlock(&dev->struct_mutex);
1079
1080 return cnt;
1081}
1082
1083static int i915_error_state_open(struct inode *inode, struct file *file)
1084{
1085 struct drm_device *dev = inode->i_private;
d5442303 1086 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1087
1088 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1089 if (!error_priv)
1090 return -ENOMEM;
1091
1092 error_priv->dev = dev;
1093
95d5bfb3 1094 i915_error_state_get(dev, error_priv);
d5442303 1095
edc3d884
MK
1096 file->private_data = error_priv;
1097
1098 return 0;
d5442303
DV
1099}
1100
1101static int i915_error_state_release(struct inode *inode, struct file *file)
1102{
edc3d884 1103 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1104
95d5bfb3 1105 i915_error_state_put(error_priv);
d5442303
DV
1106 kfree(error_priv);
1107
edc3d884
MK
1108 return 0;
1109}
1110
4dc955f7
MK
1111static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1112 size_t count, loff_t *pos)
1113{
1114 struct i915_error_state_file_priv *error_priv = file->private_data;
1115 struct drm_i915_error_state_buf error_str;
1116 loff_t tmp_pos = 0;
1117 ssize_t ret_count = 0;
1118 int ret;
1119
0a4cd7c8 1120 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1121 if (ret)
1122 return ret;
edc3d884 1123
fc16b48b 1124 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1125 if (ret)
1126 goto out;
1127
edc3d884
MK
1128 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1129 error_str.buf,
1130 error_str.bytes);
1131
1132 if (ret_count < 0)
1133 ret = ret_count;
1134 else
1135 *pos = error_str.start + ret_count;
1136out:
4dc955f7 1137 i915_error_state_buf_release(&error_str);
edc3d884 1138 return ret ?: ret_count;
d5442303
DV
1139}
1140
1141static const struct file_operations i915_error_state_fops = {
1142 .owner = THIS_MODULE,
1143 .open = i915_error_state_open,
edc3d884 1144 .read = i915_error_state_read,
d5442303
DV
1145 .write = i915_error_state_write,
1146 .llseek = default_llseek,
1147 .release = i915_error_state_release,
1148};
1149
647416f9
KC
1150static int
1151i915_next_seqno_get(void *data, u64 *val)
40633219 1152{
647416f9 1153 struct drm_device *dev = data;
e277a1f8 1154 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1155 int ret;
1156
1157 ret = mutex_lock_interruptible(&dev->struct_mutex);
1158 if (ret)
1159 return ret;
1160
647416f9 1161 *val = dev_priv->next_seqno;
40633219
MK
1162 mutex_unlock(&dev->struct_mutex);
1163
647416f9 1164 return 0;
40633219
MK
1165}
1166
647416f9
KC
1167static int
1168i915_next_seqno_set(void *data, u64 val)
1169{
1170 struct drm_device *dev = data;
40633219
MK
1171 int ret;
1172
40633219
MK
1173 ret = mutex_lock_interruptible(&dev->struct_mutex);
1174 if (ret)
1175 return ret;
1176
e94fbaa8 1177 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1178 mutex_unlock(&dev->struct_mutex);
1179
647416f9 1180 return ret;
40633219
MK
1181}
1182
647416f9
KC
1183DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1184 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1185 "0x%llx\n");
40633219 1186
adb4bd12 1187static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1188{
9f25d007 1189 struct drm_info_node *node = m->private;
f97108d1 1190 struct drm_device *dev = node->minor->dev;
e277a1f8 1191 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1192 int ret = 0;
1193
1194 intel_runtime_pm_get(dev_priv);
3b8d8d91 1195
5c9669ce
TR
1196 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1197
3b8d8d91
JB
1198 if (IS_GEN5(dev)) {
1199 u16 rgvswctl = I915_READ16(MEMSWCTL);
1200 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1201
1202 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1203 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1204 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1205 MEMSTAT_VID_SHIFT);
1206 seq_printf(m, "Current P-state: %d\n",
1207 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1208 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1209 u32 freq_sts;
1210
1211 mutex_lock(&dev_priv->rps.hw_lock);
1212 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1213 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1214 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1215
1216 seq_printf(m, "actual GPU freq: %d MHz\n",
1217 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1218
1219 seq_printf(m, "current GPU freq: %d MHz\n",
1220 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1221
1222 seq_printf(m, "max GPU freq: %d MHz\n",
1223 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1224
1225 seq_printf(m, "min GPU freq: %d MHz\n",
1226 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1227
1228 seq_printf(m, "idle GPU freq: %d MHz\n",
1229 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1230
1231 seq_printf(m,
1232 "efficient (RPe) frequency: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1234 mutex_unlock(&dev_priv->rps.hw_lock);
1235 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1236 u32 rp_state_limits;
1237 u32 gt_perf_status;
1238 u32 rp_state_cap;
0d8f9491 1239 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1240 u32 rpstat, cagf, reqf;
ccab5c82
JB
1241 u32 rpupei, rpcurup, rpprevup;
1242 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1243 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1244 int max_freq;
1245
35040562
BP
1246 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1247 if (IS_BROXTON(dev)) {
1248 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1249 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1250 } else {
1251 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1252 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1253 }
1254
3b8d8d91 1255 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1256 ret = mutex_lock_interruptible(&dev->struct_mutex);
1257 if (ret)
c8c8fb33 1258 goto out;
d1ebd816 1259
59bad947 1260 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1261
8e8c06cd 1262 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1263 if (IS_GEN9(dev))
1264 reqf >>= 23;
1265 else {
1266 reqf &= ~GEN6_TURBO_DISABLE;
1267 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1268 reqf >>= 24;
1269 else
1270 reqf >>= 25;
1271 }
7c59a9c1 1272 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1273
0d8f9491
CW
1274 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1275 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1276 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1277
ccab5c82 1278 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1279 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1280 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1281 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1282 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1283 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1284 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1285 if (IS_GEN9(dev))
1286 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1287 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1288 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1289 else
1290 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1291 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1292
59bad947 1293 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1294 mutex_unlock(&dev->struct_mutex);
1295
9dd3c605
PZ
1296 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1297 pm_ier = I915_READ(GEN6_PMIER);
1298 pm_imr = I915_READ(GEN6_PMIMR);
1299 pm_isr = I915_READ(GEN6_PMISR);
1300 pm_iir = I915_READ(GEN6_PMIIR);
1301 pm_mask = I915_READ(GEN6_PMINTRMSK);
1302 } else {
1303 pm_ier = I915_READ(GEN8_GT_IER(2));
1304 pm_imr = I915_READ(GEN8_GT_IMR(2));
1305 pm_isr = I915_READ(GEN8_GT_ISR(2));
1306 pm_iir = I915_READ(GEN8_GT_IIR(2));
1307 pm_mask = I915_READ(GEN6_PMINTRMSK);
1308 }
0d8f9491 1309 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1310 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1311 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1312 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1313 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1314 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1315 seq_printf(m, "Render p-state VID: %d\n",
1316 gt_perf_status & 0xff);
1317 seq_printf(m, "Render p-state limit: %d\n",
1318 rp_state_limits & 0xff);
0d8f9491
CW
1319 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1320 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1321 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1322 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1323 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1324 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1325 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1326 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1327 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1328 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1329 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1330 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1331 seq_printf(m, "Up threshold: %d%%\n",
1332 dev_priv->rps.up_threshold);
1333
d6cda9c7
AG
1334 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1335 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1336 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1337 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1338 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1339 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1340 seq_printf(m, "Down threshold: %d%%\n",
1341 dev_priv->rps.down_threshold);
3b8d8d91 1342
35040562
BP
1343 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1344 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1345 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1346 GEN9_FREQ_SCALER : 1);
3b8d8d91 1347 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1348 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1349
1350 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1351 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1352 GEN9_FREQ_SCALER : 1);
3b8d8d91 1353 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1354 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1355
35040562
BP
1356 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1357 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1358 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1359 GEN9_FREQ_SCALER : 1);
3b8d8d91 1360 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1361 intel_gpu_freq(dev_priv, max_freq));
31c77388 1362 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1363 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1364
d86ed34a
CW
1365 seq_printf(m, "Current freq: %d MHz\n",
1366 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1367 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1368 seq_printf(m, "Idle freq: %d MHz\n",
1369 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1370 seq_printf(m, "Min freq: %d MHz\n",
1371 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1372 seq_printf(m, "Max freq: %d MHz\n",
1373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1374 seq_printf(m,
1375 "efficient (RPe) frequency: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1377 } else {
267f0c90 1378 seq_puts(m, "no P-state info available\n");
3b8d8d91 1379 }
f97108d1 1380
1170f28c
MK
1381 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1382 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1383 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1384
c8c8fb33
PZ
1385out:
1386 intel_runtime_pm_put(dev_priv);
1387 return ret;
f97108d1
JB
1388}
1389
f654449a
CW
1390static int i915_hangcheck_info(struct seq_file *m, void *unused)
1391{
1392 struct drm_info_node *node = m->private;
ebbc7546
MK
1393 struct drm_device *dev = node->minor->dev;
1394 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1395 struct intel_engine_cs *engine;
666796da
TU
1396 u64 acthd[I915_NUM_ENGINES];
1397 u32 seqno[I915_NUM_ENGINES];
61642ff0 1398 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1399 enum intel_engine_id id;
1400 int j;
f654449a
CW
1401
1402 if (!i915.enable_hangcheck) {
1403 seq_printf(m, "Hangcheck disabled\n");
1404 return 0;
1405 }
1406
ebbc7546
MK
1407 intel_runtime_pm_get(dev_priv);
1408
c3232b18 1409 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1410 acthd[id] = intel_ring_get_active_head(engine);
c04e0f3b 1411 seqno[id] = engine->get_seqno(engine);
ebbc7546
MK
1412 }
1413
c033666a 1414 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1415
ebbc7546
MK
1416 intel_runtime_pm_put(dev_priv);
1417
f654449a
CW
1418 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1419 seq_printf(m, "Hangcheck active, fires in %dms\n",
1420 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1421 jiffies));
1422 } else
1423 seq_printf(m, "Hangcheck inactive\n");
1424
c3232b18 1425 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1426 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1427 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1428 engine->hangcheck.seqno,
1429 seqno[id],
1430 engine->last_submitted_seqno);
12471ba8
CW
1431 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1432 engine->hangcheck.user_interrupts,
1433 READ_ONCE(engine->user_interrupts));
f654449a 1434 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1435 (long long)engine->hangcheck.acthd,
c3232b18 1436 (long long)acthd[id]);
e2f80391
TU
1437 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1438 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1439
e2f80391 1440 if (engine->id == RCS) {
61642ff0
MK
1441 seq_puts(m, "\tinstdone read =");
1442
1443 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1444 seq_printf(m, " 0x%08x", instdone[j]);
1445
1446 seq_puts(m, "\n\tinstdone accu =");
1447
1448 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1449 seq_printf(m, " 0x%08x",
e2f80391 1450 engine->hangcheck.instdone[j]);
61642ff0
MK
1451
1452 seq_puts(m, "\n");
1453 }
f654449a
CW
1454 }
1455
1456 return 0;
1457}
1458
4d85529d 1459static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1460{
9f25d007 1461 struct drm_info_node *node = m->private;
f97108d1 1462 struct drm_device *dev = node->minor->dev;
e277a1f8 1463 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1464 u32 rgvmodectl, rstdbyctl;
1465 u16 crstandvid;
1466 int ret;
1467
1468 ret = mutex_lock_interruptible(&dev->struct_mutex);
1469 if (ret)
1470 return ret;
c8c8fb33 1471 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1472
1473 rgvmodectl = I915_READ(MEMMODECTL);
1474 rstdbyctl = I915_READ(RSTDBYCTL);
1475 crstandvid = I915_READ16(CRSTANDVID);
1476
c8c8fb33 1477 intel_runtime_pm_put(dev_priv);
616fdb5a 1478 mutex_unlock(&dev->struct_mutex);
f97108d1 1479
742f491d 1480 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1481 seq_printf(m, "Boost freq: %d\n",
1482 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1483 MEMMODE_BOOST_FREQ_SHIFT);
1484 seq_printf(m, "HW control enabled: %s\n",
742f491d 1485 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1486 seq_printf(m, "SW control enabled: %s\n",
742f491d 1487 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1488 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1489 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1490 seq_printf(m, "Starting frequency: P%d\n",
1491 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1492 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1493 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1494 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1495 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1496 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1497 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1498 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1499 seq_puts(m, "Current RS state: ");
88271da3
JB
1500 switch (rstdbyctl & RSX_STATUS_MASK) {
1501 case RSX_STATUS_ON:
267f0c90 1502 seq_puts(m, "on\n");
88271da3
JB
1503 break;
1504 case RSX_STATUS_RC1:
267f0c90 1505 seq_puts(m, "RC1\n");
88271da3
JB
1506 break;
1507 case RSX_STATUS_RC1E:
267f0c90 1508 seq_puts(m, "RC1E\n");
88271da3
JB
1509 break;
1510 case RSX_STATUS_RS1:
267f0c90 1511 seq_puts(m, "RS1\n");
88271da3
JB
1512 break;
1513 case RSX_STATUS_RS2:
267f0c90 1514 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1515 break;
1516 case RSX_STATUS_RS3:
267f0c90 1517 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1518 break;
1519 default:
267f0c90 1520 seq_puts(m, "unknown\n");
88271da3
JB
1521 break;
1522 }
f97108d1
JB
1523
1524 return 0;
1525}
1526
f65367b5 1527static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1528{
b2cff0db
CW
1529 struct drm_info_node *node = m->private;
1530 struct drm_device *dev = node->minor->dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1533
1534 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1535 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1536 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1537 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1538 fw_domain->wake_count);
1539 }
1540 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1541
b2cff0db
CW
1542 return 0;
1543}
1544
1545static int vlv_drpc_info(struct seq_file *m)
1546{
9f25d007 1547 struct drm_info_node *node = m->private;
669ab5aa
D
1548 struct drm_device *dev = node->minor->dev;
1549 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1550 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1551
d46c0517
ID
1552 intel_runtime_pm_get(dev_priv);
1553
6b312cd3 1554 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1555 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1556 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1557
d46c0517
ID
1558 intel_runtime_pm_put(dev_priv);
1559
669ab5aa
D
1560 seq_printf(m, "Video Turbo Mode: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1562 seq_printf(m, "Turbo enabled: %s\n",
1563 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1564 seq_printf(m, "HW control enabled: %s\n",
1565 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1566 seq_printf(m, "SW control enabled: %s\n",
1567 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1568 GEN6_RP_MEDIA_SW_MODE));
1569 seq_printf(m, "RC6 Enabled: %s\n",
1570 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1571 GEN6_RC_CTL_EI_MODE(1))));
1572 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1573 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1574 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1575 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1576
9cc19be5
ID
1577 seq_printf(m, "Render RC6 residency since boot: %u\n",
1578 I915_READ(VLV_GT_RENDER_RC6));
1579 seq_printf(m, "Media RC6 residency since boot: %u\n",
1580 I915_READ(VLV_GT_MEDIA_RC6));
1581
f65367b5 1582 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1583}
1584
4d85529d
BW
1585static int gen6_drpc_info(struct seq_file *m)
1586{
9f25d007 1587 struct drm_info_node *node = m->private;
4d85529d
BW
1588 struct drm_device *dev = node->minor->dev;
1589 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1590 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1591 unsigned forcewake_count;
aee56cff 1592 int count = 0, ret;
4d85529d
BW
1593
1594 ret = mutex_lock_interruptible(&dev->struct_mutex);
1595 if (ret)
1596 return ret;
c8c8fb33 1597 intel_runtime_pm_get(dev_priv);
4d85529d 1598
907b28c5 1599 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1600 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1601 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1602
1603 if (forcewake_count) {
267f0c90
DL
1604 seq_puts(m, "RC information inaccurate because somebody "
1605 "holds a forcewake reference \n");
4d85529d
BW
1606 } else {
1607 /* NB: we cannot use forcewake, else we read the wrong values */
1608 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1609 udelay(10);
1610 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1611 }
1612
75aa3f63 1613 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1614 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1615
1616 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1617 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1618 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1619 mutex_lock(&dev_priv->rps.hw_lock);
1620 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1621 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1622
c8c8fb33
PZ
1623 intel_runtime_pm_put(dev_priv);
1624
4d85529d
BW
1625 seq_printf(m, "Video Turbo Mode: %s\n",
1626 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1627 seq_printf(m, "HW control enabled: %s\n",
1628 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1629 seq_printf(m, "SW control enabled: %s\n",
1630 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1631 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1632 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1633 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1634 seq_printf(m, "RC6 Enabled: %s\n",
1635 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1636 seq_printf(m, "Deep RC6 Enabled: %s\n",
1637 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1638 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1639 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1640 seq_puts(m, "Current RC state: ");
4d85529d
BW
1641 switch (gt_core_status & GEN6_RCn_MASK) {
1642 case GEN6_RC0:
1643 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1644 seq_puts(m, "Core Power Down\n");
4d85529d 1645 else
267f0c90 1646 seq_puts(m, "on\n");
4d85529d
BW
1647 break;
1648 case GEN6_RC3:
267f0c90 1649 seq_puts(m, "RC3\n");
4d85529d
BW
1650 break;
1651 case GEN6_RC6:
267f0c90 1652 seq_puts(m, "RC6\n");
4d85529d
BW
1653 break;
1654 case GEN6_RC7:
267f0c90 1655 seq_puts(m, "RC7\n");
4d85529d
BW
1656 break;
1657 default:
267f0c90 1658 seq_puts(m, "Unknown\n");
4d85529d
BW
1659 break;
1660 }
1661
1662 seq_printf(m, "Core Power Down: %s\n",
1663 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1664
1665 /* Not exactly sure what this is */
1666 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1667 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1668 seq_printf(m, "RC6 residency since boot: %u\n",
1669 I915_READ(GEN6_GT_GFX_RC6));
1670 seq_printf(m, "RC6+ residency since boot: %u\n",
1671 I915_READ(GEN6_GT_GFX_RC6p));
1672 seq_printf(m, "RC6++ residency since boot: %u\n",
1673 I915_READ(GEN6_GT_GFX_RC6pp));
1674
ecd8faea
BW
1675 seq_printf(m, "RC6 voltage: %dmV\n",
1676 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1677 seq_printf(m, "RC6+ voltage: %dmV\n",
1678 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1679 seq_printf(m, "RC6++ voltage: %dmV\n",
1680 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1681 return 0;
1682}
1683
1684static int i915_drpc_info(struct seq_file *m, void *unused)
1685{
9f25d007 1686 struct drm_info_node *node = m->private;
4d85529d
BW
1687 struct drm_device *dev = node->minor->dev;
1688
666a4537 1689 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1690 return vlv_drpc_info(m);
ac66cf4b 1691 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1692 return gen6_drpc_info(m);
1693 else
1694 return ironlake_drpc_info(m);
1695}
1696
9a851789
DV
1697static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1698{
1699 struct drm_info_node *node = m->private;
1700 struct drm_device *dev = node->minor->dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702
1703 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1704 dev_priv->fb_tracking.busy_bits);
1705
1706 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1707 dev_priv->fb_tracking.flip_bits);
1708
1709 return 0;
1710}
1711
b5e50c3f
JB
1712static int i915_fbc_status(struct seq_file *m, void *unused)
1713{
9f25d007 1714 struct drm_info_node *node = m->private;
b5e50c3f 1715 struct drm_device *dev = node->minor->dev;
e277a1f8 1716 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1717
3a77c4c4 1718 if (!HAS_FBC(dev)) {
267f0c90 1719 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1720 return 0;
1721 }
1722
36623ef8 1723 intel_runtime_pm_get(dev_priv);
25ad93fd 1724 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1725
0e631adc 1726 if (intel_fbc_is_active(dev_priv))
267f0c90 1727 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1728 else
1729 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1730 dev_priv->fbc.no_fbc_reason);
36623ef8 1731
31b9df10
PZ
1732 if (INTEL_INFO(dev_priv)->gen >= 7)
1733 seq_printf(m, "Compressing: %s\n",
1734 yesno(I915_READ(FBC_STATUS2) &
1735 FBC_COMPRESSION_MASK));
1736
25ad93fd 1737 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1738 intel_runtime_pm_put(dev_priv);
1739
b5e50c3f
JB
1740 return 0;
1741}
1742
da46f936
RV
1743static int i915_fbc_fc_get(void *data, u64 *val)
1744{
1745 struct drm_device *dev = data;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1749 return -ENODEV;
1750
da46f936 1751 *val = dev_priv->fbc.false_color;
da46f936
RV
1752
1753 return 0;
1754}
1755
1756static int i915_fbc_fc_set(void *data, u64 val)
1757{
1758 struct drm_device *dev = data;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 u32 reg;
1761
1762 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1763 return -ENODEV;
1764
25ad93fd 1765 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1766
1767 reg = I915_READ(ILK_DPFC_CONTROL);
1768 dev_priv->fbc.false_color = val;
1769
1770 I915_WRITE(ILK_DPFC_CONTROL, val ?
1771 (reg | FBC_CTL_FALSE_COLOR) :
1772 (reg & ~FBC_CTL_FALSE_COLOR));
1773
25ad93fd 1774 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1775 return 0;
1776}
1777
1778DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1779 i915_fbc_fc_get, i915_fbc_fc_set,
1780 "%llu\n");
1781
92d44621
PZ
1782static int i915_ips_status(struct seq_file *m, void *unused)
1783{
9f25d007 1784 struct drm_info_node *node = m->private;
92d44621
PZ
1785 struct drm_device *dev = node->minor->dev;
1786 struct drm_i915_private *dev_priv = dev->dev_private;
1787
f5adf94e 1788 if (!HAS_IPS(dev)) {
92d44621
PZ
1789 seq_puts(m, "not supported\n");
1790 return 0;
1791 }
1792
36623ef8
PZ
1793 intel_runtime_pm_get(dev_priv);
1794
0eaa53f0
RV
1795 seq_printf(m, "Enabled by kernel parameter: %s\n",
1796 yesno(i915.enable_ips));
1797
1798 if (INTEL_INFO(dev)->gen >= 8) {
1799 seq_puts(m, "Currently: unknown\n");
1800 } else {
1801 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1802 seq_puts(m, "Currently: enabled\n");
1803 else
1804 seq_puts(m, "Currently: disabled\n");
1805 }
92d44621 1806
36623ef8
PZ
1807 intel_runtime_pm_put(dev_priv);
1808
92d44621
PZ
1809 return 0;
1810}
1811
4a9bef37
JB
1812static int i915_sr_status(struct seq_file *m, void *unused)
1813{
9f25d007 1814 struct drm_info_node *node = m->private;
4a9bef37 1815 struct drm_device *dev = node->minor->dev;
e277a1f8 1816 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1817 bool sr_enabled = false;
1818
36623ef8
PZ
1819 intel_runtime_pm_get(dev_priv);
1820
1398261a 1821 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1822 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1823 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1824 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1825 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1826 else if (IS_I915GM(dev))
1827 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1828 else if (IS_PINEVIEW(dev))
1829 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1830 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1831 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1832
36623ef8
PZ
1833 intel_runtime_pm_put(dev_priv);
1834
5ba2aaaa
CW
1835 seq_printf(m, "self-refresh: %s\n",
1836 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1837
1838 return 0;
1839}
1840
7648fa99
JB
1841static int i915_emon_status(struct seq_file *m, void *unused)
1842{
9f25d007 1843 struct drm_info_node *node = m->private;
7648fa99 1844 struct drm_device *dev = node->minor->dev;
e277a1f8 1845 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1846 unsigned long temp, chipset, gfx;
de227ef0
CW
1847 int ret;
1848
582be6b4
CW
1849 if (!IS_GEN5(dev))
1850 return -ENODEV;
1851
de227ef0
CW
1852 ret = mutex_lock_interruptible(&dev->struct_mutex);
1853 if (ret)
1854 return ret;
7648fa99
JB
1855
1856 temp = i915_mch_val(dev_priv);
1857 chipset = i915_chipset_val(dev_priv);
1858 gfx = i915_gfx_val(dev_priv);
de227ef0 1859 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1860
1861 seq_printf(m, "GMCH temp: %ld\n", temp);
1862 seq_printf(m, "Chipset power: %ld\n", chipset);
1863 seq_printf(m, "GFX power: %ld\n", gfx);
1864 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1865
1866 return 0;
1867}
1868
23b2f8bb
JB
1869static int i915_ring_freq_table(struct seq_file *m, void *unused)
1870{
9f25d007 1871 struct drm_info_node *node = m->private;
23b2f8bb 1872 struct drm_device *dev = node->minor->dev;
e277a1f8 1873 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1874 int ret = 0;
23b2f8bb 1875 int gpu_freq, ia_freq;
f936ec34 1876 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1877
97d3308a 1878 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1879 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1880 return 0;
1881 }
1882
5bfa0199
PZ
1883 intel_runtime_pm_get(dev_priv);
1884
5c9669ce
TR
1885 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1886
4fc688ce 1887 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1888 if (ret)
5bfa0199 1889 goto out;
23b2f8bb 1890
ef11bdb3 1891 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1892 /* Convert GT frequency to 50 HZ units */
1893 min_gpu_freq =
1894 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1895 max_gpu_freq =
1896 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1897 } else {
1898 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1899 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1900 }
1901
267f0c90 1902 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1903
f936ec34 1904 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1905 ia_freq = gpu_freq;
1906 sandybridge_pcode_read(dev_priv,
1907 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1908 &ia_freq);
3ebecd07 1909 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1910 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1911 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1912 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1913 ((ia_freq >> 0) & 0xff) * 100,
1914 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1915 }
1916
4fc688ce 1917 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1918
5bfa0199
PZ
1919out:
1920 intel_runtime_pm_put(dev_priv);
1921 return ret;
23b2f8bb
JB
1922}
1923
44834a67
CW
1924static int i915_opregion(struct seq_file *m, void *unused)
1925{
9f25d007 1926 struct drm_info_node *node = m->private;
44834a67 1927 struct drm_device *dev = node->minor->dev;
e277a1f8 1928 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1929 struct intel_opregion *opregion = &dev_priv->opregion;
1930 int ret;
1931
1932 ret = mutex_lock_interruptible(&dev->struct_mutex);
1933 if (ret)
0d38f009 1934 goto out;
44834a67 1935
2455a8e4
JN
1936 if (opregion->header)
1937 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1938
1939 mutex_unlock(&dev->struct_mutex);
1940
0d38f009 1941out:
44834a67
CW
1942 return 0;
1943}
1944
ada8f955
JN
1945static int i915_vbt(struct seq_file *m, void *unused)
1946{
1947 struct drm_info_node *node = m->private;
1948 struct drm_device *dev = node->minor->dev;
1949 struct drm_i915_private *dev_priv = dev->dev_private;
1950 struct intel_opregion *opregion = &dev_priv->opregion;
1951
1952 if (opregion->vbt)
1953 seq_write(m, opregion->vbt, opregion->vbt_size);
1954
1955 return 0;
1956}
1957
37811fcc
CW
1958static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1959{
9f25d007 1960 struct drm_info_node *node = m->private;
37811fcc 1961 struct drm_device *dev = node->minor->dev;
b13b8402 1962 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1963 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1964 int ret;
1965
1966 ret = mutex_lock_interruptible(&dev->struct_mutex);
1967 if (ret)
1968 return ret;
37811fcc 1969
0695726e 1970#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1971 if (to_i915(dev)->fbdev) {
1972 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1973
1974 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1975 fbdev_fb->base.width,
1976 fbdev_fb->base.height,
1977 fbdev_fb->base.depth,
1978 fbdev_fb->base.bits_per_pixel,
1979 fbdev_fb->base.modifier[0],
747a598f 1980 drm_framebuffer_read_refcount(&fbdev_fb->base));
b13b8402
NS
1981 describe_obj(m, fbdev_fb->obj);
1982 seq_putc(m, '\n');
1983 }
4520f53a 1984#endif
37811fcc 1985
4b096ac1 1986 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1987 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1988 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1989 if (fb == fbdev_fb)
37811fcc
CW
1990 continue;
1991
c1ca506d 1992 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1993 fb->base.width,
1994 fb->base.height,
1995 fb->base.depth,
623f9783 1996 fb->base.bits_per_pixel,
c1ca506d 1997 fb->base.modifier[0],
747a598f 1998 drm_framebuffer_read_refcount(&fb->base));
05394f39 1999 describe_obj(m, fb->obj);
267f0c90 2000 seq_putc(m, '\n');
37811fcc 2001 }
4b096ac1 2002 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2003 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2004
2005 return 0;
2006}
2007
c9fe99bd
OM
2008static void describe_ctx_ringbuf(struct seq_file *m,
2009 struct intel_ringbuffer *ringbuf)
2010{
2011 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2012 ringbuf->space, ringbuf->head, ringbuf->tail,
2013 ringbuf->last_retired_head);
2014}
2015
e76d3630
BW
2016static int i915_context_status(struct seq_file *m, void *unused)
2017{
9f25d007 2018 struct drm_info_node *node = m->private;
e76d3630 2019 struct drm_device *dev = node->minor->dev;
e277a1f8 2020 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2021 struct intel_engine_cs *engine;
e2efd130 2022 struct i915_gem_context *ctx;
c3232b18 2023 int ret;
e76d3630 2024
f3d28878 2025 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2026 if (ret)
2027 return ret;
2028
a33afea5 2029 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2030 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2031 if (IS_ERR(ctx->file_priv)) {
2032 seq_puts(m, "(deleted) ");
2033 } else if (ctx->file_priv) {
2034 struct pid *pid = ctx->file_priv->file->pid;
2035 struct task_struct *task;
2036
2037 task = get_pid_task(pid, PIDTYPE_PID);
2038 if (task) {
2039 seq_printf(m, "(%s [%d]) ",
2040 task->comm, task->pid);
2041 put_task_struct(task);
2042 }
2043 } else {
2044 seq_puts(m, "(kernel) ");
2045 }
2046
bca44d80
CW
2047 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2048 seq_putc(m, '\n');
c9fe99bd 2049
bca44d80
CW
2050 for_each_engine(engine, dev_priv) {
2051 struct intel_context *ce = &ctx->engine[engine->id];
2052
2053 seq_printf(m, "%s: ", engine->name);
2054 seq_putc(m, ce->initialised ? 'I' : 'i');
2055 if (ce->state)
2056 describe_obj(m, ce->state);
2057 if (ce->ringbuf)
2058 describe_ctx_ringbuf(m, ce->ringbuf);
c9fe99bd 2059 seq_putc(m, '\n');
c9fe99bd 2060 }
a33afea5 2061
a33afea5 2062 seq_putc(m, '\n');
a168c293
BW
2063 }
2064
f3d28878 2065 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2066
2067 return 0;
2068}
2069
064ca1d2 2070static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2071 struct i915_gem_context *ctx,
0bc40be8 2072 struct intel_engine_cs *engine)
064ca1d2 2073{
bca44d80 2074 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2075 struct page *page;
2076 uint32_t *reg_state;
2077 int j;
2078 unsigned long ggtt_offset = 0;
2079
7069b144
CW
2080 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2081
064ca1d2 2082 if (ctx_obj == NULL) {
7069b144 2083 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2084 return;
2085 }
2086
064ca1d2
TD
2087 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2088 seq_puts(m, "\tNot bound in GGTT\n");
2089 else
2090 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2091
2092 if (i915_gem_object_get_pages(ctx_obj)) {
2093 seq_puts(m, "\tFailed to get pages for context object\n");
2094 return;
2095 }
2096
d1675198 2097 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2098 if (!WARN_ON(page == NULL)) {
2099 reg_state = kmap_atomic(page);
2100
2101 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2102 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2103 ggtt_offset + 4096 + (j * 4),
2104 reg_state[j], reg_state[j + 1],
2105 reg_state[j + 2], reg_state[j + 3]);
2106 }
2107 kunmap_atomic(reg_state);
2108 }
2109
2110 seq_putc(m, '\n');
2111}
2112
c0ab1ae9
BW
2113static int i915_dump_lrc(struct seq_file *m, void *unused)
2114{
2115 struct drm_info_node *node = (struct drm_info_node *) m->private;
2116 struct drm_device *dev = node->minor->dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2118 struct intel_engine_cs *engine;
e2efd130 2119 struct i915_gem_context *ctx;
b4ac5afc 2120 int ret;
c0ab1ae9
BW
2121
2122 if (!i915.enable_execlists) {
2123 seq_printf(m, "Logical Ring Contexts are disabled\n");
2124 return 0;
2125 }
2126
2127 ret = mutex_lock_interruptible(&dev->struct_mutex);
2128 if (ret)
2129 return ret;
2130
e28e404c 2131 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2132 for_each_engine(engine, dev_priv)
2133 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2134
2135 mutex_unlock(&dev->struct_mutex);
2136
2137 return 0;
2138}
2139
4ba70e44
OM
2140static int i915_execlists(struct seq_file *m, void *data)
2141{
2142 struct drm_info_node *node = (struct drm_info_node *)m->private;
2143 struct drm_device *dev = node->minor->dev;
2144 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2145 struct intel_engine_cs *engine;
4ba70e44
OM
2146 u32 status_pointer;
2147 u8 read_pointer;
2148 u8 write_pointer;
2149 u32 status;
2150 u32 ctx_id;
2151 struct list_head *cursor;
b4ac5afc 2152 int i, ret;
4ba70e44
OM
2153
2154 if (!i915.enable_execlists) {
2155 seq_puts(m, "Logical Ring Contexts are disabled\n");
2156 return 0;
2157 }
2158
2159 ret = mutex_lock_interruptible(&dev->struct_mutex);
2160 if (ret)
2161 return ret;
2162
fc0412ec
MT
2163 intel_runtime_pm_get(dev_priv);
2164
b4ac5afc 2165 for_each_engine(engine, dev_priv) {
6d3d8274 2166 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2167 int count = 0;
4ba70e44 2168
e2f80391 2169 seq_printf(m, "%s\n", engine->name);
4ba70e44 2170
e2f80391
TU
2171 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2172 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2173 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2174 status, ctx_id);
2175
e2f80391 2176 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2177 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2178
e2f80391 2179 read_pointer = engine->next_context_status_buffer;
5590a5f0 2180 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2181 if (read_pointer > write_pointer)
5590a5f0 2182 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2183 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2184 read_pointer, write_pointer);
2185
5590a5f0 2186 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2187 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2188 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2189
2190 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2191 i, status, ctx_id);
2192 }
2193
27af5eea 2194 spin_lock_bh(&engine->execlist_lock);
e2f80391 2195 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2196 count++;
e2f80391
TU
2197 head_req = list_first_entry_or_null(&engine->execlist_queue,
2198 struct drm_i915_gem_request,
2199 execlist_link);
27af5eea 2200 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2201
2202 seq_printf(m, "\t%d requests in queue\n", count);
2203 if (head_req) {
7069b144
CW
2204 seq_printf(m, "\tHead request context: %u\n",
2205 head_req->ctx->hw_id);
4ba70e44 2206 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2207 head_req->tail);
4ba70e44
OM
2208 }
2209
2210 seq_putc(m, '\n');
2211 }
2212
fc0412ec 2213 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2214 mutex_unlock(&dev->struct_mutex);
2215
2216 return 0;
2217}
2218
ea16a3cd
DV
2219static const char *swizzle_string(unsigned swizzle)
2220{
aee56cff 2221 switch (swizzle) {
ea16a3cd
DV
2222 case I915_BIT_6_SWIZZLE_NONE:
2223 return "none";
2224 case I915_BIT_6_SWIZZLE_9:
2225 return "bit9";
2226 case I915_BIT_6_SWIZZLE_9_10:
2227 return "bit9/bit10";
2228 case I915_BIT_6_SWIZZLE_9_11:
2229 return "bit9/bit11";
2230 case I915_BIT_6_SWIZZLE_9_10_11:
2231 return "bit9/bit10/bit11";
2232 case I915_BIT_6_SWIZZLE_9_17:
2233 return "bit9/bit17";
2234 case I915_BIT_6_SWIZZLE_9_10_17:
2235 return "bit9/bit10/bit17";
2236 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2237 return "unknown";
ea16a3cd
DV
2238 }
2239
2240 return "bug";
2241}
2242
2243static int i915_swizzle_info(struct seq_file *m, void *data)
2244{
9f25d007 2245 struct drm_info_node *node = m->private;
ea16a3cd
DV
2246 struct drm_device *dev = node->minor->dev;
2247 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2248 int ret;
2249
2250 ret = mutex_lock_interruptible(&dev->struct_mutex);
2251 if (ret)
2252 return ret;
c8c8fb33 2253 intel_runtime_pm_get(dev_priv);
ea16a3cd 2254
ea16a3cd
DV
2255 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2256 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2257 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2258 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2259
2260 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2261 seq_printf(m, "DDC = 0x%08x\n",
2262 I915_READ(DCC));
656bfa3a
DV
2263 seq_printf(m, "DDC2 = 0x%08x\n",
2264 I915_READ(DCC2));
ea16a3cd
DV
2265 seq_printf(m, "C0DRB3 = 0x%04x\n",
2266 I915_READ16(C0DRB3));
2267 seq_printf(m, "C1DRB3 = 0x%04x\n",
2268 I915_READ16(C1DRB3));
9d3203e1 2269 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2270 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2271 I915_READ(MAD_DIMM_C0));
2272 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2273 I915_READ(MAD_DIMM_C1));
2274 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2275 I915_READ(MAD_DIMM_C2));
2276 seq_printf(m, "TILECTL = 0x%08x\n",
2277 I915_READ(TILECTL));
5907f5fb 2278 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2279 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2280 I915_READ(GAMTARBMODE));
2281 else
2282 seq_printf(m, "ARB_MODE = 0x%08x\n",
2283 I915_READ(ARB_MODE));
3fa7d235
DV
2284 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2285 I915_READ(DISP_ARB_CTL));
ea16a3cd 2286 }
656bfa3a
DV
2287
2288 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2289 seq_puts(m, "L-shaped memory detected\n");
2290
c8c8fb33 2291 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2292 mutex_unlock(&dev->struct_mutex);
2293
2294 return 0;
2295}
2296
1c60fef5
BW
2297static int per_file_ctx(int id, void *ptr, void *data)
2298{
e2efd130 2299 struct i915_gem_context *ctx = ptr;
1c60fef5 2300 struct seq_file *m = data;
ae6c4806
DV
2301 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2302
2303 if (!ppgtt) {
2304 seq_printf(m, " no ppgtt for context %d\n",
2305 ctx->user_handle);
2306 return 0;
2307 }
1c60fef5 2308
f83d6518
OM
2309 if (i915_gem_context_is_default(ctx))
2310 seq_puts(m, " default context:\n");
2311 else
821d66dd 2312 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2313 ppgtt->debug_dump(ppgtt, m);
2314
2315 return 0;
2316}
2317
77df6772 2318static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2319{
3cf17fc5 2320 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2321 struct intel_engine_cs *engine;
77df6772 2322 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2323 int i;
3cf17fc5 2324
77df6772
BW
2325 if (!ppgtt)
2326 return;
2327
b4ac5afc 2328 for_each_engine(engine, dev_priv) {
e2f80391 2329 seq_printf(m, "%s\n", engine->name);
77df6772 2330 for (i = 0; i < 4; i++) {
e2f80391 2331 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2332 pdp <<= 32;
e2f80391 2333 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2334 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2335 }
2336 }
2337}
2338
2339static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2340{
2341 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2342 struct intel_engine_cs *engine;
3cf17fc5 2343
7e22dbbb 2344 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2345 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2346
b4ac5afc 2347 for_each_engine(engine, dev_priv) {
e2f80391 2348 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2349 if (IS_GEN7(dev_priv))
e2f80391
TU
2350 seq_printf(m, "GFX_MODE: 0x%08x\n",
2351 I915_READ(RING_MODE_GEN7(engine)));
2352 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2353 I915_READ(RING_PP_DIR_BASE(engine)));
2354 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2355 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2356 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2357 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2358 }
2359 if (dev_priv->mm.aliasing_ppgtt) {
2360 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2361
267f0c90 2362 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2363 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2364
87d60b63 2365 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2366 }
1c60fef5 2367
3cf17fc5 2368 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2369}
2370
2371static int i915_ppgtt_info(struct seq_file *m, void *data)
2372{
9f25d007 2373 struct drm_info_node *node = m->private;
77df6772 2374 struct drm_device *dev = node->minor->dev;
c8c8fb33 2375 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2376 struct drm_file *file;
77df6772
BW
2377
2378 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2379 if (ret)
2380 return ret;
c8c8fb33 2381 intel_runtime_pm_get(dev_priv);
77df6772
BW
2382
2383 if (INTEL_INFO(dev)->gen >= 8)
2384 gen8_ppgtt_info(m, dev);
2385 else if (INTEL_INFO(dev)->gen >= 6)
2386 gen6_ppgtt_info(m, dev);
2387
1d2ac403 2388 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2389 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2390 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2391 struct task_struct *task;
ea91e401 2392
7cb5dff8 2393 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2394 if (!task) {
2395 ret = -ESRCH;
2396 goto out_put;
2397 }
7cb5dff8
GT
2398 seq_printf(m, "\nproc: %s\n", task->comm);
2399 put_task_struct(task);
ea91e401
MT
2400 idr_for_each(&file_priv->context_idr, per_file_ctx,
2401 (void *)(unsigned long)m);
2402 }
1d2ac403 2403 mutex_unlock(&dev->filelist_mutex);
ea91e401 2404
06812760 2405out_put:
c8c8fb33 2406 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2407 mutex_unlock(&dev->struct_mutex);
2408
06812760 2409 return ret;
3cf17fc5
DV
2410}
2411
f5a4c67d
CW
2412static int count_irq_waiters(struct drm_i915_private *i915)
2413{
e2f80391 2414 struct intel_engine_cs *engine;
f5a4c67d 2415 int count = 0;
f5a4c67d 2416
b4ac5afc 2417 for_each_engine(engine, i915)
e2f80391 2418 count += engine->irq_refcount;
f5a4c67d
CW
2419
2420 return count;
2421}
2422
1854d5ca
CW
2423static int i915_rps_boost_info(struct seq_file *m, void *data)
2424{
2425 struct drm_info_node *node = m->private;
2426 struct drm_device *dev = node->minor->dev;
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 struct drm_file *file;
1854d5ca 2429
f5a4c67d
CW
2430 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2431 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2432 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2433 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2434 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2435 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2436 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2437 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2438 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2439
2440 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2441 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2442 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2443 struct drm_i915_file_private *file_priv = file->driver_priv;
2444 struct task_struct *task;
2445
2446 rcu_read_lock();
2447 task = pid_task(file->pid, PIDTYPE_PID);
2448 seq_printf(m, "%s [%d]: %d boosts%s\n",
2449 task ? task->comm : "<unknown>",
2450 task ? task->pid : -1,
2e1b8730
CW
2451 file_priv->rps.boosts,
2452 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2453 rcu_read_unlock();
2454 }
2e1b8730
CW
2455 seq_printf(m, "Semaphore boosts: %d%s\n",
2456 dev_priv->rps.semaphores.boosts,
2457 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2458 seq_printf(m, "MMIO flip boosts: %d%s\n",
2459 dev_priv->rps.mmioflips.boosts,
2460 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2461 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2462 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2463 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2464
8d3afd7d 2465 return 0;
1854d5ca
CW
2466}
2467
63573eb7
BW
2468static int i915_llc(struct seq_file *m, void *data)
2469{
9f25d007 2470 struct drm_info_node *node = m->private;
63573eb7
BW
2471 struct drm_device *dev = node->minor->dev;
2472 struct drm_i915_private *dev_priv = dev->dev_private;
3accaf7e 2473 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2474
63573eb7 2475 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2476 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2477 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2478
2479 return 0;
2480}
2481
fdf5d357
AD
2482static int i915_guc_load_status_info(struct seq_file *m, void *data)
2483{
2484 struct drm_info_node *node = m->private;
2485 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2486 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2487 u32 tmp, i;
2488
2d1fe073 2489 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2490 return 0;
2491
2492 seq_printf(m, "GuC firmware status:\n");
2493 seq_printf(m, "\tpath: %s\n",
2494 guc_fw->guc_fw_path);
2495 seq_printf(m, "\tfetch: %s\n",
2496 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2497 seq_printf(m, "\tload: %s\n",
2498 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2499 seq_printf(m, "\tversion wanted: %d.%d\n",
2500 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2501 seq_printf(m, "\tversion found: %d.%d\n",
2502 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2503 seq_printf(m, "\theader: offset is %d; size = %d\n",
2504 guc_fw->header_offset, guc_fw->header_size);
2505 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2506 guc_fw->ucode_offset, guc_fw->ucode_size);
2507 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2508 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2509
2510 tmp = I915_READ(GUC_STATUS);
2511
2512 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2513 seq_printf(m, "\tBootrom status = 0x%x\n",
2514 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2515 seq_printf(m, "\tuKernel status = 0x%x\n",
2516 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2517 seq_printf(m, "\tMIA Core status = 0x%x\n",
2518 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2519 seq_puts(m, "\nScratch registers:\n");
2520 for (i = 0; i < 16; i++)
2521 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2522
2523 return 0;
2524}
2525
8b417c26
DG
2526static void i915_guc_client_info(struct seq_file *m,
2527 struct drm_i915_private *dev_priv,
2528 struct i915_guc_client *client)
2529{
e2f80391 2530 struct intel_engine_cs *engine;
8b417c26 2531 uint64_t tot = 0;
8b417c26
DG
2532
2533 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2534 client->priority, client->ctx_index, client->proc_desc_offset);
2535 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2536 client->doorbell_id, client->doorbell_offset, client->cookie);
2537 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2538 client->wq_size, client->wq_offset, client->wq_tail);
2539
551aaecd 2540 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2541 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2542 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2543 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2544
b4ac5afc 2545 for_each_engine(engine, dev_priv) {
8b417c26 2546 seq_printf(m, "\tSubmissions: %llu %s\n",
e2f80391
TU
2547 client->submissions[engine->guc_id],
2548 engine->name);
2549 tot += client->submissions[engine->guc_id];
8b417c26
DG
2550 }
2551 seq_printf(m, "\tTotal: %llu\n", tot);
2552}
2553
2554static int i915_guc_info(struct seq_file *m, void *data)
2555{
2556 struct drm_info_node *node = m->private;
2557 struct drm_device *dev = node->minor->dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 struct intel_guc guc;
0a0b457f 2560 struct i915_guc_client client = {};
e2f80391 2561 struct intel_engine_cs *engine;
8b417c26
DG
2562 u64 total = 0;
2563
2d1fe073 2564 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2565 return 0;
2566
5a843307
AD
2567 if (mutex_lock_interruptible(&dev->struct_mutex))
2568 return 0;
2569
8b417c26 2570 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2571 guc = dev_priv->guc;
5a843307 2572 if (guc.execbuf_client)
8b417c26 2573 client = *guc.execbuf_client;
5a843307
AD
2574
2575 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2576
2577 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2578 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2579 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2580 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2581 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2582
2583 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2584 for_each_engine(engine, dev_priv) {
397097b0 2585 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
e2f80391
TU
2586 engine->name, guc.submissions[engine->guc_id],
2587 guc.last_seqno[engine->guc_id]);
2588 total += guc.submissions[engine->guc_id];
8b417c26
DG
2589 }
2590 seq_printf(m, "\t%s: %llu\n", "Total", total);
2591
2592 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2593 i915_guc_client_info(m, dev_priv, &client);
2594
2595 /* Add more as required ... */
2596
2597 return 0;
2598}
2599
4c7e77fc
AD
2600static int i915_guc_log_dump(struct seq_file *m, void *data)
2601{
2602 struct drm_info_node *node = m->private;
2603 struct drm_device *dev = node->minor->dev;
2604 struct drm_i915_private *dev_priv = dev->dev_private;
2605 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2606 u32 *log;
2607 int i = 0, pg;
2608
2609 if (!log_obj)
2610 return 0;
2611
2612 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2613 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2614
2615 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2616 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2617 *(log + i), *(log + i + 1),
2618 *(log + i + 2), *(log + i + 3));
2619
2620 kunmap_atomic(log);
2621 }
2622
2623 seq_putc(m, '\n');
2624
2625 return 0;
2626}
2627
e91fd8c6
RV
2628static int i915_edp_psr_status(struct seq_file *m, void *data)
2629{
2630 struct drm_info_node *node = m->private;
2631 struct drm_device *dev = node->minor->dev;
2632 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2633 u32 psrperf = 0;
a6cbdb8e
RV
2634 u32 stat[3];
2635 enum pipe pipe;
a031d709 2636 bool enabled = false;
e91fd8c6 2637
3553a8ea
DL
2638 if (!HAS_PSR(dev)) {
2639 seq_puts(m, "PSR not supported\n");
2640 return 0;
2641 }
2642
c8c8fb33
PZ
2643 intel_runtime_pm_get(dev_priv);
2644
fa128fa6 2645 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2646 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2647 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2648 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2649 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2650 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2651 dev_priv->psr.busy_frontbuffer_bits);
2652 seq_printf(m, "Re-enable work scheduled: %s\n",
2653 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2654
3553a8ea 2655 if (HAS_DDI(dev))
443a389f 2656 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2657 else {
2658 for_each_pipe(dev_priv, pipe) {
2659 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2660 VLV_EDP_PSR_CURR_STATE_MASK;
2661 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2662 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2663 enabled = true;
a6cbdb8e
RV
2664 }
2665 }
60e5ffe3
RV
2666
2667 seq_printf(m, "Main link in standby mode: %s\n",
2668 yesno(dev_priv->psr.link_standby));
2669
a6cbdb8e
RV
2670 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2671
2672 if (!HAS_DDI(dev))
2673 for_each_pipe(dev_priv, pipe) {
2674 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2675 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2676 seq_printf(m, " pipe %c", pipe_name(pipe));
2677 }
2678 seq_puts(m, "\n");
e91fd8c6 2679
05eec3c2
RV
2680 /*
2681 * VLV/CHV PSR has no kind of performance counter
2682 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2683 */
2684 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2685 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2686 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2687
2688 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2689 }
fa128fa6 2690 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2691
c8c8fb33 2692 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2693 return 0;
2694}
2695
d2e216d0
RV
2696static int i915_sink_crc(struct seq_file *m, void *data)
2697{
2698 struct drm_info_node *node = m->private;
2699 struct drm_device *dev = node->minor->dev;
2700 struct intel_encoder *encoder;
2701 struct intel_connector *connector;
2702 struct intel_dp *intel_dp = NULL;
2703 int ret;
2704 u8 crc[6];
2705
2706 drm_modeset_lock_all(dev);
aca5e361 2707 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2708
2709 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2710 continue;
2711
b6ae3c7c
PZ
2712 if (!connector->base.encoder)
2713 continue;
2714
d2e216d0
RV
2715 encoder = to_intel_encoder(connector->base.encoder);
2716 if (encoder->type != INTEL_OUTPUT_EDP)
2717 continue;
2718
2719 intel_dp = enc_to_intel_dp(&encoder->base);
2720
2721 ret = intel_dp_sink_crc(intel_dp, crc);
2722 if (ret)
2723 goto out;
2724
2725 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2726 crc[0], crc[1], crc[2],
2727 crc[3], crc[4], crc[5]);
2728 goto out;
2729 }
2730 ret = -ENODEV;
2731out:
2732 drm_modeset_unlock_all(dev);
2733 return ret;
2734}
2735
ec013e7f
JB
2736static int i915_energy_uJ(struct seq_file *m, void *data)
2737{
2738 struct drm_info_node *node = m->private;
2739 struct drm_device *dev = node->minor->dev;
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741 u64 power;
2742 u32 units;
2743
2744 if (INTEL_INFO(dev)->gen < 6)
2745 return -ENODEV;
2746
36623ef8
PZ
2747 intel_runtime_pm_get(dev_priv);
2748
ec013e7f
JB
2749 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2750 power = (power & 0x1f00) >> 8;
2751 units = 1000000 / (1 << power); /* convert to uJ */
2752 power = I915_READ(MCH_SECP_NRG_STTS);
2753 power *= units;
2754
36623ef8
PZ
2755 intel_runtime_pm_put(dev_priv);
2756
ec013e7f 2757 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2758
2759 return 0;
2760}
2761
6455c870 2762static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2763{
9f25d007 2764 struct drm_info_node *node = m->private;
371db66a
PZ
2765 struct drm_device *dev = node->minor->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767
a156e64d
CW
2768 if (!HAS_RUNTIME_PM(dev_priv))
2769 seq_puts(m, "Runtime power management not supported\n");
371db66a 2770
86c4ec0d 2771 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2772 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2773 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2774#ifdef CONFIG_PM
a6aaec8b
DL
2775 seq_printf(m, "Usage count: %d\n",
2776 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2777#else
2778 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2779#endif
a156e64d
CW
2780 seq_printf(m, "PCI device power state: %s [%d]\n",
2781 pci_power_name(dev_priv->dev->pdev->current_state),
2782 dev_priv->dev->pdev->current_state);
371db66a 2783
ec013e7f
JB
2784 return 0;
2785}
2786
1da51581
ID
2787static int i915_power_domain_info(struct seq_file *m, void *unused)
2788{
9f25d007 2789 struct drm_info_node *node = m->private;
1da51581
ID
2790 struct drm_device *dev = node->minor->dev;
2791 struct drm_i915_private *dev_priv = dev->dev_private;
2792 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2793 int i;
2794
2795 mutex_lock(&power_domains->lock);
2796
2797 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2798 for (i = 0; i < power_domains->power_well_count; i++) {
2799 struct i915_power_well *power_well;
2800 enum intel_display_power_domain power_domain;
2801
2802 power_well = &power_domains->power_wells[i];
2803 seq_printf(m, "%-25s %d\n", power_well->name,
2804 power_well->count);
2805
2806 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2807 power_domain++) {
2808 if (!(BIT(power_domain) & power_well->domains))
2809 continue;
2810
2811 seq_printf(m, " %-23s %d\n",
9895ad03 2812 intel_display_power_domain_str(power_domain),
1da51581
ID
2813 power_domains->domain_use_count[power_domain]);
2814 }
2815 }
2816
2817 mutex_unlock(&power_domains->lock);
2818
2819 return 0;
2820}
2821
b7cec66d
DL
2822static int i915_dmc_info(struct seq_file *m, void *unused)
2823{
2824 struct drm_info_node *node = m->private;
2825 struct drm_device *dev = node->minor->dev;
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827 struct intel_csr *csr;
2828
2829 if (!HAS_CSR(dev)) {
2830 seq_puts(m, "not supported\n");
2831 return 0;
2832 }
2833
2834 csr = &dev_priv->csr;
2835
6fb403de
MK
2836 intel_runtime_pm_get(dev_priv);
2837
b7cec66d
DL
2838 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2839 seq_printf(m, "path: %s\n", csr->fw_path);
2840
2841 if (!csr->dmc_payload)
6fb403de 2842 goto out;
b7cec66d
DL
2843
2844 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2845 CSR_VERSION_MINOR(csr->version));
2846
8337206d
DL
2847 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2848 seq_printf(m, "DC3 -> DC5 count: %d\n",
2849 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2850 seq_printf(m, "DC5 -> DC6 count: %d\n",
2851 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2852 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2853 seq_printf(m, "DC3 -> DC5 count: %d\n",
2854 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2855 }
2856
6fb403de
MK
2857out:
2858 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2859 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2860 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2861
8337206d
DL
2862 intel_runtime_pm_put(dev_priv);
2863
b7cec66d
DL
2864 return 0;
2865}
2866
53f5e3ca
JB
2867static void intel_seq_print_mode(struct seq_file *m, int tabs,
2868 struct drm_display_mode *mode)
2869{
2870 int i;
2871
2872 for (i = 0; i < tabs; i++)
2873 seq_putc(m, '\t');
2874
2875 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2876 mode->base.id, mode->name,
2877 mode->vrefresh, mode->clock,
2878 mode->hdisplay, mode->hsync_start,
2879 mode->hsync_end, mode->htotal,
2880 mode->vdisplay, mode->vsync_start,
2881 mode->vsync_end, mode->vtotal,
2882 mode->type, mode->flags);
2883}
2884
2885static void intel_encoder_info(struct seq_file *m,
2886 struct intel_crtc *intel_crtc,
2887 struct intel_encoder *intel_encoder)
2888{
9f25d007 2889 struct drm_info_node *node = m->private;
53f5e3ca
JB
2890 struct drm_device *dev = node->minor->dev;
2891 struct drm_crtc *crtc = &intel_crtc->base;
2892 struct intel_connector *intel_connector;
2893 struct drm_encoder *encoder;
2894
2895 encoder = &intel_encoder->base;
2896 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2897 encoder->base.id, encoder->name);
53f5e3ca
JB
2898 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2899 struct drm_connector *connector = &intel_connector->base;
2900 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2901 connector->base.id,
c23cc417 2902 connector->name,
53f5e3ca
JB
2903 drm_get_connector_status_name(connector->status));
2904 if (connector->status == connector_status_connected) {
2905 struct drm_display_mode *mode = &crtc->mode;
2906 seq_printf(m, ", mode:\n");
2907 intel_seq_print_mode(m, 2, mode);
2908 } else {
2909 seq_putc(m, '\n');
2910 }
2911 }
2912}
2913
2914static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2915{
9f25d007 2916 struct drm_info_node *node = m->private;
53f5e3ca
JB
2917 struct drm_device *dev = node->minor->dev;
2918 struct drm_crtc *crtc = &intel_crtc->base;
2919 struct intel_encoder *intel_encoder;
23a48d53
ML
2920 struct drm_plane_state *plane_state = crtc->primary->state;
2921 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2922
23a48d53 2923 if (fb)
5aa8a937 2924 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2925 fb->base.id, plane_state->src_x >> 16,
2926 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2927 else
2928 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2929 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2930 intel_encoder_info(m, intel_crtc, intel_encoder);
2931}
2932
2933static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2934{
2935 struct drm_display_mode *mode = panel->fixed_mode;
2936
2937 seq_printf(m, "\tfixed mode:\n");
2938 intel_seq_print_mode(m, 2, mode);
2939}
2940
2941static void intel_dp_info(struct seq_file *m,
2942 struct intel_connector *intel_connector)
2943{
2944 struct intel_encoder *intel_encoder = intel_connector->encoder;
2945 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2946
2947 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2948 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2949 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2950 intel_panel_info(m, &intel_connector->panel);
2951}
2952
2953static void intel_hdmi_info(struct seq_file *m,
2954 struct intel_connector *intel_connector)
2955{
2956 struct intel_encoder *intel_encoder = intel_connector->encoder;
2957 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2958
742f491d 2959 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2960}
2961
2962static void intel_lvds_info(struct seq_file *m,
2963 struct intel_connector *intel_connector)
2964{
2965 intel_panel_info(m, &intel_connector->panel);
2966}
2967
2968static void intel_connector_info(struct seq_file *m,
2969 struct drm_connector *connector)
2970{
2971 struct intel_connector *intel_connector = to_intel_connector(connector);
2972 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2973 struct drm_display_mode *mode;
53f5e3ca
JB
2974
2975 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2976 connector->base.id, connector->name,
53f5e3ca
JB
2977 drm_get_connector_status_name(connector->status));
2978 if (connector->status == connector_status_connected) {
2979 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2980 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2981 connector->display_info.width_mm,
2982 connector->display_info.height_mm);
2983 seq_printf(m, "\tsubpixel order: %s\n",
2984 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2985 seq_printf(m, "\tCEA rev: %d\n",
2986 connector->display_info.cea_rev);
2987 }
36cd7444
DA
2988 if (intel_encoder) {
2989 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2990 intel_encoder->type == INTEL_OUTPUT_EDP)
2991 intel_dp_info(m, intel_connector);
2992 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2993 intel_hdmi_info(m, intel_connector);
2994 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2995 intel_lvds_info(m, intel_connector);
2996 }
53f5e3ca 2997
f103fc7d
JB
2998 seq_printf(m, "\tmodes:\n");
2999 list_for_each_entry(mode, &connector->modes, head)
3000 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3001}
3002
065f2ec2
CW
3003static bool cursor_active(struct drm_device *dev, int pipe)
3004{
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 u32 state;
3007
3008 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3009 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3010 else
5efb3e28 3011 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3012
3013 return state;
3014}
3015
3016static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3017{
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 u32 pos;
3020
5efb3e28 3021 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3022
3023 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3024 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3025 *x = -*x;
3026
3027 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3028 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3029 *y = -*y;
3030
3031 return cursor_active(dev, pipe);
3032}
3033
3abc4e09
RF
3034static const char *plane_type(enum drm_plane_type type)
3035{
3036 switch (type) {
3037 case DRM_PLANE_TYPE_OVERLAY:
3038 return "OVL";
3039 case DRM_PLANE_TYPE_PRIMARY:
3040 return "PRI";
3041 case DRM_PLANE_TYPE_CURSOR:
3042 return "CUR";
3043 /*
3044 * Deliberately omitting default: to generate compiler warnings
3045 * when a new drm_plane_type gets added.
3046 */
3047 }
3048
3049 return "unknown";
3050}
3051
3052static const char *plane_rotation(unsigned int rotation)
3053{
3054 static char buf[48];
3055 /*
3056 * According to doc only one DRM_ROTATE_ is allowed but this
3057 * will print them all to visualize if the values are misused
3058 */
3059 snprintf(buf, sizeof(buf),
3060 "%s%s%s%s%s%s(0x%08x)",
3061 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3062 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3063 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3064 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3065 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3066 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3067 rotation);
3068
3069 return buf;
3070}
3071
3072static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3073{
3074 struct drm_info_node *node = m->private;
3075 struct drm_device *dev = node->minor->dev;
3076 struct intel_plane *intel_plane;
3077
3078 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3079 struct drm_plane_state *state;
3080 struct drm_plane *plane = &intel_plane->base;
3081
3082 if (!plane->state) {
3083 seq_puts(m, "plane->state is NULL!\n");
3084 continue;
3085 }
3086
3087 state = plane->state;
3088
3089 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3090 plane->base.id,
3091 plane_type(intel_plane->base.type),
3092 state->crtc_x, state->crtc_y,
3093 state->crtc_w, state->crtc_h,
3094 (state->src_x >> 16),
3095 ((state->src_x & 0xffff) * 15625) >> 10,
3096 (state->src_y >> 16),
3097 ((state->src_y & 0xffff) * 15625) >> 10,
3098 (state->src_w >> 16),
3099 ((state->src_w & 0xffff) * 15625) >> 10,
3100 (state->src_h >> 16),
3101 ((state->src_h & 0xffff) * 15625) >> 10,
3102 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3103 plane_rotation(state->rotation));
3104 }
3105}
3106
3107static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3108{
3109 struct intel_crtc_state *pipe_config;
3110 int num_scalers = intel_crtc->num_scalers;
3111 int i;
3112
3113 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3114
3115 /* Not all platformas have a scaler */
3116 if (num_scalers) {
3117 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3118 num_scalers,
3119 pipe_config->scaler_state.scaler_users,
3120 pipe_config->scaler_state.scaler_id);
3121
3122 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3123 struct intel_scaler *sc =
3124 &pipe_config->scaler_state.scalers[i];
3125
3126 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3127 i, yesno(sc->in_use), sc->mode);
3128 }
3129 seq_puts(m, "\n");
3130 } else {
3131 seq_puts(m, "\tNo scalers available on this platform\n");
3132 }
3133}
3134
53f5e3ca
JB
3135static int i915_display_info(struct seq_file *m, void *unused)
3136{
9f25d007 3137 struct drm_info_node *node = m->private;
53f5e3ca 3138 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3139 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3140 struct intel_crtc *crtc;
53f5e3ca
JB
3141 struct drm_connector *connector;
3142
b0e5ddf3 3143 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3144 drm_modeset_lock_all(dev);
3145 seq_printf(m, "CRTC info\n");
3146 seq_printf(m, "---------\n");
d3fcc808 3147 for_each_intel_crtc(dev, crtc) {
065f2ec2 3148 bool active;
f77076c9 3149 struct intel_crtc_state *pipe_config;
065f2ec2 3150 int x, y;
53f5e3ca 3151
f77076c9
ML
3152 pipe_config = to_intel_crtc_state(crtc->base.state);
3153
3abc4e09 3154 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3155 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3156 yesno(pipe_config->base.active),
3abc4e09
RF
3157 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3158 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3159
f77076c9 3160 if (pipe_config->base.active) {
065f2ec2
CW
3161 intel_crtc_info(m, crtc);
3162
a23dc658 3163 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3164 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3165 yesno(crtc->cursor_base),
3dd512fb
MR
3166 x, y, crtc->base.cursor->state->crtc_w,
3167 crtc->base.cursor->state->crtc_h,
57127efa 3168 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3169 intel_scaler_info(m, crtc);
3170 intel_plane_info(m, crtc);
a23dc658 3171 }
cace841c
DV
3172
3173 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3174 yesno(!crtc->cpu_fifo_underrun_disabled),
3175 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3176 }
3177
3178 seq_printf(m, "\n");
3179 seq_printf(m, "Connector info\n");
3180 seq_printf(m, "--------------\n");
3181 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3182 intel_connector_info(m, connector);
3183 }
3184 drm_modeset_unlock_all(dev);
b0e5ddf3 3185 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3186
3187 return 0;
3188}
3189
e04934cf
BW
3190static int i915_semaphore_status(struct seq_file *m, void *unused)
3191{
3192 struct drm_info_node *node = (struct drm_info_node *) m->private;
3193 struct drm_device *dev = node->minor->dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3195 struct intel_engine_cs *engine;
e04934cf 3196 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3197 enum intel_engine_id id;
3198 int j, ret;
e04934cf 3199
c033666a 3200 if (!i915_semaphore_is_enabled(dev_priv)) {
e04934cf
BW
3201 seq_puts(m, "Semaphores are disabled\n");
3202 return 0;
3203 }
3204
3205 ret = mutex_lock_interruptible(&dev->struct_mutex);
3206 if (ret)
3207 return ret;
03872064 3208 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3209
3210 if (IS_BROADWELL(dev)) {
3211 struct page *page;
3212 uint64_t *seqno;
3213
3214 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3215
3216 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3217 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3218 uint64_t offset;
3219
e2f80391 3220 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3221
3222 seq_puts(m, " Last signal:");
3223 for (j = 0; j < num_rings; j++) {
c3232b18 3224 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3225 seq_printf(m, "0x%08llx (0x%02llx) ",
3226 seqno[offset], offset * 8);
3227 }
3228 seq_putc(m, '\n');
3229
3230 seq_puts(m, " Last wait: ");
3231 for (j = 0; j < num_rings; j++) {
c3232b18 3232 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3233 seq_printf(m, "0x%08llx (0x%02llx) ",
3234 seqno[offset], offset * 8);
3235 }
3236 seq_putc(m, '\n');
3237
3238 }
3239 kunmap_atomic(seqno);
3240 } else {
3241 seq_puts(m, " Last signal:");
b4ac5afc 3242 for_each_engine(engine, dev_priv)
e04934cf
BW
3243 for (j = 0; j < num_rings; j++)
3244 seq_printf(m, "0x%08x\n",
e2f80391 3245 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3246 seq_putc(m, '\n');
3247 }
3248
3249 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3250 for_each_engine(engine, dev_priv) {
3251 for (j = 0; j < num_rings; j++)
e2f80391
TU
3252 seq_printf(m, " 0x%08x ",
3253 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3254 seq_putc(m, '\n');
3255 }
3256 seq_putc(m, '\n');
3257
03872064 3258 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3259 mutex_unlock(&dev->struct_mutex);
3260 return 0;
3261}
3262
728e29d7
DV
3263static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3264{
3265 struct drm_info_node *node = (struct drm_info_node *) m->private;
3266 struct drm_device *dev = node->minor->dev;
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268 int i;
3269
3270 drm_modeset_lock_all(dev);
3271 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3272 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3273
3274 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3275 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3276 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3277 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3278 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3279 seq_printf(m, " dpll_md: 0x%08x\n",
3280 pll->config.hw_state.dpll_md);
3281 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3282 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3283 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3284 }
3285 drm_modeset_unlock_all(dev);
3286
3287 return 0;
3288}
3289
1ed1ef9d 3290static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3291{
3292 int i;
3293 int ret;
e2f80391 3294 struct intel_engine_cs *engine;
888b5995
AS
3295 struct drm_info_node *node = (struct drm_info_node *) m->private;
3296 struct drm_device *dev = node->minor->dev;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3298 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3299 enum intel_engine_id id;
888b5995 3300
888b5995
AS
3301 ret = mutex_lock_interruptible(&dev->struct_mutex);
3302 if (ret)
3303 return ret;
3304
3305 intel_runtime_pm_get(dev_priv);
3306
33136b06 3307 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3308 for_each_engine_id(engine, dev_priv, id)
33136b06 3309 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3310 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3311 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3312 i915_reg_t addr;
3313 u32 mask, value, read;
2fa60f6d 3314 bool ok;
888b5995 3315
33136b06
AS
3316 addr = workarounds->reg[i].addr;
3317 mask = workarounds->reg[i].mask;
3318 value = workarounds->reg[i].value;
2fa60f6d
MK
3319 read = I915_READ(addr);
3320 ok = (value & mask) == (read & mask);
3321 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3322 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3323 }
3324
3325 intel_runtime_pm_put(dev_priv);
3326 mutex_unlock(&dev->struct_mutex);
3327
3328 return 0;
3329}
3330
c5511e44
DL
3331static int i915_ddb_info(struct seq_file *m, void *unused)
3332{
3333 struct drm_info_node *node = m->private;
3334 struct drm_device *dev = node->minor->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct skl_ddb_allocation *ddb;
3337 struct skl_ddb_entry *entry;
3338 enum pipe pipe;
3339 int plane;
3340
2fcffe19
DL
3341 if (INTEL_INFO(dev)->gen < 9)
3342 return 0;
3343
c5511e44
DL
3344 drm_modeset_lock_all(dev);
3345
3346 ddb = &dev_priv->wm.skl_hw.ddb;
3347
3348 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3349
3350 for_each_pipe(dev_priv, pipe) {
3351 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3352
dd740780 3353 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3354 entry = &ddb->plane[pipe][plane];
3355 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3356 entry->start, entry->end,
3357 skl_ddb_entry_size(entry));
3358 }
3359
4969d33e 3360 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3361 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3362 entry->end, skl_ddb_entry_size(entry));
3363 }
3364
3365 drm_modeset_unlock_all(dev);
3366
3367 return 0;
3368}
3369
a54746e3
VK
3370static void drrs_status_per_crtc(struct seq_file *m,
3371 struct drm_device *dev, struct intel_crtc *intel_crtc)
3372{
3373 struct intel_encoder *intel_encoder;
3374 struct drm_i915_private *dev_priv = dev->dev_private;
3375 struct i915_drrs *drrs = &dev_priv->drrs;
3376 int vrefresh = 0;
3377
3378 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3379 /* Encoder connected on this CRTC */
3380 switch (intel_encoder->type) {
3381 case INTEL_OUTPUT_EDP:
3382 seq_puts(m, "eDP:\n");
3383 break;
3384 case INTEL_OUTPUT_DSI:
3385 seq_puts(m, "DSI:\n");
3386 break;
3387 case INTEL_OUTPUT_HDMI:
3388 seq_puts(m, "HDMI:\n");
3389 break;
3390 case INTEL_OUTPUT_DISPLAYPORT:
3391 seq_puts(m, "DP:\n");
3392 break;
3393 default:
3394 seq_printf(m, "Other encoder (id=%d).\n",
3395 intel_encoder->type);
3396 return;
3397 }
3398 }
3399
3400 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3401 seq_puts(m, "\tVBT: DRRS_type: Static");
3402 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3403 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3404 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3405 seq_puts(m, "\tVBT: DRRS_type: None");
3406 else
3407 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3408
3409 seq_puts(m, "\n\n");
3410
f77076c9 3411 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3412 struct intel_panel *panel;
3413
3414 mutex_lock(&drrs->mutex);
3415 /* DRRS Supported */
3416 seq_puts(m, "\tDRRS Supported: Yes\n");
3417
3418 /* disable_drrs() will make drrs->dp NULL */
3419 if (!drrs->dp) {
3420 seq_puts(m, "Idleness DRRS: Disabled");
3421 mutex_unlock(&drrs->mutex);
3422 return;
3423 }
3424
3425 panel = &drrs->dp->attached_connector->panel;
3426 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3427 drrs->busy_frontbuffer_bits);
3428
3429 seq_puts(m, "\n\t\t");
3430 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3431 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3432 vrefresh = panel->fixed_mode->vrefresh;
3433 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3434 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3435 vrefresh = panel->downclock_mode->vrefresh;
3436 } else {
3437 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3438 drrs->refresh_rate_type);
3439 mutex_unlock(&drrs->mutex);
3440 return;
3441 }
3442 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3443
3444 seq_puts(m, "\n\t\t");
3445 mutex_unlock(&drrs->mutex);
3446 } else {
3447 /* DRRS not supported. Print the VBT parameter*/
3448 seq_puts(m, "\tDRRS Supported : No");
3449 }
3450 seq_puts(m, "\n");
3451}
3452
3453static int i915_drrs_status(struct seq_file *m, void *unused)
3454{
3455 struct drm_info_node *node = m->private;
3456 struct drm_device *dev = node->minor->dev;
3457 struct intel_crtc *intel_crtc;
3458 int active_crtc_cnt = 0;
3459
3460 for_each_intel_crtc(dev, intel_crtc) {
3461 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3462
f77076c9 3463 if (intel_crtc->base.state->active) {
a54746e3
VK
3464 active_crtc_cnt++;
3465 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3466
3467 drrs_status_per_crtc(m, dev, intel_crtc);
3468 }
3469
3470 drm_modeset_unlock(&intel_crtc->base.mutex);
3471 }
3472
3473 if (!active_crtc_cnt)
3474 seq_puts(m, "No active crtc found\n");
3475
3476 return 0;
3477}
3478
07144428
DL
3479struct pipe_crc_info {
3480 const char *name;
3481 struct drm_device *dev;
3482 enum pipe pipe;
3483};
3484
11bed958
DA
3485static int i915_dp_mst_info(struct seq_file *m, void *unused)
3486{
3487 struct drm_info_node *node = (struct drm_info_node *) m->private;
3488 struct drm_device *dev = node->minor->dev;
3489 struct drm_encoder *encoder;
3490 struct intel_encoder *intel_encoder;
3491 struct intel_digital_port *intel_dig_port;
3492 drm_modeset_lock_all(dev);
3493 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3494 intel_encoder = to_intel_encoder(encoder);
3495 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3496 continue;
3497 intel_dig_port = enc_to_dig_port(encoder);
3498 if (!intel_dig_port->dp.can_mst)
3499 continue;
40ae80cc
JB
3500 seq_printf(m, "MST Source Port %c\n",
3501 port_name(intel_dig_port->port));
11bed958
DA
3502 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3503 }
3504 drm_modeset_unlock_all(dev);
3505 return 0;
3506}
3507
07144428
DL
3508static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3509{
be5c7a90
DL
3510 struct pipe_crc_info *info = inode->i_private;
3511 struct drm_i915_private *dev_priv = info->dev->dev_private;
3512 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3513
7eb1c496
DV
3514 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3515 return -ENODEV;
3516
d538bbdf
DL
3517 spin_lock_irq(&pipe_crc->lock);
3518
3519 if (pipe_crc->opened) {
3520 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3521 return -EBUSY; /* already open */
3522 }
3523
d538bbdf 3524 pipe_crc->opened = true;
07144428
DL
3525 filep->private_data = inode->i_private;
3526
d538bbdf
DL
3527 spin_unlock_irq(&pipe_crc->lock);
3528
07144428
DL
3529 return 0;
3530}
3531
3532static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3533{
be5c7a90
DL
3534 struct pipe_crc_info *info = inode->i_private;
3535 struct drm_i915_private *dev_priv = info->dev->dev_private;
3536 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3537
d538bbdf
DL
3538 spin_lock_irq(&pipe_crc->lock);
3539 pipe_crc->opened = false;
3540 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3541
07144428
DL
3542 return 0;
3543}
3544
3545/* (6 fields, 8 chars each, space separated (5) + '\n') */
3546#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3547/* account for \'0' */
3548#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3549
3550static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3551{
d538bbdf
DL
3552 assert_spin_locked(&pipe_crc->lock);
3553 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3554 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3555}
3556
3557static ssize_t
3558i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3559 loff_t *pos)
3560{
3561 struct pipe_crc_info *info = filep->private_data;
3562 struct drm_device *dev = info->dev;
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3565 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3566 int n_entries;
07144428
DL
3567 ssize_t bytes_read;
3568
3569 /*
3570 * Don't allow user space to provide buffers not big enough to hold
3571 * a line of data.
3572 */
3573 if (count < PIPE_CRC_LINE_LEN)
3574 return -EINVAL;
3575
3576 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3577 return 0;
07144428
DL
3578
3579 /* nothing to read */
d538bbdf 3580 spin_lock_irq(&pipe_crc->lock);
07144428 3581 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3582 int ret;
3583
3584 if (filep->f_flags & O_NONBLOCK) {
3585 spin_unlock_irq(&pipe_crc->lock);
07144428 3586 return -EAGAIN;
d538bbdf 3587 }
07144428 3588
d538bbdf
DL
3589 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3590 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3591 if (ret) {
3592 spin_unlock_irq(&pipe_crc->lock);
3593 return ret;
3594 }
8bf1e9f1
SH
3595 }
3596
07144428 3597 /* We now have one or more entries to read */
9ad6d99f 3598 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3599
07144428 3600 bytes_read = 0;
9ad6d99f
VS
3601 while (n_entries > 0) {
3602 struct intel_pipe_crc_entry *entry =
3603 &pipe_crc->entries[pipe_crc->tail];
07144428 3604 int ret;
8bf1e9f1 3605
9ad6d99f
VS
3606 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3607 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3608 break;
3609
3610 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3611 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3612
07144428
DL
3613 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3614 "%8u %8x %8x %8x %8x %8x\n",
3615 entry->frame, entry->crc[0],
3616 entry->crc[1], entry->crc[2],
3617 entry->crc[3], entry->crc[4]);
3618
9ad6d99f
VS
3619 spin_unlock_irq(&pipe_crc->lock);
3620
3621 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3622 if (ret == PIPE_CRC_LINE_LEN)
3623 return -EFAULT;
b2c88f5b 3624
9ad6d99f
VS
3625 user_buf += PIPE_CRC_LINE_LEN;
3626 n_entries--;
3627
3628 spin_lock_irq(&pipe_crc->lock);
3629 }
8bf1e9f1 3630
d538bbdf
DL
3631 spin_unlock_irq(&pipe_crc->lock);
3632
07144428
DL
3633 return bytes_read;
3634}
3635
3636static const struct file_operations i915_pipe_crc_fops = {
3637 .owner = THIS_MODULE,
3638 .open = i915_pipe_crc_open,
3639 .read = i915_pipe_crc_read,
3640 .release = i915_pipe_crc_release,
3641};
3642
3643static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3644 {
3645 .name = "i915_pipe_A_crc",
3646 .pipe = PIPE_A,
3647 },
3648 {
3649 .name = "i915_pipe_B_crc",
3650 .pipe = PIPE_B,
3651 },
3652 {
3653 .name = "i915_pipe_C_crc",
3654 .pipe = PIPE_C,
3655 },
3656};
3657
3658static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3659 enum pipe pipe)
3660{
3661 struct drm_device *dev = minor->dev;
3662 struct dentry *ent;
3663 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3664
3665 info->dev = dev;
3666 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3667 &i915_pipe_crc_fops);
f3c5fe97
WY
3668 if (!ent)
3669 return -ENOMEM;
07144428
DL
3670
3671 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3672}
3673
e8dfcf78 3674static const char * const pipe_crc_sources[] = {
926321d5
DV
3675 "none",
3676 "plane1",
3677 "plane2",
3678 "pf",
5b3a856b 3679 "pipe",
3d099a05
DV
3680 "TV",
3681 "DP-B",
3682 "DP-C",
3683 "DP-D",
46a19188 3684 "auto",
926321d5
DV
3685};
3686
3687static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3688{
3689 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3690 return pipe_crc_sources[source];
3691}
3692
bd9db02f 3693static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3694{
3695 struct drm_device *dev = m->private;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 int i;
3698
3699 for (i = 0; i < I915_MAX_PIPES; i++)
3700 seq_printf(m, "%c %s\n", pipe_name(i),
3701 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3702
3703 return 0;
3704}
3705
bd9db02f 3706static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3707{
3708 struct drm_device *dev = inode->i_private;
3709
bd9db02f 3710 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3711}
3712
46a19188 3713static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3714 uint32_t *val)
3715{
46a19188
DV
3716 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3717 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3718
3719 switch (*source) {
52f843f6
DV
3720 case INTEL_PIPE_CRC_SOURCE_PIPE:
3721 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3722 break;
3723 case INTEL_PIPE_CRC_SOURCE_NONE:
3724 *val = 0;
3725 break;
3726 default:
3727 return -EINVAL;
3728 }
3729
3730 return 0;
3731}
3732
46a19188
DV
3733static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3734 enum intel_pipe_crc_source *source)
3735{
3736 struct intel_encoder *encoder;
3737 struct intel_crtc *crtc;
26756809 3738 struct intel_digital_port *dig_port;
46a19188
DV
3739 int ret = 0;
3740
3741 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3742
6e9f798d 3743 drm_modeset_lock_all(dev);
b2784e15 3744 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3745 if (!encoder->base.crtc)
3746 continue;
3747
3748 crtc = to_intel_crtc(encoder->base.crtc);
3749
3750 if (crtc->pipe != pipe)
3751 continue;
3752
3753 switch (encoder->type) {
3754 case INTEL_OUTPUT_TVOUT:
3755 *source = INTEL_PIPE_CRC_SOURCE_TV;
3756 break;
3757 case INTEL_OUTPUT_DISPLAYPORT:
3758 case INTEL_OUTPUT_EDP:
26756809
DV
3759 dig_port = enc_to_dig_port(&encoder->base);
3760 switch (dig_port->port) {
3761 case PORT_B:
3762 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3763 break;
3764 case PORT_C:
3765 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3766 break;
3767 case PORT_D:
3768 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3769 break;
3770 default:
3771 WARN(1, "nonexisting DP port %c\n",
3772 port_name(dig_port->port));
3773 break;
3774 }
46a19188 3775 break;
6847d71b
PZ
3776 default:
3777 break;
46a19188
DV
3778 }
3779 }
6e9f798d 3780 drm_modeset_unlock_all(dev);
46a19188
DV
3781
3782 return ret;
3783}
3784
3785static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3786 enum pipe pipe,
3787 enum intel_pipe_crc_source *source,
7ac0129b
DV
3788 uint32_t *val)
3789{
8d2f24ca
DV
3790 struct drm_i915_private *dev_priv = dev->dev_private;
3791 bool need_stable_symbols = false;
3792
46a19188
DV
3793 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3794 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3795 if (ret)
3796 return ret;
3797 }
3798
3799 switch (*source) {
7ac0129b
DV
3800 case INTEL_PIPE_CRC_SOURCE_PIPE:
3801 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3802 break;
3803 case INTEL_PIPE_CRC_SOURCE_DP_B:
3804 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3805 need_stable_symbols = true;
7ac0129b
DV
3806 break;
3807 case INTEL_PIPE_CRC_SOURCE_DP_C:
3808 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3809 need_stable_symbols = true;
7ac0129b 3810 break;
2be57922
VS
3811 case INTEL_PIPE_CRC_SOURCE_DP_D:
3812 if (!IS_CHERRYVIEW(dev))
3813 return -EINVAL;
3814 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3815 need_stable_symbols = true;
3816 break;
7ac0129b
DV
3817 case INTEL_PIPE_CRC_SOURCE_NONE:
3818 *val = 0;
3819 break;
3820 default:
3821 return -EINVAL;
3822 }
3823
8d2f24ca
DV
3824 /*
3825 * When the pipe CRC tap point is after the transcoders we need
3826 * to tweak symbol-level features to produce a deterministic series of
3827 * symbols for a given frame. We need to reset those features only once
3828 * a frame (instead of every nth symbol):
3829 * - DC-balance: used to ensure a better clock recovery from the data
3830 * link (SDVO)
3831 * - DisplayPort scrambling: used for EMI reduction
3832 */
3833 if (need_stable_symbols) {
3834 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3835
8d2f24ca 3836 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3837 switch (pipe) {
3838 case PIPE_A:
8d2f24ca 3839 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3840 break;
3841 case PIPE_B:
8d2f24ca 3842 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3843 break;
3844 case PIPE_C:
3845 tmp |= PIPE_C_SCRAMBLE_RESET;
3846 break;
3847 default:
3848 return -EINVAL;
3849 }
8d2f24ca
DV
3850 I915_WRITE(PORT_DFT2_G4X, tmp);
3851 }
3852
7ac0129b
DV
3853 return 0;
3854}
3855
4b79ebf7 3856static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3857 enum pipe pipe,
3858 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3859 uint32_t *val)
3860{
84093603
DV
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 bool need_stable_symbols = false;
3863
46a19188
DV
3864 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3865 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3866 if (ret)
3867 return ret;
3868 }
3869
3870 switch (*source) {
4b79ebf7
DV
3871 case INTEL_PIPE_CRC_SOURCE_PIPE:
3872 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3873 break;
3874 case INTEL_PIPE_CRC_SOURCE_TV:
3875 if (!SUPPORTS_TV(dev))
3876 return -EINVAL;
3877 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3878 break;
3879 case INTEL_PIPE_CRC_SOURCE_DP_B:
3880 if (!IS_G4X(dev))
3881 return -EINVAL;
3882 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3883 need_stable_symbols = true;
4b79ebf7
DV
3884 break;
3885 case INTEL_PIPE_CRC_SOURCE_DP_C:
3886 if (!IS_G4X(dev))
3887 return -EINVAL;
3888 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3889 need_stable_symbols = true;
4b79ebf7
DV
3890 break;
3891 case INTEL_PIPE_CRC_SOURCE_DP_D:
3892 if (!IS_G4X(dev))
3893 return -EINVAL;
3894 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3895 need_stable_symbols = true;
4b79ebf7
DV
3896 break;
3897 case INTEL_PIPE_CRC_SOURCE_NONE:
3898 *val = 0;
3899 break;
3900 default:
3901 return -EINVAL;
3902 }
3903
84093603
DV
3904 /*
3905 * When the pipe CRC tap point is after the transcoders we need
3906 * to tweak symbol-level features to produce a deterministic series of
3907 * symbols for a given frame. We need to reset those features only once
3908 * a frame (instead of every nth symbol):
3909 * - DC-balance: used to ensure a better clock recovery from the data
3910 * link (SDVO)
3911 * - DisplayPort scrambling: used for EMI reduction
3912 */
3913 if (need_stable_symbols) {
3914 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3915
3916 WARN_ON(!IS_G4X(dev));
3917
3918 I915_WRITE(PORT_DFT_I9XX,
3919 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3920
3921 if (pipe == PIPE_A)
3922 tmp |= PIPE_A_SCRAMBLE_RESET;
3923 else
3924 tmp |= PIPE_B_SCRAMBLE_RESET;
3925
3926 I915_WRITE(PORT_DFT2_G4X, tmp);
3927 }
3928
4b79ebf7
DV
3929 return 0;
3930}
3931
8d2f24ca
DV
3932static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3933 enum pipe pipe)
3934{
3935 struct drm_i915_private *dev_priv = dev->dev_private;
3936 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3937
eb736679
VS
3938 switch (pipe) {
3939 case PIPE_A:
8d2f24ca 3940 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3941 break;
3942 case PIPE_B:
8d2f24ca 3943 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3944 break;
3945 case PIPE_C:
3946 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3947 break;
3948 default:
3949 return;
3950 }
8d2f24ca
DV
3951 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3952 tmp &= ~DC_BALANCE_RESET_VLV;
3953 I915_WRITE(PORT_DFT2_G4X, tmp);
3954
3955}
3956
84093603
DV
3957static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3958 enum pipe pipe)
3959{
3960 struct drm_i915_private *dev_priv = dev->dev_private;
3961 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3962
3963 if (pipe == PIPE_A)
3964 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3965 else
3966 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3967 I915_WRITE(PORT_DFT2_G4X, tmp);
3968
3969 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3970 I915_WRITE(PORT_DFT_I9XX,
3971 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3972 }
3973}
3974
46a19188 3975static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3976 uint32_t *val)
3977{
46a19188
DV
3978 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3979 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3980
3981 switch (*source) {
5b3a856b
DV
3982 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3983 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3984 break;
3985 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3986 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3987 break;
5b3a856b
DV
3988 case INTEL_PIPE_CRC_SOURCE_PIPE:
3989 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3990 break;
3d099a05 3991 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3992 *val = 0;
3993 break;
3d099a05
DV
3994 default:
3995 return -EINVAL;
5b3a856b
DV
3996 }
3997
3998 return 0;
3999}
4000
c4e2d043 4001static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
4002{
4003 struct drm_i915_private *dev_priv = dev->dev_private;
4004 struct intel_crtc *crtc =
4005 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4006 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4007 struct drm_atomic_state *state;
4008 int ret = 0;
fabf6e51
DV
4009
4010 drm_modeset_lock_all(dev);
c4e2d043
ML
4011 state = drm_atomic_state_alloc(dev);
4012 if (!state) {
4013 ret = -ENOMEM;
4014 goto out;
fabf6e51 4015 }
fabf6e51 4016
c4e2d043
ML
4017 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4018 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4019 if (IS_ERR(pipe_config)) {
4020 ret = PTR_ERR(pipe_config);
4021 goto out;
4022 }
fabf6e51 4023
c4e2d043
ML
4024 pipe_config->pch_pfit.force_thru = enable;
4025 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4026 pipe_config->pch_pfit.enabled != enable)
4027 pipe_config->base.connectors_changed = true;
1b509259 4028
c4e2d043
ML
4029 ret = drm_atomic_commit(state);
4030out:
fabf6e51 4031 drm_modeset_unlock_all(dev);
c4e2d043
ML
4032 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4033 if (ret)
4034 drm_atomic_state_free(state);
fabf6e51
DV
4035}
4036
4037static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4038 enum pipe pipe,
4039 enum intel_pipe_crc_source *source,
5b3a856b
DV
4040 uint32_t *val)
4041{
46a19188
DV
4042 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4043 *source = INTEL_PIPE_CRC_SOURCE_PF;
4044
4045 switch (*source) {
5b3a856b
DV
4046 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4047 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4048 break;
4049 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4050 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4051 break;
4052 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4053 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4054 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4055
5b3a856b
DV
4056 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4057 break;
3d099a05 4058 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4059 *val = 0;
4060 break;
3d099a05
DV
4061 default:
4062 return -EINVAL;
5b3a856b
DV
4063 }
4064
4065 return 0;
4066}
4067
926321d5
DV
4068static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4069 enum intel_pipe_crc_source source)
4070{
4071 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4072 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4073 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4074 pipe));
e129649b 4075 enum intel_display_power_domain power_domain;
432f3342 4076 u32 val = 0; /* shut up gcc */
5b3a856b 4077 int ret;
926321d5 4078
cc3da175
DL
4079 if (pipe_crc->source == source)
4080 return 0;
4081
ae676fcd
DL
4082 /* forbid changing the source without going back to 'none' */
4083 if (pipe_crc->source && source)
4084 return -EINVAL;
4085
e129649b
ID
4086 power_domain = POWER_DOMAIN_PIPE(pipe);
4087 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4088 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4089 return -EIO;
4090 }
4091
52f843f6 4092 if (IS_GEN2(dev))
46a19188 4093 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4094 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4095 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4096 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4097 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4098 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4099 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4100 else
fabf6e51 4101 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4102
4103 if (ret != 0)
e129649b 4104 goto out;
5b3a856b 4105
4b584369
DL
4106 /* none -> real source transition */
4107 if (source) {
4252fbc3
VS
4108 struct intel_pipe_crc_entry *entries;
4109
7cd6ccff
DL
4110 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4111 pipe_name(pipe), pipe_crc_source_name(source));
4112
3cf54b34
VS
4113 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4114 sizeof(pipe_crc->entries[0]),
4252fbc3 4115 GFP_KERNEL);
e129649b
ID
4116 if (!entries) {
4117 ret = -ENOMEM;
4118 goto out;
4119 }
e5f75aca 4120
8c740dce
PZ
4121 /*
4122 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4123 * enabled and disabled dynamically based on package C states,
4124 * user space can't make reliable use of the CRCs, so let's just
4125 * completely disable it.
4126 */
4127 hsw_disable_ips(crtc);
4128
d538bbdf 4129 spin_lock_irq(&pipe_crc->lock);
64387b61 4130 kfree(pipe_crc->entries);
4252fbc3 4131 pipe_crc->entries = entries;
d538bbdf
DL
4132 pipe_crc->head = 0;
4133 pipe_crc->tail = 0;
4134 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4135 }
4136
cc3da175 4137 pipe_crc->source = source;
926321d5 4138
926321d5
DV
4139 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4140 POSTING_READ(PIPE_CRC_CTL(pipe));
4141
e5f75aca
DL
4142 /* real source -> none transition */
4143 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4144 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4145 struct intel_crtc *crtc =
4146 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4147
7cd6ccff
DL
4148 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4149 pipe_name(pipe));
4150
a33d7105 4151 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4152 if (crtc->base.state->active)
a33d7105
DV
4153 intel_wait_for_vblank(dev, pipe);
4154 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4155
d538bbdf
DL
4156 spin_lock_irq(&pipe_crc->lock);
4157 entries = pipe_crc->entries;
e5f75aca 4158 pipe_crc->entries = NULL;
9ad6d99f
VS
4159 pipe_crc->head = 0;
4160 pipe_crc->tail = 0;
d538bbdf
DL
4161 spin_unlock_irq(&pipe_crc->lock);
4162
4163 kfree(entries);
84093603
DV
4164
4165 if (IS_G4X(dev))
4166 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4167 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4168 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4169 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4170 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4171
4172 hsw_enable_ips(crtc);
e5f75aca
DL
4173 }
4174
e129649b
ID
4175 ret = 0;
4176
4177out:
4178 intel_display_power_put(dev_priv, power_domain);
4179
4180 return ret;
926321d5
DV
4181}
4182
4183/*
4184 * Parse pipe CRC command strings:
b94dec87
DL
4185 * command: wsp* object wsp+ name wsp+ source wsp*
4186 * object: 'pipe'
4187 * name: (A | B | C)
926321d5
DV
4188 * source: (none | plane1 | plane2 | pf)
4189 * wsp: (#0x20 | #0x9 | #0xA)+
4190 *
4191 * eg.:
b94dec87
DL
4192 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4193 * "pipe A none" -> Stop CRC
926321d5 4194 */
bd9db02f 4195static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4196{
4197 int n_words = 0;
4198
4199 while (*buf) {
4200 char *end;
4201
4202 /* skip leading white space */
4203 buf = skip_spaces(buf);
4204 if (!*buf)
4205 break; /* end of buffer */
4206
4207 /* find end of word */
4208 for (end = buf; *end && !isspace(*end); end++)
4209 ;
4210
4211 if (n_words == max_words) {
4212 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4213 max_words);
4214 return -EINVAL; /* ran out of words[] before bytes */
4215 }
4216
4217 if (*end)
4218 *end++ = '\0';
4219 words[n_words++] = buf;
4220 buf = end;
4221 }
4222
4223 return n_words;
4224}
4225
b94dec87
DL
4226enum intel_pipe_crc_object {
4227 PIPE_CRC_OBJECT_PIPE,
4228};
4229
e8dfcf78 4230static const char * const pipe_crc_objects[] = {
b94dec87
DL
4231 "pipe",
4232};
4233
4234static int
bd9db02f 4235display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4236{
4237 int i;
4238
4239 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4240 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4241 *o = i;
b94dec87
DL
4242 return 0;
4243 }
4244
4245 return -EINVAL;
4246}
4247
bd9db02f 4248static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4249{
4250 const char name = buf[0];
4251
4252 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4253 return -EINVAL;
4254
4255 *pipe = name - 'A';
4256
4257 return 0;
4258}
4259
4260static int
bd9db02f 4261display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4262{
4263 int i;
4264
4265 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4266 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4267 *s = i;
926321d5
DV
4268 return 0;
4269 }
4270
4271 return -EINVAL;
4272}
4273
bd9db02f 4274static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4275{
b94dec87 4276#define N_WORDS 3
926321d5 4277 int n_words;
b94dec87 4278 char *words[N_WORDS];
926321d5 4279 enum pipe pipe;
b94dec87 4280 enum intel_pipe_crc_object object;
926321d5
DV
4281 enum intel_pipe_crc_source source;
4282
bd9db02f 4283 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4284 if (n_words != N_WORDS) {
4285 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4286 N_WORDS);
4287 return -EINVAL;
4288 }
4289
bd9db02f 4290 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4291 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4292 return -EINVAL;
4293 }
4294
bd9db02f 4295 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4296 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4297 return -EINVAL;
4298 }
4299
bd9db02f 4300 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4301 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4302 return -EINVAL;
4303 }
4304
4305 return pipe_crc_set_source(dev, pipe, source);
4306}
4307
bd9db02f
DL
4308static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4309 size_t len, loff_t *offp)
926321d5
DV
4310{
4311 struct seq_file *m = file->private_data;
4312 struct drm_device *dev = m->private;
4313 char *tmpbuf;
4314 int ret;
4315
4316 if (len == 0)
4317 return 0;
4318
4319 if (len > PAGE_SIZE - 1) {
4320 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4321 PAGE_SIZE);
4322 return -E2BIG;
4323 }
4324
4325 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4326 if (!tmpbuf)
4327 return -ENOMEM;
4328
4329 if (copy_from_user(tmpbuf, ubuf, len)) {
4330 ret = -EFAULT;
4331 goto out;
4332 }
4333 tmpbuf[len] = '\0';
4334
bd9db02f 4335 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4336
4337out:
4338 kfree(tmpbuf);
4339 if (ret < 0)
4340 return ret;
4341
4342 *offp += len;
4343 return len;
4344}
4345
bd9db02f 4346static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4347 .owner = THIS_MODULE,
bd9db02f 4348 .open = display_crc_ctl_open,
926321d5
DV
4349 .read = seq_read,
4350 .llseek = seq_lseek,
4351 .release = single_release,
bd9db02f 4352 .write = display_crc_ctl_write
926321d5
DV
4353};
4354
eb3394fa
TP
4355static ssize_t i915_displayport_test_active_write(struct file *file,
4356 const char __user *ubuf,
4357 size_t len, loff_t *offp)
4358{
4359 char *input_buffer;
4360 int status = 0;
eb3394fa
TP
4361 struct drm_device *dev;
4362 struct drm_connector *connector;
4363 struct list_head *connector_list;
4364 struct intel_dp *intel_dp;
4365 int val = 0;
4366
9aaffa34 4367 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4368
eb3394fa
TP
4369 connector_list = &dev->mode_config.connector_list;
4370
4371 if (len == 0)
4372 return 0;
4373
4374 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4375 if (!input_buffer)
4376 return -ENOMEM;
4377
4378 if (copy_from_user(input_buffer, ubuf, len)) {
4379 status = -EFAULT;
4380 goto out;
4381 }
4382
4383 input_buffer[len] = '\0';
4384 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4385
4386 list_for_each_entry(connector, connector_list, head) {
4387
4388 if (connector->connector_type !=
4389 DRM_MODE_CONNECTOR_DisplayPort)
4390 continue;
4391
b8bb08ec 4392 if (connector->status == connector_status_connected &&
eb3394fa
TP
4393 connector->encoder != NULL) {
4394 intel_dp = enc_to_intel_dp(connector->encoder);
4395 status = kstrtoint(input_buffer, 10, &val);
4396 if (status < 0)
4397 goto out;
4398 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4399 /* To prevent erroneous activation of the compliance
4400 * testing code, only accept an actual value of 1 here
4401 */
4402 if (val == 1)
4403 intel_dp->compliance_test_active = 1;
4404 else
4405 intel_dp->compliance_test_active = 0;
4406 }
4407 }
4408out:
4409 kfree(input_buffer);
4410 if (status < 0)
4411 return status;
4412
4413 *offp += len;
4414 return len;
4415}
4416
4417static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4418{
4419 struct drm_device *dev = m->private;
4420 struct drm_connector *connector;
4421 struct list_head *connector_list = &dev->mode_config.connector_list;
4422 struct intel_dp *intel_dp;
4423
eb3394fa
TP
4424 list_for_each_entry(connector, connector_list, head) {
4425
4426 if (connector->connector_type !=
4427 DRM_MODE_CONNECTOR_DisplayPort)
4428 continue;
4429
4430 if (connector->status == connector_status_connected &&
4431 connector->encoder != NULL) {
4432 intel_dp = enc_to_intel_dp(connector->encoder);
4433 if (intel_dp->compliance_test_active)
4434 seq_puts(m, "1");
4435 else
4436 seq_puts(m, "0");
4437 } else
4438 seq_puts(m, "0");
4439 }
4440
4441 return 0;
4442}
4443
4444static int i915_displayport_test_active_open(struct inode *inode,
4445 struct file *file)
4446{
4447 struct drm_device *dev = inode->i_private;
4448
4449 return single_open(file, i915_displayport_test_active_show, dev);
4450}
4451
4452static const struct file_operations i915_displayport_test_active_fops = {
4453 .owner = THIS_MODULE,
4454 .open = i915_displayport_test_active_open,
4455 .read = seq_read,
4456 .llseek = seq_lseek,
4457 .release = single_release,
4458 .write = i915_displayport_test_active_write
4459};
4460
4461static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4462{
4463 struct drm_device *dev = m->private;
4464 struct drm_connector *connector;
4465 struct list_head *connector_list = &dev->mode_config.connector_list;
4466 struct intel_dp *intel_dp;
4467
eb3394fa
TP
4468 list_for_each_entry(connector, connector_list, head) {
4469
4470 if (connector->connector_type !=
4471 DRM_MODE_CONNECTOR_DisplayPort)
4472 continue;
4473
4474 if (connector->status == connector_status_connected &&
4475 connector->encoder != NULL) {
4476 intel_dp = enc_to_intel_dp(connector->encoder);
4477 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4478 } else
4479 seq_puts(m, "0");
4480 }
4481
4482 return 0;
4483}
4484static int i915_displayport_test_data_open(struct inode *inode,
4485 struct file *file)
4486{
4487 struct drm_device *dev = inode->i_private;
4488
4489 return single_open(file, i915_displayport_test_data_show, dev);
4490}
4491
4492static const struct file_operations i915_displayport_test_data_fops = {
4493 .owner = THIS_MODULE,
4494 .open = i915_displayport_test_data_open,
4495 .read = seq_read,
4496 .llseek = seq_lseek,
4497 .release = single_release
4498};
4499
4500static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4501{
4502 struct drm_device *dev = m->private;
4503 struct drm_connector *connector;
4504 struct list_head *connector_list = &dev->mode_config.connector_list;
4505 struct intel_dp *intel_dp;
4506
eb3394fa
TP
4507 list_for_each_entry(connector, connector_list, head) {
4508
4509 if (connector->connector_type !=
4510 DRM_MODE_CONNECTOR_DisplayPort)
4511 continue;
4512
4513 if (connector->status == connector_status_connected &&
4514 connector->encoder != NULL) {
4515 intel_dp = enc_to_intel_dp(connector->encoder);
4516 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4517 } else
4518 seq_puts(m, "0");
4519 }
4520
4521 return 0;
4522}
4523
4524static int i915_displayport_test_type_open(struct inode *inode,
4525 struct file *file)
4526{
4527 struct drm_device *dev = inode->i_private;
4528
4529 return single_open(file, i915_displayport_test_type_show, dev);
4530}
4531
4532static const struct file_operations i915_displayport_test_type_fops = {
4533 .owner = THIS_MODULE,
4534 .open = i915_displayport_test_type_open,
4535 .read = seq_read,
4536 .llseek = seq_lseek,
4537 .release = single_release
4538};
4539
97e94b22 4540static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4541{
4542 struct drm_device *dev = m->private;
369a1342 4543 int level;
de38b95c
VS
4544 int num_levels;
4545
4546 if (IS_CHERRYVIEW(dev))
4547 num_levels = 3;
4548 else if (IS_VALLEYVIEW(dev))
4549 num_levels = 1;
4550 else
4551 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4552
4553 drm_modeset_lock_all(dev);
4554
4555 for (level = 0; level < num_levels; level++) {
4556 unsigned int latency = wm[level];
4557
97e94b22
DL
4558 /*
4559 * - WM1+ latency values in 0.5us units
de38b95c 4560 * - latencies are in us on gen9/vlv/chv
97e94b22 4561 */
666a4537
WB
4562 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4563 IS_CHERRYVIEW(dev))
97e94b22
DL
4564 latency *= 10;
4565 else if (level > 0)
369a1342
VS
4566 latency *= 5;
4567
4568 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4569 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4570 }
4571
4572 drm_modeset_unlock_all(dev);
4573}
4574
4575static int pri_wm_latency_show(struct seq_file *m, void *data)
4576{
4577 struct drm_device *dev = m->private;
97e94b22
DL
4578 struct drm_i915_private *dev_priv = dev->dev_private;
4579 const uint16_t *latencies;
4580
4581 if (INTEL_INFO(dev)->gen >= 9)
4582 latencies = dev_priv->wm.skl_latency;
4583 else
4584 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4585
97e94b22 4586 wm_latency_show(m, latencies);
369a1342
VS
4587
4588 return 0;
4589}
4590
4591static int spr_wm_latency_show(struct seq_file *m, void *data)
4592{
4593 struct drm_device *dev = m->private;
97e94b22
DL
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 const uint16_t *latencies;
4596
4597 if (INTEL_INFO(dev)->gen >= 9)
4598 latencies = dev_priv->wm.skl_latency;
4599 else
4600 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4601
97e94b22 4602 wm_latency_show(m, latencies);
369a1342
VS
4603
4604 return 0;
4605}
4606
4607static int cur_wm_latency_show(struct seq_file *m, void *data)
4608{
4609 struct drm_device *dev = m->private;
97e94b22
DL
4610 struct drm_i915_private *dev_priv = dev->dev_private;
4611 const uint16_t *latencies;
4612
4613 if (INTEL_INFO(dev)->gen >= 9)
4614 latencies = dev_priv->wm.skl_latency;
4615 else
4616 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4617
97e94b22 4618 wm_latency_show(m, latencies);
369a1342
VS
4619
4620 return 0;
4621}
4622
4623static int pri_wm_latency_open(struct inode *inode, struct file *file)
4624{
4625 struct drm_device *dev = inode->i_private;
4626
de38b95c 4627 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4628 return -ENODEV;
4629
4630 return single_open(file, pri_wm_latency_show, dev);
4631}
4632
4633static int spr_wm_latency_open(struct inode *inode, struct file *file)
4634{
4635 struct drm_device *dev = inode->i_private;
4636
9ad0257c 4637 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4638 return -ENODEV;
4639
4640 return single_open(file, spr_wm_latency_show, dev);
4641}
4642
4643static int cur_wm_latency_open(struct inode *inode, struct file *file)
4644{
4645 struct drm_device *dev = inode->i_private;
4646
9ad0257c 4647 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4648 return -ENODEV;
4649
4650 return single_open(file, cur_wm_latency_show, dev);
4651}
4652
4653static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4654 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4655{
4656 struct seq_file *m = file->private_data;
4657 struct drm_device *dev = m->private;
97e94b22 4658 uint16_t new[8] = { 0 };
de38b95c 4659 int num_levels;
369a1342
VS
4660 int level;
4661 int ret;
4662 char tmp[32];
4663
de38b95c
VS
4664 if (IS_CHERRYVIEW(dev))
4665 num_levels = 3;
4666 else if (IS_VALLEYVIEW(dev))
4667 num_levels = 1;
4668 else
4669 num_levels = ilk_wm_max_level(dev) + 1;
4670
369a1342
VS
4671 if (len >= sizeof(tmp))
4672 return -EINVAL;
4673
4674 if (copy_from_user(tmp, ubuf, len))
4675 return -EFAULT;
4676
4677 tmp[len] = '\0';
4678
97e94b22
DL
4679 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4680 &new[0], &new[1], &new[2], &new[3],
4681 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4682 if (ret != num_levels)
4683 return -EINVAL;
4684
4685 drm_modeset_lock_all(dev);
4686
4687 for (level = 0; level < num_levels; level++)
4688 wm[level] = new[level];
4689
4690 drm_modeset_unlock_all(dev);
4691
4692 return len;
4693}
4694
4695
4696static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4697 size_t len, loff_t *offp)
4698{
4699 struct seq_file *m = file->private_data;
4700 struct drm_device *dev = m->private;
97e94b22
DL
4701 struct drm_i915_private *dev_priv = dev->dev_private;
4702 uint16_t *latencies;
369a1342 4703
97e94b22
DL
4704 if (INTEL_INFO(dev)->gen >= 9)
4705 latencies = dev_priv->wm.skl_latency;
4706 else
4707 latencies = to_i915(dev)->wm.pri_latency;
4708
4709 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4710}
4711
4712static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4713 size_t len, loff_t *offp)
4714{
4715 struct seq_file *m = file->private_data;
4716 struct drm_device *dev = m->private;
97e94b22
DL
4717 struct drm_i915_private *dev_priv = dev->dev_private;
4718 uint16_t *latencies;
369a1342 4719
97e94b22
DL
4720 if (INTEL_INFO(dev)->gen >= 9)
4721 latencies = dev_priv->wm.skl_latency;
4722 else
4723 latencies = to_i915(dev)->wm.spr_latency;
4724
4725 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4726}
4727
4728static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4729 size_t len, loff_t *offp)
4730{
4731 struct seq_file *m = file->private_data;
4732 struct drm_device *dev = m->private;
97e94b22
DL
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 uint16_t *latencies;
4735
4736 if (INTEL_INFO(dev)->gen >= 9)
4737 latencies = dev_priv->wm.skl_latency;
4738 else
4739 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4740
97e94b22 4741 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4742}
4743
4744static const struct file_operations i915_pri_wm_latency_fops = {
4745 .owner = THIS_MODULE,
4746 .open = pri_wm_latency_open,
4747 .read = seq_read,
4748 .llseek = seq_lseek,
4749 .release = single_release,
4750 .write = pri_wm_latency_write
4751};
4752
4753static const struct file_operations i915_spr_wm_latency_fops = {
4754 .owner = THIS_MODULE,
4755 .open = spr_wm_latency_open,
4756 .read = seq_read,
4757 .llseek = seq_lseek,
4758 .release = single_release,
4759 .write = spr_wm_latency_write
4760};
4761
4762static const struct file_operations i915_cur_wm_latency_fops = {
4763 .owner = THIS_MODULE,
4764 .open = cur_wm_latency_open,
4765 .read = seq_read,
4766 .llseek = seq_lseek,
4767 .release = single_release,
4768 .write = cur_wm_latency_write
4769};
4770
647416f9
KC
4771static int
4772i915_wedged_get(void *data, u64 *val)
f3cd474b 4773{
647416f9 4774 struct drm_device *dev = data;
e277a1f8 4775 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4776
d98c52cf 4777 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4778
647416f9 4779 return 0;
f3cd474b
CW
4780}
4781
647416f9
KC
4782static int
4783i915_wedged_set(void *data, u64 val)
f3cd474b 4784{
647416f9 4785 struct drm_device *dev = data;
d46c0517
ID
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787
b8d24a06
MK
4788 /*
4789 * There is no safeguard against this debugfs entry colliding
4790 * with the hangcheck calling same i915_handle_error() in
4791 * parallel, causing an explosion. For now we assume that the
4792 * test harness is responsible enough not to inject gpu hangs
4793 * while it is writing to 'i915_wedged'
4794 */
4795
d98c52cf 4796 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4797 return -EAGAIN;
4798
d46c0517 4799 intel_runtime_pm_get(dev_priv);
f3cd474b 4800
c033666a 4801 i915_handle_error(dev_priv, val,
58174462 4802 "Manually setting wedged to %llu", val);
d46c0517
ID
4803
4804 intel_runtime_pm_put(dev_priv);
4805
647416f9 4806 return 0;
f3cd474b
CW
4807}
4808
647416f9
KC
4809DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4810 i915_wedged_get, i915_wedged_set,
3a3b4f98 4811 "%llu\n");
f3cd474b 4812
647416f9
KC
4813static int
4814i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4815{
647416f9 4816 struct drm_device *dev = data;
e277a1f8 4817 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4818
647416f9 4819 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4820
647416f9 4821 return 0;
e5eb3d63
DV
4822}
4823
647416f9
KC
4824static int
4825i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4826{
647416f9 4827 struct drm_device *dev = data;
e5eb3d63 4828 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4829 int ret;
e5eb3d63 4830
647416f9 4831 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4832
22bcfc6a
DV
4833 ret = mutex_lock_interruptible(&dev->struct_mutex);
4834 if (ret)
4835 return ret;
4836
99584db3 4837 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4838 mutex_unlock(&dev->struct_mutex);
4839
647416f9 4840 return 0;
e5eb3d63
DV
4841}
4842
647416f9
KC
4843DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4844 i915_ring_stop_get, i915_ring_stop_set,
4845 "0x%08llx\n");
d5442303 4846
094f9a54
CW
4847static int
4848i915_ring_missed_irq_get(void *data, u64 *val)
4849{
4850 struct drm_device *dev = data;
4851 struct drm_i915_private *dev_priv = dev->dev_private;
4852
4853 *val = dev_priv->gpu_error.missed_irq_rings;
4854 return 0;
4855}
4856
4857static int
4858i915_ring_missed_irq_set(void *data, u64 val)
4859{
4860 struct drm_device *dev = data;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 int ret;
4863
4864 /* Lock against concurrent debugfs callers */
4865 ret = mutex_lock_interruptible(&dev->struct_mutex);
4866 if (ret)
4867 return ret;
4868 dev_priv->gpu_error.missed_irq_rings = val;
4869 mutex_unlock(&dev->struct_mutex);
4870
4871 return 0;
4872}
4873
4874DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4875 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4876 "0x%08llx\n");
4877
4878static int
4879i915_ring_test_irq_get(void *data, u64 *val)
4880{
4881 struct drm_device *dev = data;
4882 struct drm_i915_private *dev_priv = dev->dev_private;
4883
4884 *val = dev_priv->gpu_error.test_irq_rings;
4885
4886 return 0;
4887}
4888
4889static int
4890i915_ring_test_irq_set(void *data, u64 val)
4891{
4892 struct drm_device *dev = data;
4893 struct drm_i915_private *dev_priv = dev->dev_private;
4894 int ret;
4895
4896 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4897
4898 /* Lock against concurrent debugfs callers */
4899 ret = mutex_lock_interruptible(&dev->struct_mutex);
4900 if (ret)
4901 return ret;
4902
4903 dev_priv->gpu_error.test_irq_rings = val;
4904 mutex_unlock(&dev->struct_mutex);
4905
4906 return 0;
4907}
4908
4909DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4910 i915_ring_test_irq_get, i915_ring_test_irq_set,
4911 "0x%08llx\n");
4912
dd624afd
CW
4913#define DROP_UNBOUND 0x1
4914#define DROP_BOUND 0x2
4915#define DROP_RETIRE 0x4
4916#define DROP_ACTIVE 0x8
4917#define DROP_ALL (DROP_UNBOUND | \
4918 DROP_BOUND | \
4919 DROP_RETIRE | \
4920 DROP_ACTIVE)
647416f9
KC
4921static int
4922i915_drop_caches_get(void *data, u64 *val)
dd624afd 4923{
647416f9 4924 *val = DROP_ALL;
dd624afd 4925
647416f9 4926 return 0;
dd624afd
CW
4927}
4928
647416f9
KC
4929static int
4930i915_drop_caches_set(void *data, u64 val)
dd624afd 4931{
647416f9 4932 struct drm_device *dev = data;
dd624afd 4933 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4934 int ret;
dd624afd 4935
2f9fe5ff 4936 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4937
4938 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4939 * on ioctls on -EAGAIN. */
4940 ret = mutex_lock_interruptible(&dev->struct_mutex);
4941 if (ret)
4942 return ret;
4943
4944 if (val & DROP_ACTIVE) {
4945 ret = i915_gpu_idle(dev);
4946 if (ret)
4947 goto unlock;
4948 }
4949
4950 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4951 i915_gem_retire_requests(dev_priv);
dd624afd 4952
21ab4e74
CW
4953 if (val & DROP_BOUND)
4954 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4955
21ab4e74
CW
4956 if (val & DROP_UNBOUND)
4957 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4958
4959unlock:
4960 mutex_unlock(&dev->struct_mutex);
4961
647416f9 4962 return ret;
dd624afd
CW
4963}
4964
647416f9
KC
4965DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4966 i915_drop_caches_get, i915_drop_caches_set,
4967 "0x%08llx\n");
dd624afd 4968
647416f9
KC
4969static int
4970i915_max_freq_get(void *data, u64 *val)
358733e9 4971{
647416f9 4972 struct drm_device *dev = data;
e277a1f8 4973 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4974 int ret;
004777cb 4975
daa3afb2 4976 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4977 return -ENODEV;
4978
5c9669ce
TR
4979 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4980
4fc688ce 4981 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4982 if (ret)
4983 return ret;
358733e9 4984
7c59a9c1 4985 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4986 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4987
647416f9 4988 return 0;
358733e9
JB
4989}
4990
647416f9
KC
4991static int
4992i915_max_freq_set(void *data, u64 val)
358733e9 4993{
647416f9 4994 struct drm_device *dev = data;
358733e9 4995 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4996 u32 hw_max, hw_min;
647416f9 4997 int ret;
004777cb 4998
daa3afb2 4999 if (INTEL_INFO(dev)->gen < 6)
004777cb 5000 return -ENODEV;
358733e9 5001
5c9669ce
TR
5002 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5003
647416f9 5004 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 5005
4fc688ce 5006 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5007 if (ret)
5008 return ret;
5009
358733e9
JB
5010 /*
5011 * Turbo will still be enabled, but won't go above the set value.
5012 */
bc4d91f6 5013 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5014
bc4d91f6
AG
5015 hw_max = dev_priv->rps.max_freq;
5016 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5017
b39fb297 5018 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
5019 mutex_unlock(&dev_priv->rps.hw_lock);
5020 return -EINVAL;
0a073b84
JB
5021 }
5022
b39fb297 5023 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5024
dc97997a 5025 intel_set_rps(dev_priv, val);
dd0a1aa1 5026
4fc688ce 5027 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5028
647416f9 5029 return 0;
358733e9
JB
5030}
5031
647416f9
KC
5032DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5033 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5034 "%llu\n");
358733e9 5035
647416f9
KC
5036static int
5037i915_min_freq_get(void *data, u64 *val)
1523c310 5038{
647416f9 5039 struct drm_device *dev = data;
e277a1f8 5040 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 5041 int ret;
004777cb 5042
daa3afb2 5043 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
5044 return -ENODEV;
5045
5c9669ce
TR
5046 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5047
4fc688ce 5048 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5049 if (ret)
5050 return ret;
1523c310 5051
7c59a9c1 5052 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5053 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5054
647416f9 5055 return 0;
1523c310
JB
5056}
5057
647416f9
KC
5058static int
5059i915_min_freq_set(void *data, u64 val)
1523c310 5060{
647416f9 5061 struct drm_device *dev = data;
1523c310 5062 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5063 u32 hw_max, hw_min;
647416f9 5064 int ret;
004777cb 5065
daa3afb2 5066 if (INTEL_INFO(dev)->gen < 6)
004777cb 5067 return -ENODEV;
1523c310 5068
5c9669ce
TR
5069 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5070
647416f9 5071 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5072
4fc688ce 5073 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5074 if (ret)
5075 return ret;
5076
1523c310
JB
5077 /*
5078 * Turbo will still be enabled, but won't go below the set value.
5079 */
bc4d91f6 5080 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5081
bc4d91f6
AG
5082 hw_max = dev_priv->rps.max_freq;
5083 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5084
b39fb297 5085 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5086 mutex_unlock(&dev_priv->rps.hw_lock);
5087 return -EINVAL;
0a073b84 5088 }
dd0a1aa1 5089
b39fb297 5090 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5091
dc97997a 5092 intel_set_rps(dev_priv, val);
dd0a1aa1 5093
4fc688ce 5094 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5095
647416f9 5096 return 0;
1523c310
JB
5097}
5098
647416f9
KC
5099DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5100 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5101 "%llu\n");
1523c310 5102
647416f9
KC
5103static int
5104i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5105{
647416f9 5106 struct drm_device *dev = data;
e277a1f8 5107 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5108 u32 snpcr;
647416f9 5109 int ret;
07b7ddd9 5110
004777cb
DV
5111 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5112 return -ENODEV;
5113
22bcfc6a
DV
5114 ret = mutex_lock_interruptible(&dev->struct_mutex);
5115 if (ret)
5116 return ret;
c8c8fb33 5117 intel_runtime_pm_get(dev_priv);
22bcfc6a 5118
07b7ddd9 5119 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5120
5121 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5122 mutex_unlock(&dev_priv->dev->struct_mutex);
5123
647416f9 5124 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5125
647416f9 5126 return 0;
07b7ddd9
JB
5127}
5128
647416f9
KC
5129static int
5130i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5131{
647416f9 5132 struct drm_device *dev = data;
07b7ddd9 5133 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5134 u32 snpcr;
07b7ddd9 5135
004777cb
DV
5136 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5137 return -ENODEV;
5138
647416f9 5139 if (val > 3)
07b7ddd9
JB
5140 return -EINVAL;
5141
c8c8fb33 5142 intel_runtime_pm_get(dev_priv);
647416f9 5143 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5144
5145 /* Update the cache sharing policy here as well */
5146 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5147 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5148 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5149 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5150
c8c8fb33 5151 intel_runtime_pm_put(dev_priv);
647416f9 5152 return 0;
07b7ddd9
JB
5153}
5154
647416f9
KC
5155DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5156 i915_cache_sharing_get, i915_cache_sharing_set,
5157 "%llu\n");
07b7ddd9 5158
5d39525a
JM
5159struct sseu_dev_status {
5160 unsigned int slice_total;
5161 unsigned int subslice_total;
5162 unsigned int subslice_per_slice;
5163 unsigned int eu_total;
5164 unsigned int eu_per_subslice;
5165};
5166
5167static void cherryview_sseu_device_status(struct drm_device *dev,
5168 struct sseu_dev_status *stat)
5169{
5170 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5171 int ss_max = 2;
5d39525a
JM
5172 int ss;
5173 u32 sig1[ss_max], sig2[ss_max];
5174
5175 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5176 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5177 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5178 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5179
5180 for (ss = 0; ss < ss_max; ss++) {
5181 unsigned int eu_cnt;
5182
5183 if (sig1[ss] & CHV_SS_PG_ENABLE)
5184 /* skip disabled subslice */
5185 continue;
5186
5187 stat->slice_total = 1;
5188 stat->subslice_per_slice++;
5189 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5190 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5191 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5192 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5193 stat->eu_total += eu_cnt;
5194 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5195 }
5196 stat->subslice_total = stat->subslice_per_slice;
5197}
5198
5199static void gen9_sseu_device_status(struct drm_device *dev,
5200 struct sseu_dev_status *stat)
5201{
5202 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5203 int s_max = 3, ss_max = 4;
5d39525a
JM
5204 int s, ss;
5205 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5206
1c046bc1
JM
5207 /* BXT has a single slice and at most 3 subslices. */
5208 if (IS_BROXTON(dev)) {
5209 s_max = 1;
5210 ss_max = 3;
5211 }
5212
5213 for (s = 0; s < s_max; s++) {
5214 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5215 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5216 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5217 }
5218
5d39525a
JM
5219 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5220 GEN9_PGCTL_SSA_EU19_ACK |
5221 GEN9_PGCTL_SSA_EU210_ACK |
5222 GEN9_PGCTL_SSA_EU311_ACK;
5223 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5224 GEN9_PGCTL_SSB_EU19_ACK |
5225 GEN9_PGCTL_SSB_EU210_ACK |
5226 GEN9_PGCTL_SSB_EU311_ACK;
5227
5228 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5229 unsigned int ss_cnt = 0;
5230
5d39525a
JM
5231 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5232 /* skip disabled slice */
5233 continue;
5234
5235 stat->slice_total++;
1c046bc1 5236
ef11bdb3 5237 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5238 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5239
5d39525a
JM
5240 for (ss = 0; ss < ss_max; ss++) {
5241 unsigned int eu_cnt;
5242
1c046bc1
JM
5243 if (IS_BROXTON(dev) &&
5244 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5245 /* skip disabled subslice */
5246 continue;
5247
5248 if (IS_BROXTON(dev))
5249 ss_cnt++;
5250
5d39525a
JM
5251 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5252 eu_mask[ss%2]);
5253 stat->eu_total += eu_cnt;
5254 stat->eu_per_subslice = max(stat->eu_per_subslice,
5255 eu_cnt);
5256 }
1c046bc1
JM
5257
5258 stat->subslice_total += ss_cnt;
5259 stat->subslice_per_slice = max(stat->subslice_per_slice,
5260 ss_cnt);
5d39525a
JM
5261 }
5262}
5263
91bedd34
ŁD
5264static void broadwell_sseu_device_status(struct drm_device *dev,
5265 struct sseu_dev_status *stat)
5266{
5267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 int s;
5269 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5270
5271 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5272
5273 if (stat->slice_total) {
5274 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5275 stat->subslice_total = stat->slice_total *
5276 stat->subslice_per_slice;
5277 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5278 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5279
5280 /* subtract fused off EU(s) from enabled slice(s) */
5281 for (s = 0; s < stat->slice_total; s++) {
5282 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5283
5284 stat->eu_total -= hweight8(subslice_7eu);
5285 }
5286 }
5287}
5288
3873218f
JM
5289static int i915_sseu_status(struct seq_file *m, void *unused)
5290{
5291 struct drm_info_node *node = (struct drm_info_node *) m->private;
5292 struct drm_device *dev = node->minor->dev;
5d39525a 5293 struct sseu_dev_status stat;
3873218f 5294
91bedd34 5295 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5296 return -ENODEV;
5297
5298 seq_puts(m, "SSEU Device Info\n");
5299 seq_printf(m, " Available Slice Total: %u\n",
5300 INTEL_INFO(dev)->slice_total);
5301 seq_printf(m, " Available Subslice Total: %u\n",
5302 INTEL_INFO(dev)->subslice_total);
5303 seq_printf(m, " Available Subslice Per Slice: %u\n",
5304 INTEL_INFO(dev)->subslice_per_slice);
5305 seq_printf(m, " Available EU Total: %u\n",
5306 INTEL_INFO(dev)->eu_total);
5307 seq_printf(m, " Available EU Per Subslice: %u\n",
5308 INTEL_INFO(dev)->eu_per_subslice);
5309 seq_printf(m, " Has Slice Power Gating: %s\n",
5310 yesno(INTEL_INFO(dev)->has_slice_pg));
5311 seq_printf(m, " Has Subslice Power Gating: %s\n",
5312 yesno(INTEL_INFO(dev)->has_subslice_pg));
5313 seq_printf(m, " Has EU Power Gating: %s\n",
5314 yesno(INTEL_INFO(dev)->has_eu_pg));
5315
7f992aba 5316 seq_puts(m, "SSEU Device Status\n");
5d39525a 5317 memset(&stat, 0, sizeof(stat));
5575f03a 5318 if (IS_CHERRYVIEW(dev)) {
5d39525a 5319 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5320 } else if (IS_BROADWELL(dev)) {
5321 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5322 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5323 gen9_sseu_device_status(dev, &stat);
7f992aba 5324 }
5d39525a
JM
5325 seq_printf(m, " Enabled Slice Total: %u\n",
5326 stat.slice_total);
5327 seq_printf(m, " Enabled Subslice Total: %u\n",
5328 stat.subslice_total);
5329 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5330 stat.subslice_per_slice);
5331 seq_printf(m, " Enabled EU Total: %u\n",
5332 stat.eu_total);
5333 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5334 stat.eu_per_subslice);
7f992aba 5335
3873218f
JM
5336 return 0;
5337}
5338
6d794d42
BW
5339static int i915_forcewake_open(struct inode *inode, struct file *file)
5340{
5341 struct drm_device *dev = inode->i_private;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5343
075edca4 5344 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5345 return 0;
5346
6daccb0b 5347 intel_runtime_pm_get(dev_priv);
59bad947 5348 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5349
5350 return 0;
5351}
5352
c43b5634 5353static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5354{
5355 struct drm_device *dev = inode->i_private;
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357
075edca4 5358 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5359 return 0;
5360
59bad947 5361 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5362 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5363
5364 return 0;
5365}
5366
5367static const struct file_operations i915_forcewake_fops = {
5368 .owner = THIS_MODULE,
5369 .open = i915_forcewake_open,
5370 .release = i915_forcewake_release,
5371};
5372
5373static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5374{
5375 struct drm_device *dev = minor->dev;
5376 struct dentry *ent;
5377
5378 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5379 S_IRUSR,
6d794d42
BW
5380 root, dev,
5381 &i915_forcewake_fops);
f3c5fe97
WY
5382 if (!ent)
5383 return -ENOMEM;
6d794d42 5384
8eb57294 5385 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5386}
5387
6a9c308d
DV
5388static int i915_debugfs_create(struct dentry *root,
5389 struct drm_minor *minor,
5390 const char *name,
5391 const struct file_operations *fops)
07b7ddd9
JB
5392{
5393 struct drm_device *dev = minor->dev;
5394 struct dentry *ent;
5395
6a9c308d 5396 ent = debugfs_create_file(name,
07b7ddd9
JB
5397 S_IRUGO | S_IWUSR,
5398 root, dev,
6a9c308d 5399 fops);
f3c5fe97
WY
5400 if (!ent)
5401 return -ENOMEM;
07b7ddd9 5402
6a9c308d 5403 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5404}
5405
06c5bf8c 5406static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5407 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5408 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5409 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5410 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5411 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5412 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5413 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5414 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5415 {"i915_gem_request", i915_gem_request_info, 0},
5416 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5417 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5418 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5419 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5420 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5421 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5422 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5423 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5424 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5425 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5426 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5427 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5428 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5429 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5430 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5431 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5432 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5433 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5434 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5435 {"i915_sr_status", i915_sr_status, 0},
44834a67 5436 {"i915_opregion", i915_opregion, 0},
ada8f955 5437 {"i915_vbt", i915_vbt, 0},
37811fcc 5438 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5439 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5440 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5441 {"i915_execlists", i915_execlists, 0},
f65367b5 5442 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5443 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5444 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5445 {"i915_llc", i915_llc, 0},
e91fd8c6 5446 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5447 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5448 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5449 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5450 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5451 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5452 {"i915_display_info", i915_display_info, 0},
e04934cf 5453 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5454 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5455 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5456 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5457 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5458 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5459 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5460 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5461};
27c202ad 5462#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5463
06c5bf8c 5464static const struct i915_debugfs_files {
34b9674c
DV
5465 const char *name;
5466 const struct file_operations *fops;
5467} i915_debugfs_files[] = {
5468 {"i915_wedged", &i915_wedged_fops},
5469 {"i915_max_freq", &i915_max_freq_fops},
5470 {"i915_min_freq", &i915_min_freq_fops},
5471 {"i915_cache_sharing", &i915_cache_sharing_fops},
5472 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5473 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5474 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5475 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5476 {"i915_error_state", &i915_error_state_fops},
5477 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5478 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5479 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5480 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5481 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5482 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5483 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5484 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5485 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5486};
5487
07144428
DL
5488void intel_display_crc_init(struct drm_device *dev)
5489{
5490 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5491 enum pipe pipe;
07144428 5492
055e393f 5493 for_each_pipe(dev_priv, pipe) {
b378360e 5494 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5495
d538bbdf
DL
5496 pipe_crc->opened = false;
5497 spin_lock_init(&pipe_crc->lock);
07144428
DL
5498 init_waitqueue_head(&pipe_crc->wq);
5499 }
5500}
5501
27c202ad 5502int i915_debugfs_init(struct drm_minor *minor)
2017263e 5503{
34b9674c 5504 int ret, i;
f3cd474b 5505
6d794d42 5506 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5507 if (ret)
5508 return ret;
6a9c308d 5509
07144428
DL
5510 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5511 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5512 if (ret)
5513 return ret;
5514 }
5515
34b9674c
DV
5516 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5517 ret = i915_debugfs_create(minor->debugfs_root, minor,
5518 i915_debugfs_files[i].name,
5519 i915_debugfs_files[i].fops);
5520 if (ret)
5521 return ret;
5522 }
40633219 5523
27c202ad
BG
5524 return drm_debugfs_create_files(i915_debugfs_list,
5525 I915_DEBUGFS_ENTRIES,
2017263e
BG
5526 minor->debugfs_root, minor);
5527}
5528
27c202ad 5529void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5530{
34b9674c
DV
5531 int i;
5532
27c202ad
BG
5533 drm_debugfs_remove_files(i915_debugfs_list,
5534 I915_DEBUGFS_ENTRIES, minor);
07144428 5535
6d794d42
BW
5536 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5537 1, minor);
07144428 5538
e309a997 5539 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5540 struct drm_info_list *info_list =
5541 (struct drm_info_list *)&i915_pipe_crc_data[i];
5542
5543 drm_debugfs_remove_files(info_list, 1, minor);
5544 }
5545
34b9674c
DV
5546 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5547 struct drm_info_list *info_list =
5548 (struct drm_info_list *) i915_debugfs_files[i].fops;
5549
5550 drm_debugfs_remove_files(info_list, 1, minor);
5551 }
2017263e 5552}
aa7471d2
JN
5553
5554struct dpcd_block {
5555 /* DPCD dump start address. */
5556 unsigned int offset;
5557 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5558 unsigned int end;
5559 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5560 size_t size;
5561 /* Only valid for eDP. */
5562 bool edp;
5563};
5564
5565static const struct dpcd_block i915_dpcd_debug[] = {
5566 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5567 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5568 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5569 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5570 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5571 { .offset = DP_SET_POWER },
5572 { .offset = DP_EDP_DPCD_REV },
5573 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5574 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5575 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5576};
5577
5578static int i915_dpcd_show(struct seq_file *m, void *data)
5579{
5580 struct drm_connector *connector = m->private;
5581 struct intel_dp *intel_dp =
5582 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5583 uint8_t buf[16];
5584 ssize_t err;
5585 int i;
5586
5c1a8875
MK
5587 if (connector->status != connector_status_connected)
5588 return -ENODEV;
5589
aa7471d2
JN
5590 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5591 const struct dpcd_block *b = &i915_dpcd_debug[i];
5592 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5593
5594 if (b->edp &&
5595 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5596 continue;
5597
5598 /* low tech for now */
5599 if (WARN_ON(size > sizeof(buf)))
5600 continue;
5601
5602 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5603 if (err <= 0) {
5604 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5605 size, b->offset, err);
5606 continue;
5607 }
5608
5609 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5610 }
aa7471d2
JN
5611
5612 return 0;
5613}
5614
5615static int i915_dpcd_open(struct inode *inode, struct file *file)
5616{
5617 return single_open(file, i915_dpcd_show, inode->i_private);
5618}
5619
5620static const struct file_operations i915_dpcd_fops = {
5621 .owner = THIS_MODULE,
5622 .open = i915_dpcd_open,
5623 .read = seq_read,
5624 .llseek = seq_lseek,
5625 .release = single_release,
5626};
5627
5628/**
5629 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5630 * @connector: pointer to a registered drm_connector
5631 *
5632 * Cleanup will be done by drm_connector_unregister() through a call to
5633 * drm_debugfs_connector_remove().
5634 *
5635 * Returns 0 on success, negative error codes on error.
5636 */
5637int i915_debugfs_connector_add(struct drm_connector *connector)
5638{
5639 struct dentry *root = connector->debugfs_entry;
5640
5641 /* The connector must have been registered beforehands. */
5642 if (!root)
5643 return -ENODEV;
5644
5645 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5646 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5647 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5648 &i915_dpcd_fops);
5649
5650 return 0;
5651}
This page took 1.048375 seconds and 5 git commands to generate.