drm/i915: interrupt bit definitions for VLV
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
2017263e
BG
33#include "drmP.h"
34#include "drm.h"
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
2017263e
BG
37#include "i915_drm.h"
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73
CW
47 FLUSHING_LIST,
48 INACTIVE_LIST,
d21d5975
CW
49 PINNED_LIST,
50 DEFERRED_FREE_LIST,
f13d3f73 51};
2017263e 52
70d39fe4
CW
53static const char *yesno(int v)
54{
55 return v ? "yes" : "no";
56}
57
58static int i915_capabilities(struct seq_file *m, void *data)
59{
60 struct drm_info_node *node = (struct drm_info_node *) m->private;
61 struct drm_device *dev = node->minor->dev;
62 const struct intel_device_info *info = INTEL_INFO(dev);
63
64 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 65 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
70d39fe4
CW
66#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
67 B(is_mobile);
70d39fe4
CW
68 B(is_i85x);
69 B(is_i915g);
70d39fe4 70 B(is_i945gm);
70d39fe4
CW
71 B(is_g33);
72 B(need_gfx_hws);
73 B(is_g4x);
74 B(is_pineview);
75 B(is_broadwater);
76 B(is_crestline);
70d39fe4 77 B(has_fbc);
70d39fe4
CW
78 B(has_pipe_cxsr);
79 B(has_hotplug);
80 B(cursor_needs_physical);
81 B(has_overlay);
82 B(overlay_needs_physical);
a6c45cf0 83 B(supports_tv);
549f7365
CW
84 B(has_bsd_ring);
85 B(has_blt_ring);
3d29b842 86 B(has_llc);
70d39fe4
CW
87#undef B
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
05394f39 94 if (obj->user_pin_count > 0)
a6172a80 95 return "P";
05394f39 96 else if (obj->pin_count > 0)
a6172a80
CW
97 return "p";
98 else
99 return " ";
100}
101
05394f39 102static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
106 case I915_TILING_NONE: return " ";
107 case I915_TILING_X: return "X";
108 case I915_TILING_Y: return "Y";
109 }
a6172a80
CW
110}
111
93dfb40c 112static const char *cache_level_str(int type)
08c18323
CW
113{
114 switch (type) {
93dfb40c
CW
115 case I915_CACHE_NONE: return " uncached";
116 case I915_CACHE_LLC: return " snooped (LLC)";
117 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
118 default: return "";
119 }
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
a05a5862 125 seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
37811fcc
CW
126 &obj->base,
127 get_pin_flag(obj),
128 get_tiling_flag(obj),
a05a5862 129 obj->base.size / 1024,
37811fcc
CW
130 obj->base.read_domains,
131 obj->base.write_domain,
132 obj->last_rendering_seqno,
caea7476 133 obj->last_fenced_seqno,
93dfb40c 134 cache_level_str(obj->cache_level),
37811fcc
CW
135 obj->dirty ? " dirty" : "",
136 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
137 if (obj->base.name)
138 seq_printf(m, " (name: %d)", obj->base.name);
139 if (obj->fence_reg != I915_FENCE_REG_NONE)
140 seq_printf(m, " (fence: %d)", obj->fence_reg);
141 if (obj->gtt_space != NULL)
a00b10c3
CW
142 seq_printf(m, " (gtt offset: %08x, size: %08x)",
143 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
6299f992
CW
144 if (obj->pin_mappable || obj->fault_mappable) {
145 char s[3], *t = s;
146 if (obj->pin_mappable)
147 *t++ = 'p';
148 if (obj->fault_mappable)
149 *t++ = 'f';
150 *t = '\0';
151 seq_printf(m, " (%s mappable)", s);
152 }
69dc4987
CW
153 if (obj->ring != NULL)
154 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
155}
156
433e12f7 157static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
158{
159 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
160 uintptr_t list = (uintptr_t) node->info_ent->data;
161 struct list_head *head;
2017263e
BG
162 struct drm_device *dev = node->minor->dev;
163 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 164 struct drm_i915_gem_object *obj;
8f2480fb
CW
165 size_t total_obj_size, total_gtt_size;
166 int count, ret;
de227ef0
CW
167
168 ret = mutex_lock_interruptible(&dev->struct_mutex);
169 if (ret)
170 return ret;
2017263e 171
433e12f7
BG
172 switch (list) {
173 case ACTIVE_LIST:
174 seq_printf(m, "Active:\n");
69dc4987 175 head = &dev_priv->mm.active_list;
433e12f7
BG
176 break;
177 case INACTIVE_LIST:
a17458fc 178 seq_printf(m, "Inactive:\n");
433e12f7
BG
179 head = &dev_priv->mm.inactive_list;
180 break;
f13d3f73
CW
181 case PINNED_LIST:
182 seq_printf(m, "Pinned:\n");
183 head = &dev_priv->mm.pinned_list;
184 break;
433e12f7
BG
185 case FLUSHING_LIST:
186 seq_printf(m, "Flushing:\n");
187 head = &dev_priv->mm.flushing_list;
188 break;
d21d5975
CW
189 case DEFERRED_FREE_LIST:
190 seq_printf(m, "Deferred free:\n");
191 head = &dev_priv->mm.deferred_free_list;
192 break;
433e12f7 193 default:
de227ef0
CW
194 mutex_unlock(&dev->struct_mutex);
195 return -EINVAL;
2017263e 196 }
2017263e 197
8f2480fb 198 total_obj_size = total_gtt_size = count = 0;
05394f39 199 list_for_each_entry(obj, head, mm_list) {
37811fcc 200 seq_printf(m, " ");
05394f39 201 describe_obj(m, obj);
f4ceda89 202 seq_printf(m, "\n");
05394f39
CW
203 total_obj_size += obj->base.size;
204 total_gtt_size += obj->gtt_space->size;
8f2480fb 205 count++;
2017263e 206 }
de227ef0 207 mutex_unlock(&dev->struct_mutex);
5e118f41 208
8f2480fb
CW
209 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
210 count, total_obj_size, total_gtt_size);
2017263e
BG
211 return 0;
212}
213
6299f992
CW
214#define count_objects(list, member) do { \
215 list_for_each_entry(obj, list, member) { \
216 size += obj->gtt_space->size; \
217 ++count; \
218 if (obj->map_and_fenceable) { \
219 mappable_size += obj->gtt_space->size; \
220 ++mappable_count; \
221 } \
222 } \
0206e353 223} while (0)
6299f992 224
73aa808f
CW
225static int i915_gem_object_info(struct seq_file *m, void* data)
226{
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
6299f992
CW
230 u32 count, mappable_count;
231 size_t size, mappable_size;
232 struct drm_i915_gem_object *obj;
73aa808f
CW
233 int ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
6299f992
CW
239 seq_printf(m, "%u objects, %zu bytes\n",
240 dev_priv->mm.object_count,
241 dev_priv->mm.object_memory);
242
243 size = count = mappable_size = mappable_count = 0;
244 count_objects(&dev_priv->mm.gtt_list, gtt_list);
245 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
246 count, mappable_count, size, mappable_size);
247
248 size = count = mappable_size = mappable_count = 0;
249 count_objects(&dev_priv->mm.active_list, mm_list);
250 count_objects(&dev_priv->mm.flushing_list, mm_list);
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
253
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.pinned_list, mm_list);
256 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
258
259 size = count = mappable_size = mappable_count = 0;
260 count_objects(&dev_priv->mm.inactive_list, mm_list);
261 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
262 count, mappable_count, size, mappable_size);
263
264 size = count = mappable_size = mappable_count = 0;
265 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
266 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
267 count, mappable_count, size, mappable_size);
268
269 size = count = mappable_size = mappable_count = 0;
270 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
271 if (obj->fault_mappable) {
272 size += obj->gtt_space->size;
273 ++count;
274 }
275 if (obj->pin_mappable) {
276 mappable_size += obj->gtt_space->size;
277 ++mappable_count;
278 }
279 }
280 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
281 mappable_count, mappable_size);
282 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
283 count, size);
284
285 seq_printf(m, "%zu [%zu] gtt total\n",
286 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
73aa808f
CW
287
288 mutex_unlock(&dev->struct_mutex);
289
290 return 0;
291}
292
08c18323
CW
293static int i915_gem_gtt_info(struct seq_file *m, void* data)
294{
295 struct drm_info_node *node = (struct drm_info_node *) m->private;
296 struct drm_device *dev = node->minor->dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 struct drm_i915_gem_object *obj;
299 size_t total_obj_size, total_gtt_size;
300 int count, ret;
301
302 ret = mutex_lock_interruptible(&dev->struct_mutex);
303 if (ret)
304 return ret;
305
306 total_obj_size = total_gtt_size = count = 0;
307 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
308 seq_printf(m, " ");
309 describe_obj(m, obj);
310 seq_printf(m, "\n");
311 total_obj_size += obj->base.size;
312 total_gtt_size += obj->gtt_space->size;
313 count++;
314 }
315
316 mutex_unlock(&dev->struct_mutex);
317
318 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
319 count, total_obj_size, total_gtt_size);
320
321 return 0;
322}
323
73aa808f 324
4e5359cd
SF
325static int i915_gem_pageflip_info(struct seq_file *m, void *data)
326{
327 struct drm_info_node *node = (struct drm_info_node *) m->private;
328 struct drm_device *dev = node->minor->dev;
329 unsigned long flags;
330 struct intel_crtc *crtc;
331
332 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
333 const char pipe = pipe_name(crtc->pipe);
334 const char plane = plane_name(crtc->plane);
4e5359cd
SF
335 struct intel_unpin_work *work;
336
337 spin_lock_irqsave(&dev->event_lock, flags);
338 work = crtc->unpin_work;
339 if (work == NULL) {
9db4a9c7 340 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
341 pipe, plane);
342 } else {
343 if (!work->pending) {
9db4a9c7 344 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
345 pipe, plane);
346 } else {
9db4a9c7 347 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
348 pipe, plane);
349 }
350 if (work->enable_stall_check)
351 seq_printf(m, "Stall check enabled, ");
352 else
353 seq_printf(m, "Stall check waiting for page flip ioctl, ");
354 seq_printf(m, "%d prepares\n", work->pending);
355
356 if (work->old_fb_obj) {
05394f39
CW
357 struct drm_i915_gem_object *obj = work->old_fb_obj;
358 if (obj)
359 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
360 }
361 if (work->pending_flip_obj) {
05394f39
CW
362 struct drm_i915_gem_object *obj = work->pending_flip_obj;
363 if (obj)
364 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
365 }
366 }
367 spin_unlock_irqrestore(&dev->event_lock, flags);
368 }
369
370 return 0;
371}
372
2017263e
BG
373static int i915_gem_request_info(struct seq_file *m, void *data)
374{
375 struct drm_info_node *node = (struct drm_info_node *) m->private;
376 struct drm_device *dev = node->minor->dev;
377 drm_i915_private_t *dev_priv = dev->dev_private;
378 struct drm_i915_gem_request *gem_request;
c2c347a9 379 int ret, count;
de227ef0
CW
380
381 ret = mutex_lock_interruptible(&dev->struct_mutex);
382 if (ret)
383 return ret;
2017263e 384
c2c347a9 385 count = 0;
1ec14ad3 386 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
c2c347a9
CW
387 seq_printf(m, "Render requests:\n");
388 list_for_each_entry(gem_request,
1ec14ad3 389 &dev_priv->ring[RCS].request_list,
c2c347a9
CW
390 list) {
391 seq_printf(m, " %d @ %d\n",
392 gem_request->seqno,
393 (int) (jiffies - gem_request->emitted_jiffies));
394 }
395 count++;
396 }
1ec14ad3 397 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
c2c347a9
CW
398 seq_printf(m, "BSD requests:\n");
399 list_for_each_entry(gem_request,
1ec14ad3 400 &dev_priv->ring[VCS].request_list,
c2c347a9
CW
401 list) {
402 seq_printf(m, " %d @ %d\n",
403 gem_request->seqno,
404 (int) (jiffies - gem_request->emitted_jiffies));
405 }
406 count++;
407 }
1ec14ad3 408 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
c2c347a9
CW
409 seq_printf(m, "BLT requests:\n");
410 list_for_each_entry(gem_request,
1ec14ad3 411 &dev_priv->ring[BCS].request_list,
c2c347a9
CW
412 list) {
413 seq_printf(m, " %d @ %d\n",
414 gem_request->seqno,
415 (int) (jiffies - gem_request->emitted_jiffies));
416 }
417 count++;
2017263e 418 }
de227ef0
CW
419 mutex_unlock(&dev->struct_mutex);
420
c2c347a9
CW
421 if (count == 0)
422 seq_printf(m, "No requests\n");
423
2017263e
BG
424 return 0;
425}
426
b2223497
CW
427static void i915_ring_seqno_info(struct seq_file *m,
428 struct intel_ring_buffer *ring)
429{
430 if (ring->get_seqno) {
431 seq_printf(m, "Current sequence (%s): %d\n",
432 ring->name, ring->get_seqno(ring));
433 seq_printf(m, "Waiter sequence (%s): %d\n",
434 ring->name, ring->waiting_seqno);
435 seq_printf(m, "IRQ sequence (%s): %d\n",
436 ring->name, ring->irq_seqno);
437 }
438}
439
2017263e
BG
440static int i915_gem_seqno_info(struct seq_file *m, void *data)
441{
442 struct drm_info_node *node = (struct drm_info_node *) m->private;
443 struct drm_device *dev = node->minor->dev;
444 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 445 int ret, i;
de227ef0
CW
446
447 ret = mutex_lock_interruptible(&dev->struct_mutex);
448 if (ret)
449 return ret;
2017263e 450
1ec14ad3
CW
451 for (i = 0; i < I915_NUM_RINGS; i++)
452 i915_ring_seqno_info(m, &dev_priv->ring[i]);
de227ef0
CW
453
454 mutex_unlock(&dev->struct_mutex);
455
2017263e
BG
456 return 0;
457}
458
459
460static int i915_interrupt_info(struct seq_file *m, void *data)
461{
462 struct drm_info_node *node = (struct drm_info_node *) m->private;
463 struct drm_device *dev = node->minor->dev;
464 drm_i915_private_t *dev_priv = dev->dev_private;
9db4a9c7 465 int ret, i, pipe;
de227ef0
CW
466
467 ret = mutex_lock_interruptible(&dev->struct_mutex);
468 if (ret)
469 return ret;
2017263e 470
bad720ff 471 if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
472 seq_printf(m, "Interrupt enable: %08x\n",
473 I915_READ(IER));
474 seq_printf(m, "Interrupt identity: %08x\n",
475 I915_READ(IIR));
476 seq_printf(m, "Interrupt mask: %08x\n",
477 I915_READ(IMR));
9db4a9c7
JB
478 for_each_pipe(pipe)
479 seq_printf(m, "Pipe %c stat: %08x\n",
480 pipe_name(pipe),
481 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
482 } else {
483 seq_printf(m, "North Display Interrupt enable: %08x\n",
484 I915_READ(DEIER));
485 seq_printf(m, "North Display Interrupt identity: %08x\n",
486 I915_READ(DEIIR));
487 seq_printf(m, "North Display Interrupt mask: %08x\n",
488 I915_READ(DEIMR));
489 seq_printf(m, "South Display Interrupt enable: %08x\n",
490 I915_READ(SDEIER));
491 seq_printf(m, "South Display Interrupt identity: %08x\n",
492 I915_READ(SDEIIR));
493 seq_printf(m, "South Display Interrupt mask: %08x\n",
494 I915_READ(SDEIMR));
495 seq_printf(m, "Graphics Interrupt enable: %08x\n",
496 I915_READ(GTIER));
497 seq_printf(m, "Graphics Interrupt identity: %08x\n",
498 I915_READ(GTIIR));
499 seq_printf(m, "Graphics Interrupt mask: %08x\n",
500 I915_READ(GTIMR));
501 }
2017263e
BG
502 seq_printf(m, "Interrupts received: %d\n",
503 atomic_read(&dev_priv->irq_received));
9862e600 504 for (i = 0; i < I915_NUM_RINGS; i++) {
da64c6fc 505 if (IS_GEN6(dev) || IS_GEN7(dev)) {
9862e600
CW
506 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
507 dev_priv->ring[i].name,
508 I915_READ_IMR(&dev_priv->ring[i]));
509 }
1ec14ad3 510 i915_ring_seqno_info(m, &dev_priv->ring[i]);
9862e600 511 }
de227ef0
CW
512 mutex_unlock(&dev->struct_mutex);
513
2017263e
BG
514 return 0;
515}
516
a6172a80
CW
517static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
518{
519 struct drm_info_node *node = (struct drm_info_node *) m->private;
520 struct drm_device *dev = node->minor->dev;
521 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
522 int i, ret;
523
524 ret = mutex_lock_interruptible(&dev->struct_mutex);
525 if (ret)
526 return ret;
a6172a80
CW
527
528 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
529 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
530 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 531 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 532
c2c347a9
CW
533 seq_printf(m, "Fenced object[%2d] = ", i);
534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
05394f39 537 describe_obj(m, obj);
c2c347a9 538 seq_printf(m, "\n");
a6172a80
CW
539 }
540
05394f39 541 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
542 return 0;
543}
544
2017263e
BG
545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 550 struct intel_ring_buffer *ring;
311bd68e 551 const volatile u32 __iomem *hws;
4066c0ae
CW
552 int i;
553
1ec14ad3 554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
311bd68e 555 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
2017263e
BG
556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
6911a9b8
BG
567static int i915_ringbuffer_data(struct seq_file *m, void *data)
568{
569 struct drm_info_node *node = (struct drm_info_node *) m->private;
570 struct drm_device *dev = node->minor->dev;
571 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9 572 struct intel_ring_buffer *ring;
de227ef0
CW
573 int ret;
574
575 ret = mutex_lock_interruptible(&dev->struct_mutex);
576 if (ret)
577 return ret;
6911a9b8 578
1ec14ad3 579 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
05394f39 580 if (!ring->obj) {
6911a9b8 581 seq_printf(m, "No ringbuffer setup\n");
de227ef0 582 } else {
311bd68e 583 const u8 __iomem *virt = ring->virtual_start;
de227ef0 584 uint32_t off;
6911a9b8 585
c2c347a9 586 for (off = 0; off < ring->size; off += 4) {
de227ef0
CW
587 uint32_t *ptr = (uint32_t *)(virt + off);
588 seq_printf(m, "%08x : %08x\n", off, *ptr);
589 }
6911a9b8 590 }
de227ef0 591 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
592
593 return 0;
594}
595
596static int i915_ringbuffer_info(struct seq_file *m, void *data)
597{
598 struct drm_info_node *node = (struct drm_info_node *) m->private;
599 struct drm_device *dev = node->minor->dev;
600 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9 601 struct intel_ring_buffer *ring;
616fdb5a 602 int ret;
c2c347a9 603
1ec14ad3 604 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
c2c347a9 605 if (ring->size == 0)
1ec14ad3 606 return 0;
6911a9b8 607
616fdb5a
BW
608 ret = mutex_lock_interruptible(&dev->struct_mutex);
609 if (ret)
610 return ret;
611
c2c347a9
CW
612 seq_printf(m, "Ring %s:\n", ring->name);
613 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
614 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
615 seq_printf(m, " Size : %08x\n", ring->size);
616 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
1ec14ad3 617 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
48467a92 618 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1ec14ad3
CW
619 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
620 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
621 }
c2c347a9
CW
622 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
623 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
6911a9b8 624
616fdb5a
BW
625 mutex_unlock(&dev->struct_mutex);
626
6911a9b8
BG
627 return 0;
628}
629
e5c65260
CW
630static const char *ring_str(int ring)
631{
632 switch (ring) {
96154f2f
DV
633 case RCS: return "render";
634 case VCS: return "bsd";
635 case BCS: return "blt";
e5c65260
CW
636 default: return "";
637 }
638}
639
9df30794
CW
640static const char *pin_flag(int pinned)
641{
642 if (pinned > 0)
643 return " P";
644 else if (pinned < 0)
645 return " p";
646 else
647 return "";
648}
649
650static const char *tiling_flag(int tiling)
651{
652 switch (tiling) {
653 default:
654 case I915_TILING_NONE: return "";
655 case I915_TILING_X: return " X";
656 case I915_TILING_Y: return " Y";
657 }
658}
659
660static const char *dirty_flag(int dirty)
661{
662 return dirty ? " dirty" : "";
663}
664
665static const char *purgeable_flag(int purgeable)
666{
667 return purgeable ? " purgeable" : "";
668}
669
c724e8a9
CW
670static void print_error_buffers(struct seq_file *m,
671 const char *name,
672 struct drm_i915_error_buffer *err,
673 int count)
674{
675 seq_printf(m, "%s [%d]:\n", name, count);
676
677 while (count--) {
96154f2f 678 seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
c724e8a9
CW
679 err->gtt_offset,
680 err->size,
681 err->read_domains,
682 err->write_domain,
683 err->seqno,
684 pin_flag(err->pinned),
685 tiling_flag(err->tiling),
686 dirty_flag(err->dirty),
687 purgeable_flag(err->purgeable),
96154f2f 688 err->ring != -1 ? " " : "",
a779e5ab 689 ring_str(err->ring),
93dfb40c 690 cache_level_str(err->cache_level));
c724e8a9
CW
691
692 if (err->name)
693 seq_printf(m, " (name: %d)", err->name);
694 if (err->fence_reg != I915_FENCE_REG_NONE)
695 seq_printf(m, " (fence: %d)", err->fence_reg);
696
697 seq_printf(m, "\n");
698 err++;
699 }
700}
701
d27b1e0e
DV
702static void i915_ring_error_state(struct seq_file *m,
703 struct drm_device *dev,
704 struct drm_i915_error_state *error,
705 unsigned ring)
706{
1a8c55d3 707 BUG_ON(ring > VCS); /* shut up confused gcc */
d27b1e0e 708 seq_printf(m, "%s command stream:\n", ring_str(ring));
c1cd90ed
DV
709 seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
710 seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
d27b1e0e
DV
711 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
712 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
713 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
714 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
c1cd90ed
DV
715 if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
716 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
717 seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
d27b1e0e 718 }
c1cd90ed
DV
719 if (INTEL_INFO(dev)->gen >= 4)
720 seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
721 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
33f3f518 722 if (INTEL_INFO(dev)->gen >= 6) {
c1cd90ed 723 seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 724 seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
7e3b8737
DV
725 seq_printf(m, " SYNC_0: 0x%08x\n",
726 error->semaphore_mboxes[ring][0]);
727 seq_printf(m, " SYNC_1: 0x%08x\n",
728 error->semaphore_mboxes[ring][1]);
33f3f518 729 }
d27b1e0e 730 seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
7e3b8737
DV
731 seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
732 seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
733}
734
63eeaf38
JB
735static int i915_error_state(struct seq_file *m, void *unused)
736{
737 struct drm_info_node *node = (struct drm_info_node *) m->private;
738 struct drm_device *dev = node->minor->dev;
739 drm_i915_private_t *dev_priv = dev->dev_private;
740 struct drm_i915_error_state *error;
741 unsigned long flags;
52d39a21 742 int i, j, page, offset, elt;
63eeaf38
JB
743
744 spin_lock_irqsave(&dev_priv->error_lock, flags);
745 if (!dev_priv->first_error) {
746 seq_printf(m, "no error state collected\n");
747 goto out;
748 }
749
750 error = dev_priv->first_error;
751
8a905236
JB
752 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
753 error->time.tv_usec);
9df30794 754 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4
CW
755 seq_printf(m, "EIR: 0x%08x\n", error->eir);
756 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
9df30794 757
bf3301ab 758 for (i = 0; i < dev_priv->num_fence_regs; i++)
748ebc60
CW
759 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
760
33f3f518 761 if (INTEL_INFO(dev)->gen >= 6) {
d27b1e0e 762 seq_printf(m, "ERROR: 0x%08x\n", error->error);
33f3f518
DV
763 seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
764 }
d27b1e0e
DV
765
766 i915_ring_error_state(m, dev, error, RCS);
767 if (HAS_BLT(dev))
768 i915_ring_error_state(m, dev, error, BCS);
769 if (HAS_BSD(dev))
770 i915_ring_error_state(m, dev, error, VCS);
771
c724e8a9
CW
772 if (error->active_bo)
773 print_error_buffers(m, "Active",
774 error->active_bo,
775 error->active_bo_count);
776
777 if (error->pinned_bo)
778 print_error_buffers(m, "Pinned",
779 error->pinned_bo,
780 error->pinned_bo_count);
9df30794 781
52d39a21
CW
782 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
783 struct drm_i915_error_object *obj;
9df30794 784
52d39a21 785 if ((obj = error->ring[i].batchbuffer)) {
bcfb2e28
CW
786 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
787 dev_priv->ring[i].name,
788 obj->gtt_offset);
9df30794
CW
789 offset = 0;
790 for (page = 0; page < obj->page_count; page++) {
791 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
792 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
793 offset += 4;
794 }
795 }
796 }
9df30794 797
52d39a21
CW
798 if (error->ring[i].num_requests) {
799 seq_printf(m, "%s --- %d requests\n",
800 dev_priv->ring[i].name,
801 error->ring[i].num_requests);
802 for (j = 0; j < error->ring[i].num_requests; j++) {
ee4f42b1 803 seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 804 error->ring[i].requests[j].seqno,
ee4f42b1
CW
805 error->ring[i].requests[j].jiffies,
806 error->ring[i].requests[j].tail);
52d39a21
CW
807 }
808 }
809
810 if ((obj = error->ring[i].ringbuffer)) {
e2f973d5
CW
811 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
812 dev_priv->ring[i].name,
813 obj->gtt_offset);
814 offset = 0;
815 for (page = 0; page < obj->page_count; page++) {
816 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
817 seq_printf(m, "%08x : %08x\n",
818 offset,
819 obj->pages[page][elt]);
820 offset += 4;
821 }
9df30794
CW
822 }
823 }
824 }
63eeaf38 825
6ef3d427
CW
826 if (error->overlay)
827 intel_overlay_print_error_state(m, error->overlay);
828
c4a1d9e4
CW
829 if (error->display)
830 intel_display_print_error_state(m, dev, error->display);
831
63eeaf38
JB
832out:
833 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
834
835 return 0;
836}
6911a9b8 837
f97108d1
JB
838static int i915_rstdby_delays(struct seq_file *m, void *unused)
839{
840 struct drm_info_node *node = (struct drm_info_node *) m->private;
841 struct drm_device *dev = node->minor->dev;
842 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
843 u16 crstanddelay;
844 int ret;
845
846 ret = mutex_lock_interruptible(&dev->struct_mutex);
847 if (ret)
848 return ret;
849
850 crstanddelay = I915_READ16(CRSTANDVID);
851
852 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
853
854 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
855
856 return 0;
857}
858
859static int i915_cur_delayinfo(struct seq_file *m, void *unused)
860{
861 struct drm_info_node *node = (struct drm_info_node *) m->private;
862 struct drm_device *dev = node->minor->dev;
863 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 864 int ret;
3b8d8d91
JB
865
866 if (IS_GEN5(dev)) {
867 u16 rgvswctl = I915_READ16(MEMSWCTL);
868 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
869
870 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
871 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
872 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
873 MEMSTAT_VID_SHIFT);
874 seq_printf(m, "Current P-state: %d\n",
875 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1c70c0ce 876 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
3b8d8d91
JB
877 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
878 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
879 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
ccab5c82
JB
880 u32 rpstat;
881 u32 rpupei, rpcurup, rpprevup;
882 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
883 int max_freq;
884
885 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
886 ret = mutex_lock_interruptible(&dev->struct_mutex);
887 if (ret)
888 return ret;
889
fcca7926 890 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 891
ccab5c82
JB
892 rpstat = I915_READ(GEN6_RPSTAT1);
893 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
894 rpcurup = I915_READ(GEN6_RP_CUR_UP);
895 rpprevup = I915_READ(GEN6_RP_PREV_UP);
896 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
897 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
898 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
899
d1ebd816
BW
900 gen6_gt_force_wake_put(dev_priv);
901 mutex_unlock(&dev->struct_mutex);
902
3b8d8d91 903 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 904 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
905 seq_printf(m, "Render p-state ratio: %d\n",
906 (gt_perf_status & 0xff00) >> 8);
907 seq_printf(m, "Render p-state VID: %d\n",
908 gt_perf_status & 0xff);
909 seq_printf(m, "Render p-state limit: %d\n",
910 rp_state_limits & 0xff);
ccab5c82 911 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
e281fcaa 912 GEN6_CAGF_SHIFT) * 50);
ccab5c82
JB
913 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
914 GEN6_CURICONT_MASK);
915 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
916 GEN6_CURBSYTAVG_MASK);
917 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
918 GEN6_CURBSYTAVG_MASK);
919 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
920 GEN6_CURIAVG_MASK);
921 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
922 GEN6_CURBSYTAVG_MASK);
923 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
924 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
925
926 max_freq = (rp_state_cap & 0xff0000) >> 16;
927 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
e281fcaa 928 max_freq * 50);
3b8d8d91
JB
929
930 max_freq = (rp_state_cap & 0xff00) >> 8;
931 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
e281fcaa 932 max_freq * 50);
3b8d8d91
JB
933
934 max_freq = rp_state_cap & 0xff;
935 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
e281fcaa 936 max_freq * 50);
3b8d8d91
JB
937 } else {
938 seq_printf(m, "no P-state info available\n");
939 }
f97108d1
JB
940
941 return 0;
942}
943
944static int i915_delayfreq_table(struct seq_file *m, void *unused)
945{
946 struct drm_info_node *node = (struct drm_info_node *) m->private;
947 struct drm_device *dev = node->minor->dev;
948 drm_i915_private_t *dev_priv = dev->dev_private;
949 u32 delayfreq;
616fdb5a
BW
950 int ret, i;
951
952 ret = mutex_lock_interruptible(&dev->struct_mutex);
953 if (ret)
954 return ret;
f97108d1
JB
955
956 for (i = 0; i < 16; i++) {
957 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
958 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
959 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
960 }
961
616fdb5a
BW
962 mutex_unlock(&dev->struct_mutex);
963
f97108d1
JB
964 return 0;
965}
966
967static inline int MAP_TO_MV(int map)
968{
969 return 1250 - (map * 25);
970}
971
972static int i915_inttoext_table(struct seq_file *m, void *unused)
973{
974 struct drm_info_node *node = (struct drm_info_node *) m->private;
975 struct drm_device *dev = node->minor->dev;
976 drm_i915_private_t *dev_priv = dev->dev_private;
977 u32 inttoext;
616fdb5a
BW
978 int ret, i;
979
980 ret = mutex_lock_interruptible(&dev->struct_mutex);
981 if (ret)
982 return ret;
f97108d1
JB
983
984 for (i = 1; i <= 32; i++) {
985 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
986 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
987 }
988
616fdb5a
BW
989 mutex_unlock(&dev->struct_mutex);
990
f97108d1
JB
991 return 0;
992}
993
4d85529d 994static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
995{
996 struct drm_info_node *node = (struct drm_info_node *) m->private;
997 struct drm_device *dev = node->minor->dev;
998 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
999 u32 rgvmodectl, rstdbyctl;
1000 u16 crstandvid;
1001 int ret;
1002
1003 ret = mutex_lock_interruptible(&dev->struct_mutex);
1004 if (ret)
1005 return ret;
1006
1007 rgvmodectl = I915_READ(MEMMODECTL);
1008 rstdbyctl = I915_READ(RSTDBYCTL);
1009 crstandvid = I915_READ16(CRSTANDVID);
1010
1011 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1012
1013 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1014 "yes" : "no");
1015 seq_printf(m, "Boost freq: %d\n",
1016 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1017 MEMMODE_BOOST_FREQ_SHIFT);
1018 seq_printf(m, "HW control enabled: %s\n",
1019 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1020 seq_printf(m, "SW control enabled: %s\n",
1021 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1022 seq_printf(m, "Gated voltage change: %s\n",
1023 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1024 seq_printf(m, "Starting frequency: P%d\n",
1025 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1026 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1027 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1028 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1029 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1030 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1031 seq_printf(m, "Render standby enabled: %s\n",
1032 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
1033 seq_printf(m, "Current RS state: ");
1034 switch (rstdbyctl & RSX_STATUS_MASK) {
1035 case RSX_STATUS_ON:
1036 seq_printf(m, "on\n");
1037 break;
1038 case RSX_STATUS_RC1:
1039 seq_printf(m, "RC1\n");
1040 break;
1041 case RSX_STATUS_RC1E:
1042 seq_printf(m, "RC1E\n");
1043 break;
1044 case RSX_STATUS_RS1:
1045 seq_printf(m, "RS1\n");
1046 break;
1047 case RSX_STATUS_RS2:
1048 seq_printf(m, "RS2 (RC6)\n");
1049 break;
1050 case RSX_STATUS_RS3:
1051 seq_printf(m, "RC3 (RC6+)\n");
1052 break;
1053 default:
1054 seq_printf(m, "unknown\n");
1055 break;
1056 }
f97108d1
JB
1057
1058 return 0;
1059}
1060
4d85529d
BW
1061static int gen6_drpc_info(struct seq_file *m)
1062{
1063
1064 struct drm_info_node *node = (struct drm_info_node *) m->private;
1065 struct drm_device *dev = node->minor->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 u32 rpmodectl1, gt_core_status, rcctl1;
93b525dc 1068 unsigned forcewake_count;
4d85529d
BW
1069 int count=0, ret;
1070
1071
1072 ret = mutex_lock_interruptible(&dev->struct_mutex);
1073 if (ret)
1074 return ret;
1075
93b525dc
DV
1076 spin_lock_irq(&dev_priv->gt_lock);
1077 forcewake_count = dev_priv->forcewake_count;
1078 spin_unlock_irq(&dev_priv->gt_lock);
1079
1080 if (forcewake_count) {
1081 seq_printf(m, "RC information inaccurate because somebody "
1082 "holds a forcewake reference \n");
4d85529d
BW
1083 } else {
1084 /* NB: we cannot use forcewake, else we read the wrong values */
1085 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1086 udelay(10);
1087 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1088 }
1089
1090 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1091 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1092
1093 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1094 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1095 mutex_unlock(&dev->struct_mutex);
1096
1097 seq_printf(m, "Video Turbo Mode: %s\n",
1098 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1099 seq_printf(m, "HW control enabled: %s\n",
1100 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1101 seq_printf(m, "SW control enabled: %s\n",
1102 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1103 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1104 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1105 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1106 seq_printf(m, "RC6 Enabled: %s\n",
1107 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1108 seq_printf(m, "Deep RC6 Enabled: %s\n",
1109 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1110 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1111 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1112 seq_printf(m, "Current RC state: ");
1113 switch (gt_core_status & GEN6_RCn_MASK) {
1114 case GEN6_RC0:
1115 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1116 seq_printf(m, "Core Power Down\n");
1117 else
1118 seq_printf(m, "on\n");
1119 break;
1120 case GEN6_RC3:
1121 seq_printf(m, "RC3\n");
1122 break;
1123 case GEN6_RC6:
1124 seq_printf(m, "RC6\n");
1125 break;
1126 case GEN6_RC7:
1127 seq_printf(m, "RC7\n");
1128 break;
1129 default:
1130 seq_printf(m, "Unknown\n");
1131 break;
1132 }
1133
1134 seq_printf(m, "Core Power Down: %s\n",
1135 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1136 return 0;
1137}
1138
1139static int i915_drpc_info(struct seq_file *m, void *unused)
1140{
1141 struct drm_info_node *node = (struct drm_info_node *) m->private;
1142 struct drm_device *dev = node->minor->dev;
1143
1144 if (IS_GEN6(dev) || IS_GEN7(dev))
1145 return gen6_drpc_info(m);
1146 else
1147 return ironlake_drpc_info(m);
1148}
1149
b5e50c3f
JB
1150static int i915_fbc_status(struct seq_file *m, void *unused)
1151{
1152 struct drm_info_node *node = (struct drm_info_node *) m->private;
1153 struct drm_device *dev = node->minor->dev;
b5e50c3f 1154 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1155
ee5382ae 1156 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1157 seq_printf(m, "FBC unsupported on this chipset\n");
1158 return 0;
1159 }
1160
ee5382ae 1161 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1162 seq_printf(m, "FBC enabled\n");
1163 } else {
1164 seq_printf(m, "FBC disabled: ");
1165 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1166 case FBC_NO_OUTPUT:
1167 seq_printf(m, "no outputs");
1168 break;
b5e50c3f
JB
1169 case FBC_STOLEN_TOO_SMALL:
1170 seq_printf(m, "not enough stolen memory");
1171 break;
1172 case FBC_UNSUPPORTED_MODE:
1173 seq_printf(m, "mode not supported");
1174 break;
1175 case FBC_MODE_TOO_LARGE:
1176 seq_printf(m, "mode too large");
1177 break;
1178 case FBC_BAD_PLANE:
1179 seq_printf(m, "FBC unsupported on plane");
1180 break;
1181 case FBC_NOT_TILED:
1182 seq_printf(m, "scanout buffer not tiled");
1183 break;
9c928d16
JB
1184 case FBC_MULTIPLE_PIPES:
1185 seq_printf(m, "multiple pipes are enabled");
1186 break;
c1a9f047
JB
1187 case FBC_MODULE_PARAM:
1188 seq_printf(m, "disabled per module param (default off)");
1189 break;
b5e50c3f
JB
1190 default:
1191 seq_printf(m, "unknown reason");
1192 }
1193 seq_printf(m, "\n");
1194 }
1195 return 0;
1196}
1197
4a9bef37
JB
1198static int i915_sr_status(struct seq_file *m, void *unused)
1199{
1200 struct drm_info_node *node = (struct drm_info_node *) m->private;
1201 struct drm_device *dev = node->minor->dev;
1202 drm_i915_private_t *dev_priv = dev->dev_private;
1203 bool sr_enabled = false;
1204
1398261a 1205 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1206 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1207 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1208 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1209 else if (IS_I915GM(dev))
1210 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1211 else if (IS_PINEVIEW(dev))
1212 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1213
5ba2aaaa
CW
1214 seq_printf(m, "self-refresh: %s\n",
1215 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1216
1217 return 0;
1218}
1219
7648fa99
JB
1220static int i915_emon_status(struct seq_file *m, void *unused)
1221{
1222 struct drm_info_node *node = (struct drm_info_node *) m->private;
1223 struct drm_device *dev = node->minor->dev;
1224 drm_i915_private_t *dev_priv = dev->dev_private;
1225 unsigned long temp, chipset, gfx;
de227ef0
CW
1226 int ret;
1227
1228 ret = mutex_lock_interruptible(&dev->struct_mutex);
1229 if (ret)
1230 return ret;
7648fa99
JB
1231
1232 temp = i915_mch_val(dev_priv);
1233 chipset = i915_chipset_val(dev_priv);
1234 gfx = i915_gfx_val(dev_priv);
de227ef0 1235 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1236
1237 seq_printf(m, "GMCH temp: %ld\n", temp);
1238 seq_printf(m, "Chipset power: %ld\n", chipset);
1239 seq_printf(m, "GFX power: %ld\n", gfx);
1240 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1241
1242 return 0;
1243}
1244
23b2f8bb
JB
1245static int i915_ring_freq_table(struct seq_file *m, void *unused)
1246{
1247 struct drm_info_node *node = (struct drm_info_node *) m->private;
1248 struct drm_device *dev = node->minor->dev;
1249 drm_i915_private_t *dev_priv = dev->dev_private;
1250 int ret;
1251 int gpu_freq, ia_freq;
1252
1c70c0ce 1253 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1254 seq_printf(m, "unsupported on this chipset\n");
1255 return 0;
1256 }
1257
1258 ret = mutex_lock_interruptible(&dev->struct_mutex);
1259 if (ret)
1260 return ret;
1261
1262 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1263
1264 for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
1265 gpu_freq++) {
1266 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1267 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1268 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1269 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1270 GEN6_PCODE_READY) == 0, 10)) {
1271 DRM_ERROR("pcode read of freq table timed out\n");
1272 continue;
1273 }
1274 ia_freq = I915_READ(GEN6_PCODE_DATA);
1275 seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
1276 }
1277
1278 mutex_unlock(&dev->struct_mutex);
1279
1280 return 0;
1281}
1282
7648fa99
JB
1283static int i915_gfxec(struct seq_file *m, void *unused)
1284{
1285 struct drm_info_node *node = (struct drm_info_node *) m->private;
1286 struct drm_device *dev = node->minor->dev;
1287 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1288 int ret;
1289
1290 ret = mutex_lock_interruptible(&dev->struct_mutex);
1291 if (ret)
1292 return ret;
7648fa99
JB
1293
1294 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1295
616fdb5a
BW
1296 mutex_unlock(&dev->struct_mutex);
1297
7648fa99
JB
1298 return 0;
1299}
1300
44834a67
CW
1301static int i915_opregion(struct seq_file *m, void *unused)
1302{
1303 struct drm_info_node *node = (struct drm_info_node *) m->private;
1304 struct drm_device *dev = node->minor->dev;
1305 drm_i915_private_t *dev_priv = dev->dev_private;
1306 struct intel_opregion *opregion = &dev_priv->opregion;
1307 int ret;
1308
1309 ret = mutex_lock_interruptible(&dev->struct_mutex);
1310 if (ret)
1311 return ret;
1312
1313 if (opregion->header)
1314 seq_write(m, opregion->header, OPREGION_SIZE);
1315
1316 mutex_unlock(&dev->struct_mutex);
1317
1318 return 0;
1319}
1320
37811fcc
CW
1321static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1322{
1323 struct drm_info_node *node = (struct drm_info_node *) m->private;
1324 struct drm_device *dev = node->minor->dev;
1325 drm_i915_private_t *dev_priv = dev->dev_private;
1326 struct intel_fbdev *ifbdev;
1327 struct intel_framebuffer *fb;
1328 int ret;
1329
1330 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1331 if (ret)
1332 return ret;
1333
1334 ifbdev = dev_priv->fbdev;
1335 fb = to_intel_framebuffer(ifbdev->helper.fb);
1336
1337 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1338 fb->base.width,
1339 fb->base.height,
1340 fb->base.depth,
1341 fb->base.bits_per_pixel);
05394f39 1342 describe_obj(m, fb->obj);
37811fcc
CW
1343 seq_printf(m, "\n");
1344
1345 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1346 if (&fb->base == ifbdev->helper.fb)
1347 continue;
1348
1349 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1350 fb->base.width,
1351 fb->base.height,
1352 fb->base.depth,
1353 fb->base.bits_per_pixel);
05394f39 1354 describe_obj(m, fb->obj);
37811fcc
CW
1355 seq_printf(m, "\n");
1356 }
1357
1358 mutex_unlock(&dev->mode_config.mutex);
1359
1360 return 0;
1361}
1362
e76d3630
BW
1363static int i915_context_status(struct seq_file *m, void *unused)
1364{
1365 struct drm_info_node *node = (struct drm_info_node *) m->private;
1366 struct drm_device *dev = node->minor->dev;
1367 drm_i915_private_t *dev_priv = dev->dev_private;
1368 int ret;
1369
1370 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1371 if (ret)
1372 return ret;
1373
dc501fbc
BW
1374 if (dev_priv->pwrctx) {
1375 seq_printf(m, "power context ");
1376 describe_obj(m, dev_priv->pwrctx);
1377 seq_printf(m, "\n");
1378 }
e76d3630 1379
dc501fbc
BW
1380 if (dev_priv->renderctx) {
1381 seq_printf(m, "render context ");
1382 describe_obj(m, dev_priv->renderctx);
1383 seq_printf(m, "\n");
1384 }
e76d3630
BW
1385
1386 mutex_unlock(&dev->mode_config.mutex);
1387
1388 return 0;
1389}
1390
6d794d42
BW
1391static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1392{
1393 struct drm_info_node *node = (struct drm_info_node *) m->private;
1394 struct drm_device *dev = node->minor->dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1396 unsigned forcewake_count;
6d794d42 1397
9f1f46a4
DV
1398 spin_lock_irq(&dev_priv->gt_lock);
1399 forcewake_count = dev_priv->forcewake_count;
1400 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1401
9f1f46a4 1402 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1403
1404 return 0;
1405}
1406
ea16a3cd
DV
1407static const char *swizzle_string(unsigned swizzle)
1408{
1409 switch(swizzle) {
1410 case I915_BIT_6_SWIZZLE_NONE:
1411 return "none";
1412 case I915_BIT_6_SWIZZLE_9:
1413 return "bit9";
1414 case I915_BIT_6_SWIZZLE_9_10:
1415 return "bit9/bit10";
1416 case I915_BIT_6_SWIZZLE_9_11:
1417 return "bit9/bit11";
1418 case I915_BIT_6_SWIZZLE_9_10_11:
1419 return "bit9/bit10/bit11";
1420 case I915_BIT_6_SWIZZLE_9_17:
1421 return "bit9/bit17";
1422 case I915_BIT_6_SWIZZLE_9_10_17:
1423 return "bit9/bit10/bit17";
1424 case I915_BIT_6_SWIZZLE_UNKNOWN:
1425 return "unkown";
1426 }
1427
1428 return "bug";
1429}
1430
1431static int i915_swizzle_info(struct seq_file *m, void *data)
1432{
1433 struct drm_info_node *node = (struct drm_info_node *) m->private;
1434 struct drm_device *dev = node->minor->dev;
1435 struct drm_i915_private *dev_priv = dev->dev_private;
1436
1437 mutex_lock(&dev->struct_mutex);
1438 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1439 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1440 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1441 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1442
1443 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1444 seq_printf(m, "DDC = 0x%08x\n",
1445 I915_READ(DCC));
1446 seq_printf(m, "C0DRB3 = 0x%04x\n",
1447 I915_READ16(C0DRB3));
1448 seq_printf(m, "C1DRB3 = 0x%04x\n",
1449 I915_READ16(C1DRB3));
3fa7d235
DV
1450 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1451 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1452 I915_READ(MAD_DIMM_C0));
1453 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1454 I915_READ(MAD_DIMM_C1));
1455 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1456 I915_READ(MAD_DIMM_C2));
1457 seq_printf(m, "TILECTL = 0x%08x\n",
1458 I915_READ(TILECTL));
1459 seq_printf(m, "ARB_MODE = 0x%08x\n",
1460 I915_READ(ARB_MODE));
1461 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1462 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1463 }
1464 mutex_unlock(&dev->struct_mutex);
1465
1466 return 0;
1467}
1468
3cf17fc5
DV
1469static int i915_ppgtt_info(struct seq_file *m, void *data)
1470{
1471 struct drm_info_node *node = (struct drm_info_node *) m->private;
1472 struct drm_device *dev = node->minor->dev;
1473 struct drm_i915_private *dev_priv = dev->dev_private;
1474 struct intel_ring_buffer *ring;
1475 int i, ret;
1476
1477
1478 ret = mutex_lock_interruptible(&dev->struct_mutex);
1479 if (ret)
1480 return ret;
1481 if (INTEL_INFO(dev)->gen == 6)
1482 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1483
1484 for (i = 0; i < I915_NUM_RINGS; i++) {
1485 ring = &dev_priv->ring[i];
1486
1487 seq_printf(m, "%s\n", ring->name);
1488 if (INTEL_INFO(dev)->gen == 7)
1489 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1490 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1491 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1492 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1493 }
1494 if (dev_priv->mm.aliasing_ppgtt) {
1495 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1496
1497 seq_printf(m, "aliasing PPGTT:\n");
1498 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1499 }
1500 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1501 mutex_unlock(&dev->struct_mutex);
1502
1503 return 0;
1504}
1505
57f350b6
JB
1506static int i915_dpio_info(struct seq_file *m, void *data)
1507{
1508 struct drm_info_node *node = (struct drm_info_node *) m->private;
1509 struct drm_device *dev = node->minor->dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 int ret;
1512
1513
1514 if (!IS_VALLEYVIEW(dev)) {
1515 seq_printf(m, "unsupported\n");
1516 return 0;
1517 }
1518
1519 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1520 if (ret)
1521 return ret;
1522
1523 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1524
1525 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1526 intel_dpio_read(dev_priv, _DPIO_DIV_A));
1527 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1528 intel_dpio_read(dev_priv, _DPIO_DIV_B));
1529
1530 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1531 intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
1532 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1533 intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
1534
1535 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1536 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
1537 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1538 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
1539
1540 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
1541 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
1542 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
1543 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
1544
1545 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1546 intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
1547
1548 mutex_unlock(&dev->mode_config.mutex);
1549
1550 return 0;
1551}
1552
f3cd474b 1553static int
08e14e80
DV
1554i915_debugfs_common_open(struct inode *inode,
1555 struct file *filp)
f3cd474b
CW
1556{
1557 filp->private_data = inode->i_private;
1558 return 0;
1559}
1560
1561static ssize_t
1562i915_wedged_read(struct file *filp,
1563 char __user *ubuf,
1564 size_t max,
1565 loff_t *ppos)
1566{
1567 struct drm_device *dev = filp->private_data;
1568 drm_i915_private_t *dev_priv = dev->dev_private;
1569 char buf[80];
1570 int len;
1571
0206e353 1572 len = snprintf(buf, sizeof(buf),
f3cd474b
CW
1573 "wedged : %d\n",
1574 atomic_read(&dev_priv->mm.wedged));
1575
0206e353
AJ
1576 if (len > sizeof(buf))
1577 len = sizeof(buf);
f4433a8d 1578
f3cd474b
CW
1579 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1580}
1581
1582static ssize_t
1583i915_wedged_write(struct file *filp,
1584 const char __user *ubuf,
1585 size_t cnt,
1586 loff_t *ppos)
1587{
1588 struct drm_device *dev = filp->private_data;
f3cd474b
CW
1589 char buf[20];
1590 int val = 1;
1591
1592 if (cnt > 0) {
0206e353 1593 if (cnt > sizeof(buf) - 1)
f3cd474b
CW
1594 return -EINVAL;
1595
1596 if (copy_from_user(buf, ubuf, cnt))
1597 return -EFAULT;
1598 buf[cnt] = 0;
1599
1600 val = simple_strtoul(buf, NULL, 0);
1601 }
1602
1603 DRM_INFO("Manually setting wedged to %d\n", val);
527f9e90 1604 i915_handle_error(dev, val);
f3cd474b
CW
1605
1606 return cnt;
1607}
1608
1609static const struct file_operations i915_wedged_fops = {
1610 .owner = THIS_MODULE,
08e14e80 1611 .open = i915_debugfs_common_open,
f3cd474b
CW
1612 .read = i915_wedged_read,
1613 .write = i915_wedged_write,
6038f373 1614 .llseek = default_llseek,
f3cd474b
CW
1615};
1616
358733e9
JB
1617static ssize_t
1618i915_max_freq_read(struct file *filp,
1619 char __user *ubuf,
1620 size_t max,
1621 loff_t *ppos)
1622{
1623 struct drm_device *dev = filp->private_data;
1624 drm_i915_private_t *dev_priv = dev->dev_private;
1625 char buf[80];
1626 int len;
1627
0206e353 1628 len = snprintf(buf, sizeof(buf),
358733e9
JB
1629 "max freq: %d\n", dev_priv->max_delay * 50);
1630
0206e353
AJ
1631 if (len > sizeof(buf))
1632 len = sizeof(buf);
358733e9
JB
1633
1634 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1635}
1636
1637static ssize_t
1638i915_max_freq_write(struct file *filp,
1639 const char __user *ubuf,
1640 size_t cnt,
1641 loff_t *ppos)
1642{
1643 struct drm_device *dev = filp->private_data;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 char buf[20];
1646 int val = 1;
1647
1648 if (cnt > 0) {
0206e353 1649 if (cnt > sizeof(buf) - 1)
358733e9
JB
1650 return -EINVAL;
1651
1652 if (copy_from_user(buf, ubuf, cnt))
1653 return -EFAULT;
1654 buf[cnt] = 0;
1655
1656 val = simple_strtoul(buf, NULL, 0);
1657 }
1658
1659 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1660
1661 /*
1662 * Turbo will still be enabled, but won't go above the set value.
1663 */
1664 dev_priv->max_delay = val / 50;
1665
1666 gen6_set_rps(dev, val / 50);
1667
1668 return cnt;
1669}
1670
1671static const struct file_operations i915_max_freq_fops = {
1672 .owner = THIS_MODULE,
08e14e80 1673 .open = i915_debugfs_common_open,
358733e9
JB
1674 .read = i915_max_freq_read,
1675 .write = i915_max_freq_write,
1676 .llseek = default_llseek,
1677};
1678
07b7ddd9
JB
1679static ssize_t
1680i915_cache_sharing_read(struct file *filp,
1681 char __user *ubuf,
1682 size_t max,
1683 loff_t *ppos)
1684{
1685 struct drm_device *dev = filp->private_data;
1686 drm_i915_private_t *dev_priv = dev->dev_private;
1687 char buf[80];
1688 u32 snpcr;
1689 int len;
1690
1691 mutex_lock(&dev_priv->dev->struct_mutex);
1692 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1693 mutex_unlock(&dev_priv->dev->struct_mutex);
1694
0206e353 1695 len = snprintf(buf, sizeof(buf),
07b7ddd9
JB
1696 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1697 GEN6_MBC_SNPCR_SHIFT);
1698
0206e353
AJ
1699 if (len > sizeof(buf))
1700 len = sizeof(buf);
07b7ddd9
JB
1701
1702 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1703}
1704
1705static ssize_t
1706i915_cache_sharing_write(struct file *filp,
1707 const char __user *ubuf,
1708 size_t cnt,
1709 loff_t *ppos)
1710{
1711 struct drm_device *dev = filp->private_data;
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 char buf[20];
1714 u32 snpcr;
1715 int val = 1;
1716
1717 if (cnt > 0) {
0206e353 1718 if (cnt > sizeof(buf) - 1)
07b7ddd9
JB
1719 return -EINVAL;
1720
1721 if (copy_from_user(buf, ubuf, cnt))
1722 return -EFAULT;
1723 buf[cnt] = 0;
1724
1725 val = simple_strtoul(buf, NULL, 0);
1726 }
1727
1728 if (val < 0 || val > 3)
1729 return -EINVAL;
1730
1731 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1732
1733 /* Update the cache sharing policy here as well */
1734 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1735 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1736 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1737 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1738
1739 return cnt;
1740}
1741
1742static const struct file_operations i915_cache_sharing_fops = {
1743 .owner = THIS_MODULE,
08e14e80 1744 .open = i915_debugfs_common_open,
07b7ddd9
JB
1745 .read = i915_cache_sharing_read,
1746 .write = i915_cache_sharing_write,
1747 .llseek = default_llseek,
1748};
1749
f3cd474b
CW
1750/* As the drm_debugfs_init() routines are called before dev->dev_private is
1751 * allocated we need to hook into the minor for release. */
1752static int
1753drm_add_fake_info_node(struct drm_minor *minor,
1754 struct dentry *ent,
1755 const void *key)
1756{
1757 struct drm_info_node *node;
1758
1759 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1760 if (node == NULL) {
1761 debugfs_remove(ent);
1762 return -ENOMEM;
1763 }
1764
1765 node->minor = minor;
1766 node->dent = ent;
1767 node->info_ent = (void *) key;
b3e067c0
MS
1768
1769 mutex_lock(&minor->debugfs_lock);
1770 list_add(&node->list, &minor->debugfs_list);
1771 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
1772
1773 return 0;
1774}
1775
6d794d42
BW
1776static int i915_forcewake_open(struct inode *inode, struct file *file)
1777{
1778 struct drm_device *dev = inode->i_private;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 int ret;
1781
075edca4 1782 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1783 return 0;
1784
1785 ret = mutex_lock_interruptible(&dev->struct_mutex);
1786 if (ret)
1787 return ret;
1788 gen6_gt_force_wake_get(dev_priv);
1789 mutex_unlock(&dev->struct_mutex);
1790
1791 return 0;
1792}
1793
1794int i915_forcewake_release(struct inode *inode, struct file *file)
1795{
1796 struct drm_device *dev = inode->i_private;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
1798
075edca4 1799 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1800 return 0;
1801
1802 /*
1803 * It's bad that we can potentially hang userspace if struct_mutex gets
1804 * forever stuck. However, if we cannot acquire this lock it means that
1805 * almost certainly the driver has hung, is not unload-able. Therefore
1806 * hanging here is probably a minor inconvenience not to be seen my
1807 * almost every user.
1808 */
1809 mutex_lock(&dev->struct_mutex);
1810 gen6_gt_force_wake_put(dev_priv);
1811 mutex_unlock(&dev->struct_mutex);
1812
1813 return 0;
1814}
1815
1816static const struct file_operations i915_forcewake_fops = {
1817 .owner = THIS_MODULE,
1818 .open = i915_forcewake_open,
1819 .release = i915_forcewake_release,
1820};
1821
1822static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1823{
1824 struct drm_device *dev = minor->dev;
1825 struct dentry *ent;
1826
1827 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 1828 S_IRUSR,
6d794d42
BW
1829 root, dev,
1830 &i915_forcewake_fops);
1831 if (IS_ERR(ent))
1832 return PTR_ERR(ent);
1833
8eb57294 1834 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
1835}
1836
6a9c308d
DV
1837static int i915_debugfs_create(struct dentry *root,
1838 struct drm_minor *minor,
1839 const char *name,
1840 const struct file_operations *fops)
07b7ddd9
JB
1841{
1842 struct drm_device *dev = minor->dev;
1843 struct dentry *ent;
1844
6a9c308d 1845 ent = debugfs_create_file(name,
07b7ddd9
JB
1846 S_IRUGO | S_IWUSR,
1847 root, dev,
6a9c308d 1848 fops);
07b7ddd9
JB
1849 if (IS_ERR(ent))
1850 return PTR_ERR(ent);
1851
6a9c308d 1852 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
1853}
1854
27c202ad 1855static struct drm_info_list i915_debugfs_list[] = {
311bd68e 1856 {"i915_capabilities", i915_capabilities, 0},
73aa808f 1857 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 1858 {"i915_gem_gtt", i915_gem_gtt_info, 0},
433e12f7
BG
1859 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1860 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1861 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
f13d3f73 1862 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
d21d5975 1863 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
4e5359cd 1864 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
1865 {"i915_gem_request", i915_gem_request_info, 0},
1866 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 1867 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 1868 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
1869 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1870 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1871 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1872 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1873 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1874 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1875 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1876 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1877 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
63eeaf38 1878 {"i915_error_state", i915_error_state, 0},
f97108d1
JB
1879 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1880 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1881 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1882 {"i915_inttoext_table", i915_inttoext_table, 0},
1883 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 1884 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 1885 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 1886 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 1887 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 1888 {"i915_sr_status", i915_sr_status, 0},
44834a67 1889 {"i915_opregion", i915_opregion, 0},
37811fcc 1890 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 1891 {"i915_context_status", i915_context_status, 0},
6d794d42 1892 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 1893 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 1894 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 1895 {"i915_dpio", i915_dpio_info, 0},
2017263e 1896};
27c202ad 1897#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 1898
27c202ad 1899int i915_debugfs_init(struct drm_minor *minor)
2017263e 1900{
f3cd474b
CW
1901 int ret;
1902
6a9c308d
DV
1903 ret = i915_debugfs_create(minor->debugfs_root, minor,
1904 "i915_wedged",
1905 &i915_wedged_fops);
f3cd474b
CW
1906 if (ret)
1907 return ret;
1908
6d794d42 1909 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
1910 if (ret)
1911 return ret;
6a9c308d
DV
1912
1913 ret = i915_debugfs_create(minor->debugfs_root, minor,
1914 "i915_max_freq",
1915 &i915_max_freq_fops);
07b7ddd9
JB
1916 if (ret)
1917 return ret;
6a9c308d
DV
1918
1919 ret = i915_debugfs_create(minor->debugfs_root, minor,
1920 "i915_cache_sharing",
1921 &i915_cache_sharing_fops);
6d794d42
BW
1922 if (ret)
1923 return ret;
1924
27c202ad
BG
1925 return drm_debugfs_create_files(i915_debugfs_list,
1926 I915_DEBUGFS_ENTRIES,
2017263e
BG
1927 minor->debugfs_root, minor);
1928}
1929
27c202ad 1930void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 1931{
27c202ad
BG
1932 drm_debugfs_remove_files(i915_debugfs_list,
1933 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
1934 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
1935 1, minor);
33db679b
KH
1936 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1937 1, minor);
358733e9
JB
1938 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
1939 1, minor);
07b7ddd9
JB
1940 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
1941 1, minor);
2017263e
BG
1942}
1943
1944#endif /* CONFIG_DEBUG_FS */
This page took 0.269248 seconds and 5 git commands to generate.