drm/i915: Add some L3 registers to the parser whitelist
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
173}
174
273497e5 175static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d
BW
176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
433e12f7 182static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 183{
9f25d007 184 struct drm_info_node *node = m->private;
433e12f7
BG
185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
2017263e 187 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 190 struct i915_vma *vma;
8f2480fb
CW
191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
de227ef0
CW
193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
2017263e 197
ca191b13 198 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
199 switch (list) {
200 case ACTIVE_LIST:
267f0c90 201 seq_puts(m, "Active:\n");
5cef07e1 202 head = &vm->active_list;
433e12f7
BG
203 break;
204 case INACTIVE_LIST:
267f0c90 205 seq_puts(m, "Inactive:\n");
5cef07e1 206 head = &vm->inactive_list;
433e12f7 207 break;
433e12f7 208 default:
de227ef0
CW
209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
2017263e 211 }
2017263e 212
8f2480fb 213 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
8f2480fb 220 count++;
2017263e 221 }
de227ef0 222 mutex_unlock(&dev->struct_mutex);
5e118f41 223
8f2480fb
CW
224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
2017263e
BG
226 return 0;
227}
228
6d2b8885
CW
229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
b25cb2f8 233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 234 struct drm_i915_gem_object *b =
b25cb2f8 235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
9f25d007 242 struct drm_info_node *node = m->private;
6d2b8885
CW
243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
b25cb2f8 259 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
b25cb2f8 269 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
b25cb2f8 277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
b25cb2f8 281 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
6299f992
CW
290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
f343c5f6 292 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
293 ++count; \
294 if (obj->map_and_fenceable) { \
f343c5f6 295 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
296 ++mappable_count; \
297 } \
298 } \
0206e353 299} while (0)
6299f992 300
2db8e9d6 301struct file_stats {
6313c204 302 struct drm_i915_file_private *file_priv;
2db8e9d6 303 int count;
c67a17e9
CW
304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
2db8e9d6
CW
307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
6313c204 313 struct i915_vma *vma;
2db8e9d6
CW
314
315 stats->count++;
316 stats->total += obj->base.size;
317
c67a17e9
CW
318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
6313c204
CW
321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
2db8e9d6 344 } else {
6313c204
CW
345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
2db8e9d6
CW
353 }
354
6313c204
CW
355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
2db8e9d6
CW
358 return 0;
359}
360
ca191b13
BW
361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 373{
9f25d007 374 struct drm_info_node *node = m->private;
73aa808f
CW
375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
6299f992 379 struct drm_i915_gem_object *obj;
5cef07e1 380 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 381 struct drm_file *file;
ca191b13 382 struct i915_vma *vma;
73aa808f
CW
383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
6299f992
CW
389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
35c20a60 394 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
ca191b13 399 count_vmas(&vm->active_list, mm_list);
6299f992
CW
400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
6299f992 403 size = count = mappable_size = mappable_count = 0;
ca191b13 404 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
b7abb714 408 size = count = purgeable_size = purgeable_count = 0;
35c20a60 409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 410 size += obj->base.size, ++count;
b7abb714
CW
411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
6c085a72
CW
414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
6299f992 416 size = count = mappable_size = mappable_count = 0;
35c20a60 417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 418 if (obj->fault_mappable) {
f343c5f6 419 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
420 ++count;
421 }
422 if (obj->pin_mappable) {
f343c5f6 423 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
424 ++mappable_count;
425 }
b7abb714
CW
426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
6299f992 430 }
b7abb714
CW
431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
6299f992
CW
433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
93d18799 438 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 441
267f0c90 442 seq_putc(m, '\n');
2db8e9d6
CW
443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
3ec2f427 445 struct task_struct *task;
2db8e9d6
CW
446
447 memset(&stats, 0, sizeof(stats));
6313c204 448 stats.file_priv = file->driver_priv;
2db8e9d6 449 idr_for_each(&file->object_idr, per_file_stats, &stats);
3ec2f427
TH
450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 459 task ? task->comm : "<unknown>",
2db8e9d6
CW
460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
6313c204 464 stats.global,
c67a17e9 465 stats.shared,
2db8e9d6 466 stats.unbound);
3ec2f427 467 rcu_read_unlock();
2db8e9d6
CW
468 }
469
73aa808f
CW
470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
aee56cff 475static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 476{
9f25d007 477 struct drm_info_node *node = m->private;
08c18323 478 struct drm_device *dev = node->minor->dev;
1b50247a 479 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
35c20a60 490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
492 continue;
493
267f0c90 494 seq_puts(m, " ");
08c18323 495 describe_obj(m, obj);
267f0c90 496 seq_putc(m, '\n');
08c18323 497 total_obj_size += obj->base.size;
f343c5f6 498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
4e5359cd
SF
510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
9f25d007 512 struct drm_info_node *node = m->private;
4e5359cd
SF
513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
d3fcc808 517 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
4e5359cd
SF
520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
9db4a9c7 525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
526 pipe, plane);
527 } else {
e7d841ca 528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
530 pipe, plane);
531 } else {
9db4a9c7 532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
533 pipe, plane);
534 }
535 if (work->enable_stall_check)
267f0c90 536 seq_puts(m, "Stall check enabled, ");
4e5359cd 537 else
267f0c90 538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
540
541 if (work->old_fb_obj) {
05394f39
CW
542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
f343c5f6
BW
544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
546 }
547 if (work->pending_flip_obj) {
05394f39
CW
548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
f343c5f6
BW
550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
2017263e
BG
560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
9f25d007 562 struct drm_info_node *node = m->private;
2017263e 563 struct drm_device *dev = node->minor->dev;
e277a1f8 564 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 565 struct intel_engine_cs *ring;
2017263e 566 struct drm_i915_gem_request *gem_request;
a2c7f6fd 567 int ret, count, i;
de227ef0
CW
568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
2017263e 572
c2c347a9 573 count = 0;
a2c7f6fd
CW
574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 579 list_for_each_entry(gem_request,
a2c7f6fd 580 &ring->request_list,
c2c347a9
CW
581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
2017263e 587 }
de227ef0
CW
588 mutex_unlock(&dev->struct_mutex);
589
c2c347a9 590 if (count == 0)
267f0c90 591 seq_puts(m, "No requests\n");
c2c347a9 592
2017263e
BG
593 return 0;
594}
595
b2223497 596static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 597 struct intel_engine_cs *ring)
b2223497
CW
598{
599 if (ring->get_seqno) {
43a7b924 600 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 601 ring->name, ring->get_seqno(ring, false));
b2223497
CW
602 }
603}
604
2017263e
BG
605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
9f25d007 607 struct drm_info_node *node = m->private;
2017263e 608 struct drm_device *dev = node->minor->dev;
e277a1f8 609 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 610 struct intel_engine_cs *ring;
1ec14ad3 611 int ret, i;
de227ef0
CW
612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
c8c8fb33 616 intel_runtime_pm_get(dev_priv);
2017263e 617
a2c7f6fd
CW
618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
de227ef0 620
c8c8fb33 621 intel_runtime_pm_put(dev_priv);
de227ef0
CW
622 mutex_unlock(&dev->struct_mutex);
623
2017263e
BG
624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
9f25d007 630 struct drm_info_node *node = m->private;
2017263e 631 struct drm_device *dev = node->minor->dev;
e277a1f8 632 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 633 struct intel_engine_cs *ring;
9db4a9c7 634 int ret, i, pipe;
de227ef0
CW
635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
c8c8fb33 639 intel_runtime_pm_get(dev_priv);
2017263e 640
74e1ca8c
VS
641 if (IS_CHERRYVIEW(dev)) {
642 int i;
643 seq_printf(m, "Master Interrupt Control:\t%08x\n",
644 I915_READ(GEN8_MASTER_IRQ));
645
646 seq_printf(m, "Display IER:\t%08x\n",
647 I915_READ(VLV_IER));
648 seq_printf(m, "Display IIR:\t%08x\n",
649 I915_READ(VLV_IIR));
650 seq_printf(m, "Display IIR_RW:\t%08x\n",
651 I915_READ(VLV_IIR_RW));
652 seq_printf(m, "Display IMR:\t%08x\n",
653 I915_READ(VLV_IMR));
654 for_each_pipe(pipe)
655 seq_printf(m, "Pipe %c stat:\t%08x\n",
656 pipe_name(pipe),
657 I915_READ(PIPESTAT(pipe)));
658
659 seq_printf(m, "Port hotplug:\t%08x\n",
660 I915_READ(PORT_HOTPLUG_EN));
661 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
662 I915_READ(VLV_DPFLIPSTAT));
663 seq_printf(m, "DPINVGTT:\t%08x\n",
664 I915_READ(DPINVGTT));
665
666 for (i = 0; i < 4; i++) {
667 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
668 i, I915_READ(GEN8_GT_IMR(i)));
669 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
670 i, I915_READ(GEN8_GT_IIR(i)));
671 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
672 i, I915_READ(GEN8_GT_IER(i)));
673 }
674
675 seq_printf(m, "PCU interrupt mask:\t%08x\n",
676 I915_READ(GEN8_PCU_IMR));
677 seq_printf(m, "PCU interrupt identity:\t%08x\n",
678 I915_READ(GEN8_PCU_IIR));
679 seq_printf(m, "PCU interrupt enable:\t%08x\n",
680 I915_READ(GEN8_PCU_IER));
681 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
682 seq_printf(m, "Master Interrupt Control:\t%08x\n",
683 I915_READ(GEN8_MASTER_IRQ));
684
685 for (i = 0; i < 4; i++) {
686 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
687 i, I915_READ(GEN8_GT_IMR(i)));
688 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
689 i, I915_READ(GEN8_GT_IIR(i)));
690 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
691 i, I915_READ(GEN8_GT_IER(i)));
692 }
693
07d27e20 694 for_each_pipe(pipe) {
a123f157 695 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
696 pipe_name(pipe),
697 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 698 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
699 pipe_name(pipe),
700 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 701 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
702 pipe_name(pipe),
703 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
704 }
705
706 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
707 I915_READ(GEN8_DE_PORT_IMR));
708 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
709 I915_READ(GEN8_DE_PORT_IIR));
710 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
711 I915_READ(GEN8_DE_PORT_IER));
712
713 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
714 I915_READ(GEN8_DE_MISC_IMR));
715 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
716 I915_READ(GEN8_DE_MISC_IIR));
717 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
718 I915_READ(GEN8_DE_MISC_IER));
719
720 seq_printf(m, "PCU interrupt mask:\t%08x\n",
721 I915_READ(GEN8_PCU_IMR));
722 seq_printf(m, "PCU interrupt identity:\t%08x\n",
723 I915_READ(GEN8_PCU_IIR));
724 seq_printf(m, "PCU interrupt enable:\t%08x\n",
725 I915_READ(GEN8_PCU_IER));
726 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
727 seq_printf(m, "Display IER:\t%08x\n",
728 I915_READ(VLV_IER));
729 seq_printf(m, "Display IIR:\t%08x\n",
730 I915_READ(VLV_IIR));
731 seq_printf(m, "Display IIR_RW:\t%08x\n",
732 I915_READ(VLV_IIR_RW));
733 seq_printf(m, "Display IMR:\t%08x\n",
734 I915_READ(VLV_IMR));
735 for_each_pipe(pipe)
736 seq_printf(m, "Pipe %c stat:\t%08x\n",
737 pipe_name(pipe),
738 I915_READ(PIPESTAT(pipe)));
739
740 seq_printf(m, "Master IER:\t%08x\n",
741 I915_READ(VLV_MASTER_IER));
742
743 seq_printf(m, "Render IER:\t%08x\n",
744 I915_READ(GTIER));
745 seq_printf(m, "Render IIR:\t%08x\n",
746 I915_READ(GTIIR));
747 seq_printf(m, "Render IMR:\t%08x\n",
748 I915_READ(GTIMR));
749
750 seq_printf(m, "PM IER:\t\t%08x\n",
751 I915_READ(GEN6_PMIER));
752 seq_printf(m, "PM IIR:\t\t%08x\n",
753 I915_READ(GEN6_PMIIR));
754 seq_printf(m, "PM IMR:\t\t%08x\n",
755 I915_READ(GEN6_PMIMR));
756
757 seq_printf(m, "Port hotplug:\t%08x\n",
758 I915_READ(PORT_HOTPLUG_EN));
759 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
760 I915_READ(VLV_DPFLIPSTAT));
761 seq_printf(m, "DPINVGTT:\t%08x\n",
762 I915_READ(DPINVGTT));
763
764 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
765 seq_printf(m, "Interrupt enable: %08x\n",
766 I915_READ(IER));
767 seq_printf(m, "Interrupt identity: %08x\n",
768 I915_READ(IIR));
769 seq_printf(m, "Interrupt mask: %08x\n",
770 I915_READ(IMR));
9db4a9c7
JB
771 for_each_pipe(pipe)
772 seq_printf(m, "Pipe %c stat: %08x\n",
773 pipe_name(pipe),
774 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
775 } else {
776 seq_printf(m, "North Display Interrupt enable: %08x\n",
777 I915_READ(DEIER));
778 seq_printf(m, "North Display Interrupt identity: %08x\n",
779 I915_READ(DEIIR));
780 seq_printf(m, "North Display Interrupt mask: %08x\n",
781 I915_READ(DEIMR));
782 seq_printf(m, "South Display Interrupt enable: %08x\n",
783 I915_READ(SDEIER));
784 seq_printf(m, "South Display Interrupt identity: %08x\n",
785 I915_READ(SDEIIR));
786 seq_printf(m, "South Display Interrupt mask: %08x\n",
787 I915_READ(SDEIMR));
788 seq_printf(m, "Graphics Interrupt enable: %08x\n",
789 I915_READ(GTIER));
790 seq_printf(m, "Graphics Interrupt identity: %08x\n",
791 I915_READ(GTIIR));
792 seq_printf(m, "Graphics Interrupt mask: %08x\n",
793 I915_READ(GTIMR));
794 }
a2c7f6fd 795 for_each_ring(ring, dev_priv, i) {
a123f157 796 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
797 seq_printf(m,
798 "Graphics Interrupt mask (%s): %08x\n",
799 ring->name, I915_READ_IMR(ring));
9862e600 800 }
a2c7f6fd 801 i915_ring_seqno_info(m, ring);
9862e600 802 }
c8c8fb33 803 intel_runtime_pm_put(dev_priv);
de227ef0
CW
804 mutex_unlock(&dev->struct_mutex);
805
2017263e
BG
806 return 0;
807}
808
a6172a80
CW
809static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
810{
9f25d007 811 struct drm_info_node *node = m->private;
a6172a80 812 struct drm_device *dev = node->minor->dev;
e277a1f8 813 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
814 int i, ret;
815
816 ret = mutex_lock_interruptible(&dev->struct_mutex);
817 if (ret)
818 return ret;
a6172a80
CW
819
820 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
821 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
822 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 823 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 824
6c085a72
CW
825 seq_printf(m, "Fence %d, pin count = %d, object = ",
826 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 827 if (obj == NULL)
267f0c90 828 seq_puts(m, "unused");
c2c347a9 829 else
05394f39 830 describe_obj(m, obj);
267f0c90 831 seq_putc(m, '\n');
a6172a80
CW
832 }
833
05394f39 834 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
835 return 0;
836}
837
2017263e
BG
838static int i915_hws_info(struct seq_file *m, void *data)
839{
9f25d007 840 struct drm_info_node *node = m->private;
2017263e 841 struct drm_device *dev = node->minor->dev;
e277a1f8 842 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 843 struct intel_engine_cs *ring;
1a240d4d 844 const u32 *hws;
4066c0ae
CW
845 int i;
846
1ec14ad3 847 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 848 hws = ring->status_page.page_addr;
2017263e
BG
849 if (hws == NULL)
850 return 0;
851
852 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
853 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
854 i * 4,
855 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
856 }
857 return 0;
858}
859
d5442303
DV
860static ssize_t
861i915_error_state_write(struct file *filp,
862 const char __user *ubuf,
863 size_t cnt,
864 loff_t *ppos)
865{
edc3d884 866 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 867 struct drm_device *dev = error_priv->dev;
22bcfc6a 868 int ret;
d5442303
DV
869
870 DRM_DEBUG_DRIVER("Resetting error state\n");
871
22bcfc6a
DV
872 ret = mutex_lock_interruptible(&dev->struct_mutex);
873 if (ret)
874 return ret;
875
d5442303
DV
876 i915_destroy_error_state(dev);
877 mutex_unlock(&dev->struct_mutex);
878
879 return cnt;
880}
881
882static int i915_error_state_open(struct inode *inode, struct file *file)
883{
884 struct drm_device *dev = inode->i_private;
d5442303 885 struct i915_error_state_file_priv *error_priv;
d5442303
DV
886
887 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
888 if (!error_priv)
889 return -ENOMEM;
890
891 error_priv->dev = dev;
892
95d5bfb3 893 i915_error_state_get(dev, error_priv);
d5442303 894
edc3d884
MK
895 file->private_data = error_priv;
896
897 return 0;
d5442303
DV
898}
899
900static int i915_error_state_release(struct inode *inode, struct file *file)
901{
edc3d884 902 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 903
95d5bfb3 904 i915_error_state_put(error_priv);
d5442303
DV
905 kfree(error_priv);
906
edc3d884
MK
907 return 0;
908}
909
4dc955f7
MK
910static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
911 size_t count, loff_t *pos)
912{
913 struct i915_error_state_file_priv *error_priv = file->private_data;
914 struct drm_i915_error_state_buf error_str;
915 loff_t tmp_pos = 0;
916 ssize_t ret_count = 0;
917 int ret;
918
919 ret = i915_error_state_buf_init(&error_str, count, *pos);
920 if (ret)
921 return ret;
edc3d884 922
fc16b48b 923 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
924 if (ret)
925 goto out;
926
edc3d884
MK
927 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
928 error_str.buf,
929 error_str.bytes);
930
931 if (ret_count < 0)
932 ret = ret_count;
933 else
934 *pos = error_str.start + ret_count;
935out:
4dc955f7 936 i915_error_state_buf_release(&error_str);
edc3d884 937 return ret ?: ret_count;
d5442303
DV
938}
939
940static const struct file_operations i915_error_state_fops = {
941 .owner = THIS_MODULE,
942 .open = i915_error_state_open,
edc3d884 943 .read = i915_error_state_read,
d5442303
DV
944 .write = i915_error_state_write,
945 .llseek = default_llseek,
946 .release = i915_error_state_release,
947};
948
647416f9
KC
949static int
950i915_next_seqno_get(void *data, u64 *val)
40633219 951{
647416f9 952 struct drm_device *dev = data;
e277a1f8 953 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
954 int ret;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
959
647416f9 960 *val = dev_priv->next_seqno;
40633219
MK
961 mutex_unlock(&dev->struct_mutex);
962
647416f9 963 return 0;
40633219
MK
964}
965
647416f9
KC
966static int
967i915_next_seqno_set(void *data, u64 val)
968{
969 struct drm_device *dev = data;
40633219
MK
970 int ret;
971
40633219
MK
972 ret = mutex_lock_interruptible(&dev->struct_mutex);
973 if (ret)
974 return ret;
975
e94fbaa8 976 ret = i915_gem_set_seqno(dev, val);
40633219
MK
977 mutex_unlock(&dev->struct_mutex);
978
647416f9 979 return ret;
40633219
MK
980}
981
647416f9
KC
982DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
983 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 984 "0x%llx\n");
40633219 985
f97108d1
JB
986static int i915_rstdby_delays(struct seq_file *m, void *unused)
987{
9f25d007 988 struct drm_info_node *node = m->private;
f97108d1 989 struct drm_device *dev = node->minor->dev;
e277a1f8 990 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
991 u16 crstanddelay;
992 int ret;
993
994 ret = mutex_lock_interruptible(&dev->struct_mutex);
995 if (ret)
996 return ret;
c8c8fb33 997 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
998
999 crstanddelay = I915_READ16(CRSTANDVID);
1000
c8c8fb33 1001 intel_runtime_pm_put(dev_priv);
616fdb5a 1002 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1003
1004 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1005
1006 return 0;
1007}
1008
adb4bd12 1009static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1010{
9f25d007 1011 struct drm_info_node *node = m->private;
f97108d1 1012 struct drm_device *dev = node->minor->dev;
e277a1f8 1013 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1014 int ret = 0;
1015
1016 intel_runtime_pm_get(dev_priv);
3b8d8d91 1017
5c9669ce
TR
1018 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1019
3b8d8d91
JB
1020 if (IS_GEN5(dev)) {
1021 u16 rgvswctl = I915_READ16(MEMSWCTL);
1022 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1023
1024 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1025 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1026 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1027 MEMSTAT_VID_SHIFT);
1028 seq_printf(m, "Current P-state: %d\n",
1029 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1030 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1031 IS_BROADWELL(dev)) {
3b8d8d91
JB
1032 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1033 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1034 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1035 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1036 u32 rpstat, cagf, reqf;
ccab5c82
JB
1037 u32 rpupei, rpcurup, rpprevup;
1038 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1039 int max_freq;
1040
1041 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1042 ret = mutex_lock_interruptible(&dev->struct_mutex);
1043 if (ret)
c8c8fb33 1044 goto out;
d1ebd816 1045
c8d9a590 1046 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1047
8e8c06cd
CW
1048 reqf = I915_READ(GEN6_RPNSWREQ);
1049 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1050 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1051 reqf >>= 24;
1052 else
1053 reqf >>= 25;
1054 reqf *= GT_FREQUENCY_MULTIPLIER;
1055
0d8f9491
CW
1056 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1057 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1058 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1059
ccab5c82
JB
1060 rpstat = I915_READ(GEN6_RPSTAT1);
1061 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1062 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1063 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1064 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1065 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1066 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1067 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1068 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1069 else
1070 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1071 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1072
c8d9a590 1073 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1074 mutex_unlock(&dev->struct_mutex);
1075
0d8f9491
CW
1076 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1077 I915_READ(GEN6_PMIER),
1078 I915_READ(GEN6_PMIMR),
1079 I915_READ(GEN6_PMISR),
1080 I915_READ(GEN6_PMIIR),
1081 I915_READ(GEN6_PMINTRMSK));
3b8d8d91 1082 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1083 seq_printf(m, "Render p-state ratio: %d\n",
1084 (gt_perf_status & 0xff00) >> 8);
1085 seq_printf(m, "Render p-state VID: %d\n",
1086 gt_perf_status & 0xff);
1087 seq_printf(m, "Render p-state limit: %d\n",
1088 rp_state_limits & 0xff);
0d8f9491
CW
1089 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1090 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1091 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1092 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1093 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1094 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1095 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1096 GEN6_CURICONT_MASK);
1097 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1098 GEN6_CURBSYTAVG_MASK);
1099 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1100 GEN6_CURBSYTAVG_MASK);
1101 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1102 GEN6_CURIAVG_MASK);
1103 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1104 GEN6_CURBSYTAVG_MASK);
1105 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1106 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1107
1108 max_freq = (rp_state_cap & 0xff0000) >> 16;
1109 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1110 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1111
1112 max_freq = (rp_state_cap & 0xff00) >> 8;
1113 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1114 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1115
1116 max_freq = rp_state_cap & 0xff;
1117 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1118 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1119
1120 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1121 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1122 } else if (IS_VALLEYVIEW(dev)) {
1123 u32 freq_sts, val;
1124
259bd5d4 1125 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1126 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1127 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1128 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1129
c5bd2bf6 1130 val = valleyview_rps_max_freq(dev_priv);
0a073b84 1131 seq_printf(m, "max GPU freq: %d MHz\n",
2ec3815f 1132 vlv_gpu_freq(dev_priv, val));
0a073b84 1133
c5bd2bf6 1134 val = valleyview_rps_min_freq(dev_priv);
0a073b84 1135 seq_printf(m, "min GPU freq: %d MHz\n",
2ec3815f 1136 vlv_gpu_freq(dev_priv, val));
0a073b84
JB
1137
1138 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1139 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1140 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1141 } else {
267f0c90 1142 seq_puts(m, "no P-state info available\n");
3b8d8d91 1143 }
f97108d1 1144
c8c8fb33
PZ
1145out:
1146 intel_runtime_pm_put(dev_priv);
1147 return ret;
f97108d1
JB
1148}
1149
1150static int i915_delayfreq_table(struct seq_file *m, void *unused)
1151{
9f25d007 1152 struct drm_info_node *node = m->private;
f97108d1 1153 struct drm_device *dev = node->minor->dev;
e277a1f8 1154 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1155 u32 delayfreq;
616fdb5a
BW
1156 int ret, i;
1157
1158 ret = mutex_lock_interruptible(&dev->struct_mutex);
1159 if (ret)
1160 return ret;
c8c8fb33 1161 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1162
1163 for (i = 0; i < 16; i++) {
1164 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1165 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1166 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1167 }
1168
c8c8fb33
PZ
1169 intel_runtime_pm_put(dev_priv);
1170
616fdb5a
BW
1171 mutex_unlock(&dev->struct_mutex);
1172
f97108d1
JB
1173 return 0;
1174}
1175
1176static inline int MAP_TO_MV(int map)
1177{
1178 return 1250 - (map * 25);
1179}
1180
1181static int i915_inttoext_table(struct seq_file *m, void *unused)
1182{
9f25d007 1183 struct drm_info_node *node = m->private;
f97108d1 1184 struct drm_device *dev = node->minor->dev;
e277a1f8 1185 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1186 u32 inttoext;
616fdb5a
BW
1187 int ret, i;
1188
1189 ret = mutex_lock_interruptible(&dev->struct_mutex);
1190 if (ret)
1191 return ret;
c8c8fb33 1192 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1193
1194 for (i = 1; i <= 32; i++) {
1195 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1196 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1197 }
1198
c8c8fb33 1199 intel_runtime_pm_put(dev_priv);
616fdb5a
BW
1200 mutex_unlock(&dev->struct_mutex);
1201
f97108d1
JB
1202 return 0;
1203}
1204
4d85529d 1205static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1206{
9f25d007 1207 struct drm_info_node *node = m->private;
f97108d1 1208 struct drm_device *dev = node->minor->dev;
e277a1f8 1209 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1210 u32 rgvmodectl, rstdbyctl;
1211 u16 crstandvid;
1212 int ret;
1213
1214 ret = mutex_lock_interruptible(&dev->struct_mutex);
1215 if (ret)
1216 return ret;
c8c8fb33 1217 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1218
1219 rgvmodectl = I915_READ(MEMMODECTL);
1220 rstdbyctl = I915_READ(RSTDBYCTL);
1221 crstandvid = I915_READ16(CRSTANDVID);
1222
c8c8fb33 1223 intel_runtime_pm_put(dev_priv);
616fdb5a 1224 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1225
1226 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1227 "yes" : "no");
1228 seq_printf(m, "Boost freq: %d\n",
1229 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1230 MEMMODE_BOOST_FREQ_SHIFT);
1231 seq_printf(m, "HW control enabled: %s\n",
1232 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1233 seq_printf(m, "SW control enabled: %s\n",
1234 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1235 seq_printf(m, "Gated voltage change: %s\n",
1236 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1237 seq_printf(m, "Starting frequency: P%d\n",
1238 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1239 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1240 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1241 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1242 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1243 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1244 seq_printf(m, "Render standby enabled: %s\n",
1245 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1246 seq_puts(m, "Current RS state: ");
88271da3
JB
1247 switch (rstdbyctl & RSX_STATUS_MASK) {
1248 case RSX_STATUS_ON:
267f0c90 1249 seq_puts(m, "on\n");
88271da3
JB
1250 break;
1251 case RSX_STATUS_RC1:
267f0c90 1252 seq_puts(m, "RC1\n");
88271da3
JB
1253 break;
1254 case RSX_STATUS_RC1E:
267f0c90 1255 seq_puts(m, "RC1E\n");
88271da3
JB
1256 break;
1257 case RSX_STATUS_RS1:
267f0c90 1258 seq_puts(m, "RS1\n");
88271da3
JB
1259 break;
1260 case RSX_STATUS_RS2:
267f0c90 1261 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1262 break;
1263 case RSX_STATUS_RS3:
267f0c90 1264 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1265 break;
1266 default:
267f0c90 1267 seq_puts(m, "unknown\n");
88271da3
JB
1268 break;
1269 }
f97108d1
JB
1270
1271 return 0;
1272}
1273
669ab5aa
D
1274static int vlv_drpc_info(struct seq_file *m)
1275{
1276
9f25d007 1277 struct drm_info_node *node = m->private;
669ab5aa
D
1278 struct drm_device *dev = node->minor->dev;
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280 u32 rpmodectl1, rcctl1;
1281 unsigned fw_rendercount = 0, fw_mediacount = 0;
1282
d46c0517
ID
1283 intel_runtime_pm_get(dev_priv);
1284
669ab5aa
D
1285 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1286 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1287
d46c0517
ID
1288 intel_runtime_pm_put(dev_priv);
1289
669ab5aa
D
1290 seq_printf(m, "Video Turbo Mode: %s\n",
1291 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1292 seq_printf(m, "Turbo enabled: %s\n",
1293 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1294 seq_printf(m, "HW control enabled: %s\n",
1295 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1296 seq_printf(m, "SW control enabled: %s\n",
1297 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1298 GEN6_RP_MEDIA_SW_MODE));
1299 seq_printf(m, "RC6 Enabled: %s\n",
1300 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1301 GEN6_RC_CTL_EI_MODE(1))));
1302 seq_printf(m, "Render Power Well: %s\n",
1303 (I915_READ(VLV_GTLC_PW_STATUS) &
1304 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1305 seq_printf(m, "Media Power Well: %s\n",
1306 (I915_READ(VLV_GTLC_PW_STATUS) &
1307 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1308
9cc19be5
ID
1309 seq_printf(m, "Render RC6 residency since boot: %u\n",
1310 I915_READ(VLV_GT_RENDER_RC6));
1311 seq_printf(m, "Media RC6 residency since boot: %u\n",
1312 I915_READ(VLV_GT_MEDIA_RC6));
1313
669ab5aa
D
1314 spin_lock_irq(&dev_priv->uncore.lock);
1315 fw_rendercount = dev_priv->uncore.fw_rendercount;
1316 fw_mediacount = dev_priv->uncore.fw_mediacount;
1317 spin_unlock_irq(&dev_priv->uncore.lock);
1318
1319 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1320 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1321
1322
1323 return 0;
1324}
1325
1326
4d85529d
BW
1327static int gen6_drpc_info(struct seq_file *m)
1328{
1329
9f25d007 1330 struct drm_info_node *node = m->private;
4d85529d
BW
1331 struct drm_device *dev = node->minor->dev;
1332 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1333 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1334 unsigned forcewake_count;
aee56cff 1335 int count = 0, ret;
4d85529d
BW
1336
1337 ret = mutex_lock_interruptible(&dev->struct_mutex);
1338 if (ret)
1339 return ret;
c8c8fb33 1340 intel_runtime_pm_get(dev_priv);
4d85529d 1341
907b28c5
CW
1342 spin_lock_irq(&dev_priv->uncore.lock);
1343 forcewake_count = dev_priv->uncore.forcewake_count;
1344 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1345
1346 if (forcewake_count) {
267f0c90
DL
1347 seq_puts(m, "RC information inaccurate because somebody "
1348 "holds a forcewake reference \n");
4d85529d
BW
1349 } else {
1350 /* NB: we cannot use forcewake, else we read the wrong values */
1351 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1352 udelay(10);
1353 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1354 }
1355
1356 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1357 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1358
1359 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1360 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1361 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1362 mutex_lock(&dev_priv->rps.hw_lock);
1363 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1364 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1365
c8c8fb33
PZ
1366 intel_runtime_pm_put(dev_priv);
1367
4d85529d
BW
1368 seq_printf(m, "Video Turbo Mode: %s\n",
1369 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1370 seq_printf(m, "HW control enabled: %s\n",
1371 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1372 seq_printf(m, "SW control enabled: %s\n",
1373 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1374 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1375 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1376 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1377 seq_printf(m, "RC6 Enabled: %s\n",
1378 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1379 seq_printf(m, "Deep RC6 Enabled: %s\n",
1380 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1381 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1382 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1383 seq_puts(m, "Current RC state: ");
4d85529d
BW
1384 switch (gt_core_status & GEN6_RCn_MASK) {
1385 case GEN6_RC0:
1386 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1387 seq_puts(m, "Core Power Down\n");
4d85529d 1388 else
267f0c90 1389 seq_puts(m, "on\n");
4d85529d
BW
1390 break;
1391 case GEN6_RC3:
267f0c90 1392 seq_puts(m, "RC3\n");
4d85529d
BW
1393 break;
1394 case GEN6_RC6:
267f0c90 1395 seq_puts(m, "RC6\n");
4d85529d
BW
1396 break;
1397 case GEN6_RC7:
267f0c90 1398 seq_puts(m, "RC7\n");
4d85529d
BW
1399 break;
1400 default:
267f0c90 1401 seq_puts(m, "Unknown\n");
4d85529d
BW
1402 break;
1403 }
1404
1405 seq_printf(m, "Core Power Down: %s\n",
1406 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1407
1408 /* Not exactly sure what this is */
1409 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1410 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1411 seq_printf(m, "RC6 residency since boot: %u\n",
1412 I915_READ(GEN6_GT_GFX_RC6));
1413 seq_printf(m, "RC6+ residency since boot: %u\n",
1414 I915_READ(GEN6_GT_GFX_RC6p));
1415 seq_printf(m, "RC6++ residency since boot: %u\n",
1416 I915_READ(GEN6_GT_GFX_RC6pp));
1417
ecd8faea
BW
1418 seq_printf(m, "RC6 voltage: %dmV\n",
1419 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1420 seq_printf(m, "RC6+ voltage: %dmV\n",
1421 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1422 seq_printf(m, "RC6++ voltage: %dmV\n",
1423 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1424 return 0;
1425}
1426
1427static int i915_drpc_info(struct seq_file *m, void *unused)
1428{
9f25d007 1429 struct drm_info_node *node = m->private;
4d85529d
BW
1430 struct drm_device *dev = node->minor->dev;
1431
669ab5aa
D
1432 if (IS_VALLEYVIEW(dev))
1433 return vlv_drpc_info(m);
1434 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1435 return gen6_drpc_info(m);
1436 else
1437 return ironlake_drpc_info(m);
1438}
1439
b5e50c3f
JB
1440static int i915_fbc_status(struct seq_file *m, void *unused)
1441{
9f25d007 1442 struct drm_info_node *node = m->private;
b5e50c3f 1443 struct drm_device *dev = node->minor->dev;
e277a1f8 1444 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1445
3a77c4c4 1446 if (!HAS_FBC(dev)) {
267f0c90 1447 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1448 return 0;
1449 }
1450
36623ef8
PZ
1451 intel_runtime_pm_get(dev_priv);
1452
ee5382ae 1453 if (intel_fbc_enabled(dev)) {
267f0c90 1454 seq_puts(m, "FBC enabled\n");
b5e50c3f 1455 } else {
267f0c90 1456 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1457 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1458 case FBC_OK:
1459 seq_puts(m, "FBC actived, but currently disabled in hardware");
1460 break;
1461 case FBC_UNSUPPORTED:
1462 seq_puts(m, "unsupported by this chipset");
1463 break;
bed4a673 1464 case FBC_NO_OUTPUT:
267f0c90 1465 seq_puts(m, "no outputs");
bed4a673 1466 break;
b5e50c3f 1467 case FBC_STOLEN_TOO_SMALL:
267f0c90 1468 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1469 break;
1470 case FBC_UNSUPPORTED_MODE:
267f0c90 1471 seq_puts(m, "mode not supported");
b5e50c3f
JB
1472 break;
1473 case FBC_MODE_TOO_LARGE:
267f0c90 1474 seq_puts(m, "mode too large");
b5e50c3f
JB
1475 break;
1476 case FBC_BAD_PLANE:
267f0c90 1477 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1478 break;
1479 case FBC_NOT_TILED:
267f0c90 1480 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1481 break;
9c928d16 1482 case FBC_MULTIPLE_PIPES:
267f0c90 1483 seq_puts(m, "multiple pipes are enabled");
9c928d16 1484 break;
c1a9f047 1485 case FBC_MODULE_PARAM:
267f0c90 1486 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1487 break;
8a5729a3 1488 case FBC_CHIP_DEFAULT:
267f0c90 1489 seq_puts(m, "disabled per chip default");
8a5729a3 1490 break;
b5e50c3f 1491 default:
267f0c90 1492 seq_puts(m, "unknown reason");
b5e50c3f 1493 }
267f0c90 1494 seq_putc(m, '\n');
b5e50c3f 1495 }
36623ef8
PZ
1496
1497 intel_runtime_pm_put(dev_priv);
1498
b5e50c3f
JB
1499 return 0;
1500}
1501
92d44621
PZ
1502static int i915_ips_status(struct seq_file *m, void *unused)
1503{
9f25d007 1504 struct drm_info_node *node = m->private;
92d44621
PZ
1505 struct drm_device *dev = node->minor->dev;
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507
f5adf94e 1508 if (!HAS_IPS(dev)) {
92d44621
PZ
1509 seq_puts(m, "not supported\n");
1510 return 0;
1511 }
1512
36623ef8
PZ
1513 intel_runtime_pm_get(dev_priv);
1514
e59150dc 1515 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
92d44621
PZ
1516 seq_puts(m, "enabled\n");
1517 else
1518 seq_puts(m, "disabled\n");
1519
36623ef8
PZ
1520 intel_runtime_pm_put(dev_priv);
1521
92d44621
PZ
1522 return 0;
1523}
1524
4a9bef37
JB
1525static int i915_sr_status(struct seq_file *m, void *unused)
1526{
9f25d007 1527 struct drm_info_node *node = m->private;
4a9bef37 1528 struct drm_device *dev = node->minor->dev;
e277a1f8 1529 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1530 bool sr_enabled = false;
1531
36623ef8
PZ
1532 intel_runtime_pm_get(dev_priv);
1533
1398261a 1534 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1535 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1536 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1537 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1538 else if (IS_I915GM(dev))
1539 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1540 else if (IS_PINEVIEW(dev))
1541 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1542
36623ef8
PZ
1543 intel_runtime_pm_put(dev_priv);
1544
5ba2aaaa
CW
1545 seq_printf(m, "self-refresh: %s\n",
1546 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1547
1548 return 0;
1549}
1550
7648fa99
JB
1551static int i915_emon_status(struct seq_file *m, void *unused)
1552{
9f25d007 1553 struct drm_info_node *node = m->private;
7648fa99 1554 struct drm_device *dev = node->minor->dev;
e277a1f8 1555 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1556 unsigned long temp, chipset, gfx;
de227ef0
CW
1557 int ret;
1558
582be6b4
CW
1559 if (!IS_GEN5(dev))
1560 return -ENODEV;
1561
de227ef0
CW
1562 ret = mutex_lock_interruptible(&dev->struct_mutex);
1563 if (ret)
1564 return ret;
7648fa99
JB
1565
1566 temp = i915_mch_val(dev_priv);
1567 chipset = i915_chipset_val(dev_priv);
1568 gfx = i915_gfx_val(dev_priv);
de227ef0 1569 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1570
1571 seq_printf(m, "GMCH temp: %ld\n", temp);
1572 seq_printf(m, "Chipset power: %ld\n", chipset);
1573 seq_printf(m, "GFX power: %ld\n", gfx);
1574 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1575
1576 return 0;
1577}
1578
23b2f8bb
JB
1579static int i915_ring_freq_table(struct seq_file *m, void *unused)
1580{
9f25d007 1581 struct drm_info_node *node = m->private;
23b2f8bb 1582 struct drm_device *dev = node->minor->dev;
e277a1f8 1583 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1584 int ret = 0;
23b2f8bb
JB
1585 int gpu_freq, ia_freq;
1586
1c70c0ce 1587 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1588 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1589 return 0;
1590 }
1591
5bfa0199
PZ
1592 intel_runtime_pm_get(dev_priv);
1593
5c9669ce
TR
1594 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1595
4fc688ce 1596 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1597 if (ret)
5bfa0199 1598 goto out;
23b2f8bb 1599
267f0c90 1600 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1601
b39fb297
BW
1602 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1603 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1604 gpu_freq++) {
42c0526c
BW
1605 ia_freq = gpu_freq;
1606 sandybridge_pcode_read(dev_priv,
1607 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1608 &ia_freq);
3ebecd07
CW
1609 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1610 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1611 ((ia_freq >> 0) & 0xff) * 100,
1612 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1613 }
1614
4fc688ce 1615 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1616
5bfa0199
PZ
1617out:
1618 intel_runtime_pm_put(dev_priv);
1619 return ret;
23b2f8bb
JB
1620}
1621
7648fa99
JB
1622static int i915_gfxec(struct seq_file *m, void *unused)
1623{
9f25d007 1624 struct drm_info_node *node = m->private;
7648fa99 1625 struct drm_device *dev = node->minor->dev;
e277a1f8 1626 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1627 int ret;
1628
1629 ret = mutex_lock_interruptible(&dev->struct_mutex);
1630 if (ret)
1631 return ret;
c8c8fb33 1632 intel_runtime_pm_get(dev_priv);
7648fa99
JB
1633
1634 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
c8c8fb33 1635 intel_runtime_pm_put(dev_priv);
7648fa99 1636
616fdb5a
BW
1637 mutex_unlock(&dev->struct_mutex);
1638
7648fa99
JB
1639 return 0;
1640}
1641
44834a67
CW
1642static int i915_opregion(struct seq_file *m, void *unused)
1643{
9f25d007 1644 struct drm_info_node *node = m->private;
44834a67 1645 struct drm_device *dev = node->minor->dev;
e277a1f8 1646 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1647 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1648 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1649 int ret;
1650
0d38f009
DV
1651 if (data == NULL)
1652 return -ENOMEM;
1653
44834a67
CW
1654 ret = mutex_lock_interruptible(&dev->struct_mutex);
1655 if (ret)
0d38f009 1656 goto out;
44834a67 1657
0d38f009
DV
1658 if (opregion->header) {
1659 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1660 seq_write(m, data, OPREGION_SIZE);
1661 }
44834a67
CW
1662
1663 mutex_unlock(&dev->struct_mutex);
1664
0d38f009
DV
1665out:
1666 kfree(data);
44834a67
CW
1667 return 0;
1668}
1669
37811fcc
CW
1670static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1671{
9f25d007 1672 struct drm_info_node *node = m->private;
37811fcc 1673 struct drm_device *dev = node->minor->dev;
4520f53a 1674 struct intel_fbdev *ifbdev = NULL;
37811fcc 1675 struct intel_framebuffer *fb;
37811fcc 1676
4520f53a
DV
1677#ifdef CONFIG_DRM_I915_FBDEV
1678 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1679
1680 ifbdev = dev_priv->fbdev;
1681 fb = to_intel_framebuffer(ifbdev->helper.fb);
1682
623f9783 1683 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1684 fb->base.width,
1685 fb->base.height,
1686 fb->base.depth,
623f9783
DV
1687 fb->base.bits_per_pixel,
1688 atomic_read(&fb->base.refcount.refcount));
05394f39 1689 describe_obj(m, fb->obj);
267f0c90 1690 seq_putc(m, '\n');
4520f53a 1691#endif
37811fcc 1692
4b096ac1 1693 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1694 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1695 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1696 continue;
1697
623f9783 1698 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1699 fb->base.width,
1700 fb->base.height,
1701 fb->base.depth,
623f9783
DV
1702 fb->base.bits_per_pixel,
1703 atomic_read(&fb->base.refcount.refcount));
05394f39 1704 describe_obj(m, fb->obj);
267f0c90 1705 seq_putc(m, '\n');
37811fcc 1706 }
4b096ac1 1707 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1708
1709 return 0;
1710}
1711
e76d3630
BW
1712static int i915_context_status(struct seq_file *m, void *unused)
1713{
9f25d007 1714 struct drm_info_node *node = m->private;
e76d3630 1715 struct drm_device *dev = node->minor->dev;
e277a1f8 1716 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1717 struct intel_engine_cs *ring;
273497e5 1718 struct intel_context *ctx;
a168c293 1719 int ret, i;
e76d3630 1720
f3d28878 1721 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1722 if (ret)
1723 return ret;
1724
3e373948 1725 if (dev_priv->ips.pwrctx) {
267f0c90 1726 seq_puts(m, "power context ");
3e373948 1727 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1728 seq_putc(m, '\n');
dc501fbc 1729 }
e76d3630 1730
3e373948 1731 if (dev_priv->ips.renderctx) {
267f0c90 1732 seq_puts(m, "render context ");
3e373948 1733 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1734 seq_putc(m, '\n');
dc501fbc 1735 }
e76d3630 1736
a33afea5 1737 list_for_each_entry(ctx, &dev_priv->context_list, link) {
b77f6997
CW
1738 if (ctx->obj == NULL)
1739 continue;
1740
a33afea5 1741 seq_puts(m, "HW context ");
3ccfd19d 1742 describe_ctx(m, ctx);
a33afea5
BW
1743 for_each_ring(ring, dev_priv, i)
1744 if (ring->default_context == ctx)
1745 seq_printf(m, "(default context %s) ", ring->name);
1746
1747 describe_obj(m, ctx->obj);
1748 seq_putc(m, '\n');
a168c293
BW
1749 }
1750
f3d28878 1751 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1752
1753 return 0;
1754}
1755
6d794d42
BW
1756static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1757{
9f25d007 1758 struct drm_info_node *node = m->private;
6d794d42
BW
1759 struct drm_device *dev = node->minor->dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1761 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1762
907b28c5 1763 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1764 if (IS_VALLEYVIEW(dev)) {
1765 fw_rendercount = dev_priv->uncore.fw_rendercount;
1766 fw_mediacount = dev_priv->uncore.fw_mediacount;
1767 } else
1768 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1769 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1770
43709ba0
D
1771 if (IS_VALLEYVIEW(dev)) {
1772 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1773 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1774 } else
1775 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1776
1777 return 0;
1778}
1779
ea16a3cd
DV
1780static const char *swizzle_string(unsigned swizzle)
1781{
aee56cff 1782 switch (swizzle) {
ea16a3cd
DV
1783 case I915_BIT_6_SWIZZLE_NONE:
1784 return "none";
1785 case I915_BIT_6_SWIZZLE_9:
1786 return "bit9";
1787 case I915_BIT_6_SWIZZLE_9_10:
1788 return "bit9/bit10";
1789 case I915_BIT_6_SWIZZLE_9_11:
1790 return "bit9/bit11";
1791 case I915_BIT_6_SWIZZLE_9_10_11:
1792 return "bit9/bit10/bit11";
1793 case I915_BIT_6_SWIZZLE_9_17:
1794 return "bit9/bit17";
1795 case I915_BIT_6_SWIZZLE_9_10_17:
1796 return "bit9/bit10/bit17";
1797 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1798 return "unknown";
ea16a3cd
DV
1799 }
1800
1801 return "bug";
1802}
1803
1804static int i915_swizzle_info(struct seq_file *m, void *data)
1805{
9f25d007 1806 struct drm_info_node *node = m->private;
ea16a3cd
DV
1807 struct drm_device *dev = node->minor->dev;
1808 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1809 int ret;
1810
1811 ret = mutex_lock_interruptible(&dev->struct_mutex);
1812 if (ret)
1813 return ret;
c8c8fb33 1814 intel_runtime_pm_get(dev_priv);
ea16a3cd 1815
ea16a3cd
DV
1816 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1817 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1818 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1819 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1820
1821 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1822 seq_printf(m, "DDC = 0x%08x\n",
1823 I915_READ(DCC));
1824 seq_printf(m, "C0DRB3 = 0x%04x\n",
1825 I915_READ16(C0DRB3));
1826 seq_printf(m, "C1DRB3 = 0x%04x\n",
1827 I915_READ16(C1DRB3));
9d3203e1 1828 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1829 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1830 I915_READ(MAD_DIMM_C0));
1831 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1832 I915_READ(MAD_DIMM_C1));
1833 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1834 I915_READ(MAD_DIMM_C2));
1835 seq_printf(m, "TILECTL = 0x%08x\n",
1836 I915_READ(TILECTL));
9d3203e1
BW
1837 if (IS_GEN8(dev))
1838 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1839 I915_READ(GAMTARBMODE));
1840 else
1841 seq_printf(m, "ARB_MODE = 0x%08x\n",
1842 I915_READ(ARB_MODE));
3fa7d235
DV
1843 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1844 I915_READ(DISP_ARB_CTL));
ea16a3cd 1845 }
c8c8fb33 1846 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1847 mutex_unlock(&dev->struct_mutex);
1848
1849 return 0;
1850}
1851
1c60fef5
BW
1852static int per_file_ctx(int id, void *ptr, void *data)
1853{
273497e5 1854 struct intel_context *ctx = ptr;
1c60fef5
BW
1855 struct seq_file *m = data;
1856 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1857
f83d6518
OM
1858 if (i915_gem_context_is_default(ctx))
1859 seq_puts(m, " default context:\n");
1860 else
1861 seq_printf(m, " context %d:\n", ctx->id);
1c60fef5
BW
1862 ppgtt->debug_dump(ppgtt, m);
1863
1864 return 0;
1865}
1866
77df6772 1867static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1868{
3cf17fc5 1869 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1870 struct intel_engine_cs *ring;
77df6772
BW
1871 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1872 int unused, i;
3cf17fc5 1873
77df6772
BW
1874 if (!ppgtt)
1875 return;
1876
1877 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1878 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1879 for_each_ring(ring, dev_priv, unused) {
1880 seq_printf(m, "%s\n", ring->name);
1881 for (i = 0; i < 4; i++) {
1882 u32 offset = 0x270 + i * 8;
1883 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1884 pdp <<= 32;
1885 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 1886 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
1887 }
1888 }
1889}
1890
1891static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1892{
1893 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1894 struct intel_engine_cs *ring;
1c60fef5 1895 struct drm_file *file;
77df6772 1896 int i;
3cf17fc5 1897
3cf17fc5
DV
1898 if (INTEL_INFO(dev)->gen == 6)
1899 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1900
a2c7f6fd 1901 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1902 seq_printf(m, "%s\n", ring->name);
1903 if (INTEL_INFO(dev)->gen == 7)
1904 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1905 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1906 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1907 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1908 }
1909 if (dev_priv->mm.aliasing_ppgtt) {
1910 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1911
267f0c90 1912 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1913 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1914
87d60b63 1915 ppgtt->debug_dump(ppgtt, m);
1c60fef5
BW
1916 } else
1917 return;
1918
1919 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1920 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 1921
1c60fef5
BW
1922 seq_printf(m, "proc: %s\n",
1923 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 1924 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
1925 }
1926 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
1927}
1928
1929static int i915_ppgtt_info(struct seq_file *m, void *data)
1930{
9f25d007 1931 struct drm_info_node *node = m->private;
77df6772 1932 struct drm_device *dev = node->minor->dev;
c8c8fb33 1933 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
1934
1935 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1936 if (ret)
1937 return ret;
c8c8fb33 1938 intel_runtime_pm_get(dev_priv);
77df6772
BW
1939
1940 if (INTEL_INFO(dev)->gen >= 8)
1941 gen8_ppgtt_info(m, dev);
1942 else if (INTEL_INFO(dev)->gen >= 6)
1943 gen6_ppgtt_info(m, dev);
1944
c8c8fb33 1945 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
1946 mutex_unlock(&dev->struct_mutex);
1947
1948 return 0;
1949}
1950
63573eb7
BW
1951static int i915_llc(struct seq_file *m, void *data)
1952{
9f25d007 1953 struct drm_info_node *node = m->private;
63573eb7
BW
1954 struct drm_device *dev = node->minor->dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956
1957 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1958 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1959 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1960
1961 return 0;
1962}
1963
e91fd8c6
RV
1964static int i915_edp_psr_status(struct seq_file *m, void *data)
1965{
1966 struct drm_info_node *node = m->private;
1967 struct drm_device *dev = node->minor->dev;
1968 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
1969 u32 psrperf = 0;
1970 bool enabled = false;
e91fd8c6 1971
c8c8fb33
PZ
1972 intel_runtime_pm_get(dev_priv);
1973
a031d709
RV
1974 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1975 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
5755c78f
RV
1976 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
1977 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
e91fd8c6 1978
a031d709
RV
1979 enabled = HAS_PSR(dev) &&
1980 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 1981 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 1982
a031d709
RV
1983 if (HAS_PSR(dev))
1984 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1985 EDP_PSR_PERF_CNT_MASK;
1986 seq_printf(m, "Performance_Counter: %u\n", psrperf);
e91fd8c6 1987
c8c8fb33 1988 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
1989 return 0;
1990}
1991
d2e216d0
RV
1992static int i915_sink_crc(struct seq_file *m, void *data)
1993{
1994 struct drm_info_node *node = m->private;
1995 struct drm_device *dev = node->minor->dev;
1996 struct intel_encoder *encoder;
1997 struct intel_connector *connector;
1998 struct intel_dp *intel_dp = NULL;
1999 int ret;
2000 u8 crc[6];
2001
2002 drm_modeset_lock_all(dev);
2003 list_for_each_entry(connector, &dev->mode_config.connector_list,
2004 base.head) {
2005
2006 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2007 continue;
2008
b6ae3c7c
PZ
2009 if (!connector->base.encoder)
2010 continue;
2011
d2e216d0
RV
2012 encoder = to_intel_encoder(connector->base.encoder);
2013 if (encoder->type != INTEL_OUTPUT_EDP)
2014 continue;
2015
2016 intel_dp = enc_to_intel_dp(&encoder->base);
2017
2018 ret = intel_dp_sink_crc(intel_dp, crc);
2019 if (ret)
2020 goto out;
2021
2022 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2023 crc[0], crc[1], crc[2],
2024 crc[3], crc[4], crc[5]);
2025 goto out;
2026 }
2027 ret = -ENODEV;
2028out:
2029 drm_modeset_unlock_all(dev);
2030 return ret;
2031}
2032
ec013e7f
JB
2033static int i915_energy_uJ(struct seq_file *m, void *data)
2034{
2035 struct drm_info_node *node = m->private;
2036 struct drm_device *dev = node->minor->dev;
2037 struct drm_i915_private *dev_priv = dev->dev_private;
2038 u64 power;
2039 u32 units;
2040
2041 if (INTEL_INFO(dev)->gen < 6)
2042 return -ENODEV;
2043
36623ef8
PZ
2044 intel_runtime_pm_get(dev_priv);
2045
ec013e7f
JB
2046 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2047 power = (power & 0x1f00) >> 8;
2048 units = 1000000 / (1 << power); /* convert to uJ */
2049 power = I915_READ(MCH_SECP_NRG_STTS);
2050 power *= units;
2051
36623ef8
PZ
2052 intel_runtime_pm_put(dev_priv);
2053
ec013e7f 2054 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2055
2056 return 0;
2057}
2058
2059static int i915_pc8_status(struct seq_file *m, void *unused)
2060{
9f25d007 2061 struct drm_info_node *node = m->private;
371db66a
PZ
2062 struct drm_device *dev = node->minor->dev;
2063 struct drm_i915_private *dev_priv = dev->dev_private;
2064
85b8d5c2 2065 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2066 seq_puts(m, "not supported\n");
2067 return 0;
2068 }
2069
86c4ec0d 2070 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2071 seq_printf(m, "IRQs disabled: %s\n",
5d584b2e 2072 yesno(dev_priv->pm.irqs_disabled));
371db66a 2073
ec013e7f
JB
2074 return 0;
2075}
2076
1da51581
ID
2077static const char *power_domain_str(enum intel_display_power_domain domain)
2078{
2079 switch (domain) {
2080 case POWER_DOMAIN_PIPE_A:
2081 return "PIPE_A";
2082 case POWER_DOMAIN_PIPE_B:
2083 return "PIPE_B";
2084 case POWER_DOMAIN_PIPE_C:
2085 return "PIPE_C";
2086 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2087 return "PIPE_A_PANEL_FITTER";
2088 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2089 return "PIPE_B_PANEL_FITTER";
2090 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2091 return "PIPE_C_PANEL_FITTER";
2092 case POWER_DOMAIN_TRANSCODER_A:
2093 return "TRANSCODER_A";
2094 case POWER_DOMAIN_TRANSCODER_B:
2095 return "TRANSCODER_B";
2096 case POWER_DOMAIN_TRANSCODER_C:
2097 return "TRANSCODER_C";
2098 case POWER_DOMAIN_TRANSCODER_EDP:
2099 return "TRANSCODER_EDP";
319be8ae
ID
2100 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2101 return "PORT_DDI_A_2_LANES";
2102 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2103 return "PORT_DDI_A_4_LANES";
2104 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2105 return "PORT_DDI_B_2_LANES";
2106 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2107 return "PORT_DDI_B_4_LANES";
2108 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2109 return "PORT_DDI_C_2_LANES";
2110 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2111 return "PORT_DDI_C_4_LANES";
2112 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2113 return "PORT_DDI_D_2_LANES";
2114 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2115 return "PORT_DDI_D_4_LANES";
2116 case POWER_DOMAIN_PORT_DSI:
2117 return "PORT_DSI";
2118 case POWER_DOMAIN_PORT_CRT:
2119 return "PORT_CRT";
2120 case POWER_DOMAIN_PORT_OTHER:
2121 return "PORT_OTHER";
1da51581
ID
2122 case POWER_DOMAIN_VGA:
2123 return "VGA";
2124 case POWER_DOMAIN_AUDIO:
2125 return "AUDIO";
2126 case POWER_DOMAIN_INIT:
2127 return "INIT";
2128 default:
2129 WARN_ON(1);
2130 return "?";
2131 }
2132}
2133
2134static int i915_power_domain_info(struct seq_file *m, void *unused)
2135{
9f25d007 2136 struct drm_info_node *node = m->private;
1da51581
ID
2137 struct drm_device *dev = node->minor->dev;
2138 struct drm_i915_private *dev_priv = dev->dev_private;
2139 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2140 int i;
2141
2142 mutex_lock(&power_domains->lock);
2143
2144 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2145 for (i = 0; i < power_domains->power_well_count; i++) {
2146 struct i915_power_well *power_well;
2147 enum intel_display_power_domain power_domain;
2148
2149 power_well = &power_domains->power_wells[i];
2150 seq_printf(m, "%-25s %d\n", power_well->name,
2151 power_well->count);
2152
2153 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2154 power_domain++) {
2155 if (!(BIT(power_domain) & power_well->domains))
2156 continue;
2157
2158 seq_printf(m, " %-23s %d\n",
2159 power_domain_str(power_domain),
2160 power_domains->domain_use_count[power_domain]);
2161 }
2162 }
2163
2164 mutex_unlock(&power_domains->lock);
2165
2166 return 0;
2167}
2168
53f5e3ca
JB
2169static void intel_seq_print_mode(struct seq_file *m, int tabs,
2170 struct drm_display_mode *mode)
2171{
2172 int i;
2173
2174 for (i = 0; i < tabs; i++)
2175 seq_putc(m, '\t');
2176
2177 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2178 mode->base.id, mode->name,
2179 mode->vrefresh, mode->clock,
2180 mode->hdisplay, mode->hsync_start,
2181 mode->hsync_end, mode->htotal,
2182 mode->vdisplay, mode->vsync_start,
2183 mode->vsync_end, mode->vtotal,
2184 mode->type, mode->flags);
2185}
2186
2187static void intel_encoder_info(struct seq_file *m,
2188 struct intel_crtc *intel_crtc,
2189 struct intel_encoder *intel_encoder)
2190{
9f25d007 2191 struct drm_info_node *node = m->private;
53f5e3ca
JB
2192 struct drm_device *dev = node->minor->dev;
2193 struct drm_crtc *crtc = &intel_crtc->base;
2194 struct intel_connector *intel_connector;
2195 struct drm_encoder *encoder;
2196
2197 encoder = &intel_encoder->base;
2198 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2199 encoder->base.id, encoder->name);
53f5e3ca
JB
2200 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2201 struct drm_connector *connector = &intel_connector->base;
2202 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2203 connector->base.id,
c23cc417 2204 connector->name,
53f5e3ca
JB
2205 drm_get_connector_status_name(connector->status));
2206 if (connector->status == connector_status_connected) {
2207 struct drm_display_mode *mode = &crtc->mode;
2208 seq_printf(m, ", mode:\n");
2209 intel_seq_print_mode(m, 2, mode);
2210 } else {
2211 seq_putc(m, '\n');
2212 }
2213 }
2214}
2215
2216static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2217{
9f25d007 2218 struct drm_info_node *node = m->private;
53f5e3ca
JB
2219 struct drm_device *dev = node->minor->dev;
2220 struct drm_crtc *crtc = &intel_crtc->base;
2221 struct intel_encoder *intel_encoder;
2222
5aa8a937
MR
2223 if (crtc->primary->fb)
2224 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2225 crtc->primary->fb->base.id, crtc->x, crtc->y,
2226 crtc->primary->fb->width, crtc->primary->fb->height);
2227 else
2228 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2229 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2230 intel_encoder_info(m, intel_crtc, intel_encoder);
2231}
2232
2233static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2234{
2235 struct drm_display_mode *mode = panel->fixed_mode;
2236
2237 seq_printf(m, "\tfixed mode:\n");
2238 intel_seq_print_mode(m, 2, mode);
2239}
2240
2241static void intel_dp_info(struct seq_file *m,
2242 struct intel_connector *intel_connector)
2243{
2244 struct intel_encoder *intel_encoder = intel_connector->encoder;
2245 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2246
2247 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2248 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2249 "no");
2250 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2251 intel_panel_info(m, &intel_connector->panel);
2252}
2253
2254static void intel_hdmi_info(struct seq_file *m,
2255 struct intel_connector *intel_connector)
2256{
2257 struct intel_encoder *intel_encoder = intel_connector->encoder;
2258 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2259
2260 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2261 "no");
2262}
2263
2264static void intel_lvds_info(struct seq_file *m,
2265 struct intel_connector *intel_connector)
2266{
2267 intel_panel_info(m, &intel_connector->panel);
2268}
2269
2270static void intel_connector_info(struct seq_file *m,
2271 struct drm_connector *connector)
2272{
2273 struct intel_connector *intel_connector = to_intel_connector(connector);
2274 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2275 struct drm_display_mode *mode;
53f5e3ca
JB
2276
2277 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2278 connector->base.id, connector->name,
53f5e3ca
JB
2279 drm_get_connector_status_name(connector->status));
2280 if (connector->status == connector_status_connected) {
2281 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2282 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2283 connector->display_info.width_mm,
2284 connector->display_info.height_mm);
2285 seq_printf(m, "\tsubpixel order: %s\n",
2286 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2287 seq_printf(m, "\tCEA rev: %d\n",
2288 connector->display_info.cea_rev);
2289 }
2290 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2291 intel_encoder->type == INTEL_OUTPUT_EDP)
2292 intel_dp_info(m, intel_connector);
2293 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2294 intel_hdmi_info(m, intel_connector);
2295 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2296 intel_lvds_info(m, intel_connector);
2297
f103fc7d
JB
2298 seq_printf(m, "\tmodes:\n");
2299 list_for_each_entry(mode, &connector->modes, head)
2300 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2301}
2302
065f2ec2
CW
2303static bool cursor_active(struct drm_device *dev, int pipe)
2304{
2305 struct drm_i915_private *dev_priv = dev->dev_private;
2306 u32 state;
2307
2308 if (IS_845G(dev) || IS_I865G(dev))
2309 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2310 else
5efb3e28 2311 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2312
2313 return state;
2314}
2315
2316static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2317{
2318 struct drm_i915_private *dev_priv = dev->dev_private;
2319 u32 pos;
2320
5efb3e28 2321 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2322
2323 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2324 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2325 *x = -*x;
2326
2327 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2328 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2329 *y = -*y;
2330
2331 return cursor_active(dev, pipe);
2332}
2333
53f5e3ca
JB
2334static int i915_display_info(struct seq_file *m, void *unused)
2335{
9f25d007 2336 struct drm_info_node *node = m->private;
53f5e3ca 2337 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2338 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2339 struct intel_crtc *crtc;
53f5e3ca
JB
2340 struct drm_connector *connector;
2341
b0e5ddf3 2342 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2343 drm_modeset_lock_all(dev);
2344 seq_printf(m, "CRTC info\n");
2345 seq_printf(m, "---------\n");
d3fcc808 2346 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2347 bool active;
2348 int x, y;
53f5e3ca
JB
2349
2350 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
065f2ec2
CW
2351 crtc->base.base.id, pipe_name(crtc->pipe),
2352 yesno(crtc->active));
a23dc658 2353 if (crtc->active) {
065f2ec2
CW
2354 intel_crtc_info(m, crtc);
2355
a23dc658
PZ
2356 active = cursor_position(dev, crtc->pipe, &x, &y);
2357 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
4b0e333e 2358 yesno(crtc->cursor_base),
a23dc658
PZ
2359 x, y, crtc->cursor_addr,
2360 yesno(active));
2361 }
cace841c
DV
2362
2363 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2364 yesno(!crtc->cpu_fifo_underrun_disabled),
2365 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2366 }
2367
2368 seq_printf(m, "\n");
2369 seq_printf(m, "Connector info\n");
2370 seq_printf(m, "--------------\n");
2371 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2372 intel_connector_info(m, connector);
2373 }
2374 drm_modeset_unlock_all(dev);
b0e5ddf3 2375 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2376
2377 return 0;
2378}
2379
07144428
DL
2380struct pipe_crc_info {
2381 const char *name;
2382 struct drm_device *dev;
2383 enum pipe pipe;
2384};
2385
2386static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2387{
be5c7a90
DL
2388 struct pipe_crc_info *info = inode->i_private;
2389 struct drm_i915_private *dev_priv = info->dev->dev_private;
2390 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2391
7eb1c496
DV
2392 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2393 return -ENODEV;
2394
d538bbdf
DL
2395 spin_lock_irq(&pipe_crc->lock);
2396
2397 if (pipe_crc->opened) {
2398 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2399 return -EBUSY; /* already open */
2400 }
2401
d538bbdf 2402 pipe_crc->opened = true;
07144428
DL
2403 filep->private_data = inode->i_private;
2404
d538bbdf
DL
2405 spin_unlock_irq(&pipe_crc->lock);
2406
07144428
DL
2407 return 0;
2408}
2409
2410static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2411{
be5c7a90
DL
2412 struct pipe_crc_info *info = inode->i_private;
2413 struct drm_i915_private *dev_priv = info->dev->dev_private;
2414 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2415
d538bbdf
DL
2416 spin_lock_irq(&pipe_crc->lock);
2417 pipe_crc->opened = false;
2418 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2419
07144428
DL
2420 return 0;
2421}
2422
2423/* (6 fields, 8 chars each, space separated (5) + '\n') */
2424#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2425/* account for \'0' */
2426#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2427
2428static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2429{
d538bbdf
DL
2430 assert_spin_locked(&pipe_crc->lock);
2431 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2432 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2433}
2434
2435static ssize_t
2436i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2437 loff_t *pos)
2438{
2439 struct pipe_crc_info *info = filep->private_data;
2440 struct drm_device *dev = info->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2443 char buf[PIPE_CRC_BUFFER_LEN];
2444 int head, tail, n_entries, n;
2445 ssize_t bytes_read;
2446
2447 /*
2448 * Don't allow user space to provide buffers not big enough to hold
2449 * a line of data.
2450 */
2451 if (count < PIPE_CRC_LINE_LEN)
2452 return -EINVAL;
2453
2454 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2455 return 0;
07144428
DL
2456
2457 /* nothing to read */
d538bbdf 2458 spin_lock_irq(&pipe_crc->lock);
07144428 2459 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2460 int ret;
2461
2462 if (filep->f_flags & O_NONBLOCK) {
2463 spin_unlock_irq(&pipe_crc->lock);
07144428 2464 return -EAGAIN;
d538bbdf 2465 }
07144428 2466
d538bbdf
DL
2467 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2468 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2469 if (ret) {
2470 spin_unlock_irq(&pipe_crc->lock);
2471 return ret;
2472 }
8bf1e9f1
SH
2473 }
2474
07144428 2475 /* We now have one or more entries to read */
d538bbdf
DL
2476 head = pipe_crc->head;
2477 tail = pipe_crc->tail;
07144428
DL
2478 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2479 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2480 spin_unlock_irq(&pipe_crc->lock);
2481
07144428
DL
2482 bytes_read = 0;
2483 n = 0;
2484 do {
b2c88f5b 2485 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2486 int ret;
8bf1e9f1 2487
07144428
DL
2488 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2489 "%8u %8x %8x %8x %8x %8x\n",
2490 entry->frame, entry->crc[0],
2491 entry->crc[1], entry->crc[2],
2492 entry->crc[3], entry->crc[4]);
2493
2494 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2495 buf, PIPE_CRC_LINE_LEN);
2496 if (ret == PIPE_CRC_LINE_LEN)
2497 return -EFAULT;
b2c88f5b
DL
2498
2499 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2500 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2501 n++;
2502 } while (--n_entries);
8bf1e9f1 2503
d538bbdf
DL
2504 spin_lock_irq(&pipe_crc->lock);
2505 pipe_crc->tail = tail;
2506 spin_unlock_irq(&pipe_crc->lock);
2507
07144428
DL
2508 return bytes_read;
2509}
2510
2511static const struct file_operations i915_pipe_crc_fops = {
2512 .owner = THIS_MODULE,
2513 .open = i915_pipe_crc_open,
2514 .read = i915_pipe_crc_read,
2515 .release = i915_pipe_crc_release,
2516};
2517
2518static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2519 {
2520 .name = "i915_pipe_A_crc",
2521 .pipe = PIPE_A,
2522 },
2523 {
2524 .name = "i915_pipe_B_crc",
2525 .pipe = PIPE_B,
2526 },
2527 {
2528 .name = "i915_pipe_C_crc",
2529 .pipe = PIPE_C,
2530 },
2531};
2532
2533static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2534 enum pipe pipe)
2535{
2536 struct drm_device *dev = minor->dev;
2537 struct dentry *ent;
2538 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2539
2540 info->dev = dev;
2541 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2542 &i915_pipe_crc_fops);
f3c5fe97
WY
2543 if (!ent)
2544 return -ENOMEM;
07144428
DL
2545
2546 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2547}
2548
e8dfcf78 2549static const char * const pipe_crc_sources[] = {
926321d5
DV
2550 "none",
2551 "plane1",
2552 "plane2",
2553 "pf",
5b3a856b 2554 "pipe",
3d099a05
DV
2555 "TV",
2556 "DP-B",
2557 "DP-C",
2558 "DP-D",
46a19188 2559 "auto",
926321d5
DV
2560};
2561
2562static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2563{
2564 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2565 return pipe_crc_sources[source];
2566}
2567
bd9db02f 2568static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2569{
2570 struct drm_device *dev = m->private;
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 int i;
2573
2574 for (i = 0; i < I915_MAX_PIPES; i++)
2575 seq_printf(m, "%c %s\n", pipe_name(i),
2576 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2577
2578 return 0;
2579}
2580
bd9db02f 2581static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2582{
2583 struct drm_device *dev = inode->i_private;
2584
bd9db02f 2585 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2586}
2587
46a19188 2588static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2589 uint32_t *val)
2590{
46a19188
DV
2591 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2592 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2593
2594 switch (*source) {
52f843f6
DV
2595 case INTEL_PIPE_CRC_SOURCE_PIPE:
2596 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2597 break;
2598 case INTEL_PIPE_CRC_SOURCE_NONE:
2599 *val = 0;
2600 break;
2601 default:
2602 return -EINVAL;
2603 }
2604
2605 return 0;
2606}
2607
46a19188
DV
2608static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2609 enum intel_pipe_crc_source *source)
2610{
2611 struct intel_encoder *encoder;
2612 struct intel_crtc *crtc;
26756809 2613 struct intel_digital_port *dig_port;
46a19188
DV
2614 int ret = 0;
2615
2616 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2617
6e9f798d 2618 drm_modeset_lock_all(dev);
46a19188
DV
2619 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2620 base.head) {
2621 if (!encoder->base.crtc)
2622 continue;
2623
2624 crtc = to_intel_crtc(encoder->base.crtc);
2625
2626 if (crtc->pipe != pipe)
2627 continue;
2628
2629 switch (encoder->type) {
2630 case INTEL_OUTPUT_TVOUT:
2631 *source = INTEL_PIPE_CRC_SOURCE_TV;
2632 break;
2633 case INTEL_OUTPUT_DISPLAYPORT:
2634 case INTEL_OUTPUT_EDP:
26756809
DV
2635 dig_port = enc_to_dig_port(&encoder->base);
2636 switch (dig_port->port) {
2637 case PORT_B:
2638 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2639 break;
2640 case PORT_C:
2641 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2642 break;
2643 case PORT_D:
2644 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2645 break;
2646 default:
2647 WARN(1, "nonexisting DP port %c\n",
2648 port_name(dig_port->port));
2649 break;
2650 }
46a19188
DV
2651 break;
2652 }
2653 }
6e9f798d 2654 drm_modeset_unlock_all(dev);
46a19188
DV
2655
2656 return ret;
2657}
2658
2659static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2660 enum pipe pipe,
2661 enum intel_pipe_crc_source *source,
7ac0129b
DV
2662 uint32_t *val)
2663{
8d2f24ca
DV
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 bool need_stable_symbols = false;
2666
46a19188
DV
2667 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2668 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2669 if (ret)
2670 return ret;
2671 }
2672
2673 switch (*source) {
7ac0129b
DV
2674 case INTEL_PIPE_CRC_SOURCE_PIPE:
2675 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2676 break;
2677 case INTEL_PIPE_CRC_SOURCE_DP_B:
2678 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2679 need_stable_symbols = true;
7ac0129b
DV
2680 break;
2681 case INTEL_PIPE_CRC_SOURCE_DP_C:
2682 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2683 need_stable_symbols = true;
7ac0129b
DV
2684 break;
2685 case INTEL_PIPE_CRC_SOURCE_NONE:
2686 *val = 0;
2687 break;
2688 default:
2689 return -EINVAL;
2690 }
2691
8d2f24ca
DV
2692 /*
2693 * When the pipe CRC tap point is after the transcoders we need
2694 * to tweak symbol-level features to produce a deterministic series of
2695 * symbols for a given frame. We need to reset those features only once
2696 * a frame (instead of every nth symbol):
2697 * - DC-balance: used to ensure a better clock recovery from the data
2698 * link (SDVO)
2699 * - DisplayPort scrambling: used for EMI reduction
2700 */
2701 if (need_stable_symbols) {
2702 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2703
8d2f24ca
DV
2704 tmp |= DC_BALANCE_RESET_VLV;
2705 if (pipe == PIPE_A)
2706 tmp |= PIPE_A_SCRAMBLE_RESET;
2707 else
2708 tmp |= PIPE_B_SCRAMBLE_RESET;
2709
2710 I915_WRITE(PORT_DFT2_G4X, tmp);
2711 }
2712
7ac0129b
DV
2713 return 0;
2714}
2715
4b79ebf7 2716static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2717 enum pipe pipe,
2718 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2719 uint32_t *val)
2720{
84093603
DV
2721 struct drm_i915_private *dev_priv = dev->dev_private;
2722 bool need_stable_symbols = false;
2723
46a19188
DV
2724 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2725 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2726 if (ret)
2727 return ret;
2728 }
2729
2730 switch (*source) {
4b79ebf7
DV
2731 case INTEL_PIPE_CRC_SOURCE_PIPE:
2732 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2733 break;
2734 case INTEL_PIPE_CRC_SOURCE_TV:
2735 if (!SUPPORTS_TV(dev))
2736 return -EINVAL;
2737 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2738 break;
2739 case INTEL_PIPE_CRC_SOURCE_DP_B:
2740 if (!IS_G4X(dev))
2741 return -EINVAL;
2742 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2743 need_stable_symbols = true;
4b79ebf7
DV
2744 break;
2745 case INTEL_PIPE_CRC_SOURCE_DP_C:
2746 if (!IS_G4X(dev))
2747 return -EINVAL;
2748 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2749 need_stable_symbols = true;
4b79ebf7
DV
2750 break;
2751 case INTEL_PIPE_CRC_SOURCE_DP_D:
2752 if (!IS_G4X(dev))
2753 return -EINVAL;
2754 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2755 need_stable_symbols = true;
4b79ebf7
DV
2756 break;
2757 case INTEL_PIPE_CRC_SOURCE_NONE:
2758 *val = 0;
2759 break;
2760 default:
2761 return -EINVAL;
2762 }
2763
84093603
DV
2764 /*
2765 * When the pipe CRC tap point is after the transcoders we need
2766 * to tweak symbol-level features to produce a deterministic series of
2767 * symbols for a given frame. We need to reset those features only once
2768 * a frame (instead of every nth symbol):
2769 * - DC-balance: used to ensure a better clock recovery from the data
2770 * link (SDVO)
2771 * - DisplayPort scrambling: used for EMI reduction
2772 */
2773 if (need_stable_symbols) {
2774 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2775
2776 WARN_ON(!IS_G4X(dev));
2777
2778 I915_WRITE(PORT_DFT_I9XX,
2779 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2780
2781 if (pipe == PIPE_A)
2782 tmp |= PIPE_A_SCRAMBLE_RESET;
2783 else
2784 tmp |= PIPE_B_SCRAMBLE_RESET;
2785
2786 I915_WRITE(PORT_DFT2_G4X, tmp);
2787 }
2788
4b79ebf7
DV
2789 return 0;
2790}
2791
8d2f24ca
DV
2792static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2793 enum pipe pipe)
2794{
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2797
2798 if (pipe == PIPE_A)
2799 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2800 else
2801 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2802 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2803 tmp &= ~DC_BALANCE_RESET_VLV;
2804 I915_WRITE(PORT_DFT2_G4X, tmp);
2805
2806}
2807
84093603
DV
2808static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2809 enum pipe pipe)
2810{
2811 struct drm_i915_private *dev_priv = dev->dev_private;
2812 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2813
2814 if (pipe == PIPE_A)
2815 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2816 else
2817 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2818 I915_WRITE(PORT_DFT2_G4X, tmp);
2819
2820 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2821 I915_WRITE(PORT_DFT_I9XX,
2822 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2823 }
2824}
2825
46a19188 2826static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2827 uint32_t *val)
2828{
46a19188
DV
2829 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2830 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2831
2832 switch (*source) {
5b3a856b
DV
2833 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2834 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2835 break;
2836 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2837 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2838 break;
5b3a856b
DV
2839 case INTEL_PIPE_CRC_SOURCE_PIPE:
2840 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2841 break;
3d099a05 2842 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2843 *val = 0;
2844 break;
3d099a05
DV
2845 default:
2846 return -EINVAL;
5b3a856b
DV
2847 }
2848
2849 return 0;
2850}
2851
46a19188 2852static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2853 uint32_t *val)
2854{
46a19188
DV
2855 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2856 *source = INTEL_PIPE_CRC_SOURCE_PF;
2857
2858 switch (*source) {
5b3a856b
DV
2859 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2860 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2861 break;
2862 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2863 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2864 break;
2865 case INTEL_PIPE_CRC_SOURCE_PF:
2866 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2867 break;
3d099a05 2868 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2869 *val = 0;
2870 break;
3d099a05
DV
2871 default:
2872 return -EINVAL;
5b3a856b
DV
2873 }
2874
2875 return 0;
2876}
2877
926321d5
DV
2878static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2879 enum intel_pipe_crc_source source)
2880{
2881 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 2882 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 2883 u32 val = 0; /* shut up gcc */
5b3a856b 2884 int ret;
926321d5 2885
cc3da175
DL
2886 if (pipe_crc->source == source)
2887 return 0;
2888
ae676fcd
DL
2889 /* forbid changing the source without going back to 'none' */
2890 if (pipe_crc->source && source)
2891 return -EINVAL;
2892
52f843f6 2893 if (IS_GEN2(dev))
46a19188 2894 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 2895 else if (INTEL_INFO(dev)->gen < 5)
46a19188 2896 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 2897 else if (IS_VALLEYVIEW(dev))
46a19188 2898 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
4b79ebf7 2899 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 2900 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 2901 else
46a19188 2902 ret = ivb_pipe_crc_ctl_reg(&source, &val);
5b3a856b
DV
2903
2904 if (ret != 0)
2905 return ret;
2906
4b584369
DL
2907 /* none -> real source transition */
2908 if (source) {
7cd6ccff
DL
2909 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2910 pipe_name(pipe), pipe_crc_source_name(source));
2911
e5f75aca
DL
2912 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2913 INTEL_PIPE_CRC_ENTRIES_NR,
2914 GFP_KERNEL);
2915 if (!pipe_crc->entries)
2916 return -ENOMEM;
2917
d538bbdf
DL
2918 spin_lock_irq(&pipe_crc->lock);
2919 pipe_crc->head = 0;
2920 pipe_crc->tail = 0;
2921 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
2922 }
2923
cc3da175 2924 pipe_crc->source = source;
926321d5 2925
926321d5
DV
2926 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2927 POSTING_READ(PIPE_CRC_CTL(pipe));
2928
e5f75aca
DL
2929 /* real source -> none transition */
2930 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 2931 struct intel_pipe_crc_entry *entries;
a33d7105
DV
2932 struct intel_crtc *crtc =
2933 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 2934
7cd6ccff
DL
2935 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2936 pipe_name(pipe));
2937
a33d7105
DV
2938 drm_modeset_lock(&crtc->base.mutex, NULL);
2939 if (crtc->active)
2940 intel_wait_for_vblank(dev, pipe);
2941 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 2942
d538bbdf
DL
2943 spin_lock_irq(&pipe_crc->lock);
2944 entries = pipe_crc->entries;
e5f75aca 2945 pipe_crc->entries = NULL;
d538bbdf
DL
2946 spin_unlock_irq(&pipe_crc->lock);
2947
2948 kfree(entries);
84093603
DV
2949
2950 if (IS_G4X(dev))
2951 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
2952 else if (IS_VALLEYVIEW(dev))
2953 vlv_undo_pipe_scramble_reset(dev, pipe);
e5f75aca
DL
2954 }
2955
926321d5
DV
2956 return 0;
2957}
2958
2959/*
2960 * Parse pipe CRC command strings:
b94dec87
DL
2961 * command: wsp* object wsp+ name wsp+ source wsp*
2962 * object: 'pipe'
2963 * name: (A | B | C)
926321d5
DV
2964 * source: (none | plane1 | plane2 | pf)
2965 * wsp: (#0x20 | #0x9 | #0xA)+
2966 *
2967 * eg.:
b94dec87
DL
2968 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2969 * "pipe A none" -> Stop CRC
926321d5 2970 */
bd9db02f 2971static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
2972{
2973 int n_words = 0;
2974
2975 while (*buf) {
2976 char *end;
2977
2978 /* skip leading white space */
2979 buf = skip_spaces(buf);
2980 if (!*buf)
2981 break; /* end of buffer */
2982
2983 /* find end of word */
2984 for (end = buf; *end && !isspace(*end); end++)
2985 ;
2986
2987 if (n_words == max_words) {
2988 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2989 max_words);
2990 return -EINVAL; /* ran out of words[] before bytes */
2991 }
2992
2993 if (*end)
2994 *end++ = '\0';
2995 words[n_words++] = buf;
2996 buf = end;
2997 }
2998
2999 return n_words;
3000}
3001
b94dec87
DL
3002enum intel_pipe_crc_object {
3003 PIPE_CRC_OBJECT_PIPE,
3004};
3005
e8dfcf78 3006static const char * const pipe_crc_objects[] = {
b94dec87
DL
3007 "pipe",
3008};
3009
3010static int
bd9db02f 3011display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3012{
3013 int i;
3014
3015 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3016 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3017 *o = i;
b94dec87
DL
3018 return 0;
3019 }
3020
3021 return -EINVAL;
3022}
3023
bd9db02f 3024static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3025{
3026 const char name = buf[0];
3027
3028 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3029 return -EINVAL;
3030
3031 *pipe = name - 'A';
3032
3033 return 0;
3034}
3035
3036static int
bd9db02f 3037display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3038{
3039 int i;
3040
3041 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3042 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3043 *s = i;
926321d5
DV
3044 return 0;
3045 }
3046
3047 return -EINVAL;
3048}
3049
bd9db02f 3050static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3051{
b94dec87 3052#define N_WORDS 3
926321d5 3053 int n_words;
b94dec87 3054 char *words[N_WORDS];
926321d5 3055 enum pipe pipe;
b94dec87 3056 enum intel_pipe_crc_object object;
926321d5
DV
3057 enum intel_pipe_crc_source source;
3058
bd9db02f 3059 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3060 if (n_words != N_WORDS) {
3061 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3062 N_WORDS);
3063 return -EINVAL;
3064 }
3065
bd9db02f 3066 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3067 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3068 return -EINVAL;
3069 }
3070
bd9db02f 3071 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3072 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3073 return -EINVAL;
3074 }
3075
bd9db02f 3076 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3077 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3078 return -EINVAL;
3079 }
3080
3081 return pipe_crc_set_source(dev, pipe, source);
3082}
3083
bd9db02f
DL
3084static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3085 size_t len, loff_t *offp)
926321d5
DV
3086{
3087 struct seq_file *m = file->private_data;
3088 struct drm_device *dev = m->private;
3089 char *tmpbuf;
3090 int ret;
3091
3092 if (len == 0)
3093 return 0;
3094
3095 if (len > PAGE_SIZE - 1) {
3096 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3097 PAGE_SIZE);
3098 return -E2BIG;
3099 }
3100
3101 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3102 if (!tmpbuf)
3103 return -ENOMEM;
3104
3105 if (copy_from_user(tmpbuf, ubuf, len)) {
3106 ret = -EFAULT;
3107 goto out;
3108 }
3109 tmpbuf[len] = '\0';
3110
bd9db02f 3111 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3112
3113out:
3114 kfree(tmpbuf);
3115 if (ret < 0)
3116 return ret;
3117
3118 *offp += len;
3119 return len;
3120}
3121
bd9db02f 3122static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3123 .owner = THIS_MODULE,
bd9db02f 3124 .open = display_crc_ctl_open,
926321d5
DV
3125 .read = seq_read,
3126 .llseek = seq_lseek,
3127 .release = single_release,
bd9db02f 3128 .write = display_crc_ctl_write
926321d5
DV
3129};
3130
369a1342
VS
3131static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3132{
3133 struct drm_device *dev = m->private;
546c81fd 3134 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3135 int level;
3136
3137 drm_modeset_lock_all(dev);
3138
3139 for (level = 0; level < num_levels; level++) {
3140 unsigned int latency = wm[level];
3141
3142 /* WM1+ latency values in 0.5us units */
3143 if (level > 0)
3144 latency *= 5;
3145
3146 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3147 level, wm[level],
3148 latency / 10, latency % 10);
3149 }
3150
3151 drm_modeset_unlock_all(dev);
3152}
3153
3154static int pri_wm_latency_show(struct seq_file *m, void *data)
3155{
3156 struct drm_device *dev = m->private;
3157
3158 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3159
3160 return 0;
3161}
3162
3163static int spr_wm_latency_show(struct seq_file *m, void *data)
3164{
3165 struct drm_device *dev = m->private;
3166
3167 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3168
3169 return 0;
3170}
3171
3172static int cur_wm_latency_show(struct seq_file *m, void *data)
3173{
3174 struct drm_device *dev = m->private;
3175
3176 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3177
3178 return 0;
3179}
3180
3181static int pri_wm_latency_open(struct inode *inode, struct file *file)
3182{
3183 struct drm_device *dev = inode->i_private;
3184
3185 if (!HAS_PCH_SPLIT(dev))
3186 return -ENODEV;
3187
3188 return single_open(file, pri_wm_latency_show, dev);
3189}
3190
3191static int spr_wm_latency_open(struct inode *inode, struct file *file)
3192{
3193 struct drm_device *dev = inode->i_private;
3194
3195 if (!HAS_PCH_SPLIT(dev))
3196 return -ENODEV;
3197
3198 return single_open(file, spr_wm_latency_show, dev);
3199}
3200
3201static int cur_wm_latency_open(struct inode *inode, struct file *file)
3202{
3203 struct drm_device *dev = inode->i_private;
3204
3205 if (!HAS_PCH_SPLIT(dev))
3206 return -ENODEV;
3207
3208 return single_open(file, cur_wm_latency_show, dev);
3209}
3210
3211static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3212 size_t len, loff_t *offp, uint16_t wm[5])
3213{
3214 struct seq_file *m = file->private_data;
3215 struct drm_device *dev = m->private;
3216 uint16_t new[5] = { 0 };
546c81fd 3217 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3218 int level;
3219 int ret;
3220 char tmp[32];
3221
3222 if (len >= sizeof(tmp))
3223 return -EINVAL;
3224
3225 if (copy_from_user(tmp, ubuf, len))
3226 return -EFAULT;
3227
3228 tmp[len] = '\0';
3229
3230 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3231 if (ret != num_levels)
3232 return -EINVAL;
3233
3234 drm_modeset_lock_all(dev);
3235
3236 for (level = 0; level < num_levels; level++)
3237 wm[level] = new[level];
3238
3239 drm_modeset_unlock_all(dev);
3240
3241 return len;
3242}
3243
3244
3245static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3246 size_t len, loff_t *offp)
3247{
3248 struct seq_file *m = file->private_data;
3249 struct drm_device *dev = m->private;
3250
3251 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3252}
3253
3254static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3255 size_t len, loff_t *offp)
3256{
3257 struct seq_file *m = file->private_data;
3258 struct drm_device *dev = m->private;
3259
3260 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3261}
3262
3263static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3264 size_t len, loff_t *offp)
3265{
3266 struct seq_file *m = file->private_data;
3267 struct drm_device *dev = m->private;
3268
3269 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3270}
3271
3272static const struct file_operations i915_pri_wm_latency_fops = {
3273 .owner = THIS_MODULE,
3274 .open = pri_wm_latency_open,
3275 .read = seq_read,
3276 .llseek = seq_lseek,
3277 .release = single_release,
3278 .write = pri_wm_latency_write
3279};
3280
3281static const struct file_operations i915_spr_wm_latency_fops = {
3282 .owner = THIS_MODULE,
3283 .open = spr_wm_latency_open,
3284 .read = seq_read,
3285 .llseek = seq_lseek,
3286 .release = single_release,
3287 .write = spr_wm_latency_write
3288};
3289
3290static const struct file_operations i915_cur_wm_latency_fops = {
3291 .owner = THIS_MODULE,
3292 .open = cur_wm_latency_open,
3293 .read = seq_read,
3294 .llseek = seq_lseek,
3295 .release = single_release,
3296 .write = cur_wm_latency_write
3297};
3298
647416f9
KC
3299static int
3300i915_wedged_get(void *data, u64 *val)
f3cd474b 3301{
647416f9 3302 struct drm_device *dev = data;
e277a1f8 3303 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3304
647416f9 3305 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3306
647416f9 3307 return 0;
f3cd474b
CW
3308}
3309
647416f9
KC
3310static int
3311i915_wedged_set(void *data, u64 val)
f3cd474b 3312{
647416f9 3313 struct drm_device *dev = data;
d46c0517
ID
3314 struct drm_i915_private *dev_priv = dev->dev_private;
3315
3316 intel_runtime_pm_get(dev_priv);
f3cd474b 3317
58174462
MK
3318 i915_handle_error(dev, val,
3319 "Manually setting wedged to %llu", val);
d46c0517
ID
3320
3321 intel_runtime_pm_put(dev_priv);
3322
647416f9 3323 return 0;
f3cd474b
CW
3324}
3325
647416f9
KC
3326DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3327 i915_wedged_get, i915_wedged_set,
3a3b4f98 3328 "%llu\n");
f3cd474b 3329
647416f9
KC
3330static int
3331i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3332{
647416f9 3333 struct drm_device *dev = data;
e277a1f8 3334 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3335
647416f9 3336 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3337
647416f9 3338 return 0;
e5eb3d63
DV
3339}
3340
647416f9
KC
3341static int
3342i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3343{
647416f9 3344 struct drm_device *dev = data;
e5eb3d63 3345 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3346 int ret;
e5eb3d63 3347
647416f9 3348 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3349
22bcfc6a
DV
3350 ret = mutex_lock_interruptible(&dev->struct_mutex);
3351 if (ret)
3352 return ret;
3353
99584db3 3354 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3355 mutex_unlock(&dev->struct_mutex);
3356
647416f9 3357 return 0;
e5eb3d63
DV
3358}
3359
647416f9
KC
3360DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3361 i915_ring_stop_get, i915_ring_stop_set,
3362 "0x%08llx\n");
d5442303 3363
094f9a54
CW
3364static int
3365i915_ring_missed_irq_get(void *data, u64 *val)
3366{
3367 struct drm_device *dev = data;
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369
3370 *val = dev_priv->gpu_error.missed_irq_rings;
3371 return 0;
3372}
3373
3374static int
3375i915_ring_missed_irq_set(void *data, u64 val)
3376{
3377 struct drm_device *dev = data;
3378 struct drm_i915_private *dev_priv = dev->dev_private;
3379 int ret;
3380
3381 /* Lock against concurrent debugfs callers */
3382 ret = mutex_lock_interruptible(&dev->struct_mutex);
3383 if (ret)
3384 return ret;
3385 dev_priv->gpu_error.missed_irq_rings = val;
3386 mutex_unlock(&dev->struct_mutex);
3387
3388 return 0;
3389}
3390
3391DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3392 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3393 "0x%08llx\n");
3394
3395static int
3396i915_ring_test_irq_get(void *data, u64 *val)
3397{
3398 struct drm_device *dev = data;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
3401 *val = dev_priv->gpu_error.test_irq_rings;
3402
3403 return 0;
3404}
3405
3406static int
3407i915_ring_test_irq_set(void *data, u64 val)
3408{
3409 struct drm_device *dev = data;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 int ret;
3412
3413 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3414
3415 /* Lock against concurrent debugfs callers */
3416 ret = mutex_lock_interruptible(&dev->struct_mutex);
3417 if (ret)
3418 return ret;
3419
3420 dev_priv->gpu_error.test_irq_rings = val;
3421 mutex_unlock(&dev->struct_mutex);
3422
3423 return 0;
3424}
3425
3426DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3427 i915_ring_test_irq_get, i915_ring_test_irq_set,
3428 "0x%08llx\n");
3429
dd624afd
CW
3430#define DROP_UNBOUND 0x1
3431#define DROP_BOUND 0x2
3432#define DROP_RETIRE 0x4
3433#define DROP_ACTIVE 0x8
3434#define DROP_ALL (DROP_UNBOUND | \
3435 DROP_BOUND | \
3436 DROP_RETIRE | \
3437 DROP_ACTIVE)
647416f9
KC
3438static int
3439i915_drop_caches_get(void *data, u64 *val)
dd624afd 3440{
647416f9 3441 *val = DROP_ALL;
dd624afd 3442
647416f9 3443 return 0;
dd624afd
CW
3444}
3445
647416f9
KC
3446static int
3447i915_drop_caches_set(void *data, u64 val)
dd624afd 3448{
647416f9 3449 struct drm_device *dev = data;
dd624afd
CW
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3452 struct i915_address_space *vm;
3453 struct i915_vma *vma, *x;
647416f9 3454 int ret;
dd624afd 3455
2f9fe5ff 3456 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3457
3458 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3459 * on ioctls on -EAGAIN. */
3460 ret = mutex_lock_interruptible(&dev->struct_mutex);
3461 if (ret)
3462 return ret;
3463
3464 if (val & DROP_ACTIVE) {
3465 ret = i915_gpu_idle(dev);
3466 if (ret)
3467 goto unlock;
3468 }
3469
3470 if (val & (DROP_RETIRE | DROP_ACTIVE))
3471 i915_gem_retire_requests(dev);
3472
3473 if (val & DROP_BOUND) {
ca191b13
BW
3474 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3475 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3476 mm_list) {
d7f46fc4 3477 if (vma->pin_count)
ca191b13
BW
3478 continue;
3479
3480 ret = i915_vma_unbind(vma);
3481 if (ret)
3482 goto unlock;
3483 }
31a46c9c 3484 }
dd624afd
CW
3485 }
3486
3487 if (val & DROP_UNBOUND) {
35c20a60
BW
3488 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3489 global_list)
dd624afd
CW
3490 if (obj->pages_pin_count == 0) {
3491 ret = i915_gem_object_put_pages(obj);
3492 if (ret)
3493 goto unlock;
3494 }
3495 }
3496
3497unlock:
3498 mutex_unlock(&dev->struct_mutex);
3499
647416f9 3500 return ret;
dd624afd
CW
3501}
3502
647416f9
KC
3503DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3504 i915_drop_caches_get, i915_drop_caches_set,
3505 "0x%08llx\n");
dd624afd 3506
647416f9
KC
3507static int
3508i915_max_freq_get(void *data, u64 *val)
358733e9 3509{
647416f9 3510 struct drm_device *dev = data;
e277a1f8 3511 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3512 int ret;
004777cb 3513
daa3afb2 3514 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3515 return -ENODEV;
3516
5c9669ce
TR
3517 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3518
4fc688ce 3519 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3520 if (ret)
3521 return ret;
358733e9 3522
0a073b84 3523 if (IS_VALLEYVIEW(dev))
b39fb297 3524 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3525 else
b39fb297 3526 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3527 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3528
647416f9 3529 return 0;
358733e9
JB
3530}
3531
647416f9
KC
3532static int
3533i915_max_freq_set(void *data, u64 val)
358733e9 3534{
647416f9 3535 struct drm_device *dev = data;
358733e9 3536 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3537 u32 rp_state_cap, hw_max, hw_min;
647416f9 3538 int ret;
004777cb 3539
daa3afb2 3540 if (INTEL_INFO(dev)->gen < 6)
004777cb 3541 return -ENODEV;
358733e9 3542
5c9669ce
TR
3543 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3544
647416f9 3545 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3546
4fc688ce 3547 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3548 if (ret)
3549 return ret;
3550
358733e9
JB
3551 /*
3552 * Turbo will still be enabled, but won't go above the set value.
3553 */
0a073b84 3554 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3555 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3556
3557 hw_max = valleyview_rps_max_freq(dev_priv);
3558 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3559 } else {
3560 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3561
3562 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3563 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3564 hw_min = (rp_state_cap >> 16) & 0xff;
3565 }
3566
b39fb297 3567 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3568 mutex_unlock(&dev_priv->rps.hw_lock);
3569 return -EINVAL;
0a073b84
JB
3570 }
3571
b39fb297 3572 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3573
3574 if (IS_VALLEYVIEW(dev))
3575 valleyview_set_rps(dev, val);
3576 else
3577 gen6_set_rps(dev, val);
3578
4fc688ce 3579 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3580
647416f9 3581 return 0;
358733e9
JB
3582}
3583
647416f9
KC
3584DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3585 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3586 "%llu\n");
358733e9 3587
647416f9
KC
3588static int
3589i915_min_freq_get(void *data, u64 *val)
1523c310 3590{
647416f9 3591 struct drm_device *dev = data;
e277a1f8 3592 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3593 int ret;
004777cb 3594
daa3afb2 3595 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3596 return -ENODEV;
3597
5c9669ce
TR
3598 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3599
4fc688ce 3600 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3601 if (ret)
3602 return ret;
1523c310 3603
0a073b84 3604 if (IS_VALLEYVIEW(dev))
b39fb297 3605 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3606 else
b39fb297 3607 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3608 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3609
647416f9 3610 return 0;
1523c310
JB
3611}
3612
647416f9
KC
3613static int
3614i915_min_freq_set(void *data, u64 val)
1523c310 3615{
647416f9 3616 struct drm_device *dev = data;
1523c310 3617 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3618 u32 rp_state_cap, hw_max, hw_min;
647416f9 3619 int ret;
004777cb 3620
daa3afb2 3621 if (INTEL_INFO(dev)->gen < 6)
004777cb 3622 return -ENODEV;
1523c310 3623
5c9669ce
TR
3624 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3625
647416f9 3626 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3627
4fc688ce 3628 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3629 if (ret)
3630 return ret;
3631
1523c310
JB
3632 /*
3633 * Turbo will still be enabled, but won't go below the set value.
3634 */
0a073b84 3635 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3636 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3637
3638 hw_max = valleyview_rps_max_freq(dev_priv);
3639 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3640 } else {
3641 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3642
3643 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3644 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3645 hw_min = (rp_state_cap >> 16) & 0xff;
3646 }
3647
b39fb297 3648 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3649 mutex_unlock(&dev_priv->rps.hw_lock);
3650 return -EINVAL;
0a073b84 3651 }
dd0a1aa1 3652
b39fb297 3653 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3654
3655 if (IS_VALLEYVIEW(dev))
3656 valleyview_set_rps(dev, val);
3657 else
3658 gen6_set_rps(dev, val);
3659
4fc688ce 3660 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3661
647416f9 3662 return 0;
1523c310
JB
3663}
3664
647416f9
KC
3665DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3666 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3667 "%llu\n");
1523c310 3668
647416f9
KC
3669static int
3670i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3671{
647416f9 3672 struct drm_device *dev = data;
e277a1f8 3673 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3674 u32 snpcr;
647416f9 3675 int ret;
07b7ddd9 3676
004777cb
DV
3677 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3678 return -ENODEV;
3679
22bcfc6a
DV
3680 ret = mutex_lock_interruptible(&dev->struct_mutex);
3681 if (ret)
3682 return ret;
c8c8fb33 3683 intel_runtime_pm_get(dev_priv);
22bcfc6a 3684
07b7ddd9 3685 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3686
3687 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3688 mutex_unlock(&dev_priv->dev->struct_mutex);
3689
647416f9 3690 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3691
647416f9 3692 return 0;
07b7ddd9
JB
3693}
3694
647416f9
KC
3695static int
3696i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3697{
647416f9 3698 struct drm_device *dev = data;
07b7ddd9 3699 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3700 u32 snpcr;
07b7ddd9 3701
004777cb
DV
3702 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3703 return -ENODEV;
3704
647416f9 3705 if (val > 3)
07b7ddd9
JB
3706 return -EINVAL;
3707
c8c8fb33 3708 intel_runtime_pm_get(dev_priv);
647416f9 3709 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3710
3711 /* Update the cache sharing policy here as well */
3712 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3713 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3714 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3715 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3716
c8c8fb33 3717 intel_runtime_pm_put(dev_priv);
647416f9 3718 return 0;
07b7ddd9
JB
3719}
3720
647416f9
KC
3721DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3722 i915_cache_sharing_get, i915_cache_sharing_set,
3723 "%llu\n");
07b7ddd9 3724
6d794d42
BW
3725static int i915_forcewake_open(struct inode *inode, struct file *file)
3726{
3727 struct drm_device *dev = inode->i_private;
3728 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3729
075edca4 3730 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3731 return 0;
3732
c8d9a590 3733 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3734
3735 return 0;
3736}
3737
c43b5634 3738static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
3739{
3740 struct drm_device *dev = inode->i_private;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742
075edca4 3743 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3744 return 0;
3745
c8d9a590 3746 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3747
3748 return 0;
3749}
3750
3751static const struct file_operations i915_forcewake_fops = {
3752 .owner = THIS_MODULE,
3753 .open = i915_forcewake_open,
3754 .release = i915_forcewake_release,
3755};
3756
3757static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3758{
3759 struct drm_device *dev = minor->dev;
3760 struct dentry *ent;
3761
3762 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 3763 S_IRUSR,
6d794d42
BW
3764 root, dev,
3765 &i915_forcewake_fops);
f3c5fe97
WY
3766 if (!ent)
3767 return -ENOMEM;
6d794d42 3768
8eb57294 3769 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
3770}
3771
6a9c308d
DV
3772static int i915_debugfs_create(struct dentry *root,
3773 struct drm_minor *minor,
3774 const char *name,
3775 const struct file_operations *fops)
07b7ddd9
JB
3776{
3777 struct drm_device *dev = minor->dev;
3778 struct dentry *ent;
3779
6a9c308d 3780 ent = debugfs_create_file(name,
07b7ddd9
JB
3781 S_IRUGO | S_IWUSR,
3782 root, dev,
6a9c308d 3783 fops);
f3c5fe97
WY
3784 if (!ent)
3785 return -ENOMEM;
07b7ddd9 3786
6a9c308d 3787 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
3788}
3789
06c5bf8c 3790static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 3791 {"i915_capabilities", i915_capabilities, 0},
73aa808f 3792 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 3793 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 3794 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 3795 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 3796 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 3797 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 3798 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
3799 {"i915_gem_request", i915_gem_request_info, 0},
3800 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 3801 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 3802 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
3803 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3804 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3805 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 3806 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1 3807 {"i915_rstdby_delays", i915_rstdby_delays, 0},
adb4bd12 3808 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1
JB
3809 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3810 {"i915_inttoext_table", i915_inttoext_table, 0},
3811 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 3812 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 3813 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 3814 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 3815 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 3816 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 3817 {"i915_sr_status", i915_sr_status, 0},
44834a67 3818 {"i915_opregion", i915_opregion, 0},
37811fcc 3819 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 3820 {"i915_context_status", i915_context_status, 0},
6d794d42 3821 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 3822 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 3823 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 3824 {"i915_llc", i915_llc, 0},
e91fd8c6 3825 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 3826 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 3827 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 3828 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 3829 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 3830 {"i915_display_info", i915_display_info, 0},
2017263e 3831};
27c202ad 3832#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 3833
06c5bf8c 3834static const struct i915_debugfs_files {
34b9674c
DV
3835 const char *name;
3836 const struct file_operations *fops;
3837} i915_debugfs_files[] = {
3838 {"i915_wedged", &i915_wedged_fops},
3839 {"i915_max_freq", &i915_max_freq_fops},
3840 {"i915_min_freq", &i915_min_freq_fops},
3841 {"i915_cache_sharing", &i915_cache_sharing_fops},
3842 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
3843 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3844 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
3845 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3846 {"i915_error_state", &i915_error_state_fops},
3847 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 3848 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
3849 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3850 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3851 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
34b9674c
DV
3852};
3853
07144428
DL
3854void intel_display_crc_init(struct drm_device *dev)
3855{
3856 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 3857 enum pipe pipe;
07144428 3858
b378360e
DV
3859 for_each_pipe(pipe) {
3860 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 3861
d538bbdf
DL
3862 pipe_crc->opened = false;
3863 spin_lock_init(&pipe_crc->lock);
07144428
DL
3864 init_waitqueue_head(&pipe_crc->wq);
3865 }
3866}
3867
27c202ad 3868int i915_debugfs_init(struct drm_minor *minor)
2017263e 3869{
34b9674c 3870 int ret, i;
f3cd474b 3871
6d794d42 3872 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
3873 if (ret)
3874 return ret;
6a9c308d 3875
07144428
DL
3876 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3877 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3878 if (ret)
3879 return ret;
3880 }
3881
34b9674c
DV
3882 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3883 ret = i915_debugfs_create(minor->debugfs_root, minor,
3884 i915_debugfs_files[i].name,
3885 i915_debugfs_files[i].fops);
3886 if (ret)
3887 return ret;
3888 }
40633219 3889
27c202ad
BG
3890 return drm_debugfs_create_files(i915_debugfs_list,
3891 I915_DEBUGFS_ENTRIES,
2017263e
BG
3892 minor->debugfs_root, minor);
3893}
3894
27c202ad 3895void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 3896{
34b9674c
DV
3897 int i;
3898
27c202ad
BG
3899 drm_debugfs_remove_files(i915_debugfs_list,
3900 I915_DEBUGFS_ENTRIES, minor);
07144428 3901
6d794d42
BW
3902 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3903 1, minor);
07144428 3904
e309a997 3905 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
3906 struct drm_info_list *info_list =
3907 (struct drm_info_list *)&i915_pipe_crc_data[i];
3908
3909 drm_debugfs_remove_files(info_list, 1, minor);
3910 }
3911
34b9674c
DV
3912 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3913 struct drm_info_list *info_list =
3914 (struct drm_info_list *) i915_debugfs_files[i].fops;
3915
3916 drm_debugfs_remove_files(info_list, 1, minor);
3917 }
2017263e 3918}
This page took 0.606728 seconds and 5 git commands to generate.