drm/i915: Rename intel_context[engine].ringbuf
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885 267 struct drm_device *dev = node->minor->dev;
fac5e23e 268 struct drm_i915_private *dev_priv = to_i915(dev);
6d2b8885 269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
dca33ecc
CW
428 if (ctx->engine[n].ring)
429 per_file_stats(0, ctx->engine[n].ring->obj, data);
15da9565
CW
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
91c8a326 443 mutex_lock(&dev_priv->drm.struct_mutex);
15da9565
CW
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
91c8a326 447 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
15da9565
CW
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
91c8a326 451 mutex_unlock(&dev_priv->drm.struct_mutex);
15da9565
CW
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
fac5e23e 594 struct drm_i915_private *dev_priv = to_i915(dev);
08c18323 595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
4e5359cd
SF
624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
9f25d007 626 struct drm_info_node *node = m->private;
4e5359cd 627 struct drm_device *dev = node->minor->dev;
fac5e23e 628 struct drm_i915_private *dev_priv = to_i915(dev);
4e5359cd 629 struct intel_crtc *crtc;
8a270ebf
DV
630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
4e5359cd 635
d3fcc808 636 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
51cbaf01 639 struct intel_flip_work *work;
4e5359cd 640
5e2d7afc 641 spin_lock_irq(&dev->event_lock);
5a21b665
DV
642 work = crtc->flip_work;
643 if (work == NULL) {
9db4a9c7 644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
645 pipe, plane);
646 } else {
5a21b665
DV
647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
1b7744e7 665 intel_engine_get_seqno(engine),
f69a02c9 666 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
684 }
685 }
5e2d7afc 686 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
687 }
688
8a270ebf
DV
689 mutex_unlock(&dev->struct_mutex);
690
4e5359cd
SF
691 return 0;
692}
693
493018dc
BV
694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
fac5e23e 698 struct drm_i915_private *dev_priv = to_i915(dev);
493018dc 699 struct drm_i915_gem_object *obj;
e2f80391 700 struct intel_engine_cs *engine;
8d9d5744 701 int total = 0;
b4ac5afc 702 int ret, j;
493018dc
BV
703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
b4ac5afc 708 for_each_engine(engine, dev_priv) {
e2f80391 709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
e2f80391 714 &engine->batch_pool.cache_list[j],
8d9d5744
CW
715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 718 engine->name, j, count);
8d9d5744
CW
719
720 list_for_each_entry(obj,
e2f80391 721 &engine->batch_pool.cache_list[j],
8d9d5744
CW
722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
06fbca71 729 }
493018dc
BV
730 }
731
8d9d5744 732 seq_printf(m, "total: %d\n", total);
493018dc
BV
733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
2017263e
BG
739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
fac5e23e 743 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 744 struct intel_engine_cs *engine;
eed29a5b 745 struct drm_i915_gem_request *req;
b4ac5afc 746 int ret, any;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
2017263e 751
2d1070b2 752 any = 0;
b4ac5afc 753 for_each_engine(engine, dev_priv) {
2d1070b2
CW
754 int count;
755
756 count = 0;
e2f80391 757 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
758 count++;
759 if (count == 0)
a2c7f6fd
CW
760 continue;
761
e2f80391
TU
762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
eed29a5b
DV
768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 770 seq_printf(m, " %x @ %d: %s [%d]\n",
04769652 771 req->fence.seqno,
eed29a5b 772 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
c2c347a9 776 }
2d1070b2
CW
777
778 any++;
2017263e 779 }
de227ef0
CW
780 mutex_unlock(&dev->struct_mutex);
781
2d1070b2 782 if (any == 0)
267f0c90 783 seq_puts(m, "No requests\n");
c2c347a9 784
2017263e
BG
785 return 0;
786}
787
b2223497 788static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 789 struct intel_engine_cs *engine)
b2223497 790{
688e6c72
CW
791 struct intel_breadcrumbs *b = &engine->breadcrumbs;
792 struct rb_node *rb;
793
12471ba8 794 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 795 engine->name, intel_engine_get_seqno(engine));
aca34b6e
CW
796 seq_printf(m, "Current user interrupts (%s): %lx\n",
797 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
688e6c72
CW
798
799 spin_lock(&b->lock);
800 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
801 struct intel_wait *w = container_of(rb, typeof(*w), node);
802
803 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
804 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
805 }
806 spin_unlock(&b->lock);
b2223497
CW
807}
808
2017263e
BG
809static int i915_gem_seqno_info(struct seq_file *m, void *data)
810{
9f25d007 811 struct drm_info_node *node = m->private;
2017263e 812 struct drm_device *dev = node->minor->dev;
fac5e23e 813 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 814 struct intel_engine_cs *engine;
b4ac5afc 815 int ret;
de227ef0
CW
816
817 ret = mutex_lock_interruptible(&dev->struct_mutex);
818 if (ret)
819 return ret;
c8c8fb33 820 intel_runtime_pm_get(dev_priv);
2017263e 821
b4ac5afc 822 for_each_engine(engine, dev_priv)
e2f80391 823 i915_ring_seqno_info(m, engine);
de227ef0 824
c8c8fb33 825 intel_runtime_pm_put(dev_priv);
de227ef0
CW
826 mutex_unlock(&dev->struct_mutex);
827
2017263e
BG
828 return 0;
829}
830
831
832static int i915_interrupt_info(struct seq_file *m, void *data)
833{
9f25d007 834 struct drm_info_node *node = m->private;
2017263e 835 struct drm_device *dev = node->minor->dev;
fac5e23e 836 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 837 struct intel_engine_cs *engine;
9db4a9c7 838 int ret, i, pipe;
de227ef0
CW
839
840 ret = mutex_lock_interruptible(&dev->struct_mutex);
841 if (ret)
842 return ret;
c8c8fb33 843 intel_runtime_pm_get(dev_priv);
2017263e 844
74e1ca8c 845 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
846 seq_printf(m, "Master Interrupt Control:\t%08x\n",
847 I915_READ(GEN8_MASTER_IRQ));
848
849 seq_printf(m, "Display IER:\t%08x\n",
850 I915_READ(VLV_IER));
851 seq_printf(m, "Display IIR:\t%08x\n",
852 I915_READ(VLV_IIR));
853 seq_printf(m, "Display IIR_RW:\t%08x\n",
854 I915_READ(VLV_IIR_RW));
855 seq_printf(m, "Display IMR:\t%08x\n",
856 I915_READ(VLV_IMR));
055e393f 857 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
858 seq_printf(m, "Pipe %c stat:\t%08x\n",
859 pipe_name(pipe),
860 I915_READ(PIPESTAT(pipe)));
861
862 seq_printf(m, "Port hotplug:\t%08x\n",
863 I915_READ(PORT_HOTPLUG_EN));
864 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
865 I915_READ(VLV_DPFLIPSTAT));
866 seq_printf(m, "DPINVGTT:\t%08x\n",
867 I915_READ(DPINVGTT));
868
869 for (i = 0; i < 4; i++) {
870 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
871 i, I915_READ(GEN8_GT_IMR(i)));
872 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
873 i, I915_READ(GEN8_GT_IIR(i)));
874 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
875 i, I915_READ(GEN8_GT_IER(i)));
876 }
877
878 seq_printf(m, "PCU interrupt mask:\t%08x\n",
879 I915_READ(GEN8_PCU_IMR));
880 seq_printf(m, "PCU interrupt identity:\t%08x\n",
881 I915_READ(GEN8_PCU_IIR));
882 seq_printf(m, "PCU interrupt enable:\t%08x\n",
883 I915_READ(GEN8_PCU_IER));
884 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
885 seq_printf(m, "Master Interrupt Control:\t%08x\n",
886 I915_READ(GEN8_MASTER_IRQ));
887
888 for (i = 0; i < 4; i++) {
889 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
890 i, I915_READ(GEN8_GT_IMR(i)));
891 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
892 i, I915_READ(GEN8_GT_IIR(i)));
893 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
894 i, I915_READ(GEN8_GT_IER(i)));
895 }
896
055e393f 897 for_each_pipe(dev_priv, pipe) {
e129649b
ID
898 enum intel_display_power_domain power_domain;
899
900 power_domain = POWER_DOMAIN_PIPE(pipe);
901 if (!intel_display_power_get_if_enabled(dev_priv,
902 power_domain)) {
22c59960
PZ
903 seq_printf(m, "Pipe %c power disabled\n",
904 pipe_name(pipe));
905 continue;
906 }
a123f157 907 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
908 pipe_name(pipe),
909 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 910 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
911 pipe_name(pipe),
912 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 913 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
914 pipe_name(pipe),
915 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
916
917 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
918 }
919
920 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
921 I915_READ(GEN8_DE_PORT_IMR));
922 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
923 I915_READ(GEN8_DE_PORT_IIR));
924 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
925 I915_READ(GEN8_DE_PORT_IER));
926
927 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
928 I915_READ(GEN8_DE_MISC_IMR));
929 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
930 I915_READ(GEN8_DE_MISC_IIR));
931 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
932 I915_READ(GEN8_DE_MISC_IER));
933
934 seq_printf(m, "PCU interrupt mask:\t%08x\n",
935 I915_READ(GEN8_PCU_IMR));
936 seq_printf(m, "PCU interrupt identity:\t%08x\n",
937 I915_READ(GEN8_PCU_IIR));
938 seq_printf(m, "PCU interrupt enable:\t%08x\n",
939 I915_READ(GEN8_PCU_IER));
940 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
941 seq_printf(m, "Display IER:\t%08x\n",
942 I915_READ(VLV_IER));
943 seq_printf(m, "Display IIR:\t%08x\n",
944 I915_READ(VLV_IIR));
945 seq_printf(m, "Display IIR_RW:\t%08x\n",
946 I915_READ(VLV_IIR_RW));
947 seq_printf(m, "Display IMR:\t%08x\n",
948 I915_READ(VLV_IMR));
055e393f 949 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
950 seq_printf(m, "Pipe %c stat:\t%08x\n",
951 pipe_name(pipe),
952 I915_READ(PIPESTAT(pipe)));
953
954 seq_printf(m, "Master IER:\t%08x\n",
955 I915_READ(VLV_MASTER_IER));
956
957 seq_printf(m, "Render IER:\t%08x\n",
958 I915_READ(GTIER));
959 seq_printf(m, "Render IIR:\t%08x\n",
960 I915_READ(GTIIR));
961 seq_printf(m, "Render IMR:\t%08x\n",
962 I915_READ(GTIMR));
963
964 seq_printf(m, "PM IER:\t\t%08x\n",
965 I915_READ(GEN6_PMIER));
966 seq_printf(m, "PM IIR:\t\t%08x\n",
967 I915_READ(GEN6_PMIIR));
968 seq_printf(m, "PM IMR:\t\t%08x\n",
969 I915_READ(GEN6_PMIMR));
970
971 seq_printf(m, "Port hotplug:\t%08x\n",
972 I915_READ(PORT_HOTPLUG_EN));
973 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
974 I915_READ(VLV_DPFLIPSTAT));
975 seq_printf(m, "DPINVGTT:\t%08x\n",
976 I915_READ(DPINVGTT));
977
978 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
979 seq_printf(m, "Interrupt enable: %08x\n",
980 I915_READ(IER));
981 seq_printf(m, "Interrupt identity: %08x\n",
982 I915_READ(IIR));
983 seq_printf(m, "Interrupt mask: %08x\n",
984 I915_READ(IMR));
055e393f 985 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
986 seq_printf(m, "Pipe %c stat: %08x\n",
987 pipe_name(pipe),
988 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
989 } else {
990 seq_printf(m, "North Display Interrupt enable: %08x\n",
991 I915_READ(DEIER));
992 seq_printf(m, "North Display Interrupt identity: %08x\n",
993 I915_READ(DEIIR));
994 seq_printf(m, "North Display Interrupt mask: %08x\n",
995 I915_READ(DEIMR));
996 seq_printf(m, "South Display Interrupt enable: %08x\n",
997 I915_READ(SDEIER));
998 seq_printf(m, "South Display Interrupt identity: %08x\n",
999 I915_READ(SDEIIR));
1000 seq_printf(m, "South Display Interrupt mask: %08x\n",
1001 I915_READ(SDEIMR));
1002 seq_printf(m, "Graphics Interrupt enable: %08x\n",
1003 I915_READ(GTIER));
1004 seq_printf(m, "Graphics Interrupt identity: %08x\n",
1005 I915_READ(GTIIR));
1006 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1007 I915_READ(GTIMR));
1008 }
b4ac5afc 1009 for_each_engine(engine, dev_priv) {
a123f157 1010 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1011 seq_printf(m,
1012 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1013 engine->name, I915_READ_IMR(engine));
9862e600 1014 }
e2f80391 1015 i915_ring_seqno_info(m, engine);
9862e600 1016 }
c8c8fb33 1017 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1018 mutex_unlock(&dev->struct_mutex);
1019
2017263e
BG
1020 return 0;
1021}
1022
a6172a80
CW
1023static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1024{
9f25d007 1025 struct drm_info_node *node = m->private;
a6172a80 1026 struct drm_device *dev = node->minor->dev;
fac5e23e 1027 struct drm_i915_private *dev_priv = to_i915(dev);
de227ef0
CW
1028 int i, ret;
1029
1030 ret = mutex_lock_interruptible(&dev->struct_mutex);
1031 if (ret)
1032 return ret;
a6172a80 1033
a6172a80
CW
1034 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1036 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1037
6c085a72
CW
1038 seq_printf(m, "Fence %d, pin count = %d, object = ",
1039 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1040 if (obj == NULL)
267f0c90 1041 seq_puts(m, "unused");
c2c347a9 1042 else
05394f39 1043 describe_obj(m, obj);
267f0c90 1044 seq_putc(m, '\n');
a6172a80
CW
1045 }
1046
05394f39 1047 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1048 return 0;
1049}
1050
2017263e
BG
1051static int i915_hws_info(struct seq_file *m, void *data)
1052{
9f25d007 1053 struct drm_info_node *node = m->private;
2017263e 1054 struct drm_device *dev = node->minor->dev;
fac5e23e 1055 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1056 struct intel_engine_cs *engine;
1a240d4d 1057 const u32 *hws;
4066c0ae
CW
1058 int i;
1059
4a570db5 1060 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1061 hws = engine->status_page.page_addr;
2017263e
BG
1062 if (hws == NULL)
1063 return 0;
1064
1065 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1066 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1067 i * 4,
1068 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1069 }
1070 return 0;
1071}
1072
d5442303
DV
1073static ssize_t
1074i915_error_state_write(struct file *filp,
1075 const char __user *ubuf,
1076 size_t cnt,
1077 loff_t *ppos)
1078{
edc3d884 1079 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1080 struct drm_device *dev = error_priv->dev;
22bcfc6a 1081 int ret;
d5442303
DV
1082
1083 DRM_DEBUG_DRIVER("Resetting error state\n");
1084
22bcfc6a
DV
1085 ret = mutex_lock_interruptible(&dev->struct_mutex);
1086 if (ret)
1087 return ret;
1088
d5442303
DV
1089 i915_destroy_error_state(dev);
1090 mutex_unlock(&dev->struct_mutex);
1091
1092 return cnt;
1093}
1094
1095static int i915_error_state_open(struct inode *inode, struct file *file)
1096{
1097 struct drm_device *dev = inode->i_private;
d5442303 1098 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1099
1100 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1101 if (!error_priv)
1102 return -ENOMEM;
1103
1104 error_priv->dev = dev;
1105
95d5bfb3 1106 i915_error_state_get(dev, error_priv);
d5442303 1107
edc3d884
MK
1108 file->private_data = error_priv;
1109
1110 return 0;
d5442303
DV
1111}
1112
1113static int i915_error_state_release(struct inode *inode, struct file *file)
1114{
edc3d884 1115 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1116
95d5bfb3 1117 i915_error_state_put(error_priv);
d5442303
DV
1118 kfree(error_priv);
1119
edc3d884
MK
1120 return 0;
1121}
1122
4dc955f7
MK
1123static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1124 size_t count, loff_t *pos)
1125{
1126 struct i915_error_state_file_priv *error_priv = file->private_data;
1127 struct drm_i915_error_state_buf error_str;
1128 loff_t tmp_pos = 0;
1129 ssize_t ret_count = 0;
1130 int ret;
1131
0a4cd7c8 1132 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1133 if (ret)
1134 return ret;
edc3d884 1135
fc16b48b 1136 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1137 if (ret)
1138 goto out;
1139
edc3d884
MK
1140 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1141 error_str.buf,
1142 error_str.bytes);
1143
1144 if (ret_count < 0)
1145 ret = ret_count;
1146 else
1147 *pos = error_str.start + ret_count;
1148out:
4dc955f7 1149 i915_error_state_buf_release(&error_str);
edc3d884 1150 return ret ?: ret_count;
d5442303
DV
1151}
1152
1153static const struct file_operations i915_error_state_fops = {
1154 .owner = THIS_MODULE,
1155 .open = i915_error_state_open,
edc3d884 1156 .read = i915_error_state_read,
d5442303
DV
1157 .write = i915_error_state_write,
1158 .llseek = default_llseek,
1159 .release = i915_error_state_release,
1160};
1161
647416f9
KC
1162static int
1163i915_next_seqno_get(void *data, u64 *val)
40633219 1164{
647416f9 1165 struct drm_device *dev = data;
fac5e23e 1166 struct drm_i915_private *dev_priv = to_i915(dev);
40633219
MK
1167 int ret;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
1172
647416f9 1173 *val = dev_priv->next_seqno;
40633219
MK
1174 mutex_unlock(&dev->struct_mutex);
1175
647416f9 1176 return 0;
40633219
MK
1177}
1178
647416f9
KC
1179static int
1180i915_next_seqno_set(void *data, u64 val)
1181{
1182 struct drm_device *dev = data;
40633219
MK
1183 int ret;
1184
40633219
MK
1185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
e94fbaa8 1189 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1190 mutex_unlock(&dev->struct_mutex);
1191
647416f9 1192 return ret;
40633219
MK
1193}
1194
647416f9
KC
1195DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1196 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1197 "0x%llx\n");
40633219 1198
adb4bd12 1199static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1200{
9f25d007 1201 struct drm_info_node *node = m->private;
f97108d1 1202 struct drm_device *dev = node->minor->dev;
fac5e23e 1203 struct drm_i915_private *dev_priv = to_i915(dev);
c8c8fb33
PZ
1204 int ret = 0;
1205
1206 intel_runtime_pm_get(dev_priv);
3b8d8d91
JB
1207
1208 if (IS_GEN5(dev)) {
1209 u16 rgvswctl = I915_READ16(MEMSWCTL);
1210 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1211
1212 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1213 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1214 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1215 MEMSTAT_VID_SHIFT);
1216 seq_printf(m, "Current P-state: %d\n",
1217 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1218 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1219 u32 freq_sts;
1220
1221 mutex_lock(&dev_priv->rps.hw_lock);
1222 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1223 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1224 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1225
1226 seq_printf(m, "actual GPU freq: %d MHz\n",
1227 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1228
1229 seq_printf(m, "current GPU freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1231
1232 seq_printf(m, "max GPU freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1234
1235 seq_printf(m, "min GPU freq: %d MHz\n",
1236 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1237
1238 seq_printf(m, "idle GPU freq: %d MHz\n",
1239 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1240
1241 seq_printf(m,
1242 "efficient (RPe) frequency: %d MHz\n",
1243 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1244 mutex_unlock(&dev_priv->rps.hw_lock);
1245 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1246 u32 rp_state_limits;
1247 u32 gt_perf_status;
1248 u32 rp_state_cap;
0d8f9491 1249 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1250 u32 rpstat, cagf, reqf;
ccab5c82
JB
1251 u32 rpupei, rpcurup, rpprevup;
1252 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1253 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1254 int max_freq;
1255
35040562
BP
1256 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1257 if (IS_BROXTON(dev)) {
1258 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1259 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1260 } else {
1261 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1262 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1263 }
1264
3b8d8d91 1265 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1266 ret = mutex_lock_interruptible(&dev->struct_mutex);
1267 if (ret)
c8c8fb33 1268 goto out;
d1ebd816 1269
59bad947 1270 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1271
8e8c06cd 1272 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1273 if (IS_GEN9(dev))
1274 reqf >>= 23;
1275 else {
1276 reqf &= ~GEN6_TURBO_DISABLE;
1277 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1278 reqf >>= 24;
1279 else
1280 reqf >>= 25;
1281 }
7c59a9c1 1282 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1283
0d8f9491
CW
1284 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1285 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1286 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1287
ccab5c82 1288 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1289 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1290 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1291 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1292 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1293 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1294 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1295 if (IS_GEN9(dev))
1296 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1297 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1298 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1299 else
1300 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1301 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1302
59bad947 1303 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1304 mutex_unlock(&dev->struct_mutex);
1305
9dd3c605
PZ
1306 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1307 pm_ier = I915_READ(GEN6_PMIER);
1308 pm_imr = I915_READ(GEN6_PMIMR);
1309 pm_isr = I915_READ(GEN6_PMISR);
1310 pm_iir = I915_READ(GEN6_PMIIR);
1311 pm_mask = I915_READ(GEN6_PMINTRMSK);
1312 } else {
1313 pm_ier = I915_READ(GEN8_GT_IER(2));
1314 pm_imr = I915_READ(GEN8_GT_IMR(2));
1315 pm_isr = I915_READ(GEN8_GT_ISR(2));
1316 pm_iir = I915_READ(GEN8_GT_IIR(2));
1317 pm_mask = I915_READ(GEN6_PMINTRMSK);
1318 }
0d8f9491 1319 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1320 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1321 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1322 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1323 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1324 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1325 seq_printf(m, "Render p-state VID: %d\n",
1326 gt_perf_status & 0xff);
1327 seq_printf(m, "Render p-state limit: %d\n",
1328 rp_state_limits & 0xff);
0d8f9491
CW
1329 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1330 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1331 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1332 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1333 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1334 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1335 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1336 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1337 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1338 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1339 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1340 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1341 seq_printf(m, "Up threshold: %d%%\n",
1342 dev_priv->rps.up_threshold);
1343
d6cda9c7
AG
1344 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1345 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1346 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1347 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1348 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1349 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1350 seq_printf(m, "Down threshold: %d%%\n",
1351 dev_priv->rps.down_threshold);
3b8d8d91 1352
35040562
BP
1353 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1354 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1355 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1356 GEN9_FREQ_SCALER : 1);
3b8d8d91 1357 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1358 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1359
1360 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1361 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1362 GEN9_FREQ_SCALER : 1);
3b8d8d91 1363 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1364 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1365
35040562
BP
1366 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1367 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1368 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1369 GEN9_FREQ_SCALER : 1);
3b8d8d91 1370 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1371 intel_gpu_freq(dev_priv, max_freq));
31c77388 1372 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1374
d86ed34a
CW
1375 seq_printf(m, "Current freq: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1377 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1378 seq_printf(m, "Idle freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1380 seq_printf(m, "Min freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1382 seq_printf(m, "Boost freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1384 seq_printf(m, "Max freq: %d MHz\n",
1385 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1386 seq_printf(m,
1387 "efficient (RPe) frequency: %d MHz\n",
1388 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1389 } else {
267f0c90 1390 seq_puts(m, "no P-state info available\n");
3b8d8d91 1391 }
f97108d1 1392
1170f28c
MK
1393 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1394 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1395 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1396
c8c8fb33
PZ
1397out:
1398 intel_runtime_pm_put(dev_priv);
1399 return ret;
f97108d1
JB
1400}
1401
f654449a
CW
1402static int i915_hangcheck_info(struct seq_file *m, void *unused)
1403{
1404 struct drm_info_node *node = m->private;
ebbc7546 1405 struct drm_device *dev = node->minor->dev;
fac5e23e 1406 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1407 struct intel_engine_cs *engine;
666796da
TU
1408 u64 acthd[I915_NUM_ENGINES];
1409 u32 seqno[I915_NUM_ENGINES];
61642ff0 1410 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1411 enum intel_engine_id id;
1412 int j;
f654449a
CW
1413
1414 if (!i915.enable_hangcheck) {
1415 seq_printf(m, "Hangcheck disabled\n");
1416 return 0;
1417 }
1418
ebbc7546
MK
1419 intel_runtime_pm_get(dev_priv);
1420
c3232b18 1421 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1422 acthd[id] = intel_ring_get_active_head(engine);
1b7744e7 1423 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1424 }
1425
c033666a 1426 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1427
ebbc7546
MK
1428 intel_runtime_pm_put(dev_priv);
1429
f654449a
CW
1430 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1431 seq_printf(m, "Hangcheck active, fires in %dms\n",
1432 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1433 jiffies));
1434 } else
1435 seq_printf(m, "Hangcheck inactive\n");
1436
c3232b18 1437 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1438 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1439 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1440 engine->hangcheck.seqno,
1441 seqno[id],
1442 engine->last_submitted_seqno);
688e6c72
CW
1443 seq_printf(m, "\twaiters? %d\n",
1444 intel_engine_has_waiter(engine));
aca34b6e 1445 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
12471ba8 1446 engine->hangcheck.user_interrupts,
aca34b6e 1447 READ_ONCE(engine->breadcrumbs.irq_wakeups));
f654449a 1448 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1449 (long long)engine->hangcheck.acthd,
c3232b18 1450 (long long)acthd[id]);
e2f80391
TU
1451 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1452 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1453
e2f80391 1454 if (engine->id == RCS) {
61642ff0
MK
1455 seq_puts(m, "\tinstdone read =");
1456
1457 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1458 seq_printf(m, " 0x%08x", instdone[j]);
1459
1460 seq_puts(m, "\n\tinstdone accu =");
1461
1462 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1463 seq_printf(m, " 0x%08x",
e2f80391 1464 engine->hangcheck.instdone[j]);
61642ff0
MK
1465
1466 seq_puts(m, "\n");
1467 }
f654449a
CW
1468 }
1469
1470 return 0;
1471}
1472
4d85529d 1473static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1474{
9f25d007 1475 struct drm_info_node *node = m->private;
f97108d1 1476 struct drm_device *dev = node->minor->dev;
fac5e23e 1477 struct drm_i915_private *dev_priv = to_i915(dev);
616fdb5a
BW
1478 u32 rgvmodectl, rstdbyctl;
1479 u16 crstandvid;
1480 int ret;
1481
1482 ret = mutex_lock_interruptible(&dev->struct_mutex);
1483 if (ret)
1484 return ret;
c8c8fb33 1485 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1486
1487 rgvmodectl = I915_READ(MEMMODECTL);
1488 rstdbyctl = I915_READ(RSTDBYCTL);
1489 crstandvid = I915_READ16(CRSTANDVID);
1490
c8c8fb33 1491 intel_runtime_pm_put(dev_priv);
616fdb5a 1492 mutex_unlock(&dev->struct_mutex);
f97108d1 1493
742f491d 1494 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1495 seq_printf(m, "Boost freq: %d\n",
1496 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1497 MEMMODE_BOOST_FREQ_SHIFT);
1498 seq_printf(m, "HW control enabled: %s\n",
742f491d 1499 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1500 seq_printf(m, "SW control enabled: %s\n",
742f491d 1501 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1502 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1503 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1504 seq_printf(m, "Starting frequency: P%d\n",
1505 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1506 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1507 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1508 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1509 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1510 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1511 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1512 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1513 seq_puts(m, "Current RS state: ");
88271da3
JB
1514 switch (rstdbyctl & RSX_STATUS_MASK) {
1515 case RSX_STATUS_ON:
267f0c90 1516 seq_puts(m, "on\n");
88271da3
JB
1517 break;
1518 case RSX_STATUS_RC1:
267f0c90 1519 seq_puts(m, "RC1\n");
88271da3
JB
1520 break;
1521 case RSX_STATUS_RC1E:
267f0c90 1522 seq_puts(m, "RC1E\n");
88271da3
JB
1523 break;
1524 case RSX_STATUS_RS1:
267f0c90 1525 seq_puts(m, "RS1\n");
88271da3
JB
1526 break;
1527 case RSX_STATUS_RS2:
267f0c90 1528 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1529 break;
1530 case RSX_STATUS_RS3:
267f0c90 1531 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1532 break;
1533 default:
267f0c90 1534 seq_puts(m, "unknown\n");
88271da3
JB
1535 break;
1536 }
f97108d1
JB
1537
1538 return 0;
1539}
1540
f65367b5 1541static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1542{
b2cff0db
CW
1543 struct drm_info_node *node = m->private;
1544 struct drm_device *dev = node->minor->dev;
fac5e23e 1545 struct drm_i915_private *dev_priv = to_i915(dev);
b2cff0db 1546 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1547
1548 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1549 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1550 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1551 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1552 fw_domain->wake_count);
1553 }
1554 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1555
b2cff0db
CW
1556 return 0;
1557}
1558
1559static int vlv_drpc_info(struct seq_file *m)
1560{
9f25d007 1561 struct drm_info_node *node = m->private;
669ab5aa 1562 struct drm_device *dev = node->minor->dev;
fac5e23e 1563 struct drm_i915_private *dev_priv = to_i915(dev);
6b312cd3 1564 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1565
d46c0517
ID
1566 intel_runtime_pm_get(dev_priv);
1567
6b312cd3 1568 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1569 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1570 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1571
d46c0517
ID
1572 intel_runtime_pm_put(dev_priv);
1573
669ab5aa
D
1574 seq_printf(m, "Video Turbo Mode: %s\n",
1575 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1576 seq_printf(m, "Turbo enabled: %s\n",
1577 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1578 seq_printf(m, "HW control enabled: %s\n",
1579 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1580 seq_printf(m, "SW control enabled: %s\n",
1581 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1582 GEN6_RP_MEDIA_SW_MODE));
1583 seq_printf(m, "RC6 Enabled: %s\n",
1584 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1585 GEN6_RC_CTL_EI_MODE(1))));
1586 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1587 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1588 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1589 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1590
9cc19be5
ID
1591 seq_printf(m, "Render RC6 residency since boot: %u\n",
1592 I915_READ(VLV_GT_RENDER_RC6));
1593 seq_printf(m, "Media RC6 residency since boot: %u\n",
1594 I915_READ(VLV_GT_MEDIA_RC6));
1595
f65367b5 1596 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1597}
1598
4d85529d
BW
1599static int gen6_drpc_info(struct seq_file *m)
1600{
9f25d007 1601 struct drm_info_node *node = m->private;
4d85529d 1602 struct drm_device *dev = node->minor->dev;
fac5e23e 1603 struct drm_i915_private *dev_priv = to_i915(dev);
ecd8faea 1604 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1605 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1606 unsigned forcewake_count;
aee56cff 1607 int count = 0, ret;
4d85529d
BW
1608
1609 ret = mutex_lock_interruptible(&dev->struct_mutex);
1610 if (ret)
1611 return ret;
c8c8fb33 1612 intel_runtime_pm_get(dev_priv);
4d85529d 1613
907b28c5 1614 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1615 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1616 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1617
1618 if (forcewake_count) {
267f0c90
DL
1619 seq_puts(m, "RC information inaccurate because somebody "
1620 "holds a forcewake reference \n");
4d85529d
BW
1621 } else {
1622 /* NB: we cannot use forcewake, else we read the wrong values */
1623 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1624 udelay(10);
1625 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1626 }
1627
75aa3f63 1628 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1629 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1630
1631 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1632 rcctl1 = I915_READ(GEN6_RC_CONTROL);
f2dd7578
AG
1633 if (INTEL_INFO(dev)->gen >= 9) {
1634 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1635 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1636 }
4d85529d 1637 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1638 mutex_lock(&dev_priv->rps.hw_lock);
1639 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1640 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1641
c8c8fb33
PZ
1642 intel_runtime_pm_put(dev_priv);
1643
4d85529d
BW
1644 seq_printf(m, "Video Turbo Mode: %s\n",
1645 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1646 seq_printf(m, "HW control enabled: %s\n",
1647 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1648 seq_printf(m, "SW control enabled: %s\n",
1649 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1650 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1651 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1652 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1653 seq_printf(m, "RC6 Enabled: %s\n",
1654 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
f2dd7578
AG
1655 if (INTEL_INFO(dev)->gen >= 9) {
1656 seq_printf(m, "Render Well Gating Enabled: %s\n",
1657 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1658 seq_printf(m, "Media Well Gating Enabled: %s\n",
1659 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1660 }
4d85529d
BW
1661 seq_printf(m, "Deep RC6 Enabled: %s\n",
1662 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1663 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1664 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1665 seq_puts(m, "Current RC state: ");
4d85529d
BW
1666 switch (gt_core_status & GEN6_RCn_MASK) {
1667 case GEN6_RC0:
1668 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1669 seq_puts(m, "Core Power Down\n");
4d85529d 1670 else
267f0c90 1671 seq_puts(m, "on\n");
4d85529d
BW
1672 break;
1673 case GEN6_RC3:
267f0c90 1674 seq_puts(m, "RC3\n");
4d85529d
BW
1675 break;
1676 case GEN6_RC6:
267f0c90 1677 seq_puts(m, "RC6\n");
4d85529d
BW
1678 break;
1679 case GEN6_RC7:
267f0c90 1680 seq_puts(m, "RC7\n");
4d85529d
BW
1681 break;
1682 default:
267f0c90 1683 seq_puts(m, "Unknown\n");
4d85529d
BW
1684 break;
1685 }
1686
1687 seq_printf(m, "Core Power Down: %s\n",
1688 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
f2dd7578
AG
1689 if (INTEL_INFO(dev)->gen >= 9) {
1690 seq_printf(m, "Render Power Well: %s\n",
1691 (gen9_powergate_status &
1692 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1693 seq_printf(m, "Media Power Well: %s\n",
1694 (gen9_powergate_status &
1695 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1696 }
cce66a28
BW
1697
1698 /* Not exactly sure what this is */
1699 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1700 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1701 seq_printf(m, "RC6 residency since boot: %u\n",
1702 I915_READ(GEN6_GT_GFX_RC6));
1703 seq_printf(m, "RC6+ residency since boot: %u\n",
1704 I915_READ(GEN6_GT_GFX_RC6p));
1705 seq_printf(m, "RC6++ residency since boot: %u\n",
1706 I915_READ(GEN6_GT_GFX_RC6pp));
1707
ecd8faea
BW
1708 seq_printf(m, "RC6 voltage: %dmV\n",
1709 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1710 seq_printf(m, "RC6+ voltage: %dmV\n",
1711 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1712 seq_printf(m, "RC6++ voltage: %dmV\n",
1713 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1714 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1715}
1716
1717static int i915_drpc_info(struct seq_file *m, void *unused)
1718{
9f25d007 1719 struct drm_info_node *node = m->private;
4d85529d
BW
1720 struct drm_device *dev = node->minor->dev;
1721
666a4537 1722 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1723 return vlv_drpc_info(m);
ac66cf4b 1724 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1725 return gen6_drpc_info(m);
1726 else
1727 return ironlake_drpc_info(m);
1728}
1729
9a851789
DV
1730static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1731{
1732 struct drm_info_node *node = m->private;
1733 struct drm_device *dev = node->minor->dev;
fac5e23e 1734 struct drm_i915_private *dev_priv = to_i915(dev);
9a851789
DV
1735
1736 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1737 dev_priv->fb_tracking.busy_bits);
1738
1739 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1740 dev_priv->fb_tracking.flip_bits);
1741
1742 return 0;
1743}
1744
b5e50c3f
JB
1745static int i915_fbc_status(struct seq_file *m, void *unused)
1746{
9f25d007 1747 struct drm_info_node *node = m->private;
b5e50c3f 1748 struct drm_device *dev = node->minor->dev;
fac5e23e 1749 struct drm_i915_private *dev_priv = to_i915(dev);
b5e50c3f 1750
3a77c4c4 1751 if (!HAS_FBC(dev)) {
267f0c90 1752 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1753 return 0;
1754 }
1755
36623ef8 1756 intel_runtime_pm_get(dev_priv);
25ad93fd 1757 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1758
0e631adc 1759 if (intel_fbc_is_active(dev_priv))
267f0c90 1760 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1761 else
1762 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1763 dev_priv->fbc.no_fbc_reason);
36623ef8 1764
31b9df10
PZ
1765 if (INTEL_INFO(dev_priv)->gen >= 7)
1766 seq_printf(m, "Compressing: %s\n",
1767 yesno(I915_READ(FBC_STATUS2) &
1768 FBC_COMPRESSION_MASK));
1769
25ad93fd 1770 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1771 intel_runtime_pm_put(dev_priv);
1772
b5e50c3f
JB
1773 return 0;
1774}
1775
da46f936
RV
1776static int i915_fbc_fc_get(void *data, u64 *val)
1777{
1778 struct drm_device *dev = data;
fac5e23e 1779 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1780
1781 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1782 return -ENODEV;
1783
da46f936 1784 *val = dev_priv->fbc.false_color;
da46f936
RV
1785
1786 return 0;
1787}
1788
1789static int i915_fbc_fc_set(void *data, u64 val)
1790{
1791 struct drm_device *dev = data;
fac5e23e 1792 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1793 u32 reg;
1794
1795 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1796 return -ENODEV;
1797
25ad93fd 1798 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1799
1800 reg = I915_READ(ILK_DPFC_CONTROL);
1801 dev_priv->fbc.false_color = val;
1802
1803 I915_WRITE(ILK_DPFC_CONTROL, val ?
1804 (reg | FBC_CTL_FALSE_COLOR) :
1805 (reg & ~FBC_CTL_FALSE_COLOR));
1806
25ad93fd 1807 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1808 return 0;
1809}
1810
1811DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1812 i915_fbc_fc_get, i915_fbc_fc_set,
1813 "%llu\n");
1814
92d44621
PZ
1815static int i915_ips_status(struct seq_file *m, void *unused)
1816{
9f25d007 1817 struct drm_info_node *node = m->private;
92d44621 1818 struct drm_device *dev = node->minor->dev;
fac5e23e 1819 struct drm_i915_private *dev_priv = to_i915(dev);
92d44621 1820
f5adf94e 1821 if (!HAS_IPS(dev)) {
92d44621
PZ
1822 seq_puts(m, "not supported\n");
1823 return 0;
1824 }
1825
36623ef8
PZ
1826 intel_runtime_pm_get(dev_priv);
1827
0eaa53f0
RV
1828 seq_printf(m, "Enabled by kernel parameter: %s\n",
1829 yesno(i915.enable_ips));
1830
1831 if (INTEL_INFO(dev)->gen >= 8) {
1832 seq_puts(m, "Currently: unknown\n");
1833 } else {
1834 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1835 seq_puts(m, "Currently: enabled\n");
1836 else
1837 seq_puts(m, "Currently: disabled\n");
1838 }
92d44621 1839
36623ef8
PZ
1840 intel_runtime_pm_put(dev_priv);
1841
92d44621
PZ
1842 return 0;
1843}
1844
4a9bef37
JB
1845static int i915_sr_status(struct seq_file *m, void *unused)
1846{
9f25d007 1847 struct drm_info_node *node = m->private;
4a9bef37 1848 struct drm_device *dev = node->minor->dev;
fac5e23e 1849 struct drm_i915_private *dev_priv = to_i915(dev);
4a9bef37
JB
1850 bool sr_enabled = false;
1851
36623ef8
PZ
1852 intel_runtime_pm_get(dev_priv);
1853
1398261a 1854 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1855 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1856 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1857 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1858 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1859 else if (IS_I915GM(dev))
1860 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1861 else if (IS_PINEVIEW(dev))
1862 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1863 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1864 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1865
36623ef8
PZ
1866 intel_runtime_pm_put(dev_priv);
1867
5ba2aaaa
CW
1868 seq_printf(m, "self-refresh: %s\n",
1869 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1870
1871 return 0;
1872}
1873
7648fa99
JB
1874static int i915_emon_status(struct seq_file *m, void *unused)
1875{
9f25d007 1876 struct drm_info_node *node = m->private;
7648fa99 1877 struct drm_device *dev = node->minor->dev;
fac5e23e 1878 struct drm_i915_private *dev_priv = to_i915(dev);
7648fa99 1879 unsigned long temp, chipset, gfx;
de227ef0
CW
1880 int ret;
1881
582be6b4
CW
1882 if (!IS_GEN5(dev))
1883 return -ENODEV;
1884
de227ef0
CW
1885 ret = mutex_lock_interruptible(&dev->struct_mutex);
1886 if (ret)
1887 return ret;
7648fa99
JB
1888
1889 temp = i915_mch_val(dev_priv);
1890 chipset = i915_chipset_val(dev_priv);
1891 gfx = i915_gfx_val(dev_priv);
de227ef0 1892 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1893
1894 seq_printf(m, "GMCH temp: %ld\n", temp);
1895 seq_printf(m, "Chipset power: %ld\n", chipset);
1896 seq_printf(m, "GFX power: %ld\n", gfx);
1897 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1898
1899 return 0;
1900}
1901
23b2f8bb
JB
1902static int i915_ring_freq_table(struct seq_file *m, void *unused)
1903{
9f25d007 1904 struct drm_info_node *node = m->private;
23b2f8bb 1905 struct drm_device *dev = node->minor->dev;
fac5e23e 1906 struct drm_i915_private *dev_priv = to_i915(dev);
5bfa0199 1907 int ret = 0;
23b2f8bb 1908 int gpu_freq, ia_freq;
f936ec34 1909 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1910
97d3308a 1911 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1912 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1913 return 0;
1914 }
1915
5bfa0199
PZ
1916 intel_runtime_pm_get(dev_priv);
1917
4fc688ce 1918 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1919 if (ret)
5bfa0199 1920 goto out;
23b2f8bb 1921
ef11bdb3 1922 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1923 /* Convert GT frequency to 50 HZ units */
1924 min_gpu_freq =
1925 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1926 max_gpu_freq =
1927 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1928 } else {
1929 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1930 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1931 }
1932
267f0c90 1933 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1934
f936ec34 1935 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1936 ia_freq = gpu_freq;
1937 sandybridge_pcode_read(dev_priv,
1938 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1939 &ia_freq);
3ebecd07 1940 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1941 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1942 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1943 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1944 ((ia_freq >> 0) & 0xff) * 100,
1945 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1946 }
1947
4fc688ce 1948 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1949
5bfa0199
PZ
1950out:
1951 intel_runtime_pm_put(dev_priv);
1952 return ret;
23b2f8bb
JB
1953}
1954
44834a67
CW
1955static int i915_opregion(struct seq_file *m, void *unused)
1956{
9f25d007 1957 struct drm_info_node *node = m->private;
44834a67 1958 struct drm_device *dev = node->minor->dev;
fac5e23e 1959 struct drm_i915_private *dev_priv = to_i915(dev);
44834a67
CW
1960 struct intel_opregion *opregion = &dev_priv->opregion;
1961 int ret;
1962
1963 ret = mutex_lock_interruptible(&dev->struct_mutex);
1964 if (ret)
0d38f009 1965 goto out;
44834a67 1966
2455a8e4
JN
1967 if (opregion->header)
1968 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1969
1970 mutex_unlock(&dev->struct_mutex);
1971
0d38f009 1972out:
44834a67
CW
1973 return 0;
1974}
1975
ada8f955
JN
1976static int i915_vbt(struct seq_file *m, void *unused)
1977{
1978 struct drm_info_node *node = m->private;
1979 struct drm_device *dev = node->minor->dev;
fac5e23e 1980 struct drm_i915_private *dev_priv = to_i915(dev);
ada8f955
JN
1981 struct intel_opregion *opregion = &dev_priv->opregion;
1982
1983 if (opregion->vbt)
1984 seq_write(m, opregion->vbt, opregion->vbt_size);
1985
1986 return 0;
1987}
1988
37811fcc
CW
1989static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1990{
9f25d007 1991 struct drm_info_node *node = m->private;
37811fcc 1992 struct drm_device *dev = node->minor->dev;
b13b8402 1993 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1994 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1995 int ret;
1996
1997 ret = mutex_lock_interruptible(&dev->struct_mutex);
1998 if (ret)
1999 return ret;
37811fcc 2000
0695726e 2001#ifdef CONFIG_DRM_FBDEV_EMULATION
25bcce94
CW
2002 if (to_i915(dev)->fbdev) {
2003 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
2004
2005 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
2006 fbdev_fb->base.width,
2007 fbdev_fb->base.height,
2008 fbdev_fb->base.depth,
2009 fbdev_fb->base.bits_per_pixel,
2010 fbdev_fb->base.modifier[0],
2011 drm_framebuffer_read_refcount(&fbdev_fb->base));
2012 describe_obj(m, fbdev_fb->obj);
2013 seq_putc(m, '\n');
2014 }
4520f53a 2015#endif
37811fcc 2016
4b096ac1 2017 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 2018 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
2019 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2020 if (fb == fbdev_fb)
37811fcc
CW
2021 continue;
2022
c1ca506d 2023 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2024 fb->base.width,
2025 fb->base.height,
2026 fb->base.depth,
623f9783 2027 fb->base.bits_per_pixel,
c1ca506d 2028 fb->base.modifier[0],
747a598f 2029 drm_framebuffer_read_refcount(&fb->base));
05394f39 2030 describe_obj(m, fb->obj);
267f0c90 2031 seq_putc(m, '\n');
37811fcc 2032 }
4b096ac1 2033 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2034 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2035
2036 return 0;
2037}
2038
c9fe99bd
OM
2039static void describe_ctx_ringbuf(struct seq_file *m,
2040 struct intel_ringbuffer *ringbuf)
2041{
2042 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2043 ringbuf->space, ringbuf->head, ringbuf->tail,
2044 ringbuf->last_retired_head);
2045}
2046
e76d3630
BW
2047static int i915_context_status(struct seq_file *m, void *unused)
2048{
9f25d007 2049 struct drm_info_node *node = m->private;
e76d3630 2050 struct drm_device *dev = node->minor->dev;
fac5e23e 2051 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2052 struct intel_engine_cs *engine;
e2efd130 2053 struct i915_gem_context *ctx;
c3232b18 2054 int ret;
e76d3630 2055
f3d28878 2056 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2057 if (ret)
2058 return ret;
2059
a33afea5 2060 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2061 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2062 if (IS_ERR(ctx->file_priv)) {
2063 seq_puts(m, "(deleted) ");
2064 } else if (ctx->file_priv) {
2065 struct pid *pid = ctx->file_priv->file->pid;
2066 struct task_struct *task;
2067
2068 task = get_pid_task(pid, PIDTYPE_PID);
2069 if (task) {
2070 seq_printf(m, "(%s [%d]) ",
2071 task->comm, task->pid);
2072 put_task_struct(task);
2073 }
2074 } else {
2075 seq_puts(m, "(kernel) ");
2076 }
2077
bca44d80
CW
2078 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2079 seq_putc(m, '\n');
c9fe99bd 2080
bca44d80
CW
2081 for_each_engine(engine, dev_priv) {
2082 struct intel_context *ce = &ctx->engine[engine->id];
2083
2084 seq_printf(m, "%s: ", engine->name);
2085 seq_putc(m, ce->initialised ? 'I' : 'i');
2086 if (ce->state)
2087 describe_obj(m, ce->state);
dca33ecc
CW
2088 if (ce->ring)
2089 describe_ctx_ringbuf(m, ce->ring);
c9fe99bd 2090 seq_putc(m, '\n');
c9fe99bd 2091 }
a33afea5 2092
a33afea5 2093 seq_putc(m, '\n');
a168c293
BW
2094 }
2095
f3d28878 2096 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2097
2098 return 0;
2099}
2100
064ca1d2 2101static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2102 struct i915_gem_context *ctx,
0bc40be8 2103 struct intel_engine_cs *engine)
064ca1d2 2104{
bca44d80 2105 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2106 struct page *page;
2107 uint32_t *reg_state;
2108 int j;
2109 unsigned long ggtt_offset = 0;
2110
7069b144
CW
2111 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2112
064ca1d2 2113 if (ctx_obj == NULL) {
7069b144 2114 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2115 return;
2116 }
2117
064ca1d2
TD
2118 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2119 seq_puts(m, "\tNot bound in GGTT\n");
2120 else
2121 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2122
2123 if (i915_gem_object_get_pages(ctx_obj)) {
2124 seq_puts(m, "\tFailed to get pages for context object\n");
2125 return;
2126 }
2127
d1675198 2128 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2129 if (!WARN_ON(page == NULL)) {
2130 reg_state = kmap_atomic(page);
2131
2132 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2133 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2134 ggtt_offset + 4096 + (j * 4),
2135 reg_state[j], reg_state[j + 1],
2136 reg_state[j + 2], reg_state[j + 3]);
2137 }
2138 kunmap_atomic(reg_state);
2139 }
2140
2141 seq_putc(m, '\n');
2142}
2143
c0ab1ae9
BW
2144static int i915_dump_lrc(struct seq_file *m, void *unused)
2145{
2146 struct drm_info_node *node = (struct drm_info_node *) m->private;
2147 struct drm_device *dev = node->minor->dev;
fac5e23e 2148 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2149 struct intel_engine_cs *engine;
e2efd130 2150 struct i915_gem_context *ctx;
b4ac5afc 2151 int ret;
c0ab1ae9
BW
2152
2153 if (!i915.enable_execlists) {
2154 seq_printf(m, "Logical Ring Contexts are disabled\n");
2155 return 0;
2156 }
2157
2158 ret = mutex_lock_interruptible(&dev->struct_mutex);
2159 if (ret)
2160 return ret;
2161
e28e404c 2162 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2163 for_each_engine(engine, dev_priv)
2164 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2165
2166 mutex_unlock(&dev->struct_mutex);
2167
2168 return 0;
2169}
2170
4ba70e44
OM
2171static int i915_execlists(struct seq_file *m, void *data)
2172{
2173 struct drm_info_node *node = (struct drm_info_node *)m->private;
2174 struct drm_device *dev = node->minor->dev;
fac5e23e 2175 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2176 struct intel_engine_cs *engine;
4ba70e44
OM
2177 u32 status_pointer;
2178 u8 read_pointer;
2179 u8 write_pointer;
2180 u32 status;
2181 u32 ctx_id;
2182 struct list_head *cursor;
b4ac5afc 2183 int i, ret;
4ba70e44
OM
2184
2185 if (!i915.enable_execlists) {
2186 seq_puts(m, "Logical Ring Contexts are disabled\n");
2187 return 0;
2188 }
2189
2190 ret = mutex_lock_interruptible(&dev->struct_mutex);
2191 if (ret)
2192 return ret;
2193
fc0412ec
MT
2194 intel_runtime_pm_get(dev_priv);
2195
b4ac5afc 2196 for_each_engine(engine, dev_priv) {
6d3d8274 2197 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2198 int count = 0;
4ba70e44 2199
e2f80391 2200 seq_printf(m, "%s\n", engine->name);
4ba70e44 2201
e2f80391
TU
2202 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2203 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2204 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2205 status, ctx_id);
2206
e2f80391 2207 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2208 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2209
e2f80391 2210 read_pointer = engine->next_context_status_buffer;
5590a5f0 2211 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2212 if (read_pointer > write_pointer)
5590a5f0 2213 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2214 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2215 read_pointer, write_pointer);
2216
5590a5f0 2217 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2218 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2219 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2220
2221 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2222 i, status, ctx_id);
2223 }
2224
27af5eea 2225 spin_lock_bh(&engine->execlist_lock);
e2f80391 2226 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2227 count++;
e2f80391
TU
2228 head_req = list_first_entry_or_null(&engine->execlist_queue,
2229 struct drm_i915_gem_request,
2230 execlist_link);
27af5eea 2231 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2232
2233 seq_printf(m, "\t%d requests in queue\n", count);
2234 if (head_req) {
7069b144
CW
2235 seq_printf(m, "\tHead request context: %u\n",
2236 head_req->ctx->hw_id);
4ba70e44 2237 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2238 head_req->tail);
4ba70e44
OM
2239 }
2240
2241 seq_putc(m, '\n');
2242 }
2243
fc0412ec 2244 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2245 mutex_unlock(&dev->struct_mutex);
2246
2247 return 0;
2248}
2249
ea16a3cd
DV
2250static const char *swizzle_string(unsigned swizzle)
2251{
aee56cff 2252 switch (swizzle) {
ea16a3cd
DV
2253 case I915_BIT_6_SWIZZLE_NONE:
2254 return "none";
2255 case I915_BIT_6_SWIZZLE_9:
2256 return "bit9";
2257 case I915_BIT_6_SWIZZLE_9_10:
2258 return "bit9/bit10";
2259 case I915_BIT_6_SWIZZLE_9_11:
2260 return "bit9/bit11";
2261 case I915_BIT_6_SWIZZLE_9_10_11:
2262 return "bit9/bit10/bit11";
2263 case I915_BIT_6_SWIZZLE_9_17:
2264 return "bit9/bit17";
2265 case I915_BIT_6_SWIZZLE_9_10_17:
2266 return "bit9/bit10/bit17";
2267 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2268 return "unknown";
ea16a3cd
DV
2269 }
2270
2271 return "bug";
2272}
2273
2274static int i915_swizzle_info(struct seq_file *m, void *data)
2275{
9f25d007 2276 struct drm_info_node *node = m->private;
ea16a3cd 2277 struct drm_device *dev = node->minor->dev;
fac5e23e 2278 struct drm_i915_private *dev_priv = to_i915(dev);
22bcfc6a
DV
2279 int ret;
2280
2281 ret = mutex_lock_interruptible(&dev->struct_mutex);
2282 if (ret)
2283 return ret;
c8c8fb33 2284 intel_runtime_pm_get(dev_priv);
ea16a3cd 2285
ea16a3cd
DV
2286 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2287 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2288 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2289 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2290
2291 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2292 seq_printf(m, "DDC = 0x%08x\n",
2293 I915_READ(DCC));
656bfa3a
DV
2294 seq_printf(m, "DDC2 = 0x%08x\n",
2295 I915_READ(DCC2));
ea16a3cd
DV
2296 seq_printf(m, "C0DRB3 = 0x%04x\n",
2297 I915_READ16(C0DRB3));
2298 seq_printf(m, "C1DRB3 = 0x%04x\n",
2299 I915_READ16(C1DRB3));
9d3203e1 2300 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2301 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2302 I915_READ(MAD_DIMM_C0));
2303 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2304 I915_READ(MAD_DIMM_C1));
2305 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2306 I915_READ(MAD_DIMM_C2));
2307 seq_printf(m, "TILECTL = 0x%08x\n",
2308 I915_READ(TILECTL));
5907f5fb 2309 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2310 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2311 I915_READ(GAMTARBMODE));
2312 else
2313 seq_printf(m, "ARB_MODE = 0x%08x\n",
2314 I915_READ(ARB_MODE));
3fa7d235
DV
2315 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2316 I915_READ(DISP_ARB_CTL));
ea16a3cd 2317 }
656bfa3a
DV
2318
2319 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2320 seq_puts(m, "L-shaped memory detected\n");
2321
c8c8fb33 2322 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2323 mutex_unlock(&dev->struct_mutex);
2324
2325 return 0;
2326}
2327
1c60fef5
BW
2328static int per_file_ctx(int id, void *ptr, void *data)
2329{
e2efd130 2330 struct i915_gem_context *ctx = ptr;
1c60fef5 2331 struct seq_file *m = data;
ae6c4806
DV
2332 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2333
2334 if (!ppgtt) {
2335 seq_printf(m, " no ppgtt for context %d\n",
2336 ctx->user_handle);
2337 return 0;
2338 }
1c60fef5 2339
f83d6518
OM
2340 if (i915_gem_context_is_default(ctx))
2341 seq_puts(m, " default context:\n");
2342 else
821d66dd 2343 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2344 ppgtt->debug_dump(ppgtt, m);
2345
2346 return 0;
2347}
2348
77df6772 2349static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2350{
fac5e23e 2351 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2352 struct intel_engine_cs *engine;
77df6772 2353 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2354 int i;
3cf17fc5 2355
77df6772
BW
2356 if (!ppgtt)
2357 return;
2358
b4ac5afc 2359 for_each_engine(engine, dev_priv) {
e2f80391 2360 seq_printf(m, "%s\n", engine->name);
77df6772 2361 for (i = 0; i < 4; i++) {
e2f80391 2362 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2363 pdp <<= 32;
e2f80391 2364 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2365 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2366 }
2367 }
2368}
2369
2370static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2371{
fac5e23e 2372 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2373 struct intel_engine_cs *engine;
3cf17fc5 2374
7e22dbbb 2375 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2376 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2377
b4ac5afc 2378 for_each_engine(engine, dev_priv) {
e2f80391 2379 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2380 if (IS_GEN7(dev_priv))
e2f80391
TU
2381 seq_printf(m, "GFX_MODE: 0x%08x\n",
2382 I915_READ(RING_MODE_GEN7(engine)));
2383 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2384 I915_READ(RING_PP_DIR_BASE(engine)));
2385 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2386 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2387 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2388 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2389 }
2390 if (dev_priv->mm.aliasing_ppgtt) {
2391 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2392
267f0c90 2393 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2394 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2395
87d60b63 2396 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2397 }
1c60fef5 2398
3cf17fc5 2399 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2400}
2401
2402static int i915_ppgtt_info(struct seq_file *m, void *data)
2403{
9f25d007 2404 struct drm_info_node *node = m->private;
77df6772 2405 struct drm_device *dev = node->minor->dev;
fac5e23e 2406 struct drm_i915_private *dev_priv = to_i915(dev);
ea91e401 2407 struct drm_file *file;
77df6772
BW
2408
2409 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2410 if (ret)
2411 return ret;
c8c8fb33 2412 intel_runtime_pm_get(dev_priv);
77df6772
BW
2413
2414 if (INTEL_INFO(dev)->gen >= 8)
2415 gen8_ppgtt_info(m, dev);
2416 else if (INTEL_INFO(dev)->gen >= 6)
2417 gen6_ppgtt_info(m, dev);
2418
1d2ac403 2419 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2420 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2421 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2422 struct task_struct *task;
ea91e401 2423
7cb5dff8 2424 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2425 if (!task) {
2426 ret = -ESRCH;
b0212486 2427 goto out_unlock;
06812760 2428 }
7cb5dff8
GT
2429 seq_printf(m, "\nproc: %s\n", task->comm);
2430 put_task_struct(task);
ea91e401
MT
2431 idr_for_each(&file_priv->context_idr, per_file_ctx,
2432 (void *)(unsigned long)m);
2433 }
b0212486 2434out_unlock:
1d2ac403 2435 mutex_unlock(&dev->filelist_mutex);
ea91e401 2436
c8c8fb33 2437 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2438 mutex_unlock(&dev->struct_mutex);
2439
06812760 2440 return ret;
3cf17fc5
DV
2441}
2442
f5a4c67d
CW
2443static int count_irq_waiters(struct drm_i915_private *i915)
2444{
e2f80391 2445 struct intel_engine_cs *engine;
f5a4c67d 2446 int count = 0;
f5a4c67d 2447
b4ac5afc 2448 for_each_engine(engine, i915)
688e6c72 2449 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2450
2451 return count;
2452}
2453
1854d5ca
CW
2454static int i915_rps_boost_info(struct seq_file *m, void *data)
2455{
2456 struct drm_info_node *node = m->private;
2457 struct drm_device *dev = node->minor->dev;
fac5e23e 2458 struct drm_i915_private *dev_priv = to_i915(dev);
1854d5ca 2459 struct drm_file *file;
1854d5ca 2460
f5a4c67d 2461 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2462 seq_printf(m, "GPU busy? %s [%x]\n",
2463 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d
CW
2464 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2465 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2466 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2467 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2468 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2469 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2470 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2471
2472 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2473 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2474 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2475 struct drm_i915_file_private *file_priv = file->driver_priv;
2476 struct task_struct *task;
2477
2478 rcu_read_lock();
2479 task = pid_task(file->pid, PIDTYPE_PID);
2480 seq_printf(m, "%s [%d]: %d boosts%s\n",
2481 task ? task->comm : "<unknown>",
2482 task ? task->pid : -1,
2e1b8730
CW
2483 file_priv->rps.boosts,
2484 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2485 rcu_read_unlock();
2486 }
197be2ae 2487 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2488 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2489 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2490
8d3afd7d 2491 return 0;
1854d5ca
CW
2492}
2493
63573eb7
BW
2494static int i915_llc(struct seq_file *m, void *data)
2495{
9f25d007 2496 struct drm_info_node *node = m->private;
63573eb7 2497 struct drm_device *dev = node->minor->dev;
fac5e23e 2498 struct drm_i915_private *dev_priv = to_i915(dev);
3accaf7e 2499 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2500
63573eb7 2501 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2502 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2503 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2504
2505 return 0;
2506}
2507
fdf5d357
AD
2508static int i915_guc_load_status_info(struct seq_file *m, void *data)
2509{
2510 struct drm_info_node *node = m->private;
fac5e23e 2511 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
fdf5d357
AD
2512 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2513 u32 tmp, i;
2514
2d1fe073 2515 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2516 return 0;
2517
2518 seq_printf(m, "GuC firmware status:\n");
2519 seq_printf(m, "\tpath: %s\n",
2520 guc_fw->guc_fw_path);
2521 seq_printf(m, "\tfetch: %s\n",
2522 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2523 seq_printf(m, "\tload: %s\n",
2524 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2525 seq_printf(m, "\tversion wanted: %d.%d\n",
2526 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2527 seq_printf(m, "\tversion found: %d.%d\n",
2528 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2529 seq_printf(m, "\theader: offset is %d; size = %d\n",
2530 guc_fw->header_offset, guc_fw->header_size);
2531 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2532 guc_fw->ucode_offset, guc_fw->ucode_size);
2533 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2534 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2535
2536 tmp = I915_READ(GUC_STATUS);
2537
2538 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2539 seq_printf(m, "\tBootrom status = 0x%x\n",
2540 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2541 seq_printf(m, "\tuKernel status = 0x%x\n",
2542 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2543 seq_printf(m, "\tMIA Core status = 0x%x\n",
2544 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2545 seq_puts(m, "\nScratch registers:\n");
2546 for (i = 0; i < 16; i++)
2547 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2548
2549 return 0;
2550}
2551
8b417c26
DG
2552static void i915_guc_client_info(struct seq_file *m,
2553 struct drm_i915_private *dev_priv,
2554 struct i915_guc_client *client)
2555{
e2f80391 2556 struct intel_engine_cs *engine;
8b417c26 2557 uint64_t tot = 0;
8b417c26
DG
2558
2559 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2560 client->priority, client->ctx_index, client->proc_desc_offset);
2561 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2562 client->doorbell_id, client->doorbell_offset, client->cookie);
2563 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2564 client->wq_size, client->wq_offset, client->wq_tail);
2565
551aaecd 2566 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2567 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2568 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2569 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2570
b4ac5afc 2571 for_each_engine(engine, dev_priv) {
8b417c26 2572 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2573 client->submissions[engine->id],
e2f80391 2574 engine->name);
0b63bb14 2575 tot += client->submissions[engine->id];
8b417c26
DG
2576 }
2577 seq_printf(m, "\tTotal: %llu\n", tot);
2578}
2579
2580static int i915_guc_info(struct seq_file *m, void *data)
2581{
2582 struct drm_info_node *node = m->private;
2583 struct drm_device *dev = node->minor->dev;
fac5e23e 2584 struct drm_i915_private *dev_priv = to_i915(dev);
8b417c26 2585 struct intel_guc guc;
0a0b457f 2586 struct i915_guc_client client = {};
e2f80391 2587 struct intel_engine_cs *engine;
8b417c26
DG
2588 u64 total = 0;
2589
2d1fe073 2590 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2591 return 0;
2592
5a843307
AD
2593 if (mutex_lock_interruptible(&dev->struct_mutex))
2594 return 0;
2595
8b417c26 2596 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2597 guc = dev_priv->guc;
5a843307 2598 if (guc.execbuf_client)
8b417c26 2599 client = *guc.execbuf_client;
5a843307
AD
2600
2601 mutex_unlock(&dev->struct_mutex);
8b417c26 2602
9636f6db
DG
2603 seq_printf(m, "Doorbell map:\n");
2604 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2605 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2606
8b417c26
DG
2607 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2608 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2609 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2610 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2611 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2612
2613 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2614 for_each_engine(engine, dev_priv) {
397097b0 2615 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2616 engine->name, guc.submissions[engine->id],
2617 guc.last_seqno[engine->id]);
2618 total += guc.submissions[engine->id];
8b417c26
DG
2619 }
2620 seq_printf(m, "\t%s: %llu\n", "Total", total);
2621
2622 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2623 i915_guc_client_info(m, dev_priv, &client);
2624
2625 /* Add more as required ... */
2626
2627 return 0;
2628}
2629
4c7e77fc
AD
2630static int i915_guc_log_dump(struct seq_file *m, void *data)
2631{
2632 struct drm_info_node *node = m->private;
2633 struct drm_device *dev = node->minor->dev;
fac5e23e 2634 struct drm_i915_private *dev_priv = to_i915(dev);
4c7e77fc
AD
2635 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2636 u32 *log;
2637 int i = 0, pg;
2638
2639 if (!log_obj)
2640 return 0;
2641
2642 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2643 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2644
2645 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2646 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2647 *(log + i), *(log + i + 1),
2648 *(log + i + 2), *(log + i + 3));
2649
2650 kunmap_atomic(log);
2651 }
2652
2653 seq_putc(m, '\n');
2654
2655 return 0;
2656}
2657
e91fd8c6
RV
2658static int i915_edp_psr_status(struct seq_file *m, void *data)
2659{
2660 struct drm_info_node *node = m->private;
2661 struct drm_device *dev = node->minor->dev;
fac5e23e 2662 struct drm_i915_private *dev_priv = to_i915(dev);
a031d709 2663 u32 psrperf = 0;
a6cbdb8e
RV
2664 u32 stat[3];
2665 enum pipe pipe;
a031d709 2666 bool enabled = false;
e91fd8c6 2667
3553a8ea
DL
2668 if (!HAS_PSR(dev)) {
2669 seq_puts(m, "PSR not supported\n");
2670 return 0;
2671 }
2672
c8c8fb33
PZ
2673 intel_runtime_pm_get(dev_priv);
2674
fa128fa6 2675 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2676 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2677 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2678 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2679 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2680 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2681 dev_priv->psr.busy_frontbuffer_bits);
2682 seq_printf(m, "Re-enable work scheduled: %s\n",
2683 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2684
3553a8ea 2685 if (HAS_DDI(dev))
443a389f 2686 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2687 else {
2688 for_each_pipe(dev_priv, pipe) {
2689 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2690 VLV_EDP_PSR_CURR_STATE_MASK;
2691 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2692 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2693 enabled = true;
a6cbdb8e
RV
2694 }
2695 }
60e5ffe3
RV
2696
2697 seq_printf(m, "Main link in standby mode: %s\n",
2698 yesno(dev_priv->psr.link_standby));
2699
a6cbdb8e
RV
2700 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2701
2702 if (!HAS_DDI(dev))
2703 for_each_pipe(dev_priv, pipe) {
2704 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2705 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2706 seq_printf(m, " pipe %c", pipe_name(pipe));
2707 }
2708 seq_puts(m, "\n");
e91fd8c6 2709
05eec3c2
RV
2710 /*
2711 * VLV/CHV PSR has no kind of performance counter
2712 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2713 */
2714 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2715 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2716 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2717
2718 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2719 }
fa128fa6 2720 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2721
c8c8fb33 2722 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2723 return 0;
2724}
2725
d2e216d0
RV
2726static int i915_sink_crc(struct seq_file *m, void *data)
2727{
2728 struct drm_info_node *node = m->private;
2729 struct drm_device *dev = node->minor->dev;
d2e216d0
RV
2730 struct intel_connector *connector;
2731 struct intel_dp *intel_dp = NULL;
2732 int ret;
2733 u8 crc[6];
2734
2735 drm_modeset_lock_all(dev);
aca5e361 2736 for_each_intel_connector(dev, connector) {
26c17cf6 2737 struct drm_crtc *crtc;
d2e216d0 2738
26c17cf6 2739 if (!connector->base.state->best_encoder)
d2e216d0
RV
2740 continue;
2741
26c17cf6
ML
2742 crtc = connector->base.state->crtc;
2743 if (!crtc->state->active)
b6ae3c7c
PZ
2744 continue;
2745
26c17cf6 2746 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2747 continue;
2748
26c17cf6 2749 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2750
2751 ret = intel_dp_sink_crc(intel_dp, crc);
2752 if (ret)
2753 goto out;
2754
2755 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2756 crc[0], crc[1], crc[2],
2757 crc[3], crc[4], crc[5]);
2758 goto out;
2759 }
2760 ret = -ENODEV;
2761out:
2762 drm_modeset_unlock_all(dev);
2763 return ret;
2764}
2765
ec013e7f
JB
2766static int i915_energy_uJ(struct seq_file *m, void *data)
2767{
2768 struct drm_info_node *node = m->private;
2769 struct drm_device *dev = node->minor->dev;
fac5e23e 2770 struct drm_i915_private *dev_priv = to_i915(dev);
ec013e7f
JB
2771 u64 power;
2772 u32 units;
2773
2774 if (INTEL_INFO(dev)->gen < 6)
2775 return -ENODEV;
2776
36623ef8
PZ
2777 intel_runtime_pm_get(dev_priv);
2778
ec013e7f
JB
2779 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2780 power = (power & 0x1f00) >> 8;
2781 units = 1000000 / (1 << power); /* convert to uJ */
2782 power = I915_READ(MCH_SECP_NRG_STTS);
2783 power *= units;
2784
36623ef8
PZ
2785 intel_runtime_pm_put(dev_priv);
2786
ec013e7f 2787 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2788
2789 return 0;
2790}
2791
6455c870 2792static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2793{
9f25d007 2794 struct drm_info_node *node = m->private;
371db66a 2795 struct drm_device *dev = node->minor->dev;
fac5e23e 2796 struct drm_i915_private *dev_priv = to_i915(dev);
371db66a 2797
a156e64d
CW
2798 if (!HAS_RUNTIME_PM(dev_priv))
2799 seq_puts(m, "Runtime power management not supported\n");
371db66a 2800
67d97da3 2801 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2802 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2803 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2804#ifdef CONFIG_PM
a6aaec8b
DL
2805 seq_printf(m, "Usage count: %d\n",
2806 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2807#else
2808 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2809#endif
a156e64d 2810 seq_printf(m, "PCI device power state: %s [%d]\n",
91c8a326
CW
2811 pci_power_name(dev_priv->drm.pdev->current_state),
2812 dev_priv->drm.pdev->current_state);
371db66a 2813
ec013e7f
JB
2814 return 0;
2815}
2816
1da51581
ID
2817static int i915_power_domain_info(struct seq_file *m, void *unused)
2818{
9f25d007 2819 struct drm_info_node *node = m->private;
1da51581 2820 struct drm_device *dev = node->minor->dev;
fac5e23e 2821 struct drm_i915_private *dev_priv = to_i915(dev);
1da51581
ID
2822 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2823 int i;
2824
2825 mutex_lock(&power_domains->lock);
2826
2827 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2828 for (i = 0; i < power_domains->power_well_count; i++) {
2829 struct i915_power_well *power_well;
2830 enum intel_display_power_domain power_domain;
2831
2832 power_well = &power_domains->power_wells[i];
2833 seq_printf(m, "%-25s %d\n", power_well->name,
2834 power_well->count);
2835
2836 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2837 power_domain++) {
2838 if (!(BIT(power_domain) & power_well->domains))
2839 continue;
2840
2841 seq_printf(m, " %-23s %d\n",
9895ad03 2842 intel_display_power_domain_str(power_domain),
1da51581
ID
2843 power_domains->domain_use_count[power_domain]);
2844 }
2845 }
2846
2847 mutex_unlock(&power_domains->lock);
2848
2849 return 0;
2850}
2851
b7cec66d
DL
2852static int i915_dmc_info(struct seq_file *m, void *unused)
2853{
2854 struct drm_info_node *node = m->private;
2855 struct drm_device *dev = node->minor->dev;
fac5e23e 2856 struct drm_i915_private *dev_priv = to_i915(dev);
b7cec66d
DL
2857 struct intel_csr *csr;
2858
2859 if (!HAS_CSR(dev)) {
2860 seq_puts(m, "not supported\n");
2861 return 0;
2862 }
2863
2864 csr = &dev_priv->csr;
2865
6fb403de
MK
2866 intel_runtime_pm_get(dev_priv);
2867
b7cec66d
DL
2868 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2869 seq_printf(m, "path: %s\n", csr->fw_path);
2870
2871 if (!csr->dmc_payload)
6fb403de 2872 goto out;
b7cec66d
DL
2873
2874 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2875 CSR_VERSION_MINOR(csr->version));
2876
8337206d
DL
2877 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2878 seq_printf(m, "DC3 -> DC5 count: %d\n",
2879 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2880 seq_printf(m, "DC5 -> DC6 count: %d\n",
2881 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2882 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2883 seq_printf(m, "DC3 -> DC5 count: %d\n",
2884 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2885 }
2886
6fb403de
MK
2887out:
2888 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2889 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2890 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2891
8337206d
DL
2892 intel_runtime_pm_put(dev_priv);
2893
b7cec66d
DL
2894 return 0;
2895}
2896
53f5e3ca
JB
2897static void intel_seq_print_mode(struct seq_file *m, int tabs,
2898 struct drm_display_mode *mode)
2899{
2900 int i;
2901
2902 for (i = 0; i < tabs; i++)
2903 seq_putc(m, '\t');
2904
2905 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2906 mode->base.id, mode->name,
2907 mode->vrefresh, mode->clock,
2908 mode->hdisplay, mode->hsync_start,
2909 mode->hsync_end, mode->htotal,
2910 mode->vdisplay, mode->vsync_start,
2911 mode->vsync_end, mode->vtotal,
2912 mode->type, mode->flags);
2913}
2914
2915static void intel_encoder_info(struct seq_file *m,
2916 struct intel_crtc *intel_crtc,
2917 struct intel_encoder *intel_encoder)
2918{
9f25d007 2919 struct drm_info_node *node = m->private;
53f5e3ca
JB
2920 struct drm_device *dev = node->minor->dev;
2921 struct drm_crtc *crtc = &intel_crtc->base;
2922 struct intel_connector *intel_connector;
2923 struct drm_encoder *encoder;
2924
2925 encoder = &intel_encoder->base;
2926 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2927 encoder->base.id, encoder->name);
53f5e3ca
JB
2928 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2929 struct drm_connector *connector = &intel_connector->base;
2930 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2931 connector->base.id,
c23cc417 2932 connector->name,
53f5e3ca
JB
2933 drm_get_connector_status_name(connector->status));
2934 if (connector->status == connector_status_connected) {
2935 struct drm_display_mode *mode = &crtc->mode;
2936 seq_printf(m, ", mode:\n");
2937 intel_seq_print_mode(m, 2, mode);
2938 } else {
2939 seq_putc(m, '\n');
2940 }
2941 }
2942}
2943
2944static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2945{
9f25d007 2946 struct drm_info_node *node = m->private;
53f5e3ca
JB
2947 struct drm_device *dev = node->minor->dev;
2948 struct drm_crtc *crtc = &intel_crtc->base;
2949 struct intel_encoder *intel_encoder;
23a48d53
ML
2950 struct drm_plane_state *plane_state = crtc->primary->state;
2951 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2952
23a48d53 2953 if (fb)
5aa8a937 2954 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2955 fb->base.id, plane_state->src_x >> 16,
2956 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2957 else
2958 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2959 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2960 intel_encoder_info(m, intel_crtc, intel_encoder);
2961}
2962
2963static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2964{
2965 struct drm_display_mode *mode = panel->fixed_mode;
2966
2967 seq_printf(m, "\tfixed mode:\n");
2968 intel_seq_print_mode(m, 2, mode);
2969}
2970
2971static void intel_dp_info(struct seq_file *m,
2972 struct intel_connector *intel_connector)
2973{
2974 struct intel_encoder *intel_encoder = intel_connector->encoder;
2975 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2976
2977 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2978 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2979 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2980 intel_panel_info(m, &intel_connector->panel);
2981}
2982
2983static void intel_hdmi_info(struct seq_file *m,
2984 struct intel_connector *intel_connector)
2985{
2986 struct intel_encoder *intel_encoder = intel_connector->encoder;
2987 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2988
742f491d 2989 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2990}
2991
2992static void intel_lvds_info(struct seq_file *m,
2993 struct intel_connector *intel_connector)
2994{
2995 intel_panel_info(m, &intel_connector->panel);
2996}
2997
2998static void intel_connector_info(struct seq_file *m,
2999 struct drm_connector *connector)
3000{
3001 struct intel_connector *intel_connector = to_intel_connector(connector);
3002 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 3003 struct drm_display_mode *mode;
53f5e3ca
JB
3004
3005 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 3006 connector->base.id, connector->name,
53f5e3ca
JB
3007 drm_get_connector_status_name(connector->status));
3008 if (connector->status == connector_status_connected) {
3009 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3010 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3011 connector->display_info.width_mm,
3012 connector->display_info.height_mm);
3013 seq_printf(m, "\tsubpixel order: %s\n",
3014 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3015 seq_printf(m, "\tCEA rev: %d\n",
3016 connector->display_info.cea_rev);
3017 }
ee648a74
ML
3018
3019 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3020 return;
3021
3022 switch (connector->connector_type) {
3023 case DRM_MODE_CONNECTOR_DisplayPort:
3024 case DRM_MODE_CONNECTOR_eDP:
3025 intel_dp_info(m, intel_connector);
3026 break;
3027 case DRM_MODE_CONNECTOR_LVDS:
3028 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 3029 intel_lvds_info(m, intel_connector);
ee648a74
ML
3030 break;
3031 case DRM_MODE_CONNECTOR_HDMIA:
3032 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3033 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3034 intel_hdmi_info(m, intel_connector);
3035 break;
3036 default:
3037 break;
36cd7444 3038 }
53f5e3ca 3039
f103fc7d
JB
3040 seq_printf(m, "\tmodes:\n");
3041 list_for_each_entry(mode, &connector->modes, head)
3042 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3043}
3044
065f2ec2
CW
3045static bool cursor_active(struct drm_device *dev, int pipe)
3046{
fac5e23e 3047 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3048 u32 state;
3049
3050 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3051 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3052 else
5efb3e28 3053 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3054
3055 return state;
3056}
3057
3058static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3059{
fac5e23e 3060 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3061 u32 pos;
3062
5efb3e28 3063 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3064
3065 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3066 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3067 *x = -*x;
3068
3069 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3070 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3071 *y = -*y;
3072
3073 return cursor_active(dev, pipe);
3074}
3075
3abc4e09
RF
3076static const char *plane_type(enum drm_plane_type type)
3077{
3078 switch (type) {
3079 case DRM_PLANE_TYPE_OVERLAY:
3080 return "OVL";
3081 case DRM_PLANE_TYPE_PRIMARY:
3082 return "PRI";
3083 case DRM_PLANE_TYPE_CURSOR:
3084 return "CUR";
3085 /*
3086 * Deliberately omitting default: to generate compiler warnings
3087 * when a new drm_plane_type gets added.
3088 */
3089 }
3090
3091 return "unknown";
3092}
3093
3094static const char *plane_rotation(unsigned int rotation)
3095{
3096 static char buf[48];
3097 /*
3098 * According to doc only one DRM_ROTATE_ is allowed but this
3099 * will print them all to visualize if the values are misused
3100 */
3101 snprintf(buf, sizeof(buf),
3102 "%s%s%s%s%s%s(0x%08x)",
3103 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3104 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3105 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3106 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3107 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3108 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3109 rotation);
3110
3111 return buf;
3112}
3113
3114static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3115{
3116 struct drm_info_node *node = m->private;
3117 struct drm_device *dev = node->minor->dev;
3118 struct intel_plane *intel_plane;
3119
3120 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3121 struct drm_plane_state *state;
3122 struct drm_plane *plane = &intel_plane->base;
3123
3124 if (!plane->state) {
3125 seq_puts(m, "plane->state is NULL!\n");
3126 continue;
3127 }
3128
3129 state = plane->state;
3130
3131 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3132 plane->base.id,
3133 plane_type(intel_plane->base.type),
3134 state->crtc_x, state->crtc_y,
3135 state->crtc_w, state->crtc_h,
3136 (state->src_x >> 16),
3137 ((state->src_x & 0xffff) * 15625) >> 10,
3138 (state->src_y >> 16),
3139 ((state->src_y & 0xffff) * 15625) >> 10,
3140 (state->src_w >> 16),
3141 ((state->src_w & 0xffff) * 15625) >> 10,
3142 (state->src_h >> 16),
3143 ((state->src_h & 0xffff) * 15625) >> 10,
3144 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3145 plane_rotation(state->rotation));
3146 }
3147}
3148
3149static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3150{
3151 struct intel_crtc_state *pipe_config;
3152 int num_scalers = intel_crtc->num_scalers;
3153 int i;
3154
3155 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3156
3157 /* Not all platformas have a scaler */
3158 if (num_scalers) {
3159 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3160 num_scalers,
3161 pipe_config->scaler_state.scaler_users,
3162 pipe_config->scaler_state.scaler_id);
3163
3164 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3165 struct intel_scaler *sc =
3166 &pipe_config->scaler_state.scalers[i];
3167
3168 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3169 i, yesno(sc->in_use), sc->mode);
3170 }
3171 seq_puts(m, "\n");
3172 } else {
3173 seq_puts(m, "\tNo scalers available on this platform\n");
3174 }
3175}
3176
53f5e3ca
JB
3177static int i915_display_info(struct seq_file *m, void *unused)
3178{
9f25d007 3179 struct drm_info_node *node = m->private;
53f5e3ca 3180 struct drm_device *dev = node->minor->dev;
fac5e23e 3181 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2 3182 struct intel_crtc *crtc;
53f5e3ca
JB
3183 struct drm_connector *connector;
3184
b0e5ddf3 3185 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3186 drm_modeset_lock_all(dev);
3187 seq_printf(m, "CRTC info\n");
3188 seq_printf(m, "---------\n");
d3fcc808 3189 for_each_intel_crtc(dev, crtc) {
065f2ec2 3190 bool active;
f77076c9 3191 struct intel_crtc_state *pipe_config;
065f2ec2 3192 int x, y;
53f5e3ca 3193
f77076c9
ML
3194 pipe_config = to_intel_crtc_state(crtc->base.state);
3195
3abc4e09 3196 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3197 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3198 yesno(pipe_config->base.active),
3abc4e09
RF
3199 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3200 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3201
f77076c9 3202 if (pipe_config->base.active) {
065f2ec2
CW
3203 intel_crtc_info(m, crtc);
3204
a23dc658 3205 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3206 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3207 yesno(crtc->cursor_base),
3dd512fb
MR
3208 x, y, crtc->base.cursor->state->crtc_w,
3209 crtc->base.cursor->state->crtc_h,
57127efa 3210 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3211 intel_scaler_info(m, crtc);
3212 intel_plane_info(m, crtc);
a23dc658 3213 }
cace841c
DV
3214
3215 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3216 yesno(!crtc->cpu_fifo_underrun_disabled),
3217 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3218 }
3219
3220 seq_printf(m, "\n");
3221 seq_printf(m, "Connector info\n");
3222 seq_printf(m, "--------------\n");
3223 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3224 intel_connector_info(m, connector);
3225 }
3226 drm_modeset_unlock_all(dev);
b0e5ddf3 3227 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3228
3229 return 0;
3230}
3231
e04934cf
BW
3232static int i915_semaphore_status(struct seq_file *m, void *unused)
3233{
3234 struct drm_info_node *node = (struct drm_info_node *) m->private;
3235 struct drm_device *dev = node->minor->dev;
fac5e23e 3236 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3237 struct intel_engine_cs *engine;
e04934cf 3238 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3239 enum intel_engine_id id;
3240 int j, ret;
e04934cf 3241
39df9190 3242 if (!i915.semaphores) {
e04934cf
BW
3243 seq_puts(m, "Semaphores are disabled\n");
3244 return 0;
3245 }
3246
3247 ret = mutex_lock_interruptible(&dev->struct_mutex);
3248 if (ret)
3249 return ret;
03872064 3250 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3251
3252 if (IS_BROADWELL(dev)) {
3253 struct page *page;
3254 uint64_t *seqno;
3255
3256 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3257
3258 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3259 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3260 uint64_t offset;
3261
e2f80391 3262 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3263
3264 seq_puts(m, " Last signal:");
3265 for (j = 0; j < num_rings; j++) {
c3232b18 3266 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3267 seq_printf(m, "0x%08llx (0x%02llx) ",
3268 seqno[offset], offset * 8);
3269 }
3270 seq_putc(m, '\n');
3271
3272 seq_puts(m, " Last wait: ");
3273 for (j = 0; j < num_rings; j++) {
c3232b18 3274 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3275 seq_printf(m, "0x%08llx (0x%02llx) ",
3276 seqno[offset], offset * 8);
3277 }
3278 seq_putc(m, '\n');
3279
3280 }
3281 kunmap_atomic(seqno);
3282 } else {
3283 seq_puts(m, " Last signal:");
b4ac5afc 3284 for_each_engine(engine, dev_priv)
e04934cf
BW
3285 for (j = 0; j < num_rings; j++)
3286 seq_printf(m, "0x%08x\n",
e2f80391 3287 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3288 seq_putc(m, '\n');
3289 }
3290
3291 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3292 for_each_engine(engine, dev_priv) {
3293 for (j = 0; j < num_rings; j++)
e2f80391
TU
3294 seq_printf(m, " 0x%08x ",
3295 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3296 seq_putc(m, '\n');
3297 }
3298 seq_putc(m, '\n');
3299
03872064 3300 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3301 mutex_unlock(&dev->struct_mutex);
3302 return 0;
3303}
3304
728e29d7
DV
3305static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3306{
3307 struct drm_info_node *node = (struct drm_info_node *) m->private;
3308 struct drm_device *dev = node->minor->dev;
fac5e23e 3309 struct drm_i915_private *dev_priv = to_i915(dev);
728e29d7
DV
3310 int i;
3311
3312 drm_modeset_lock_all(dev);
3313 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3314 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3315
3316 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3317 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3318 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3319 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3320 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3321 seq_printf(m, " dpll_md: 0x%08x\n",
3322 pll->config.hw_state.dpll_md);
3323 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3324 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3325 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3326 }
3327 drm_modeset_unlock_all(dev);
3328
3329 return 0;
3330}
3331
1ed1ef9d 3332static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3333{
3334 int i;
3335 int ret;
e2f80391 3336 struct intel_engine_cs *engine;
888b5995
AS
3337 struct drm_info_node *node = (struct drm_info_node *) m->private;
3338 struct drm_device *dev = node->minor->dev;
fac5e23e 3339 struct drm_i915_private *dev_priv = to_i915(dev);
33136b06 3340 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3341 enum intel_engine_id id;
888b5995 3342
888b5995
AS
3343 ret = mutex_lock_interruptible(&dev->struct_mutex);
3344 if (ret)
3345 return ret;
3346
3347 intel_runtime_pm_get(dev_priv);
3348
33136b06 3349 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3350 for_each_engine_id(engine, dev_priv, id)
33136b06 3351 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3352 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3353 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3354 i915_reg_t addr;
3355 u32 mask, value, read;
2fa60f6d 3356 bool ok;
888b5995 3357
33136b06
AS
3358 addr = workarounds->reg[i].addr;
3359 mask = workarounds->reg[i].mask;
3360 value = workarounds->reg[i].value;
2fa60f6d
MK
3361 read = I915_READ(addr);
3362 ok = (value & mask) == (read & mask);
3363 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3364 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3365 }
3366
3367 intel_runtime_pm_put(dev_priv);
3368 mutex_unlock(&dev->struct_mutex);
3369
3370 return 0;
3371}
3372
c5511e44
DL
3373static int i915_ddb_info(struct seq_file *m, void *unused)
3374{
3375 struct drm_info_node *node = m->private;
3376 struct drm_device *dev = node->minor->dev;
fac5e23e 3377 struct drm_i915_private *dev_priv = to_i915(dev);
c5511e44
DL
3378 struct skl_ddb_allocation *ddb;
3379 struct skl_ddb_entry *entry;
3380 enum pipe pipe;
3381 int plane;
3382
2fcffe19
DL
3383 if (INTEL_INFO(dev)->gen < 9)
3384 return 0;
3385
c5511e44
DL
3386 drm_modeset_lock_all(dev);
3387
3388 ddb = &dev_priv->wm.skl_hw.ddb;
3389
3390 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3391
3392 for_each_pipe(dev_priv, pipe) {
3393 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3394
dd740780 3395 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3396 entry = &ddb->plane[pipe][plane];
3397 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3398 entry->start, entry->end,
3399 skl_ddb_entry_size(entry));
3400 }
3401
4969d33e 3402 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3403 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3404 entry->end, skl_ddb_entry_size(entry));
3405 }
3406
3407 drm_modeset_unlock_all(dev);
3408
3409 return 0;
3410}
3411
a54746e3
VK
3412static void drrs_status_per_crtc(struct seq_file *m,
3413 struct drm_device *dev, struct intel_crtc *intel_crtc)
3414{
fac5e23e 3415 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3416 struct i915_drrs *drrs = &dev_priv->drrs;
3417 int vrefresh = 0;
26875fe5 3418 struct drm_connector *connector;
a54746e3 3419
26875fe5
ML
3420 drm_for_each_connector(connector, dev) {
3421 if (connector->state->crtc != &intel_crtc->base)
3422 continue;
3423
3424 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3425 }
3426
3427 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3428 seq_puts(m, "\tVBT: DRRS_type: Static");
3429 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3430 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3431 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3432 seq_puts(m, "\tVBT: DRRS_type: None");
3433 else
3434 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3435
3436 seq_puts(m, "\n\n");
3437
f77076c9 3438 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3439 struct intel_panel *panel;
3440
3441 mutex_lock(&drrs->mutex);
3442 /* DRRS Supported */
3443 seq_puts(m, "\tDRRS Supported: Yes\n");
3444
3445 /* disable_drrs() will make drrs->dp NULL */
3446 if (!drrs->dp) {
3447 seq_puts(m, "Idleness DRRS: Disabled");
3448 mutex_unlock(&drrs->mutex);
3449 return;
3450 }
3451
3452 panel = &drrs->dp->attached_connector->panel;
3453 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3454 drrs->busy_frontbuffer_bits);
3455
3456 seq_puts(m, "\n\t\t");
3457 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3458 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3459 vrefresh = panel->fixed_mode->vrefresh;
3460 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3461 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3462 vrefresh = panel->downclock_mode->vrefresh;
3463 } else {
3464 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3465 drrs->refresh_rate_type);
3466 mutex_unlock(&drrs->mutex);
3467 return;
3468 }
3469 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3470
3471 seq_puts(m, "\n\t\t");
3472 mutex_unlock(&drrs->mutex);
3473 } else {
3474 /* DRRS not supported. Print the VBT parameter*/
3475 seq_puts(m, "\tDRRS Supported : No");
3476 }
3477 seq_puts(m, "\n");
3478}
3479
3480static int i915_drrs_status(struct seq_file *m, void *unused)
3481{
3482 struct drm_info_node *node = m->private;
3483 struct drm_device *dev = node->minor->dev;
3484 struct intel_crtc *intel_crtc;
3485 int active_crtc_cnt = 0;
3486
26875fe5 3487 drm_modeset_lock_all(dev);
a54746e3 3488 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3489 if (intel_crtc->base.state->active) {
a54746e3
VK
3490 active_crtc_cnt++;
3491 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3492
3493 drrs_status_per_crtc(m, dev, intel_crtc);
3494 }
a54746e3 3495 }
26875fe5 3496 drm_modeset_unlock_all(dev);
a54746e3
VK
3497
3498 if (!active_crtc_cnt)
3499 seq_puts(m, "No active crtc found\n");
3500
3501 return 0;
3502}
3503
07144428
DL
3504struct pipe_crc_info {
3505 const char *name;
3506 struct drm_device *dev;
3507 enum pipe pipe;
3508};
3509
11bed958
DA
3510static int i915_dp_mst_info(struct seq_file *m, void *unused)
3511{
3512 struct drm_info_node *node = (struct drm_info_node *) m->private;
3513 struct drm_device *dev = node->minor->dev;
11bed958
DA
3514 struct intel_encoder *intel_encoder;
3515 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3516 struct drm_connector *connector;
3517
11bed958 3518 drm_modeset_lock_all(dev);
b6dabe3b
ML
3519 drm_for_each_connector(connector, dev) {
3520 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3521 continue;
b6dabe3b
ML
3522
3523 intel_encoder = intel_attached_encoder(connector);
3524 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3525 continue;
3526
3527 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3528 if (!intel_dig_port->dp.can_mst)
3529 continue;
b6dabe3b 3530
40ae80cc
JB
3531 seq_printf(m, "MST Source Port %c\n",
3532 port_name(intel_dig_port->port));
11bed958
DA
3533 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3534 }
3535 drm_modeset_unlock_all(dev);
3536 return 0;
3537}
3538
07144428
DL
3539static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3540{
be5c7a90 3541 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3542 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3543 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3544
7eb1c496
DV
3545 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3546 return -ENODEV;
3547
d538bbdf
DL
3548 spin_lock_irq(&pipe_crc->lock);
3549
3550 if (pipe_crc->opened) {
3551 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3552 return -EBUSY; /* already open */
3553 }
3554
d538bbdf 3555 pipe_crc->opened = true;
07144428
DL
3556 filep->private_data = inode->i_private;
3557
d538bbdf
DL
3558 spin_unlock_irq(&pipe_crc->lock);
3559
07144428
DL
3560 return 0;
3561}
3562
3563static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3564{
be5c7a90 3565 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3566 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3567 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3568
d538bbdf
DL
3569 spin_lock_irq(&pipe_crc->lock);
3570 pipe_crc->opened = false;
3571 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3572
07144428
DL
3573 return 0;
3574}
3575
3576/* (6 fields, 8 chars each, space separated (5) + '\n') */
3577#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3578/* account for \'0' */
3579#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3580
3581static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3582{
d538bbdf
DL
3583 assert_spin_locked(&pipe_crc->lock);
3584 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3585 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3586}
3587
3588static ssize_t
3589i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3590 loff_t *pos)
3591{
3592 struct pipe_crc_info *info = filep->private_data;
3593 struct drm_device *dev = info->dev;
fac5e23e 3594 struct drm_i915_private *dev_priv = to_i915(dev);
07144428
DL
3595 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3596 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3597 int n_entries;
07144428
DL
3598 ssize_t bytes_read;
3599
3600 /*
3601 * Don't allow user space to provide buffers not big enough to hold
3602 * a line of data.
3603 */
3604 if (count < PIPE_CRC_LINE_LEN)
3605 return -EINVAL;
3606
3607 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3608 return 0;
07144428
DL
3609
3610 /* nothing to read */
d538bbdf 3611 spin_lock_irq(&pipe_crc->lock);
07144428 3612 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3613 int ret;
3614
3615 if (filep->f_flags & O_NONBLOCK) {
3616 spin_unlock_irq(&pipe_crc->lock);
07144428 3617 return -EAGAIN;
d538bbdf 3618 }
07144428 3619
d538bbdf
DL
3620 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3621 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3622 if (ret) {
3623 spin_unlock_irq(&pipe_crc->lock);
3624 return ret;
3625 }
8bf1e9f1
SH
3626 }
3627
07144428 3628 /* We now have one or more entries to read */
9ad6d99f 3629 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3630
07144428 3631 bytes_read = 0;
9ad6d99f
VS
3632 while (n_entries > 0) {
3633 struct intel_pipe_crc_entry *entry =
3634 &pipe_crc->entries[pipe_crc->tail];
07144428 3635 int ret;
8bf1e9f1 3636
9ad6d99f
VS
3637 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3638 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3639 break;
3640
3641 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3642 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3643
07144428
DL
3644 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3645 "%8u %8x %8x %8x %8x %8x\n",
3646 entry->frame, entry->crc[0],
3647 entry->crc[1], entry->crc[2],
3648 entry->crc[3], entry->crc[4]);
3649
9ad6d99f
VS
3650 spin_unlock_irq(&pipe_crc->lock);
3651
3652 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3653 if (ret == PIPE_CRC_LINE_LEN)
3654 return -EFAULT;
b2c88f5b 3655
9ad6d99f
VS
3656 user_buf += PIPE_CRC_LINE_LEN;
3657 n_entries--;
3658
3659 spin_lock_irq(&pipe_crc->lock);
3660 }
8bf1e9f1 3661
d538bbdf
DL
3662 spin_unlock_irq(&pipe_crc->lock);
3663
07144428
DL
3664 return bytes_read;
3665}
3666
3667static const struct file_operations i915_pipe_crc_fops = {
3668 .owner = THIS_MODULE,
3669 .open = i915_pipe_crc_open,
3670 .read = i915_pipe_crc_read,
3671 .release = i915_pipe_crc_release,
3672};
3673
3674static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3675 {
3676 .name = "i915_pipe_A_crc",
3677 .pipe = PIPE_A,
3678 },
3679 {
3680 .name = "i915_pipe_B_crc",
3681 .pipe = PIPE_B,
3682 },
3683 {
3684 .name = "i915_pipe_C_crc",
3685 .pipe = PIPE_C,
3686 },
3687};
3688
3689static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3690 enum pipe pipe)
3691{
3692 struct drm_device *dev = minor->dev;
3693 struct dentry *ent;
3694 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3695
3696 info->dev = dev;
3697 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3698 &i915_pipe_crc_fops);
f3c5fe97
WY
3699 if (!ent)
3700 return -ENOMEM;
07144428
DL
3701
3702 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3703}
3704
e8dfcf78 3705static const char * const pipe_crc_sources[] = {
926321d5
DV
3706 "none",
3707 "plane1",
3708 "plane2",
3709 "pf",
5b3a856b 3710 "pipe",
3d099a05
DV
3711 "TV",
3712 "DP-B",
3713 "DP-C",
3714 "DP-D",
46a19188 3715 "auto",
926321d5
DV
3716};
3717
3718static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3719{
3720 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3721 return pipe_crc_sources[source];
3722}
3723
bd9db02f 3724static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3725{
3726 struct drm_device *dev = m->private;
fac5e23e 3727 struct drm_i915_private *dev_priv = to_i915(dev);
926321d5
DV
3728 int i;
3729
3730 for (i = 0; i < I915_MAX_PIPES; i++)
3731 seq_printf(m, "%c %s\n", pipe_name(i),
3732 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3733
3734 return 0;
3735}
3736
bd9db02f 3737static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3738{
3739 struct drm_device *dev = inode->i_private;
3740
bd9db02f 3741 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3742}
3743
46a19188 3744static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3745 uint32_t *val)
3746{
46a19188
DV
3747 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3748 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3749
3750 switch (*source) {
52f843f6
DV
3751 case INTEL_PIPE_CRC_SOURCE_PIPE:
3752 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3753 break;
3754 case INTEL_PIPE_CRC_SOURCE_NONE:
3755 *val = 0;
3756 break;
3757 default:
3758 return -EINVAL;
3759 }
3760
3761 return 0;
3762}
3763
46a19188
DV
3764static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3765 enum intel_pipe_crc_source *source)
3766{
3767 struct intel_encoder *encoder;
3768 struct intel_crtc *crtc;
26756809 3769 struct intel_digital_port *dig_port;
46a19188
DV
3770 int ret = 0;
3771
3772 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3773
6e9f798d 3774 drm_modeset_lock_all(dev);
b2784e15 3775 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3776 if (!encoder->base.crtc)
3777 continue;
3778
3779 crtc = to_intel_crtc(encoder->base.crtc);
3780
3781 if (crtc->pipe != pipe)
3782 continue;
3783
3784 switch (encoder->type) {
3785 case INTEL_OUTPUT_TVOUT:
3786 *source = INTEL_PIPE_CRC_SOURCE_TV;
3787 break;
cca0502b 3788 case INTEL_OUTPUT_DP:
46a19188 3789 case INTEL_OUTPUT_EDP:
26756809
DV
3790 dig_port = enc_to_dig_port(&encoder->base);
3791 switch (dig_port->port) {
3792 case PORT_B:
3793 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3794 break;
3795 case PORT_C:
3796 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3797 break;
3798 case PORT_D:
3799 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3800 break;
3801 default:
3802 WARN(1, "nonexisting DP port %c\n",
3803 port_name(dig_port->port));
3804 break;
3805 }
46a19188 3806 break;
6847d71b
PZ
3807 default:
3808 break;
46a19188
DV
3809 }
3810 }
6e9f798d 3811 drm_modeset_unlock_all(dev);
46a19188
DV
3812
3813 return ret;
3814}
3815
3816static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3817 enum pipe pipe,
3818 enum intel_pipe_crc_source *source,
7ac0129b
DV
3819 uint32_t *val)
3820{
fac5e23e 3821 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3822 bool need_stable_symbols = false;
3823
46a19188
DV
3824 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3825 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3826 if (ret)
3827 return ret;
3828 }
3829
3830 switch (*source) {
7ac0129b
DV
3831 case INTEL_PIPE_CRC_SOURCE_PIPE:
3832 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3833 break;
3834 case INTEL_PIPE_CRC_SOURCE_DP_B:
3835 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3836 need_stable_symbols = true;
7ac0129b
DV
3837 break;
3838 case INTEL_PIPE_CRC_SOURCE_DP_C:
3839 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3840 need_stable_symbols = true;
7ac0129b 3841 break;
2be57922
VS
3842 case INTEL_PIPE_CRC_SOURCE_DP_D:
3843 if (!IS_CHERRYVIEW(dev))
3844 return -EINVAL;
3845 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3846 need_stable_symbols = true;
3847 break;
7ac0129b
DV
3848 case INTEL_PIPE_CRC_SOURCE_NONE:
3849 *val = 0;
3850 break;
3851 default:
3852 return -EINVAL;
3853 }
3854
8d2f24ca
DV
3855 /*
3856 * When the pipe CRC tap point is after the transcoders we need
3857 * to tweak symbol-level features to produce a deterministic series of
3858 * symbols for a given frame. We need to reset those features only once
3859 * a frame (instead of every nth symbol):
3860 * - DC-balance: used to ensure a better clock recovery from the data
3861 * link (SDVO)
3862 * - DisplayPort scrambling: used for EMI reduction
3863 */
3864 if (need_stable_symbols) {
3865 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3866
8d2f24ca 3867 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3868 switch (pipe) {
3869 case PIPE_A:
8d2f24ca 3870 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3871 break;
3872 case PIPE_B:
8d2f24ca 3873 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3874 break;
3875 case PIPE_C:
3876 tmp |= PIPE_C_SCRAMBLE_RESET;
3877 break;
3878 default:
3879 return -EINVAL;
3880 }
8d2f24ca
DV
3881 I915_WRITE(PORT_DFT2_G4X, tmp);
3882 }
3883
7ac0129b
DV
3884 return 0;
3885}
3886
4b79ebf7 3887static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3888 enum pipe pipe,
3889 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3890 uint32_t *val)
3891{
fac5e23e 3892 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3893 bool need_stable_symbols = false;
3894
46a19188
DV
3895 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3896 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3897 if (ret)
3898 return ret;
3899 }
3900
3901 switch (*source) {
4b79ebf7
DV
3902 case INTEL_PIPE_CRC_SOURCE_PIPE:
3903 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3904 break;
3905 case INTEL_PIPE_CRC_SOURCE_TV:
3906 if (!SUPPORTS_TV(dev))
3907 return -EINVAL;
3908 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3909 break;
3910 case INTEL_PIPE_CRC_SOURCE_DP_B:
3911 if (!IS_G4X(dev))
3912 return -EINVAL;
3913 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3914 need_stable_symbols = true;
4b79ebf7
DV
3915 break;
3916 case INTEL_PIPE_CRC_SOURCE_DP_C:
3917 if (!IS_G4X(dev))
3918 return -EINVAL;
3919 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3920 need_stable_symbols = true;
4b79ebf7
DV
3921 break;
3922 case INTEL_PIPE_CRC_SOURCE_DP_D:
3923 if (!IS_G4X(dev))
3924 return -EINVAL;
3925 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3926 need_stable_symbols = true;
4b79ebf7
DV
3927 break;
3928 case INTEL_PIPE_CRC_SOURCE_NONE:
3929 *val = 0;
3930 break;
3931 default:
3932 return -EINVAL;
3933 }
3934
84093603
DV
3935 /*
3936 * When the pipe CRC tap point is after the transcoders we need
3937 * to tweak symbol-level features to produce a deterministic series of
3938 * symbols for a given frame. We need to reset those features only once
3939 * a frame (instead of every nth symbol):
3940 * - DC-balance: used to ensure a better clock recovery from the data
3941 * link (SDVO)
3942 * - DisplayPort scrambling: used for EMI reduction
3943 */
3944 if (need_stable_symbols) {
3945 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3946
3947 WARN_ON(!IS_G4X(dev));
3948
3949 I915_WRITE(PORT_DFT_I9XX,
3950 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3951
3952 if (pipe == PIPE_A)
3953 tmp |= PIPE_A_SCRAMBLE_RESET;
3954 else
3955 tmp |= PIPE_B_SCRAMBLE_RESET;
3956
3957 I915_WRITE(PORT_DFT2_G4X, tmp);
3958 }
3959
4b79ebf7
DV
3960 return 0;
3961}
3962
8d2f24ca
DV
3963static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3964 enum pipe pipe)
3965{
fac5e23e 3966 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3967 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3968
eb736679
VS
3969 switch (pipe) {
3970 case PIPE_A:
8d2f24ca 3971 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3972 break;
3973 case PIPE_B:
8d2f24ca 3974 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3975 break;
3976 case PIPE_C:
3977 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3978 break;
3979 default:
3980 return;
3981 }
8d2f24ca
DV
3982 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3983 tmp &= ~DC_BALANCE_RESET_VLV;
3984 I915_WRITE(PORT_DFT2_G4X, tmp);
3985
3986}
3987
84093603
DV
3988static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3989 enum pipe pipe)
3990{
fac5e23e 3991 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3992 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3993
3994 if (pipe == PIPE_A)
3995 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3996 else
3997 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3998 I915_WRITE(PORT_DFT2_G4X, tmp);
3999
4000 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4001 I915_WRITE(PORT_DFT_I9XX,
4002 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4003 }
4004}
4005
46a19188 4006static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
4007 uint32_t *val)
4008{
46a19188
DV
4009 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4010 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4011
4012 switch (*source) {
5b3a856b
DV
4013 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4014 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4015 break;
4016 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4017 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4018 break;
5b3a856b
DV
4019 case INTEL_PIPE_CRC_SOURCE_PIPE:
4020 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4021 break;
3d099a05 4022 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4023 *val = 0;
4024 break;
3d099a05
DV
4025 default:
4026 return -EINVAL;
5b3a856b
DV
4027 }
4028
4029 return 0;
4030}
4031
c4e2d043 4032static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51 4033{
fac5e23e 4034 struct drm_i915_private *dev_priv = to_i915(dev);
fabf6e51
DV
4035 struct intel_crtc *crtc =
4036 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4037 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4038 struct drm_atomic_state *state;
4039 int ret = 0;
fabf6e51
DV
4040
4041 drm_modeset_lock_all(dev);
c4e2d043
ML
4042 state = drm_atomic_state_alloc(dev);
4043 if (!state) {
4044 ret = -ENOMEM;
4045 goto out;
fabf6e51 4046 }
fabf6e51 4047
c4e2d043
ML
4048 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4049 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4050 if (IS_ERR(pipe_config)) {
4051 ret = PTR_ERR(pipe_config);
4052 goto out;
4053 }
fabf6e51 4054
c4e2d043
ML
4055 pipe_config->pch_pfit.force_thru = enable;
4056 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4057 pipe_config->pch_pfit.enabled != enable)
4058 pipe_config->base.connectors_changed = true;
1b509259 4059
c4e2d043
ML
4060 ret = drm_atomic_commit(state);
4061out:
fabf6e51 4062 drm_modeset_unlock_all(dev);
c4e2d043
ML
4063 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4064 if (ret)
4065 drm_atomic_state_free(state);
fabf6e51
DV
4066}
4067
4068static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4069 enum pipe pipe,
4070 enum intel_pipe_crc_source *source,
5b3a856b
DV
4071 uint32_t *val)
4072{
46a19188
DV
4073 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4074 *source = INTEL_PIPE_CRC_SOURCE_PF;
4075
4076 switch (*source) {
5b3a856b
DV
4077 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4078 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4079 break;
4080 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4081 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4082 break;
4083 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4084 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4085 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4086
5b3a856b
DV
4087 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4088 break;
3d099a05 4089 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4090 *val = 0;
4091 break;
3d099a05
DV
4092 default:
4093 return -EINVAL;
5b3a856b
DV
4094 }
4095
4096 return 0;
4097}
4098
926321d5
DV
4099static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4100 enum intel_pipe_crc_source source)
4101{
fac5e23e 4102 struct drm_i915_private *dev_priv = to_i915(dev);
cc3da175 4103 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4104 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4105 pipe));
e129649b 4106 enum intel_display_power_domain power_domain;
432f3342 4107 u32 val = 0; /* shut up gcc */
5b3a856b 4108 int ret;
926321d5 4109
cc3da175
DL
4110 if (pipe_crc->source == source)
4111 return 0;
4112
ae676fcd
DL
4113 /* forbid changing the source without going back to 'none' */
4114 if (pipe_crc->source && source)
4115 return -EINVAL;
4116
e129649b
ID
4117 power_domain = POWER_DOMAIN_PIPE(pipe);
4118 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4119 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4120 return -EIO;
4121 }
4122
52f843f6 4123 if (IS_GEN2(dev))
46a19188 4124 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4125 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4126 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4127 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4128 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4129 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4130 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4131 else
fabf6e51 4132 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4133
4134 if (ret != 0)
e129649b 4135 goto out;
5b3a856b 4136
4b584369
DL
4137 /* none -> real source transition */
4138 if (source) {
4252fbc3
VS
4139 struct intel_pipe_crc_entry *entries;
4140
7cd6ccff
DL
4141 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4142 pipe_name(pipe), pipe_crc_source_name(source));
4143
3cf54b34
VS
4144 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4145 sizeof(pipe_crc->entries[0]),
4252fbc3 4146 GFP_KERNEL);
e129649b
ID
4147 if (!entries) {
4148 ret = -ENOMEM;
4149 goto out;
4150 }
e5f75aca 4151
8c740dce
PZ
4152 /*
4153 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4154 * enabled and disabled dynamically based on package C states,
4155 * user space can't make reliable use of the CRCs, so let's just
4156 * completely disable it.
4157 */
4158 hsw_disable_ips(crtc);
4159
d538bbdf 4160 spin_lock_irq(&pipe_crc->lock);
64387b61 4161 kfree(pipe_crc->entries);
4252fbc3 4162 pipe_crc->entries = entries;
d538bbdf
DL
4163 pipe_crc->head = 0;
4164 pipe_crc->tail = 0;
4165 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4166 }
4167
cc3da175 4168 pipe_crc->source = source;
926321d5 4169
926321d5
DV
4170 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4171 POSTING_READ(PIPE_CRC_CTL(pipe));
4172
e5f75aca
DL
4173 /* real source -> none transition */
4174 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4175 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4176 struct intel_crtc *crtc =
4177 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4178
7cd6ccff
DL
4179 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4180 pipe_name(pipe));
4181
a33d7105 4182 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4183 if (crtc->base.state->active)
a33d7105
DV
4184 intel_wait_for_vblank(dev, pipe);
4185 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4186
d538bbdf
DL
4187 spin_lock_irq(&pipe_crc->lock);
4188 entries = pipe_crc->entries;
e5f75aca 4189 pipe_crc->entries = NULL;
9ad6d99f
VS
4190 pipe_crc->head = 0;
4191 pipe_crc->tail = 0;
d538bbdf
DL
4192 spin_unlock_irq(&pipe_crc->lock);
4193
4194 kfree(entries);
84093603
DV
4195
4196 if (IS_G4X(dev))
4197 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4198 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4199 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4200 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4201 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4202
4203 hsw_enable_ips(crtc);
e5f75aca
DL
4204 }
4205
e129649b
ID
4206 ret = 0;
4207
4208out:
4209 intel_display_power_put(dev_priv, power_domain);
4210
4211 return ret;
926321d5
DV
4212}
4213
4214/*
4215 * Parse pipe CRC command strings:
b94dec87
DL
4216 * command: wsp* object wsp+ name wsp+ source wsp*
4217 * object: 'pipe'
4218 * name: (A | B | C)
926321d5
DV
4219 * source: (none | plane1 | plane2 | pf)
4220 * wsp: (#0x20 | #0x9 | #0xA)+
4221 *
4222 * eg.:
b94dec87
DL
4223 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4224 * "pipe A none" -> Stop CRC
926321d5 4225 */
bd9db02f 4226static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4227{
4228 int n_words = 0;
4229
4230 while (*buf) {
4231 char *end;
4232
4233 /* skip leading white space */
4234 buf = skip_spaces(buf);
4235 if (!*buf)
4236 break; /* end of buffer */
4237
4238 /* find end of word */
4239 for (end = buf; *end && !isspace(*end); end++)
4240 ;
4241
4242 if (n_words == max_words) {
4243 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4244 max_words);
4245 return -EINVAL; /* ran out of words[] before bytes */
4246 }
4247
4248 if (*end)
4249 *end++ = '\0';
4250 words[n_words++] = buf;
4251 buf = end;
4252 }
4253
4254 return n_words;
4255}
4256
b94dec87
DL
4257enum intel_pipe_crc_object {
4258 PIPE_CRC_OBJECT_PIPE,
4259};
4260
e8dfcf78 4261static const char * const pipe_crc_objects[] = {
b94dec87
DL
4262 "pipe",
4263};
4264
4265static int
bd9db02f 4266display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4267{
4268 int i;
4269
4270 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4271 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4272 *o = i;
b94dec87
DL
4273 return 0;
4274 }
4275
4276 return -EINVAL;
4277}
4278
bd9db02f 4279static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4280{
4281 const char name = buf[0];
4282
4283 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4284 return -EINVAL;
4285
4286 *pipe = name - 'A';
4287
4288 return 0;
4289}
4290
4291static int
bd9db02f 4292display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4293{
4294 int i;
4295
4296 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4297 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4298 *s = i;
926321d5
DV
4299 return 0;
4300 }
4301
4302 return -EINVAL;
4303}
4304
bd9db02f 4305static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4306{
b94dec87 4307#define N_WORDS 3
926321d5 4308 int n_words;
b94dec87 4309 char *words[N_WORDS];
926321d5 4310 enum pipe pipe;
b94dec87 4311 enum intel_pipe_crc_object object;
926321d5
DV
4312 enum intel_pipe_crc_source source;
4313
bd9db02f 4314 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4315 if (n_words != N_WORDS) {
4316 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4317 N_WORDS);
4318 return -EINVAL;
4319 }
4320
bd9db02f 4321 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4322 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4323 return -EINVAL;
4324 }
4325
bd9db02f 4326 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4327 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4328 return -EINVAL;
4329 }
4330
bd9db02f 4331 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4332 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4333 return -EINVAL;
4334 }
4335
4336 return pipe_crc_set_source(dev, pipe, source);
4337}
4338
bd9db02f
DL
4339static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4340 size_t len, loff_t *offp)
926321d5
DV
4341{
4342 struct seq_file *m = file->private_data;
4343 struct drm_device *dev = m->private;
4344 char *tmpbuf;
4345 int ret;
4346
4347 if (len == 0)
4348 return 0;
4349
4350 if (len > PAGE_SIZE - 1) {
4351 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4352 PAGE_SIZE);
4353 return -E2BIG;
4354 }
4355
4356 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4357 if (!tmpbuf)
4358 return -ENOMEM;
4359
4360 if (copy_from_user(tmpbuf, ubuf, len)) {
4361 ret = -EFAULT;
4362 goto out;
4363 }
4364 tmpbuf[len] = '\0';
4365
bd9db02f 4366 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4367
4368out:
4369 kfree(tmpbuf);
4370 if (ret < 0)
4371 return ret;
4372
4373 *offp += len;
4374 return len;
4375}
4376
bd9db02f 4377static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4378 .owner = THIS_MODULE,
bd9db02f 4379 .open = display_crc_ctl_open,
926321d5
DV
4380 .read = seq_read,
4381 .llseek = seq_lseek,
4382 .release = single_release,
bd9db02f 4383 .write = display_crc_ctl_write
926321d5
DV
4384};
4385
eb3394fa
TP
4386static ssize_t i915_displayport_test_active_write(struct file *file,
4387 const char __user *ubuf,
4388 size_t len, loff_t *offp)
4389{
4390 char *input_buffer;
4391 int status = 0;
eb3394fa
TP
4392 struct drm_device *dev;
4393 struct drm_connector *connector;
4394 struct list_head *connector_list;
4395 struct intel_dp *intel_dp;
4396 int val = 0;
4397
9aaffa34 4398 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4399
eb3394fa
TP
4400 connector_list = &dev->mode_config.connector_list;
4401
4402 if (len == 0)
4403 return 0;
4404
4405 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4406 if (!input_buffer)
4407 return -ENOMEM;
4408
4409 if (copy_from_user(input_buffer, ubuf, len)) {
4410 status = -EFAULT;
4411 goto out;
4412 }
4413
4414 input_buffer[len] = '\0';
4415 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4416
4417 list_for_each_entry(connector, connector_list, head) {
4418
4419 if (connector->connector_type !=
4420 DRM_MODE_CONNECTOR_DisplayPort)
4421 continue;
4422
b8bb08ec 4423 if (connector->status == connector_status_connected &&
eb3394fa
TP
4424 connector->encoder != NULL) {
4425 intel_dp = enc_to_intel_dp(connector->encoder);
4426 status = kstrtoint(input_buffer, 10, &val);
4427 if (status < 0)
4428 goto out;
4429 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4430 /* To prevent erroneous activation of the compliance
4431 * testing code, only accept an actual value of 1 here
4432 */
4433 if (val == 1)
4434 intel_dp->compliance_test_active = 1;
4435 else
4436 intel_dp->compliance_test_active = 0;
4437 }
4438 }
4439out:
4440 kfree(input_buffer);
4441 if (status < 0)
4442 return status;
4443
4444 *offp += len;
4445 return len;
4446}
4447
4448static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4449{
4450 struct drm_device *dev = m->private;
4451 struct drm_connector *connector;
4452 struct list_head *connector_list = &dev->mode_config.connector_list;
4453 struct intel_dp *intel_dp;
4454
eb3394fa
TP
4455 list_for_each_entry(connector, connector_list, head) {
4456
4457 if (connector->connector_type !=
4458 DRM_MODE_CONNECTOR_DisplayPort)
4459 continue;
4460
4461 if (connector->status == connector_status_connected &&
4462 connector->encoder != NULL) {
4463 intel_dp = enc_to_intel_dp(connector->encoder);
4464 if (intel_dp->compliance_test_active)
4465 seq_puts(m, "1");
4466 else
4467 seq_puts(m, "0");
4468 } else
4469 seq_puts(m, "0");
4470 }
4471
4472 return 0;
4473}
4474
4475static int i915_displayport_test_active_open(struct inode *inode,
4476 struct file *file)
4477{
4478 struct drm_device *dev = inode->i_private;
4479
4480 return single_open(file, i915_displayport_test_active_show, dev);
4481}
4482
4483static const struct file_operations i915_displayport_test_active_fops = {
4484 .owner = THIS_MODULE,
4485 .open = i915_displayport_test_active_open,
4486 .read = seq_read,
4487 .llseek = seq_lseek,
4488 .release = single_release,
4489 .write = i915_displayport_test_active_write
4490};
4491
4492static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4493{
4494 struct drm_device *dev = m->private;
4495 struct drm_connector *connector;
4496 struct list_head *connector_list = &dev->mode_config.connector_list;
4497 struct intel_dp *intel_dp;
4498
eb3394fa
TP
4499 list_for_each_entry(connector, connector_list, head) {
4500
4501 if (connector->connector_type !=
4502 DRM_MODE_CONNECTOR_DisplayPort)
4503 continue;
4504
4505 if (connector->status == connector_status_connected &&
4506 connector->encoder != NULL) {
4507 intel_dp = enc_to_intel_dp(connector->encoder);
4508 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4509 } else
4510 seq_puts(m, "0");
4511 }
4512
4513 return 0;
4514}
4515static int i915_displayport_test_data_open(struct inode *inode,
4516 struct file *file)
4517{
4518 struct drm_device *dev = inode->i_private;
4519
4520 return single_open(file, i915_displayport_test_data_show, dev);
4521}
4522
4523static const struct file_operations i915_displayport_test_data_fops = {
4524 .owner = THIS_MODULE,
4525 .open = i915_displayport_test_data_open,
4526 .read = seq_read,
4527 .llseek = seq_lseek,
4528 .release = single_release
4529};
4530
4531static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4532{
4533 struct drm_device *dev = m->private;
4534 struct drm_connector *connector;
4535 struct list_head *connector_list = &dev->mode_config.connector_list;
4536 struct intel_dp *intel_dp;
4537
eb3394fa
TP
4538 list_for_each_entry(connector, connector_list, head) {
4539
4540 if (connector->connector_type !=
4541 DRM_MODE_CONNECTOR_DisplayPort)
4542 continue;
4543
4544 if (connector->status == connector_status_connected &&
4545 connector->encoder != NULL) {
4546 intel_dp = enc_to_intel_dp(connector->encoder);
4547 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4548 } else
4549 seq_puts(m, "0");
4550 }
4551
4552 return 0;
4553}
4554
4555static int i915_displayport_test_type_open(struct inode *inode,
4556 struct file *file)
4557{
4558 struct drm_device *dev = inode->i_private;
4559
4560 return single_open(file, i915_displayport_test_type_show, dev);
4561}
4562
4563static const struct file_operations i915_displayport_test_type_fops = {
4564 .owner = THIS_MODULE,
4565 .open = i915_displayport_test_type_open,
4566 .read = seq_read,
4567 .llseek = seq_lseek,
4568 .release = single_release
4569};
4570
97e94b22 4571static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4572{
4573 struct drm_device *dev = m->private;
369a1342 4574 int level;
de38b95c
VS
4575 int num_levels;
4576
4577 if (IS_CHERRYVIEW(dev))
4578 num_levels = 3;
4579 else if (IS_VALLEYVIEW(dev))
4580 num_levels = 1;
4581 else
4582 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4583
4584 drm_modeset_lock_all(dev);
4585
4586 for (level = 0; level < num_levels; level++) {
4587 unsigned int latency = wm[level];
4588
97e94b22
DL
4589 /*
4590 * - WM1+ latency values in 0.5us units
de38b95c 4591 * - latencies are in us on gen9/vlv/chv
97e94b22 4592 */
666a4537
WB
4593 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4594 IS_CHERRYVIEW(dev))
97e94b22
DL
4595 latency *= 10;
4596 else if (level > 0)
369a1342
VS
4597 latency *= 5;
4598
4599 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4600 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4601 }
4602
4603 drm_modeset_unlock_all(dev);
4604}
4605
4606static int pri_wm_latency_show(struct seq_file *m, void *data)
4607{
4608 struct drm_device *dev = m->private;
fac5e23e 4609 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4610 const uint16_t *latencies;
4611
4612 if (INTEL_INFO(dev)->gen >= 9)
4613 latencies = dev_priv->wm.skl_latency;
4614 else
4615 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4616
97e94b22 4617 wm_latency_show(m, latencies);
369a1342
VS
4618
4619 return 0;
4620}
4621
4622static int spr_wm_latency_show(struct seq_file *m, void *data)
4623{
4624 struct drm_device *dev = m->private;
fac5e23e 4625 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4626 const uint16_t *latencies;
4627
4628 if (INTEL_INFO(dev)->gen >= 9)
4629 latencies = dev_priv->wm.skl_latency;
4630 else
4631 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4632
97e94b22 4633 wm_latency_show(m, latencies);
369a1342
VS
4634
4635 return 0;
4636}
4637
4638static int cur_wm_latency_show(struct seq_file *m, void *data)
4639{
4640 struct drm_device *dev = m->private;
fac5e23e 4641 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4642 const uint16_t *latencies;
4643
4644 if (INTEL_INFO(dev)->gen >= 9)
4645 latencies = dev_priv->wm.skl_latency;
4646 else
4647 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4648
97e94b22 4649 wm_latency_show(m, latencies);
369a1342
VS
4650
4651 return 0;
4652}
4653
4654static int pri_wm_latency_open(struct inode *inode, struct file *file)
4655{
4656 struct drm_device *dev = inode->i_private;
4657
de38b95c 4658 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4659 return -ENODEV;
4660
4661 return single_open(file, pri_wm_latency_show, dev);
4662}
4663
4664static int spr_wm_latency_open(struct inode *inode, struct file *file)
4665{
4666 struct drm_device *dev = inode->i_private;
4667
9ad0257c 4668 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4669 return -ENODEV;
4670
4671 return single_open(file, spr_wm_latency_show, dev);
4672}
4673
4674static int cur_wm_latency_open(struct inode *inode, struct file *file)
4675{
4676 struct drm_device *dev = inode->i_private;
4677
9ad0257c 4678 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4679 return -ENODEV;
4680
4681 return single_open(file, cur_wm_latency_show, dev);
4682}
4683
4684static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4685 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4686{
4687 struct seq_file *m = file->private_data;
4688 struct drm_device *dev = m->private;
97e94b22 4689 uint16_t new[8] = { 0 };
de38b95c 4690 int num_levels;
369a1342
VS
4691 int level;
4692 int ret;
4693 char tmp[32];
4694
de38b95c
VS
4695 if (IS_CHERRYVIEW(dev))
4696 num_levels = 3;
4697 else if (IS_VALLEYVIEW(dev))
4698 num_levels = 1;
4699 else
4700 num_levels = ilk_wm_max_level(dev) + 1;
4701
369a1342
VS
4702 if (len >= sizeof(tmp))
4703 return -EINVAL;
4704
4705 if (copy_from_user(tmp, ubuf, len))
4706 return -EFAULT;
4707
4708 tmp[len] = '\0';
4709
97e94b22
DL
4710 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4711 &new[0], &new[1], &new[2], &new[3],
4712 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4713 if (ret != num_levels)
4714 return -EINVAL;
4715
4716 drm_modeset_lock_all(dev);
4717
4718 for (level = 0; level < num_levels; level++)
4719 wm[level] = new[level];
4720
4721 drm_modeset_unlock_all(dev);
4722
4723 return len;
4724}
4725
4726
4727static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4728 size_t len, loff_t *offp)
4729{
4730 struct seq_file *m = file->private_data;
4731 struct drm_device *dev = m->private;
fac5e23e 4732 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4733 uint16_t *latencies;
369a1342 4734
97e94b22
DL
4735 if (INTEL_INFO(dev)->gen >= 9)
4736 latencies = dev_priv->wm.skl_latency;
4737 else
4738 latencies = to_i915(dev)->wm.pri_latency;
4739
4740 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4741}
4742
4743static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4744 size_t len, loff_t *offp)
4745{
4746 struct seq_file *m = file->private_data;
4747 struct drm_device *dev = m->private;
fac5e23e 4748 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4749 uint16_t *latencies;
369a1342 4750
97e94b22
DL
4751 if (INTEL_INFO(dev)->gen >= 9)
4752 latencies = dev_priv->wm.skl_latency;
4753 else
4754 latencies = to_i915(dev)->wm.spr_latency;
4755
4756 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4757}
4758
4759static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4760 size_t len, loff_t *offp)
4761{
4762 struct seq_file *m = file->private_data;
4763 struct drm_device *dev = m->private;
fac5e23e 4764 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4765 uint16_t *latencies;
4766
4767 if (INTEL_INFO(dev)->gen >= 9)
4768 latencies = dev_priv->wm.skl_latency;
4769 else
4770 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4771
97e94b22 4772 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4773}
4774
4775static const struct file_operations i915_pri_wm_latency_fops = {
4776 .owner = THIS_MODULE,
4777 .open = pri_wm_latency_open,
4778 .read = seq_read,
4779 .llseek = seq_lseek,
4780 .release = single_release,
4781 .write = pri_wm_latency_write
4782};
4783
4784static const struct file_operations i915_spr_wm_latency_fops = {
4785 .owner = THIS_MODULE,
4786 .open = spr_wm_latency_open,
4787 .read = seq_read,
4788 .llseek = seq_lseek,
4789 .release = single_release,
4790 .write = spr_wm_latency_write
4791};
4792
4793static const struct file_operations i915_cur_wm_latency_fops = {
4794 .owner = THIS_MODULE,
4795 .open = cur_wm_latency_open,
4796 .read = seq_read,
4797 .llseek = seq_lseek,
4798 .release = single_release,
4799 .write = cur_wm_latency_write
4800};
4801
647416f9
KC
4802static int
4803i915_wedged_get(void *data, u64 *val)
f3cd474b 4804{
647416f9 4805 struct drm_device *dev = data;
fac5e23e 4806 struct drm_i915_private *dev_priv = to_i915(dev);
f3cd474b 4807
d98c52cf 4808 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4809
647416f9 4810 return 0;
f3cd474b
CW
4811}
4812
647416f9
KC
4813static int
4814i915_wedged_set(void *data, u64 val)
f3cd474b 4815{
647416f9 4816 struct drm_device *dev = data;
fac5e23e 4817 struct drm_i915_private *dev_priv = to_i915(dev);
d46c0517 4818
b8d24a06
MK
4819 /*
4820 * There is no safeguard against this debugfs entry colliding
4821 * with the hangcheck calling same i915_handle_error() in
4822 * parallel, causing an explosion. For now we assume that the
4823 * test harness is responsible enough not to inject gpu hangs
4824 * while it is writing to 'i915_wedged'
4825 */
4826
d98c52cf 4827 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4828 return -EAGAIN;
4829
d46c0517 4830 intel_runtime_pm_get(dev_priv);
f3cd474b 4831
c033666a 4832 i915_handle_error(dev_priv, val,
58174462 4833 "Manually setting wedged to %llu", val);
d46c0517
ID
4834
4835 intel_runtime_pm_put(dev_priv);
4836
647416f9 4837 return 0;
f3cd474b
CW
4838}
4839
647416f9
KC
4840DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4841 i915_wedged_get, i915_wedged_set,
3a3b4f98 4842 "%llu\n");
f3cd474b 4843
094f9a54
CW
4844static int
4845i915_ring_missed_irq_get(void *data, u64 *val)
4846{
4847 struct drm_device *dev = data;
fac5e23e 4848 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4849
4850 *val = dev_priv->gpu_error.missed_irq_rings;
4851 return 0;
4852}
4853
4854static int
4855i915_ring_missed_irq_set(void *data, u64 val)
4856{
4857 struct drm_device *dev = data;
fac5e23e 4858 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4859 int ret;
4860
4861 /* Lock against concurrent debugfs callers */
4862 ret = mutex_lock_interruptible(&dev->struct_mutex);
4863 if (ret)
4864 return ret;
4865 dev_priv->gpu_error.missed_irq_rings = val;
4866 mutex_unlock(&dev->struct_mutex);
4867
4868 return 0;
4869}
4870
4871DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4872 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4873 "0x%08llx\n");
4874
4875static int
4876i915_ring_test_irq_get(void *data, u64 *val)
4877{
4878 struct drm_device *dev = data;
fac5e23e 4879 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4880
4881 *val = dev_priv->gpu_error.test_irq_rings;
4882
4883 return 0;
4884}
4885
4886static int
4887i915_ring_test_irq_set(void *data, u64 val)
4888{
4889 struct drm_device *dev = data;
fac5e23e 4890 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54 4891
3a122c27 4892 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4893 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4894 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4895
4896 return 0;
4897}
4898
4899DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4900 i915_ring_test_irq_get, i915_ring_test_irq_set,
4901 "0x%08llx\n");
4902
dd624afd
CW
4903#define DROP_UNBOUND 0x1
4904#define DROP_BOUND 0x2
4905#define DROP_RETIRE 0x4
4906#define DROP_ACTIVE 0x8
4907#define DROP_ALL (DROP_UNBOUND | \
4908 DROP_BOUND | \
4909 DROP_RETIRE | \
4910 DROP_ACTIVE)
647416f9
KC
4911static int
4912i915_drop_caches_get(void *data, u64 *val)
dd624afd 4913{
647416f9 4914 *val = DROP_ALL;
dd624afd 4915
647416f9 4916 return 0;
dd624afd
CW
4917}
4918
647416f9
KC
4919static int
4920i915_drop_caches_set(void *data, u64 val)
dd624afd 4921{
647416f9 4922 struct drm_device *dev = data;
fac5e23e 4923 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4924 int ret;
dd624afd 4925
2f9fe5ff 4926 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4927
4928 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4929 * on ioctls on -EAGAIN. */
4930 ret = mutex_lock_interruptible(&dev->struct_mutex);
4931 if (ret)
4932 return ret;
4933
4934 if (val & DROP_ACTIVE) {
6e5a5beb 4935 ret = i915_gem_wait_for_idle(dev_priv);
dd624afd
CW
4936 if (ret)
4937 goto unlock;
4938 }
4939
4940 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4941 i915_gem_retire_requests(dev_priv);
dd624afd 4942
21ab4e74
CW
4943 if (val & DROP_BOUND)
4944 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4945
21ab4e74
CW
4946 if (val & DROP_UNBOUND)
4947 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4948
4949unlock:
4950 mutex_unlock(&dev->struct_mutex);
4951
647416f9 4952 return ret;
dd624afd
CW
4953}
4954
647416f9
KC
4955DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4956 i915_drop_caches_get, i915_drop_caches_set,
4957 "0x%08llx\n");
dd624afd 4958
647416f9
KC
4959static int
4960i915_max_freq_get(void *data, u64 *val)
358733e9 4961{
647416f9 4962 struct drm_device *dev = data;
fac5e23e 4963 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 4964
daa3afb2 4965 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4966 return -ENODEV;
4967
7c59a9c1 4968 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 4969 return 0;
358733e9
JB
4970}
4971
647416f9
KC
4972static int
4973i915_max_freq_set(void *data, u64 val)
358733e9 4974{
647416f9 4975 struct drm_device *dev = data;
fac5e23e 4976 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 4977 u32 hw_max, hw_min;
647416f9 4978 int ret;
004777cb 4979
daa3afb2 4980 if (INTEL_INFO(dev)->gen < 6)
004777cb 4981 return -ENODEV;
358733e9 4982
647416f9 4983 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4984
4fc688ce 4985 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4986 if (ret)
4987 return ret;
4988
358733e9
JB
4989 /*
4990 * Turbo will still be enabled, but won't go above the set value.
4991 */
bc4d91f6 4992 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4993
bc4d91f6
AG
4994 hw_max = dev_priv->rps.max_freq;
4995 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4996
b39fb297 4997 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4998 mutex_unlock(&dev_priv->rps.hw_lock);
4999 return -EINVAL;
0a073b84
JB
5000 }
5001
b39fb297 5002 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5003
dc97997a 5004 intel_set_rps(dev_priv, val);
dd0a1aa1 5005
4fc688ce 5006 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5007
647416f9 5008 return 0;
358733e9
JB
5009}
5010
647416f9
KC
5011DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5012 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5013 "%llu\n");
358733e9 5014
647416f9
KC
5015static int
5016i915_min_freq_get(void *data, u64 *val)
1523c310 5017{
647416f9 5018 struct drm_device *dev = data;
fac5e23e 5019 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 5020
62e1baa1 5021 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
5022 return -ENODEV;
5023
7c59a9c1 5024 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 5025 return 0;
1523c310
JB
5026}
5027
647416f9
KC
5028static int
5029i915_min_freq_set(void *data, u64 val)
1523c310 5030{
647416f9 5031 struct drm_device *dev = data;
fac5e23e 5032 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 5033 u32 hw_max, hw_min;
647416f9 5034 int ret;
004777cb 5035
62e1baa1 5036 if (INTEL_GEN(dev_priv) < 6)
004777cb 5037 return -ENODEV;
1523c310 5038
647416f9 5039 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5040
4fc688ce 5041 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5042 if (ret)
5043 return ret;
5044
1523c310
JB
5045 /*
5046 * Turbo will still be enabled, but won't go below the set value.
5047 */
bc4d91f6 5048 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5049
bc4d91f6
AG
5050 hw_max = dev_priv->rps.max_freq;
5051 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5052
b39fb297 5053 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5054 mutex_unlock(&dev_priv->rps.hw_lock);
5055 return -EINVAL;
0a073b84 5056 }
dd0a1aa1 5057
b39fb297 5058 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5059
dc97997a 5060 intel_set_rps(dev_priv, val);
dd0a1aa1 5061
4fc688ce 5062 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5063
647416f9 5064 return 0;
1523c310
JB
5065}
5066
647416f9
KC
5067DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5068 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5069 "%llu\n");
1523c310 5070
647416f9
KC
5071static int
5072i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5073{
647416f9 5074 struct drm_device *dev = data;
fac5e23e 5075 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5076 u32 snpcr;
647416f9 5077 int ret;
07b7ddd9 5078
004777cb
DV
5079 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5080 return -ENODEV;
5081
22bcfc6a
DV
5082 ret = mutex_lock_interruptible(&dev->struct_mutex);
5083 if (ret)
5084 return ret;
c8c8fb33 5085 intel_runtime_pm_get(dev_priv);
22bcfc6a 5086
07b7ddd9 5087 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5088
5089 intel_runtime_pm_put(dev_priv);
91c8a326 5090 mutex_unlock(&dev_priv->drm.struct_mutex);
07b7ddd9 5091
647416f9 5092 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5093
647416f9 5094 return 0;
07b7ddd9
JB
5095}
5096
647416f9
KC
5097static int
5098i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5099{
647416f9 5100 struct drm_device *dev = data;
fac5e23e 5101 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5102 u32 snpcr;
07b7ddd9 5103
004777cb
DV
5104 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5105 return -ENODEV;
5106
647416f9 5107 if (val > 3)
07b7ddd9
JB
5108 return -EINVAL;
5109
c8c8fb33 5110 intel_runtime_pm_get(dev_priv);
647416f9 5111 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5112
5113 /* Update the cache sharing policy here as well */
5114 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5115 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5116 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5117 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5118
c8c8fb33 5119 intel_runtime_pm_put(dev_priv);
647416f9 5120 return 0;
07b7ddd9
JB
5121}
5122
647416f9
KC
5123DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5124 i915_cache_sharing_get, i915_cache_sharing_set,
5125 "%llu\n");
07b7ddd9 5126
5d39525a
JM
5127struct sseu_dev_status {
5128 unsigned int slice_total;
5129 unsigned int subslice_total;
5130 unsigned int subslice_per_slice;
5131 unsigned int eu_total;
5132 unsigned int eu_per_subslice;
5133};
5134
5135static void cherryview_sseu_device_status(struct drm_device *dev,
5136 struct sseu_dev_status *stat)
5137{
fac5e23e 5138 struct drm_i915_private *dev_priv = to_i915(dev);
0a0b457f 5139 int ss_max = 2;
5d39525a
JM
5140 int ss;
5141 u32 sig1[ss_max], sig2[ss_max];
5142
5143 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5144 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5145 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5146 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5147
5148 for (ss = 0; ss < ss_max; ss++) {
5149 unsigned int eu_cnt;
5150
5151 if (sig1[ss] & CHV_SS_PG_ENABLE)
5152 /* skip disabled subslice */
5153 continue;
5154
5155 stat->slice_total = 1;
5156 stat->subslice_per_slice++;
5157 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5158 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5159 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5160 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5161 stat->eu_total += eu_cnt;
5162 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5163 }
5164 stat->subslice_total = stat->subslice_per_slice;
5165}
5166
5167static void gen9_sseu_device_status(struct drm_device *dev,
5168 struct sseu_dev_status *stat)
5169{
fac5e23e 5170 struct drm_i915_private *dev_priv = to_i915(dev);
1c046bc1 5171 int s_max = 3, ss_max = 4;
5d39525a
JM
5172 int s, ss;
5173 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5174
1c046bc1
JM
5175 /* BXT has a single slice and at most 3 subslices. */
5176 if (IS_BROXTON(dev)) {
5177 s_max = 1;
5178 ss_max = 3;
5179 }
5180
5181 for (s = 0; s < s_max; s++) {
5182 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5183 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5184 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5185 }
5186
5d39525a
JM
5187 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5188 GEN9_PGCTL_SSA_EU19_ACK |
5189 GEN9_PGCTL_SSA_EU210_ACK |
5190 GEN9_PGCTL_SSA_EU311_ACK;
5191 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5192 GEN9_PGCTL_SSB_EU19_ACK |
5193 GEN9_PGCTL_SSB_EU210_ACK |
5194 GEN9_PGCTL_SSB_EU311_ACK;
5195
5196 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5197 unsigned int ss_cnt = 0;
5198
5d39525a
JM
5199 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5200 /* skip disabled slice */
5201 continue;
5202
5203 stat->slice_total++;
1c046bc1 5204
ef11bdb3 5205 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5206 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5207
5d39525a
JM
5208 for (ss = 0; ss < ss_max; ss++) {
5209 unsigned int eu_cnt;
5210
1c046bc1
JM
5211 if (IS_BROXTON(dev) &&
5212 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5213 /* skip disabled subslice */
5214 continue;
5215
5216 if (IS_BROXTON(dev))
5217 ss_cnt++;
5218
5d39525a
JM
5219 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5220 eu_mask[ss%2]);
5221 stat->eu_total += eu_cnt;
5222 stat->eu_per_subslice = max(stat->eu_per_subslice,
5223 eu_cnt);
5224 }
1c046bc1
JM
5225
5226 stat->subslice_total += ss_cnt;
5227 stat->subslice_per_slice = max(stat->subslice_per_slice,
5228 ss_cnt);
5d39525a
JM
5229 }
5230}
5231
91bedd34
ŁD
5232static void broadwell_sseu_device_status(struct drm_device *dev,
5233 struct sseu_dev_status *stat)
5234{
fac5e23e 5235 struct drm_i915_private *dev_priv = to_i915(dev);
91bedd34
ŁD
5236 int s;
5237 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5238
5239 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5240
5241 if (stat->slice_total) {
5242 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5243 stat->subslice_total = stat->slice_total *
5244 stat->subslice_per_slice;
5245 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5246 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5247
5248 /* subtract fused off EU(s) from enabled slice(s) */
5249 for (s = 0; s < stat->slice_total; s++) {
5250 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5251
5252 stat->eu_total -= hweight8(subslice_7eu);
5253 }
5254 }
5255}
5256
3873218f
JM
5257static int i915_sseu_status(struct seq_file *m, void *unused)
5258{
5259 struct drm_info_node *node = (struct drm_info_node *) m->private;
238010ed
DW
5260 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5261 struct drm_device *dev = &dev_priv->drm;
5d39525a 5262 struct sseu_dev_status stat;
3873218f 5263
91bedd34 5264 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5265 return -ENODEV;
5266
5267 seq_puts(m, "SSEU Device Info\n");
5268 seq_printf(m, " Available Slice Total: %u\n",
5269 INTEL_INFO(dev)->slice_total);
5270 seq_printf(m, " Available Subslice Total: %u\n",
5271 INTEL_INFO(dev)->subslice_total);
5272 seq_printf(m, " Available Subslice Per Slice: %u\n",
5273 INTEL_INFO(dev)->subslice_per_slice);
5274 seq_printf(m, " Available EU Total: %u\n",
5275 INTEL_INFO(dev)->eu_total);
5276 seq_printf(m, " Available EU Per Subslice: %u\n",
5277 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5278 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5279 if (HAS_POOLED_EU(dev))
5280 seq_printf(m, " Min EU in pool: %u\n",
5281 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5282 seq_printf(m, " Has Slice Power Gating: %s\n",
5283 yesno(INTEL_INFO(dev)->has_slice_pg));
5284 seq_printf(m, " Has Subslice Power Gating: %s\n",
5285 yesno(INTEL_INFO(dev)->has_subslice_pg));
5286 seq_printf(m, " Has EU Power Gating: %s\n",
5287 yesno(INTEL_INFO(dev)->has_eu_pg));
5288
7f992aba 5289 seq_puts(m, "SSEU Device Status\n");
5d39525a 5290 memset(&stat, 0, sizeof(stat));
238010ed
DW
5291
5292 intel_runtime_pm_get(dev_priv);
5293
5575f03a 5294 if (IS_CHERRYVIEW(dev)) {
5d39525a 5295 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5296 } else if (IS_BROADWELL(dev)) {
5297 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5298 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5299 gen9_sseu_device_status(dev, &stat);
7f992aba 5300 }
238010ed
DW
5301
5302 intel_runtime_pm_put(dev_priv);
5303
5d39525a
JM
5304 seq_printf(m, " Enabled Slice Total: %u\n",
5305 stat.slice_total);
5306 seq_printf(m, " Enabled Subslice Total: %u\n",
5307 stat.subslice_total);
5308 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5309 stat.subslice_per_slice);
5310 seq_printf(m, " Enabled EU Total: %u\n",
5311 stat.eu_total);
5312 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5313 stat.eu_per_subslice);
7f992aba 5314
3873218f
JM
5315 return 0;
5316}
5317
6d794d42
BW
5318static int i915_forcewake_open(struct inode *inode, struct file *file)
5319{
5320 struct drm_device *dev = inode->i_private;
fac5e23e 5321 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5322
075edca4 5323 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5324 return 0;
5325
6daccb0b 5326 intel_runtime_pm_get(dev_priv);
59bad947 5327 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5328
5329 return 0;
5330}
5331
c43b5634 5332static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5333{
5334 struct drm_device *dev = inode->i_private;
fac5e23e 5335 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5336
075edca4 5337 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5338 return 0;
5339
59bad947 5340 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5341 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5342
5343 return 0;
5344}
5345
5346static const struct file_operations i915_forcewake_fops = {
5347 .owner = THIS_MODULE,
5348 .open = i915_forcewake_open,
5349 .release = i915_forcewake_release,
5350};
5351
5352static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5353{
5354 struct drm_device *dev = minor->dev;
5355 struct dentry *ent;
5356
5357 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5358 S_IRUSR,
6d794d42
BW
5359 root, dev,
5360 &i915_forcewake_fops);
f3c5fe97
WY
5361 if (!ent)
5362 return -ENOMEM;
6d794d42 5363
8eb57294 5364 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5365}
5366
6a9c308d
DV
5367static int i915_debugfs_create(struct dentry *root,
5368 struct drm_minor *minor,
5369 const char *name,
5370 const struct file_operations *fops)
07b7ddd9
JB
5371{
5372 struct drm_device *dev = minor->dev;
5373 struct dentry *ent;
5374
6a9c308d 5375 ent = debugfs_create_file(name,
07b7ddd9
JB
5376 S_IRUGO | S_IWUSR,
5377 root, dev,
6a9c308d 5378 fops);
f3c5fe97
WY
5379 if (!ent)
5380 return -ENOMEM;
07b7ddd9 5381
6a9c308d 5382 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5383}
5384
06c5bf8c 5385static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5386 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5387 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5388 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5389 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5390 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5391 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5392 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5393 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5394 {"i915_gem_request", i915_gem_request_info, 0},
5395 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5396 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5397 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5398 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5399 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5400 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5401 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5402 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5403 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5404 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5405 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5406 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5407 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5408 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5409 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5410 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5411 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5412 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5413 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5414 {"i915_sr_status", i915_sr_status, 0},
44834a67 5415 {"i915_opregion", i915_opregion, 0},
ada8f955 5416 {"i915_vbt", i915_vbt, 0},
37811fcc 5417 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5418 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5419 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5420 {"i915_execlists", i915_execlists, 0},
f65367b5 5421 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5422 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5423 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5424 {"i915_llc", i915_llc, 0},
e91fd8c6 5425 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5426 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5427 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5428 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5429 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5430 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5431 {"i915_display_info", i915_display_info, 0},
e04934cf 5432 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5433 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5434 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5435 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5436 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5437 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5438 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5439 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5440};
27c202ad 5441#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5442
06c5bf8c 5443static const struct i915_debugfs_files {
34b9674c
DV
5444 const char *name;
5445 const struct file_operations *fops;
5446} i915_debugfs_files[] = {
5447 {"i915_wedged", &i915_wedged_fops},
5448 {"i915_max_freq", &i915_max_freq_fops},
5449 {"i915_min_freq", &i915_min_freq_fops},
5450 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5451 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5452 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5453 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5454 {"i915_error_state", &i915_error_state_fops},
5455 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5456 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5457 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5458 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5459 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5460 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5461 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5462 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5463 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5464};
5465
07144428
DL
5466void intel_display_crc_init(struct drm_device *dev)
5467{
fac5e23e 5468 struct drm_i915_private *dev_priv = to_i915(dev);
b378360e 5469 enum pipe pipe;
07144428 5470
055e393f 5471 for_each_pipe(dev_priv, pipe) {
b378360e 5472 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5473
d538bbdf
DL
5474 pipe_crc->opened = false;
5475 spin_lock_init(&pipe_crc->lock);
07144428
DL
5476 init_waitqueue_head(&pipe_crc->wq);
5477 }
5478}
5479
1dac891c 5480int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5481{
91c8a326 5482 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5483 int ret, i;
f3cd474b 5484
6d794d42 5485 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5486 if (ret)
5487 return ret;
6a9c308d 5488
07144428
DL
5489 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5490 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5491 if (ret)
5492 return ret;
5493 }
5494
34b9674c
DV
5495 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5496 ret = i915_debugfs_create(minor->debugfs_root, minor,
5497 i915_debugfs_files[i].name,
5498 i915_debugfs_files[i].fops);
5499 if (ret)
5500 return ret;
5501 }
40633219 5502
27c202ad
BG
5503 return drm_debugfs_create_files(i915_debugfs_list,
5504 I915_DEBUGFS_ENTRIES,
2017263e
BG
5505 minor->debugfs_root, minor);
5506}
5507
1dac891c 5508void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5509{
91c8a326 5510 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5511 int i;
5512
27c202ad
BG
5513 drm_debugfs_remove_files(i915_debugfs_list,
5514 I915_DEBUGFS_ENTRIES, minor);
07144428 5515
6d794d42
BW
5516 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5517 1, minor);
07144428 5518
e309a997 5519 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5520 struct drm_info_list *info_list =
5521 (struct drm_info_list *)&i915_pipe_crc_data[i];
5522
5523 drm_debugfs_remove_files(info_list, 1, minor);
5524 }
5525
34b9674c
DV
5526 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5527 struct drm_info_list *info_list =
5528 (struct drm_info_list *) i915_debugfs_files[i].fops;
5529
5530 drm_debugfs_remove_files(info_list, 1, minor);
5531 }
2017263e 5532}
aa7471d2
JN
5533
5534struct dpcd_block {
5535 /* DPCD dump start address. */
5536 unsigned int offset;
5537 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5538 unsigned int end;
5539 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5540 size_t size;
5541 /* Only valid for eDP. */
5542 bool edp;
5543};
5544
5545static const struct dpcd_block i915_dpcd_debug[] = {
5546 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5547 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5548 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5549 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5550 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5551 { .offset = DP_SET_POWER },
5552 { .offset = DP_EDP_DPCD_REV },
5553 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5554 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5555 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5556};
5557
5558static int i915_dpcd_show(struct seq_file *m, void *data)
5559{
5560 struct drm_connector *connector = m->private;
5561 struct intel_dp *intel_dp =
5562 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5563 uint8_t buf[16];
5564 ssize_t err;
5565 int i;
5566
5c1a8875
MK
5567 if (connector->status != connector_status_connected)
5568 return -ENODEV;
5569
aa7471d2
JN
5570 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5571 const struct dpcd_block *b = &i915_dpcd_debug[i];
5572 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5573
5574 if (b->edp &&
5575 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5576 continue;
5577
5578 /* low tech for now */
5579 if (WARN_ON(size > sizeof(buf)))
5580 continue;
5581
5582 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5583 if (err <= 0) {
5584 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5585 size, b->offset, err);
5586 continue;
5587 }
5588
5589 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5590 }
aa7471d2
JN
5591
5592 return 0;
5593}
5594
5595static int i915_dpcd_open(struct inode *inode, struct file *file)
5596{
5597 return single_open(file, i915_dpcd_show, inode->i_private);
5598}
5599
5600static const struct file_operations i915_dpcd_fops = {
5601 .owner = THIS_MODULE,
5602 .open = i915_dpcd_open,
5603 .read = seq_read,
5604 .llseek = seq_lseek,
5605 .release = single_release,
5606};
5607
5608/**
5609 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5610 * @connector: pointer to a registered drm_connector
5611 *
5612 * Cleanup will be done by drm_connector_unregister() through a call to
5613 * drm_debugfs_connector_remove().
5614 *
5615 * Returns 0 on success, negative error codes on error.
5616 */
5617int i915_debugfs_connector_add(struct drm_connector *connector)
5618{
5619 struct dentry *root = connector->debugfs_entry;
5620
5621 /* The connector must have been registered beforehands. */
5622 if (!root)
5623 return -ENODEV;
5624
5625 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5626 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5627 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5628 &i915_dpcd_fops);
5629
5630 return 0;
5631}
This page took 0.987958 seconds and 5 git commands to generate.