drm/i915: Document and reject invalid tiling modes
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
573adb39 94 return i915_gem_object_is_active(obj) ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3272db53 128 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
faf5bf0a 141 unsigned int frontbuffer_bits;
d7f46fc4 142 int pin_count = 0;
c3232b18 143 enum intel_engine_id id;
d7f46fc4 144
188c1ab7
CW
145 lockdep_assert_held(&obj->base.dev->struct_mutex);
146
be12a86b 147 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 148 &obj->base,
be12a86b 149 get_active_flag(obj),
37811fcc
CW
150 get_pin_flag(obj),
151 get_tiling_flag(obj),
1d693bcc 152 get_global_flag(obj),
be12a86b 153 get_pin_mapped_flag(obj),
a05a5862 154 obj->base.size / 1024,
37811fcc 155 obj->base.read_domains,
b4716185 156 obj->base.write_domain);
c3232b18 157 for_each_engine_id(engine, dev_priv, id)
b4716185 158 seq_printf(m, "%x ",
d72d908b
CW
159 i915_gem_active_get_seqno(&obj->last_read[id],
160 &obj->base.dev->struct_mutex));
b4716185 161 seq_printf(m, "] %x %x%s%s%s",
d72d908b
CW
162 i915_gem_active_get_seqno(&obj->last_write,
163 &obj->base.dev->struct_mutex),
164 i915_gem_active_get_seqno(&obj->last_fence,
165 &obj->base.dev->struct_mutex),
0a4cd7c8 166 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
167 obj->dirty ? " dirty" : "",
168 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
169 if (obj->base.name)
170 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 171 list_for_each_entry(vma, &obj->vma_list, obj_link) {
20dfbde4 172 if (i915_vma_is_pinned(vma))
d7f46fc4 173 pin_count++;
ba0635ff
DC
174 }
175 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
176 if (obj->pin_display)
177 seq_printf(m, " (display)");
37811fcc
CW
178 if (obj->fence_reg != I915_FENCE_REG_NONE)
179 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 180 list_for_each_entry(vma, &obj->vma_list, obj_link) {
15717de2
CW
181 if (!drm_mm_node_allocated(&vma->node))
182 continue;
183
8d2fdc3f 184 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
3272db53 185 i915_vma_is_ggtt(vma) ? "g" : "pp",
8d2fdc3f 186 vma->node.start, vma->node.size);
3272db53 187 if (i915_vma_is_ggtt(vma))
596c5923
CW
188 seq_printf(m, ", type: %u", vma->ggtt_view.type);
189 seq_puts(m, ")");
1d693bcc 190 }
c1ad11fc 191 if (obj->stolen)
440fd528 192 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 193 if (obj->pin_display || obj->fault_mappable) {
6299f992 194 char s[3], *t = s;
30154650 195 if (obj->pin_display)
6299f992
CW
196 *t++ = 'p';
197 if (obj->fault_mappable)
198 *t++ = 'f';
199 *t = '\0';
200 seq_printf(m, " (%s mappable)", s);
201 }
27c01aae 202
d72d908b
CW
203 engine = i915_gem_active_get_engine(&obj->last_write,
204 &obj->base.dev->struct_mutex);
27c01aae
CW
205 if (engine)
206 seq_printf(m, " (%s)", engine->name);
207
faf5bf0a
CW
208 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
209 if (frontbuffer_bits)
210 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
37811fcc
CW
211}
212
433e12f7 213static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 214{
9f25d007 215 struct drm_info_node *node = m->private;
433e12f7
BG
216 uintptr_t list = (uintptr_t) node->info_ent->data;
217 struct list_head *head;
2017263e 218 struct drm_device *dev = node->minor->dev;
72e96d64
JL
219 struct drm_i915_private *dev_priv = to_i915(dev);
220 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 221 struct i915_vma *vma;
c44ef60e 222 u64 total_obj_size, total_gtt_size;
8f2480fb 223 int count, ret;
de227ef0
CW
224
225 ret = mutex_lock_interruptible(&dev->struct_mutex);
226 if (ret)
227 return ret;
2017263e 228
ca191b13 229 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
230 switch (list) {
231 case ACTIVE_LIST:
267f0c90 232 seq_puts(m, "Active:\n");
72e96d64 233 head = &ggtt->base.active_list;
433e12f7
BG
234 break;
235 case INACTIVE_LIST:
267f0c90 236 seq_puts(m, "Inactive:\n");
72e96d64 237 head = &ggtt->base.inactive_list;
433e12f7 238 break;
433e12f7 239 default:
de227ef0
CW
240 mutex_unlock(&dev->struct_mutex);
241 return -EINVAL;
2017263e 242 }
2017263e 243
8f2480fb 244 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 245 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
246 seq_printf(m, " ");
247 describe_obj(m, vma->obj);
248 seq_printf(m, "\n");
249 total_obj_size += vma->obj->base.size;
250 total_gtt_size += vma->node.size;
8f2480fb 251 count++;
2017263e 252 }
de227ef0 253 mutex_unlock(&dev->struct_mutex);
5e118f41 254
c44ef60e 255 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 256 count, total_obj_size, total_gtt_size);
2017263e
BG
257 return 0;
258}
259
6d2b8885
CW
260static int obj_rank_by_stolen(void *priv,
261 struct list_head *A, struct list_head *B)
262{
263 struct drm_i915_gem_object *a =
b25cb2f8 264 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 265 struct drm_i915_gem_object *b =
b25cb2f8 266 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 267
2d05fa16
RV
268 if (a->stolen->start < b->stolen->start)
269 return -1;
270 if (a->stolen->start > b->stolen->start)
271 return 1;
272 return 0;
6d2b8885
CW
273}
274
275static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
276{
9f25d007 277 struct drm_info_node *node = m->private;
6d2b8885 278 struct drm_device *dev = node->minor->dev;
fac5e23e 279 struct drm_i915_private *dev_priv = to_i915(dev);
6d2b8885 280 struct drm_i915_gem_object *obj;
c44ef60e 281 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
282 LIST_HEAD(stolen);
283 int count, ret;
284
285 ret = mutex_lock_interruptible(&dev->struct_mutex);
286 if (ret)
287 return ret;
288
289 total_obj_size = total_gtt_size = count = 0;
290 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
291 if (obj->stolen == NULL)
292 continue;
293
b25cb2f8 294 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
295
296 total_obj_size += obj->base.size;
ca1543be 297 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
298 count++;
299 }
300 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
301 if (obj->stolen == NULL)
302 continue;
303
b25cb2f8 304 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
305
306 total_obj_size += obj->base.size;
307 count++;
308 }
309 list_sort(NULL, &stolen, obj_rank_by_stolen);
310 seq_puts(m, "Stolen:\n");
311 while (!list_empty(&stolen)) {
b25cb2f8 312 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
313 seq_puts(m, " ");
314 describe_obj(m, obj);
315 seq_putc(m, '\n');
b25cb2f8 316 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
317 }
318 mutex_unlock(&dev->struct_mutex);
319
c44ef60e 320 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
321 count, total_obj_size, total_gtt_size);
322 return 0;
323}
324
6299f992
CW
325#define count_objects(list, member) do { \
326 list_for_each_entry(obj, list, member) { \
ca1543be 327 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
328 ++count; \
329 if (obj->map_and_fenceable) { \
f343c5f6 330 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
331 ++mappable_count; \
332 } \
333 } \
0206e353 334} while (0)
6299f992 335
2db8e9d6 336struct file_stats {
6313c204 337 struct drm_i915_file_private *file_priv;
c44ef60e
MK
338 unsigned long count;
339 u64 total, unbound;
340 u64 global, shared;
341 u64 active, inactive;
2db8e9d6
CW
342};
343
344static int per_file_stats(int id, void *ptr, void *data)
345{
346 struct drm_i915_gem_object *obj = ptr;
347 struct file_stats *stats = data;
6313c204 348 struct i915_vma *vma;
2db8e9d6
CW
349
350 stats->count++;
351 stats->total += obj->base.size;
15717de2
CW
352 if (!obj->bind_count)
353 stats->unbound += obj->base.size;
c67a17e9
CW
354 if (obj->base.name || obj->base.dma_buf)
355 stats->shared += obj->base.size;
356
894eeecc
CW
357 list_for_each_entry(vma, &obj->vma_list, obj_link) {
358 if (!drm_mm_node_allocated(&vma->node))
359 continue;
6313c204 360
3272db53 361 if (i915_vma_is_ggtt(vma)) {
894eeecc
CW
362 stats->global += vma->node.size;
363 } else {
364 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
6313c204 365
2bfa996e 366 if (ppgtt->base.file != stats->file_priv)
6313c204 367 continue;
6313c204 368 }
894eeecc 369
b0decaf7 370 if (i915_vma_is_active(vma))
894eeecc
CW
371 stats->active += vma->node.size;
372 else
373 stats->inactive += vma->node.size;
2db8e9d6
CW
374 }
375
376 return 0;
377}
378
b0da1b79
CW
379#define print_file_stats(m, name, stats) do { \
380 if (stats.count) \
c44ef60e 381 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
382 name, \
383 stats.count, \
384 stats.total, \
385 stats.active, \
386 stats.inactive, \
387 stats.global, \
388 stats.shared, \
389 stats.unbound); \
390} while (0)
493018dc
BV
391
392static void print_batch_pool_stats(struct seq_file *m,
393 struct drm_i915_private *dev_priv)
394{
395 struct drm_i915_gem_object *obj;
396 struct file_stats stats;
e2f80391 397 struct intel_engine_cs *engine;
b4ac5afc 398 int j;
493018dc
BV
399
400 memset(&stats, 0, sizeof(stats));
401
b4ac5afc 402 for_each_engine(engine, dev_priv) {
e2f80391 403 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 404 list_for_each_entry(obj,
e2f80391 405 &engine->batch_pool.cache_list[j],
8d9d5744
CW
406 batch_pool_link)
407 per_file_stats(0, obj, &stats);
408 }
06fbca71 409 }
493018dc 410
b0da1b79 411 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
412}
413
15da9565
CW
414static int per_file_ctx_stats(int id, void *ptr, void *data)
415{
416 struct i915_gem_context *ctx = ptr;
417 int n;
418
419 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
420 if (ctx->engine[n].state)
421 per_file_stats(0, ctx->engine[n].state, data);
dca33ecc
CW
422 if (ctx->engine[n].ring)
423 per_file_stats(0, ctx->engine[n].ring->obj, data);
15da9565
CW
424 }
425
426 return 0;
427}
428
429static void print_context_stats(struct seq_file *m,
430 struct drm_i915_private *dev_priv)
431{
432 struct file_stats stats;
433 struct drm_file *file;
434
435 memset(&stats, 0, sizeof(stats));
436
91c8a326 437 mutex_lock(&dev_priv->drm.struct_mutex);
15da9565
CW
438 if (dev_priv->kernel_context)
439 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
440
91c8a326 441 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
15da9565
CW
442 struct drm_i915_file_private *fpriv = file->driver_priv;
443 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
444 }
91c8a326 445 mutex_unlock(&dev_priv->drm.struct_mutex);
15da9565
CW
446
447 print_file_stats(m, "[k]contexts", stats);
448}
449
ca191b13
BW
450#define count_vmas(list, member) do { \
451 list_for_each_entry(vma, list, member) { \
ca1543be 452 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
453 ++count; \
454 if (vma->obj->map_and_fenceable) { \
455 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
456 ++mappable_count; \
457 } \
458 } \
459} while (0)
460
461static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 462{
9f25d007 463 struct drm_info_node *node = m->private;
73aa808f 464 struct drm_device *dev = node->minor->dev;
72e96d64
JL
465 struct drm_i915_private *dev_priv = to_i915(dev);
466 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 467 u32 count, mappable_count, purgeable_count;
c44ef60e 468 u64 size, mappable_size, purgeable_size;
be19b10d
TU
469 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
470 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 471 struct drm_i915_gem_object *obj;
2db8e9d6 472 struct drm_file *file;
ca191b13 473 struct i915_vma *vma;
73aa808f
CW
474 int ret;
475
476 ret = mutex_lock_interruptible(&dev->struct_mutex);
477 if (ret)
478 return ret;
479
6299f992
CW
480 seq_printf(m, "%u objects, %zu bytes\n",
481 dev_priv->mm.object_count,
482 dev_priv->mm.object_memory);
483
484 size = count = mappable_size = mappable_count = 0;
35c20a60 485 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 486 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
487 count, mappable_count, size, mappable_size);
488
489 size = count = mappable_size = mappable_count = 0;
72e96d64 490 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 491 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
492 count, mappable_count, size, mappable_size);
493
6299f992 494 size = count = mappable_size = mappable_count = 0;
72e96d64 495 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 496 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
497 count, mappable_count, size, mappable_size);
498
b7abb714 499 size = count = purgeable_size = purgeable_count = 0;
35c20a60 500 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 501 size += obj->base.size, ++count;
b7abb714
CW
502 if (obj->madv == I915_MADV_DONTNEED)
503 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
504 if (obj->mapping) {
505 pin_mapped_count++;
506 pin_mapped_size += obj->base.size;
507 if (obj->pages_pin_count == 0) {
508 pin_mapped_purgeable_count++;
509 pin_mapped_purgeable_size += obj->base.size;
510 }
511 }
b7abb714 512 }
c44ef60e 513 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 514
6299f992 515 size = count = mappable_size = mappable_count = 0;
35c20a60 516 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 517 if (obj->fault_mappable) {
f343c5f6 518 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
519 ++count;
520 }
30154650 521 if (obj->pin_display) {
f343c5f6 522 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
523 ++mappable_count;
524 }
b7abb714
CW
525 if (obj->madv == I915_MADV_DONTNEED) {
526 purgeable_size += obj->base.size;
527 ++purgeable_count;
528 }
be19b10d
TU
529 if (obj->mapping) {
530 pin_mapped_count++;
531 pin_mapped_size += obj->base.size;
532 if (obj->pages_pin_count == 0) {
533 pin_mapped_purgeable_count++;
534 pin_mapped_purgeable_size += obj->base.size;
535 }
536 }
6299f992 537 }
c44ef60e 538 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 539 purgeable_count, purgeable_size);
c44ef60e 540 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 541 mappable_count, mappable_size);
c44ef60e 542 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 543 count, size);
be19b10d
TU
544 seq_printf(m,
545 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
546 pin_mapped_count, pin_mapped_purgeable_count,
547 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 548
c44ef60e 549 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 550 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 551
493018dc
BV
552 seq_putc(m, '\n');
553 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
554 mutex_unlock(&dev->struct_mutex);
555
556 mutex_lock(&dev->filelist_mutex);
15da9565 557 print_context_stats(m, dev_priv);
2db8e9d6
CW
558 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
559 struct file_stats stats;
3ec2f427 560 struct task_struct *task;
2db8e9d6
CW
561
562 memset(&stats, 0, sizeof(stats));
6313c204 563 stats.file_priv = file->driver_priv;
5b5ffff0 564 spin_lock(&file->table_lock);
2db8e9d6 565 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 566 spin_unlock(&file->table_lock);
3ec2f427
TH
567 /*
568 * Although we have a valid reference on file->pid, that does
569 * not guarantee that the task_struct who called get_pid() is
570 * still alive (e.g. get_pid(current) => fork() => exit()).
571 * Therefore, we need to protect this ->comm access using RCU.
572 */
573 rcu_read_lock();
574 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 575 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 576 rcu_read_unlock();
2db8e9d6 577 }
1d2ac403 578 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
579
580 return 0;
581}
582
aee56cff 583static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 584{
9f25d007 585 struct drm_info_node *node = m->private;
08c18323 586 struct drm_device *dev = node->minor->dev;
1b50247a 587 uintptr_t list = (uintptr_t) node->info_ent->data;
fac5e23e 588 struct drm_i915_private *dev_priv = to_i915(dev);
08c18323 589 struct drm_i915_gem_object *obj;
c44ef60e 590 u64 total_obj_size, total_gtt_size;
08c18323
CW
591 int count, ret;
592
593 ret = mutex_lock_interruptible(&dev->struct_mutex);
594 if (ret)
595 return ret;
596
597 total_obj_size = total_gtt_size = count = 0;
35c20a60 598 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 599 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
600 continue;
601
267f0c90 602 seq_puts(m, " ");
08c18323 603 describe_obj(m, obj);
267f0c90 604 seq_putc(m, '\n');
08c18323 605 total_obj_size += obj->base.size;
ca1543be 606 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
607 count++;
608 }
609
610 mutex_unlock(&dev->struct_mutex);
611
c44ef60e 612 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
613 count, total_obj_size, total_gtt_size);
614
615 return 0;
616}
617
4e5359cd
SF
618static int i915_gem_pageflip_info(struct seq_file *m, void *data)
619{
9f25d007 620 struct drm_info_node *node = m->private;
4e5359cd 621 struct drm_device *dev = node->minor->dev;
fac5e23e 622 struct drm_i915_private *dev_priv = to_i915(dev);
4e5359cd 623 struct intel_crtc *crtc;
8a270ebf
DV
624 int ret;
625
626 ret = mutex_lock_interruptible(&dev->struct_mutex);
627 if (ret)
628 return ret;
4e5359cd 629
d3fcc808 630 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
631 const char pipe = pipe_name(crtc->pipe);
632 const char plane = plane_name(crtc->plane);
51cbaf01 633 struct intel_flip_work *work;
4e5359cd 634
5e2d7afc 635 spin_lock_irq(&dev->event_lock);
5a21b665
DV
636 work = crtc->flip_work;
637 if (work == NULL) {
9db4a9c7 638 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
639 pipe, plane);
640 } else {
5a21b665
DV
641 u32 pending;
642 u32 addr;
643
644 pending = atomic_read(&work->pending);
645 if (pending) {
646 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
647 pipe, plane);
648 } else {
649 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
650 pipe, plane);
651 }
652 if (work->flip_queued_req) {
653 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
654
655 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
656 engine->name,
657 i915_gem_request_get_seqno(work->flip_queued_req),
658 dev_priv->next_seqno,
1b7744e7 659 intel_engine_get_seqno(engine),
f69a02c9 660 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
661 } else
662 seq_printf(m, "Flip not associated with any ring\n");
663 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
664 work->flip_queued_vblank,
665 work->flip_ready_vblank,
666 intel_crtc_get_vblank_counter(crtc));
667 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
668
669 if (INTEL_INFO(dev)->gen >= 4)
670 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
671 else
672 addr = I915_READ(DSPADDR(crtc->plane));
673 seq_printf(m, "Current scanout address 0x%08x\n", addr);
674
675 if (work->pending_flip_obj) {
676 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
677 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
678 }
679 }
5e2d7afc 680 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
681 }
682
8a270ebf
DV
683 mutex_unlock(&dev->struct_mutex);
684
4e5359cd
SF
685 return 0;
686}
687
493018dc
BV
688static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
689{
690 struct drm_info_node *node = m->private;
691 struct drm_device *dev = node->minor->dev;
fac5e23e 692 struct drm_i915_private *dev_priv = to_i915(dev);
493018dc 693 struct drm_i915_gem_object *obj;
e2f80391 694 struct intel_engine_cs *engine;
8d9d5744 695 int total = 0;
b4ac5afc 696 int ret, j;
493018dc
BV
697
698 ret = mutex_lock_interruptible(&dev->struct_mutex);
699 if (ret)
700 return ret;
701
b4ac5afc 702 for_each_engine(engine, dev_priv) {
e2f80391 703 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
704 int count;
705
706 count = 0;
707 list_for_each_entry(obj,
e2f80391 708 &engine->batch_pool.cache_list[j],
8d9d5744
CW
709 batch_pool_link)
710 count++;
711 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 712 engine->name, j, count);
8d9d5744
CW
713
714 list_for_each_entry(obj,
e2f80391 715 &engine->batch_pool.cache_list[j],
8d9d5744
CW
716 batch_pool_link) {
717 seq_puts(m, " ");
718 describe_obj(m, obj);
719 seq_putc(m, '\n');
720 }
721
722 total += count;
06fbca71 723 }
493018dc
BV
724 }
725
8d9d5744 726 seq_printf(m, "total: %d\n", total);
493018dc
BV
727
728 mutex_unlock(&dev->struct_mutex);
729
730 return 0;
731}
732
2017263e
BG
733static int i915_gem_request_info(struct seq_file *m, void *data)
734{
9f25d007 735 struct drm_info_node *node = m->private;
2017263e 736 struct drm_device *dev = node->minor->dev;
fac5e23e 737 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 738 struct intel_engine_cs *engine;
eed29a5b 739 struct drm_i915_gem_request *req;
b4ac5afc 740 int ret, any;
de227ef0
CW
741
742 ret = mutex_lock_interruptible(&dev->struct_mutex);
743 if (ret)
744 return ret;
2017263e 745
2d1070b2 746 any = 0;
b4ac5afc 747 for_each_engine(engine, dev_priv) {
2d1070b2
CW
748 int count;
749
750 count = 0;
efdf7c06 751 list_for_each_entry(req, &engine->request_list, link)
2d1070b2
CW
752 count++;
753 if (count == 0)
a2c7f6fd
CW
754 continue;
755
e2f80391 756 seq_printf(m, "%s requests: %d\n", engine->name, count);
efdf7c06 757 list_for_each_entry(req, &engine->request_list, link) {
2d1070b2
CW
758 struct task_struct *task;
759
760 rcu_read_lock();
761 task = NULL;
eed29a5b
DV
762 if (req->pid)
763 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 764 seq_printf(m, " %x @ %d: %s [%d]\n",
04769652 765 req->fence.seqno,
eed29a5b 766 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
767 task ? task->comm : "<unknown>",
768 task ? task->pid : -1);
769 rcu_read_unlock();
c2c347a9 770 }
2d1070b2
CW
771
772 any++;
2017263e 773 }
de227ef0
CW
774 mutex_unlock(&dev->struct_mutex);
775
2d1070b2 776 if (any == 0)
267f0c90 777 seq_puts(m, "No requests\n");
c2c347a9 778
2017263e
BG
779 return 0;
780}
781
b2223497 782static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 783 struct intel_engine_cs *engine)
b2223497 784{
688e6c72
CW
785 struct intel_breadcrumbs *b = &engine->breadcrumbs;
786 struct rb_node *rb;
787
12471ba8 788 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 789 engine->name, intel_engine_get_seqno(engine));
aca34b6e
CW
790 seq_printf(m, "Current user interrupts (%s): %lx\n",
791 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
688e6c72
CW
792
793 spin_lock(&b->lock);
794 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
795 struct intel_wait *w = container_of(rb, typeof(*w), node);
796
797 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
798 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
799 }
800 spin_unlock(&b->lock);
b2223497
CW
801}
802
2017263e
BG
803static int i915_gem_seqno_info(struct seq_file *m, void *data)
804{
9f25d007 805 struct drm_info_node *node = m->private;
2017263e 806 struct drm_device *dev = node->minor->dev;
fac5e23e 807 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 808 struct intel_engine_cs *engine;
b4ac5afc 809 int ret;
de227ef0
CW
810
811 ret = mutex_lock_interruptible(&dev->struct_mutex);
812 if (ret)
813 return ret;
c8c8fb33 814 intel_runtime_pm_get(dev_priv);
2017263e 815
b4ac5afc 816 for_each_engine(engine, dev_priv)
e2f80391 817 i915_ring_seqno_info(m, engine);
de227ef0 818
c8c8fb33 819 intel_runtime_pm_put(dev_priv);
de227ef0
CW
820 mutex_unlock(&dev->struct_mutex);
821
2017263e
BG
822 return 0;
823}
824
825
826static int i915_interrupt_info(struct seq_file *m, void *data)
827{
9f25d007 828 struct drm_info_node *node = m->private;
2017263e 829 struct drm_device *dev = node->minor->dev;
fac5e23e 830 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 831 struct intel_engine_cs *engine;
9db4a9c7 832 int ret, i, pipe;
de227ef0
CW
833
834 ret = mutex_lock_interruptible(&dev->struct_mutex);
835 if (ret)
836 return ret;
c8c8fb33 837 intel_runtime_pm_get(dev_priv);
2017263e 838
74e1ca8c 839 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
840 seq_printf(m, "Master Interrupt Control:\t%08x\n",
841 I915_READ(GEN8_MASTER_IRQ));
842
843 seq_printf(m, "Display IER:\t%08x\n",
844 I915_READ(VLV_IER));
845 seq_printf(m, "Display IIR:\t%08x\n",
846 I915_READ(VLV_IIR));
847 seq_printf(m, "Display IIR_RW:\t%08x\n",
848 I915_READ(VLV_IIR_RW));
849 seq_printf(m, "Display IMR:\t%08x\n",
850 I915_READ(VLV_IMR));
055e393f 851 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
852 seq_printf(m, "Pipe %c stat:\t%08x\n",
853 pipe_name(pipe),
854 I915_READ(PIPESTAT(pipe)));
855
856 seq_printf(m, "Port hotplug:\t%08x\n",
857 I915_READ(PORT_HOTPLUG_EN));
858 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
859 I915_READ(VLV_DPFLIPSTAT));
860 seq_printf(m, "DPINVGTT:\t%08x\n",
861 I915_READ(DPINVGTT));
862
863 for (i = 0; i < 4; i++) {
864 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
865 i, I915_READ(GEN8_GT_IMR(i)));
866 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
867 i, I915_READ(GEN8_GT_IIR(i)));
868 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
869 i, I915_READ(GEN8_GT_IER(i)));
870 }
871
872 seq_printf(m, "PCU interrupt mask:\t%08x\n",
873 I915_READ(GEN8_PCU_IMR));
874 seq_printf(m, "PCU interrupt identity:\t%08x\n",
875 I915_READ(GEN8_PCU_IIR));
876 seq_printf(m, "PCU interrupt enable:\t%08x\n",
877 I915_READ(GEN8_PCU_IER));
878 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
879 seq_printf(m, "Master Interrupt Control:\t%08x\n",
880 I915_READ(GEN8_MASTER_IRQ));
881
882 for (i = 0; i < 4; i++) {
883 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
884 i, I915_READ(GEN8_GT_IMR(i)));
885 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
886 i, I915_READ(GEN8_GT_IIR(i)));
887 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
888 i, I915_READ(GEN8_GT_IER(i)));
889 }
890
055e393f 891 for_each_pipe(dev_priv, pipe) {
e129649b
ID
892 enum intel_display_power_domain power_domain;
893
894 power_domain = POWER_DOMAIN_PIPE(pipe);
895 if (!intel_display_power_get_if_enabled(dev_priv,
896 power_domain)) {
22c59960
PZ
897 seq_printf(m, "Pipe %c power disabled\n",
898 pipe_name(pipe));
899 continue;
900 }
a123f157 901 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
902 pipe_name(pipe),
903 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 904 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
905 pipe_name(pipe),
906 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 907 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
908 pipe_name(pipe),
909 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
910
911 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
912 }
913
914 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
915 I915_READ(GEN8_DE_PORT_IMR));
916 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
917 I915_READ(GEN8_DE_PORT_IIR));
918 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
919 I915_READ(GEN8_DE_PORT_IER));
920
921 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
922 I915_READ(GEN8_DE_MISC_IMR));
923 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
924 I915_READ(GEN8_DE_MISC_IIR));
925 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
926 I915_READ(GEN8_DE_MISC_IER));
927
928 seq_printf(m, "PCU interrupt mask:\t%08x\n",
929 I915_READ(GEN8_PCU_IMR));
930 seq_printf(m, "PCU interrupt identity:\t%08x\n",
931 I915_READ(GEN8_PCU_IIR));
932 seq_printf(m, "PCU interrupt enable:\t%08x\n",
933 I915_READ(GEN8_PCU_IER));
934 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
935 seq_printf(m, "Display IER:\t%08x\n",
936 I915_READ(VLV_IER));
937 seq_printf(m, "Display IIR:\t%08x\n",
938 I915_READ(VLV_IIR));
939 seq_printf(m, "Display IIR_RW:\t%08x\n",
940 I915_READ(VLV_IIR_RW));
941 seq_printf(m, "Display IMR:\t%08x\n",
942 I915_READ(VLV_IMR));
055e393f 943 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
944 seq_printf(m, "Pipe %c stat:\t%08x\n",
945 pipe_name(pipe),
946 I915_READ(PIPESTAT(pipe)));
947
948 seq_printf(m, "Master IER:\t%08x\n",
949 I915_READ(VLV_MASTER_IER));
950
951 seq_printf(m, "Render IER:\t%08x\n",
952 I915_READ(GTIER));
953 seq_printf(m, "Render IIR:\t%08x\n",
954 I915_READ(GTIIR));
955 seq_printf(m, "Render IMR:\t%08x\n",
956 I915_READ(GTIMR));
957
958 seq_printf(m, "PM IER:\t\t%08x\n",
959 I915_READ(GEN6_PMIER));
960 seq_printf(m, "PM IIR:\t\t%08x\n",
961 I915_READ(GEN6_PMIIR));
962 seq_printf(m, "PM IMR:\t\t%08x\n",
963 I915_READ(GEN6_PMIMR));
964
965 seq_printf(m, "Port hotplug:\t%08x\n",
966 I915_READ(PORT_HOTPLUG_EN));
967 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
968 I915_READ(VLV_DPFLIPSTAT));
969 seq_printf(m, "DPINVGTT:\t%08x\n",
970 I915_READ(DPINVGTT));
971
972 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
973 seq_printf(m, "Interrupt enable: %08x\n",
974 I915_READ(IER));
975 seq_printf(m, "Interrupt identity: %08x\n",
976 I915_READ(IIR));
977 seq_printf(m, "Interrupt mask: %08x\n",
978 I915_READ(IMR));
055e393f 979 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
980 seq_printf(m, "Pipe %c stat: %08x\n",
981 pipe_name(pipe),
982 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
983 } else {
984 seq_printf(m, "North Display Interrupt enable: %08x\n",
985 I915_READ(DEIER));
986 seq_printf(m, "North Display Interrupt identity: %08x\n",
987 I915_READ(DEIIR));
988 seq_printf(m, "North Display Interrupt mask: %08x\n",
989 I915_READ(DEIMR));
990 seq_printf(m, "South Display Interrupt enable: %08x\n",
991 I915_READ(SDEIER));
992 seq_printf(m, "South Display Interrupt identity: %08x\n",
993 I915_READ(SDEIIR));
994 seq_printf(m, "South Display Interrupt mask: %08x\n",
995 I915_READ(SDEIMR));
996 seq_printf(m, "Graphics Interrupt enable: %08x\n",
997 I915_READ(GTIER));
998 seq_printf(m, "Graphics Interrupt identity: %08x\n",
999 I915_READ(GTIIR));
1000 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1001 I915_READ(GTIMR));
1002 }
b4ac5afc 1003 for_each_engine(engine, dev_priv) {
a123f157 1004 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1005 seq_printf(m,
1006 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1007 engine->name, I915_READ_IMR(engine));
9862e600 1008 }
e2f80391 1009 i915_ring_seqno_info(m, engine);
9862e600 1010 }
c8c8fb33 1011 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1012 mutex_unlock(&dev->struct_mutex);
1013
2017263e
BG
1014 return 0;
1015}
1016
a6172a80
CW
1017static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1018{
9f25d007 1019 struct drm_info_node *node = m->private;
a6172a80 1020 struct drm_device *dev = node->minor->dev;
fac5e23e 1021 struct drm_i915_private *dev_priv = to_i915(dev);
de227ef0
CW
1022 int i, ret;
1023
1024 ret = mutex_lock_interruptible(&dev->struct_mutex);
1025 if (ret)
1026 return ret;
a6172a80 1027
a6172a80
CW
1028 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1029 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1030 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1031
6c085a72
CW
1032 seq_printf(m, "Fence %d, pin count = %d, object = ",
1033 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1034 if (obj == NULL)
267f0c90 1035 seq_puts(m, "unused");
c2c347a9 1036 else
05394f39 1037 describe_obj(m, obj);
267f0c90 1038 seq_putc(m, '\n');
a6172a80
CW
1039 }
1040
05394f39 1041 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1042 return 0;
1043}
1044
2017263e
BG
1045static int i915_hws_info(struct seq_file *m, void *data)
1046{
9f25d007 1047 struct drm_info_node *node = m->private;
2017263e 1048 struct drm_device *dev = node->minor->dev;
fac5e23e 1049 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1050 struct intel_engine_cs *engine;
1a240d4d 1051 const u32 *hws;
4066c0ae
CW
1052 int i;
1053
4a570db5 1054 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1055 hws = engine->status_page.page_addr;
2017263e
BG
1056 if (hws == NULL)
1057 return 0;
1058
1059 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1060 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1061 i * 4,
1062 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1063 }
1064 return 0;
1065}
1066
d5442303
DV
1067static ssize_t
1068i915_error_state_write(struct file *filp,
1069 const char __user *ubuf,
1070 size_t cnt,
1071 loff_t *ppos)
1072{
edc3d884 1073 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1074 struct drm_device *dev = error_priv->dev;
22bcfc6a 1075 int ret;
d5442303
DV
1076
1077 DRM_DEBUG_DRIVER("Resetting error state\n");
1078
22bcfc6a
DV
1079 ret = mutex_lock_interruptible(&dev->struct_mutex);
1080 if (ret)
1081 return ret;
1082
d5442303
DV
1083 i915_destroy_error_state(dev);
1084 mutex_unlock(&dev->struct_mutex);
1085
1086 return cnt;
1087}
1088
1089static int i915_error_state_open(struct inode *inode, struct file *file)
1090{
1091 struct drm_device *dev = inode->i_private;
d5442303 1092 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1093
1094 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1095 if (!error_priv)
1096 return -ENOMEM;
1097
1098 error_priv->dev = dev;
1099
95d5bfb3 1100 i915_error_state_get(dev, error_priv);
d5442303 1101
edc3d884
MK
1102 file->private_data = error_priv;
1103
1104 return 0;
d5442303
DV
1105}
1106
1107static int i915_error_state_release(struct inode *inode, struct file *file)
1108{
edc3d884 1109 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1110
95d5bfb3 1111 i915_error_state_put(error_priv);
d5442303
DV
1112 kfree(error_priv);
1113
edc3d884
MK
1114 return 0;
1115}
1116
4dc955f7
MK
1117static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1118 size_t count, loff_t *pos)
1119{
1120 struct i915_error_state_file_priv *error_priv = file->private_data;
1121 struct drm_i915_error_state_buf error_str;
1122 loff_t tmp_pos = 0;
1123 ssize_t ret_count = 0;
1124 int ret;
1125
0a4cd7c8 1126 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1127 if (ret)
1128 return ret;
edc3d884 1129
fc16b48b 1130 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1131 if (ret)
1132 goto out;
1133
edc3d884
MK
1134 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1135 error_str.buf,
1136 error_str.bytes);
1137
1138 if (ret_count < 0)
1139 ret = ret_count;
1140 else
1141 *pos = error_str.start + ret_count;
1142out:
4dc955f7 1143 i915_error_state_buf_release(&error_str);
edc3d884 1144 return ret ?: ret_count;
d5442303
DV
1145}
1146
1147static const struct file_operations i915_error_state_fops = {
1148 .owner = THIS_MODULE,
1149 .open = i915_error_state_open,
edc3d884 1150 .read = i915_error_state_read,
d5442303
DV
1151 .write = i915_error_state_write,
1152 .llseek = default_llseek,
1153 .release = i915_error_state_release,
1154};
1155
647416f9
KC
1156static int
1157i915_next_seqno_get(void *data, u64 *val)
40633219 1158{
647416f9 1159 struct drm_device *dev = data;
fac5e23e 1160 struct drm_i915_private *dev_priv = to_i915(dev);
40633219
MK
1161 int ret;
1162
1163 ret = mutex_lock_interruptible(&dev->struct_mutex);
1164 if (ret)
1165 return ret;
1166
647416f9 1167 *val = dev_priv->next_seqno;
40633219
MK
1168 mutex_unlock(&dev->struct_mutex);
1169
647416f9 1170 return 0;
40633219
MK
1171}
1172
647416f9
KC
1173static int
1174i915_next_seqno_set(void *data, u64 val)
1175{
1176 struct drm_device *dev = data;
40633219
MK
1177 int ret;
1178
40633219
MK
1179 ret = mutex_lock_interruptible(&dev->struct_mutex);
1180 if (ret)
1181 return ret;
1182
e94fbaa8 1183 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1184 mutex_unlock(&dev->struct_mutex);
1185
647416f9 1186 return ret;
40633219
MK
1187}
1188
647416f9
KC
1189DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1190 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1191 "0x%llx\n");
40633219 1192
adb4bd12 1193static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1194{
9f25d007 1195 struct drm_info_node *node = m->private;
f97108d1 1196 struct drm_device *dev = node->minor->dev;
fac5e23e 1197 struct drm_i915_private *dev_priv = to_i915(dev);
c8c8fb33
PZ
1198 int ret = 0;
1199
1200 intel_runtime_pm_get(dev_priv);
3b8d8d91
JB
1201
1202 if (IS_GEN5(dev)) {
1203 u16 rgvswctl = I915_READ16(MEMSWCTL);
1204 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1205
1206 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1207 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1208 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1209 MEMSTAT_VID_SHIFT);
1210 seq_printf(m, "Current P-state: %d\n",
1211 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1212 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1213 u32 freq_sts;
1214
1215 mutex_lock(&dev_priv->rps.hw_lock);
1216 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1217 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1218 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1219
1220 seq_printf(m, "actual GPU freq: %d MHz\n",
1221 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1222
1223 seq_printf(m, "current GPU freq: %d MHz\n",
1224 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1225
1226 seq_printf(m, "max GPU freq: %d MHz\n",
1227 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1228
1229 seq_printf(m, "min GPU freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1231
1232 seq_printf(m, "idle GPU freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1234
1235 seq_printf(m,
1236 "efficient (RPe) frequency: %d MHz\n",
1237 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1238 mutex_unlock(&dev_priv->rps.hw_lock);
1239 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1240 u32 rp_state_limits;
1241 u32 gt_perf_status;
1242 u32 rp_state_cap;
0d8f9491 1243 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1244 u32 rpstat, cagf, reqf;
ccab5c82
JB
1245 u32 rpupei, rpcurup, rpprevup;
1246 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1247 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1248 int max_freq;
1249
35040562
BP
1250 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1251 if (IS_BROXTON(dev)) {
1252 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1253 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1254 } else {
1255 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1256 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1257 }
1258
3b8d8d91 1259 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1260 ret = mutex_lock_interruptible(&dev->struct_mutex);
1261 if (ret)
c8c8fb33 1262 goto out;
d1ebd816 1263
59bad947 1264 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1265
8e8c06cd 1266 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1267 if (IS_GEN9(dev))
1268 reqf >>= 23;
1269 else {
1270 reqf &= ~GEN6_TURBO_DISABLE;
1271 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1272 reqf >>= 24;
1273 else
1274 reqf >>= 25;
1275 }
7c59a9c1 1276 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1277
0d8f9491
CW
1278 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1279 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1280 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1281
ccab5c82 1282 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1283 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1284 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1285 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1286 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1287 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1288 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1289 if (IS_GEN9(dev))
1290 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1291 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1292 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1293 else
1294 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1295 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1296
59bad947 1297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1298 mutex_unlock(&dev->struct_mutex);
1299
9dd3c605
PZ
1300 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1301 pm_ier = I915_READ(GEN6_PMIER);
1302 pm_imr = I915_READ(GEN6_PMIMR);
1303 pm_isr = I915_READ(GEN6_PMISR);
1304 pm_iir = I915_READ(GEN6_PMIIR);
1305 pm_mask = I915_READ(GEN6_PMINTRMSK);
1306 } else {
1307 pm_ier = I915_READ(GEN8_GT_IER(2));
1308 pm_imr = I915_READ(GEN8_GT_IMR(2));
1309 pm_isr = I915_READ(GEN8_GT_ISR(2));
1310 pm_iir = I915_READ(GEN8_GT_IIR(2));
1311 pm_mask = I915_READ(GEN6_PMINTRMSK);
1312 }
0d8f9491 1313 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1314 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1315 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1316 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1317 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1318 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1319 seq_printf(m, "Render p-state VID: %d\n",
1320 gt_perf_status & 0xff);
1321 seq_printf(m, "Render p-state limit: %d\n",
1322 rp_state_limits & 0xff);
0d8f9491
CW
1323 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1324 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1325 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1326 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1327 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1328 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1329 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1330 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1331 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1332 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1333 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1334 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1335 seq_printf(m, "Up threshold: %d%%\n",
1336 dev_priv->rps.up_threshold);
1337
d6cda9c7
AG
1338 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1339 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1340 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1341 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1342 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1343 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1344 seq_printf(m, "Down threshold: %d%%\n",
1345 dev_priv->rps.down_threshold);
3b8d8d91 1346
35040562
BP
1347 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1348 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1349 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1350 GEN9_FREQ_SCALER : 1);
3b8d8d91 1351 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1352 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1353
1354 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1355 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1356 GEN9_FREQ_SCALER : 1);
3b8d8d91 1357 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1358 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1359
35040562
BP
1360 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1361 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1362 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1363 GEN9_FREQ_SCALER : 1);
3b8d8d91 1364 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1365 intel_gpu_freq(dev_priv, max_freq));
31c77388 1366 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1367 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1368
d86ed34a
CW
1369 seq_printf(m, "Current freq: %d MHz\n",
1370 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1371 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1372 seq_printf(m, "Idle freq: %d MHz\n",
1373 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1374 seq_printf(m, "Min freq: %d MHz\n",
1375 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1376 seq_printf(m, "Boost freq: %d MHz\n",
1377 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1378 seq_printf(m, "Max freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1380 seq_printf(m,
1381 "efficient (RPe) frequency: %d MHz\n",
1382 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1383 } else {
267f0c90 1384 seq_puts(m, "no P-state info available\n");
3b8d8d91 1385 }
f97108d1 1386
1170f28c
MK
1387 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1388 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1389 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1390
c8c8fb33
PZ
1391out:
1392 intel_runtime_pm_put(dev_priv);
1393 return ret;
f97108d1
JB
1394}
1395
f654449a
CW
1396static int i915_hangcheck_info(struct seq_file *m, void *unused)
1397{
1398 struct drm_info_node *node = m->private;
ebbc7546 1399 struct drm_device *dev = node->minor->dev;
fac5e23e 1400 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1401 struct intel_engine_cs *engine;
666796da
TU
1402 u64 acthd[I915_NUM_ENGINES];
1403 u32 seqno[I915_NUM_ENGINES];
61642ff0 1404 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1405 enum intel_engine_id id;
1406 int j;
f654449a
CW
1407
1408 if (!i915.enable_hangcheck) {
1409 seq_printf(m, "Hangcheck disabled\n");
1410 return 0;
1411 }
1412
ebbc7546
MK
1413 intel_runtime_pm_get(dev_priv);
1414
c3232b18 1415 for_each_engine_id(engine, dev_priv, id) {
7e37f889 1416 acthd[id] = intel_engine_get_active_head(engine);
1b7744e7 1417 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1418 }
1419
c033666a 1420 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1421
ebbc7546
MK
1422 intel_runtime_pm_put(dev_priv);
1423
f654449a
CW
1424 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1425 seq_printf(m, "Hangcheck active, fires in %dms\n",
1426 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1427 jiffies));
1428 } else
1429 seq_printf(m, "Hangcheck inactive\n");
1430
c3232b18 1431 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1432 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1433 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1434 engine->hangcheck.seqno,
1435 seqno[id],
1436 engine->last_submitted_seqno);
688e6c72
CW
1437 seq_printf(m, "\twaiters? %d\n",
1438 intel_engine_has_waiter(engine));
aca34b6e 1439 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
12471ba8 1440 engine->hangcheck.user_interrupts,
aca34b6e 1441 READ_ONCE(engine->breadcrumbs.irq_wakeups));
f654449a 1442 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1443 (long long)engine->hangcheck.acthd,
c3232b18 1444 (long long)acthd[id]);
e2f80391
TU
1445 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1446 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1447
e2f80391 1448 if (engine->id == RCS) {
61642ff0
MK
1449 seq_puts(m, "\tinstdone read =");
1450
1451 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1452 seq_printf(m, " 0x%08x", instdone[j]);
1453
1454 seq_puts(m, "\n\tinstdone accu =");
1455
1456 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1457 seq_printf(m, " 0x%08x",
e2f80391 1458 engine->hangcheck.instdone[j]);
61642ff0
MK
1459
1460 seq_puts(m, "\n");
1461 }
f654449a
CW
1462 }
1463
1464 return 0;
1465}
1466
4d85529d 1467static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1468{
9f25d007 1469 struct drm_info_node *node = m->private;
f97108d1 1470 struct drm_device *dev = node->minor->dev;
fac5e23e 1471 struct drm_i915_private *dev_priv = to_i915(dev);
616fdb5a
BW
1472 u32 rgvmodectl, rstdbyctl;
1473 u16 crstandvid;
1474 int ret;
1475
1476 ret = mutex_lock_interruptible(&dev->struct_mutex);
1477 if (ret)
1478 return ret;
c8c8fb33 1479 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1480
1481 rgvmodectl = I915_READ(MEMMODECTL);
1482 rstdbyctl = I915_READ(RSTDBYCTL);
1483 crstandvid = I915_READ16(CRSTANDVID);
1484
c8c8fb33 1485 intel_runtime_pm_put(dev_priv);
616fdb5a 1486 mutex_unlock(&dev->struct_mutex);
f97108d1 1487
742f491d 1488 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1489 seq_printf(m, "Boost freq: %d\n",
1490 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1491 MEMMODE_BOOST_FREQ_SHIFT);
1492 seq_printf(m, "HW control enabled: %s\n",
742f491d 1493 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1494 seq_printf(m, "SW control enabled: %s\n",
742f491d 1495 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1496 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1497 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1498 seq_printf(m, "Starting frequency: P%d\n",
1499 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1500 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1501 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1502 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1503 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1504 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1505 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1506 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1507 seq_puts(m, "Current RS state: ");
88271da3
JB
1508 switch (rstdbyctl & RSX_STATUS_MASK) {
1509 case RSX_STATUS_ON:
267f0c90 1510 seq_puts(m, "on\n");
88271da3
JB
1511 break;
1512 case RSX_STATUS_RC1:
267f0c90 1513 seq_puts(m, "RC1\n");
88271da3
JB
1514 break;
1515 case RSX_STATUS_RC1E:
267f0c90 1516 seq_puts(m, "RC1E\n");
88271da3
JB
1517 break;
1518 case RSX_STATUS_RS1:
267f0c90 1519 seq_puts(m, "RS1\n");
88271da3
JB
1520 break;
1521 case RSX_STATUS_RS2:
267f0c90 1522 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1523 break;
1524 case RSX_STATUS_RS3:
267f0c90 1525 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1526 break;
1527 default:
267f0c90 1528 seq_puts(m, "unknown\n");
88271da3
JB
1529 break;
1530 }
f97108d1
JB
1531
1532 return 0;
1533}
1534
f65367b5 1535static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1536{
b2cff0db
CW
1537 struct drm_info_node *node = m->private;
1538 struct drm_device *dev = node->minor->dev;
fac5e23e 1539 struct drm_i915_private *dev_priv = to_i915(dev);
b2cff0db 1540 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1541
1542 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1543 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1544 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1545 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1546 fw_domain->wake_count);
1547 }
1548 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1549
b2cff0db
CW
1550 return 0;
1551}
1552
1553static int vlv_drpc_info(struct seq_file *m)
1554{
9f25d007 1555 struct drm_info_node *node = m->private;
669ab5aa 1556 struct drm_device *dev = node->minor->dev;
fac5e23e 1557 struct drm_i915_private *dev_priv = to_i915(dev);
6b312cd3 1558 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1559
d46c0517
ID
1560 intel_runtime_pm_get(dev_priv);
1561
6b312cd3 1562 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1563 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1564 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1565
d46c0517
ID
1566 intel_runtime_pm_put(dev_priv);
1567
669ab5aa
D
1568 seq_printf(m, "Video Turbo Mode: %s\n",
1569 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1570 seq_printf(m, "Turbo enabled: %s\n",
1571 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1572 seq_printf(m, "HW control enabled: %s\n",
1573 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1574 seq_printf(m, "SW control enabled: %s\n",
1575 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1576 GEN6_RP_MEDIA_SW_MODE));
1577 seq_printf(m, "RC6 Enabled: %s\n",
1578 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1579 GEN6_RC_CTL_EI_MODE(1))));
1580 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1581 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1582 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1583 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1584
9cc19be5
ID
1585 seq_printf(m, "Render RC6 residency since boot: %u\n",
1586 I915_READ(VLV_GT_RENDER_RC6));
1587 seq_printf(m, "Media RC6 residency since boot: %u\n",
1588 I915_READ(VLV_GT_MEDIA_RC6));
1589
f65367b5 1590 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1591}
1592
4d85529d
BW
1593static int gen6_drpc_info(struct seq_file *m)
1594{
9f25d007 1595 struct drm_info_node *node = m->private;
4d85529d 1596 struct drm_device *dev = node->minor->dev;
fac5e23e 1597 struct drm_i915_private *dev_priv = to_i915(dev);
ecd8faea 1598 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1599 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1600 unsigned forcewake_count;
aee56cff 1601 int count = 0, ret;
4d85529d
BW
1602
1603 ret = mutex_lock_interruptible(&dev->struct_mutex);
1604 if (ret)
1605 return ret;
c8c8fb33 1606 intel_runtime_pm_get(dev_priv);
4d85529d 1607
907b28c5 1608 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1609 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1610 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1611
1612 if (forcewake_count) {
267f0c90
DL
1613 seq_puts(m, "RC information inaccurate because somebody "
1614 "holds a forcewake reference \n");
4d85529d
BW
1615 } else {
1616 /* NB: we cannot use forcewake, else we read the wrong values */
1617 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1618 udelay(10);
1619 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1620 }
1621
75aa3f63 1622 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1623 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1624
1625 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1626 rcctl1 = I915_READ(GEN6_RC_CONTROL);
f2dd7578
AG
1627 if (INTEL_INFO(dev)->gen >= 9) {
1628 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1629 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1630 }
4d85529d 1631 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1632 mutex_lock(&dev_priv->rps.hw_lock);
1633 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1634 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1635
c8c8fb33
PZ
1636 intel_runtime_pm_put(dev_priv);
1637
4d85529d
BW
1638 seq_printf(m, "Video Turbo Mode: %s\n",
1639 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1640 seq_printf(m, "HW control enabled: %s\n",
1641 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1642 seq_printf(m, "SW control enabled: %s\n",
1643 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1644 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1645 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1646 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1647 seq_printf(m, "RC6 Enabled: %s\n",
1648 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
f2dd7578
AG
1649 if (INTEL_INFO(dev)->gen >= 9) {
1650 seq_printf(m, "Render Well Gating Enabled: %s\n",
1651 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1652 seq_printf(m, "Media Well Gating Enabled: %s\n",
1653 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1654 }
4d85529d
BW
1655 seq_printf(m, "Deep RC6 Enabled: %s\n",
1656 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1657 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1658 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1659 seq_puts(m, "Current RC state: ");
4d85529d
BW
1660 switch (gt_core_status & GEN6_RCn_MASK) {
1661 case GEN6_RC0:
1662 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1663 seq_puts(m, "Core Power Down\n");
4d85529d 1664 else
267f0c90 1665 seq_puts(m, "on\n");
4d85529d
BW
1666 break;
1667 case GEN6_RC3:
267f0c90 1668 seq_puts(m, "RC3\n");
4d85529d
BW
1669 break;
1670 case GEN6_RC6:
267f0c90 1671 seq_puts(m, "RC6\n");
4d85529d
BW
1672 break;
1673 case GEN6_RC7:
267f0c90 1674 seq_puts(m, "RC7\n");
4d85529d
BW
1675 break;
1676 default:
267f0c90 1677 seq_puts(m, "Unknown\n");
4d85529d
BW
1678 break;
1679 }
1680
1681 seq_printf(m, "Core Power Down: %s\n",
1682 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
f2dd7578
AG
1683 if (INTEL_INFO(dev)->gen >= 9) {
1684 seq_printf(m, "Render Power Well: %s\n",
1685 (gen9_powergate_status &
1686 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1687 seq_printf(m, "Media Power Well: %s\n",
1688 (gen9_powergate_status &
1689 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1690 }
cce66a28
BW
1691
1692 /* Not exactly sure what this is */
1693 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1694 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1695 seq_printf(m, "RC6 residency since boot: %u\n",
1696 I915_READ(GEN6_GT_GFX_RC6));
1697 seq_printf(m, "RC6+ residency since boot: %u\n",
1698 I915_READ(GEN6_GT_GFX_RC6p));
1699 seq_printf(m, "RC6++ residency since boot: %u\n",
1700 I915_READ(GEN6_GT_GFX_RC6pp));
1701
ecd8faea
BW
1702 seq_printf(m, "RC6 voltage: %dmV\n",
1703 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1704 seq_printf(m, "RC6+ voltage: %dmV\n",
1705 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1706 seq_printf(m, "RC6++ voltage: %dmV\n",
1707 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1708 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1709}
1710
1711static int i915_drpc_info(struct seq_file *m, void *unused)
1712{
9f25d007 1713 struct drm_info_node *node = m->private;
4d85529d
BW
1714 struct drm_device *dev = node->minor->dev;
1715
666a4537 1716 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1717 return vlv_drpc_info(m);
ac66cf4b 1718 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1719 return gen6_drpc_info(m);
1720 else
1721 return ironlake_drpc_info(m);
1722}
1723
9a851789
DV
1724static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1725{
1726 struct drm_info_node *node = m->private;
1727 struct drm_device *dev = node->minor->dev;
fac5e23e 1728 struct drm_i915_private *dev_priv = to_i915(dev);
9a851789
DV
1729
1730 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1731 dev_priv->fb_tracking.busy_bits);
1732
1733 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1734 dev_priv->fb_tracking.flip_bits);
1735
1736 return 0;
1737}
1738
b5e50c3f
JB
1739static int i915_fbc_status(struct seq_file *m, void *unused)
1740{
9f25d007 1741 struct drm_info_node *node = m->private;
b5e50c3f 1742 struct drm_device *dev = node->minor->dev;
fac5e23e 1743 struct drm_i915_private *dev_priv = to_i915(dev);
b5e50c3f 1744
3a77c4c4 1745 if (!HAS_FBC(dev)) {
267f0c90 1746 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1747 return 0;
1748 }
1749
36623ef8 1750 intel_runtime_pm_get(dev_priv);
25ad93fd 1751 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1752
0e631adc 1753 if (intel_fbc_is_active(dev_priv))
267f0c90 1754 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1755 else
1756 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1757 dev_priv->fbc.no_fbc_reason);
36623ef8 1758
31b9df10
PZ
1759 if (INTEL_INFO(dev_priv)->gen >= 7)
1760 seq_printf(m, "Compressing: %s\n",
1761 yesno(I915_READ(FBC_STATUS2) &
1762 FBC_COMPRESSION_MASK));
1763
25ad93fd 1764 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1765 intel_runtime_pm_put(dev_priv);
1766
b5e50c3f
JB
1767 return 0;
1768}
1769
da46f936
RV
1770static int i915_fbc_fc_get(void *data, u64 *val)
1771{
1772 struct drm_device *dev = data;
fac5e23e 1773 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1774
1775 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1776 return -ENODEV;
1777
da46f936 1778 *val = dev_priv->fbc.false_color;
da46f936
RV
1779
1780 return 0;
1781}
1782
1783static int i915_fbc_fc_set(void *data, u64 val)
1784{
1785 struct drm_device *dev = data;
fac5e23e 1786 struct drm_i915_private *dev_priv = to_i915(dev);
da46f936
RV
1787 u32 reg;
1788
1789 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1790 return -ENODEV;
1791
25ad93fd 1792 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1793
1794 reg = I915_READ(ILK_DPFC_CONTROL);
1795 dev_priv->fbc.false_color = val;
1796
1797 I915_WRITE(ILK_DPFC_CONTROL, val ?
1798 (reg | FBC_CTL_FALSE_COLOR) :
1799 (reg & ~FBC_CTL_FALSE_COLOR));
1800
25ad93fd 1801 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1802 return 0;
1803}
1804
1805DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1806 i915_fbc_fc_get, i915_fbc_fc_set,
1807 "%llu\n");
1808
92d44621
PZ
1809static int i915_ips_status(struct seq_file *m, void *unused)
1810{
9f25d007 1811 struct drm_info_node *node = m->private;
92d44621 1812 struct drm_device *dev = node->minor->dev;
fac5e23e 1813 struct drm_i915_private *dev_priv = to_i915(dev);
92d44621 1814
f5adf94e 1815 if (!HAS_IPS(dev)) {
92d44621
PZ
1816 seq_puts(m, "not supported\n");
1817 return 0;
1818 }
1819
36623ef8
PZ
1820 intel_runtime_pm_get(dev_priv);
1821
0eaa53f0
RV
1822 seq_printf(m, "Enabled by kernel parameter: %s\n",
1823 yesno(i915.enable_ips));
1824
1825 if (INTEL_INFO(dev)->gen >= 8) {
1826 seq_puts(m, "Currently: unknown\n");
1827 } else {
1828 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1829 seq_puts(m, "Currently: enabled\n");
1830 else
1831 seq_puts(m, "Currently: disabled\n");
1832 }
92d44621 1833
36623ef8
PZ
1834 intel_runtime_pm_put(dev_priv);
1835
92d44621
PZ
1836 return 0;
1837}
1838
4a9bef37
JB
1839static int i915_sr_status(struct seq_file *m, void *unused)
1840{
9f25d007 1841 struct drm_info_node *node = m->private;
4a9bef37 1842 struct drm_device *dev = node->minor->dev;
fac5e23e 1843 struct drm_i915_private *dev_priv = to_i915(dev);
4a9bef37
JB
1844 bool sr_enabled = false;
1845
36623ef8
PZ
1846 intel_runtime_pm_get(dev_priv);
1847
1398261a 1848 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1849 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1850 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1851 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1852 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1853 else if (IS_I915GM(dev))
1854 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1855 else if (IS_PINEVIEW(dev))
1856 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1857 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1858 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1859
36623ef8
PZ
1860 intel_runtime_pm_put(dev_priv);
1861
5ba2aaaa
CW
1862 seq_printf(m, "self-refresh: %s\n",
1863 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1864
1865 return 0;
1866}
1867
7648fa99
JB
1868static int i915_emon_status(struct seq_file *m, void *unused)
1869{
9f25d007 1870 struct drm_info_node *node = m->private;
7648fa99 1871 struct drm_device *dev = node->minor->dev;
fac5e23e 1872 struct drm_i915_private *dev_priv = to_i915(dev);
7648fa99 1873 unsigned long temp, chipset, gfx;
de227ef0
CW
1874 int ret;
1875
582be6b4
CW
1876 if (!IS_GEN5(dev))
1877 return -ENODEV;
1878
de227ef0
CW
1879 ret = mutex_lock_interruptible(&dev->struct_mutex);
1880 if (ret)
1881 return ret;
7648fa99
JB
1882
1883 temp = i915_mch_val(dev_priv);
1884 chipset = i915_chipset_val(dev_priv);
1885 gfx = i915_gfx_val(dev_priv);
de227ef0 1886 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1887
1888 seq_printf(m, "GMCH temp: %ld\n", temp);
1889 seq_printf(m, "Chipset power: %ld\n", chipset);
1890 seq_printf(m, "GFX power: %ld\n", gfx);
1891 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1892
1893 return 0;
1894}
1895
23b2f8bb
JB
1896static int i915_ring_freq_table(struct seq_file *m, void *unused)
1897{
9f25d007 1898 struct drm_info_node *node = m->private;
23b2f8bb 1899 struct drm_device *dev = node->minor->dev;
fac5e23e 1900 struct drm_i915_private *dev_priv = to_i915(dev);
5bfa0199 1901 int ret = 0;
23b2f8bb 1902 int gpu_freq, ia_freq;
f936ec34 1903 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1904
97d3308a 1905 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1906 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1907 return 0;
1908 }
1909
5bfa0199
PZ
1910 intel_runtime_pm_get(dev_priv);
1911
4fc688ce 1912 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1913 if (ret)
5bfa0199 1914 goto out;
23b2f8bb 1915
ef11bdb3 1916 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1917 /* Convert GT frequency to 50 HZ units */
1918 min_gpu_freq =
1919 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1920 max_gpu_freq =
1921 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1922 } else {
1923 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1924 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1925 }
1926
267f0c90 1927 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1928
f936ec34 1929 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1930 ia_freq = gpu_freq;
1931 sandybridge_pcode_read(dev_priv,
1932 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1933 &ia_freq);
3ebecd07 1934 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1935 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1936 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1937 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1938 ((ia_freq >> 0) & 0xff) * 100,
1939 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1940 }
1941
4fc688ce 1942 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1943
5bfa0199
PZ
1944out:
1945 intel_runtime_pm_put(dev_priv);
1946 return ret;
23b2f8bb
JB
1947}
1948
44834a67
CW
1949static int i915_opregion(struct seq_file *m, void *unused)
1950{
9f25d007 1951 struct drm_info_node *node = m->private;
44834a67 1952 struct drm_device *dev = node->minor->dev;
fac5e23e 1953 struct drm_i915_private *dev_priv = to_i915(dev);
44834a67
CW
1954 struct intel_opregion *opregion = &dev_priv->opregion;
1955 int ret;
1956
1957 ret = mutex_lock_interruptible(&dev->struct_mutex);
1958 if (ret)
0d38f009 1959 goto out;
44834a67 1960
2455a8e4
JN
1961 if (opregion->header)
1962 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1963
1964 mutex_unlock(&dev->struct_mutex);
1965
0d38f009 1966out:
44834a67
CW
1967 return 0;
1968}
1969
ada8f955
JN
1970static int i915_vbt(struct seq_file *m, void *unused)
1971{
1972 struct drm_info_node *node = m->private;
1973 struct drm_device *dev = node->minor->dev;
fac5e23e 1974 struct drm_i915_private *dev_priv = to_i915(dev);
ada8f955
JN
1975 struct intel_opregion *opregion = &dev_priv->opregion;
1976
1977 if (opregion->vbt)
1978 seq_write(m, opregion->vbt, opregion->vbt_size);
1979
1980 return 0;
1981}
1982
37811fcc
CW
1983static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1984{
9f25d007 1985 struct drm_info_node *node = m->private;
37811fcc 1986 struct drm_device *dev = node->minor->dev;
b13b8402 1987 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1988 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1989 int ret;
1990
1991 ret = mutex_lock_interruptible(&dev->struct_mutex);
1992 if (ret)
1993 return ret;
37811fcc 1994
0695726e 1995#ifdef CONFIG_DRM_FBDEV_EMULATION
25bcce94
CW
1996 if (to_i915(dev)->fbdev) {
1997 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1998
1999 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
2000 fbdev_fb->base.width,
2001 fbdev_fb->base.height,
2002 fbdev_fb->base.depth,
2003 fbdev_fb->base.bits_per_pixel,
2004 fbdev_fb->base.modifier[0],
2005 drm_framebuffer_read_refcount(&fbdev_fb->base));
2006 describe_obj(m, fbdev_fb->obj);
2007 seq_putc(m, '\n');
2008 }
4520f53a 2009#endif
37811fcc 2010
4b096ac1 2011 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 2012 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
2013 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2014 if (fb == fbdev_fb)
37811fcc
CW
2015 continue;
2016
c1ca506d 2017 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2018 fb->base.width,
2019 fb->base.height,
2020 fb->base.depth,
623f9783 2021 fb->base.bits_per_pixel,
c1ca506d 2022 fb->base.modifier[0],
747a598f 2023 drm_framebuffer_read_refcount(&fb->base));
05394f39 2024 describe_obj(m, fb->obj);
267f0c90 2025 seq_putc(m, '\n');
37811fcc 2026 }
4b096ac1 2027 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2028 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2029
2030 return 0;
2031}
2032
7e37f889 2033static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
c9fe99bd
OM
2034{
2035 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
7e37f889
CW
2036 ring->space, ring->head, ring->tail,
2037 ring->last_retired_head);
c9fe99bd
OM
2038}
2039
e76d3630
BW
2040static int i915_context_status(struct seq_file *m, void *unused)
2041{
9f25d007 2042 struct drm_info_node *node = m->private;
e76d3630 2043 struct drm_device *dev = node->minor->dev;
fac5e23e 2044 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2045 struct intel_engine_cs *engine;
e2efd130 2046 struct i915_gem_context *ctx;
c3232b18 2047 int ret;
e76d3630 2048
f3d28878 2049 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2050 if (ret)
2051 return ret;
2052
a33afea5 2053 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2054 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2055 if (IS_ERR(ctx->file_priv)) {
2056 seq_puts(m, "(deleted) ");
2057 } else if (ctx->file_priv) {
2058 struct pid *pid = ctx->file_priv->file->pid;
2059 struct task_struct *task;
2060
2061 task = get_pid_task(pid, PIDTYPE_PID);
2062 if (task) {
2063 seq_printf(m, "(%s [%d]) ",
2064 task->comm, task->pid);
2065 put_task_struct(task);
2066 }
2067 } else {
2068 seq_puts(m, "(kernel) ");
2069 }
2070
bca44d80
CW
2071 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2072 seq_putc(m, '\n');
c9fe99bd 2073
bca44d80
CW
2074 for_each_engine(engine, dev_priv) {
2075 struct intel_context *ce = &ctx->engine[engine->id];
2076
2077 seq_printf(m, "%s: ", engine->name);
2078 seq_putc(m, ce->initialised ? 'I' : 'i');
2079 if (ce->state)
2080 describe_obj(m, ce->state);
dca33ecc 2081 if (ce->ring)
7e37f889 2082 describe_ctx_ring(m, ce->ring);
c9fe99bd 2083 seq_putc(m, '\n');
c9fe99bd 2084 }
a33afea5 2085
a33afea5 2086 seq_putc(m, '\n');
a168c293
BW
2087 }
2088
f3d28878 2089 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2090
2091 return 0;
2092}
2093
064ca1d2 2094static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2095 struct i915_gem_context *ctx,
0bc40be8 2096 struct intel_engine_cs *engine)
064ca1d2 2097{
bca44d80 2098 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2099 struct page *page;
2100 uint32_t *reg_state;
2101 int j;
2102 unsigned long ggtt_offset = 0;
2103
7069b144
CW
2104 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2105
064ca1d2 2106 if (ctx_obj == NULL) {
7069b144 2107 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2108 return;
2109 }
2110
064ca1d2
TD
2111 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2112 seq_puts(m, "\tNot bound in GGTT\n");
2113 else
2114 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2115
2116 if (i915_gem_object_get_pages(ctx_obj)) {
2117 seq_puts(m, "\tFailed to get pages for context object\n");
2118 return;
2119 }
2120
d1675198 2121 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2122 if (!WARN_ON(page == NULL)) {
2123 reg_state = kmap_atomic(page);
2124
2125 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2126 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2127 ggtt_offset + 4096 + (j * 4),
2128 reg_state[j], reg_state[j + 1],
2129 reg_state[j + 2], reg_state[j + 3]);
2130 }
2131 kunmap_atomic(reg_state);
2132 }
2133
2134 seq_putc(m, '\n');
2135}
2136
c0ab1ae9
BW
2137static int i915_dump_lrc(struct seq_file *m, void *unused)
2138{
2139 struct drm_info_node *node = (struct drm_info_node *) m->private;
2140 struct drm_device *dev = node->minor->dev;
fac5e23e 2141 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2142 struct intel_engine_cs *engine;
e2efd130 2143 struct i915_gem_context *ctx;
b4ac5afc 2144 int ret;
c0ab1ae9
BW
2145
2146 if (!i915.enable_execlists) {
2147 seq_printf(m, "Logical Ring Contexts are disabled\n");
2148 return 0;
2149 }
2150
2151 ret = mutex_lock_interruptible(&dev->struct_mutex);
2152 if (ret)
2153 return ret;
2154
e28e404c 2155 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2156 for_each_engine(engine, dev_priv)
2157 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2158
2159 mutex_unlock(&dev->struct_mutex);
2160
2161 return 0;
2162}
2163
4ba70e44
OM
2164static int i915_execlists(struct seq_file *m, void *data)
2165{
2166 struct drm_info_node *node = (struct drm_info_node *)m->private;
2167 struct drm_device *dev = node->minor->dev;
fac5e23e 2168 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2169 struct intel_engine_cs *engine;
4ba70e44
OM
2170 u32 status_pointer;
2171 u8 read_pointer;
2172 u8 write_pointer;
2173 u32 status;
2174 u32 ctx_id;
2175 struct list_head *cursor;
b4ac5afc 2176 int i, ret;
4ba70e44
OM
2177
2178 if (!i915.enable_execlists) {
2179 seq_puts(m, "Logical Ring Contexts are disabled\n");
2180 return 0;
2181 }
2182
2183 ret = mutex_lock_interruptible(&dev->struct_mutex);
2184 if (ret)
2185 return ret;
2186
fc0412ec
MT
2187 intel_runtime_pm_get(dev_priv);
2188
b4ac5afc 2189 for_each_engine(engine, dev_priv) {
6d3d8274 2190 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2191 int count = 0;
4ba70e44 2192
e2f80391 2193 seq_printf(m, "%s\n", engine->name);
4ba70e44 2194
e2f80391
TU
2195 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2196 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2197 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2198 status, ctx_id);
2199
e2f80391 2200 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2201 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2202
e2f80391 2203 read_pointer = engine->next_context_status_buffer;
5590a5f0 2204 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2205 if (read_pointer > write_pointer)
5590a5f0 2206 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2207 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2208 read_pointer, write_pointer);
2209
5590a5f0 2210 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2211 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2212 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2213
2214 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2215 i, status, ctx_id);
2216 }
2217
27af5eea 2218 spin_lock_bh(&engine->execlist_lock);
e2f80391 2219 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2220 count++;
e2f80391
TU
2221 head_req = list_first_entry_or_null(&engine->execlist_queue,
2222 struct drm_i915_gem_request,
2223 execlist_link);
27af5eea 2224 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2225
2226 seq_printf(m, "\t%d requests in queue\n", count);
2227 if (head_req) {
7069b144
CW
2228 seq_printf(m, "\tHead request context: %u\n",
2229 head_req->ctx->hw_id);
4ba70e44 2230 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2231 head_req->tail);
4ba70e44
OM
2232 }
2233
2234 seq_putc(m, '\n');
2235 }
2236
fc0412ec 2237 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2238 mutex_unlock(&dev->struct_mutex);
2239
2240 return 0;
2241}
2242
ea16a3cd
DV
2243static const char *swizzle_string(unsigned swizzle)
2244{
aee56cff 2245 switch (swizzle) {
ea16a3cd
DV
2246 case I915_BIT_6_SWIZZLE_NONE:
2247 return "none";
2248 case I915_BIT_6_SWIZZLE_9:
2249 return "bit9";
2250 case I915_BIT_6_SWIZZLE_9_10:
2251 return "bit9/bit10";
2252 case I915_BIT_6_SWIZZLE_9_11:
2253 return "bit9/bit11";
2254 case I915_BIT_6_SWIZZLE_9_10_11:
2255 return "bit9/bit10/bit11";
2256 case I915_BIT_6_SWIZZLE_9_17:
2257 return "bit9/bit17";
2258 case I915_BIT_6_SWIZZLE_9_10_17:
2259 return "bit9/bit10/bit17";
2260 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2261 return "unknown";
ea16a3cd
DV
2262 }
2263
2264 return "bug";
2265}
2266
2267static int i915_swizzle_info(struct seq_file *m, void *data)
2268{
9f25d007 2269 struct drm_info_node *node = m->private;
ea16a3cd 2270 struct drm_device *dev = node->minor->dev;
fac5e23e 2271 struct drm_i915_private *dev_priv = to_i915(dev);
22bcfc6a
DV
2272 int ret;
2273
2274 ret = mutex_lock_interruptible(&dev->struct_mutex);
2275 if (ret)
2276 return ret;
c8c8fb33 2277 intel_runtime_pm_get(dev_priv);
ea16a3cd 2278
ea16a3cd
DV
2279 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2280 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2281 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2282 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2283
2284 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2285 seq_printf(m, "DDC = 0x%08x\n",
2286 I915_READ(DCC));
656bfa3a
DV
2287 seq_printf(m, "DDC2 = 0x%08x\n",
2288 I915_READ(DCC2));
ea16a3cd
DV
2289 seq_printf(m, "C0DRB3 = 0x%04x\n",
2290 I915_READ16(C0DRB3));
2291 seq_printf(m, "C1DRB3 = 0x%04x\n",
2292 I915_READ16(C1DRB3));
9d3203e1 2293 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2294 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2295 I915_READ(MAD_DIMM_C0));
2296 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2297 I915_READ(MAD_DIMM_C1));
2298 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2299 I915_READ(MAD_DIMM_C2));
2300 seq_printf(m, "TILECTL = 0x%08x\n",
2301 I915_READ(TILECTL));
5907f5fb 2302 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2303 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2304 I915_READ(GAMTARBMODE));
2305 else
2306 seq_printf(m, "ARB_MODE = 0x%08x\n",
2307 I915_READ(ARB_MODE));
3fa7d235
DV
2308 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2309 I915_READ(DISP_ARB_CTL));
ea16a3cd 2310 }
656bfa3a
DV
2311
2312 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2313 seq_puts(m, "L-shaped memory detected\n");
2314
c8c8fb33 2315 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2316 mutex_unlock(&dev->struct_mutex);
2317
2318 return 0;
2319}
2320
1c60fef5
BW
2321static int per_file_ctx(int id, void *ptr, void *data)
2322{
e2efd130 2323 struct i915_gem_context *ctx = ptr;
1c60fef5 2324 struct seq_file *m = data;
ae6c4806
DV
2325 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2326
2327 if (!ppgtt) {
2328 seq_printf(m, " no ppgtt for context %d\n",
2329 ctx->user_handle);
2330 return 0;
2331 }
1c60fef5 2332
f83d6518
OM
2333 if (i915_gem_context_is_default(ctx))
2334 seq_puts(m, " default context:\n");
2335 else
821d66dd 2336 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2337 ppgtt->debug_dump(ppgtt, m);
2338
2339 return 0;
2340}
2341
77df6772 2342static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2343{
fac5e23e 2344 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2345 struct intel_engine_cs *engine;
77df6772 2346 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2347 int i;
3cf17fc5 2348
77df6772
BW
2349 if (!ppgtt)
2350 return;
2351
b4ac5afc 2352 for_each_engine(engine, dev_priv) {
e2f80391 2353 seq_printf(m, "%s\n", engine->name);
77df6772 2354 for (i = 0; i < 4; i++) {
e2f80391 2355 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2356 pdp <<= 32;
e2f80391 2357 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2358 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2359 }
2360 }
2361}
2362
2363static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2364{
fac5e23e 2365 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 2366 struct intel_engine_cs *engine;
3cf17fc5 2367
7e22dbbb 2368 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2369 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2370
b4ac5afc 2371 for_each_engine(engine, dev_priv) {
e2f80391 2372 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2373 if (IS_GEN7(dev_priv))
e2f80391
TU
2374 seq_printf(m, "GFX_MODE: 0x%08x\n",
2375 I915_READ(RING_MODE_GEN7(engine)));
2376 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2377 I915_READ(RING_PP_DIR_BASE(engine)));
2378 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2379 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2380 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2381 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2382 }
2383 if (dev_priv->mm.aliasing_ppgtt) {
2384 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2385
267f0c90 2386 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2387 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2388
87d60b63 2389 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2390 }
1c60fef5 2391
3cf17fc5 2392 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2393}
2394
2395static int i915_ppgtt_info(struct seq_file *m, void *data)
2396{
9f25d007 2397 struct drm_info_node *node = m->private;
77df6772 2398 struct drm_device *dev = node->minor->dev;
fac5e23e 2399 struct drm_i915_private *dev_priv = to_i915(dev);
ea91e401 2400 struct drm_file *file;
77df6772
BW
2401
2402 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2403 if (ret)
2404 return ret;
c8c8fb33 2405 intel_runtime_pm_get(dev_priv);
77df6772
BW
2406
2407 if (INTEL_INFO(dev)->gen >= 8)
2408 gen8_ppgtt_info(m, dev);
2409 else if (INTEL_INFO(dev)->gen >= 6)
2410 gen6_ppgtt_info(m, dev);
2411
1d2ac403 2412 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2413 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2414 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2415 struct task_struct *task;
ea91e401 2416
7cb5dff8 2417 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2418 if (!task) {
2419 ret = -ESRCH;
b0212486 2420 goto out_unlock;
06812760 2421 }
7cb5dff8
GT
2422 seq_printf(m, "\nproc: %s\n", task->comm);
2423 put_task_struct(task);
ea91e401
MT
2424 idr_for_each(&file_priv->context_idr, per_file_ctx,
2425 (void *)(unsigned long)m);
2426 }
b0212486 2427out_unlock:
1d2ac403 2428 mutex_unlock(&dev->filelist_mutex);
ea91e401 2429
c8c8fb33 2430 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2431 mutex_unlock(&dev->struct_mutex);
2432
06812760 2433 return ret;
3cf17fc5
DV
2434}
2435
f5a4c67d
CW
2436static int count_irq_waiters(struct drm_i915_private *i915)
2437{
e2f80391 2438 struct intel_engine_cs *engine;
f5a4c67d 2439 int count = 0;
f5a4c67d 2440
b4ac5afc 2441 for_each_engine(engine, i915)
688e6c72 2442 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2443
2444 return count;
2445}
2446
1854d5ca
CW
2447static int i915_rps_boost_info(struct seq_file *m, void *data)
2448{
2449 struct drm_info_node *node = m->private;
2450 struct drm_device *dev = node->minor->dev;
fac5e23e 2451 struct drm_i915_private *dev_priv = to_i915(dev);
1854d5ca 2452 struct drm_file *file;
1854d5ca 2453
f5a4c67d 2454 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
67d97da3
CW
2455 seq_printf(m, "GPU busy? %s [%x]\n",
2456 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
f5a4c67d
CW
2457 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2458 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2459 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2460 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2461 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2462 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2463 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2464
2465 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2466 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2467 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2468 struct drm_i915_file_private *file_priv = file->driver_priv;
2469 struct task_struct *task;
2470
2471 rcu_read_lock();
2472 task = pid_task(file->pid, PIDTYPE_PID);
2473 seq_printf(m, "%s [%d]: %d boosts%s\n",
2474 task ? task->comm : "<unknown>",
2475 task ? task->pid : -1,
2e1b8730
CW
2476 file_priv->rps.boosts,
2477 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2478 rcu_read_unlock();
2479 }
197be2ae 2480 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2481 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2482 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2483
8d3afd7d 2484 return 0;
1854d5ca
CW
2485}
2486
63573eb7
BW
2487static int i915_llc(struct seq_file *m, void *data)
2488{
9f25d007 2489 struct drm_info_node *node = m->private;
63573eb7 2490 struct drm_device *dev = node->minor->dev;
fac5e23e 2491 struct drm_i915_private *dev_priv = to_i915(dev);
3accaf7e 2492 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2493
63573eb7 2494 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2495 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2496 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2497
2498 return 0;
2499}
2500
fdf5d357
AD
2501static int i915_guc_load_status_info(struct seq_file *m, void *data)
2502{
2503 struct drm_info_node *node = m->private;
fac5e23e 2504 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
fdf5d357
AD
2505 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2506 u32 tmp, i;
2507
2d1fe073 2508 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2509 return 0;
2510
2511 seq_printf(m, "GuC firmware status:\n");
2512 seq_printf(m, "\tpath: %s\n",
2513 guc_fw->guc_fw_path);
2514 seq_printf(m, "\tfetch: %s\n",
2515 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2516 seq_printf(m, "\tload: %s\n",
2517 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2518 seq_printf(m, "\tversion wanted: %d.%d\n",
2519 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2520 seq_printf(m, "\tversion found: %d.%d\n",
2521 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2522 seq_printf(m, "\theader: offset is %d; size = %d\n",
2523 guc_fw->header_offset, guc_fw->header_size);
2524 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2525 guc_fw->ucode_offset, guc_fw->ucode_size);
2526 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2527 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2528
2529 tmp = I915_READ(GUC_STATUS);
2530
2531 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2532 seq_printf(m, "\tBootrom status = 0x%x\n",
2533 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2534 seq_printf(m, "\tuKernel status = 0x%x\n",
2535 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2536 seq_printf(m, "\tMIA Core status = 0x%x\n",
2537 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2538 seq_puts(m, "\nScratch registers:\n");
2539 for (i = 0; i < 16; i++)
2540 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2541
2542 return 0;
2543}
2544
8b417c26
DG
2545static void i915_guc_client_info(struct seq_file *m,
2546 struct drm_i915_private *dev_priv,
2547 struct i915_guc_client *client)
2548{
e2f80391 2549 struct intel_engine_cs *engine;
8b417c26 2550 uint64_t tot = 0;
8b417c26
DG
2551
2552 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2553 client->priority, client->ctx_index, client->proc_desc_offset);
2554 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2555 client->doorbell_id, client->doorbell_offset, client->cookie);
2556 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2557 client->wq_size, client->wq_offset, client->wq_tail);
2558
551aaecd 2559 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2560 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2561 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2562 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2563
b4ac5afc 2564 for_each_engine(engine, dev_priv) {
8b417c26 2565 seq_printf(m, "\tSubmissions: %llu %s\n",
0b63bb14 2566 client->submissions[engine->id],
e2f80391 2567 engine->name);
0b63bb14 2568 tot += client->submissions[engine->id];
8b417c26
DG
2569 }
2570 seq_printf(m, "\tTotal: %llu\n", tot);
2571}
2572
2573static int i915_guc_info(struct seq_file *m, void *data)
2574{
2575 struct drm_info_node *node = m->private;
2576 struct drm_device *dev = node->minor->dev;
fac5e23e 2577 struct drm_i915_private *dev_priv = to_i915(dev);
8b417c26 2578 struct intel_guc guc;
0a0b457f 2579 struct i915_guc_client client = {};
e2f80391 2580 struct intel_engine_cs *engine;
8b417c26
DG
2581 u64 total = 0;
2582
2d1fe073 2583 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2584 return 0;
2585
5a843307
AD
2586 if (mutex_lock_interruptible(&dev->struct_mutex))
2587 return 0;
2588
8b417c26 2589 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2590 guc = dev_priv->guc;
5a843307 2591 if (guc.execbuf_client)
8b417c26 2592 client = *guc.execbuf_client;
5a843307
AD
2593
2594 mutex_unlock(&dev->struct_mutex);
8b417c26 2595
9636f6db
DG
2596 seq_printf(m, "Doorbell map:\n");
2597 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2598 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2599
8b417c26
DG
2600 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2601 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2602 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2603 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2604 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2605
2606 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2607 for_each_engine(engine, dev_priv) {
397097b0 2608 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
0b63bb14
DG
2609 engine->name, guc.submissions[engine->id],
2610 guc.last_seqno[engine->id]);
2611 total += guc.submissions[engine->id];
8b417c26
DG
2612 }
2613 seq_printf(m, "\t%s: %llu\n", "Total", total);
2614
2615 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2616 i915_guc_client_info(m, dev_priv, &client);
2617
2618 /* Add more as required ... */
2619
2620 return 0;
2621}
2622
4c7e77fc
AD
2623static int i915_guc_log_dump(struct seq_file *m, void *data)
2624{
2625 struct drm_info_node *node = m->private;
2626 struct drm_device *dev = node->minor->dev;
fac5e23e 2627 struct drm_i915_private *dev_priv = to_i915(dev);
4c7e77fc
AD
2628 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2629 u32 *log;
2630 int i = 0, pg;
2631
2632 if (!log_obj)
2633 return 0;
2634
2635 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2636 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2637
2638 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2639 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2640 *(log + i), *(log + i + 1),
2641 *(log + i + 2), *(log + i + 3));
2642
2643 kunmap_atomic(log);
2644 }
2645
2646 seq_putc(m, '\n');
2647
2648 return 0;
2649}
2650
e91fd8c6
RV
2651static int i915_edp_psr_status(struct seq_file *m, void *data)
2652{
2653 struct drm_info_node *node = m->private;
2654 struct drm_device *dev = node->minor->dev;
fac5e23e 2655 struct drm_i915_private *dev_priv = to_i915(dev);
a031d709 2656 u32 psrperf = 0;
a6cbdb8e
RV
2657 u32 stat[3];
2658 enum pipe pipe;
a031d709 2659 bool enabled = false;
e91fd8c6 2660
3553a8ea
DL
2661 if (!HAS_PSR(dev)) {
2662 seq_puts(m, "PSR not supported\n");
2663 return 0;
2664 }
2665
c8c8fb33
PZ
2666 intel_runtime_pm_get(dev_priv);
2667
fa128fa6 2668 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2669 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2670 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2671 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2672 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2673 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2674 dev_priv->psr.busy_frontbuffer_bits);
2675 seq_printf(m, "Re-enable work scheduled: %s\n",
2676 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2677
3553a8ea 2678 if (HAS_DDI(dev))
443a389f 2679 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2680 else {
2681 for_each_pipe(dev_priv, pipe) {
2682 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2683 VLV_EDP_PSR_CURR_STATE_MASK;
2684 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2685 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2686 enabled = true;
a6cbdb8e
RV
2687 }
2688 }
60e5ffe3
RV
2689
2690 seq_printf(m, "Main link in standby mode: %s\n",
2691 yesno(dev_priv->psr.link_standby));
2692
a6cbdb8e
RV
2693 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2694
2695 if (!HAS_DDI(dev))
2696 for_each_pipe(dev_priv, pipe) {
2697 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2698 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2699 seq_printf(m, " pipe %c", pipe_name(pipe));
2700 }
2701 seq_puts(m, "\n");
e91fd8c6 2702
05eec3c2
RV
2703 /*
2704 * VLV/CHV PSR has no kind of performance counter
2705 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2706 */
2707 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2708 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2709 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2710
2711 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2712 }
fa128fa6 2713 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2714
c8c8fb33 2715 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2716 return 0;
2717}
2718
d2e216d0
RV
2719static int i915_sink_crc(struct seq_file *m, void *data)
2720{
2721 struct drm_info_node *node = m->private;
2722 struct drm_device *dev = node->minor->dev;
d2e216d0
RV
2723 struct intel_connector *connector;
2724 struct intel_dp *intel_dp = NULL;
2725 int ret;
2726 u8 crc[6];
2727
2728 drm_modeset_lock_all(dev);
aca5e361 2729 for_each_intel_connector(dev, connector) {
26c17cf6 2730 struct drm_crtc *crtc;
d2e216d0 2731
26c17cf6 2732 if (!connector->base.state->best_encoder)
d2e216d0
RV
2733 continue;
2734
26c17cf6
ML
2735 crtc = connector->base.state->crtc;
2736 if (!crtc->state->active)
b6ae3c7c
PZ
2737 continue;
2738
26c17cf6 2739 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2740 continue;
2741
26c17cf6 2742 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2743
2744 ret = intel_dp_sink_crc(intel_dp, crc);
2745 if (ret)
2746 goto out;
2747
2748 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2749 crc[0], crc[1], crc[2],
2750 crc[3], crc[4], crc[5]);
2751 goto out;
2752 }
2753 ret = -ENODEV;
2754out:
2755 drm_modeset_unlock_all(dev);
2756 return ret;
2757}
2758
ec013e7f
JB
2759static int i915_energy_uJ(struct seq_file *m, void *data)
2760{
2761 struct drm_info_node *node = m->private;
2762 struct drm_device *dev = node->minor->dev;
fac5e23e 2763 struct drm_i915_private *dev_priv = to_i915(dev);
ec013e7f
JB
2764 u64 power;
2765 u32 units;
2766
2767 if (INTEL_INFO(dev)->gen < 6)
2768 return -ENODEV;
2769
36623ef8
PZ
2770 intel_runtime_pm_get(dev_priv);
2771
ec013e7f
JB
2772 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2773 power = (power & 0x1f00) >> 8;
2774 units = 1000000 / (1 << power); /* convert to uJ */
2775 power = I915_READ(MCH_SECP_NRG_STTS);
2776 power *= units;
2777
36623ef8
PZ
2778 intel_runtime_pm_put(dev_priv);
2779
ec013e7f 2780 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2781
2782 return 0;
2783}
2784
6455c870 2785static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2786{
9f25d007 2787 struct drm_info_node *node = m->private;
371db66a 2788 struct drm_device *dev = node->minor->dev;
fac5e23e 2789 struct drm_i915_private *dev_priv = to_i915(dev);
371db66a 2790
a156e64d
CW
2791 if (!HAS_RUNTIME_PM(dev_priv))
2792 seq_puts(m, "Runtime power management not supported\n");
371db66a 2793
67d97da3 2794 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2795 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2796 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2797#ifdef CONFIG_PM
a6aaec8b
DL
2798 seq_printf(m, "Usage count: %d\n",
2799 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2800#else
2801 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2802#endif
a156e64d 2803 seq_printf(m, "PCI device power state: %s [%d]\n",
91c8a326
CW
2804 pci_power_name(dev_priv->drm.pdev->current_state),
2805 dev_priv->drm.pdev->current_state);
371db66a 2806
ec013e7f
JB
2807 return 0;
2808}
2809
1da51581
ID
2810static int i915_power_domain_info(struct seq_file *m, void *unused)
2811{
9f25d007 2812 struct drm_info_node *node = m->private;
1da51581 2813 struct drm_device *dev = node->minor->dev;
fac5e23e 2814 struct drm_i915_private *dev_priv = to_i915(dev);
1da51581
ID
2815 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2816 int i;
2817
2818 mutex_lock(&power_domains->lock);
2819
2820 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2821 for (i = 0; i < power_domains->power_well_count; i++) {
2822 struct i915_power_well *power_well;
2823 enum intel_display_power_domain power_domain;
2824
2825 power_well = &power_domains->power_wells[i];
2826 seq_printf(m, "%-25s %d\n", power_well->name,
2827 power_well->count);
2828
2829 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2830 power_domain++) {
2831 if (!(BIT(power_domain) & power_well->domains))
2832 continue;
2833
2834 seq_printf(m, " %-23s %d\n",
9895ad03 2835 intel_display_power_domain_str(power_domain),
1da51581
ID
2836 power_domains->domain_use_count[power_domain]);
2837 }
2838 }
2839
2840 mutex_unlock(&power_domains->lock);
2841
2842 return 0;
2843}
2844
b7cec66d
DL
2845static int i915_dmc_info(struct seq_file *m, void *unused)
2846{
2847 struct drm_info_node *node = m->private;
2848 struct drm_device *dev = node->minor->dev;
fac5e23e 2849 struct drm_i915_private *dev_priv = to_i915(dev);
b7cec66d
DL
2850 struct intel_csr *csr;
2851
2852 if (!HAS_CSR(dev)) {
2853 seq_puts(m, "not supported\n");
2854 return 0;
2855 }
2856
2857 csr = &dev_priv->csr;
2858
6fb403de
MK
2859 intel_runtime_pm_get(dev_priv);
2860
b7cec66d
DL
2861 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2862 seq_printf(m, "path: %s\n", csr->fw_path);
2863
2864 if (!csr->dmc_payload)
6fb403de 2865 goto out;
b7cec66d
DL
2866
2867 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2868 CSR_VERSION_MINOR(csr->version));
2869
8337206d
DL
2870 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2871 seq_printf(m, "DC3 -> DC5 count: %d\n",
2872 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2873 seq_printf(m, "DC5 -> DC6 count: %d\n",
2874 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2875 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2876 seq_printf(m, "DC3 -> DC5 count: %d\n",
2877 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2878 }
2879
6fb403de
MK
2880out:
2881 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2882 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2883 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2884
8337206d
DL
2885 intel_runtime_pm_put(dev_priv);
2886
b7cec66d
DL
2887 return 0;
2888}
2889
53f5e3ca
JB
2890static void intel_seq_print_mode(struct seq_file *m, int tabs,
2891 struct drm_display_mode *mode)
2892{
2893 int i;
2894
2895 for (i = 0; i < tabs; i++)
2896 seq_putc(m, '\t');
2897
2898 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2899 mode->base.id, mode->name,
2900 mode->vrefresh, mode->clock,
2901 mode->hdisplay, mode->hsync_start,
2902 mode->hsync_end, mode->htotal,
2903 mode->vdisplay, mode->vsync_start,
2904 mode->vsync_end, mode->vtotal,
2905 mode->type, mode->flags);
2906}
2907
2908static void intel_encoder_info(struct seq_file *m,
2909 struct intel_crtc *intel_crtc,
2910 struct intel_encoder *intel_encoder)
2911{
9f25d007 2912 struct drm_info_node *node = m->private;
53f5e3ca
JB
2913 struct drm_device *dev = node->minor->dev;
2914 struct drm_crtc *crtc = &intel_crtc->base;
2915 struct intel_connector *intel_connector;
2916 struct drm_encoder *encoder;
2917
2918 encoder = &intel_encoder->base;
2919 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2920 encoder->base.id, encoder->name);
53f5e3ca
JB
2921 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2922 struct drm_connector *connector = &intel_connector->base;
2923 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2924 connector->base.id,
c23cc417 2925 connector->name,
53f5e3ca
JB
2926 drm_get_connector_status_name(connector->status));
2927 if (connector->status == connector_status_connected) {
2928 struct drm_display_mode *mode = &crtc->mode;
2929 seq_printf(m, ", mode:\n");
2930 intel_seq_print_mode(m, 2, mode);
2931 } else {
2932 seq_putc(m, '\n');
2933 }
2934 }
2935}
2936
2937static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2938{
9f25d007 2939 struct drm_info_node *node = m->private;
53f5e3ca
JB
2940 struct drm_device *dev = node->minor->dev;
2941 struct drm_crtc *crtc = &intel_crtc->base;
2942 struct intel_encoder *intel_encoder;
23a48d53
ML
2943 struct drm_plane_state *plane_state = crtc->primary->state;
2944 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2945
23a48d53 2946 if (fb)
5aa8a937 2947 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2948 fb->base.id, plane_state->src_x >> 16,
2949 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2950 else
2951 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2952 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2953 intel_encoder_info(m, intel_crtc, intel_encoder);
2954}
2955
2956static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2957{
2958 struct drm_display_mode *mode = panel->fixed_mode;
2959
2960 seq_printf(m, "\tfixed mode:\n");
2961 intel_seq_print_mode(m, 2, mode);
2962}
2963
2964static void intel_dp_info(struct seq_file *m,
2965 struct intel_connector *intel_connector)
2966{
2967 struct intel_encoder *intel_encoder = intel_connector->encoder;
2968 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2969
2970 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2971 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2972 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca
JB
2973 intel_panel_info(m, &intel_connector->panel);
2974}
2975
2976static void intel_hdmi_info(struct seq_file *m,
2977 struct intel_connector *intel_connector)
2978{
2979 struct intel_encoder *intel_encoder = intel_connector->encoder;
2980 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2981
742f491d 2982 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2983}
2984
2985static void intel_lvds_info(struct seq_file *m,
2986 struct intel_connector *intel_connector)
2987{
2988 intel_panel_info(m, &intel_connector->panel);
2989}
2990
2991static void intel_connector_info(struct seq_file *m,
2992 struct drm_connector *connector)
2993{
2994 struct intel_connector *intel_connector = to_intel_connector(connector);
2995 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2996 struct drm_display_mode *mode;
53f5e3ca
JB
2997
2998 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2999 connector->base.id, connector->name,
53f5e3ca
JB
3000 drm_get_connector_status_name(connector->status));
3001 if (connector->status == connector_status_connected) {
3002 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3003 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3004 connector->display_info.width_mm,
3005 connector->display_info.height_mm);
3006 seq_printf(m, "\tsubpixel order: %s\n",
3007 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3008 seq_printf(m, "\tCEA rev: %d\n",
3009 connector->display_info.cea_rev);
3010 }
ee648a74
ML
3011
3012 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3013 return;
3014
3015 switch (connector->connector_type) {
3016 case DRM_MODE_CONNECTOR_DisplayPort:
3017 case DRM_MODE_CONNECTOR_eDP:
3018 intel_dp_info(m, intel_connector);
3019 break;
3020 case DRM_MODE_CONNECTOR_LVDS:
3021 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 3022 intel_lvds_info(m, intel_connector);
ee648a74
ML
3023 break;
3024 case DRM_MODE_CONNECTOR_HDMIA:
3025 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3026 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3027 intel_hdmi_info(m, intel_connector);
3028 break;
3029 default:
3030 break;
36cd7444 3031 }
53f5e3ca 3032
f103fc7d
JB
3033 seq_printf(m, "\tmodes:\n");
3034 list_for_each_entry(mode, &connector->modes, head)
3035 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3036}
3037
065f2ec2
CW
3038static bool cursor_active(struct drm_device *dev, int pipe)
3039{
fac5e23e 3040 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3041 u32 state;
3042
3043 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3044 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3045 else
5efb3e28 3046 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3047
3048 return state;
3049}
3050
3051static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3052{
fac5e23e 3053 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2
CW
3054 u32 pos;
3055
5efb3e28 3056 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3057
3058 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3059 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3060 *x = -*x;
3061
3062 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3063 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3064 *y = -*y;
3065
3066 return cursor_active(dev, pipe);
3067}
3068
3abc4e09
RF
3069static const char *plane_type(enum drm_plane_type type)
3070{
3071 switch (type) {
3072 case DRM_PLANE_TYPE_OVERLAY:
3073 return "OVL";
3074 case DRM_PLANE_TYPE_PRIMARY:
3075 return "PRI";
3076 case DRM_PLANE_TYPE_CURSOR:
3077 return "CUR";
3078 /*
3079 * Deliberately omitting default: to generate compiler warnings
3080 * when a new drm_plane_type gets added.
3081 */
3082 }
3083
3084 return "unknown";
3085}
3086
3087static const char *plane_rotation(unsigned int rotation)
3088{
3089 static char buf[48];
3090 /*
3091 * According to doc only one DRM_ROTATE_ is allowed but this
3092 * will print them all to visualize if the values are misused
3093 */
3094 snprintf(buf, sizeof(buf),
3095 "%s%s%s%s%s%s(0x%08x)",
3096 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3097 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3098 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3099 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3100 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3101 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3102 rotation);
3103
3104 return buf;
3105}
3106
3107static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3108{
3109 struct drm_info_node *node = m->private;
3110 struct drm_device *dev = node->minor->dev;
3111 struct intel_plane *intel_plane;
3112
3113 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3114 struct drm_plane_state *state;
3115 struct drm_plane *plane = &intel_plane->base;
3116
3117 if (!plane->state) {
3118 seq_puts(m, "plane->state is NULL!\n");
3119 continue;
3120 }
3121
3122 state = plane->state;
3123
3124 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3125 plane->base.id,
3126 plane_type(intel_plane->base.type),
3127 state->crtc_x, state->crtc_y,
3128 state->crtc_w, state->crtc_h,
3129 (state->src_x >> 16),
3130 ((state->src_x & 0xffff) * 15625) >> 10,
3131 (state->src_y >> 16),
3132 ((state->src_y & 0xffff) * 15625) >> 10,
3133 (state->src_w >> 16),
3134 ((state->src_w & 0xffff) * 15625) >> 10,
3135 (state->src_h >> 16),
3136 ((state->src_h & 0xffff) * 15625) >> 10,
3137 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3138 plane_rotation(state->rotation));
3139 }
3140}
3141
3142static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3143{
3144 struct intel_crtc_state *pipe_config;
3145 int num_scalers = intel_crtc->num_scalers;
3146 int i;
3147
3148 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3149
3150 /* Not all platformas have a scaler */
3151 if (num_scalers) {
3152 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3153 num_scalers,
3154 pipe_config->scaler_state.scaler_users,
3155 pipe_config->scaler_state.scaler_id);
3156
3157 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3158 struct intel_scaler *sc =
3159 &pipe_config->scaler_state.scalers[i];
3160
3161 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3162 i, yesno(sc->in_use), sc->mode);
3163 }
3164 seq_puts(m, "\n");
3165 } else {
3166 seq_puts(m, "\tNo scalers available on this platform\n");
3167 }
3168}
3169
53f5e3ca
JB
3170static int i915_display_info(struct seq_file *m, void *unused)
3171{
9f25d007 3172 struct drm_info_node *node = m->private;
53f5e3ca 3173 struct drm_device *dev = node->minor->dev;
fac5e23e 3174 struct drm_i915_private *dev_priv = to_i915(dev);
065f2ec2 3175 struct intel_crtc *crtc;
53f5e3ca
JB
3176 struct drm_connector *connector;
3177
b0e5ddf3 3178 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3179 drm_modeset_lock_all(dev);
3180 seq_printf(m, "CRTC info\n");
3181 seq_printf(m, "---------\n");
d3fcc808 3182 for_each_intel_crtc(dev, crtc) {
065f2ec2 3183 bool active;
f77076c9 3184 struct intel_crtc_state *pipe_config;
065f2ec2 3185 int x, y;
53f5e3ca 3186
f77076c9
ML
3187 pipe_config = to_intel_crtc_state(crtc->base.state);
3188
3abc4e09 3189 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3190 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3191 yesno(pipe_config->base.active),
3abc4e09
RF
3192 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3193 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3194
f77076c9 3195 if (pipe_config->base.active) {
065f2ec2
CW
3196 intel_crtc_info(m, crtc);
3197
a23dc658 3198 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3199 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3200 yesno(crtc->cursor_base),
3dd512fb
MR
3201 x, y, crtc->base.cursor->state->crtc_w,
3202 crtc->base.cursor->state->crtc_h,
57127efa 3203 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3204 intel_scaler_info(m, crtc);
3205 intel_plane_info(m, crtc);
a23dc658 3206 }
cace841c
DV
3207
3208 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3209 yesno(!crtc->cpu_fifo_underrun_disabled),
3210 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3211 }
3212
3213 seq_printf(m, "\n");
3214 seq_printf(m, "Connector info\n");
3215 seq_printf(m, "--------------\n");
3216 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3217 intel_connector_info(m, connector);
3218 }
3219 drm_modeset_unlock_all(dev);
b0e5ddf3 3220 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3221
3222 return 0;
3223}
3224
e04934cf
BW
3225static int i915_semaphore_status(struct seq_file *m, void *unused)
3226{
3227 struct drm_info_node *node = (struct drm_info_node *) m->private;
3228 struct drm_device *dev = node->minor->dev;
fac5e23e 3229 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3230 struct intel_engine_cs *engine;
e04934cf 3231 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3232 enum intel_engine_id id;
3233 int j, ret;
e04934cf 3234
39df9190 3235 if (!i915.semaphores) {
e04934cf
BW
3236 seq_puts(m, "Semaphores are disabled\n");
3237 return 0;
3238 }
3239
3240 ret = mutex_lock_interruptible(&dev->struct_mutex);
3241 if (ret)
3242 return ret;
03872064 3243 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3244
3245 if (IS_BROADWELL(dev)) {
3246 struct page *page;
3247 uint64_t *seqno;
3248
3249 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3250
3251 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3252 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3253 uint64_t offset;
3254
e2f80391 3255 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3256
3257 seq_puts(m, " Last signal:");
3258 for (j = 0; j < num_rings; j++) {
c3232b18 3259 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3260 seq_printf(m, "0x%08llx (0x%02llx) ",
3261 seqno[offset], offset * 8);
3262 }
3263 seq_putc(m, '\n');
3264
3265 seq_puts(m, " Last wait: ");
3266 for (j = 0; j < num_rings; j++) {
c3232b18 3267 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3268 seq_printf(m, "0x%08llx (0x%02llx) ",
3269 seqno[offset], offset * 8);
3270 }
3271 seq_putc(m, '\n');
3272
3273 }
3274 kunmap_atomic(seqno);
3275 } else {
3276 seq_puts(m, " Last signal:");
b4ac5afc 3277 for_each_engine(engine, dev_priv)
e04934cf
BW
3278 for (j = 0; j < num_rings; j++)
3279 seq_printf(m, "0x%08x\n",
e2f80391 3280 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3281 seq_putc(m, '\n');
3282 }
3283
3284 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3285 for_each_engine(engine, dev_priv) {
3286 for (j = 0; j < num_rings; j++)
e2f80391
TU
3287 seq_printf(m, " 0x%08x ",
3288 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3289 seq_putc(m, '\n');
3290 }
3291 seq_putc(m, '\n');
3292
03872064 3293 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3294 mutex_unlock(&dev->struct_mutex);
3295 return 0;
3296}
3297
728e29d7
DV
3298static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3299{
3300 struct drm_info_node *node = (struct drm_info_node *) m->private;
3301 struct drm_device *dev = node->minor->dev;
fac5e23e 3302 struct drm_i915_private *dev_priv = to_i915(dev);
728e29d7
DV
3303 int i;
3304
3305 drm_modeset_lock_all(dev);
3306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3307 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3308
3309 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3310 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3311 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3312 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3313 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3314 seq_printf(m, " dpll_md: 0x%08x\n",
3315 pll->config.hw_state.dpll_md);
3316 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3317 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3318 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3319 }
3320 drm_modeset_unlock_all(dev);
3321
3322 return 0;
3323}
3324
1ed1ef9d 3325static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3326{
3327 int i;
3328 int ret;
e2f80391 3329 struct intel_engine_cs *engine;
888b5995
AS
3330 struct drm_info_node *node = (struct drm_info_node *) m->private;
3331 struct drm_device *dev = node->minor->dev;
fac5e23e 3332 struct drm_i915_private *dev_priv = to_i915(dev);
33136b06 3333 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3334 enum intel_engine_id id;
888b5995 3335
888b5995
AS
3336 ret = mutex_lock_interruptible(&dev->struct_mutex);
3337 if (ret)
3338 return ret;
3339
3340 intel_runtime_pm_get(dev_priv);
3341
33136b06 3342 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3343 for_each_engine_id(engine, dev_priv, id)
33136b06 3344 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3345 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3346 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3347 i915_reg_t addr;
3348 u32 mask, value, read;
2fa60f6d 3349 bool ok;
888b5995 3350
33136b06
AS
3351 addr = workarounds->reg[i].addr;
3352 mask = workarounds->reg[i].mask;
3353 value = workarounds->reg[i].value;
2fa60f6d
MK
3354 read = I915_READ(addr);
3355 ok = (value & mask) == (read & mask);
3356 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3357 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3358 }
3359
3360 intel_runtime_pm_put(dev_priv);
3361 mutex_unlock(&dev->struct_mutex);
3362
3363 return 0;
3364}
3365
c5511e44
DL
3366static int i915_ddb_info(struct seq_file *m, void *unused)
3367{
3368 struct drm_info_node *node = m->private;
3369 struct drm_device *dev = node->minor->dev;
fac5e23e 3370 struct drm_i915_private *dev_priv = to_i915(dev);
c5511e44
DL
3371 struct skl_ddb_allocation *ddb;
3372 struct skl_ddb_entry *entry;
3373 enum pipe pipe;
3374 int plane;
3375
2fcffe19
DL
3376 if (INTEL_INFO(dev)->gen < 9)
3377 return 0;
3378
c5511e44
DL
3379 drm_modeset_lock_all(dev);
3380
3381 ddb = &dev_priv->wm.skl_hw.ddb;
3382
3383 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3384
3385 for_each_pipe(dev_priv, pipe) {
3386 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3387
dd740780 3388 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3389 entry = &ddb->plane[pipe][plane];
3390 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3391 entry->start, entry->end,
3392 skl_ddb_entry_size(entry));
3393 }
3394
4969d33e 3395 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3396 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3397 entry->end, skl_ddb_entry_size(entry));
3398 }
3399
3400 drm_modeset_unlock_all(dev);
3401
3402 return 0;
3403}
3404
a54746e3
VK
3405static void drrs_status_per_crtc(struct seq_file *m,
3406 struct drm_device *dev, struct intel_crtc *intel_crtc)
3407{
fac5e23e 3408 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3409 struct i915_drrs *drrs = &dev_priv->drrs;
3410 int vrefresh = 0;
26875fe5 3411 struct drm_connector *connector;
a54746e3 3412
26875fe5
ML
3413 drm_for_each_connector(connector, dev) {
3414 if (connector->state->crtc != &intel_crtc->base)
3415 continue;
3416
3417 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3418 }
3419
3420 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3421 seq_puts(m, "\tVBT: DRRS_type: Static");
3422 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3423 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3424 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3425 seq_puts(m, "\tVBT: DRRS_type: None");
3426 else
3427 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3428
3429 seq_puts(m, "\n\n");
3430
f77076c9 3431 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3432 struct intel_panel *panel;
3433
3434 mutex_lock(&drrs->mutex);
3435 /* DRRS Supported */
3436 seq_puts(m, "\tDRRS Supported: Yes\n");
3437
3438 /* disable_drrs() will make drrs->dp NULL */
3439 if (!drrs->dp) {
3440 seq_puts(m, "Idleness DRRS: Disabled");
3441 mutex_unlock(&drrs->mutex);
3442 return;
3443 }
3444
3445 panel = &drrs->dp->attached_connector->panel;
3446 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3447 drrs->busy_frontbuffer_bits);
3448
3449 seq_puts(m, "\n\t\t");
3450 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3451 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3452 vrefresh = panel->fixed_mode->vrefresh;
3453 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3454 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3455 vrefresh = panel->downclock_mode->vrefresh;
3456 } else {
3457 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3458 drrs->refresh_rate_type);
3459 mutex_unlock(&drrs->mutex);
3460 return;
3461 }
3462 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3463
3464 seq_puts(m, "\n\t\t");
3465 mutex_unlock(&drrs->mutex);
3466 } else {
3467 /* DRRS not supported. Print the VBT parameter*/
3468 seq_puts(m, "\tDRRS Supported : No");
3469 }
3470 seq_puts(m, "\n");
3471}
3472
3473static int i915_drrs_status(struct seq_file *m, void *unused)
3474{
3475 struct drm_info_node *node = m->private;
3476 struct drm_device *dev = node->minor->dev;
3477 struct intel_crtc *intel_crtc;
3478 int active_crtc_cnt = 0;
3479
26875fe5 3480 drm_modeset_lock_all(dev);
a54746e3 3481 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3482 if (intel_crtc->base.state->active) {
a54746e3
VK
3483 active_crtc_cnt++;
3484 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3485
3486 drrs_status_per_crtc(m, dev, intel_crtc);
3487 }
a54746e3 3488 }
26875fe5 3489 drm_modeset_unlock_all(dev);
a54746e3
VK
3490
3491 if (!active_crtc_cnt)
3492 seq_puts(m, "No active crtc found\n");
3493
3494 return 0;
3495}
3496
07144428
DL
3497struct pipe_crc_info {
3498 const char *name;
3499 struct drm_device *dev;
3500 enum pipe pipe;
3501};
3502
11bed958
DA
3503static int i915_dp_mst_info(struct seq_file *m, void *unused)
3504{
3505 struct drm_info_node *node = (struct drm_info_node *) m->private;
3506 struct drm_device *dev = node->minor->dev;
11bed958
DA
3507 struct intel_encoder *intel_encoder;
3508 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3509 struct drm_connector *connector;
3510
11bed958 3511 drm_modeset_lock_all(dev);
b6dabe3b
ML
3512 drm_for_each_connector(connector, dev) {
3513 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3514 continue;
b6dabe3b
ML
3515
3516 intel_encoder = intel_attached_encoder(connector);
3517 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3518 continue;
3519
3520 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3521 if (!intel_dig_port->dp.can_mst)
3522 continue;
b6dabe3b 3523
40ae80cc
JB
3524 seq_printf(m, "MST Source Port %c\n",
3525 port_name(intel_dig_port->port));
11bed958
DA
3526 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3527 }
3528 drm_modeset_unlock_all(dev);
3529 return 0;
3530}
3531
07144428
DL
3532static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3533{
be5c7a90 3534 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3535 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3536 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3537
7eb1c496
DV
3538 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3539 return -ENODEV;
3540
d538bbdf
DL
3541 spin_lock_irq(&pipe_crc->lock);
3542
3543 if (pipe_crc->opened) {
3544 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3545 return -EBUSY; /* already open */
3546 }
3547
d538bbdf 3548 pipe_crc->opened = true;
07144428
DL
3549 filep->private_data = inode->i_private;
3550
d538bbdf
DL
3551 spin_unlock_irq(&pipe_crc->lock);
3552
07144428
DL
3553 return 0;
3554}
3555
3556static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3557{
be5c7a90 3558 struct pipe_crc_info *info = inode->i_private;
fac5e23e 3559 struct drm_i915_private *dev_priv = to_i915(info->dev);
be5c7a90
DL
3560 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3561
d538bbdf
DL
3562 spin_lock_irq(&pipe_crc->lock);
3563 pipe_crc->opened = false;
3564 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3565
07144428
DL
3566 return 0;
3567}
3568
3569/* (6 fields, 8 chars each, space separated (5) + '\n') */
3570#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3571/* account for \'0' */
3572#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3573
3574static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3575{
d538bbdf
DL
3576 assert_spin_locked(&pipe_crc->lock);
3577 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3578 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3579}
3580
3581static ssize_t
3582i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3583 loff_t *pos)
3584{
3585 struct pipe_crc_info *info = filep->private_data;
3586 struct drm_device *dev = info->dev;
fac5e23e 3587 struct drm_i915_private *dev_priv = to_i915(dev);
07144428
DL
3588 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3589 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3590 int n_entries;
07144428
DL
3591 ssize_t bytes_read;
3592
3593 /*
3594 * Don't allow user space to provide buffers not big enough to hold
3595 * a line of data.
3596 */
3597 if (count < PIPE_CRC_LINE_LEN)
3598 return -EINVAL;
3599
3600 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3601 return 0;
07144428
DL
3602
3603 /* nothing to read */
d538bbdf 3604 spin_lock_irq(&pipe_crc->lock);
07144428 3605 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3606 int ret;
3607
3608 if (filep->f_flags & O_NONBLOCK) {
3609 spin_unlock_irq(&pipe_crc->lock);
07144428 3610 return -EAGAIN;
d538bbdf 3611 }
07144428 3612
d538bbdf
DL
3613 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3614 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3615 if (ret) {
3616 spin_unlock_irq(&pipe_crc->lock);
3617 return ret;
3618 }
8bf1e9f1
SH
3619 }
3620
07144428 3621 /* We now have one or more entries to read */
9ad6d99f 3622 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3623
07144428 3624 bytes_read = 0;
9ad6d99f
VS
3625 while (n_entries > 0) {
3626 struct intel_pipe_crc_entry *entry =
3627 &pipe_crc->entries[pipe_crc->tail];
07144428 3628 int ret;
8bf1e9f1 3629
9ad6d99f
VS
3630 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3631 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3632 break;
3633
3634 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3635 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3636
07144428
DL
3637 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3638 "%8u %8x %8x %8x %8x %8x\n",
3639 entry->frame, entry->crc[0],
3640 entry->crc[1], entry->crc[2],
3641 entry->crc[3], entry->crc[4]);
3642
9ad6d99f
VS
3643 spin_unlock_irq(&pipe_crc->lock);
3644
3645 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3646 if (ret == PIPE_CRC_LINE_LEN)
3647 return -EFAULT;
b2c88f5b 3648
9ad6d99f
VS
3649 user_buf += PIPE_CRC_LINE_LEN;
3650 n_entries--;
3651
3652 spin_lock_irq(&pipe_crc->lock);
3653 }
8bf1e9f1 3654
d538bbdf
DL
3655 spin_unlock_irq(&pipe_crc->lock);
3656
07144428
DL
3657 return bytes_read;
3658}
3659
3660static const struct file_operations i915_pipe_crc_fops = {
3661 .owner = THIS_MODULE,
3662 .open = i915_pipe_crc_open,
3663 .read = i915_pipe_crc_read,
3664 .release = i915_pipe_crc_release,
3665};
3666
3667static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3668 {
3669 .name = "i915_pipe_A_crc",
3670 .pipe = PIPE_A,
3671 },
3672 {
3673 .name = "i915_pipe_B_crc",
3674 .pipe = PIPE_B,
3675 },
3676 {
3677 .name = "i915_pipe_C_crc",
3678 .pipe = PIPE_C,
3679 },
3680};
3681
3682static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3683 enum pipe pipe)
3684{
3685 struct drm_device *dev = minor->dev;
3686 struct dentry *ent;
3687 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3688
3689 info->dev = dev;
3690 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3691 &i915_pipe_crc_fops);
f3c5fe97
WY
3692 if (!ent)
3693 return -ENOMEM;
07144428
DL
3694
3695 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3696}
3697
e8dfcf78 3698static const char * const pipe_crc_sources[] = {
926321d5
DV
3699 "none",
3700 "plane1",
3701 "plane2",
3702 "pf",
5b3a856b 3703 "pipe",
3d099a05
DV
3704 "TV",
3705 "DP-B",
3706 "DP-C",
3707 "DP-D",
46a19188 3708 "auto",
926321d5
DV
3709};
3710
3711static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3712{
3713 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3714 return pipe_crc_sources[source];
3715}
3716
bd9db02f 3717static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3718{
3719 struct drm_device *dev = m->private;
fac5e23e 3720 struct drm_i915_private *dev_priv = to_i915(dev);
926321d5
DV
3721 int i;
3722
3723 for (i = 0; i < I915_MAX_PIPES; i++)
3724 seq_printf(m, "%c %s\n", pipe_name(i),
3725 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3726
3727 return 0;
3728}
3729
bd9db02f 3730static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3731{
3732 struct drm_device *dev = inode->i_private;
3733
bd9db02f 3734 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3735}
3736
46a19188 3737static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3738 uint32_t *val)
3739{
46a19188
DV
3740 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3741 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3742
3743 switch (*source) {
52f843f6
DV
3744 case INTEL_PIPE_CRC_SOURCE_PIPE:
3745 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3746 break;
3747 case INTEL_PIPE_CRC_SOURCE_NONE:
3748 *val = 0;
3749 break;
3750 default:
3751 return -EINVAL;
3752 }
3753
3754 return 0;
3755}
3756
46a19188
DV
3757static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3758 enum intel_pipe_crc_source *source)
3759{
3760 struct intel_encoder *encoder;
3761 struct intel_crtc *crtc;
26756809 3762 struct intel_digital_port *dig_port;
46a19188
DV
3763 int ret = 0;
3764
3765 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3766
6e9f798d 3767 drm_modeset_lock_all(dev);
b2784e15 3768 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3769 if (!encoder->base.crtc)
3770 continue;
3771
3772 crtc = to_intel_crtc(encoder->base.crtc);
3773
3774 if (crtc->pipe != pipe)
3775 continue;
3776
3777 switch (encoder->type) {
3778 case INTEL_OUTPUT_TVOUT:
3779 *source = INTEL_PIPE_CRC_SOURCE_TV;
3780 break;
cca0502b 3781 case INTEL_OUTPUT_DP:
46a19188 3782 case INTEL_OUTPUT_EDP:
26756809
DV
3783 dig_port = enc_to_dig_port(&encoder->base);
3784 switch (dig_port->port) {
3785 case PORT_B:
3786 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3787 break;
3788 case PORT_C:
3789 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3790 break;
3791 case PORT_D:
3792 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3793 break;
3794 default:
3795 WARN(1, "nonexisting DP port %c\n",
3796 port_name(dig_port->port));
3797 break;
3798 }
46a19188 3799 break;
6847d71b
PZ
3800 default:
3801 break;
46a19188
DV
3802 }
3803 }
6e9f798d 3804 drm_modeset_unlock_all(dev);
46a19188
DV
3805
3806 return ret;
3807}
3808
3809static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3810 enum pipe pipe,
3811 enum intel_pipe_crc_source *source,
7ac0129b
DV
3812 uint32_t *val)
3813{
fac5e23e 3814 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3815 bool need_stable_symbols = false;
3816
46a19188
DV
3817 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3818 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3819 if (ret)
3820 return ret;
3821 }
3822
3823 switch (*source) {
7ac0129b
DV
3824 case INTEL_PIPE_CRC_SOURCE_PIPE:
3825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3826 break;
3827 case INTEL_PIPE_CRC_SOURCE_DP_B:
3828 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3829 need_stable_symbols = true;
7ac0129b
DV
3830 break;
3831 case INTEL_PIPE_CRC_SOURCE_DP_C:
3832 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3833 need_stable_symbols = true;
7ac0129b 3834 break;
2be57922
VS
3835 case INTEL_PIPE_CRC_SOURCE_DP_D:
3836 if (!IS_CHERRYVIEW(dev))
3837 return -EINVAL;
3838 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3839 need_stable_symbols = true;
3840 break;
7ac0129b
DV
3841 case INTEL_PIPE_CRC_SOURCE_NONE:
3842 *val = 0;
3843 break;
3844 default:
3845 return -EINVAL;
3846 }
3847
8d2f24ca
DV
3848 /*
3849 * When the pipe CRC tap point is after the transcoders we need
3850 * to tweak symbol-level features to produce a deterministic series of
3851 * symbols for a given frame. We need to reset those features only once
3852 * a frame (instead of every nth symbol):
3853 * - DC-balance: used to ensure a better clock recovery from the data
3854 * link (SDVO)
3855 * - DisplayPort scrambling: used for EMI reduction
3856 */
3857 if (need_stable_symbols) {
3858 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3859
8d2f24ca 3860 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3861 switch (pipe) {
3862 case PIPE_A:
8d2f24ca 3863 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3864 break;
3865 case PIPE_B:
8d2f24ca 3866 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3867 break;
3868 case PIPE_C:
3869 tmp |= PIPE_C_SCRAMBLE_RESET;
3870 break;
3871 default:
3872 return -EINVAL;
3873 }
8d2f24ca
DV
3874 I915_WRITE(PORT_DFT2_G4X, tmp);
3875 }
3876
7ac0129b
DV
3877 return 0;
3878}
3879
4b79ebf7 3880static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3881 enum pipe pipe,
3882 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3883 uint32_t *val)
3884{
fac5e23e 3885 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3886 bool need_stable_symbols = false;
3887
46a19188
DV
3888 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3889 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3890 if (ret)
3891 return ret;
3892 }
3893
3894 switch (*source) {
4b79ebf7
DV
3895 case INTEL_PIPE_CRC_SOURCE_PIPE:
3896 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3897 break;
3898 case INTEL_PIPE_CRC_SOURCE_TV:
3899 if (!SUPPORTS_TV(dev))
3900 return -EINVAL;
3901 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3902 break;
3903 case INTEL_PIPE_CRC_SOURCE_DP_B:
3904 if (!IS_G4X(dev))
3905 return -EINVAL;
3906 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3907 need_stable_symbols = true;
4b79ebf7
DV
3908 break;
3909 case INTEL_PIPE_CRC_SOURCE_DP_C:
3910 if (!IS_G4X(dev))
3911 return -EINVAL;
3912 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3913 need_stable_symbols = true;
4b79ebf7
DV
3914 break;
3915 case INTEL_PIPE_CRC_SOURCE_DP_D:
3916 if (!IS_G4X(dev))
3917 return -EINVAL;
3918 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3919 need_stable_symbols = true;
4b79ebf7
DV
3920 break;
3921 case INTEL_PIPE_CRC_SOURCE_NONE:
3922 *val = 0;
3923 break;
3924 default:
3925 return -EINVAL;
3926 }
3927
84093603
DV
3928 /*
3929 * When the pipe CRC tap point is after the transcoders we need
3930 * to tweak symbol-level features to produce a deterministic series of
3931 * symbols for a given frame. We need to reset those features only once
3932 * a frame (instead of every nth symbol):
3933 * - DC-balance: used to ensure a better clock recovery from the data
3934 * link (SDVO)
3935 * - DisplayPort scrambling: used for EMI reduction
3936 */
3937 if (need_stable_symbols) {
3938 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3939
3940 WARN_ON(!IS_G4X(dev));
3941
3942 I915_WRITE(PORT_DFT_I9XX,
3943 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3944
3945 if (pipe == PIPE_A)
3946 tmp |= PIPE_A_SCRAMBLE_RESET;
3947 else
3948 tmp |= PIPE_B_SCRAMBLE_RESET;
3949
3950 I915_WRITE(PORT_DFT2_G4X, tmp);
3951 }
3952
4b79ebf7
DV
3953 return 0;
3954}
3955
8d2f24ca
DV
3956static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3957 enum pipe pipe)
3958{
fac5e23e 3959 struct drm_i915_private *dev_priv = to_i915(dev);
8d2f24ca
DV
3960 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3961
eb736679
VS
3962 switch (pipe) {
3963 case PIPE_A:
8d2f24ca 3964 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3965 break;
3966 case PIPE_B:
8d2f24ca 3967 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3968 break;
3969 case PIPE_C:
3970 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3971 break;
3972 default:
3973 return;
3974 }
8d2f24ca
DV
3975 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3976 tmp &= ~DC_BALANCE_RESET_VLV;
3977 I915_WRITE(PORT_DFT2_G4X, tmp);
3978
3979}
3980
84093603
DV
3981static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3982 enum pipe pipe)
3983{
fac5e23e 3984 struct drm_i915_private *dev_priv = to_i915(dev);
84093603
DV
3985 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3986
3987 if (pipe == PIPE_A)
3988 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3989 else
3990 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3991 I915_WRITE(PORT_DFT2_G4X, tmp);
3992
3993 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3994 I915_WRITE(PORT_DFT_I9XX,
3995 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3996 }
3997}
3998
46a19188 3999static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
4000 uint32_t *val)
4001{
46a19188
DV
4002 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4003 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4004
4005 switch (*source) {
5b3a856b
DV
4006 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4007 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4008 break;
4009 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4010 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4011 break;
5b3a856b
DV
4012 case INTEL_PIPE_CRC_SOURCE_PIPE:
4013 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4014 break;
3d099a05 4015 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4016 *val = 0;
4017 break;
3d099a05
DV
4018 default:
4019 return -EINVAL;
5b3a856b
DV
4020 }
4021
4022 return 0;
4023}
4024
c4e2d043 4025static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51 4026{
fac5e23e 4027 struct drm_i915_private *dev_priv = to_i915(dev);
fabf6e51
DV
4028 struct intel_crtc *crtc =
4029 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4030 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4031 struct drm_atomic_state *state;
4032 int ret = 0;
fabf6e51
DV
4033
4034 drm_modeset_lock_all(dev);
c4e2d043
ML
4035 state = drm_atomic_state_alloc(dev);
4036 if (!state) {
4037 ret = -ENOMEM;
4038 goto out;
fabf6e51 4039 }
fabf6e51 4040
c4e2d043
ML
4041 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4042 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4043 if (IS_ERR(pipe_config)) {
4044 ret = PTR_ERR(pipe_config);
4045 goto out;
4046 }
fabf6e51 4047
c4e2d043
ML
4048 pipe_config->pch_pfit.force_thru = enable;
4049 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4050 pipe_config->pch_pfit.enabled != enable)
4051 pipe_config->base.connectors_changed = true;
1b509259 4052
c4e2d043
ML
4053 ret = drm_atomic_commit(state);
4054out:
fabf6e51 4055 drm_modeset_unlock_all(dev);
c4e2d043
ML
4056 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4057 if (ret)
4058 drm_atomic_state_free(state);
fabf6e51
DV
4059}
4060
4061static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4062 enum pipe pipe,
4063 enum intel_pipe_crc_source *source,
5b3a856b
DV
4064 uint32_t *val)
4065{
46a19188
DV
4066 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4067 *source = INTEL_PIPE_CRC_SOURCE_PF;
4068
4069 switch (*source) {
5b3a856b
DV
4070 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4071 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4072 break;
4073 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4074 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4075 break;
4076 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4077 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4078 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4079
5b3a856b
DV
4080 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4081 break;
3d099a05 4082 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4083 *val = 0;
4084 break;
3d099a05
DV
4085 default:
4086 return -EINVAL;
5b3a856b
DV
4087 }
4088
4089 return 0;
4090}
4091
926321d5
DV
4092static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4093 enum intel_pipe_crc_source source)
4094{
fac5e23e 4095 struct drm_i915_private *dev_priv = to_i915(dev);
cc3da175 4096 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4097 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4098 pipe));
e129649b 4099 enum intel_display_power_domain power_domain;
432f3342 4100 u32 val = 0; /* shut up gcc */
5b3a856b 4101 int ret;
926321d5 4102
cc3da175
DL
4103 if (pipe_crc->source == source)
4104 return 0;
4105
ae676fcd
DL
4106 /* forbid changing the source without going back to 'none' */
4107 if (pipe_crc->source && source)
4108 return -EINVAL;
4109
e129649b
ID
4110 power_domain = POWER_DOMAIN_PIPE(pipe);
4111 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4112 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4113 return -EIO;
4114 }
4115
52f843f6 4116 if (IS_GEN2(dev))
46a19188 4117 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4118 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4119 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4120 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4121 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4122 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4123 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4124 else
fabf6e51 4125 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4126
4127 if (ret != 0)
e129649b 4128 goto out;
5b3a856b 4129
4b584369
DL
4130 /* none -> real source transition */
4131 if (source) {
4252fbc3
VS
4132 struct intel_pipe_crc_entry *entries;
4133
7cd6ccff
DL
4134 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4135 pipe_name(pipe), pipe_crc_source_name(source));
4136
3cf54b34
VS
4137 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4138 sizeof(pipe_crc->entries[0]),
4252fbc3 4139 GFP_KERNEL);
e129649b
ID
4140 if (!entries) {
4141 ret = -ENOMEM;
4142 goto out;
4143 }
e5f75aca 4144
8c740dce
PZ
4145 /*
4146 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4147 * enabled and disabled dynamically based on package C states,
4148 * user space can't make reliable use of the CRCs, so let's just
4149 * completely disable it.
4150 */
4151 hsw_disable_ips(crtc);
4152
d538bbdf 4153 spin_lock_irq(&pipe_crc->lock);
64387b61 4154 kfree(pipe_crc->entries);
4252fbc3 4155 pipe_crc->entries = entries;
d538bbdf
DL
4156 pipe_crc->head = 0;
4157 pipe_crc->tail = 0;
4158 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4159 }
4160
cc3da175 4161 pipe_crc->source = source;
926321d5 4162
926321d5
DV
4163 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4164 POSTING_READ(PIPE_CRC_CTL(pipe));
4165
e5f75aca
DL
4166 /* real source -> none transition */
4167 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4168 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4169 struct intel_crtc *crtc =
4170 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4171
7cd6ccff
DL
4172 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4173 pipe_name(pipe));
4174
a33d7105 4175 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4176 if (crtc->base.state->active)
a33d7105
DV
4177 intel_wait_for_vblank(dev, pipe);
4178 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4179
d538bbdf
DL
4180 spin_lock_irq(&pipe_crc->lock);
4181 entries = pipe_crc->entries;
e5f75aca 4182 pipe_crc->entries = NULL;
9ad6d99f
VS
4183 pipe_crc->head = 0;
4184 pipe_crc->tail = 0;
d538bbdf
DL
4185 spin_unlock_irq(&pipe_crc->lock);
4186
4187 kfree(entries);
84093603
DV
4188
4189 if (IS_G4X(dev))
4190 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4191 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4192 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4193 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4194 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4195
4196 hsw_enable_ips(crtc);
e5f75aca
DL
4197 }
4198
e129649b
ID
4199 ret = 0;
4200
4201out:
4202 intel_display_power_put(dev_priv, power_domain);
4203
4204 return ret;
926321d5
DV
4205}
4206
4207/*
4208 * Parse pipe CRC command strings:
b94dec87
DL
4209 * command: wsp* object wsp+ name wsp+ source wsp*
4210 * object: 'pipe'
4211 * name: (A | B | C)
926321d5
DV
4212 * source: (none | plane1 | plane2 | pf)
4213 * wsp: (#0x20 | #0x9 | #0xA)+
4214 *
4215 * eg.:
b94dec87
DL
4216 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4217 * "pipe A none" -> Stop CRC
926321d5 4218 */
bd9db02f 4219static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4220{
4221 int n_words = 0;
4222
4223 while (*buf) {
4224 char *end;
4225
4226 /* skip leading white space */
4227 buf = skip_spaces(buf);
4228 if (!*buf)
4229 break; /* end of buffer */
4230
4231 /* find end of word */
4232 for (end = buf; *end && !isspace(*end); end++)
4233 ;
4234
4235 if (n_words == max_words) {
4236 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4237 max_words);
4238 return -EINVAL; /* ran out of words[] before bytes */
4239 }
4240
4241 if (*end)
4242 *end++ = '\0';
4243 words[n_words++] = buf;
4244 buf = end;
4245 }
4246
4247 return n_words;
4248}
4249
b94dec87
DL
4250enum intel_pipe_crc_object {
4251 PIPE_CRC_OBJECT_PIPE,
4252};
4253
e8dfcf78 4254static const char * const pipe_crc_objects[] = {
b94dec87
DL
4255 "pipe",
4256};
4257
4258static int
bd9db02f 4259display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4260{
4261 int i;
4262
4263 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4264 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4265 *o = i;
b94dec87
DL
4266 return 0;
4267 }
4268
4269 return -EINVAL;
4270}
4271
bd9db02f 4272static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4273{
4274 const char name = buf[0];
4275
4276 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4277 return -EINVAL;
4278
4279 *pipe = name - 'A';
4280
4281 return 0;
4282}
4283
4284static int
bd9db02f 4285display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4286{
4287 int i;
4288
4289 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4290 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4291 *s = i;
926321d5
DV
4292 return 0;
4293 }
4294
4295 return -EINVAL;
4296}
4297
bd9db02f 4298static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4299{
b94dec87 4300#define N_WORDS 3
926321d5 4301 int n_words;
b94dec87 4302 char *words[N_WORDS];
926321d5 4303 enum pipe pipe;
b94dec87 4304 enum intel_pipe_crc_object object;
926321d5
DV
4305 enum intel_pipe_crc_source source;
4306
bd9db02f 4307 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4308 if (n_words != N_WORDS) {
4309 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4310 N_WORDS);
4311 return -EINVAL;
4312 }
4313
bd9db02f 4314 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4315 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4316 return -EINVAL;
4317 }
4318
bd9db02f 4319 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4320 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4321 return -EINVAL;
4322 }
4323
bd9db02f 4324 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4325 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4326 return -EINVAL;
4327 }
4328
4329 return pipe_crc_set_source(dev, pipe, source);
4330}
4331
bd9db02f
DL
4332static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4333 size_t len, loff_t *offp)
926321d5
DV
4334{
4335 struct seq_file *m = file->private_data;
4336 struct drm_device *dev = m->private;
4337 char *tmpbuf;
4338 int ret;
4339
4340 if (len == 0)
4341 return 0;
4342
4343 if (len > PAGE_SIZE - 1) {
4344 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4345 PAGE_SIZE);
4346 return -E2BIG;
4347 }
4348
4349 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4350 if (!tmpbuf)
4351 return -ENOMEM;
4352
4353 if (copy_from_user(tmpbuf, ubuf, len)) {
4354 ret = -EFAULT;
4355 goto out;
4356 }
4357 tmpbuf[len] = '\0';
4358
bd9db02f 4359 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4360
4361out:
4362 kfree(tmpbuf);
4363 if (ret < 0)
4364 return ret;
4365
4366 *offp += len;
4367 return len;
4368}
4369
bd9db02f 4370static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4371 .owner = THIS_MODULE,
bd9db02f 4372 .open = display_crc_ctl_open,
926321d5
DV
4373 .read = seq_read,
4374 .llseek = seq_lseek,
4375 .release = single_release,
bd9db02f 4376 .write = display_crc_ctl_write
926321d5
DV
4377};
4378
eb3394fa
TP
4379static ssize_t i915_displayport_test_active_write(struct file *file,
4380 const char __user *ubuf,
4381 size_t len, loff_t *offp)
4382{
4383 char *input_buffer;
4384 int status = 0;
eb3394fa
TP
4385 struct drm_device *dev;
4386 struct drm_connector *connector;
4387 struct list_head *connector_list;
4388 struct intel_dp *intel_dp;
4389 int val = 0;
4390
9aaffa34 4391 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4392
eb3394fa
TP
4393 connector_list = &dev->mode_config.connector_list;
4394
4395 if (len == 0)
4396 return 0;
4397
4398 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4399 if (!input_buffer)
4400 return -ENOMEM;
4401
4402 if (copy_from_user(input_buffer, ubuf, len)) {
4403 status = -EFAULT;
4404 goto out;
4405 }
4406
4407 input_buffer[len] = '\0';
4408 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4409
4410 list_for_each_entry(connector, connector_list, head) {
4411
4412 if (connector->connector_type !=
4413 DRM_MODE_CONNECTOR_DisplayPort)
4414 continue;
4415
b8bb08ec 4416 if (connector->status == connector_status_connected &&
eb3394fa
TP
4417 connector->encoder != NULL) {
4418 intel_dp = enc_to_intel_dp(connector->encoder);
4419 status = kstrtoint(input_buffer, 10, &val);
4420 if (status < 0)
4421 goto out;
4422 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4423 /* To prevent erroneous activation of the compliance
4424 * testing code, only accept an actual value of 1 here
4425 */
4426 if (val == 1)
4427 intel_dp->compliance_test_active = 1;
4428 else
4429 intel_dp->compliance_test_active = 0;
4430 }
4431 }
4432out:
4433 kfree(input_buffer);
4434 if (status < 0)
4435 return status;
4436
4437 *offp += len;
4438 return len;
4439}
4440
4441static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4442{
4443 struct drm_device *dev = m->private;
4444 struct drm_connector *connector;
4445 struct list_head *connector_list = &dev->mode_config.connector_list;
4446 struct intel_dp *intel_dp;
4447
eb3394fa
TP
4448 list_for_each_entry(connector, connector_list, head) {
4449
4450 if (connector->connector_type !=
4451 DRM_MODE_CONNECTOR_DisplayPort)
4452 continue;
4453
4454 if (connector->status == connector_status_connected &&
4455 connector->encoder != NULL) {
4456 intel_dp = enc_to_intel_dp(connector->encoder);
4457 if (intel_dp->compliance_test_active)
4458 seq_puts(m, "1");
4459 else
4460 seq_puts(m, "0");
4461 } else
4462 seq_puts(m, "0");
4463 }
4464
4465 return 0;
4466}
4467
4468static int i915_displayport_test_active_open(struct inode *inode,
4469 struct file *file)
4470{
4471 struct drm_device *dev = inode->i_private;
4472
4473 return single_open(file, i915_displayport_test_active_show, dev);
4474}
4475
4476static const struct file_operations i915_displayport_test_active_fops = {
4477 .owner = THIS_MODULE,
4478 .open = i915_displayport_test_active_open,
4479 .read = seq_read,
4480 .llseek = seq_lseek,
4481 .release = single_release,
4482 .write = i915_displayport_test_active_write
4483};
4484
4485static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4486{
4487 struct drm_device *dev = m->private;
4488 struct drm_connector *connector;
4489 struct list_head *connector_list = &dev->mode_config.connector_list;
4490 struct intel_dp *intel_dp;
4491
eb3394fa
TP
4492 list_for_each_entry(connector, connector_list, head) {
4493
4494 if (connector->connector_type !=
4495 DRM_MODE_CONNECTOR_DisplayPort)
4496 continue;
4497
4498 if (connector->status == connector_status_connected &&
4499 connector->encoder != NULL) {
4500 intel_dp = enc_to_intel_dp(connector->encoder);
4501 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4502 } else
4503 seq_puts(m, "0");
4504 }
4505
4506 return 0;
4507}
4508static int i915_displayport_test_data_open(struct inode *inode,
4509 struct file *file)
4510{
4511 struct drm_device *dev = inode->i_private;
4512
4513 return single_open(file, i915_displayport_test_data_show, dev);
4514}
4515
4516static const struct file_operations i915_displayport_test_data_fops = {
4517 .owner = THIS_MODULE,
4518 .open = i915_displayport_test_data_open,
4519 .read = seq_read,
4520 .llseek = seq_lseek,
4521 .release = single_release
4522};
4523
4524static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4525{
4526 struct drm_device *dev = m->private;
4527 struct drm_connector *connector;
4528 struct list_head *connector_list = &dev->mode_config.connector_list;
4529 struct intel_dp *intel_dp;
4530
eb3394fa
TP
4531 list_for_each_entry(connector, connector_list, head) {
4532
4533 if (connector->connector_type !=
4534 DRM_MODE_CONNECTOR_DisplayPort)
4535 continue;
4536
4537 if (connector->status == connector_status_connected &&
4538 connector->encoder != NULL) {
4539 intel_dp = enc_to_intel_dp(connector->encoder);
4540 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4541 } else
4542 seq_puts(m, "0");
4543 }
4544
4545 return 0;
4546}
4547
4548static int i915_displayport_test_type_open(struct inode *inode,
4549 struct file *file)
4550{
4551 struct drm_device *dev = inode->i_private;
4552
4553 return single_open(file, i915_displayport_test_type_show, dev);
4554}
4555
4556static const struct file_operations i915_displayport_test_type_fops = {
4557 .owner = THIS_MODULE,
4558 .open = i915_displayport_test_type_open,
4559 .read = seq_read,
4560 .llseek = seq_lseek,
4561 .release = single_release
4562};
4563
97e94b22 4564static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4565{
4566 struct drm_device *dev = m->private;
369a1342 4567 int level;
de38b95c
VS
4568 int num_levels;
4569
4570 if (IS_CHERRYVIEW(dev))
4571 num_levels = 3;
4572 else if (IS_VALLEYVIEW(dev))
4573 num_levels = 1;
4574 else
4575 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4576
4577 drm_modeset_lock_all(dev);
4578
4579 for (level = 0; level < num_levels; level++) {
4580 unsigned int latency = wm[level];
4581
97e94b22
DL
4582 /*
4583 * - WM1+ latency values in 0.5us units
de38b95c 4584 * - latencies are in us on gen9/vlv/chv
97e94b22 4585 */
666a4537
WB
4586 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4587 IS_CHERRYVIEW(dev))
97e94b22
DL
4588 latency *= 10;
4589 else if (level > 0)
369a1342
VS
4590 latency *= 5;
4591
4592 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4593 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4594 }
4595
4596 drm_modeset_unlock_all(dev);
4597}
4598
4599static int pri_wm_latency_show(struct seq_file *m, void *data)
4600{
4601 struct drm_device *dev = m->private;
fac5e23e 4602 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4603 const uint16_t *latencies;
4604
4605 if (INTEL_INFO(dev)->gen >= 9)
4606 latencies = dev_priv->wm.skl_latency;
4607 else
4608 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4609
97e94b22 4610 wm_latency_show(m, latencies);
369a1342
VS
4611
4612 return 0;
4613}
4614
4615static int spr_wm_latency_show(struct seq_file *m, void *data)
4616{
4617 struct drm_device *dev = m->private;
fac5e23e 4618 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4619 const uint16_t *latencies;
4620
4621 if (INTEL_INFO(dev)->gen >= 9)
4622 latencies = dev_priv->wm.skl_latency;
4623 else
4624 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4625
97e94b22 4626 wm_latency_show(m, latencies);
369a1342
VS
4627
4628 return 0;
4629}
4630
4631static int cur_wm_latency_show(struct seq_file *m, void *data)
4632{
4633 struct drm_device *dev = m->private;
fac5e23e 4634 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4635 const uint16_t *latencies;
4636
4637 if (INTEL_INFO(dev)->gen >= 9)
4638 latencies = dev_priv->wm.skl_latency;
4639 else
4640 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4641
97e94b22 4642 wm_latency_show(m, latencies);
369a1342
VS
4643
4644 return 0;
4645}
4646
4647static int pri_wm_latency_open(struct inode *inode, struct file *file)
4648{
4649 struct drm_device *dev = inode->i_private;
4650
de38b95c 4651 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4652 return -ENODEV;
4653
4654 return single_open(file, pri_wm_latency_show, dev);
4655}
4656
4657static int spr_wm_latency_open(struct inode *inode, struct file *file)
4658{
4659 struct drm_device *dev = inode->i_private;
4660
9ad0257c 4661 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4662 return -ENODEV;
4663
4664 return single_open(file, spr_wm_latency_show, dev);
4665}
4666
4667static int cur_wm_latency_open(struct inode *inode, struct file *file)
4668{
4669 struct drm_device *dev = inode->i_private;
4670
9ad0257c 4671 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4672 return -ENODEV;
4673
4674 return single_open(file, cur_wm_latency_show, dev);
4675}
4676
4677static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4678 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4679{
4680 struct seq_file *m = file->private_data;
4681 struct drm_device *dev = m->private;
97e94b22 4682 uint16_t new[8] = { 0 };
de38b95c 4683 int num_levels;
369a1342
VS
4684 int level;
4685 int ret;
4686 char tmp[32];
4687
de38b95c
VS
4688 if (IS_CHERRYVIEW(dev))
4689 num_levels = 3;
4690 else if (IS_VALLEYVIEW(dev))
4691 num_levels = 1;
4692 else
4693 num_levels = ilk_wm_max_level(dev) + 1;
4694
369a1342
VS
4695 if (len >= sizeof(tmp))
4696 return -EINVAL;
4697
4698 if (copy_from_user(tmp, ubuf, len))
4699 return -EFAULT;
4700
4701 tmp[len] = '\0';
4702
97e94b22
DL
4703 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4704 &new[0], &new[1], &new[2], &new[3],
4705 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4706 if (ret != num_levels)
4707 return -EINVAL;
4708
4709 drm_modeset_lock_all(dev);
4710
4711 for (level = 0; level < num_levels; level++)
4712 wm[level] = new[level];
4713
4714 drm_modeset_unlock_all(dev);
4715
4716 return len;
4717}
4718
4719
4720static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4721 size_t len, loff_t *offp)
4722{
4723 struct seq_file *m = file->private_data;
4724 struct drm_device *dev = m->private;
fac5e23e 4725 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4726 uint16_t *latencies;
369a1342 4727
97e94b22
DL
4728 if (INTEL_INFO(dev)->gen >= 9)
4729 latencies = dev_priv->wm.skl_latency;
4730 else
4731 latencies = to_i915(dev)->wm.pri_latency;
4732
4733 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4734}
4735
4736static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4737 size_t len, loff_t *offp)
4738{
4739 struct seq_file *m = file->private_data;
4740 struct drm_device *dev = m->private;
fac5e23e 4741 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22 4742 uint16_t *latencies;
369a1342 4743
97e94b22
DL
4744 if (INTEL_INFO(dev)->gen >= 9)
4745 latencies = dev_priv->wm.skl_latency;
4746 else
4747 latencies = to_i915(dev)->wm.spr_latency;
4748
4749 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4750}
4751
4752static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4753 size_t len, loff_t *offp)
4754{
4755 struct seq_file *m = file->private_data;
4756 struct drm_device *dev = m->private;
fac5e23e 4757 struct drm_i915_private *dev_priv = to_i915(dev);
97e94b22
DL
4758 uint16_t *latencies;
4759
4760 if (INTEL_INFO(dev)->gen >= 9)
4761 latencies = dev_priv->wm.skl_latency;
4762 else
4763 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4764
97e94b22 4765 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4766}
4767
4768static const struct file_operations i915_pri_wm_latency_fops = {
4769 .owner = THIS_MODULE,
4770 .open = pri_wm_latency_open,
4771 .read = seq_read,
4772 .llseek = seq_lseek,
4773 .release = single_release,
4774 .write = pri_wm_latency_write
4775};
4776
4777static const struct file_operations i915_spr_wm_latency_fops = {
4778 .owner = THIS_MODULE,
4779 .open = spr_wm_latency_open,
4780 .read = seq_read,
4781 .llseek = seq_lseek,
4782 .release = single_release,
4783 .write = spr_wm_latency_write
4784};
4785
4786static const struct file_operations i915_cur_wm_latency_fops = {
4787 .owner = THIS_MODULE,
4788 .open = cur_wm_latency_open,
4789 .read = seq_read,
4790 .llseek = seq_lseek,
4791 .release = single_release,
4792 .write = cur_wm_latency_write
4793};
4794
647416f9
KC
4795static int
4796i915_wedged_get(void *data, u64 *val)
f3cd474b 4797{
647416f9 4798 struct drm_device *dev = data;
fac5e23e 4799 struct drm_i915_private *dev_priv = to_i915(dev);
f3cd474b 4800
d98c52cf 4801 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4802
647416f9 4803 return 0;
f3cd474b
CW
4804}
4805
647416f9
KC
4806static int
4807i915_wedged_set(void *data, u64 val)
f3cd474b 4808{
647416f9 4809 struct drm_device *dev = data;
fac5e23e 4810 struct drm_i915_private *dev_priv = to_i915(dev);
d46c0517 4811
b8d24a06
MK
4812 /*
4813 * There is no safeguard against this debugfs entry colliding
4814 * with the hangcheck calling same i915_handle_error() in
4815 * parallel, causing an explosion. For now we assume that the
4816 * test harness is responsible enough not to inject gpu hangs
4817 * while it is writing to 'i915_wedged'
4818 */
4819
d98c52cf 4820 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4821 return -EAGAIN;
4822
d46c0517 4823 intel_runtime_pm_get(dev_priv);
f3cd474b 4824
c033666a 4825 i915_handle_error(dev_priv, val,
58174462 4826 "Manually setting wedged to %llu", val);
d46c0517
ID
4827
4828 intel_runtime_pm_put(dev_priv);
4829
647416f9 4830 return 0;
f3cd474b
CW
4831}
4832
647416f9
KC
4833DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4834 i915_wedged_get, i915_wedged_set,
3a3b4f98 4835 "%llu\n");
f3cd474b 4836
094f9a54
CW
4837static int
4838i915_ring_missed_irq_get(void *data, u64 *val)
4839{
4840 struct drm_device *dev = data;
fac5e23e 4841 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4842
4843 *val = dev_priv->gpu_error.missed_irq_rings;
4844 return 0;
4845}
4846
4847static int
4848i915_ring_missed_irq_set(void *data, u64 val)
4849{
4850 struct drm_device *dev = data;
fac5e23e 4851 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4852 int ret;
4853
4854 /* Lock against concurrent debugfs callers */
4855 ret = mutex_lock_interruptible(&dev->struct_mutex);
4856 if (ret)
4857 return ret;
4858 dev_priv->gpu_error.missed_irq_rings = val;
4859 mutex_unlock(&dev->struct_mutex);
4860
4861 return 0;
4862}
4863
4864DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4865 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4866 "0x%08llx\n");
4867
4868static int
4869i915_ring_test_irq_get(void *data, u64 *val)
4870{
4871 struct drm_device *dev = data;
fac5e23e 4872 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54
CW
4873
4874 *val = dev_priv->gpu_error.test_irq_rings;
4875
4876 return 0;
4877}
4878
4879static int
4880i915_ring_test_irq_set(void *data, u64 val)
4881{
4882 struct drm_device *dev = data;
fac5e23e 4883 struct drm_i915_private *dev_priv = to_i915(dev);
094f9a54 4884
3a122c27 4885 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4886 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4887 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4888
4889 return 0;
4890}
4891
4892DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4893 i915_ring_test_irq_get, i915_ring_test_irq_set,
4894 "0x%08llx\n");
4895
dd624afd
CW
4896#define DROP_UNBOUND 0x1
4897#define DROP_BOUND 0x2
4898#define DROP_RETIRE 0x4
4899#define DROP_ACTIVE 0x8
4900#define DROP_ALL (DROP_UNBOUND | \
4901 DROP_BOUND | \
4902 DROP_RETIRE | \
4903 DROP_ACTIVE)
647416f9
KC
4904static int
4905i915_drop_caches_get(void *data, u64 *val)
dd624afd 4906{
647416f9 4907 *val = DROP_ALL;
dd624afd 4908
647416f9 4909 return 0;
dd624afd
CW
4910}
4911
647416f9
KC
4912static int
4913i915_drop_caches_set(void *data, u64 val)
dd624afd 4914{
647416f9 4915 struct drm_device *dev = data;
fac5e23e 4916 struct drm_i915_private *dev_priv = to_i915(dev);
647416f9 4917 int ret;
dd624afd 4918
2f9fe5ff 4919 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4920
4921 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4922 * on ioctls on -EAGAIN. */
4923 ret = mutex_lock_interruptible(&dev->struct_mutex);
4924 if (ret)
4925 return ret;
4926
4927 if (val & DROP_ACTIVE) {
dcff85c8 4928 ret = i915_gem_wait_for_idle(dev_priv, true);
dd624afd
CW
4929 if (ret)
4930 goto unlock;
4931 }
4932
4933 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4934 i915_gem_retire_requests(dev_priv);
dd624afd 4935
21ab4e74
CW
4936 if (val & DROP_BOUND)
4937 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4938
21ab4e74
CW
4939 if (val & DROP_UNBOUND)
4940 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4941
4942unlock:
4943 mutex_unlock(&dev->struct_mutex);
4944
647416f9 4945 return ret;
dd624afd
CW
4946}
4947
647416f9
KC
4948DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4949 i915_drop_caches_get, i915_drop_caches_set,
4950 "0x%08llx\n");
dd624afd 4951
647416f9
KC
4952static int
4953i915_max_freq_get(void *data, u64 *val)
358733e9 4954{
647416f9 4955 struct drm_device *dev = data;
fac5e23e 4956 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 4957
daa3afb2 4958 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4959 return -ENODEV;
4960
7c59a9c1 4961 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 4962 return 0;
358733e9
JB
4963}
4964
647416f9
KC
4965static int
4966i915_max_freq_set(void *data, u64 val)
358733e9 4967{
647416f9 4968 struct drm_device *dev = data;
fac5e23e 4969 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 4970 u32 hw_max, hw_min;
647416f9 4971 int ret;
004777cb 4972
daa3afb2 4973 if (INTEL_INFO(dev)->gen < 6)
004777cb 4974 return -ENODEV;
358733e9 4975
647416f9 4976 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4977
4fc688ce 4978 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4979 if (ret)
4980 return ret;
4981
358733e9
JB
4982 /*
4983 * Turbo will still be enabled, but won't go above the set value.
4984 */
bc4d91f6 4985 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4986
bc4d91f6
AG
4987 hw_max = dev_priv->rps.max_freq;
4988 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4989
b39fb297 4990 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4991 mutex_unlock(&dev_priv->rps.hw_lock);
4992 return -EINVAL;
0a073b84
JB
4993 }
4994
b39fb297 4995 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4996
dc97997a 4997 intel_set_rps(dev_priv, val);
dd0a1aa1 4998
4fc688ce 4999 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5000
647416f9 5001 return 0;
358733e9
JB
5002}
5003
647416f9
KC
5004DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5005 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5006 "%llu\n");
358733e9 5007
647416f9
KC
5008static int
5009i915_min_freq_get(void *data, u64 *val)
1523c310 5010{
647416f9 5011 struct drm_device *dev = data;
fac5e23e 5012 struct drm_i915_private *dev_priv = to_i915(dev);
004777cb 5013
62e1baa1 5014 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
5015 return -ENODEV;
5016
7c59a9c1 5017 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 5018 return 0;
1523c310
JB
5019}
5020
647416f9
KC
5021static int
5022i915_min_freq_set(void *data, u64 val)
1523c310 5023{
647416f9 5024 struct drm_device *dev = data;
fac5e23e 5025 struct drm_i915_private *dev_priv = to_i915(dev);
bc4d91f6 5026 u32 hw_max, hw_min;
647416f9 5027 int ret;
004777cb 5028
62e1baa1 5029 if (INTEL_GEN(dev_priv) < 6)
004777cb 5030 return -ENODEV;
1523c310 5031
647416f9 5032 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5033
4fc688ce 5034 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5035 if (ret)
5036 return ret;
5037
1523c310
JB
5038 /*
5039 * Turbo will still be enabled, but won't go below the set value.
5040 */
bc4d91f6 5041 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5042
bc4d91f6
AG
5043 hw_max = dev_priv->rps.max_freq;
5044 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5045
b39fb297 5046 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5047 mutex_unlock(&dev_priv->rps.hw_lock);
5048 return -EINVAL;
0a073b84 5049 }
dd0a1aa1 5050
b39fb297 5051 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5052
dc97997a 5053 intel_set_rps(dev_priv, val);
dd0a1aa1 5054
4fc688ce 5055 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5056
647416f9 5057 return 0;
1523c310
JB
5058}
5059
647416f9
KC
5060DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5061 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5062 "%llu\n");
1523c310 5063
647416f9
KC
5064static int
5065i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5066{
647416f9 5067 struct drm_device *dev = data;
fac5e23e 5068 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5069 u32 snpcr;
647416f9 5070 int ret;
07b7ddd9 5071
004777cb
DV
5072 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5073 return -ENODEV;
5074
22bcfc6a
DV
5075 ret = mutex_lock_interruptible(&dev->struct_mutex);
5076 if (ret)
5077 return ret;
c8c8fb33 5078 intel_runtime_pm_get(dev_priv);
22bcfc6a 5079
07b7ddd9 5080 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5081
5082 intel_runtime_pm_put(dev_priv);
91c8a326 5083 mutex_unlock(&dev_priv->drm.struct_mutex);
07b7ddd9 5084
647416f9 5085 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5086
647416f9 5087 return 0;
07b7ddd9
JB
5088}
5089
647416f9
KC
5090static int
5091i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5092{
647416f9 5093 struct drm_device *dev = data;
fac5e23e 5094 struct drm_i915_private *dev_priv = to_i915(dev);
07b7ddd9 5095 u32 snpcr;
07b7ddd9 5096
004777cb
DV
5097 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5098 return -ENODEV;
5099
647416f9 5100 if (val > 3)
07b7ddd9
JB
5101 return -EINVAL;
5102
c8c8fb33 5103 intel_runtime_pm_get(dev_priv);
647416f9 5104 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5105
5106 /* Update the cache sharing policy here as well */
5107 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5108 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5109 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5110 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5111
c8c8fb33 5112 intel_runtime_pm_put(dev_priv);
647416f9 5113 return 0;
07b7ddd9
JB
5114}
5115
647416f9
KC
5116DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5117 i915_cache_sharing_get, i915_cache_sharing_set,
5118 "%llu\n");
07b7ddd9 5119
5d39525a
JM
5120struct sseu_dev_status {
5121 unsigned int slice_total;
5122 unsigned int subslice_total;
5123 unsigned int subslice_per_slice;
5124 unsigned int eu_total;
5125 unsigned int eu_per_subslice;
5126};
5127
5128static void cherryview_sseu_device_status(struct drm_device *dev,
5129 struct sseu_dev_status *stat)
5130{
fac5e23e 5131 struct drm_i915_private *dev_priv = to_i915(dev);
0a0b457f 5132 int ss_max = 2;
5d39525a
JM
5133 int ss;
5134 u32 sig1[ss_max], sig2[ss_max];
5135
5136 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5137 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5138 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5139 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5140
5141 for (ss = 0; ss < ss_max; ss++) {
5142 unsigned int eu_cnt;
5143
5144 if (sig1[ss] & CHV_SS_PG_ENABLE)
5145 /* skip disabled subslice */
5146 continue;
5147
5148 stat->slice_total = 1;
5149 stat->subslice_per_slice++;
5150 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5151 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5152 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5153 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5154 stat->eu_total += eu_cnt;
5155 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5156 }
5157 stat->subslice_total = stat->subslice_per_slice;
5158}
5159
5160static void gen9_sseu_device_status(struct drm_device *dev,
5161 struct sseu_dev_status *stat)
5162{
fac5e23e 5163 struct drm_i915_private *dev_priv = to_i915(dev);
1c046bc1 5164 int s_max = 3, ss_max = 4;
5d39525a
JM
5165 int s, ss;
5166 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5167
1c046bc1
JM
5168 /* BXT has a single slice and at most 3 subslices. */
5169 if (IS_BROXTON(dev)) {
5170 s_max = 1;
5171 ss_max = 3;
5172 }
5173
5174 for (s = 0; s < s_max; s++) {
5175 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5176 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5177 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5178 }
5179
5d39525a
JM
5180 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5181 GEN9_PGCTL_SSA_EU19_ACK |
5182 GEN9_PGCTL_SSA_EU210_ACK |
5183 GEN9_PGCTL_SSA_EU311_ACK;
5184 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5185 GEN9_PGCTL_SSB_EU19_ACK |
5186 GEN9_PGCTL_SSB_EU210_ACK |
5187 GEN9_PGCTL_SSB_EU311_ACK;
5188
5189 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5190 unsigned int ss_cnt = 0;
5191
5d39525a
JM
5192 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5193 /* skip disabled slice */
5194 continue;
5195
5196 stat->slice_total++;
1c046bc1 5197
ef11bdb3 5198 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5199 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5200
5d39525a
JM
5201 for (ss = 0; ss < ss_max; ss++) {
5202 unsigned int eu_cnt;
5203
1c046bc1
JM
5204 if (IS_BROXTON(dev) &&
5205 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5206 /* skip disabled subslice */
5207 continue;
5208
5209 if (IS_BROXTON(dev))
5210 ss_cnt++;
5211
5d39525a
JM
5212 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5213 eu_mask[ss%2]);
5214 stat->eu_total += eu_cnt;
5215 stat->eu_per_subslice = max(stat->eu_per_subslice,
5216 eu_cnt);
5217 }
1c046bc1
JM
5218
5219 stat->subslice_total += ss_cnt;
5220 stat->subslice_per_slice = max(stat->subslice_per_slice,
5221 ss_cnt);
5d39525a
JM
5222 }
5223}
5224
91bedd34
ŁD
5225static void broadwell_sseu_device_status(struct drm_device *dev,
5226 struct sseu_dev_status *stat)
5227{
fac5e23e 5228 struct drm_i915_private *dev_priv = to_i915(dev);
91bedd34
ŁD
5229 int s;
5230 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5231
5232 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5233
5234 if (stat->slice_total) {
5235 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5236 stat->subslice_total = stat->slice_total *
5237 stat->subslice_per_slice;
5238 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5239 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5240
5241 /* subtract fused off EU(s) from enabled slice(s) */
5242 for (s = 0; s < stat->slice_total; s++) {
5243 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5244
5245 stat->eu_total -= hweight8(subslice_7eu);
5246 }
5247 }
5248}
5249
3873218f
JM
5250static int i915_sseu_status(struct seq_file *m, void *unused)
5251{
5252 struct drm_info_node *node = (struct drm_info_node *) m->private;
238010ed
DW
5253 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5254 struct drm_device *dev = &dev_priv->drm;
5d39525a 5255 struct sseu_dev_status stat;
3873218f 5256
91bedd34 5257 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5258 return -ENODEV;
5259
5260 seq_puts(m, "SSEU Device Info\n");
5261 seq_printf(m, " Available Slice Total: %u\n",
5262 INTEL_INFO(dev)->slice_total);
5263 seq_printf(m, " Available Subslice Total: %u\n",
5264 INTEL_INFO(dev)->subslice_total);
5265 seq_printf(m, " Available Subslice Per Slice: %u\n",
5266 INTEL_INFO(dev)->subslice_per_slice);
5267 seq_printf(m, " Available EU Total: %u\n",
5268 INTEL_INFO(dev)->eu_total);
5269 seq_printf(m, " Available EU Per Subslice: %u\n",
5270 INTEL_INFO(dev)->eu_per_subslice);
33e141ed 5271 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5272 if (HAS_POOLED_EU(dev))
5273 seq_printf(m, " Min EU in pool: %u\n",
5274 INTEL_INFO(dev)->min_eu_in_pool);
3873218f
JM
5275 seq_printf(m, " Has Slice Power Gating: %s\n",
5276 yesno(INTEL_INFO(dev)->has_slice_pg));
5277 seq_printf(m, " Has Subslice Power Gating: %s\n",
5278 yesno(INTEL_INFO(dev)->has_subslice_pg));
5279 seq_printf(m, " Has EU Power Gating: %s\n",
5280 yesno(INTEL_INFO(dev)->has_eu_pg));
5281
7f992aba 5282 seq_puts(m, "SSEU Device Status\n");
5d39525a 5283 memset(&stat, 0, sizeof(stat));
238010ed
DW
5284
5285 intel_runtime_pm_get(dev_priv);
5286
5575f03a 5287 if (IS_CHERRYVIEW(dev)) {
5d39525a 5288 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5289 } else if (IS_BROADWELL(dev)) {
5290 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5291 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5292 gen9_sseu_device_status(dev, &stat);
7f992aba 5293 }
238010ed
DW
5294
5295 intel_runtime_pm_put(dev_priv);
5296
5d39525a
JM
5297 seq_printf(m, " Enabled Slice Total: %u\n",
5298 stat.slice_total);
5299 seq_printf(m, " Enabled Subslice Total: %u\n",
5300 stat.subslice_total);
5301 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5302 stat.subslice_per_slice);
5303 seq_printf(m, " Enabled EU Total: %u\n",
5304 stat.eu_total);
5305 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5306 stat.eu_per_subslice);
7f992aba 5307
3873218f
JM
5308 return 0;
5309}
5310
6d794d42
BW
5311static int i915_forcewake_open(struct inode *inode, struct file *file)
5312{
5313 struct drm_device *dev = inode->i_private;
fac5e23e 5314 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5315
075edca4 5316 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5317 return 0;
5318
6daccb0b 5319 intel_runtime_pm_get(dev_priv);
59bad947 5320 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5321
5322 return 0;
5323}
5324
c43b5634 5325static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5326{
5327 struct drm_device *dev = inode->i_private;
fac5e23e 5328 struct drm_i915_private *dev_priv = to_i915(dev);
6d794d42 5329
075edca4 5330 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5331 return 0;
5332
59bad947 5333 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5334 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5335
5336 return 0;
5337}
5338
5339static const struct file_operations i915_forcewake_fops = {
5340 .owner = THIS_MODULE,
5341 .open = i915_forcewake_open,
5342 .release = i915_forcewake_release,
5343};
5344
5345static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5346{
5347 struct drm_device *dev = minor->dev;
5348 struct dentry *ent;
5349
5350 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5351 S_IRUSR,
6d794d42
BW
5352 root, dev,
5353 &i915_forcewake_fops);
f3c5fe97
WY
5354 if (!ent)
5355 return -ENOMEM;
6d794d42 5356
8eb57294 5357 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5358}
5359
6a9c308d
DV
5360static int i915_debugfs_create(struct dentry *root,
5361 struct drm_minor *minor,
5362 const char *name,
5363 const struct file_operations *fops)
07b7ddd9
JB
5364{
5365 struct drm_device *dev = minor->dev;
5366 struct dentry *ent;
5367
6a9c308d 5368 ent = debugfs_create_file(name,
07b7ddd9
JB
5369 S_IRUGO | S_IWUSR,
5370 root, dev,
6a9c308d 5371 fops);
f3c5fe97
WY
5372 if (!ent)
5373 return -ENOMEM;
07b7ddd9 5374
6a9c308d 5375 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5376}
5377
06c5bf8c 5378static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5379 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5380 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5381 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5382 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5383 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5384 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5385 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5386 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5387 {"i915_gem_request", i915_gem_request_info, 0},
5388 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5389 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5390 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5391 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5392 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5393 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5394 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5395 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5396 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5397 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5398 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5399 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5400 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5401 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5402 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5403 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5404 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5405 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5406 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5407 {"i915_sr_status", i915_sr_status, 0},
44834a67 5408 {"i915_opregion", i915_opregion, 0},
ada8f955 5409 {"i915_vbt", i915_vbt, 0},
37811fcc 5410 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5411 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5412 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5413 {"i915_execlists", i915_execlists, 0},
f65367b5 5414 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5415 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5416 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5417 {"i915_llc", i915_llc, 0},
e91fd8c6 5418 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5419 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5420 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5421 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5422 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5423 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5424 {"i915_display_info", i915_display_info, 0},
e04934cf 5425 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5426 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5427 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5428 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5429 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5430 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5431 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5432 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5433};
27c202ad 5434#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5435
06c5bf8c 5436static const struct i915_debugfs_files {
34b9674c
DV
5437 const char *name;
5438 const struct file_operations *fops;
5439} i915_debugfs_files[] = {
5440 {"i915_wedged", &i915_wedged_fops},
5441 {"i915_max_freq", &i915_max_freq_fops},
5442 {"i915_min_freq", &i915_min_freq_fops},
5443 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5444 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5445 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5446 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5447 {"i915_error_state", &i915_error_state_fops},
5448 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5449 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5450 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5451 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5452 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5453 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5454 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5455 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5456 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5457};
5458
07144428
DL
5459void intel_display_crc_init(struct drm_device *dev)
5460{
fac5e23e 5461 struct drm_i915_private *dev_priv = to_i915(dev);
b378360e 5462 enum pipe pipe;
07144428 5463
055e393f 5464 for_each_pipe(dev_priv, pipe) {
b378360e 5465 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5466
d538bbdf
DL
5467 pipe_crc->opened = false;
5468 spin_lock_init(&pipe_crc->lock);
07144428
DL
5469 init_waitqueue_head(&pipe_crc->wq);
5470 }
5471}
5472
1dac891c 5473int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5474{
91c8a326 5475 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5476 int ret, i;
f3cd474b 5477
6d794d42 5478 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5479 if (ret)
5480 return ret;
6a9c308d 5481
07144428
DL
5482 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5483 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5484 if (ret)
5485 return ret;
5486 }
5487
34b9674c
DV
5488 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5489 ret = i915_debugfs_create(minor->debugfs_root, minor,
5490 i915_debugfs_files[i].name,
5491 i915_debugfs_files[i].fops);
5492 if (ret)
5493 return ret;
5494 }
40633219 5495
27c202ad
BG
5496 return drm_debugfs_create_files(i915_debugfs_list,
5497 I915_DEBUGFS_ENTRIES,
2017263e
BG
5498 minor->debugfs_root, minor);
5499}
5500
1dac891c 5501void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5502{
91c8a326 5503 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5504 int i;
5505
27c202ad
BG
5506 drm_debugfs_remove_files(i915_debugfs_list,
5507 I915_DEBUGFS_ENTRIES, minor);
07144428 5508
6d794d42
BW
5509 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5510 1, minor);
07144428 5511
e309a997 5512 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5513 struct drm_info_list *info_list =
5514 (struct drm_info_list *)&i915_pipe_crc_data[i];
5515
5516 drm_debugfs_remove_files(info_list, 1, minor);
5517 }
5518
34b9674c
DV
5519 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5520 struct drm_info_list *info_list =
5521 (struct drm_info_list *) i915_debugfs_files[i].fops;
5522
5523 drm_debugfs_remove_files(info_list, 1, minor);
5524 }
2017263e 5525}
aa7471d2
JN
5526
5527struct dpcd_block {
5528 /* DPCD dump start address. */
5529 unsigned int offset;
5530 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5531 unsigned int end;
5532 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5533 size_t size;
5534 /* Only valid for eDP. */
5535 bool edp;
5536};
5537
5538static const struct dpcd_block i915_dpcd_debug[] = {
5539 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5540 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5541 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5542 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5543 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5544 { .offset = DP_SET_POWER },
5545 { .offset = DP_EDP_DPCD_REV },
5546 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5547 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5548 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5549};
5550
5551static int i915_dpcd_show(struct seq_file *m, void *data)
5552{
5553 struct drm_connector *connector = m->private;
5554 struct intel_dp *intel_dp =
5555 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5556 uint8_t buf[16];
5557 ssize_t err;
5558 int i;
5559
5c1a8875
MK
5560 if (connector->status != connector_status_connected)
5561 return -ENODEV;
5562
aa7471d2
JN
5563 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5564 const struct dpcd_block *b = &i915_dpcd_debug[i];
5565 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5566
5567 if (b->edp &&
5568 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5569 continue;
5570
5571 /* low tech for now */
5572 if (WARN_ON(size > sizeof(buf)))
5573 continue;
5574
5575 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5576 if (err <= 0) {
5577 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5578 size, b->offset, err);
5579 continue;
5580 }
5581
5582 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5583 }
aa7471d2
JN
5584
5585 return 0;
5586}
5587
5588static int i915_dpcd_open(struct inode *inode, struct file *file)
5589{
5590 return single_open(file, i915_dpcd_show, inode->i_private);
5591}
5592
5593static const struct file_operations i915_dpcd_fops = {
5594 .owner = THIS_MODULE,
5595 .open = i915_dpcd_open,
5596 .read = seq_read,
5597 .llseek = seq_lseek,
5598 .release = single_release,
5599};
5600
5601/**
5602 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5603 * @connector: pointer to a registered drm_connector
5604 *
5605 * Cleanup will be done by drm_connector_unregister() through a call to
5606 * drm_debugfs_connector_remove().
5607 *
5608 * Returns 0 on success, negative error codes on error.
5609 */
5610int i915_debugfs_connector_add(struct drm_connector *connector)
5611{
5612 struct dentry *root = connector->debugfs_entry;
5613
5614 /* The connector must have been registered beforehands. */
5615 if (!root)
5616 return -ENODEV;
5617
5618 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5619 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5620 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5621 &i915_dpcd_fops);
5622
5623 return 0;
5624}
This page took 0.941177 seconds and 5 git commands to generate.