drm/i915/ddi: Ensure the HW is powered during HW state readout
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
37811fcc
CW
129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
b4716185
CW
132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
1d693bcc 134 struct i915_vma *vma;
d7f46fc4 135 int pin_count = 0;
b4716185 136 int i;
d7f46fc4 137
b4716185 138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 139 &obj->base,
481a3d43 140 obj->active ? "*" : " ",
37811fcc
CW
141 get_pin_flag(obj),
142 get_tiling_flag(obj),
1d693bcc 143 get_global_flag(obj),
a05a5862 144 obj->base.size / 1024,
37811fcc 145 obj->base.read_domains,
b4716185
CW
146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
159 if (vma->pin_count > 0)
160 pin_count++;
ba0635ff
DC
161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
163 if (obj->pin_display)
164 seq_printf(m, " (display)");
37811fcc
CW
165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 173 else
8d2fdc3f 174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
b4716185 189 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
5cef07e1 221 head = &vm->active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
5cef07e1 225 head = &vm->inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 255
2d05fa16
RV
256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
6d2b8885
CW
261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
9f25d007 265 struct drm_info_node *node = m->private;
6d2b8885
CW
266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
c44ef60e 269 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
b25cb2f8 282 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
283
284 total_obj_size += obj->base.size;
ca1543be 285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
b25cb2f8 300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
b25cb2f8 304 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
305 }
306 mutex_unlock(&dev->struct_mutex);
307
c44ef60e 308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
6299f992
CW
313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
ca1543be 315 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
316 ++count; \
317 if (obj->map_and_fenceable) { \
f343c5f6 318 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
319 ++mappable_count; \
320 } \
321 } \
0206e353 322} while (0)
6299f992 323
2db8e9d6 324struct file_stats {
6313c204 325 struct drm_i915_file_private *file_priv;
c44ef60e
MK
326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
2db8e9d6
CW
330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
6313c204 336 struct i915_vma *vma;
2db8e9d6
CW
337
338 stats->count++;
339 stats->total += obj->base.size;
340
c67a17e9
CW
341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
6313c204
CW
344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 357 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
358 continue;
359
41c52415 360 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
2db8e9d6 367 } else {
6313c204
CW
368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
41c52415 370 if (obj->active)
6313c204
CW
371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
2db8e9d6
CW
376 }
377
6313c204
CW
378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
2db8e9d6
CW
381 return 0;
382}
383
b0da1b79
CW
384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
c44ef60e 386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
493018dc
BV
396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
06fbca71 402 struct intel_engine_cs *ring;
8d9d5744 403 int i, j;
493018dc
BV
404
405 memset(&stats, 0, sizeof(stats));
406
06fbca71 407 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
06fbca71 414 }
493018dc 415
b0da1b79 416 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
417}
418
ca191b13
BW
419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
ca1543be 421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 431{
9f25d007 432 struct drm_info_node *node = m->private;
73aa808f
CW
433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 435 u32 count, mappable_count, purgeable_count;
c44ef60e 436 u64 size, mappable_size, purgeable_size;
6299f992 437 struct drm_i915_gem_object *obj;
5cef07e1 438 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 439 struct drm_file *file;
ca191b13 440 struct i915_vma *vma;
73aa808f
CW
441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
6299f992
CW
447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
35c20a60 452 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
ca191b13 457 count_vmas(&vm->active_list, mm_list);
c44ef60e 458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
459 count, mappable_count, size, mappable_size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
ca191b13 462 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
464 count, mappable_count, size, mappable_size);
465
b7abb714 466 size = count = purgeable_size = purgeable_count = 0;
35c20a60 467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 468 size += obj->base.size, ++count;
b7abb714
CW
469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
c44ef60e 472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 473
6299f992 474 size = count = mappable_size = mappable_count = 0;
35c20a60 475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 476 if (obj->fault_mappable) {
f343c5f6 477 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++count;
479 }
30154650 480 if (obj->pin_display) {
f343c5f6 481 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
482 ++mappable_count;
483 }
b7abb714
CW
484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
6299f992 488 }
c44ef60e 489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 490 purgeable_count, purgeable_size);
c44ef60e 491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 492 mappable_count, mappable_size);
c44ef60e 493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
494 count, size);
495
c44ef60e 496 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 497 dev_priv->gtt.base.total,
c44ef60e 498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 499
493018dc
BV
500 seq_putc(m, '\n');
501 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
3ec2f427 504 struct task_struct *task;
2db8e9d6
CW
505
506 memset(&stats, 0, sizeof(stats));
6313c204 507 stats.file_priv = file->driver_priv;
5b5ffff0 508 spin_lock(&file->table_lock);
2db8e9d6 509 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 510 spin_unlock(&file->table_lock);
3ec2f427
TH
511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 520 rcu_read_unlock();
2db8e9d6
CW
521 }
522
73aa808f
CW
523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
aee56cff 528static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 529{
9f25d007 530 struct drm_info_node *node = m->private;
08c18323 531 struct drm_device *dev = node->minor->dev;
1b50247a 532 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
c44ef60e 535 u64 total_obj_size, total_gtt_size;
08c18323
CW
536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
35c20a60 543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
545 continue;
546
267f0c90 547 seq_puts(m, " ");
08c18323 548 describe_obj(m, obj);
267f0c90 549 seq_putc(m, '\n');
08c18323 550 total_obj_size += obj->base.size;
ca1543be 551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
c44ef60e 557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
4e5359cd
SF
563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
9f25d007 565 struct drm_info_node *node = m->private;
4e5359cd 566 struct drm_device *dev = node->minor->dev;
d6bbafa1 567 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 568 struct intel_crtc *crtc;
8a270ebf
DV
569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
4e5359cd 574
d3fcc808 575 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
4e5359cd
SF
578 struct intel_unpin_work *work;
579
5e2d7afc 580 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
581 work = crtc->unpin_work;
582 if (work == NULL) {
9db4a9c7 583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
584 pipe, plane);
585 } else {
d6bbafa1
CW
586 u32 addr;
587
e7d841ca 588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
590 pipe, plane);
591 } else {
9db4a9c7 592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
593 pipe, plane);
594 }
3a8a946e
DV
595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
20e28fba 599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 600 ring->name,
f06cc1b9 601 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 602 dev_priv->next_seqno,
3a8a946e 603 ring->get_seqno(ring, true),
1b5a433a 604 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
1e3feefd 610 drm_crtc_vblank_count(&crtc->base));
4e5359cd 611 if (work->enable_stall_check)
267f0c90 612 seq_puts(m, "Stall check enabled, ");
4e5359cd 613 else
267f0c90 614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 616
d6bbafa1
CW
617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
4e5359cd 623 if (work->pending_flip_obj) {
d6bbafa1
CW
624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
626 }
627 }
5e2d7afc 628 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
629 }
630
8a270ebf
DV
631 mutex_unlock(&dev->struct_mutex);
632
4e5359cd
SF
633 return 0;
634}
635
493018dc
BV
636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
06fbca71 642 struct intel_engine_cs *ring;
8d9d5744
CW
643 int total = 0;
644 int ret, i, j;
493018dc
BV
645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
06fbca71 650 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
06fbca71 671 }
493018dc
BV
672 }
673
8d9d5744 674 seq_printf(m, "total: %d\n", total);
493018dc
BV
675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
2017263e
BG
681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
9f25d007 683 struct drm_info_node *node = m->private;
2017263e 684 struct drm_device *dev = node->minor->dev;
e277a1f8 685 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 686 struct intel_engine_cs *ring;
eed29a5b 687 struct drm_i915_gem_request *req;
2d1070b2 688 int ret, any, i;
de227ef0
CW
689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
2017263e 693
2d1070b2 694 any = 0;
a2c7f6fd 695 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
696 int count;
697
698 count = 0;
eed29a5b 699 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
700 count++;
701 if (count == 0)
a2c7f6fd
CW
702 continue;
703
2d1070b2 704 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 705 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
eed29a5b
DV
710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 712 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
c2c347a9 718 }
2d1070b2
CW
719
720 any++;
2017263e 721 }
de227ef0
CW
722 mutex_unlock(&dev->struct_mutex);
723
2d1070b2 724 if (any == 0)
267f0c90 725 seq_puts(m, "No requests\n");
c2c347a9 726
2017263e
BG
727 return 0;
728}
729
b2223497 730static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 731 struct intel_engine_cs *ring)
b2223497
CW
732{
733 if (ring->get_seqno) {
20e28fba 734 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 735 ring->name, ring->get_seqno(ring, false));
b2223497
CW
736 }
737}
738
2017263e
BG
739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 744 struct intel_engine_cs *ring;
1ec14ad3 745 int ret, i;
de227ef0
CW
746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
c8c8fb33 750 intel_runtime_pm_get(dev_priv);
2017263e 751
a2c7f6fd
CW
752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
de227ef0 754
c8c8fb33 755 intel_runtime_pm_put(dev_priv);
de227ef0
CW
756 mutex_unlock(&dev->struct_mutex);
757
2017263e
BG
758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
9f25d007 764 struct drm_info_node *node = m->private;
2017263e 765 struct drm_device *dev = node->minor->dev;
e277a1f8 766 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 767 struct intel_engine_cs *ring;
9db4a9c7 768 int ret, i, pipe;
de227ef0
CW
769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
c8c8fb33 773 intel_runtime_pm_get(dev_priv);
2017263e 774
74e1ca8c 775 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
055e393f 787 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
055e393f 827 for_each_pipe(dev_priv, pipe) {
f458ebbc 828 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
829 POWER_DOMAIN_PIPE(pipe))) {
830 seq_printf(m, "Pipe %c power disabled\n",
831 pipe_name(pipe));
832 continue;
833 }
a123f157 834 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
835 pipe_name(pipe),
836 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 837 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 840 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
843 }
844
845 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
846 I915_READ(GEN8_DE_PORT_IMR));
847 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
848 I915_READ(GEN8_DE_PORT_IIR));
849 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IER));
851
852 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
853 I915_READ(GEN8_DE_MISC_IMR));
854 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
855 I915_READ(GEN8_DE_MISC_IIR));
856 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IER));
858
859 seq_printf(m, "PCU interrupt mask:\t%08x\n",
860 I915_READ(GEN8_PCU_IMR));
861 seq_printf(m, "PCU interrupt identity:\t%08x\n",
862 I915_READ(GEN8_PCU_IIR));
863 seq_printf(m, "PCU interrupt enable:\t%08x\n",
864 I915_READ(GEN8_PCU_IER));
865 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
866 seq_printf(m, "Display IER:\t%08x\n",
867 I915_READ(VLV_IER));
868 seq_printf(m, "Display IIR:\t%08x\n",
869 I915_READ(VLV_IIR));
870 seq_printf(m, "Display IIR_RW:\t%08x\n",
871 I915_READ(VLV_IIR_RW));
872 seq_printf(m, "Display IMR:\t%08x\n",
873 I915_READ(VLV_IMR));
055e393f 874 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
875 seq_printf(m, "Pipe %c stat:\t%08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
878
879 seq_printf(m, "Master IER:\t%08x\n",
880 I915_READ(VLV_MASTER_IER));
881
882 seq_printf(m, "Render IER:\t%08x\n",
883 I915_READ(GTIER));
884 seq_printf(m, "Render IIR:\t%08x\n",
885 I915_READ(GTIIR));
886 seq_printf(m, "Render IMR:\t%08x\n",
887 I915_READ(GTIMR));
888
889 seq_printf(m, "PM IER:\t\t%08x\n",
890 I915_READ(GEN6_PMIER));
891 seq_printf(m, "PM IIR:\t\t%08x\n",
892 I915_READ(GEN6_PMIIR));
893 seq_printf(m, "PM IMR:\t\t%08x\n",
894 I915_READ(GEN6_PMIMR));
895
896 seq_printf(m, "Port hotplug:\t%08x\n",
897 I915_READ(PORT_HOTPLUG_EN));
898 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
899 I915_READ(VLV_DPFLIPSTAT));
900 seq_printf(m, "DPINVGTT:\t%08x\n",
901 I915_READ(DPINVGTT));
902
903 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
904 seq_printf(m, "Interrupt enable: %08x\n",
905 I915_READ(IER));
906 seq_printf(m, "Interrupt identity: %08x\n",
907 I915_READ(IIR));
908 seq_printf(m, "Interrupt mask: %08x\n",
909 I915_READ(IMR));
055e393f 910 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
911 seq_printf(m, "Pipe %c stat: %08x\n",
912 pipe_name(pipe),
913 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
914 } else {
915 seq_printf(m, "North Display Interrupt enable: %08x\n",
916 I915_READ(DEIER));
917 seq_printf(m, "North Display Interrupt identity: %08x\n",
918 I915_READ(DEIIR));
919 seq_printf(m, "North Display Interrupt mask: %08x\n",
920 I915_READ(DEIMR));
921 seq_printf(m, "South Display Interrupt enable: %08x\n",
922 I915_READ(SDEIER));
923 seq_printf(m, "South Display Interrupt identity: %08x\n",
924 I915_READ(SDEIIR));
925 seq_printf(m, "South Display Interrupt mask: %08x\n",
926 I915_READ(SDEIMR));
927 seq_printf(m, "Graphics Interrupt enable: %08x\n",
928 I915_READ(GTIER));
929 seq_printf(m, "Graphics Interrupt identity: %08x\n",
930 I915_READ(GTIIR));
931 seq_printf(m, "Graphics Interrupt mask: %08x\n",
932 I915_READ(GTIMR));
933 }
a2c7f6fd 934 for_each_ring(ring, dev_priv, i) {
a123f157 935 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
936 seq_printf(m,
937 "Graphics Interrupt mask (%s): %08x\n",
938 ring->name, I915_READ_IMR(ring));
9862e600 939 }
a2c7f6fd 940 i915_ring_seqno_info(m, ring);
9862e600 941 }
c8c8fb33 942 intel_runtime_pm_put(dev_priv);
de227ef0
CW
943 mutex_unlock(&dev->struct_mutex);
944
2017263e
BG
945 return 0;
946}
947
a6172a80
CW
948static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
949{
9f25d007 950 struct drm_info_node *node = m->private;
a6172a80 951 struct drm_device *dev = node->minor->dev;
e277a1f8 952 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
953 int i, ret;
954
955 ret = mutex_lock_interruptible(&dev->struct_mutex);
956 if (ret)
957 return ret;
a6172a80 958
a6172a80
CW
959 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
960 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 961 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 962
6c085a72
CW
963 seq_printf(m, "Fence %d, pin count = %d, object = ",
964 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 965 if (obj == NULL)
267f0c90 966 seq_puts(m, "unused");
c2c347a9 967 else
05394f39 968 describe_obj(m, obj);
267f0c90 969 seq_putc(m, '\n');
a6172a80
CW
970 }
971
05394f39 972 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
973 return 0;
974}
975
2017263e
BG
976static int i915_hws_info(struct seq_file *m, void *data)
977{
9f25d007 978 struct drm_info_node *node = m->private;
2017263e 979 struct drm_device *dev = node->minor->dev;
e277a1f8 980 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 981 struct intel_engine_cs *ring;
1a240d4d 982 const u32 *hws;
4066c0ae
CW
983 int i;
984
1ec14ad3 985 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 986 hws = ring->status_page.page_addr;
2017263e
BG
987 if (hws == NULL)
988 return 0;
989
990 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
991 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
992 i * 4,
993 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
994 }
995 return 0;
996}
997
d5442303
DV
998static ssize_t
999i915_error_state_write(struct file *filp,
1000 const char __user *ubuf,
1001 size_t cnt,
1002 loff_t *ppos)
1003{
edc3d884 1004 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1005 struct drm_device *dev = error_priv->dev;
22bcfc6a 1006 int ret;
d5442303
DV
1007
1008 DRM_DEBUG_DRIVER("Resetting error state\n");
1009
22bcfc6a
DV
1010 ret = mutex_lock_interruptible(&dev->struct_mutex);
1011 if (ret)
1012 return ret;
1013
d5442303
DV
1014 i915_destroy_error_state(dev);
1015 mutex_unlock(&dev->struct_mutex);
1016
1017 return cnt;
1018}
1019
1020static int i915_error_state_open(struct inode *inode, struct file *file)
1021{
1022 struct drm_device *dev = inode->i_private;
d5442303 1023 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1024
1025 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1026 if (!error_priv)
1027 return -ENOMEM;
1028
1029 error_priv->dev = dev;
1030
95d5bfb3 1031 i915_error_state_get(dev, error_priv);
d5442303 1032
edc3d884
MK
1033 file->private_data = error_priv;
1034
1035 return 0;
d5442303
DV
1036}
1037
1038static int i915_error_state_release(struct inode *inode, struct file *file)
1039{
edc3d884 1040 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1041
95d5bfb3 1042 i915_error_state_put(error_priv);
d5442303
DV
1043 kfree(error_priv);
1044
edc3d884
MK
1045 return 0;
1046}
1047
4dc955f7
MK
1048static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1049 size_t count, loff_t *pos)
1050{
1051 struct i915_error_state_file_priv *error_priv = file->private_data;
1052 struct drm_i915_error_state_buf error_str;
1053 loff_t tmp_pos = 0;
1054 ssize_t ret_count = 0;
1055 int ret;
1056
0a4cd7c8 1057 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1058 if (ret)
1059 return ret;
edc3d884 1060
fc16b48b 1061 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1062 if (ret)
1063 goto out;
1064
edc3d884
MK
1065 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1066 error_str.buf,
1067 error_str.bytes);
1068
1069 if (ret_count < 0)
1070 ret = ret_count;
1071 else
1072 *pos = error_str.start + ret_count;
1073out:
4dc955f7 1074 i915_error_state_buf_release(&error_str);
edc3d884 1075 return ret ?: ret_count;
d5442303
DV
1076}
1077
1078static const struct file_operations i915_error_state_fops = {
1079 .owner = THIS_MODULE,
1080 .open = i915_error_state_open,
edc3d884 1081 .read = i915_error_state_read,
d5442303
DV
1082 .write = i915_error_state_write,
1083 .llseek = default_llseek,
1084 .release = i915_error_state_release,
1085};
1086
647416f9
KC
1087static int
1088i915_next_seqno_get(void *data, u64 *val)
40633219 1089{
647416f9 1090 struct drm_device *dev = data;
e277a1f8 1091 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1092 int ret;
1093
1094 ret = mutex_lock_interruptible(&dev->struct_mutex);
1095 if (ret)
1096 return ret;
1097
647416f9 1098 *val = dev_priv->next_seqno;
40633219
MK
1099 mutex_unlock(&dev->struct_mutex);
1100
647416f9 1101 return 0;
40633219
MK
1102}
1103
647416f9
KC
1104static int
1105i915_next_seqno_set(void *data, u64 val)
1106{
1107 struct drm_device *dev = data;
40633219
MK
1108 int ret;
1109
40633219
MK
1110 ret = mutex_lock_interruptible(&dev->struct_mutex);
1111 if (ret)
1112 return ret;
1113
e94fbaa8 1114 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1115 mutex_unlock(&dev->struct_mutex);
1116
647416f9 1117 return ret;
40633219
MK
1118}
1119
647416f9
KC
1120DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1121 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1122 "0x%llx\n");
40633219 1123
adb4bd12 1124static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1125{
9f25d007 1126 struct drm_info_node *node = m->private;
f97108d1 1127 struct drm_device *dev = node->minor->dev;
e277a1f8 1128 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1129 int ret = 0;
1130
1131 intel_runtime_pm_get(dev_priv);
3b8d8d91 1132
5c9669ce
TR
1133 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1134
3b8d8d91
JB
1135 if (IS_GEN5(dev)) {
1136 u16 rgvswctl = I915_READ16(MEMSWCTL);
1137 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1138
1139 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1140 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1141 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1142 MEMSTAT_VID_SHIFT);
1143 seq_printf(m, "Current P-state: %d\n",
1144 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1145 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1146 u32 freq_sts;
1147
1148 mutex_lock(&dev_priv->rps.hw_lock);
1149 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1150 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1151 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1152
1153 seq_printf(m, "actual GPU freq: %d MHz\n",
1154 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1155
1156 seq_printf(m, "current GPU freq: %d MHz\n",
1157 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1158
1159 seq_printf(m, "max GPU freq: %d MHz\n",
1160 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1161
1162 seq_printf(m, "min GPU freq: %d MHz\n",
1163 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1164
1165 seq_printf(m, "idle GPU freq: %d MHz\n",
1166 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1167
1168 seq_printf(m,
1169 "efficient (RPe) frequency: %d MHz\n",
1170 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1171 mutex_unlock(&dev_priv->rps.hw_lock);
1172 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1173 u32 rp_state_limits;
1174 u32 gt_perf_status;
1175 u32 rp_state_cap;
0d8f9491 1176 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1177 u32 rpstat, cagf, reqf;
ccab5c82
JB
1178 u32 rpupei, rpcurup, rpprevup;
1179 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1180 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1181 int max_freq;
1182
35040562
BP
1183 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1184 if (IS_BROXTON(dev)) {
1185 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1186 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1187 } else {
1188 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1189 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1190 }
1191
3b8d8d91 1192 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1193 ret = mutex_lock_interruptible(&dev->struct_mutex);
1194 if (ret)
c8c8fb33 1195 goto out;
d1ebd816 1196
59bad947 1197 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1198
8e8c06cd 1199 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1200 if (IS_GEN9(dev))
1201 reqf >>= 23;
1202 else {
1203 reqf &= ~GEN6_TURBO_DISABLE;
1204 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1205 reqf >>= 24;
1206 else
1207 reqf >>= 25;
1208 }
7c59a9c1 1209 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1210
0d8f9491
CW
1211 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1212 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1213 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1214
ccab5c82
JB
1215 rpstat = I915_READ(GEN6_RPSTAT1);
1216 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1217 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1218 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1219 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1220 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1221 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1222 if (IS_GEN9(dev))
1223 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1224 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1225 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1226 else
1227 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1228 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1229
59bad947 1230 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1231 mutex_unlock(&dev->struct_mutex);
1232
9dd3c605
PZ
1233 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1234 pm_ier = I915_READ(GEN6_PMIER);
1235 pm_imr = I915_READ(GEN6_PMIMR);
1236 pm_isr = I915_READ(GEN6_PMISR);
1237 pm_iir = I915_READ(GEN6_PMIIR);
1238 pm_mask = I915_READ(GEN6_PMINTRMSK);
1239 } else {
1240 pm_ier = I915_READ(GEN8_GT_IER(2));
1241 pm_imr = I915_READ(GEN8_GT_IMR(2));
1242 pm_isr = I915_READ(GEN8_GT_ISR(2));
1243 pm_iir = I915_READ(GEN8_GT_IIR(2));
1244 pm_mask = I915_READ(GEN6_PMINTRMSK);
1245 }
0d8f9491 1246 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1247 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1248 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1249 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1250 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1251 seq_printf(m, "Render p-state VID: %d\n",
1252 gt_perf_status & 0xff);
1253 seq_printf(m, "Render p-state limit: %d\n",
1254 rp_state_limits & 0xff);
0d8f9491
CW
1255 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1256 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1257 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1258 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1259 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1260 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1261 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1262 GEN6_CURICONT_MASK);
1263 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1264 GEN6_CURBSYTAVG_MASK);
1265 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1266 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1267 seq_printf(m, "Up threshold: %d%%\n",
1268 dev_priv->rps.up_threshold);
1269
ccab5c82
JB
1270 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1271 GEN6_CURIAVG_MASK);
1272 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1273 GEN6_CURBSYTAVG_MASK);
1274 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1275 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1276 seq_printf(m, "Down threshold: %d%%\n",
1277 dev_priv->rps.down_threshold);
3b8d8d91 1278
35040562
BP
1279 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1280 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1281 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1282 GEN9_FREQ_SCALER : 1);
3b8d8d91 1283 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1284 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1285
1286 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1287 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1288 GEN9_FREQ_SCALER : 1);
3b8d8d91 1289 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1290 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1291
35040562
BP
1292 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1293 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1294 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1295 GEN9_FREQ_SCALER : 1);
3b8d8d91 1296 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1297 intel_gpu_freq(dev_priv, max_freq));
31c77388 1298 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1299 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1300
d86ed34a
CW
1301 seq_printf(m, "Current freq: %d MHz\n",
1302 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1303 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1304 seq_printf(m, "Idle freq: %d MHz\n",
1305 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1306 seq_printf(m, "Min freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1308 seq_printf(m, "Max freq: %d MHz\n",
1309 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1310 seq_printf(m,
1311 "efficient (RPe) frequency: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1313 } else {
267f0c90 1314 seq_puts(m, "no P-state info available\n");
3b8d8d91 1315 }
f97108d1 1316
1170f28c
MK
1317 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1318 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1319 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1320
c8c8fb33
PZ
1321out:
1322 intel_runtime_pm_put(dev_priv);
1323 return ret;
f97108d1
JB
1324}
1325
f654449a
CW
1326static int i915_hangcheck_info(struct seq_file *m, void *unused)
1327{
1328 struct drm_info_node *node = m->private;
ebbc7546
MK
1329 struct drm_device *dev = node->minor->dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1331 struct intel_engine_cs *ring;
ebbc7546
MK
1332 u64 acthd[I915_NUM_RINGS];
1333 u32 seqno[I915_NUM_RINGS];
61642ff0
MK
1334 u32 instdone[I915_NUM_INSTDONE_REG];
1335 int i, j;
f654449a
CW
1336
1337 if (!i915.enable_hangcheck) {
1338 seq_printf(m, "Hangcheck disabled\n");
1339 return 0;
1340 }
1341
ebbc7546
MK
1342 intel_runtime_pm_get(dev_priv);
1343
1344 for_each_ring(ring, dev_priv, i) {
1345 seqno[i] = ring->get_seqno(ring, false);
1346 acthd[i] = intel_ring_get_active_head(ring);
1347 }
1348
61642ff0
MK
1349 i915_get_extra_instdone(dev, instdone);
1350
ebbc7546
MK
1351 intel_runtime_pm_put(dev_priv);
1352
f654449a
CW
1353 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1354 seq_printf(m, "Hangcheck active, fires in %dms\n",
1355 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1356 jiffies));
1357 } else
1358 seq_printf(m, "Hangcheck inactive\n");
1359
1360 for_each_ring(ring, dev_priv, i) {
1361 seq_printf(m, "%s:\n", ring->name);
1362 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1363 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1364 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1365 (long long)ring->hangcheck.acthd,
ebbc7546 1366 (long long)acthd[i]);
f654449a
CW
1367 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1368 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1369 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1370 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
61642ff0
MK
1371
1372 if (ring->id == RCS) {
1373 seq_puts(m, "\tinstdone read =");
1374
1375 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1376 seq_printf(m, " 0x%08x", instdone[j]);
1377
1378 seq_puts(m, "\n\tinstdone accu =");
1379
1380 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1381 seq_printf(m, " 0x%08x",
1382 ring->hangcheck.instdone[j]);
1383
1384 seq_puts(m, "\n");
1385 }
f654449a
CW
1386 }
1387
1388 return 0;
1389}
1390
4d85529d 1391static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1392{
9f25d007 1393 struct drm_info_node *node = m->private;
f97108d1 1394 struct drm_device *dev = node->minor->dev;
e277a1f8 1395 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1396 u32 rgvmodectl, rstdbyctl;
1397 u16 crstandvid;
1398 int ret;
1399
1400 ret = mutex_lock_interruptible(&dev->struct_mutex);
1401 if (ret)
1402 return ret;
c8c8fb33 1403 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1404
1405 rgvmodectl = I915_READ(MEMMODECTL);
1406 rstdbyctl = I915_READ(RSTDBYCTL);
1407 crstandvid = I915_READ16(CRSTANDVID);
1408
c8c8fb33 1409 intel_runtime_pm_put(dev_priv);
616fdb5a 1410 mutex_unlock(&dev->struct_mutex);
f97108d1 1411
742f491d 1412 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1413 seq_printf(m, "Boost freq: %d\n",
1414 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1415 MEMMODE_BOOST_FREQ_SHIFT);
1416 seq_printf(m, "HW control enabled: %s\n",
742f491d 1417 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1418 seq_printf(m, "SW control enabled: %s\n",
742f491d 1419 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1420 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1421 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1422 seq_printf(m, "Starting frequency: P%d\n",
1423 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1424 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1425 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1426 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1427 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1428 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1429 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1430 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1431 seq_puts(m, "Current RS state: ");
88271da3
JB
1432 switch (rstdbyctl & RSX_STATUS_MASK) {
1433 case RSX_STATUS_ON:
267f0c90 1434 seq_puts(m, "on\n");
88271da3
JB
1435 break;
1436 case RSX_STATUS_RC1:
267f0c90 1437 seq_puts(m, "RC1\n");
88271da3
JB
1438 break;
1439 case RSX_STATUS_RC1E:
267f0c90 1440 seq_puts(m, "RC1E\n");
88271da3
JB
1441 break;
1442 case RSX_STATUS_RS1:
267f0c90 1443 seq_puts(m, "RS1\n");
88271da3
JB
1444 break;
1445 case RSX_STATUS_RS2:
267f0c90 1446 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1447 break;
1448 case RSX_STATUS_RS3:
267f0c90 1449 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1450 break;
1451 default:
267f0c90 1452 seq_puts(m, "unknown\n");
88271da3
JB
1453 break;
1454 }
f97108d1
JB
1455
1456 return 0;
1457}
1458
f65367b5 1459static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1460{
b2cff0db
CW
1461 struct drm_info_node *node = m->private;
1462 struct drm_device *dev = node->minor->dev;
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1465 int i;
1466
1467 spin_lock_irq(&dev_priv->uncore.lock);
1468 for_each_fw_domain(fw_domain, dev_priv, i) {
1469 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1470 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1471 fw_domain->wake_count);
1472 }
1473 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1474
b2cff0db
CW
1475 return 0;
1476}
1477
1478static int vlv_drpc_info(struct seq_file *m)
1479{
9f25d007 1480 struct drm_info_node *node = m->private;
669ab5aa
D
1481 struct drm_device *dev = node->minor->dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1483 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1484
d46c0517
ID
1485 intel_runtime_pm_get(dev_priv);
1486
6b312cd3 1487 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1488 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1489 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1490
d46c0517
ID
1491 intel_runtime_pm_put(dev_priv);
1492
669ab5aa
D
1493 seq_printf(m, "Video Turbo Mode: %s\n",
1494 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1495 seq_printf(m, "Turbo enabled: %s\n",
1496 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1497 seq_printf(m, "HW control enabled: %s\n",
1498 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1499 seq_printf(m, "SW control enabled: %s\n",
1500 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1501 GEN6_RP_MEDIA_SW_MODE));
1502 seq_printf(m, "RC6 Enabled: %s\n",
1503 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1504 GEN6_RC_CTL_EI_MODE(1))));
1505 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1506 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1507 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1508 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1509
9cc19be5
ID
1510 seq_printf(m, "Render RC6 residency since boot: %u\n",
1511 I915_READ(VLV_GT_RENDER_RC6));
1512 seq_printf(m, "Media RC6 residency since boot: %u\n",
1513 I915_READ(VLV_GT_MEDIA_RC6));
1514
f65367b5 1515 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1516}
1517
4d85529d
BW
1518static int gen6_drpc_info(struct seq_file *m)
1519{
9f25d007 1520 struct drm_info_node *node = m->private;
4d85529d
BW
1521 struct drm_device *dev = node->minor->dev;
1522 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1523 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1524 unsigned forcewake_count;
aee56cff 1525 int count = 0, ret;
4d85529d
BW
1526
1527 ret = mutex_lock_interruptible(&dev->struct_mutex);
1528 if (ret)
1529 return ret;
c8c8fb33 1530 intel_runtime_pm_get(dev_priv);
4d85529d 1531
907b28c5 1532 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1533 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1534 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1535
1536 if (forcewake_count) {
267f0c90
DL
1537 seq_puts(m, "RC information inaccurate because somebody "
1538 "holds a forcewake reference \n");
4d85529d
BW
1539 } else {
1540 /* NB: we cannot use forcewake, else we read the wrong values */
1541 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1542 udelay(10);
1543 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1544 }
1545
75aa3f63 1546 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1547 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1548
1549 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1550 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1551 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1552 mutex_lock(&dev_priv->rps.hw_lock);
1553 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1554 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1555
c8c8fb33
PZ
1556 intel_runtime_pm_put(dev_priv);
1557
4d85529d
BW
1558 seq_printf(m, "Video Turbo Mode: %s\n",
1559 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1560 seq_printf(m, "HW control enabled: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1562 seq_printf(m, "SW control enabled: %s\n",
1563 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1564 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1565 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1566 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1567 seq_printf(m, "RC6 Enabled: %s\n",
1568 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1569 seq_printf(m, "Deep RC6 Enabled: %s\n",
1570 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1571 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1572 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1573 seq_puts(m, "Current RC state: ");
4d85529d
BW
1574 switch (gt_core_status & GEN6_RCn_MASK) {
1575 case GEN6_RC0:
1576 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1577 seq_puts(m, "Core Power Down\n");
4d85529d 1578 else
267f0c90 1579 seq_puts(m, "on\n");
4d85529d
BW
1580 break;
1581 case GEN6_RC3:
267f0c90 1582 seq_puts(m, "RC3\n");
4d85529d
BW
1583 break;
1584 case GEN6_RC6:
267f0c90 1585 seq_puts(m, "RC6\n");
4d85529d
BW
1586 break;
1587 case GEN6_RC7:
267f0c90 1588 seq_puts(m, "RC7\n");
4d85529d
BW
1589 break;
1590 default:
267f0c90 1591 seq_puts(m, "Unknown\n");
4d85529d
BW
1592 break;
1593 }
1594
1595 seq_printf(m, "Core Power Down: %s\n",
1596 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1597
1598 /* Not exactly sure what this is */
1599 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1600 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1601 seq_printf(m, "RC6 residency since boot: %u\n",
1602 I915_READ(GEN6_GT_GFX_RC6));
1603 seq_printf(m, "RC6+ residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6p));
1605 seq_printf(m, "RC6++ residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6pp));
1607
ecd8faea
BW
1608 seq_printf(m, "RC6 voltage: %dmV\n",
1609 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1610 seq_printf(m, "RC6+ voltage: %dmV\n",
1611 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1612 seq_printf(m, "RC6++ voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1614 return 0;
1615}
1616
1617static int i915_drpc_info(struct seq_file *m, void *unused)
1618{
9f25d007 1619 struct drm_info_node *node = m->private;
4d85529d
BW
1620 struct drm_device *dev = node->minor->dev;
1621
666a4537 1622 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1623 return vlv_drpc_info(m);
ac66cf4b 1624 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1625 return gen6_drpc_info(m);
1626 else
1627 return ironlake_drpc_info(m);
1628}
1629
9a851789
DV
1630static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1631{
1632 struct drm_info_node *node = m->private;
1633 struct drm_device *dev = node->minor->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635
1636 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1637 dev_priv->fb_tracking.busy_bits);
1638
1639 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1640 dev_priv->fb_tracking.flip_bits);
1641
1642 return 0;
1643}
1644
b5e50c3f
JB
1645static int i915_fbc_status(struct seq_file *m, void *unused)
1646{
9f25d007 1647 struct drm_info_node *node = m->private;
b5e50c3f 1648 struct drm_device *dev = node->minor->dev;
e277a1f8 1649 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1650
3a77c4c4 1651 if (!HAS_FBC(dev)) {
267f0c90 1652 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1653 return 0;
1654 }
1655
36623ef8 1656 intel_runtime_pm_get(dev_priv);
25ad93fd 1657 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1658
0e631adc 1659 if (intel_fbc_is_active(dev_priv))
267f0c90 1660 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1661 else
1662 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1663 dev_priv->fbc.no_fbc_reason);
36623ef8 1664
31b9df10
PZ
1665 if (INTEL_INFO(dev_priv)->gen >= 7)
1666 seq_printf(m, "Compressing: %s\n",
1667 yesno(I915_READ(FBC_STATUS2) &
1668 FBC_COMPRESSION_MASK));
1669
25ad93fd 1670 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1671 intel_runtime_pm_put(dev_priv);
1672
b5e50c3f
JB
1673 return 0;
1674}
1675
da46f936
RV
1676static int i915_fbc_fc_get(void *data, u64 *val)
1677{
1678 struct drm_device *dev = data;
1679 struct drm_i915_private *dev_priv = dev->dev_private;
1680
1681 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1682 return -ENODEV;
1683
da46f936 1684 *val = dev_priv->fbc.false_color;
da46f936
RV
1685
1686 return 0;
1687}
1688
1689static int i915_fbc_fc_set(void *data, u64 val)
1690{
1691 struct drm_device *dev = data;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 u32 reg;
1694
1695 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1696 return -ENODEV;
1697
25ad93fd 1698 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1699
1700 reg = I915_READ(ILK_DPFC_CONTROL);
1701 dev_priv->fbc.false_color = val;
1702
1703 I915_WRITE(ILK_DPFC_CONTROL, val ?
1704 (reg | FBC_CTL_FALSE_COLOR) :
1705 (reg & ~FBC_CTL_FALSE_COLOR));
1706
25ad93fd 1707 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1708 return 0;
1709}
1710
1711DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1712 i915_fbc_fc_get, i915_fbc_fc_set,
1713 "%llu\n");
1714
92d44621
PZ
1715static int i915_ips_status(struct seq_file *m, void *unused)
1716{
9f25d007 1717 struct drm_info_node *node = m->private;
92d44621
PZ
1718 struct drm_device *dev = node->minor->dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720
f5adf94e 1721 if (!HAS_IPS(dev)) {
92d44621
PZ
1722 seq_puts(m, "not supported\n");
1723 return 0;
1724 }
1725
36623ef8
PZ
1726 intel_runtime_pm_get(dev_priv);
1727
0eaa53f0
RV
1728 seq_printf(m, "Enabled by kernel parameter: %s\n",
1729 yesno(i915.enable_ips));
1730
1731 if (INTEL_INFO(dev)->gen >= 8) {
1732 seq_puts(m, "Currently: unknown\n");
1733 } else {
1734 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1735 seq_puts(m, "Currently: enabled\n");
1736 else
1737 seq_puts(m, "Currently: disabled\n");
1738 }
92d44621 1739
36623ef8
PZ
1740 intel_runtime_pm_put(dev_priv);
1741
92d44621
PZ
1742 return 0;
1743}
1744
4a9bef37
JB
1745static int i915_sr_status(struct seq_file *m, void *unused)
1746{
9f25d007 1747 struct drm_info_node *node = m->private;
4a9bef37 1748 struct drm_device *dev = node->minor->dev;
e277a1f8 1749 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1750 bool sr_enabled = false;
1751
36623ef8
PZ
1752 intel_runtime_pm_get(dev_priv);
1753
1398261a 1754 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1755 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1756 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1757 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1758 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1759 else if (IS_I915GM(dev))
1760 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1761 else if (IS_PINEVIEW(dev))
1762 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1763 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1764 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1765
36623ef8
PZ
1766 intel_runtime_pm_put(dev_priv);
1767
5ba2aaaa
CW
1768 seq_printf(m, "self-refresh: %s\n",
1769 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1770
1771 return 0;
1772}
1773
7648fa99
JB
1774static int i915_emon_status(struct seq_file *m, void *unused)
1775{
9f25d007 1776 struct drm_info_node *node = m->private;
7648fa99 1777 struct drm_device *dev = node->minor->dev;
e277a1f8 1778 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1779 unsigned long temp, chipset, gfx;
de227ef0
CW
1780 int ret;
1781
582be6b4
CW
1782 if (!IS_GEN5(dev))
1783 return -ENODEV;
1784
de227ef0
CW
1785 ret = mutex_lock_interruptible(&dev->struct_mutex);
1786 if (ret)
1787 return ret;
7648fa99
JB
1788
1789 temp = i915_mch_val(dev_priv);
1790 chipset = i915_chipset_val(dev_priv);
1791 gfx = i915_gfx_val(dev_priv);
de227ef0 1792 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1793
1794 seq_printf(m, "GMCH temp: %ld\n", temp);
1795 seq_printf(m, "Chipset power: %ld\n", chipset);
1796 seq_printf(m, "GFX power: %ld\n", gfx);
1797 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1798
1799 return 0;
1800}
1801
23b2f8bb
JB
1802static int i915_ring_freq_table(struct seq_file *m, void *unused)
1803{
9f25d007 1804 struct drm_info_node *node = m->private;
23b2f8bb 1805 struct drm_device *dev = node->minor->dev;
e277a1f8 1806 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1807 int ret = 0;
23b2f8bb 1808 int gpu_freq, ia_freq;
f936ec34 1809 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1810
97d3308a 1811 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1812 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1813 return 0;
1814 }
1815
5bfa0199
PZ
1816 intel_runtime_pm_get(dev_priv);
1817
5c9669ce
TR
1818 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1819
4fc688ce 1820 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1821 if (ret)
5bfa0199 1822 goto out;
23b2f8bb 1823
ef11bdb3 1824 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1825 /* Convert GT frequency to 50 HZ units */
1826 min_gpu_freq =
1827 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1828 max_gpu_freq =
1829 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1830 } else {
1831 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1832 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1833 }
1834
267f0c90 1835 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1836
f936ec34 1837 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1838 ia_freq = gpu_freq;
1839 sandybridge_pcode_read(dev_priv,
1840 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1841 &ia_freq);
3ebecd07 1842 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1843 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1844 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1845 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1846 ((ia_freq >> 0) & 0xff) * 100,
1847 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1848 }
1849
4fc688ce 1850 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1851
5bfa0199
PZ
1852out:
1853 intel_runtime_pm_put(dev_priv);
1854 return ret;
23b2f8bb
JB
1855}
1856
44834a67
CW
1857static int i915_opregion(struct seq_file *m, void *unused)
1858{
9f25d007 1859 struct drm_info_node *node = m->private;
44834a67 1860 struct drm_device *dev = node->minor->dev;
e277a1f8 1861 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1862 struct intel_opregion *opregion = &dev_priv->opregion;
1863 int ret;
1864
1865 ret = mutex_lock_interruptible(&dev->struct_mutex);
1866 if (ret)
0d38f009 1867 goto out;
44834a67 1868
2455a8e4
JN
1869 if (opregion->header)
1870 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1871
1872 mutex_unlock(&dev->struct_mutex);
1873
0d38f009 1874out:
44834a67
CW
1875 return 0;
1876}
1877
ada8f955
JN
1878static int i915_vbt(struct seq_file *m, void *unused)
1879{
1880 struct drm_info_node *node = m->private;
1881 struct drm_device *dev = node->minor->dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 struct intel_opregion *opregion = &dev_priv->opregion;
1884
1885 if (opregion->vbt)
1886 seq_write(m, opregion->vbt, opregion->vbt_size);
1887
1888 return 0;
1889}
1890
37811fcc
CW
1891static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1892{
9f25d007 1893 struct drm_info_node *node = m->private;
37811fcc 1894 struct drm_device *dev = node->minor->dev;
b13b8402 1895 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1896 struct drm_framebuffer *drm_fb;
37811fcc 1897
0695726e 1898#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1899 if (to_i915(dev)->fbdev) {
1900 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1901
1902 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1903 fbdev_fb->base.width,
1904 fbdev_fb->base.height,
1905 fbdev_fb->base.depth,
1906 fbdev_fb->base.bits_per_pixel,
1907 fbdev_fb->base.modifier[0],
1908 atomic_read(&fbdev_fb->base.refcount.refcount));
1909 describe_obj(m, fbdev_fb->obj);
1910 seq_putc(m, '\n');
1911 }
4520f53a 1912#endif
37811fcc 1913
4b096ac1 1914 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1915 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1916 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1917 if (fb == fbdev_fb)
37811fcc
CW
1918 continue;
1919
c1ca506d 1920 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1921 fb->base.width,
1922 fb->base.height,
1923 fb->base.depth,
623f9783 1924 fb->base.bits_per_pixel,
c1ca506d 1925 fb->base.modifier[0],
623f9783 1926 atomic_read(&fb->base.refcount.refcount));
05394f39 1927 describe_obj(m, fb->obj);
267f0c90 1928 seq_putc(m, '\n');
37811fcc 1929 }
4b096ac1 1930 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1931
1932 return 0;
1933}
1934
c9fe99bd
OM
1935static void describe_ctx_ringbuf(struct seq_file *m,
1936 struct intel_ringbuffer *ringbuf)
1937{
1938 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1939 ringbuf->space, ringbuf->head, ringbuf->tail,
1940 ringbuf->last_retired_head);
1941}
1942
e76d3630
BW
1943static int i915_context_status(struct seq_file *m, void *unused)
1944{
9f25d007 1945 struct drm_info_node *node = m->private;
e76d3630 1946 struct drm_device *dev = node->minor->dev;
e277a1f8 1947 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1948 struct intel_engine_cs *ring;
273497e5 1949 struct intel_context *ctx;
a168c293 1950 int ret, i;
e76d3630 1951
f3d28878 1952 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1953 if (ret)
1954 return ret;
1955
a33afea5 1956 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1957 if (!i915.enable_execlists &&
1958 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1959 continue;
1960
a33afea5 1961 seq_puts(m, "HW context ");
3ccfd19d 1962 describe_ctx(m, ctx);
e28e404c
DG
1963 if (ctx == dev_priv->kernel_context)
1964 seq_printf(m, "(kernel context) ");
c9fe99bd
OM
1965
1966 if (i915.enable_execlists) {
1967 seq_putc(m, '\n');
1968 for_each_ring(ring, dev_priv, i) {
1969 struct drm_i915_gem_object *ctx_obj =
1970 ctx->engine[i].state;
1971 struct intel_ringbuffer *ringbuf =
1972 ctx->engine[i].ringbuf;
1973
1974 seq_printf(m, "%s: ", ring->name);
1975 if (ctx_obj)
1976 describe_obj(m, ctx_obj);
1977 if (ringbuf)
1978 describe_ctx_ringbuf(m, ringbuf);
1979 seq_putc(m, '\n');
1980 }
1981 } else {
1982 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1983 }
a33afea5 1984
a33afea5 1985 seq_putc(m, '\n');
a168c293
BW
1986 }
1987
f3d28878 1988 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1989
1990 return 0;
1991}
1992
064ca1d2 1993static void i915_dump_lrc_obj(struct seq_file *m,
ca82580c
TU
1994 struct intel_context *ctx,
1995 struct intel_engine_cs *ring)
064ca1d2
TD
1996{
1997 struct page *page;
1998 uint32_t *reg_state;
1999 int j;
ca82580c 2000 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
064ca1d2
TD
2001 unsigned long ggtt_offset = 0;
2002
2003 if (ctx_obj == NULL) {
2004 seq_printf(m, "Context on %s with no gem object\n",
2005 ring->name);
2006 return;
2007 }
2008
2009 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
ca82580c 2010 intel_execlists_ctx_id(ctx, ring));
064ca1d2
TD
2011
2012 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2013 seq_puts(m, "\tNot bound in GGTT\n");
2014 else
2015 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2016
2017 if (i915_gem_object_get_pages(ctx_obj)) {
2018 seq_puts(m, "\tFailed to get pages for context object\n");
2019 return;
2020 }
2021
d1675198 2022 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2023 if (!WARN_ON(page == NULL)) {
2024 reg_state = kmap_atomic(page);
2025
2026 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2027 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2028 ggtt_offset + 4096 + (j * 4),
2029 reg_state[j], reg_state[j + 1],
2030 reg_state[j + 2], reg_state[j + 3]);
2031 }
2032 kunmap_atomic(reg_state);
2033 }
2034
2035 seq_putc(m, '\n');
2036}
2037
c0ab1ae9
BW
2038static int i915_dump_lrc(struct seq_file *m, void *unused)
2039{
2040 struct drm_info_node *node = (struct drm_info_node *) m->private;
2041 struct drm_device *dev = node->minor->dev;
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 struct intel_engine_cs *ring;
2044 struct intel_context *ctx;
2045 int ret, i;
2046
2047 if (!i915.enable_execlists) {
2048 seq_printf(m, "Logical Ring Contexts are disabled\n");
2049 return 0;
2050 }
2051
2052 ret = mutex_lock_interruptible(&dev->struct_mutex);
2053 if (ret)
2054 return ret;
2055
e28e404c
DG
2056 list_for_each_entry(ctx, &dev_priv->context_list, link)
2057 if (ctx != dev_priv->kernel_context)
2058 for_each_ring(ring, dev_priv, i)
ca82580c 2059 i915_dump_lrc_obj(m, ctx, ring);
c0ab1ae9
BW
2060
2061 mutex_unlock(&dev->struct_mutex);
2062
2063 return 0;
2064}
2065
4ba70e44
OM
2066static int i915_execlists(struct seq_file *m, void *data)
2067{
2068 struct drm_info_node *node = (struct drm_info_node *)m->private;
2069 struct drm_device *dev = node->minor->dev;
2070 struct drm_i915_private *dev_priv = dev->dev_private;
2071 struct intel_engine_cs *ring;
2072 u32 status_pointer;
2073 u8 read_pointer;
2074 u8 write_pointer;
2075 u32 status;
2076 u32 ctx_id;
2077 struct list_head *cursor;
2078 int ring_id, i;
2079 int ret;
2080
2081 if (!i915.enable_execlists) {
2082 seq_puts(m, "Logical Ring Contexts are disabled\n");
2083 return 0;
2084 }
2085
2086 ret = mutex_lock_interruptible(&dev->struct_mutex);
2087 if (ret)
2088 return ret;
2089
fc0412ec
MT
2090 intel_runtime_pm_get(dev_priv);
2091
4ba70e44 2092 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2093 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2094 int count = 0;
2095 unsigned long flags;
2096
2097 seq_printf(m, "%s\n", ring->name);
2098
83843d84
VS
2099 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2100 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
4ba70e44
OM
2101 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2102 status, ctx_id);
2103
2104 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2105 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2106
2107 read_pointer = ring->next_context_status_buffer;
5590a5f0 2108 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2109 if (read_pointer > write_pointer)
5590a5f0 2110 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2111 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2112 read_pointer, write_pointer);
2113
5590a5f0 2114 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
83843d84
VS
2115 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2116 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
4ba70e44
OM
2117
2118 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2119 i, status, ctx_id);
2120 }
2121
2122 spin_lock_irqsave(&ring->execlist_lock, flags);
2123 list_for_each(cursor, &ring->execlist_queue)
2124 count++;
2125 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2126 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2127 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2128
2129 seq_printf(m, "\t%d requests in queue\n", count);
2130 if (head_req) {
4ba70e44 2131 seq_printf(m, "\tHead request id: %u\n",
ca82580c 2132 intel_execlists_ctx_id(head_req->ctx, ring));
4ba70e44 2133 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2134 head_req->tail);
4ba70e44
OM
2135 }
2136
2137 seq_putc(m, '\n');
2138 }
2139
fc0412ec 2140 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2141 mutex_unlock(&dev->struct_mutex);
2142
2143 return 0;
2144}
2145
ea16a3cd
DV
2146static const char *swizzle_string(unsigned swizzle)
2147{
aee56cff 2148 switch (swizzle) {
ea16a3cd
DV
2149 case I915_BIT_6_SWIZZLE_NONE:
2150 return "none";
2151 case I915_BIT_6_SWIZZLE_9:
2152 return "bit9";
2153 case I915_BIT_6_SWIZZLE_9_10:
2154 return "bit9/bit10";
2155 case I915_BIT_6_SWIZZLE_9_11:
2156 return "bit9/bit11";
2157 case I915_BIT_6_SWIZZLE_9_10_11:
2158 return "bit9/bit10/bit11";
2159 case I915_BIT_6_SWIZZLE_9_17:
2160 return "bit9/bit17";
2161 case I915_BIT_6_SWIZZLE_9_10_17:
2162 return "bit9/bit10/bit17";
2163 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2164 return "unknown";
ea16a3cd
DV
2165 }
2166
2167 return "bug";
2168}
2169
2170static int i915_swizzle_info(struct seq_file *m, void *data)
2171{
9f25d007 2172 struct drm_info_node *node = m->private;
ea16a3cd
DV
2173 struct drm_device *dev = node->minor->dev;
2174 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2175 int ret;
2176
2177 ret = mutex_lock_interruptible(&dev->struct_mutex);
2178 if (ret)
2179 return ret;
c8c8fb33 2180 intel_runtime_pm_get(dev_priv);
ea16a3cd 2181
ea16a3cd
DV
2182 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2183 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2184 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2185 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2186
2187 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2188 seq_printf(m, "DDC = 0x%08x\n",
2189 I915_READ(DCC));
656bfa3a
DV
2190 seq_printf(m, "DDC2 = 0x%08x\n",
2191 I915_READ(DCC2));
ea16a3cd
DV
2192 seq_printf(m, "C0DRB3 = 0x%04x\n",
2193 I915_READ16(C0DRB3));
2194 seq_printf(m, "C1DRB3 = 0x%04x\n",
2195 I915_READ16(C1DRB3));
9d3203e1 2196 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2197 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2198 I915_READ(MAD_DIMM_C0));
2199 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2200 I915_READ(MAD_DIMM_C1));
2201 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2202 I915_READ(MAD_DIMM_C2));
2203 seq_printf(m, "TILECTL = 0x%08x\n",
2204 I915_READ(TILECTL));
5907f5fb 2205 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2206 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2207 I915_READ(GAMTARBMODE));
2208 else
2209 seq_printf(m, "ARB_MODE = 0x%08x\n",
2210 I915_READ(ARB_MODE));
3fa7d235
DV
2211 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2212 I915_READ(DISP_ARB_CTL));
ea16a3cd 2213 }
656bfa3a
DV
2214
2215 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2216 seq_puts(m, "L-shaped memory detected\n");
2217
c8c8fb33 2218 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2219 mutex_unlock(&dev->struct_mutex);
2220
2221 return 0;
2222}
2223
1c60fef5
BW
2224static int per_file_ctx(int id, void *ptr, void *data)
2225{
273497e5 2226 struct intel_context *ctx = ptr;
1c60fef5 2227 struct seq_file *m = data;
ae6c4806
DV
2228 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2229
2230 if (!ppgtt) {
2231 seq_printf(m, " no ppgtt for context %d\n",
2232 ctx->user_handle);
2233 return 0;
2234 }
1c60fef5 2235
f83d6518
OM
2236 if (i915_gem_context_is_default(ctx))
2237 seq_puts(m, " default context:\n");
2238 else
821d66dd 2239 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2240 ppgtt->debug_dump(ppgtt, m);
2241
2242 return 0;
2243}
2244
77df6772 2245static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2246{
3cf17fc5 2247 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2248 struct intel_engine_cs *ring;
77df6772
BW
2249 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2250 int unused, i;
3cf17fc5 2251
77df6772
BW
2252 if (!ppgtt)
2253 return;
2254
77df6772
BW
2255 for_each_ring(ring, dev_priv, unused) {
2256 seq_printf(m, "%s\n", ring->name);
2257 for (i = 0; i < 4; i++) {
d3a93cbe 2258 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
77df6772 2259 pdp <<= 32;
d3a93cbe 2260 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
a2a5b15c 2261 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2262 }
2263 }
2264}
2265
2266static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2267{
2268 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2269 struct intel_engine_cs *ring;
77df6772 2270 int i;
3cf17fc5 2271
3cf17fc5
DV
2272 if (INTEL_INFO(dev)->gen == 6)
2273 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2274
a2c7f6fd 2275 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2276 seq_printf(m, "%s\n", ring->name);
2277 if (INTEL_INFO(dev)->gen == 7)
2278 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2279 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2280 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2281 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2282 }
2283 if (dev_priv->mm.aliasing_ppgtt) {
2284 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2285
267f0c90 2286 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2287 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2288
87d60b63 2289 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2290 }
1c60fef5 2291
3cf17fc5 2292 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2293}
2294
2295static int i915_ppgtt_info(struct seq_file *m, void *data)
2296{
9f25d007 2297 struct drm_info_node *node = m->private;
77df6772 2298 struct drm_device *dev = node->minor->dev;
c8c8fb33 2299 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2300 struct drm_file *file;
77df6772
BW
2301
2302 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2303 if (ret)
2304 return ret;
c8c8fb33 2305 intel_runtime_pm_get(dev_priv);
77df6772
BW
2306
2307 if (INTEL_INFO(dev)->gen >= 8)
2308 gen8_ppgtt_info(m, dev);
2309 else if (INTEL_INFO(dev)->gen >= 6)
2310 gen6_ppgtt_info(m, dev);
2311
ea91e401
MT
2312 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2313 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2314 struct task_struct *task;
ea91e401 2315
7cb5dff8 2316 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2317 if (!task) {
2318 ret = -ESRCH;
2319 goto out_put;
2320 }
7cb5dff8
GT
2321 seq_printf(m, "\nproc: %s\n", task->comm);
2322 put_task_struct(task);
ea91e401
MT
2323 idr_for_each(&file_priv->context_idr, per_file_ctx,
2324 (void *)(unsigned long)m);
2325 }
2326
06812760 2327out_put:
c8c8fb33 2328 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2329 mutex_unlock(&dev->struct_mutex);
2330
06812760 2331 return ret;
3cf17fc5
DV
2332}
2333
f5a4c67d
CW
2334static int count_irq_waiters(struct drm_i915_private *i915)
2335{
2336 struct intel_engine_cs *ring;
2337 int count = 0;
2338 int i;
2339
2340 for_each_ring(ring, i915, i)
2341 count += ring->irq_refcount;
2342
2343 return count;
2344}
2345
1854d5ca
CW
2346static int i915_rps_boost_info(struct seq_file *m, void *data)
2347{
2348 struct drm_info_node *node = m->private;
2349 struct drm_device *dev = node->minor->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 struct drm_file *file;
1854d5ca 2352
f5a4c67d
CW
2353 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2354 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2355 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2356 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2357 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2358 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2359 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2360 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2361 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2362 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2363 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2364 struct drm_i915_file_private *file_priv = file->driver_priv;
2365 struct task_struct *task;
2366
2367 rcu_read_lock();
2368 task = pid_task(file->pid, PIDTYPE_PID);
2369 seq_printf(m, "%s [%d]: %d boosts%s\n",
2370 task ? task->comm : "<unknown>",
2371 task ? task->pid : -1,
2e1b8730
CW
2372 file_priv->rps.boosts,
2373 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2374 rcu_read_unlock();
2375 }
2e1b8730
CW
2376 seq_printf(m, "Semaphore boosts: %d%s\n",
2377 dev_priv->rps.semaphores.boosts,
2378 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2379 seq_printf(m, "MMIO flip boosts: %d%s\n",
2380 dev_priv->rps.mmioflips.boosts,
2381 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2382 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2383 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2384
8d3afd7d 2385 return 0;
1854d5ca
CW
2386}
2387
63573eb7
BW
2388static int i915_llc(struct seq_file *m, void *data)
2389{
9f25d007 2390 struct drm_info_node *node = m->private;
63573eb7
BW
2391 struct drm_device *dev = node->minor->dev;
2392 struct drm_i915_private *dev_priv = dev->dev_private;
2393
2394 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2395 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2396 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2397
2398 return 0;
2399}
2400
fdf5d357
AD
2401static int i915_guc_load_status_info(struct seq_file *m, void *data)
2402{
2403 struct drm_info_node *node = m->private;
2404 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2405 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2406 u32 tmp, i;
2407
2408 if (!HAS_GUC_UCODE(dev_priv->dev))
2409 return 0;
2410
2411 seq_printf(m, "GuC firmware status:\n");
2412 seq_printf(m, "\tpath: %s\n",
2413 guc_fw->guc_fw_path);
2414 seq_printf(m, "\tfetch: %s\n",
2415 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2416 seq_printf(m, "\tload: %s\n",
2417 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2418 seq_printf(m, "\tversion wanted: %d.%d\n",
2419 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2420 seq_printf(m, "\tversion found: %d.%d\n",
2421 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2422 seq_printf(m, "\theader: offset is %d; size = %d\n",
2423 guc_fw->header_offset, guc_fw->header_size);
2424 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2425 guc_fw->ucode_offset, guc_fw->ucode_size);
2426 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2427 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2428
2429 tmp = I915_READ(GUC_STATUS);
2430
2431 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2432 seq_printf(m, "\tBootrom status = 0x%x\n",
2433 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2434 seq_printf(m, "\tuKernel status = 0x%x\n",
2435 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2436 seq_printf(m, "\tMIA Core status = 0x%x\n",
2437 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2438 seq_puts(m, "\nScratch registers:\n");
2439 for (i = 0; i < 16; i++)
2440 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2441
2442 return 0;
2443}
2444
8b417c26
DG
2445static void i915_guc_client_info(struct seq_file *m,
2446 struct drm_i915_private *dev_priv,
2447 struct i915_guc_client *client)
2448{
2449 struct intel_engine_cs *ring;
2450 uint64_t tot = 0;
2451 uint32_t i;
2452
2453 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2454 client->priority, client->ctx_index, client->proc_desc_offset);
2455 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2456 client->doorbell_id, client->doorbell_offset, client->cookie);
2457 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2458 client->wq_size, client->wq_offset, client->wq_tail);
2459
2460 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2461 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2462 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2463
2464 for_each_ring(ring, dev_priv, i) {
2465 seq_printf(m, "\tSubmissions: %llu %s\n",
397097b0 2466 client->submissions[ring->guc_id],
8b417c26 2467 ring->name);
397097b0 2468 tot += client->submissions[ring->guc_id];
8b417c26
DG
2469 }
2470 seq_printf(m, "\tTotal: %llu\n", tot);
2471}
2472
2473static int i915_guc_info(struct seq_file *m, void *data)
2474{
2475 struct drm_info_node *node = m->private;
2476 struct drm_device *dev = node->minor->dev;
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 struct intel_guc guc;
0a0b457f 2479 struct i915_guc_client client = {};
8b417c26
DG
2480 struct intel_engine_cs *ring;
2481 enum intel_ring_id i;
2482 u64 total = 0;
2483
2484 if (!HAS_GUC_SCHED(dev_priv->dev))
2485 return 0;
2486
5a843307
AD
2487 if (mutex_lock_interruptible(&dev->struct_mutex))
2488 return 0;
2489
8b417c26 2490 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2491 guc = dev_priv->guc;
5a843307 2492 if (guc.execbuf_client)
8b417c26 2493 client = *guc.execbuf_client;
5a843307
AD
2494
2495 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2496
2497 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2498 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2499 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2500 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2501 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2502
2503 seq_printf(m, "\nGuC submissions:\n");
2504 for_each_ring(ring, dev_priv, i) {
397097b0
AD
2505 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2506 ring->name, guc.submissions[ring->guc_id],
2507 guc.last_seqno[ring->guc_id]);
2508 total += guc.submissions[ring->guc_id];
8b417c26
DG
2509 }
2510 seq_printf(m, "\t%s: %llu\n", "Total", total);
2511
2512 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2513 i915_guc_client_info(m, dev_priv, &client);
2514
2515 /* Add more as required ... */
2516
2517 return 0;
2518}
2519
4c7e77fc
AD
2520static int i915_guc_log_dump(struct seq_file *m, void *data)
2521{
2522 struct drm_info_node *node = m->private;
2523 struct drm_device *dev = node->minor->dev;
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2526 u32 *log;
2527 int i = 0, pg;
2528
2529 if (!log_obj)
2530 return 0;
2531
2532 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2533 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2534
2535 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2536 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2537 *(log + i), *(log + i + 1),
2538 *(log + i + 2), *(log + i + 3));
2539
2540 kunmap_atomic(log);
2541 }
2542
2543 seq_putc(m, '\n');
2544
2545 return 0;
2546}
2547
e91fd8c6
RV
2548static int i915_edp_psr_status(struct seq_file *m, void *data)
2549{
2550 struct drm_info_node *node = m->private;
2551 struct drm_device *dev = node->minor->dev;
2552 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2553 u32 psrperf = 0;
a6cbdb8e
RV
2554 u32 stat[3];
2555 enum pipe pipe;
a031d709 2556 bool enabled = false;
e91fd8c6 2557
3553a8ea
DL
2558 if (!HAS_PSR(dev)) {
2559 seq_puts(m, "PSR not supported\n");
2560 return 0;
2561 }
2562
c8c8fb33
PZ
2563 intel_runtime_pm_get(dev_priv);
2564
fa128fa6 2565 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2566 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2567 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2568 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2569 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2570 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2571 dev_priv->psr.busy_frontbuffer_bits);
2572 seq_printf(m, "Re-enable work scheduled: %s\n",
2573 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2574
3553a8ea 2575 if (HAS_DDI(dev))
443a389f 2576 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2577 else {
2578 for_each_pipe(dev_priv, pipe) {
2579 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2580 VLV_EDP_PSR_CURR_STATE_MASK;
2581 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2582 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2583 enabled = true;
a6cbdb8e
RV
2584 }
2585 }
60e5ffe3
RV
2586
2587 seq_printf(m, "Main link in standby mode: %s\n",
2588 yesno(dev_priv->psr.link_standby));
2589
a6cbdb8e
RV
2590 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2591
2592 if (!HAS_DDI(dev))
2593 for_each_pipe(dev_priv, pipe) {
2594 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2595 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2596 seq_printf(m, " pipe %c", pipe_name(pipe));
2597 }
2598 seq_puts(m, "\n");
e91fd8c6 2599
05eec3c2
RV
2600 /*
2601 * VLV/CHV PSR has no kind of performance counter
2602 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2603 */
2604 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2605 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2606 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2607
2608 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2609 }
fa128fa6 2610 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2611
c8c8fb33 2612 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2613 return 0;
2614}
2615
d2e216d0
RV
2616static int i915_sink_crc(struct seq_file *m, void *data)
2617{
2618 struct drm_info_node *node = m->private;
2619 struct drm_device *dev = node->minor->dev;
2620 struct intel_encoder *encoder;
2621 struct intel_connector *connector;
2622 struct intel_dp *intel_dp = NULL;
2623 int ret;
2624 u8 crc[6];
2625
2626 drm_modeset_lock_all(dev);
aca5e361 2627 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2628
2629 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2630 continue;
2631
b6ae3c7c
PZ
2632 if (!connector->base.encoder)
2633 continue;
2634
d2e216d0
RV
2635 encoder = to_intel_encoder(connector->base.encoder);
2636 if (encoder->type != INTEL_OUTPUT_EDP)
2637 continue;
2638
2639 intel_dp = enc_to_intel_dp(&encoder->base);
2640
2641 ret = intel_dp_sink_crc(intel_dp, crc);
2642 if (ret)
2643 goto out;
2644
2645 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2646 crc[0], crc[1], crc[2],
2647 crc[3], crc[4], crc[5]);
2648 goto out;
2649 }
2650 ret = -ENODEV;
2651out:
2652 drm_modeset_unlock_all(dev);
2653 return ret;
2654}
2655
ec013e7f
JB
2656static int i915_energy_uJ(struct seq_file *m, void *data)
2657{
2658 struct drm_info_node *node = m->private;
2659 struct drm_device *dev = node->minor->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 u64 power;
2662 u32 units;
2663
2664 if (INTEL_INFO(dev)->gen < 6)
2665 return -ENODEV;
2666
36623ef8
PZ
2667 intel_runtime_pm_get(dev_priv);
2668
ec013e7f
JB
2669 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2670 power = (power & 0x1f00) >> 8;
2671 units = 1000000 / (1 << power); /* convert to uJ */
2672 power = I915_READ(MCH_SECP_NRG_STTS);
2673 power *= units;
2674
36623ef8
PZ
2675 intel_runtime_pm_put(dev_priv);
2676
ec013e7f 2677 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2678
2679 return 0;
2680}
2681
6455c870 2682static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2683{
9f25d007 2684 struct drm_info_node *node = m->private;
371db66a
PZ
2685 struct drm_device *dev = node->minor->dev;
2686 struct drm_i915_private *dev_priv = dev->dev_private;
2687
6455c870 2688 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2689 seq_puts(m, "not supported\n");
2690 return 0;
2691 }
2692
86c4ec0d 2693 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2694 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2695 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2696#ifdef CONFIG_PM
a6aaec8b
DL
2697 seq_printf(m, "Usage count: %d\n",
2698 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2699#else
2700 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2701#endif
371db66a 2702
ec013e7f
JB
2703 return 0;
2704}
2705
1da51581
ID
2706static int i915_power_domain_info(struct seq_file *m, void *unused)
2707{
9f25d007 2708 struct drm_info_node *node = m->private;
1da51581
ID
2709 struct drm_device *dev = node->minor->dev;
2710 struct drm_i915_private *dev_priv = dev->dev_private;
2711 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2712 int i;
2713
2714 mutex_lock(&power_domains->lock);
2715
2716 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2717 for (i = 0; i < power_domains->power_well_count; i++) {
2718 struct i915_power_well *power_well;
2719 enum intel_display_power_domain power_domain;
2720
2721 power_well = &power_domains->power_wells[i];
2722 seq_printf(m, "%-25s %d\n", power_well->name,
2723 power_well->count);
2724
2725 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2726 power_domain++) {
2727 if (!(BIT(power_domain) & power_well->domains))
2728 continue;
2729
2730 seq_printf(m, " %-23s %d\n",
9895ad03 2731 intel_display_power_domain_str(power_domain),
1da51581
ID
2732 power_domains->domain_use_count[power_domain]);
2733 }
2734 }
2735
2736 mutex_unlock(&power_domains->lock);
2737
2738 return 0;
2739}
2740
b7cec66d
DL
2741static int i915_dmc_info(struct seq_file *m, void *unused)
2742{
2743 struct drm_info_node *node = m->private;
2744 struct drm_device *dev = node->minor->dev;
2745 struct drm_i915_private *dev_priv = dev->dev_private;
2746 struct intel_csr *csr;
2747
2748 if (!HAS_CSR(dev)) {
2749 seq_puts(m, "not supported\n");
2750 return 0;
2751 }
2752
2753 csr = &dev_priv->csr;
2754
6fb403de
MK
2755 intel_runtime_pm_get(dev_priv);
2756
b7cec66d
DL
2757 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2758 seq_printf(m, "path: %s\n", csr->fw_path);
2759
2760 if (!csr->dmc_payload)
6fb403de 2761 goto out;
b7cec66d
DL
2762
2763 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2764 CSR_VERSION_MINOR(csr->version));
2765
8337206d
DL
2766 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2767 seq_printf(m, "DC3 -> DC5 count: %d\n",
2768 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2769 seq_printf(m, "DC5 -> DC6 count: %d\n",
2770 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2771 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2772 seq_printf(m, "DC3 -> DC5 count: %d\n",
2773 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2774 }
2775
6fb403de
MK
2776out:
2777 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2778 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2779 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2780
8337206d
DL
2781 intel_runtime_pm_put(dev_priv);
2782
b7cec66d
DL
2783 return 0;
2784}
2785
53f5e3ca
JB
2786static void intel_seq_print_mode(struct seq_file *m, int tabs,
2787 struct drm_display_mode *mode)
2788{
2789 int i;
2790
2791 for (i = 0; i < tabs; i++)
2792 seq_putc(m, '\t');
2793
2794 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2795 mode->base.id, mode->name,
2796 mode->vrefresh, mode->clock,
2797 mode->hdisplay, mode->hsync_start,
2798 mode->hsync_end, mode->htotal,
2799 mode->vdisplay, mode->vsync_start,
2800 mode->vsync_end, mode->vtotal,
2801 mode->type, mode->flags);
2802}
2803
2804static void intel_encoder_info(struct seq_file *m,
2805 struct intel_crtc *intel_crtc,
2806 struct intel_encoder *intel_encoder)
2807{
9f25d007 2808 struct drm_info_node *node = m->private;
53f5e3ca
JB
2809 struct drm_device *dev = node->minor->dev;
2810 struct drm_crtc *crtc = &intel_crtc->base;
2811 struct intel_connector *intel_connector;
2812 struct drm_encoder *encoder;
2813
2814 encoder = &intel_encoder->base;
2815 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2816 encoder->base.id, encoder->name);
53f5e3ca
JB
2817 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2818 struct drm_connector *connector = &intel_connector->base;
2819 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2820 connector->base.id,
c23cc417 2821 connector->name,
53f5e3ca
JB
2822 drm_get_connector_status_name(connector->status));
2823 if (connector->status == connector_status_connected) {
2824 struct drm_display_mode *mode = &crtc->mode;
2825 seq_printf(m, ", mode:\n");
2826 intel_seq_print_mode(m, 2, mode);
2827 } else {
2828 seq_putc(m, '\n');
2829 }
2830 }
2831}
2832
2833static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2834{
9f25d007 2835 struct drm_info_node *node = m->private;
53f5e3ca
JB
2836 struct drm_device *dev = node->minor->dev;
2837 struct drm_crtc *crtc = &intel_crtc->base;
2838 struct intel_encoder *intel_encoder;
23a48d53
ML
2839 struct drm_plane_state *plane_state = crtc->primary->state;
2840 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2841
23a48d53 2842 if (fb)
5aa8a937 2843 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2844 fb->base.id, plane_state->src_x >> 16,
2845 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2846 else
2847 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2848 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2849 intel_encoder_info(m, intel_crtc, intel_encoder);
2850}
2851
2852static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2853{
2854 struct drm_display_mode *mode = panel->fixed_mode;
2855
2856 seq_printf(m, "\tfixed mode:\n");
2857 intel_seq_print_mode(m, 2, mode);
2858}
2859
2860static void intel_dp_info(struct seq_file *m,
2861 struct intel_connector *intel_connector)
2862{
2863 struct intel_encoder *intel_encoder = intel_connector->encoder;
2864 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2865
2866 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2867 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2868 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2869 intel_panel_info(m, &intel_connector->panel);
2870}
2871
3d52ccf5
LY
2872static void intel_dp_mst_info(struct seq_file *m,
2873 struct intel_connector *intel_connector)
2874{
2875 struct intel_encoder *intel_encoder = intel_connector->encoder;
2876 struct intel_dp_mst_encoder *intel_mst =
2877 enc_to_mst(&intel_encoder->base);
2878 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2879 struct intel_dp *intel_dp = &intel_dig_port->dp;
2880 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2881 intel_connector->port);
2882
2883 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2884}
2885
53f5e3ca
JB
2886static void intel_hdmi_info(struct seq_file *m,
2887 struct intel_connector *intel_connector)
2888{
2889 struct intel_encoder *intel_encoder = intel_connector->encoder;
2890 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2891
742f491d 2892 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2893}
2894
2895static void intel_lvds_info(struct seq_file *m,
2896 struct intel_connector *intel_connector)
2897{
2898 intel_panel_info(m, &intel_connector->panel);
2899}
2900
2901static void intel_connector_info(struct seq_file *m,
2902 struct drm_connector *connector)
2903{
2904 struct intel_connector *intel_connector = to_intel_connector(connector);
2905 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2906 struct drm_display_mode *mode;
53f5e3ca
JB
2907
2908 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2909 connector->base.id, connector->name,
53f5e3ca
JB
2910 drm_get_connector_status_name(connector->status));
2911 if (connector->status == connector_status_connected) {
2912 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2913 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2914 connector->display_info.width_mm,
2915 connector->display_info.height_mm);
2916 seq_printf(m, "\tsubpixel order: %s\n",
2917 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2918 seq_printf(m, "\tCEA rev: %d\n",
2919 connector->display_info.cea_rev);
2920 }
36cd7444
DA
2921 if (intel_encoder) {
2922 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2923 intel_encoder->type == INTEL_OUTPUT_EDP)
2924 intel_dp_info(m, intel_connector);
2925 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2926 intel_hdmi_info(m, intel_connector);
2927 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2928 intel_lvds_info(m, intel_connector);
3d52ccf5
LY
2929 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2930 intel_dp_mst_info(m, intel_connector);
36cd7444 2931 }
53f5e3ca 2932
f103fc7d
JB
2933 seq_printf(m, "\tmodes:\n");
2934 list_for_each_entry(mode, &connector->modes, head)
2935 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2936}
2937
065f2ec2
CW
2938static bool cursor_active(struct drm_device *dev, int pipe)
2939{
2940 struct drm_i915_private *dev_priv = dev->dev_private;
2941 u32 state;
2942
2943 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2944 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2945 else
5efb3e28 2946 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2947
2948 return state;
2949}
2950
2951static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2952{
2953 struct drm_i915_private *dev_priv = dev->dev_private;
2954 u32 pos;
2955
5efb3e28 2956 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2957
2958 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2959 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2960 *x = -*x;
2961
2962 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2963 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2964 *y = -*y;
2965
2966 return cursor_active(dev, pipe);
2967}
2968
3abc4e09
RF
2969static const char *plane_type(enum drm_plane_type type)
2970{
2971 switch (type) {
2972 case DRM_PLANE_TYPE_OVERLAY:
2973 return "OVL";
2974 case DRM_PLANE_TYPE_PRIMARY:
2975 return "PRI";
2976 case DRM_PLANE_TYPE_CURSOR:
2977 return "CUR";
2978 /*
2979 * Deliberately omitting default: to generate compiler warnings
2980 * when a new drm_plane_type gets added.
2981 */
2982 }
2983
2984 return "unknown";
2985}
2986
2987static const char *plane_rotation(unsigned int rotation)
2988{
2989 static char buf[48];
2990 /*
2991 * According to doc only one DRM_ROTATE_ is allowed but this
2992 * will print them all to visualize if the values are misused
2993 */
2994 snprintf(buf, sizeof(buf),
2995 "%s%s%s%s%s%s(0x%08x)",
2996 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2997 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
2998 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
2999 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3000 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3001 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3002 rotation);
3003
3004 return buf;
3005}
3006
3007static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3008{
3009 struct drm_info_node *node = m->private;
3010 struct drm_device *dev = node->minor->dev;
3011 struct intel_plane *intel_plane;
3012
3013 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3014 struct drm_plane_state *state;
3015 struct drm_plane *plane = &intel_plane->base;
3016
3017 if (!plane->state) {
3018 seq_puts(m, "plane->state is NULL!\n");
3019 continue;
3020 }
3021
3022 state = plane->state;
3023
3024 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3025 plane->base.id,
3026 plane_type(intel_plane->base.type),
3027 state->crtc_x, state->crtc_y,
3028 state->crtc_w, state->crtc_h,
3029 (state->src_x >> 16),
3030 ((state->src_x & 0xffff) * 15625) >> 10,
3031 (state->src_y >> 16),
3032 ((state->src_y & 0xffff) * 15625) >> 10,
3033 (state->src_w >> 16),
3034 ((state->src_w & 0xffff) * 15625) >> 10,
3035 (state->src_h >> 16),
3036 ((state->src_h & 0xffff) * 15625) >> 10,
3037 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3038 plane_rotation(state->rotation));
3039 }
3040}
3041
3042static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3043{
3044 struct intel_crtc_state *pipe_config;
3045 int num_scalers = intel_crtc->num_scalers;
3046 int i;
3047
3048 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3049
3050 /* Not all platformas have a scaler */
3051 if (num_scalers) {
3052 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3053 num_scalers,
3054 pipe_config->scaler_state.scaler_users,
3055 pipe_config->scaler_state.scaler_id);
3056
3057 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3058 struct intel_scaler *sc =
3059 &pipe_config->scaler_state.scalers[i];
3060
3061 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3062 i, yesno(sc->in_use), sc->mode);
3063 }
3064 seq_puts(m, "\n");
3065 } else {
3066 seq_puts(m, "\tNo scalers available on this platform\n");
3067 }
3068}
3069
53f5e3ca
JB
3070static int i915_display_info(struct seq_file *m, void *unused)
3071{
9f25d007 3072 struct drm_info_node *node = m->private;
53f5e3ca 3073 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3074 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3075 struct intel_crtc *crtc;
53f5e3ca
JB
3076 struct drm_connector *connector;
3077
b0e5ddf3 3078 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3079 drm_modeset_lock_all(dev);
3080 seq_printf(m, "CRTC info\n");
3081 seq_printf(m, "---------\n");
d3fcc808 3082 for_each_intel_crtc(dev, crtc) {
065f2ec2 3083 bool active;
f77076c9 3084 struct intel_crtc_state *pipe_config;
065f2ec2 3085 int x, y;
53f5e3ca 3086
f77076c9
ML
3087 pipe_config = to_intel_crtc_state(crtc->base.state);
3088
3abc4e09 3089 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3090 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3091 yesno(pipe_config->base.active),
3abc4e09
RF
3092 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3093 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3094
f77076c9 3095 if (pipe_config->base.active) {
065f2ec2
CW
3096 intel_crtc_info(m, crtc);
3097
a23dc658 3098 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3099 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3100 yesno(crtc->cursor_base),
3dd512fb
MR
3101 x, y, crtc->base.cursor->state->crtc_w,
3102 crtc->base.cursor->state->crtc_h,
57127efa 3103 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3104 intel_scaler_info(m, crtc);
3105 intel_plane_info(m, crtc);
a23dc658 3106 }
cace841c
DV
3107
3108 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3109 yesno(!crtc->cpu_fifo_underrun_disabled),
3110 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3111 }
3112
3113 seq_printf(m, "\n");
3114 seq_printf(m, "Connector info\n");
3115 seq_printf(m, "--------------\n");
3116 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3117 intel_connector_info(m, connector);
3118 }
3119 drm_modeset_unlock_all(dev);
b0e5ddf3 3120 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3121
3122 return 0;
3123}
3124
e04934cf
BW
3125static int i915_semaphore_status(struct seq_file *m, void *unused)
3126{
3127 struct drm_info_node *node = (struct drm_info_node *) m->private;
3128 struct drm_device *dev = node->minor->dev;
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 struct intel_engine_cs *ring;
3131 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3132 int i, j, ret;
3133
3134 if (!i915_semaphore_is_enabled(dev)) {
3135 seq_puts(m, "Semaphores are disabled\n");
3136 return 0;
3137 }
3138
3139 ret = mutex_lock_interruptible(&dev->struct_mutex);
3140 if (ret)
3141 return ret;
03872064 3142 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3143
3144 if (IS_BROADWELL(dev)) {
3145 struct page *page;
3146 uint64_t *seqno;
3147
3148 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3149
3150 seqno = (uint64_t *)kmap_atomic(page);
3151 for_each_ring(ring, dev_priv, i) {
3152 uint64_t offset;
3153
3154 seq_printf(m, "%s\n", ring->name);
3155
3156 seq_puts(m, " Last signal:");
3157 for (j = 0; j < num_rings; j++) {
3158 offset = i * I915_NUM_RINGS + j;
3159 seq_printf(m, "0x%08llx (0x%02llx) ",
3160 seqno[offset], offset * 8);
3161 }
3162 seq_putc(m, '\n');
3163
3164 seq_puts(m, " Last wait: ");
3165 for (j = 0; j < num_rings; j++) {
3166 offset = i + (j * I915_NUM_RINGS);
3167 seq_printf(m, "0x%08llx (0x%02llx) ",
3168 seqno[offset], offset * 8);
3169 }
3170 seq_putc(m, '\n');
3171
3172 }
3173 kunmap_atomic(seqno);
3174 } else {
3175 seq_puts(m, " Last signal:");
3176 for_each_ring(ring, dev_priv, i)
3177 for (j = 0; j < num_rings; j++)
3178 seq_printf(m, "0x%08x\n",
3179 I915_READ(ring->semaphore.mbox.signal[j]));
3180 seq_putc(m, '\n');
3181 }
3182
3183 seq_puts(m, "\nSync seqno:\n");
3184 for_each_ring(ring, dev_priv, i) {
3185 for (j = 0; j < num_rings; j++) {
3186 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3187 }
3188 seq_putc(m, '\n');
3189 }
3190 seq_putc(m, '\n');
3191
03872064 3192 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3193 mutex_unlock(&dev->struct_mutex);
3194 return 0;
3195}
3196
728e29d7
DV
3197static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3198{
3199 struct drm_info_node *node = (struct drm_info_node *) m->private;
3200 struct drm_device *dev = node->minor->dev;
3201 struct drm_i915_private *dev_priv = dev->dev_private;
3202 int i;
3203
3204 drm_modeset_lock_all(dev);
3205 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3206 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3207
3208 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 3209 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 3210 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 3211 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3212 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3213 seq_printf(m, " dpll_md: 0x%08x\n",
3214 pll->config.hw_state.dpll_md);
3215 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3216 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3217 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3218 }
3219 drm_modeset_unlock_all(dev);
3220
3221 return 0;
3222}
3223
1ed1ef9d 3224static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3225{
3226 int i;
3227 int ret;
33136b06 3228 struct intel_engine_cs *ring;
888b5995
AS
3229 struct drm_info_node *node = (struct drm_info_node *) m->private;
3230 struct drm_device *dev = node->minor->dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3232 struct i915_workarounds *workarounds = &dev_priv->workarounds;
888b5995 3233
888b5995
AS
3234 ret = mutex_lock_interruptible(&dev->struct_mutex);
3235 if (ret)
3236 return ret;
3237
3238 intel_runtime_pm_get(dev_priv);
3239
33136b06
AS
3240 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3241 for_each_ring(ring, dev_priv, i)
3242 seq_printf(m, "HW whitelist count for %s: %d\n",
3243 ring->name, workarounds->hw_whitelist_count[i]);
3244 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3245 i915_reg_t addr;
3246 u32 mask, value, read;
2fa60f6d 3247 bool ok;
888b5995 3248
33136b06
AS
3249 addr = workarounds->reg[i].addr;
3250 mask = workarounds->reg[i].mask;
3251 value = workarounds->reg[i].value;
2fa60f6d
MK
3252 read = I915_READ(addr);
3253 ok = (value & mask) == (read & mask);
3254 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3255 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3256 }
3257
3258 intel_runtime_pm_put(dev_priv);
3259 mutex_unlock(&dev->struct_mutex);
3260
3261 return 0;
3262}
3263
c5511e44
DL
3264static int i915_ddb_info(struct seq_file *m, void *unused)
3265{
3266 struct drm_info_node *node = m->private;
3267 struct drm_device *dev = node->minor->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct skl_ddb_allocation *ddb;
3270 struct skl_ddb_entry *entry;
3271 enum pipe pipe;
3272 int plane;
3273
2fcffe19
DL
3274 if (INTEL_INFO(dev)->gen < 9)
3275 return 0;
3276
c5511e44
DL
3277 drm_modeset_lock_all(dev);
3278
3279 ddb = &dev_priv->wm.skl_hw.ddb;
3280
3281 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3282
3283 for_each_pipe(dev_priv, pipe) {
3284 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3285
dd740780 3286 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3287 entry = &ddb->plane[pipe][plane];
3288 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3289 entry->start, entry->end,
3290 skl_ddb_entry_size(entry));
3291 }
3292
4969d33e 3293 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3294 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3295 entry->end, skl_ddb_entry_size(entry));
3296 }
3297
3298 drm_modeset_unlock_all(dev);
3299
3300 return 0;
3301}
3302
a54746e3
VK
3303static void drrs_status_per_crtc(struct seq_file *m,
3304 struct drm_device *dev, struct intel_crtc *intel_crtc)
3305{
3306 struct intel_encoder *intel_encoder;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
3308 struct i915_drrs *drrs = &dev_priv->drrs;
3309 int vrefresh = 0;
3310
3311 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3312 /* Encoder connected on this CRTC */
3313 switch (intel_encoder->type) {
3314 case INTEL_OUTPUT_EDP:
3315 seq_puts(m, "eDP:\n");
3316 break;
3317 case INTEL_OUTPUT_DSI:
3318 seq_puts(m, "DSI:\n");
3319 break;
3320 case INTEL_OUTPUT_HDMI:
3321 seq_puts(m, "HDMI:\n");
3322 break;
3323 case INTEL_OUTPUT_DISPLAYPORT:
3324 seq_puts(m, "DP:\n");
3325 break;
3326 default:
3327 seq_printf(m, "Other encoder (id=%d).\n",
3328 intel_encoder->type);
3329 return;
3330 }
3331 }
3332
3333 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3334 seq_puts(m, "\tVBT: DRRS_type: Static");
3335 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3336 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3337 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3338 seq_puts(m, "\tVBT: DRRS_type: None");
3339 else
3340 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3341
3342 seq_puts(m, "\n\n");
3343
f77076c9 3344 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3345 struct intel_panel *panel;
3346
3347 mutex_lock(&drrs->mutex);
3348 /* DRRS Supported */
3349 seq_puts(m, "\tDRRS Supported: Yes\n");
3350
3351 /* disable_drrs() will make drrs->dp NULL */
3352 if (!drrs->dp) {
3353 seq_puts(m, "Idleness DRRS: Disabled");
3354 mutex_unlock(&drrs->mutex);
3355 return;
3356 }
3357
3358 panel = &drrs->dp->attached_connector->panel;
3359 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3360 drrs->busy_frontbuffer_bits);
3361
3362 seq_puts(m, "\n\t\t");
3363 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3364 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3365 vrefresh = panel->fixed_mode->vrefresh;
3366 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3367 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3368 vrefresh = panel->downclock_mode->vrefresh;
3369 } else {
3370 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3371 drrs->refresh_rate_type);
3372 mutex_unlock(&drrs->mutex);
3373 return;
3374 }
3375 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3376
3377 seq_puts(m, "\n\t\t");
3378 mutex_unlock(&drrs->mutex);
3379 } else {
3380 /* DRRS not supported. Print the VBT parameter*/
3381 seq_puts(m, "\tDRRS Supported : No");
3382 }
3383 seq_puts(m, "\n");
3384}
3385
3386static int i915_drrs_status(struct seq_file *m, void *unused)
3387{
3388 struct drm_info_node *node = m->private;
3389 struct drm_device *dev = node->minor->dev;
3390 struct intel_crtc *intel_crtc;
3391 int active_crtc_cnt = 0;
3392
3393 for_each_intel_crtc(dev, intel_crtc) {
3394 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3395
f77076c9 3396 if (intel_crtc->base.state->active) {
a54746e3
VK
3397 active_crtc_cnt++;
3398 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3399
3400 drrs_status_per_crtc(m, dev, intel_crtc);
3401 }
3402
3403 drm_modeset_unlock(&intel_crtc->base.mutex);
3404 }
3405
3406 if (!active_crtc_cnt)
3407 seq_puts(m, "No active crtc found\n");
3408
3409 return 0;
3410}
3411
07144428
DL
3412struct pipe_crc_info {
3413 const char *name;
3414 struct drm_device *dev;
3415 enum pipe pipe;
3416};
3417
11bed958
DA
3418static int i915_dp_mst_info(struct seq_file *m, void *unused)
3419{
3420 struct drm_info_node *node = (struct drm_info_node *) m->private;
3421 struct drm_device *dev = node->minor->dev;
3422 struct drm_encoder *encoder;
3423 struct intel_encoder *intel_encoder;
3424 struct intel_digital_port *intel_dig_port;
3425 drm_modeset_lock_all(dev);
3426 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3427 intel_encoder = to_intel_encoder(encoder);
3428 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3429 continue;
3430 intel_dig_port = enc_to_dig_port(encoder);
3431 if (!intel_dig_port->dp.can_mst)
3432 continue;
3433
3434 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3435 }
3436 drm_modeset_unlock_all(dev);
3437 return 0;
3438}
3439
07144428
DL
3440static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3441{
be5c7a90
DL
3442 struct pipe_crc_info *info = inode->i_private;
3443 struct drm_i915_private *dev_priv = info->dev->dev_private;
3444 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3445
7eb1c496
DV
3446 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3447 return -ENODEV;
3448
d538bbdf
DL
3449 spin_lock_irq(&pipe_crc->lock);
3450
3451 if (pipe_crc->opened) {
3452 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3453 return -EBUSY; /* already open */
3454 }
3455
d538bbdf 3456 pipe_crc->opened = true;
07144428
DL
3457 filep->private_data = inode->i_private;
3458
d538bbdf
DL
3459 spin_unlock_irq(&pipe_crc->lock);
3460
07144428
DL
3461 return 0;
3462}
3463
3464static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3465{
be5c7a90
DL
3466 struct pipe_crc_info *info = inode->i_private;
3467 struct drm_i915_private *dev_priv = info->dev->dev_private;
3468 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3469
d538bbdf
DL
3470 spin_lock_irq(&pipe_crc->lock);
3471 pipe_crc->opened = false;
3472 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3473
07144428
DL
3474 return 0;
3475}
3476
3477/* (6 fields, 8 chars each, space separated (5) + '\n') */
3478#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3479/* account for \'0' */
3480#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3481
3482static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3483{
d538bbdf
DL
3484 assert_spin_locked(&pipe_crc->lock);
3485 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3486 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3487}
3488
3489static ssize_t
3490i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3491 loff_t *pos)
3492{
3493 struct pipe_crc_info *info = filep->private_data;
3494 struct drm_device *dev = info->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3497 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3498 int n_entries;
07144428
DL
3499 ssize_t bytes_read;
3500
3501 /*
3502 * Don't allow user space to provide buffers not big enough to hold
3503 * a line of data.
3504 */
3505 if (count < PIPE_CRC_LINE_LEN)
3506 return -EINVAL;
3507
3508 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3509 return 0;
07144428
DL
3510
3511 /* nothing to read */
d538bbdf 3512 spin_lock_irq(&pipe_crc->lock);
07144428 3513 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3514 int ret;
3515
3516 if (filep->f_flags & O_NONBLOCK) {
3517 spin_unlock_irq(&pipe_crc->lock);
07144428 3518 return -EAGAIN;
d538bbdf 3519 }
07144428 3520
d538bbdf
DL
3521 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3522 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3523 if (ret) {
3524 spin_unlock_irq(&pipe_crc->lock);
3525 return ret;
3526 }
8bf1e9f1
SH
3527 }
3528
07144428 3529 /* We now have one or more entries to read */
9ad6d99f 3530 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3531
07144428 3532 bytes_read = 0;
9ad6d99f
VS
3533 while (n_entries > 0) {
3534 struct intel_pipe_crc_entry *entry =
3535 &pipe_crc->entries[pipe_crc->tail];
07144428 3536 int ret;
8bf1e9f1 3537
9ad6d99f
VS
3538 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3539 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3540 break;
3541
3542 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3543 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3544
07144428
DL
3545 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3546 "%8u %8x %8x %8x %8x %8x\n",
3547 entry->frame, entry->crc[0],
3548 entry->crc[1], entry->crc[2],
3549 entry->crc[3], entry->crc[4]);
3550
9ad6d99f
VS
3551 spin_unlock_irq(&pipe_crc->lock);
3552
3553 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3554 if (ret == PIPE_CRC_LINE_LEN)
3555 return -EFAULT;
b2c88f5b 3556
9ad6d99f
VS
3557 user_buf += PIPE_CRC_LINE_LEN;
3558 n_entries--;
3559
3560 spin_lock_irq(&pipe_crc->lock);
3561 }
8bf1e9f1 3562
d538bbdf
DL
3563 spin_unlock_irq(&pipe_crc->lock);
3564
07144428
DL
3565 return bytes_read;
3566}
3567
3568static const struct file_operations i915_pipe_crc_fops = {
3569 .owner = THIS_MODULE,
3570 .open = i915_pipe_crc_open,
3571 .read = i915_pipe_crc_read,
3572 .release = i915_pipe_crc_release,
3573};
3574
3575static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3576 {
3577 .name = "i915_pipe_A_crc",
3578 .pipe = PIPE_A,
3579 },
3580 {
3581 .name = "i915_pipe_B_crc",
3582 .pipe = PIPE_B,
3583 },
3584 {
3585 .name = "i915_pipe_C_crc",
3586 .pipe = PIPE_C,
3587 },
3588};
3589
3590static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3591 enum pipe pipe)
3592{
3593 struct drm_device *dev = minor->dev;
3594 struct dentry *ent;
3595 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3596
3597 info->dev = dev;
3598 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3599 &i915_pipe_crc_fops);
f3c5fe97
WY
3600 if (!ent)
3601 return -ENOMEM;
07144428
DL
3602
3603 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3604}
3605
e8dfcf78 3606static const char * const pipe_crc_sources[] = {
926321d5
DV
3607 "none",
3608 "plane1",
3609 "plane2",
3610 "pf",
5b3a856b 3611 "pipe",
3d099a05
DV
3612 "TV",
3613 "DP-B",
3614 "DP-C",
3615 "DP-D",
46a19188 3616 "auto",
926321d5
DV
3617};
3618
3619static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3620{
3621 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3622 return pipe_crc_sources[source];
3623}
3624
bd9db02f 3625static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3626{
3627 struct drm_device *dev = m->private;
3628 struct drm_i915_private *dev_priv = dev->dev_private;
3629 int i;
3630
3631 for (i = 0; i < I915_MAX_PIPES; i++)
3632 seq_printf(m, "%c %s\n", pipe_name(i),
3633 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3634
3635 return 0;
3636}
3637
bd9db02f 3638static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3639{
3640 struct drm_device *dev = inode->i_private;
3641
bd9db02f 3642 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3643}
3644
46a19188 3645static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3646 uint32_t *val)
3647{
46a19188
DV
3648 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3649 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3650
3651 switch (*source) {
52f843f6
DV
3652 case INTEL_PIPE_CRC_SOURCE_PIPE:
3653 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3654 break;
3655 case INTEL_PIPE_CRC_SOURCE_NONE:
3656 *val = 0;
3657 break;
3658 default:
3659 return -EINVAL;
3660 }
3661
3662 return 0;
3663}
3664
46a19188
DV
3665static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3666 enum intel_pipe_crc_source *source)
3667{
3668 struct intel_encoder *encoder;
3669 struct intel_crtc *crtc;
26756809 3670 struct intel_digital_port *dig_port;
46a19188
DV
3671 int ret = 0;
3672
3673 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3674
6e9f798d 3675 drm_modeset_lock_all(dev);
b2784e15 3676 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3677 if (!encoder->base.crtc)
3678 continue;
3679
3680 crtc = to_intel_crtc(encoder->base.crtc);
3681
3682 if (crtc->pipe != pipe)
3683 continue;
3684
3685 switch (encoder->type) {
3686 case INTEL_OUTPUT_TVOUT:
3687 *source = INTEL_PIPE_CRC_SOURCE_TV;
3688 break;
3689 case INTEL_OUTPUT_DISPLAYPORT:
3690 case INTEL_OUTPUT_EDP:
26756809
DV
3691 dig_port = enc_to_dig_port(&encoder->base);
3692 switch (dig_port->port) {
3693 case PORT_B:
3694 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3695 break;
3696 case PORT_C:
3697 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3698 break;
3699 case PORT_D:
3700 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3701 break;
3702 default:
3703 WARN(1, "nonexisting DP port %c\n",
3704 port_name(dig_port->port));
3705 break;
3706 }
46a19188 3707 break;
6847d71b
PZ
3708 default:
3709 break;
46a19188
DV
3710 }
3711 }
6e9f798d 3712 drm_modeset_unlock_all(dev);
46a19188
DV
3713
3714 return ret;
3715}
3716
3717static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3718 enum pipe pipe,
3719 enum intel_pipe_crc_source *source,
7ac0129b
DV
3720 uint32_t *val)
3721{
8d2f24ca
DV
3722 struct drm_i915_private *dev_priv = dev->dev_private;
3723 bool need_stable_symbols = false;
3724
46a19188
DV
3725 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3726 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3727 if (ret)
3728 return ret;
3729 }
3730
3731 switch (*source) {
7ac0129b
DV
3732 case INTEL_PIPE_CRC_SOURCE_PIPE:
3733 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3734 break;
3735 case INTEL_PIPE_CRC_SOURCE_DP_B:
3736 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3737 need_stable_symbols = true;
7ac0129b
DV
3738 break;
3739 case INTEL_PIPE_CRC_SOURCE_DP_C:
3740 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3741 need_stable_symbols = true;
7ac0129b 3742 break;
2be57922
VS
3743 case INTEL_PIPE_CRC_SOURCE_DP_D:
3744 if (!IS_CHERRYVIEW(dev))
3745 return -EINVAL;
3746 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3747 need_stable_symbols = true;
3748 break;
7ac0129b
DV
3749 case INTEL_PIPE_CRC_SOURCE_NONE:
3750 *val = 0;
3751 break;
3752 default:
3753 return -EINVAL;
3754 }
3755
8d2f24ca
DV
3756 /*
3757 * When the pipe CRC tap point is after the transcoders we need
3758 * to tweak symbol-level features to produce a deterministic series of
3759 * symbols for a given frame. We need to reset those features only once
3760 * a frame (instead of every nth symbol):
3761 * - DC-balance: used to ensure a better clock recovery from the data
3762 * link (SDVO)
3763 * - DisplayPort scrambling: used for EMI reduction
3764 */
3765 if (need_stable_symbols) {
3766 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3767
8d2f24ca 3768 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3769 switch (pipe) {
3770 case PIPE_A:
8d2f24ca 3771 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3772 break;
3773 case PIPE_B:
8d2f24ca 3774 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3775 break;
3776 case PIPE_C:
3777 tmp |= PIPE_C_SCRAMBLE_RESET;
3778 break;
3779 default:
3780 return -EINVAL;
3781 }
8d2f24ca
DV
3782 I915_WRITE(PORT_DFT2_G4X, tmp);
3783 }
3784
7ac0129b
DV
3785 return 0;
3786}
3787
4b79ebf7 3788static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3789 enum pipe pipe,
3790 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3791 uint32_t *val)
3792{
84093603
DV
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 bool need_stable_symbols = false;
3795
46a19188
DV
3796 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3797 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3798 if (ret)
3799 return ret;
3800 }
3801
3802 switch (*source) {
4b79ebf7
DV
3803 case INTEL_PIPE_CRC_SOURCE_PIPE:
3804 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3805 break;
3806 case INTEL_PIPE_CRC_SOURCE_TV:
3807 if (!SUPPORTS_TV(dev))
3808 return -EINVAL;
3809 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3810 break;
3811 case INTEL_PIPE_CRC_SOURCE_DP_B:
3812 if (!IS_G4X(dev))
3813 return -EINVAL;
3814 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3815 need_stable_symbols = true;
4b79ebf7
DV
3816 break;
3817 case INTEL_PIPE_CRC_SOURCE_DP_C:
3818 if (!IS_G4X(dev))
3819 return -EINVAL;
3820 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3821 need_stable_symbols = true;
4b79ebf7
DV
3822 break;
3823 case INTEL_PIPE_CRC_SOURCE_DP_D:
3824 if (!IS_G4X(dev))
3825 return -EINVAL;
3826 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3827 need_stable_symbols = true;
4b79ebf7
DV
3828 break;
3829 case INTEL_PIPE_CRC_SOURCE_NONE:
3830 *val = 0;
3831 break;
3832 default:
3833 return -EINVAL;
3834 }
3835
84093603
DV
3836 /*
3837 * When the pipe CRC tap point is after the transcoders we need
3838 * to tweak symbol-level features to produce a deterministic series of
3839 * symbols for a given frame. We need to reset those features only once
3840 * a frame (instead of every nth symbol):
3841 * - DC-balance: used to ensure a better clock recovery from the data
3842 * link (SDVO)
3843 * - DisplayPort scrambling: used for EMI reduction
3844 */
3845 if (need_stable_symbols) {
3846 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3847
3848 WARN_ON(!IS_G4X(dev));
3849
3850 I915_WRITE(PORT_DFT_I9XX,
3851 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3852
3853 if (pipe == PIPE_A)
3854 tmp |= PIPE_A_SCRAMBLE_RESET;
3855 else
3856 tmp |= PIPE_B_SCRAMBLE_RESET;
3857
3858 I915_WRITE(PORT_DFT2_G4X, tmp);
3859 }
3860
4b79ebf7
DV
3861 return 0;
3862}
3863
8d2f24ca
DV
3864static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3865 enum pipe pipe)
3866{
3867 struct drm_i915_private *dev_priv = dev->dev_private;
3868 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3869
eb736679
VS
3870 switch (pipe) {
3871 case PIPE_A:
8d2f24ca 3872 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3873 break;
3874 case PIPE_B:
8d2f24ca 3875 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3876 break;
3877 case PIPE_C:
3878 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3879 break;
3880 default:
3881 return;
3882 }
8d2f24ca
DV
3883 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3884 tmp &= ~DC_BALANCE_RESET_VLV;
3885 I915_WRITE(PORT_DFT2_G4X, tmp);
3886
3887}
3888
84093603
DV
3889static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3890 enum pipe pipe)
3891{
3892 struct drm_i915_private *dev_priv = dev->dev_private;
3893 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3894
3895 if (pipe == PIPE_A)
3896 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3897 else
3898 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3899 I915_WRITE(PORT_DFT2_G4X, tmp);
3900
3901 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3902 I915_WRITE(PORT_DFT_I9XX,
3903 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3904 }
3905}
3906
46a19188 3907static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3908 uint32_t *val)
3909{
46a19188
DV
3910 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3911 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3912
3913 switch (*source) {
5b3a856b
DV
3914 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3915 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3916 break;
3917 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3918 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3919 break;
5b3a856b
DV
3920 case INTEL_PIPE_CRC_SOURCE_PIPE:
3921 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3922 break;
3d099a05 3923 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3924 *val = 0;
3925 break;
3d099a05
DV
3926 default:
3927 return -EINVAL;
5b3a856b
DV
3928 }
3929
3930 return 0;
3931}
3932
c4e2d043 3933static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3934{
3935 struct drm_i915_private *dev_priv = dev->dev_private;
3936 struct intel_crtc *crtc =
3937 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3938 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3939 struct drm_atomic_state *state;
3940 int ret = 0;
fabf6e51
DV
3941
3942 drm_modeset_lock_all(dev);
c4e2d043
ML
3943 state = drm_atomic_state_alloc(dev);
3944 if (!state) {
3945 ret = -ENOMEM;
3946 goto out;
fabf6e51 3947 }
fabf6e51 3948
c4e2d043
ML
3949 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3950 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3951 if (IS_ERR(pipe_config)) {
3952 ret = PTR_ERR(pipe_config);
3953 goto out;
3954 }
fabf6e51 3955
c4e2d043
ML
3956 pipe_config->pch_pfit.force_thru = enable;
3957 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3958 pipe_config->pch_pfit.enabled != enable)
3959 pipe_config->base.connectors_changed = true;
1b509259 3960
c4e2d043
ML
3961 ret = drm_atomic_commit(state);
3962out:
fabf6e51 3963 drm_modeset_unlock_all(dev);
c4e2d043
ML
3964 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3965 if (ret)
3966 drm_atomic_state_free(state);
fabf6e51
DV
3967}
3968
3969static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3970 enum pipe pipe,
3971 enum intel_pipe_crc_source *source,
5b3a856b
DV
3972 uint32_t *val)
3973{
46a19188
DV
3974 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3975 *source = INTEL_PIPE_CRC_SOURCE_PF;
3976
3977 switch (*source) {
5b3a856b
DV
3978 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3979 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3980 break;
3981 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3982 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3983 break;
3984 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3985 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3986 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3987
5b3a856b
DV
3988 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3989 break;
3d099a05 3990 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3991 *val = 0;
3992 break;
3d099a05
DV
3993 default:
3994 return -EINVAL;
5b3a856b
DV
3995 }
3996
3997 return 0;
3998}
3999
926321d5
DV
4000static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4001 enum intel_pipe_crc_source source)
4002{
4003 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4004 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4005 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4006 pipe));
432f3342 4007 u32 val = 0; /* shut up gcc */
5b3a856b 4008 int ret;
926321d5 4009
cc3da175
DL
4010 if (pipe_crc->source == source)
4011 return 0;
4012
ae676fcd
DL
4013 /* forbid changing the source without going back to 'none' */
4014 if (pipe_crc->source && source)
4015 return -EINVAL;
4016
9d8b0588
DV
4017 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
4018 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4019 return -EIO;
4020 }
4021
52f843f6 4022 if (IS_GEN2(dev))
46a19188 4023 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4024 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4025 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4026 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4027 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4028 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4029 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4030 else
fabf6e51 4031 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4032
4033 if (ret != 0)
4034 return ret;
4035
4b584369
DL
4036 /* none -> real source transition */
4037 if (source) {
4252fbc3
VS
4038 struct intel_pipe_crc_entry *entries;
4039
7cd6ccff
DL
4040 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4041 pipe_name(pipe), pipe_crc_source_name(source));
4042
3cf54b34
VS
4043 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4044 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
4045 GFP_KERNEL);
4046 if (!entries)
e5f75aca
DL
4047 return -ENOMEM;
4048
8c740dce
PZ
4049 /*
4050 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4051 * enabled and disabled dynamically based on package C states,
4052 * user space can't make reliable use of the CRCs, so let's just
4053 * completely disable it.
4054 */
4055 hsw_disable_ips(crtc);
4056
d538bbdf 4057 spin_lock_irq(&pipe_crc->lock);
64387b61 4058 kfree(pipe_crc->entries);
4252fbc3 4059 pipe_crc->entries = entries;
d538bbdf
DL
4060 pipe_crc->head = 0;
4061 pipe_crc->tail = 0;
4062 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4063 }
4064
cc3da175 4065 pipe_crc->source = source;
926321d5 4066
926321d5
DV
4067 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4068 POSTING_READ(PIPE_CRC_CTL(pipe));
4069
e5f75aca
DL
4070 /* real source -> none transition */
4071 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4072 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4073 struct intel_crtc *crtc =
4074 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4075
7cd6ccff
DL
4076 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4077 pipe_name(pipe));
4078
a33d7105 4079 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4080 if (crtc->base.state->active)
a33d7105
DV
4081 intel_wait_for_vblank(dev, pipe);
4082 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4083
d538bbdf
DL
4084 spin_lock_irq(&pipe_crc->lock);
4085 entries = pipe_crc->entries;
e5f75aca 4086 pipe_crc->entries = NULL;
9ad6d99f
VS
4087 pipe_crc->head = 0;
4088 pipe_crc->tail = 0;
d538bbdf
DL
4089 spin_unlock_irq(&pipe_crc->lock);
4090
4091 kfree(entries);
84093603
DV
4092
4093 if (IS_G4X(dev))
4094 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4095 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4096 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4097 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4098 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4099
4100 hsw_enable_ips(crtc);
e5f75aca
DL
4101 }
4102
926321d5
DV
4103 return 0;
4104}
4105
4106/*
4107 * Parse pipe CRC command strings:
b94dec87
DL
4108 * command: wsp* object wsp+ name wsp+ source wsp*
4109 * object: 'pipe'
4110 * name: (A | B | C)
926321d5
DV
4111 * source: (none | plane1 | plane2 | pf)
4112 * wsp: (#0x20 | #0x9 | #0xA)+
4113 *
4114 * eg.:
b94dec87
DL
4115 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4116 * "pipe A none" -> Stop CRC
926321d5 4117 */
bd9db02f 4118static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4119{
4120 int n_words = 0;
4121
4122 while (*buf) {
4123 char *end;
4124
4125 /* skip leading white space */
4126 buf = skip_spaces(buf);
4127 if (!*buf)
4128 break; /* end of buffer */
4129
4130 /* find end of word */
4131 for (end = buf; *end && !isspace(*end); end++)
4132 ;
4133
4134 if (n_words == max_words) {
4135 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4136 max_words);
4137 return -EINVAL; /* ran out of words[] before bytes */
4138 }
4139
4140 if (*end)
4141 *end++ = '\0';
4142 words[n_words++] = buf;
4143 buf = end;
4144 }
4145
4146 return n_words;
4147}
4148
b94dec87
DL
4149enum intel_pipe_crc_object {
4150 PIPE_CRC_OBJECT_PIPE,
4151};
4152
e8dfcf78 4153static const char * const pipe_crc_objects[] = {
b94dec87
DL
4154 "pipe",
4155};
4156
4157static int
bd9db02f 4158display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4159{
4160 int i;
4161
4162 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4163 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4164 *o = i;
b94dec87
DL
4165 return 0;
4166 }
4167
4168 return -EINVAL;
4169}
4170
bd9db02f 4171static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4172{
4173 const char name = buf[0];
4174
4175 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4176 return -EINVAL;
4177
4178 *pipe = name - 'A';
4179
4180 return 0;
4181}
4182
4183static int
bd9db02f 4184display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4185{
4186 int i;
4187
4188 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4189 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4190 *s = i;
926321d5
DV
4191 return 0;
4192 }
4193
4194 return -EINVAL;
4195}
4196
bd9db02f 4197static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4198{
b94dec87 4199#define N_WORDS 3
926321d5 4200 int n_words;
b94dec87 4201 char *words[N_WORDS];
926321d5 4202 enum pipe pipe;
b94dec87 4203 enum intel_pipe_crc_object object;
926321d5
DV
4204 enum intel_pipe_crc_source source;
4205
bd9db02f 4206 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4207 if (n_words != N_WORDS) {
4208 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4209 N_WORDS);
4210 return -EINVAL;
4211 }
4212
bd9db02f 4213 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4214 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4215 return -EINVAL;
4216 }
4217
bd9db02f 4218 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4219 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4220 return -EINVAL;
4221 }
4222
bd9db02f 4223 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4224 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4225 return -EINVAL;
4226 }
4227
4228 return pipe_crc_set_source(dev, pipe, source);
4229}
4230
bd9db02f
DL
4231static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4232 size_t len, loff_t *offp)
926321d5
DV
4233{
4234 struct seq_file *m = file->private_data;
4235 struct drm_device *dev = m->private;
4236 char *tmpbuf;
4237 int ret;
4238
4239 if (len == 0)
4240 return 0;
4241
4242 if (len > PAGE_SIZE - 1) {
4243 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4244 PAGE_SIZE);
4245 return -E2BIG;
4246 }
4247
4248 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4249 if (!tmpbuf)
4250 return -ENOMEM;
4251
4252 if (copy_from_user(tmpbuf, ubuf, len)) {
4253 ret = -EFAULT;
4254 goto out;
4255 }
4256 tmpbuf[len] = '\0';
4257
bd9db02f 4258 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4259
4260out:
4261 kfree(tmpbuf);
4262 if (ret < 0)
4263 return ret;
4264
4265 *offp += len;
4266 return len;
4267}
4268
bd9db02f 4269static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4270 .owner = THIS_MODULE,
bd9db02f 4271 .open = display_crc_ctl_open,
926321d5
DV
4272 .read = seq_read,
4273 .llseek = seq_lseek,
4274 .release = single_release,
bd9db02f 4275 .write = display_crc_ctl_write
926321d5
DV
4276};
4277
eb3394fa
TP
4278static ssize_t i915_displayport_test_active_write(struct file *file,
4279 const char __user *ubuf,
4280 size_t len, loff_t *offp)
4281{
4282 char *input_buffer;
4283 int status = 0;
eb3394fa
TP
4284 struct drm_device *dev;
4285 struct drm_connector *connector;
4286 struct list_head *connector_list;
4287 struct intel_dp *intel_dp;
4288 int val = 0;
4289
9aaffa34 4290 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4291
eb3394fa
TP
4292 connector_list = &dev->mode_config.connector_list;
4293
4294 if (len == 0)
4295 return 0;
4296
4297 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4298 if (!input_buffer)
4299 return -ENOMEM;
4300
4301 if (copy_from_user(input_buffer, ubuf, len)) {
4302 status = -EFAULT;
4303 goto out;
4304 }
4305
4306 input_buffer[len] = '\0';
4307 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4308
4309 list_for_each_entry(connector, connector_list, head) {
4310
4311 if (connector->connector_type !=
4312 DRM_MODE_CONNECTOR_DisplayPort)
4313 continue;
4314
b8bb08ec 4315 if (connector->status == connector_status_connected &&
eb3394fa
TP
4316 connector->encoder != NULL) {
4317 intel_dp = enc_to_intel_dp(connector->encoder);
4318 status = kstrtoint(input_buffer, 10, &val);
4319 if (status < 0)
4320 goto out;
4321 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4322 /* To prevent erroneous activation of the compliance
4323 * testing code, only accept an actual value of 1 here
4324 */
4325 if (val == 1)
4326 intel_dp->compliance_test_active = 1;
4327 else
4328 intel_dp->compliance_test_active = 0;
4329 }
4330 }
4331out:
4332 kfree(input_buffer);
4333 if (status < 0)
4334 return status;
4335
4336 *offp += len;
4337 return len;
4338}
4339
4340static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4341{
4342 struct drm_device *dev = m->private;
4343 struct drm_connector *connector;
4344 struct list_head *connector_list = &dev->mode_config.connector_list;
4345 struct intel_dp *intel_dp;
4346
eb3394fa
TP
4347 list_for_each_entry(connector, connector_list, head) {
4348
4349 if (connector->connector_type !=
4350 DRM_MODE_CONNECTOR_DisplayPort)
4351 continue;
4352
4353 if (connector->status == connector_status_connected &&
4354 connector->encoder != NULL) {
4355 intel_dp = enc_to_intel_dp(connector->encoder);
4356 if (intel_dp->compliance_test_active)
4357 seq_puts(m, "1");
4358 else
4359 seq_puts(m, "0");
4360 } else
4361 seq_puts(m, "0");
4362 }
4363
4364 return 0;
4365}
4366
4367static int i915_displayport_test_active_open(struct inode *inode,
4368 struct file *file)
4369{
4370 struct drm_device *dev = inode->i_private;
4371
4372 return single_open(file, i915_displayport_test_active_show, dev);
4373}
4374
4375static const struct file_operations i915_displayport_test_active_fops = {
4376 .owner = THIS_MODULE,
4377 .open = i915_displayport_test_active_open,
4378 .read = seq_read,
4379 .llseek = seq_lseek,
4380 .release = single_release,
4381 .write = i915_displayport_test_active_write
4382};
4383
4384static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4385{
4386 struct drm_device *dev = m->private;
4387 struct drm_connector *connector;
4388 struct list_head *connector_list = &dev->mode_config.connector_list;
4389 struct intel_dp *intel_dp;
4390
eb3394fa
TP
4391 list_for_each_entry(connector, connector_list, head) {
4392
4393 if (connector->connector_type !=
4394 DRM_MODE_CONNECTOR_DisplayPort)
4395 continue;
4396
4397 if (connector->status == connector_status_connected &&
4398 connector->encoder != NULL) {
4399 intel_dp = enc_to_intel_dp(connector->encoder);
4400 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4401 } else
4402 seq_puts(m, "0");
4403 }
4404
4405 return 0;
4406}
4407static int i915_displayport_test_data_open(struct inode *inode,
4408 struct file *file)
4409{
4410 struct drm_device *dev = inode->i_private;
4411
4412 return single_open(file, i915_displayport_test_data_show, dev);
4413}
4414
4415static const struct file_operations i915_displayport_test_data_fops = {
4416 .owner = THIS_MODULE,
4417 .open = i915_displayport_test_data_open,
4418 .read = seq_read,
4419 .llseek = seq_lseek,
4420 .release = single_release
4421};
4422
4423static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4424{
4425 struct drm_device *dev = m->private;
4426 struct drm_connector *connector;
4427 struct list_head *connector_list = &dev->mode_config.connector_list;
4428 struct intel_dp *intel_dp;
4429
eb3394fa
TP
4430 list_for_each_entry(connector, connector_list, head) {
4431
4432 if (connector->connector_type !=
4433 DRM_MODE_CONNECTOR_DisplayPort)
4434 continue;
4435
4436 if (connector->status == connector_status_connected &&
4437 connector->encoder != NULL) {
4438 intel_dp = enc_to_intel_dp(connector->encoder);
4439 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4440 } else
4441 seq_puts(m, "0");
4442 }
4443
4444 return 0;
4445}
4446
4447static int i915_displayport_test_type_open(struct inode *inode,
4448 struct file *file)
4449{
4450 struct drm_device *dev = inode->i_private;
4451
4452 return single_open(file, i915_displayport_test_type_show, dev);
4453}
4454
4455static const struct file_operations i915_displayport_test_type_fops = {
4456 .owner = THIS_MODULE,
4457 .open = i915_displayport_test_type_open,
4458 .read = seq_read,
4459 .llseek = seq_lseek,
4460 .release = single_release
4461};
4462
97e94b22 4463static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4464{
4465 struct drm_device *dev = m->private;
369a1342 4466 int level;
de38b95c
VS
4467 int num_levels;
4468
4469 if (IS_CHERRYVIEW(dev))
4470 num_levels = 3;
4471 else if (IS_VALLEYVIEW(dev))
4472 num_levels = 1;
4473 else
4474 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4475
4476 drm_modeset_lock_all(dev);
4477
4478 for (level = 0; level < num_levels; level++) {
4479 unsigned int latency = wm[level];
4480
97e94b22
DL
4481 /*
4482 * - WM1+ latency values in 0.5us units
de38b95c 4483 * - latencies are in us on gen9/vlv/chv
97e94b22 4484 */
666a4537
WB
4485 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4486 IS_CHERRYVIEW(dev))
97e94b22
DL
4487 latency *= 10;
4488 else if (level > 0)
369a1342
VS
4489 latency *= 5;
4490
4491 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4492 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4493 }
4494
4495 drm_modeset_unlock_all(dev);
4496}
4497
4498static int pri_wm_latency_show(struct seq_file *m, void *data)
4499{
4500 struct drm_device *dev = m->private;
97e94b22
DL
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 const uint16_t *latencies;
4503
4504 if (INTEL_INFO(dev)->gen >= 9)
4505 latencies = dev_priv->wm.skl_latency;
4506 else
4507 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4508
97e94b22 4509 wm_latency_show(m, latencies);
369a1342
VS
4510
4511 return 0;
4512}
4513
4514static int spr_wm_latency_show(struct seq_file *m, void *data)
4515{
4516 struct drm_device *dev = m->private;
97e94b22
DL
4517 struct drm_i915_private *dev_priv = dev->dev_private;
4518 const uint16_t *latencies;
4519
4520 if (INTEL_INFO(dev)->gen >= 9)
4521 latencies = dev_priv->wm.skl_latency;
4522 else
4523 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4524
97e94b22 4525 wm_latency_show(m, latencies);
369a1342
VS
4526
4527 return 0;
4528}
4529
4530static int cur_wm_latency_show(struct seq_file *m, void *data)
4531{
4532 struct drm_device *dev = m->private;
97e94b22
DL
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 const uint16_t *latencies;
4535
4536 if (INTEL_INFO(dev)->gen >= 9)
4537 latencies = dev_priv->wm.skl_latency;
4538 else
4539 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4540
97e94b22 4541 wm_latency_show(m, latencies);
369a1342
VS
4542
4543 return 0;
4544}
4545
4546static int pri_wm_latency_open(struct inode *inode, struct file *file)
4547{
4548 struct drm_device *dev = inode->i_private;
4549
de38b95c 4550 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4551 return -ENODEV;
4552
4553 return single_open(file, pri_wm_latency_show, dev);
4554}
4555
4556static int spr_wm_latency_open(struct inode *inode, struct file *file)
4557{
4558 struct drm_device *dev = inode->i_private;
4559
9ad0257c 4560 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4561 return -ENODEV;
4562
4563 return single_open(file, spr_wm_latency_show, dev);
4564}
4565
4566static int cur_wm_latency_open(struct inode *inode, struct file *file)
4567{
4568 struct drm_device *dev = inode->i_private;
4569
9ad0257c 4570 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4571 return -ENODEV;
4572
4573 return single_open(file, cur_wm_latency_show, dev);
4574}
4575
4576static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4577 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4578{
4579 struct seq_file *m = file->private_data;
4580 struct drm_device *dev = m->private;
97e94b22 4581 uint16_t new[8] = { 0 };
de38b95c 4582 int num_levels;
369a1342
VS
4583 int level;
4584 int ret;
4585 char tmp[32];
4586
de38b95c
VS
4587 if (IS_CHERRYVIEW(dev))
4588 num_levels = 3;
4589 else if (IS_VALLEYVIEW(dev))
4590 num_levels = 1;
4591 else
4592 num_levels = ilk_wm_max_level(dev) + 1;
4593
369a1342
VS
4594 if (len >= sizeof(tmp))
4595 return -EINVAL;
4596
4597 if (copy_from_user(tmp, ubuf, len))
4598 return -EFAULT;
4599
4600 tmp[len] = '\0';
4601
97e94b22
DL
4602 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4603 &new[0], &new[1], &new[2], &new[3],
4604 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4605 if (ret != num_levels)
4606 return -EINVAL;
4607
4608 drm_modeset_lock_all(dev);
4609
4610 for (level = 0; level < num_levels; level++)
4611 wm[level] = new[level];
4612
4613 drm_modeset_unlock_all(dev);
4614
4615 return len;
4616}
4617
4618
4619static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4620 size_t len, loff_t *offp)
4621{
4622 struct seq_file *m = file->private_data;
4623 struct drm_device *dev = m->private;
97e94b22
DL
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625 uint16_t *latencies;
369a1342 4626
97e94b22
DL
4627 if (INTEL_INFO(dev)->gen >= 9)
4628 latencies = dev_priv->wm.skl_latency;
4629 else
4630 latencies = to_i915(dev)->wm.pri_latency;
4631
4632 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4633}
4634
4635static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4636 size_t len, loff_t *offp)
4637{
4638 struct seq_file *m = file->private_data;
4639 struct drm_device *dev = m->private;
97e94b22
DL
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 uint16_t *latencies;
369a1342 4642
97e94b22
DL
4643 if (INTEL_INFO(dev)->gen >= 9)
4644 latencies = dev_priv->wm.skl_latency;
4645 else
4646 latencies = to_i915(dev)->wm.spr_latency;
4647
4648 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4649}
4650
4651static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4652 size_t len, loff_t *offp)
4653{
4654 struct seq_file *m = file->private_data;
4655 struct drm_device *dev = m->private;
97e94b22
DL
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 uint16_t *latencies;
4658
4659 if (INTEL_INFO(dev)->gen >= 9)
4660 latencies = dev_priv->wm.skl_latency;
4661 else
4662 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4663
97e94b22 4664 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4665}
4666
4667static const struct file_operations i915_pri_wm_latency_fops = {
4668 .owner = THIS_MODULE,
4669 .open = pri_wm_latency_open,
4670 .read = seq_read,
4671 .llseek = seq_lseek,
4672 .release = single_release,
4673 .write = pri_wm_latency_write
4674};
4675
4676static const struct file_operations i915_spr_wm_latency_fops = {
4677 .owner = THIS_MODULE,
4678 .open = spr_wm_latency_open,
4679 .read = seq_read,
4680 .llseek = seq_lseek,
4681 .release = single_release,
4682 .write = spr_wm_latency_write
4683};
4684
4685static const struct file_operations i915_cur_wm_latency_fops = {
4686 .owner = THIS_MODULE,
4687 .open = cur_wm_latency_open,
4688 .read = seq_read,
4689 .llseek = seq_lseek,
4690 .release = single_release,
4691 .write = cur_wm_latency_write
4692};
4693
647416f9
KC
4694static int
4695i915_wedged_get(void *data, u64 *val)
f3cd474b 4696{
647416f9 4697 struct drm_device *dev = data;
e277a1f8 4698 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4699
647416f9 4700 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4701
647416f9 4702 return 0;
f3cd474b
CW
4703}
4704
647416f9
KC
4705static int
4706i915_wedged_set(void *data, u64 val)
f3cd474b 4707{
647416f9 4708 struct drm_device *dev = data;
d46c0517
ID
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710
b8d24a06
MK
4711 /*
4712 * There is no safeguard against this debugfs entry colliding
4713 * with the hangcheck calling same i915_handle_error() in
4714 * parallel, causing an explosion. For now we assume that the
4715 * test harness is responsible enough not to inject gpu hangs
4716 * while it is writing to 'i915_wedged'
4717 */
4718
4719 if (i915_reset_in_progress(&dev_priv->gpu_error))
4720 return -EAGAIN;
4721
d46c0517 4722 intel_runtime_pm_get(dev_priv);
f3cd474b 4723
58174462
MK
4724 i915_handle_error(dev, val,
4725 "Manually setting wedged to %llu", val);
d46c0517
ID
4726
4727 intel_runtime_pm_put(dev_priv);
4728
647416f9 4729 return 0;
f3cd474b
CW
4730}
4731
647416f9
KC
4732DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4733 i915_wedged_get, i915_wedged_set,
3a3b4f98 4734 "%llu\n");
f3cd474b 4735
647416f9
KC
4736static int
4737i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4738{
647416f9 4739 struct drm_device *dev = data;
e277a1f8 4740 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4741
647416f9 4742 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4743
647416f9 4744 return 0;
e5eb3d63
DV
4745}
4746
647416f9
KC
4747static int
4748i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4749{
647416f9 4750 struct drm_device *dev = data;
e5eb3d63 4751 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4752 int ret;
e5eb3d63 4753
647416f9 4754 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4755
22bcfc6a
DV
4756 ret = mutex_lock_interruptible(&dev->struct_mutex);
4757 if (ret)
4758 return ret;
4759
99584db3 4760 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4761 mutex_unlock(&dev->struct_mutex);
4762
647416f9 4763 return 0;
e5eb3d63
DV
4764}
4765
647416f9
KC
4766DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4767 i915_ring_stop_get, i915_ring_stop_set,
4768 "0x%08llx\n");
d5442303 4769
094f9a54
CW
4770static int
4771i915_ring_missed_irq_get(void *data, u64 *val)
4772{
4773 struct drm_device *dev = data;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775
4776 *val = dev_priv->gpu_error.missed_irq_rings;
4777 return 0;
4778}
4779
4780static int
4781i915_ring_missed_irq_set(void *data, u64 val)
4782{
4783 struct drm_device *dev = data;
4784 struct drm_i915_private *dev_priv = dev->dev_private;
4785 int ret;
4786
4787 /* Lock against concurrent debugfs callers */
4788 ret = mutex_lock_interruptible(&dev->struct_mutex);
4789 if (ret)
4790 return ret;
4791 dev_priv->gpu_error.missed_irq_rings = val;
4792 mutex_unlock(&dev->struct_mutex);
4793
4794 return 0;
4795}
4796
4797DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4798 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4799 "0x%08llx\n");
4800
4801static int
4802i915_ring_test_irq_get(void *data, u64 *val)
4803{
4804 struct drm_device *dev = data;
4805 struct drm_i915_private *dev_priv = dev->dev_private;
4806
4807 *val = dev_priv->gpu_error.test_irq_rings;
4808
4809 return 0;
4810}
4811
4812static int
4813i915_ring_test_irq_set(void *data, u64 val)
4814{
4815 struct drm_device *dev = data;
4816 struct drm_i915_private *dev_priv = dev->dev_private;
4817 int ret;
4818
4819 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4820
4821 /* Lock against concurrent debugfs callers */
4822 ret = mutex_lock_interruptible(&dev->struct_mutex);
4823 if (ret)
4824 return ret;
4825
4826 dev_priv->gpu_error.test_irq_rings = val;
4827 mutex_unlock(&dev->struct_mutex);
4828
4829 return 0;
4830}
4831
4832DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4833 i915_ring_test_irq_get, i915_ring_test_irq_set,
4834 "0x%08llx\n");
4835
dd624afd
CW
4836#define DROP_UNBOUND 0x1
4837#define DROP_BOUND 0x2
4838#define DROP_RETIRE 0x4
4839#define DROP_ACTIVE 0x8
4840#define DROP_ALL (DROP_UNBOUND | \
4841 DROP_BOUND | \
4842 DROP_RETIRE | \
4843 DROP_ACTIVE)
647416f9
KC
4844static int
4845i915_drop_caches_get(void *data, u64 *val)
dd624afd 4846{
647416f9 4847 *val = DROP_ALL;
dd624afd 4848
647416f9 4849 return 0;
dd624afd
CW
4850}
4851
647416f9
KC
4852static int
4853i915_drop_caches_set(void *data, u64 val)
dd624afd 4854{
647416f9 4855 struct drm_device *dev = data;
dd624afd 4856 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4857 int ret;
dd624afd 4858
2f9fe5ff 4859 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4860
4861 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4862 * on ioctls on -EAGAIN. */
4863 ret = mutex_lock_interruptible(&dev->struct_mutex);
4864 if (ret)
4865 return ret;
4866
4867 if (val & DROP_ACTIVE) {
4868 ret = i915_gpu_idle(dev);
4869 if (ret)
4870 goto unlock;
4871 }
4872
4873 if (val & (DROP_RETIRE | DROP_ACTIVE))
4874 i915_gem_retire_requests(dev);
4875
21ab4e74
CW
4876 if (val & DROP_BOUND)
4877 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4878
21ab4e74
CW
4879 if (val & DROP_UNBOUND)
4880 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4881
4882unlock:
4883 mutex_unlock(&dev->struct_mutex);
4884
647416f9 4885 return ret;
dd624afd
CW
4886}
4887
647416f9
KC
4888DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4889 i915_drop_caches_get, i915_drop_caches_set,
4890 "0x%08llx\n");
dd624afd 4891
647416f9
KC
4892static int
4893i915_max_freq_get(void *data, u64 *val)
358733e9 4894{
647416f9 4895 struct drm_device *dev = data;
e277a1f8 4896 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4897 int ret;
004777cb 4898
daa3afb2 4899 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4900 return -ENODEV;
4901
5c9669ce
TR
4902 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4903
4fc688ce 4904 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4905 if (ret)
4906 return ret;
358733e9 4907
7c59a9c1 4908 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4909 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4910
647416f9 4911 return 0;
358733e9
JB
4912}
4913
647416f9
KC
4914static int
4915i915_max_freq_set(void *data, u64 val)
358733e9 4916{
647416f9 4917 struct drm_device *dev = data;
358733e9 4918 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4919 u32 hw_max, hw_min;
647416f9 4920 int ret;
004777cb 4921
daa3afb2 4922 if (INTEL_INFO(dev)->gen < 6)
004777cb 4923 return -ENODEV;
358733e9 4924
5c9669ce
TR
4925 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4926
647416f9 4927 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4928
4fc688ce 4929 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4930 if (ret)
4931 return ret;
4932
358733e9
JB
4933 /*
4934 * Turbo will still be enabled, but won't go above the set value.
4935 */
bc4d91f6 4936 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4937
bc4d91f6
AG
4938 hw_max = dev_priv->rps.max_freq;
4939 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4940
b39fb297 4941 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4942 mutex_unlock(&dev_priv->rps.hw_lock);
4943 return -EINVAL;
0a073b84
JB
4944 }
4945
b39fb297 4946 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4947
ffe02b40 4948 intel_set_rps(dev, val);
dd0a1aa1 4949
4fc688ce 4950 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4951
647416f9 4952 return 0;
358733e9
JB
4953}
4954
647416f9
KC
4955DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4956 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4957 "%llu\n");
358733e9 4958
647416f9
KC
4959static int
4960i915_min_freq_get(void *data, u64 *val)
1523c310 4961{
647416f9 4962 struct drm_device *dev = data;
e277a1f8 4963 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4964 int ret;
004777cb 4965
daa3afb2 4966 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4967 return -ENODEV;
4968
5c9669ce
TR
4969 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4970
4fc688ce 4971 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4972 if (ret)
4973 return ret;
1523c310 4974
7c59a9c1 4975 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4976 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4977
647416f9 4978 return 0;
1523c310
JB
4979}
4980
647416f9
KC
4981static int
4982i915_min_freq_set(void *data, u64 val)
1523c310 4983{
647416f9 4984 struct drm_device *dev = data;
1523c310 4985 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4986 u32 hw_max, hw_min;
647416f9 4987 int ret;
004777cb 4988
daa3afb2 4989 if (INTEL_INFO(dev)->gen < 6)
004777cb 4990 return -ENODEV;
1523c310 4991
5c9669ce
TR
4992 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4993
647416f9 4994 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4995
4fc688ce 4996 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4997 if (ret)
4998 return ret;
4999
1523c310
JB
5000 /*
5001 * Turbo will still be enabled, but won't go below the set value.
5002 */
bc4d91f6 5003 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5004
bc4d91f6
AG
5005 hw_max = dev_priv->rps.max_freq;
5006 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5007
b39fb297 5008 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5009 mutex_unlock(&dev_priv->rps.hw_lock);
5010 return -EINVAL;
0a073b84 5011 }
dd0a1aa1 5012
b39fb297 5013 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5014
ffe02b40 5015 intel_set_rps(dev, val);
dd0a1aa1 5016
4fc688ce 5017 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5018
647416f9 5019 return 0;
1523c310
JB
5020}
5021
647416f9
KC
5022DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5023 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5024 "%llu\n");
1523c310 5025
647416f9
KC
5026static int
5027i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5028{
647416f9 5029 struct drm_device *dev = data;
e277a1f8 5030 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5031 u32 snpcr;
647416f9 5032 int ret;
07b7ddd9 5033
004777cb
DV
5034 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5035 return -ENODEV;
5036
22bcfc6a
DV
5037 ret = mutex_lock_interruptible(&dev->struct_mutex);
5038 if (ret)
5039 return ret;
c8c8fb33 5040 intel_runtime_pm_get(dev_priv);
22bcfc6a 5041
07b7ddd9 5042 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5043
5044 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5045 mutex_unlock(&dev_priv->dev->struct_mutex);
5046
647416f9 5047 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5048
647416f9 5049 return 0;
07b7ddd9
JB
5050}
5051
647416f9
KC
5052static int
5053i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5054{
647416f9 5055 struct drm_device *dev = data;
07b7ddd9 5056 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5057 u32 snpcr;
07b7ddd9 5058
004777cb
DV
5059 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5060 return -ENODEV;
5061
647416f9 5062 if (val > 3)
07b7ddd9
JB
5063 return -EINVAL;
5064
c8c8fb33 5065 intel_runtime_pm_get(dev_priv);
647416f9 5066 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5067
5068 /* Update the cache sharing policy here as well */
5069 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5070 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5071 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5072 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5073
c8c8fb33 5074 intel_runtime_pm_put(dev_priv);
647416f9 5075 return 0;
07b7ddd9
JB
5076}
5077
647416f9
KC
5078DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5079 i915_cache_sharing_get, i915_cache_sharing_set,
5080 "%llu\n");
07b7ddd9 5081
5d39525a
JM
5082struct sseu_dev_status {
5083 unsigned int slice_total;
5084 unsigned int subslice_total;
5085 unsigned int subslice_per_slice;
5086 unsigned int eu_total;
5087 unsigned int eu_per_subslice;
5088};
5089
5090static void cherryview_sseu_device_status(struct drm_device *dev,
5091 struct sseu_dev_status *stat)
5092{
5093 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5094 int ss_max = 2;
5d39525a
JM
5095 int ss;
5096 u32 sig1[ss_max], sig2[ss_max];
5097
5098 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5099 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5100 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5101 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5102
5103 for (ss = 0; ss < ss_max; ss++) {
5104 unsigned int eu_cnt;
5105
5106 if (sig1[ss] & CHV_SS_PG_ENABLE)
5107 /* skip disabled subslice */
5108 continue;
5109
5110 stat->slice_total = 1;
5111 stat->subslice_per_slice++;
5112 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5113 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5114 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5115 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5116 stat->eu_total += eu_cnt;
5117 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5118 }
5119 stat->subslice_total = stat->subslice_per_slice;
5120}
5121
5122static void gen9_sseu_device_status(struct drm_device *dev,
5123 struct sseu_dev_status *stat)
5124{
5125 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5126 int s_max = 3, ss_max = 4;
5d39525a
JM
5127 int s, ss;
5128 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5129
1c046bc1
JM
5130 /* BXT has a single slice and at most 3 subslices. */
5131 if (IS_BROXTON(dev)) {
5132 s_max = 1;
5133 ss_max = 3;
5134 }
5135
5136 for (s = 0; s < s_max; s++) {
5137 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5138 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5139 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5140 }
5141
5d39525a
JM
5142 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5143 GEN9_PGCTL_SSA_EU19_ACK |
5144 GEN9_PGCTL_SSA_EU210_ACK |
5145 GEN9_PGCTL_SSA_EU311_ACK;
5146 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5147 GEN9_PGCTL_SSB_EU19_ACK |
5148 GEN9_PGCTL_SSB_EU210_ACK |
5149 GEN9_PGCTL_SSB_EU311_ACK;
5150
5151 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5152 unsigned int ss_cnt = 0;
5153
5d39525a
JM
5154 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5155 /* skip disabled slice */
5156 continue;
5157
5158 stat->slice_total++;
1c046bc1 5159
ef11bdb3 5160 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5161 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5162
5d39525a
JM
5163 for (ss = 0; ss < ss_max; ss++) {
5164 unsigned int eu_cnt;
5165
1c046bc1
JM
5166 if (IS_BROXTON(dev) &&
5167 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5168 /* skip disabled subslice */
5169 continue;
5170
5171 if (IS_BROXTON(dev))
5172 ss_cnt++;
5173
5d39525a
JM
5174 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5175 eu_mask[ss%2]);
5176 stat->eu_total += eu_cnt;
5177 stat->eu_per_subslice = max(stat->eu_per_subslice,
5178 eu_cnt);
5179 }
1c046bc1
JM
5180
5181 stat->subslice_total += ss_cnt;
5182 stat->subslice_per_slice = max(stat->subslice_per_slice,
5183 ss_cnt);
5d39525a
JM
5184 }
5185}
5186
91bedd34
ŁD
5187static void broadwell_sseu_device_status(struct drm_device *dev,
5188 struct sseu_dev_status *stat)
5189{
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 int s;
5192 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5193
5194 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5195
5196 if (stat->slice_total) {
5197 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5198 stat->subslice_total = stat->slice_total *
5199 stat->subslice_per_slice;
5200 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5201 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5202
5203 /* subtract fused off EU(s) from enabled slice(s) */
5204 for (s = 0; s < stat->slice_total; s++) {
5205 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5206
5207 stat->eu_total -= hweight8(subslice_7eu);
5208 }
5209 }
5210}
5211
3873218f
JM
5212static int i915_sseu_status(struct seq_file *m, void *unused)
5213{
5214 struct drm_info_node *node = (struct drm_info_node *) m->private;
5215 struct drm_device *dev = node->minor->dev;
5d39525a 5216 struct sseu_dev_status stat;
3873218f 5217
91bedd34 5218 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5219 return -ENODEV;
5220
5221 seq_puts(m, "SSEU Device Info\n");
5222 seq_printf(m, " Available Slice Total: %u\n",
5223 INTEL_INFO(dev)->slice_total);
5224 seq_printf(m, " Available Subslice Total: %u\n",
5225 INTEL_INFO(dev)->subslice_total);
5226 seq_printf(m, " Available Subslice Per Slice: %u\n",
5227 INTEL_INFO(dev)->subslice_per_slice);
5228 seq_printf(m, " Available EU Total: %u\n",
5229 INTEL_INFO(dev)->eu_total);
5230 seq_printf(m, " Available EU Per Subslice: %u\n",
5231 INTEL_INFO(dev)->eu_per_subslice);
5232 seq_printf(m, " Has Slice Power Gating: %s\n",
5233 yesno(INTEL_INFO(dev)->has_slice_pg));
5234 seq_printf(m, " Has Subslice Power Gating: %s\n",
5235 yesno(INTEL_INFO(dev)->has_subslice_pg));
5236 seq_printf(m, " Has EU Power Gating: %s\n",
5237 yesno(INTEL_INFO(dev)->has_eu_pg));
5238
7f992aba 5239 seq_puts(m, "SSEU Device Status\n");
5d39525a 5240 memset(&stat, 0, sizeof(stat));
5575f03a 5241 if (IS_CHERRYVIEW(dev)) {
5d39525a 5242 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5243 } else if (IS_BROADWELL(dev)) {
5244 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5245 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5246 gen9_sseu_device_status(dev, &stat);
7f992aba 5247 }
5d39525a
JM
5248 seq_printf(m, " Enabled Slice Total: %u\n",
5249 stat.slice_total);
5250 seq_printf(m, " Enabled Subslice Total: %u\n",
5251 stat.subslice_total);
5252 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5253 stat.subslice_per_slice);
5254 seq_printf(m, " Enabled EU Total: %u\n",
5255 stat.eu_total);
5256 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5257 stat.eu_per_subslice);
7f992aba 5258
3873218f
JM
5259 return 0;
5260}
5261
6d794d42
BW
5262static int i915_forcewake_open(struct inode *inode, struct file *file)
5263{
5264 struct drm_device *dev = inode->i_private;
5265 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5266
075edca4 5267 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5268 return 0;
5269
6daccb0b 5270 intel_runtime_pm_get(dev_priv);
59bad947 5271 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5272
5273 return 0;
5274}
5275
c43b5634 5276static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5277{
5278 struct drm_device *dev = inode->i_private;
5279 struct drm_i915_private *dev_priv = dev->dev_private;
5280
075edca4 5281 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5282 return 0;
5283
59bad947 5284 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5285 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5286
5287 return 0;
5288}
5289
5290static const struct file_operations i915_forcewake_fops = {
5291 .owner = THIS_MODULE,
5292 .open = i915_forcewake_open,
5293 .release = i915_forcewake_release,
5294};
5295
5296static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5297{
5298 struct drm_device *dev = minor->dev;
5299 struct dentry *ent;
5300
5301 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5302 S_IRUSR,
6d794d42
BW
5303 root, dev,
5304 &i915_forcewake_fops);
f3c5fe97
WY
5305 if (!ent)
5306 return -ENOMEM;
6d794d42 5307
8eb57294 5308 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5309}
5310
6a9c308d
DV
5311static int i915_debugfs_create(struct dentry *root,
5312 struct drm_minor *minor,
5313 const char *name,
5314 const struct file_operations *fops)
07b7ddd9
JB
5315{
5316 struct drm_device *dev = minor->dev;
5317 struct dentry *ent;
5318
6a9c308d 5319 ent = debugfs_create_file(name,
07b7ddd9
JB
5320 S_IRUGO | S_IWUSR,
5321 root, dev,
6a9c308d 5322 fops);
f3c5fe97
WY
5323 if (!ent)
5324 return -ENOMEM;
07b7ddd9 5325
6a9c308d 5326 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5327}
5328
06c5bf8c 5329static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5330 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5331 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5332 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5333 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5334 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5335 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5336 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5337 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5338 {"i915_gem_request", i915_gem_request_info, 0},
5339 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5340 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5341 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5342 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5343 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5344 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5345 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5346 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5347 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5348 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5349 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5350 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5351 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5352 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5353 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5354 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5355 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5356 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5357 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5358 {"i915_sr_status", i915_sr_status, 0},
44834a67 5359 {"i915_opregion", i915_opregion, 0},
ada8f955 5360 {"i915_vbt", i915_vbt, 0},
37811fcc 5361 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5362 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5363 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5364 {"i915_execlists", i915_execlists, 0},
f65367b5 5365 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5366 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5367 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5368 {"i915_llc", i915_llc, 0},
e91fd8c6 5369 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5370 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5371 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5372 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5373 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5374 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5375 {"i915_display_info", i915_display_info, 0},
e04934cf 5376 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5377 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5378 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5379 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5380 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5381 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5382 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5383 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5384};
27c202ad 5385#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5386
06c5bf8c 5387static const struct i915_debugfs_files {
34b9674c
DV
5388 const char *name;
5389 const struct file_operations *fops;
5390} i915_debugfs_files[] = {
5391 {"i915_wedged", &i915_wedged_fops},
5392 {"i915_max_freq", &i915_max_freq_fops},
5393 {"i915_min_freq", &i915_min_freq_fops},
5394 {"i915_cache_sharing", &i915_cache_sharing_fops},
5395 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5396 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5397 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5398 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5399 {"i915_error_state", &i915_error_state_fops},
5400 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5401 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5402 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5403 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5404 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5405 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5406 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5407 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5408 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5409};
5410
07144428
DL
5411void intel_display_crc_init(struct drm_device *dev)
5412{
5413 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5414 enum pipe pipe;
07144428 5415
055e393f 5416 for_each_pipe(dev_priv, pipe) {
b378360e 5417 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5418
d538bbdf
DL
5419 pipe_crc->opened = false;
5420 spin_lock_init(&pipe_crc->lock);
07144428
DL
5421 init_waitqueue_head(&pipe_crc->wq);
5422 }
5423}
5424
27c202ad 5425int i915_debugfs_init(struct drm_minor *minor)
2017263e 5426{
34b9674c 5427 int ret, i;
f3cd474b 5428
6d794d42 5429 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5430 if (ret)
5431 return ret;
6a9c308d 5432
07144428
DL
5433 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5434 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5435 if (ret)
5436 return ret;
5437 }
5438
34b9674c
DV
5439 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5440 ret = i915_debugfs_create(minor->debugfs_root, minor,
5441 i915_debugfs_files[i].name,
5442 i915_debugfs_files[i].fops);
5443 if (ret)
5444 return ret;
5445 }
40633219 5446
27c202ad
BG
5447 return drm_debugfs_create_files(i915_debugfs_list,
5448 I915_DEBUGFS_ENTRIES,
2017263e
BG
5449 minor->debugfs_root, minor);
5450}
5451
27c202ad 5452void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5453{
34b9674c
DV
5454 int i;
5455
27c202ad
BG
5456 drm_debugfs_remove_files(i915_debugfs_list,
5457 I915_DEBUGFS_ENTRIES, minor);
07144428 5458
6d794d42
BW
5459 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5460 1, minor);
07144428 5461
e309a997 5462 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5463 struct drm_info_list *info_list =
5464 (struct drm_info_list *)&i915_pipe_crc_data[i];
5465
5466 drm_debugfs_remove_files(info_list, 1, minor);
5467 }
5468
34b9674c
DV
5469 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5470 struct drm_info_list *info_list =
5471 (struct drm_info_list *) i915_debugfs_files[i].fops;
5472
5473 drm_debugfs_remove_files(info_list, 1, minor);
5474 }
2017263e 5475}
aa7471d2
JN
5476
5477struct dpcd_block {
5478 /* DPCD dump start address. */
5479 unsigned int offset;
5480 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5481 unsigned int end;
5482 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5483 size_t size;
5484 /* Only valid for eDP. */
5485 bool edp;
5486};
5487
5488static const struct dpcd_block i915_dpcd_debug[] = {
5489 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5490 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5491 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5492 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5493 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5494 { .offset = DP_SET_POWER },
5495 { .offset = DP_EDP_DPCD_REV },
5496 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5497 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5498 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5499};
5500
5501static int i915_dpcd_show(struct seq_file *m, void *data)
5502{
5503 struct drm_connector *connector = m->private;
5504 struct intel_dp *intel_dp =
5505 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5506 uint8_t buf[16];
5507 ssize_t err;
5508 int i;
5509
5c1a8875
MK
5510 if (connector->status != connector_status_connected)
5511 return -ENODEV;
5512
aa7471d2
JN
5513 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5514 const struct dpcd_block *b = &i915_dpcd_debug[i];
5515 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5516
5517 if (b->edp &&
5518 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5519 continue;
5520
5521 /* low tech for now */
5522 if (WARN_ON(size > sizeof(buf)))
5523 continue;
5524
5525 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5526 if (err <= 0) {
5527 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5528 size, b->offset, err);
5529 continue;
5530 }
5531
5532 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5533 }
aa7471d2
JN
5534
5535 return 0;
5536}
5537
5538static int i915_dpcd_open(struct inode *inode, struct file *file)
5539{
5540 return single_open(file, i915_dpcd_show, inode->i_private);
5541}
5542
5543static const struct file_operations i915_dpcd_fops = {
5544 .owner = THIS_MODULE,
5545 .open = i915_dpcd_open,
5546 .read = seq_read,
5547 .llseek = seq_lseek,
5548 .release = single_release,
5549};
5550
5551/**
5552 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5553 * @connector: pointer to a registered drm_connector
5554 *
5555 * Cleanup will be done by drm_connector_unregister() through a call to
5556 * drm_debugfs_connector_remove().
5557 *
5558 * Returns 0 on success, negative error codes on error.
5559 */
5560int i915_debugfs_connector_add(struct drm_connector *connector)
5561{
5562 struct dentry *root = connector->debugfs_entry;
5563
5564 /* The connector must have been registered beforehands. */
5565 if (!root)
5566 return -ENODEV;
5567
5568 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5569 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5570 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5571 &i915_dpcd_fops);
5572
5573 return 0;
5574}
This page took 1.018124 seconds and 5 git commands to generate.