drm/i915: Fix plane init failure paths
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
1c7f4bca 120 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 121 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
122 size += vma->node.size;
123 }
124
125 return size;
126}
127
37811fcc
CW
128static void
129describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
130{
b4716185 131 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 132 struct intel_engine_cs *engine;
1d693bcc 133 struct i915_vma *vma;
d7f46fc4 134 int pin_count = 0;
c3232b18 135 enum intel_engine_id id;
d7f46fc4 136
b4716185 137 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 138 &obj->base,
481a3d43 139 obj->active ? "*" : " ",
37811fcc
CW
140 get_pin_flag(obj),
141 get_tiling_flag(obj),
1d693bcc 142 get_global_flag(obj),
a05a5862 143 obj->base.size / 1024,
37811fcc 144 obj->base.read_domains,
b4716185 145 obj->base.write_domain);
c3232b18 146 for_each_engine_id(engine, dev_priv, id)
b4716185 147 seq_printf(m, "%x ",
c3232b18 148 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 149 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
150 i915_gem_request_get_seqno(obj->last_write_req),
151 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 152 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
153 obj->dirty ? " dirty" : "",
154 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
158 if (vma->pin_count > 0)
159 pin_count++;
ba0635ff
DC
160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
162 if (obj->pin_display)
163 seq_printf(m, " (display)");
37811fcc
CW
164 if (obj->fence_reg != I915_FENCE_REG_NONE)
165 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 166 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 167 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 168 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 169 vma->node.start, vma->node.size);
596c5923
CW
170 if (vma->is_ggtt)
171 seq_printf(m, ", type: %u", vma->ggtt_view.type);
172 seq_puts(m, ")");
1d693bcc 173 }
c1ad11fc 174 if (obj->stolen)
440fd528 175 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 176 if (obj->pin_display || obj->fault_mappable) {
6299f992 177 char s[3], *t = s;
30154650 178 if (obj->pin_display)
6299f992
CW
179 *t++ = 'p';
180 if (obj->fault_mappable)
181 *t++ = 'f';
182 *t = '\0';
183 seq_printf(m, " (%s mappable)", s);
184 }
b4716185 185 if (obj->last_write_req != NULL)
41c52415 186 seq_printf(m, " (%s)",
666796da 187 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
188 if (obj->frontbuffer_bits)
189 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
190}
191
273497e5 192static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 193{
ea0c76f8 194 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
195 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
196 seq_putc(m, ' ');
197}
198
433e12f7 199static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 200{
9f25d007 201 struct drm_info_node *node = m->private;
433e12f7
BG
202 uintptr_t list = (uintptr_t) node->info_ent->data;
203 struct list_head *head;
2017263e 204 struct drm_device *dev = node->minor->dev;
72e96d64
JL
205 struct drm_i915_private *dev_priv = to_i915(dev);
206 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 207 struct i915_vma *vma;
c44ef60e 208 u64 total_obj_size, total_gtt_size;
8f2480fb 209 int count, ret;
de227ef0
CW
210
211 ret = mutex_lock_interruptible(&dev->struct_mutex);
212 if (ret)
213 return ret;
2017263e 214
ca191b13 215 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
216 switch (list) {
217 case ACTIVE_LIST:
267f0c90 218 seq_puts(m, "Active:\n");
72e96d64 219 head = &ggtt->base.active_list;
433e12f7
BG
220 break;
221 case INACTIVE_LIST:
267f0c90 222 seq_puts(m, "Inactive:\n");
72e96d64 223 head = &ggtt->base.inactive_list;
433e12f7 224 break;
433e12f7 225 default:
de227ef0
CW
226 mutex_unlock(&dev->struct_mutex);
227 return -EINVAL;
2017263e 228 }
2017263e 229
8f2480fb 230 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 231 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
232 seq_printf(m, " ");
233 describe_obj(m, vma->obj);
234 seq_printf(m, "\n");
235 total_obj_size += vma->obj->base.size;
236 total_gtt_size += vma->node.size;
8f2480fb 237 count++;
2017263e 238 }
de227ef0 239 mutex_unlock(&dev->struct_mutex);
5e118f41 240
c44ef60e 241 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 242 count, total_obj_size, total_gtt_size);
2017263e
BG
243 return 0;
244}
245
6d2b8885
CW
246static int obj_rank_by_stolen(void *priv,
247 struct list_head *A, struct list_head *B)
248{
249 struct drm_i915_gem_object *a =
b25cb2f8 250 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 251 struct drm_i915_gem_object *b =
b25cb2f8 252 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253
2d05fa16
RV
254 if (a->stolen->start < b->stolen->start)
255 return -1;
256 if (a->stolen->start > b->stolen->start)
257 return 1;
258 return 0;
6d2b8885
CW
259}
260
261static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
262{
9f25d007 263 struct drm_info_node *node = m->private;
6d2b8885
CW
264 struct drm_device *dev = node->minor->dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 struct drm_i915_gem_object *obj;
c44ef60e 267 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
268 LIST_HEAD(stolen);
269 int count, ret;
270
271 ret = mutex_lock_interruptible(&dev->struct_mutex);
272 if (ret)
273 return ret;
274
275 total_obj_size = total_gtt_size = count = 0;
276 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
277 if (obj->stolen == NULL)
278 continue;
279
b25cb2f8 280 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
281
282 total_obj_size += obj->base.size;
ca1543be 283 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
284 count++;
285 }
286 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
287 if (obj->stolen == NULL)
288 continue;
289
b25cb2f8 290 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
291
292 total_obj_size += obj->base.size;
293 count++;
294 }
295 list_sort(NULL, &stolen, obj_rank_by_stolen);
296 seq_puts(m, "Stolen:\n");
297 while (!list_empty(&stolen)) {
b25cb2f8 298 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
299 seq_puts(m, " ");
300 describe_obj(m, obj);
301 seq_putc(m, '\n');
b25cb2f8 302 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
303 }
304 mutex_unlock(&dev->struct_mutex);
305
c44ef60e 306 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
307 count, total_obj_size, total_gtt_size);
308 return 0;
309}
310
6299f992
CW
311#define count_objects(list, member) do { \
312 list_for_each_entry(obj, list, member) { \
ca1543be 313 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
314 ++count; \
315 if (obj->map_and_fenceable) { \
f343c5f6 316 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
317 ++mappable_count; \
318 } \
319 } \
0206e353 320} while (0)
6299f992 321
2db8e9d6 322struct file_stats {
6313c204 323 struct drm_i915_file_private *file_priv;
c44ef60e
MK
324 unsigned long count;
325 u64 total, unbound;
326 u64 global, shared;
327 u64 active, inactive;
2db8e9d6
CW
328};
329
330static int per_file_stats(int id, void *ptr, void *data)
331{
332 struct drm_i915_gem_object *obj = ptr;
333 struct file_stats *stats = data;
6313c204 334 struct i915_vma *vma;
2db8e9d6
CW
335
336 stats->count++;
337 stats->total += obj->base.size;
338
c67a17e9
CW
339 if (obj->base.name || obj->base.dma_buf)
340 stats->shared += obj->base.size;
341
6313c204 342 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 343 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
344 struct i915_hw_ppgtt *ppgtt;
345
346 if (!drm_mm_node_allocated(&vma->node))
347 continue;
348
596c5923 349 if (vma->is_ggtt) {
6313c204
CW
350 stats->global += obj->base.size;
351 continue;
352 }
353
354 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 355 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
356 continue;
357
41c52415 358 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
359 stats->active += obj->base.size;
360 else
361 stats->inactive += obj->base.size;
362
363 return 0;
364 }
2db8e9d6 365 } else {
6313c204
CW
366 if (i915_gem_obj_ggtt_bound(obj)) {
367 stats->global += obj->base.size;
41c52415 368 if (obj->active)
6313c204
CW
369 stats->active += obj->base.size;
370 else
371 stats->inactive += obj->base.size;
372 return 0;
373 }
2db8e9d6
CW
374 }
375
6313c204
CW
376 if (!list_empty(&obj->global_list))
377 stats->unbound += obj->base.size;
378
2db8e9d6
CW
379 return 0;
380}
381
b0da1b79
CW
382#define print_file_stats(m, name, stats) do { \
383 if (stats.count) \
c44ef60e 384 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
385 name, \
386 stats.count, \
387 stats.total, \
388 stats.active, \
389 stats.inactive, \
390 stats.global, \
391 stats.shared, \
392 stats.unbound); \
393} while (0)
493018dc
BV
394
395static void print_batch_pool_stats(struct seq_file *m,
396 struct drm_i915_private *dev_priv)
397{
398 struct drm_i915_gem_object *obj;
399 struct file_stats stats;
e2f80391 400 struct intel_engine_cs *engine;
b4ac5afc 401 int j;
493018dc
BV
402
403 memset(&stats, 0, sizeof(stats));
404
b4ac5afc 405 for_each_engine(engine, dev_priv) {
e2f80391 406 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 407 list_for_each_entry(obj,
e2f80391 408 &engine->batch_pool.cache_list[j],
8d9d5744
CW
409 batch_pool_link)
410 per_file_stats(0, obj, &stats);
411 }
06fbca71 412 }
493018dc 413
b0da1b79 414 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
415}
416
ca191b13
BW
417#define count_vmas(list, member) do { \
418 list_for_each_entry(vma, list, member) { \
ca1543be 419 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
420 ++count; \
421 if (vma->obj->map_and_fenceable) { \
422 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
423 ++mappable_count; \
424 } \
425 } \
426} while (0)
427
428static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 429{
9f25d007 430 struct drm_info_node *node = m->private;
73aa808f 431 struct drm_device *dev = node->minor->dev;
72e96d64
JL
432 struct drm_i915_private *dev_priv = to_i915(dev);
433 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 434 u32 count, mappable_count, purgeable_count;
c44ef60e 435 u64 size, mappable_size, purgeable_size;
6299f992 436 struct drm_i915_gem_object *obj;
2db8e9d6 437 struct drm_file *file;
ca191b13 438 struct i915_vma *vma;
73aa808f
CW
439 int ret;
440
441 ret = mutex_lock_interruptible(&dev->struct_mutex);
442 if (ret)
443 return ret;
444
6299f992
CW
445 seq_printf(m, "%u objects, %zu bytes\n",
446 dev_priv->mm.object_count,
447 dev_priv->mm.object_memory);
448
449 size = count = mappable_size = mappable_count = 0;
35c20a60 450 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 451 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
452 count, mappable_count, size, mappable_size);
453
454 size = count = mappable_size = mappable_count = 0;
72e96d64 455 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 456 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
457 count, mappable_count, size, mappable_size);
458
6299f992 459 size = count = mappable_size = mappable_count = 0;
72e96d64 460 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 461 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
462 count, mappable_count, size, mappable_size);
463
b7abb714 464 size = count = purgeable_size = purgeable_count = 0;
35c20a60 465 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 466 size += obj->base.size, ++count;
b7abb714
CW
467 if (obj->madv == I915_MADV_DONTNEED)
468 purgeable_size += obj->base.size, ++purgeable_count;
469 }
c44ef60e 470 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 471
6299f992 472 size = count = mappable_size = mappable_count = 0;
35c20a60 473 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 474 if (obj->fault_mappable) {
f343c5f6 475 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
476 ++count;
477 }
30154650 478 if (obj->pin_display) {
f343c5f6 479 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
480 ++mappable_count;
481 }
b7abb714
CW
482 if (obj->madv == I915_MADV_DONTNEED) {
483 purgeable_size += obj->base.size;
484 ++purgeable_count;
485 }
6299f992 486 }
c44ef60e 487 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 488 purgeable_count, purgeable_size);
c44ef60e 489 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 490 mappable_count, mappable_size);
c44ef60e 491 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
492 count, size);
493
c44ef60e 494 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 495 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 496
493018dc
BV
497 seq_putc(m, '\n');
498 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
499 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
500 struct file_stats stats;
3ec2f427 501 struct task_struct *task;
2db8e9d6
CW
502
503 memset(&stats, 0, sizeof(stats));
6313c204 504 stats.file_priv = file->driver_priv;
5b5ffff0 505 spin_lock(&file->table_lock);
2db8e9d6 506 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 507 spin_unlock(&file->table_lock);
3ec2f427
TH
508 /*
509 * Although we have a valid reference on file->pid, that does
510 * not guarantee that the task_struct who called get_pid() is
511 * still alive (e.g. get_pid(current) => fork() => exit()).
512 * Therefore, we need to protect this ->comm access using RCU.
513 */
514 rcu_read_lock();
515 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 516 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 517 rcu_read_unlock();
2db8e9d6
CW
518 }
519
73aa808f
CW
520 mutex_unlock(&dev->struct_mutex);
521
522 return 0;
523}
524
aee56cff 525static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 526{
9f25d007 527 struct drm_info_node *node = m->private;
08c18323 528 struct drm_device *dev = node->minor->dev;
1b50247a 529 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
530 struct drm_i915_private *dev_priv = dev->dev_private;
531 struct drm_i915_gem_object *obj;
c44ef60e 532 u64 total_obj_size, total_gtt_size;
08c18323
CW
533 int count, ret;
534
535 ret = mutex_lock_interruptible(&dev->struct_mutex);
536 if (ret)
537 return ret;
538
539 total_obj_size = total_gtt_size = count = 0;
35c20a60 540 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 541 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
542 continue;
543
267f0c90 544 seq_puts(m, " ");
08c18323 545 describe_obj(m, obj);
267f0c90 546 seq_putc(m, '\n');
08c18323 547 total_obj_size += obj->base.size;
ca1543be 548 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
549 count++;
550 }
551
552 mutex_unlock(&dev->struct_mutex);
553
c44ef60e 554 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
555 count, total_obj_size, total_gtt_size);
556
557 return 0;
558}
559
4e5359cd
SF
560static int i915_gem_pageflip_info(struct seq_file *m, void *data)
561{
9f25d007 562 struct drm_info_node *node = m->private;
4e5359cd 563 struct drm_device *dev = node->minor->dev;
d6bbafa1 564 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 565 struct intel_crtc *crtc;
8a270ebf
DV
566 int ret;
567
568 ret = mutex_lock_interruptible(&dev->struct_mutex);
569 if (ret)
570 return ret;
4e5359cd 571
d3fcc808 572 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
573 const char pipe = pipe_name(crtc->pipe);
574 const char plane = plane_name(crtc->plane);
4e5359cd
SF
575 struct intel_unpin_work *work;
576
5e2d7afc 577 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
578 work = crtc->unpin_work;
579 if (work == NULL) {
9db4a9c7 580 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
581 pipe, plane);
582 } else {
d6bbafa1
CW
583 u32 addr;
584
e7d841ca 585 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 586 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
587 pipe, plane);
588 } else {
9db4a9c7 589 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
590 pipe, plane);
591 }
3a8a946e 592 if (work->flip_queued_req) {
666796da 593 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
3a8a946e 594
20e28fba 595 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
e2f80391 596 engine->name,
f06cc1b9 597 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 598 dev_priv->next_seqno,
e2f80391 599 engine->get_seqno(engine, true),
1b5a433a 600 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
601 } else
602 seq_printf(m, "Flip not associated with any ring\n");
603 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
604 work->flip_queued_vblank,
605 work->flip_ready_vblank,
1e3feefd 606 drm_crtc_vblank_count(&crtc->base));
4e5359cd 607 if (work->enable_stall_check)
267f0c90 608 seq_puts(m, "Stall check enabled, ");
4e5359cd 609 else
267f0c90 610 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 611 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 612
d6bbafa1
CW
613 if (INTEL_INFO(dev)->gen >= 4)
614 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
615 else
616 addr = I915_READ(DSPADDR(crtc->plane));
617 seq_printf(m, "Current scanout address 0x%08x\n", addr);
618
4e5359cd 619 if (work->pending_flip_obj) {
d6bbafa1
CW
620 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
621 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
622 }
623 }
5e2d7afc 624 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
625 }
626
8a270ebf
DV
627 mutex_unlock(&dev->struct_mutex);
628
4e5359cd
SF
629 return 0;
630}
631
493018dc
BV
632static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
633{
634 struct drm_info_node *node = m->private;
635 struct drm_device *dev = node->minor->dev;
636 struct drm_i915_private *dev_priv = dev->dev_private;
637 struct drm_i915_gem_object *obj;
e2f80391 638 struct intel_engine_cs *engine;
8d9d5744 639 int total = 0;
b4ac5afc 640 int ret, j;
493018dc
BV
641
642 ret = mutex_lock_interruptible(&dev->struct_mutex);
643 if (ret)
644 return ret;
645
b4ac5afc 646 for_each_engine(engine, dev_priv) {
e2f80391 647 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
648 int count;
649
650 count = 0;
651 list_for_each_entry(obj,
e2f80391 652 &engine->batch_pool.cache_list[j],
8d9d5744
CW
653 batch_pool_link)
654 count++;
655 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 656 engine->name, j, count);
8d9d5744
CW
657
658 list_for_each_entry(obj,
e2f80391 659 &engine->batch_pool.cache_list[j],
8d9d5744
CW
660 batch_pool_link) {
661 seq_puts(m, " ");
662 describe_obj(m, obj);
663 seq_putc(m, '\n');
664 }
665
666 total += count;
06fbca71 667 }
493018dc
BV
668 }
669
8d9d5744 670 seq_printf(m, "total: %d\n", total);
493018dc
BV
671
672 mutex_unlock(&dev->struct_mutex);
673
674 return 0;
675}
676
2017263e
BG
677static int i915_gem_request_info(struct seq_file *m, void *data)
678{
9f25d007 679 struct drm_info_node *node = m->private;
2017263e 680 struct drm_device *dev = node->minor->dev;
e277a1f8 681 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 682 struct intel_engine_cs *engine;
eed29a5b 683 struct drm_i915_gem_request *req;
b4ac5afc 684 int ret, any;
de227ef0
CW
685
686 ret = mutex_lock_interruptible(&dev->struct_mutex);
687 if (ret)
688 return ret;
2017263e 689
2d1070b2 690 any = 0;
b4ac5afc 691 for_each_engine(engine, dev_priv) {
2d1070b2
CW
692 int count;
693
694 count = 0;
e2f80391 695 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
696 count++;
697 if (count == 0)
a2c7f6fd
CW
698 continue;
699
e2f80391
TU
700 seq_printf(m, "%s requests: %d\n", engine->name, count);
701 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
702 struct task_struct *task;
703
704 rcu_read_lock();
705 task = NULL;
eed29a5b
DV
706 if (req->pid)
707 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 708 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
709 req->seqno,
710 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
711 task ? task->comm : "<unknown>",
712 task ? task->pid : -1);
713 rcu_read_unlock();
c2c347a9 714 }
2d1070b2
CW
715
716 any++;
2017263e 717 }
de227ef0
CW
718 mutex_unlock(&dev->struct_mutex);
719
2d1070b2 720 if (any == 0)
267f0c90 721 seq_puts(m, "No requests\n");
c2c347a9 722
2017263e
BG
723 return 0;
724}
725
b2223497 726static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 727 struct intel_engine_cs *engine)
b2223497 728{
0bc40be8 729 if (engine->get_seqno) {
20e28fba 730 seq_printf(m, "Current sequence (%s): %x\n",
0bc40be8 731 engine->name, engine->get_seqno(engine, false));
b2223497
CW
732 }
733}
734
2017263e
BG
735static int i915_gem_seqno_info(struct seq_file *m, void *data)
736{
9f25d007 737 struct drm_info_node *node = m->private;
2017263e 738 struct drm_device *dev = node->minor->dev;
e277a1f8 739 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 740 struct intel_engine_cs *engine;
b4ac5afc 741 int ret;
de227ef0
CW
742
743 ret = mutex_lock_interruptible(&dev->struct_mutex);
744 if (ret)
745 return ret;
c8c8fb33 746 intel_runtime_pm_get(dev_priv);
2017263e 747
b4ac5afc 748 for_each_engine(engine, dev_priv)
e2f80391 749 i915_ring_seqno_info(m, engine);
de227ef0 750
c8c8fb33 751 intel_runtime_pm_put(dev_priv);
de227ef0
CW
752 mutex_unlock(&dev->struct_mutex);
753
2017263e
BG
754 return 0;
755}
756
757
758static int i915_interrupt_info(struct seq_file *m, void *data)
759{
9f25d007 760 struct drm_info_node *node = m->private;
2017263e 761 struct drm_device *dev = node->minor->dev;
e277a1f8 762 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 763 struct intel_engine_cs *engine;
9db4a9c7 764 int ret, i, pipe;
de227ef0
CW
765
766 ret = mutex_lock_interruptible(&dev->struct_mutex);
767 if (ret)
768 return ret;
c8c8fb33 769 intel_runtime_pm_get(dev_priv);
2017263e 770
74e1ca8c 771 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
772 seq_printf(m, "Master Interrupt Control:\t%08x\n",
773 I915_READ(GEN8_MASTER_IRQ));
774
775 seq_printf(m, "Display IER:\t%08x\n",
776 I915_READ(VLV_IER));
777 seq_printf(m, "Display IIR:\t%08x\n",
778 I915_READ(VLV_IIR));
779 seq_printf(m, "Display IIR_RW:\t%08x\n",
780 I915_READ(VLV_IIR_RW));
781 seq_printf(m, "Display IMR:\t%08x\n",
782 I915_READ(VLV_IMR));
055e393f 783 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
784 seq_printf(m, "Pipe %c stat:\t%08x\n",
785 pipe_name(pipe),
786 I915_READ(PIPESTAT(pipe)));
787
788 seq_printf(m, "Port hotplug:\t%08x\n",
789 I915_READ(PORT_HOTPLUG_EN));
790 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
791 I915_READ(VLV_DPFLIPSTAT));
792 seq_printf(m, "DPINVGTT:\t%08x\n",
793 I915_READ(DPINVGTT));
794
795 for (i = 0; i < 4; i++) {
796 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IMR(i)));
798 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IIR(i)));
800 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IER(i)));
802 }
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
810 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
811 seq_printf(m, "Master Interrupt Control:\t%08x\n",
812 I915_READ(GEN8_MASTER_IRQ));
813
814 for (i = 0; i < 4; i++) {
815 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
816 i, I915_READ(GEN8_GT_IMR(i)));
817 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
818 i, I915_READ(GEN8_GT_IIR(i)));
819 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IER(i)));
821 }
822
055e393f 823 for_each_pipe(dev_priv, pipe) {
e129649b
ID
824 enum intel_display_power_domain power_domain;
825
826 power_domain = POWER_DOMAIN_PIPE(pipe);
827 if (!intel_display_power_get_if_enabled(dev_priv,
828 power_domain)) {
22c59960
PZ
829 seq_printf(m, "Pipe %c power disabled\n",
830 pipe_name(pipe));
831 continue;
832 }
a123f157 833 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
834 pipe_name(pipe),
835 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 836 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 839 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
842
843 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
844 }
845
846 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
847 I915_READ(GEN8_DE_PORT_IMR));
848 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
849 I915_READ(GEN8_DE_PORT_IIR));
850 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IER));
852
853 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
854 I915_READ(GEN8_DE_MISC_IMR));
855 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
856 I915_READ(GEN8_DE_MISC_IIR));
857 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IER));
859
860 seq_printf(m, "PCU interrupt mask:\t%08x\n",
861 I915_READ(GEN8_PCU_IMR));
862 seq_printf(m, "PCU interrupt identity:\t%08x\n",
863 I915_READ(GEN8_PCU_IIR));
864 seq_printf(m, "PCU interrupt enable:\t%08x\n",
865 I915_READ(GEN8_PCU_IER));
866 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
867 seq_printf(m, "Display IER:\t%08x\n",
868 I915_READ(VLV_IER));
869 seq_printf(m, "Display IIR:\t%08x\n",
870 I915_READ(VLV_IIR));
871 seq_printf(m, "Display IIR_RW:\t%08x\n",
872 I915_READ(VLV_IIR_RW));
873 seq_printf(m, "Display IMR:\t%08x\n",
874 I915_READ(VLV_IMR));
055e393f 875 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
876 seq_printf(m, "Pipe %c stat:\t%08x\n",
877 pipe_name(pipe),
878 I915_READ(PIPESTAT(pipe)));
879
880 seq_printf(m, "Master IER:\t%08x\n",
881 I915_READ(VLV_MASTER_IER));
882
883 seq_printf(m, "Render IER:\t%08x\n",
884 I915_READ(GTIER));
885 seq_printf(m, "Render IIR:\t%08x\n",
886 I915_READ(GTIIR));
887 seq_printf(m, "Render IMR:\t%08x\n",
888 I915_READ(GTIMR));
889
890 seq_printf(m, "PM IER:\t\t%08x\n",
891 I915_READ(GEN6_PMIER));
892 seq_printf(m, "PM IIR:\t\t%08x\n",
893 I915_READ(GEN6_PMIIR));
894 seq_printf(m, "PM IMR:\t\t%08x\n",
895 I915_READ(GEN6_PMIMR));
896
897 seq_printf(m, "Port hotplug:\t%08x\n",
898 I915_READ(PORT_HOTPLUG_EN));
899 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
900 I915_READ(VLV_DPFLIPSTAT));
901 seq_printf(m, "DPINVGTT:\t%08x\n",
902 I915_READ(DPINVGTT));
903
904 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
905 seq_printf(m, "Interrupt enable: %08x\n",
906 I915_READ(IER));
907 seq_printf(m, "Interrupt identity: %08x\n",
908 I915_READ(IIR));
909 seq_printf(m, "Interrupt mask: %08x\n",
910 I915_READ(IMR));
055e393f 911 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
912 seq_printf(m, "Pipe %c stat: %08x\n",
913 pipe_name(pipe),
914 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
915 } else {
916 seq_printf(m, "North Display Interrupt enable: %08x\n",
917 I915_READ(DEIER));
918 seq_printf(m, "North Display Interrupt identity: %08x\n",
919 I915_READ(DEIIR));
920 seq_printf(m, "North Display Interrupt mask: %08x\n",
921 I915_READ(DEIMR));
922 seq_printf(m, "South Display Interrupt enable: %08x\n",
923 I915_READ(SDEIER));
924 seq_printf(m, "South Display Interrupt identity: %08x\n",
925 I915_READ(SDEIIR));
926 seq_printf(m, "South Display Interrupt mask: %08x\n",
927 I915_READ(SDEIMR));
928 seq_printf(m, "Graphics Interrupt enable: %08x\n",
929 I915_READ(GTIER));
930 seq_printf(m, "Graphics Interrupt identity: %08x\n",
931 I915_READ(GTIIR));
932 seq_printf(m, "Graphics Interrupt mask: %08x\n",
933 I915_READ(GTIMR));
934 }
b4ac5afc 935 for_each_engine(engine, dev_priv) {
a123f157 936 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
937 seq_printf(m,
938 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 939 engine->name, I915_READ_IMR(engine));
9862e600 940 }
e2f80391 941 i915_ring_seqno_info(m, engine);
9862e600 942 }
c8c8fb33 943 intel_runtime_pm_put(dev_priv);
de227ef0
CW
944 mutex_unlock(&dev->struct_mutex);
945
2017263e
BG
946 return 0;
947}
948
a6172a80
CW
949static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
950{
9f25d007 951 struct drm_info_node *node = m->private;
a6172a80 952 struct drm_device *dev = node->minor->dev;
e277a1f8 953 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
954 int i, ret;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
a6172a80 959
a6172a80
CW
960 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
961 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 962 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 963
6c085a72
CW
964 seq_printf(m, "Fence %d, pin count = %d, object = ",
965 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 966 if (obj == NULL)
267f0c90 967 seq_puts(m, "unused");
c2c347a9 968 else
05394f39 969 describe_obj(m, obj);
267f0c90 970 seq_putc(m, '\n');
a6172a80
CW
971 }
972
05394f39 973 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
974 return 0;
975}
976
2017263e
BG
977static int i915_hws_info(struct seq_file *m, void *data)
978{
9f25d007 979 struct drm_info_node *node = m->private;
2017263e 980 struct drm_device *dev = node->minor->dev;
e277a1f8 981 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 982 struct intel_engine_cs *engine;
1a240d4d 983 const u32 *hws;
4066c0ae
CW
984 int i;
985
4a570db5 986 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 987 hws = engine->status_page.page_addr;
2017263e
BG
988 if (hws == NULL)
989 return 0;
990
991 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
992 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
993 i * 4,
994 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
995 }
996 return 0;
997}
998
d5442303
DV
999static ssize_t
1000i915_error_state_write(struct file *filp,
1001 const char __user *ubuf,
1002 size_t cnt,
1003 loff_t *ppos)
1004{
edc3d884 1005 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1006 struct drm_device *dev = error_priv->dev;
22bcfc6a 1007 int ret;
d5442303
DV
1008
1009 DRM_DEBUG_DRIVER("Resetting error state\n");
1010
22bcfc6a
DV
1011 ret = mutex_lock_interruptible(&dev->struct_mutex);
1012 if (ret)
1013 return ret;
1014
d5442303
DV
1015 i915_destroy_error_state(dev);
1016 mutex_unlock(&dev->struct_mutex);
1017
1018 return cnt;
1019}
1020
1021static int i915_error_state_open(struct inode *inode, struct file *file)
1022{
1023 struct drm_device *dev = inode->i_private;
d5442303 1024 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1025
1026 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1027 if (!error_priv)
1028 return -ENOMEM;
1029
1030 error_priv->dev = dev;
1031
95d5bfb3 1032 i915_error_state_get(dev, error_priv);
d5442303 1033
edc3d884
MK
1034 file->private_data = error_priv;
1035
1036 return 0;
d5442303
DV
1037}
1038
1039static int i915_error_state_release(struct inode *inode, struct file *file)
1040{
edc3d884 1041 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1042
95d5bfb3 1043 i915_error_state_put(error_priv);
d5442303
DV
1044 kfree(error_priv);
1045
edc3d884
MK
1046 return 0;
1047}
1048
4dc955f7
MK
1049static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1050 size_t count, loff_t *pos)
1051{
1052 struct i915_error_state_file_priv *error_priv = file->private_data;
1053 struct drm_i915_error_state_buf error_str;
1054 loff_t tmp_pos = 0;
1055 ssize_t ret_count = 0;
1056 int ret;
1057
0a4cd7c8 1058 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1059 if (ret)
1060 return ret;
edc3d884 1061
fc16b48b 1062 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1063 if (ret)
1064 goto out;
1065
edc3d884
MK
1066 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1067 error_str.buf,
1068 error_str.bytes);
1069
1070 if (ret_count < 0)
1071 ret = ret_count;
1072 else
1073 *pos = error_str.start + ret_count;
1074out:
4dc955f7 1075 i915_error_state_buf_release(&error_str);
edc3d884 1076 return ret ?: ret_count;
d5442303
DV
1077}
1078
1079static const struct file_operations i915_error_state_fops = {
1080 .owner = THIS_MODULE,
1081 .open = i915_error_state_open,
edc3d884 1082 .read = i915_error_state_read,
d5442303
DV
1083 .write = i915_error_state_write,
1084 .llseek = default_llseek,
1085 .release = i915_error_state_release,
1086};
1087
647416f9
KC
1088static int
1089i915_next_seqno_get(void *data, u64 *val)
40633219 1090{
647416f9 1091 struct drm_device *dev = data;
e277a1f8 1092 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1093 int ret;
1094
1095 ret = mutex_lock_interruptible(&dev->struct_mutex);
1096 if (ret)
1097 return ret;
1098
647416f9 1099 *val = dev_priv->next_seqno;
40633219
MK
1100 mutex_unlock(&dev->struct_mutex);
1101
647416f9 1102 return 0;
40633219
MK
1103}
1104
647416f9
KC
1105static int
1106i915_next_seqno_set(void *data, u64 val)
1107{
1108 struct drm_device *dev = data;
40633219
MK
1109 int ret;
1110
40633219
MK
1111 ret = mutex_lock_interruptible(&dev->struct_mutex);
1112 if (ret)
1113 return ret;
1114
e94fbaa8 1115 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1116 mutex_unlock(&dev->struct_mutex);
1117
647416f9 1118 return ret;
40633219
MK
1119}
1120
647416f9
KC
1121DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1122 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1123 "0x%llx\n");
40633219 1124
adb4bd12 1125static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1126{
9f25d007 1127 struct drm_info_node *node = m->private;
f97108d1 1128 struct drm_device *dev = node->minor->dev;
e277a1f8 1129 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1130 int ret = 0;
1131
1132 intel_runtime_pm_get(dev_priv);
3b8d8d91 1133
5c9669ce
TR
1134 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1135
3b8d8d91
JB
1136 if (IS_GEN5(dev)) {
1137 u16 rgvswctl = I915_READ16(MEMSWCTL);
1138 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1139
1140 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1141 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1142 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1143 MEMSTAT_VID_SHIFT);
1144 seq_printf(m, "Current P-state: %d\n",
1145 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1146 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1147 u32 freq_sts;
1148
1149 mutex_lock(&dev_priv->rps.hw_lock);
1150 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1151 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1152 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1153
1154 seq_printf(m, "actual GPU freq: %d MHz\n",
1155 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1156
1157 seq_printf(m, "current GPU freq: %d MHz\n",
1158 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1159
1160 seq_printf(m, "max GPU freq: %d MHz\n",
1161 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1162
1163 seq_printf(m, "min GPU freq: %d MHz\n",
1164 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1165
1166 seq_printf(m, "idle GPU freq: %d MHz\n",
1167 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1168
1169 seq_printf(m,
1170 "efficient (RPe) frequency: %d MHz\n",
1171 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1172 mutex_unlock(&dev_priv->rps.hw_lock);
1173 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1174 u32 rp_state_limits;
1175 u32 gt_perf_status;
1176 u32 rp_state_cap;
0d8f9491 1177 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1178 u32 rpstat, cagf, reqf;
ccab5c82
JB
1179 u32 rpupei, rpcurup, rpprevup;
1180 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1181 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1182 int max_freq;
1183
35040562
BP
1184 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1185 if (IS_BROXTON(dev)) {
1186 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1187 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1188 } else {
1189 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1190 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1191 }
1192
3b8d8d91 1193 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1194 ret = mutex_lock_interruptible(&dev->struct_mutex);
1195 if (ret)
c8c8fb33 1196 goto out;
d1ebd816 1197
59bad947 1198 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1199
8e8c06cd 1200 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1201 if (IS_GEN9(dev))
1202 reqf >>= 23;
1203 else {
1204 reqf &= ~GEN6_TURBO_DISABLE;
1205 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1206 reqf >>= 24;
1207 else
1208 reqf >>= 25;
1209 }
7c59a9c1 1210 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1211
0d8f9491
CW
1212 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1213 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1214 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1215
ccab5c82
JB
1216 rpstat = I915_READ(GEN6_RPSTAT1);
1217 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1218 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1219 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1220 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1221 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1222 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1223 if (IS_GEN9(dev))
1224 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1225 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1226 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1227 else
1228 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1229 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1230
59bad947 1231 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1232 mutex_unlock(&dev->struct_mutex);
1233
9dd3c605
PZ
1234 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1235 pm_ier = I915_READ(GEN6_PMIER);
1236 pm_imr = I915_READ(GEN6_PMIMR);
1237 pm_isr = I915_READ(GEN6_PMISR);
1238 pm_iir = I915_READ(GEN6_PMIIR);
1239 pm_mask = I915_READ(GEN6_PMINTRMSK);
1240 } else {
1241 pm_ier = I915_READ(GEN8_GT_IER(2));
1242 pm_imr = I915_READ(GEN8_GT_IMR(2));
1243 pm_isr = I915_READ(GEN8_GT_ISR(2));
1244 pm_iir = I915_READ(GEN8_GT_IIR(2));
1245 pm_mask = I915_READ(GEN6_PMINTRMSK);
1246 }
0d8f9491 1247 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1248 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1249 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1250 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1251 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1252 seq_printf(m, "Render p-state VID: %d\n",
1253 gt_perf_status & 0xff);
1254 seq_printf(m, "Render p-state limit: %d\n",
1255 rp_state_limits & 0xff);
0d8f9491
CW
1256 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1257 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1258 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1259 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1260 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1261 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1262 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1263 GEN6_CURICONT_MASK);
1264 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1265 GEN6_CURBSYTAVG_MASK);
1266 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1267 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1268 seq_printf(m, "Up threshold: %d%%\n",
1269 dev_priv->rps.up_threshold);
1270
ccab5c82
JB
1271 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1272 GEN6_CURIAVG_MASK);
1273 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1274 GEN6_CURBSYTAVG_MASK);
1275 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1276 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1277 seq_printf(m, "Down threshold: %d%%\n",
1278 dev_priv->rps.down_threshold);
3b8d8d91 1279
35040562
BP
1280 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1281 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1282 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1283 GEN9_FREQ_SCALER : 1);
3b8d8d91 1284 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1285 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1286
1287 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1288 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1289 GEN9_FREQ_SCALER : 1);
3b8d8d91 1290 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1291 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1292
35040562
BP
1293 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1294 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1295 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1296 GEN9_FREQ_SCALER : 1);
3b8d8d91 1297 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1298 intel_gpu_freq(dev_priv, max_freq));
31c77388 1299 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1300 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1301
d86ed34a
CW
1302 seq_printf(m, "Current freq: %d MHz\n",
1303 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1304 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1305 seq_printf(m, "Idle freq: %d MHz\n",
1306 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1307 seq_printf(m, "Min freq: %d MHz\n",
1308 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1309 seq_printf(m, "Max freq: %d MHz\n",
1310 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1311 seq_printf(m,
1312 "efficient (RPe) frequency: %d MHz\n",
1313 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1314 } else {
267f0c90 1315 seq_puts(m, "no P-state info available\n");
3b8d8d91 1316 }
f97108d1 1317
1170f28c
MK
1318 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1319 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1320 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1321
c8c8fb33
PZ
1322out:
1323 intel_runtime_pm_put(dev_priv);
1324 return ret;
f97108d1
JB
1325}
1326
f654449a
CW
1327static int i915_hangcheck_info(struct seq_file *m, void *unused)
1328{
1329 struct drm_info_node *node = m->private;
ebbc7546
MK
1330 struct drm_device *dev = node->minor->dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1332 struct intel_engine_cs *engine;
666796da
TU
1333 u64 acthd[I915_NUM_ENGINES];
1334 u32 seqno[I915_NUM_ENGINES];
61642ff0 1335 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1336 enum intel_engine_id id;
1337 int j;
f654449a
CW
1338
1339 if (!i915.enable_hangcheck) {
1340 seq_printf(m, "Hangcheck disabled\n");
1341 return 0;
1342 }
1343
ebbc7546
MK
1344 intel_runtime_pm_get(dev_priv);
1345
c3232b18
DG
1346 for_each_engine_id(engine, dev_priv, id) {
1347 seqno[id] = engine->get_seqno(engine, false);
1348 acthd[id] = intel_ring_get_active_head(engine);
ebbc7546
MK
1349 }
1350
61642ff0
MK
1351 i915_get_extra_instdone(dev, instdone);
1352
ebbc7546
MK
1353 intel_runtime_pm_put(dev_priv);
1354
f654449a
CW
1355 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1356 seq_printf(m, "Hangcheck active, fires in %dms\n",
1357 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1358 jiffies));
1359 } else
1360 seq_printf(m, "Hangcheck inactive\n");
1361
c3232b18 1362 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1363 seq_printf(m, "%s:\n", engine->name);
f654449a 1364 seq_printf(m, "\tseqno = %x [current %x]\n",
c3232b18 1365 engine->hangcheck.seqno, seqno[id]);
f654449a 1366 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1367 (long long)engine->hangcheck.acthd,
c3232b18 1368 (long long)acthd[id]);
e2f80391
TU
1369 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1370 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1371
e2f80391 1372 if (engine->id == RCS) {
61642ff0
MK
1373 seq_puts(m, "\tinstdone read =");
1374
1375 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1376 seq_printf(m, " 0x%08x", instdone[j]);
1377
1378 seq_puts(m, "\n\tinstdone accu =");
1379
1380 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1381 seq_printf(m, " 0x%08x",
e2f80391 1382 engine->hangcheck.instdone[j]);
61642ff0
MK
1383
1384 seq_puts(m, "\n");
1385 }
f654449a
CW
1386 }
1387
1388 return 0;
1389}
1390
4d85529d 1391static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1392{
9f25d007 1393 struct drm_info_node *node = m->private;
f97108d1 1394 struct drm_device *dev = node->minor->dev;
e277a1f8 1395 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1396 u32 rgvmodectl, rstdbyctl;
1397 u16 crstandvid;
1398 int ret;
1399
1400 ret = mutex_lock_interruptible(&dev->struct_mutex);
1401 if (ret)
1402 return ret;
c8c8fb33 1403 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1404
1405 rgvmodectl = I915_READ(MEMMODECTL);
1406 rstdbyctl = I915_READ(RSTDBYCTL);
1407 crstandvid = I915_READ16(CRSTANDVID);
1408
c8c8fb33 1409 intel_runtime_pm_put(dev_priv);
616fdb5a 1410 mutex_unlock(&dev->struct_mutex);
f97108d1 1411
742f491d 1412 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1413 seq_printf(m, "Boost freq: %d\n",
1414 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1415 MEMMODE_BOOST_FREQ_SHIFT);
1416 seq_printf(m, "HW control enabled: %s\n",
742f491d 1417 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1418 seq_printf(m, "SW control enabled: %s\n",
742f491d 1419 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1420 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1421 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1422 seq_printf(m, "Starting frequency: P%d\n",
1423 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1424 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1425 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1426 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1427 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1428 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1429 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1430 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1431 seq_puts(m, "Current RS state: ");
88271da3
JB
1432 switch (rstdbyctl & RSX_STATUS_MASK) {
1433 case RSX_STATUS_ON:
267f0c90 1434 seq_puts(m, "on\n");
88271da3
JB
1435 break;
1436 case RSX_STATUS_RC1:
267f0c90 1437 seq_puts(m, "RC1\n");
88271da3
JB
1438 break;
1439 case RSX_STATUS_RC1E:
267f0c90 1440 seq_puts(m, "RC1E\n");
88271da3
JB
1441 break;
1442 case RSX_STATUS_RS1:
267f0c90 1443 seq_puts(m, "RS1\n");
88271da3
JB
1444 break;
1445 case RSX_STATUS_RS2:
267f0c90 1446 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1447 break;
1448 case RSX_STATUS_RS3:
267f0c90 1449 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1450 break;
1451 default:
267f0c90 1452 seq_puts(m, "unknown\n");
88271da3
JB
1453 break;
1454 }
f97108d1
JB
1455
1456 return 0;
1457}
1458
f65367b5 1459static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1460{
b2cff0db
CW
1461 struct drm_info_node *node = m->private;
1462 struct drm_device *dev = node->minor->dev;
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1465 int i;
1466
1467 spin_lock_irq(&dev_priv->uncore.lock);
1468 for_each_fw_domain(fw_domain, dev_priv, i) {
1469 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1470 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1471 fw_domain->wake_count);
1472 }
1473 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1474
b2cff0db
CW
1475 return 0;
1476}
1477
1478static int vlv_drpc_info(struct seq_file *m)
1479{
9f25d007 1480 struct drm_info_node *node = m->private;
669ab5aa
D
1481 struct drm_device *dev = node->minor->dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1483 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1484
d46c0517
ID
1485 intel_runtime_pm_get(dev_priv);
1486
6b312cd3 1487 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1488 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1489 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1490
d46c0517
ID
1491 intel_runtime_pm_put(dev_priv);
1492
669ab5aa
D
1493 seq_printf(m, "Video Turbo Mode: %s\n",
1494 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1495 seq_printf(m, "Turbo enabled: %s\n",
1496 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1497 seq_printf(m, "HW control enabled: %s\n",
1498 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1499 seq_printf(m, "SW control enabled: %s\n",
1500 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1501 GEN6_RP_MEDIA_SW_MODE));
1502 seq_printf(m, "RC6 Enabled: %s\n",
1503 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1504 GEN6_RC_CTL_EI_MODE(1))));
1505 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1506 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1507 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1508 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1509
9cc19be5
ID
1510 seq_printf(m, "Render RC6 residency since boot: %u\n",
1511 I915_READ(VLV_GT_RENDER_RC6));
1512 seq_printf(m, "Media RC6 residency since boot: %u\n",
1513 I915_READ(VLV_GT_MEDIA_RC6));
1514
f65367b5 1515 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1516}
1517
4d85529d
BW
1518static int gen6_drpc_info(struct seq_file *m)
1519{
9f25d007 1520 struct drm_info_node *node = m->private;
4d85529d
BW
1521 struct drm_device *dev = node->minor->dev;
1522 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1523 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1524 unsigned forcewake_count;
aee56cff 1525 int count = 0, ret;
4d85529d
BW
1526
1527 ret = mutex_lock_interruptible(&dev->struct_mutex);
1528 if (ret)
1529 return ret;
c8c8fb33 1530 intel_runtime_pm_get(dev_priv);
4d85529d 1531
907b28c5 1532 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1533 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1534 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1535
1536 if (forcewake_count) {
267f0c90
DL
1537 seq_puts(m, "RC information inaccurate because somebody "
1538 "holds a forcewake reference \n");
4d85529d
BW
1539 } else {
1540 /* NB: we cannot use forcewake, else we read the wrong values */
1541 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1542 udelay(10);
1543 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1544 }
1545
75aa3f63 1546 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1547 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1548
1549 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1550 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1551 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1552 mutex_lock(&dev_priv->rps.hw_lock);
1553 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1554 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1555
c8c8fb33
PZ
1556 intel_runtime_pm_put(dev_priv);
1557
4d85529d
BW
1558 seq_printf(m, "Video Turbo Mode: %s\n",
1559 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1560 seq_printf(m, "HW control enabled: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1562 seq_printf(m, "SW control enabled: %s\n",
1563 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1564 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1565 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1566 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1567 seq_printf(m, "RC6 Enabled: %s\n",
1568 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1569 seq_printf(m, "Deep RC6 Enabled: %s\n",
1570 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1571 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1572 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1573 seq_puts(m, "Current RC state: ");
4d85529d
BW
1574 switch (gt_core_status & GEN6_RCn_MASK) {
1575 case GEN6_RC0:
1576 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1577 seq_puts(m, "Core Power Down\n");
4d85529d 1578 else
267f0c90 1579 seq_puts(m, "on\n");
4d85529d
BW
1580 break;
1581 case GEN6_RC3:
267f0c90 1582 seq_puts(m, "RC3\n");
4d85529d
BW
1583 break;
1584 case GEN6_RC6:
267f0c90 1585 seq_puts(m, "RC6\n");
4d85529d
BW
1586 break;
1587 case GEN6_RC7:
267f0c90 1588 seq_puts(m, "RC7\n");
4d85529d
BW
1589 break;
1590 default:
267f0c90 1591 seq_puts(m, "Unknown\n");
4d85529d
BW
1592 break;
1593 }
1594
1595 seq_printf(m, "Core Power Down: %s\n",
1596 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1597
1598 /* Not exactly sure what this is */
1599 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1600 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1601 seq_printf(m, "RC6 residency since boot: %u\n",
1602 I915_READ(GEN6_GT_GFX_RC6));
1603 seq_printf(m, "RC6+ residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6p));
1605 seq_printf(m, "RC6++ residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6pp));
1607
ecd8faea
BW
1608 seq_printf(m, "RC6 voltage: %dmV\n",
1609 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1610 seq_printf(m, "RC6+ voltage: %dmV\n",
1611 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1612 seq_printf(m, "RC6++ voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1614 return 0;
1615}
1616
1617static int i915_drpc_info(struct seq_file *m, void *unused)
1618{
9f25d007 1619 struct drm_info_node *node = m->private;
4d85529d
BW
1620 struct drm_device *dev = node->minor->dev;
1621
666a4537 1622 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1623 return vlv_drpc_info(m);
ac66cf4b 1624 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1625 return gen6_drpc_info(m);
1626 else
1627 return ironlake_drpc_info(m);
1628}
1629
9a851789
DV
1630static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1631{
1632 struct drm_info_node *node = m->private;
1633 struct drm_device *dev = node->minor->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635
1636 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1637 dev_priv->fb_tracking.busy_bits);
1638
1639 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1640 dev_priv->fb_tracking.flip_bits);
1641
1642 return 0;
1643}
1644
b5e50c3f
JB
1645static int i915_fbc_status(struct seq_file *m, void *unused)
1646{
9f25d007 1647 struct drm_info_node *node = m->private;
b5e50c3f 1648 struct drm_device *dev = node->minor->dev;
e277a1f8 1649 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1650
3a77c4c4 1651 if (!HAS_FBC(dev)) {
267f0c90 1652 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1653 return 0;
1654 }
1655
36623ef8 1656 intel_runtime_pm_get(dev_priv);
25ad93fd 1657 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1658
0e631adc 1659 if (intel_fbc_is_active(dev_priv))
267f0c90 1660 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1661 else
1662 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1663 dev_priv->fbc.no_fbc_reason);
36623ef8 1664
31b9df10
PZ
1665 if (INTEL_INFO(dev_priv)->gen >= 7)
1666 seq_printf(m, "Compressing: %s\n",
1667 yesno(I915_READ(FBC_STATUS2) &
1668 FBC_COMPRESSION_MASK));
1669
25ad93fd 1670 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1671 intel_runtime_pm_put(dev_priv);
1672
b5e50c3f
JB
1673 return 0;
1674}
1675
da46f936
RV
1676static int i915_fbc_fc_get(void *data, u64 *val)
1677{
1678 struct drm_device *dev = data;
1679 struct drm_i915_private *dev_priv = dev->dev_private;
1680
1681 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1682 return -ENODEV;
1683
da46f936 1684 *val = dev_priv->fbc.false_color;
da46f936
RV
1685
1686 return 0;
1687}
1688
1689static int i915_fbc_fc_set(void *data, u64 val)
1690{
1691 struct drm_device *dev = data;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 u32 reg;
1694
1695 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1696 return -ENODEV;
1697
25ad93fd 1698 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1699
1700 reg = I915_READ(ILK_DPFC_CONTROL);
1701 dev_priv->fbc.false_color = val;
1702
1703 I915_WRITE(ILK_DPFC_CONTROL, val ?
1704 (reg | FBC_CTL_FALSE_COLOR) :
1705 (reg & ~FBC_CTL_FALSE_COLOR));
1706
25ad93fd 1707 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1708 return 0;
1709}
1710
1711DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1712 i915_fbc_fc_get, i915_fbc_fc_set,
1713 "%llu\n");
1714
92d44621
PZ
1715static int i915_ips_status(struct seq_file *m, void *unused)
1716{
9f25d007 1717 struct drm_info_node *node = m->private;
92d44621
PZ
1718 struct drm_device *dev = node->minor->dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720
f5adf94e 1721 if (!HAS_IPS(dev)) {
92d44621
PZ
1722 seq_puts(m, "not supported\n");
1723 return 0;
1724 }
1725
36623ef8
PZ
1726 intel_runtime_pm_get(dev_priv);
1727
0eaa53f0
RV
1728 seq_printf(m, "Enabled by kernel parameter: %s\n",
1729 yesno(i915.enable_ips));
1730
1731 if (INTEL_INFO(dev)->gen >= 8) {
1732 seq_puts(m, "Currently: unknown\n");
1733 } else {
1734 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1735 seq_puts(m, "Currently: enabled\n");
1736 else
1737 seq_puts(m, "Currently: disabled\n");
1738 }
92d44621 1739
36623ef8
PZ
1740 intel_runtime_pm_put(dev_priv);
1741
92d44621
PZ
1742 return 0;
1743}
1744
4a9bef37
JB
1745static int i915_sr_status(struct seq_file *m, void *unused)
1746{
9f25d007 1747 struct drm_info_node *node = m->private;
4a9bef37 1748 struct drm_device *dev = node->minor->dev;
e277a1f8 1749 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1750 bool sr_enabled = false;
1751
36623ef8
PZ
1752 intel_runtime_pm_get(dev_priv);
1753
1398261a 1754 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1755 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1756 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1757 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1758 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1759 else if (IS_I915GM(dev))
1760 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1761 else if (IS_PINEVIEW(dev))
1762 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1763 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1764 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1765
36623ef8
PZ
1766 intel_runtime_pm_put(dev_priv);
1767
5ba2aaaa
CW
1768 seq_printf(m, "self-refresh: %s\n",
1769 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1770
1771 return 0;
1772}
1773
7648fa99
JB
1774static int i915_emon_status(struct seq_file *m, void *unused)
1775{
9f25d007 1776 struct drm_info_node *node = m->private;
7648fa99 1777 struct drm_device *dev = node->minor->dev;
e277a1f8 1778 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1779 unsigned long temp, chipset, gfx;
de227ef0
CW
1780 int ret;
1781
582be6b4
CW
1782 if (!IS_GEN5(dev))
1783 return -ENODEV;
1784
de227ef0
CW
1785 ret = mutex_lock_interruptible(&dev->struct_mutex);
1786 if (ret)
1787 return ret;
7648fa99
JB
1788
1789 temp = i915_mch_val(dev_priv);
1790 chipset = i915_chipset_val(dev_priv);
1791 gfx = i915_gfx_val(dev_priv);
de227ef0 1792 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1793
1794 seq_printf(m, "GMCH temp: %ld\n", temp);
1795 seq_printf(m, "Chipset power: %ld\n", chipset);
1796 seq_printf(m, "GFX power: %ld\n", gfx);
1797 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1798
1799 return 0;
1800}
1801
23b2f8bb
JB
1802static int i915_ring_freq_table(struct seq_file *m, void *unused)
1803{
9f25d007 1804 struct drm_info_node *node = m->private;
23b2f8bb 1805 struct drm_device *dev = node->minor->dev;
e277a1f8 1806 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1807 int ret = 0;
23b2f8bb 1808 int gpu_freq, ia_freq;
f936ec34 1809 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1810
97d3308a 1811 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1812 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1813 return 0;
1814 }
1815
5bfa0199
PZ
1816 intel_runtime_pm_get(dev_priv);
1817
5c9669ce
TR
1818 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1819
4fc688ce 1820 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1821 if (ret)
5bfa0199 1822 goto out;
23b2f8bb 1823
ef11bdb3 1824 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1825 /* Convert GT frequency to 50 HZ units */
1826 min_gpu_freq =
1827 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1828 max_gpu_freq =
1829 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1830 } else {
1831 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1832 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1833 }
1834
267f0c90 1835 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1836
f936ec34 1837 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1838 ia_freq = gpu_freq;
1839 sandybridge_pcode_read(dev_priv,
1840 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1841 &ia_freq);
3ebecd07 1842 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1843 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1844 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1845 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1846 ((ia_freq >> 0) & 0xff) * 100,
1847 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1848 }
1849
4fc688ce 1850 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1851
5bfa0199
PZ
1852out:
1853 intel_runtime_pm_put(dev_priv);
1854 return ret;
23b2f8bb
JB
1855}
1856
44834a67
CW
1857static int i915_opregion(struct seq_file *m, void *unused)
1858{
9f25d007 1859 struct drm_info_node *node = m->private;
44834a67 1860 struct drm_device *dev = node->minor->dev;
e277a1f8 1861 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1862 struct intel_opregion *opregion = &dev_priv->opregion;
1863 int ret;
1864
1865 ret = mutex_lock_interruptible(&dev->struct_mutex);
1866 if (ret)
0d38f009 1867 goto out;
44834a67 1868
2455a8e4
JN
1869 if (opregion->header)
1870 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1871
1872 mutex_unlock(&dev->struct_mutex);
1873
0d38f009 1874out:
44834a67
CW
1875 return 0;
1876}
1877
ada8f955
JN
1878static int i915_vbt(struct seq_file *m, void *unused)
1879{
1880 struct drm_info_node *node = m->private;
1881 struct drm_device *dev = node->minor->dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 struct intel_opregion *opregion = &dev_priv->opregion;
1884
1885 if (opregion->vbt)
1886 seq_write(m, opregion->vbt, opregion->vbt_size);
1887
1888 return 0;
1889}
1890
37811fcc
CW
1891static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1892{
9f25d007 1893 struct drm_info_node *node = m->private;
37811fcc 1894 struct drm_device *dev = node->minor->dev;
b13b8402 1895 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1896 struct drm_framebuffer *drm_fb;
37811fcc 1897
0695726e 1898#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1899 if (to_i915(dev)->fbdev) {
1900 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1901
1902 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1903 fbdev_fb->base.width,
1904 fbdev_fb->base.height,
1905 fbdev_fb->base.depth,
1906 fbdev_fb->base.bits_per_pixel,
1907 fbdev_fb->base.modifier[0],
1908 atomic_read(&fbdev_fb->base.refcount.refcount));
1909 describe_obj(m, fbdev_fb->obj);
1910 seq_putc(m, '\n');
1911 }
4520f53a 1912#endif
37811fcc 1913
4b096ac1 1914 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1915 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1916 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1917 if (fb == fbdev_fb)
37811fcc
CW
1918 continue;
1919
c1ca506d 1920 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1921 fb->base.width,
1922 fb->base.height,
1923 fb->base.depth,
623f9783 1924 fb->base.bits_per_pixel,
c1ca506d 1925 fb->base.modifier[0],
623f9783 1926 atomic_read(&fb->base.refcount.refcount));
05394f39 1927 describe_obj(m, fb->obj);
267f0c90 1928 seq_putc(m, '\n');
37811fcc 1929 }
4b096ac1 1930 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1931
1932 return 0;
1933}
1934
c9fe99bd
OM
1935static void describe_ctx_ringbuf(struct seq_file *m,
1936 struct intel_ringbuffer *ringbuf)
1937{
1938 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1939 ringbuf->space, ringbuf->head, ringbuf->tail,
1940 ringbuf->last_retired_head);
1941}
1942
e76d3630
BW
1943static int i915_context_status(struct seq_file *m, void *unused)
1944{
9f25d007 1945 struct drm_info_node *node = m->private;
e76d3630 1946 struct drm_device *dev = node->minor->dev;
e277a1f8 1947 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1948 struct intel_engine_cs *engine;
273497e5 1949 struct intel_context *ctx;
c3232b18
DG
1950 enum intel_engine_id id;
1951 int ret;
e76d3630 1952
f3d28878 1953 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1954 if (ret)
1955 return ret;
1956
a33afea5 1957 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1958 if (!i915.enable_execlists &&
1959 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1960 continue;
1961
a33afea5 1962 seq_puts(m, "HW context ");
3ccfd19d 1963 describe_ctx(m, ctx);
e28e404c
DG
1964 if (ctx == dev_priv->kernel_context)
1965 seq_printf(m, "(kernel context) ");
c9fe99bd
OM
1966
1967 if (i915.enable_execlists) {
1968 seq_putc(m, '\n');
c3232b18 1969 for_each_engine_id(engine, dev_priv, id) {
c9fe99bd 1970 struct drm_i915_gem_object *ctx_obj =
c3232b18 1971 ctx->engine[id].state;
c9fe99bd 1972 struct intel_ringbuffer *ringbuf =
c3232b18 1973 ctx->engine[id].ringbuf;
c9fe99bd 1974
e2f80391 1975 seq_printf(m, "%s: ", engine->name);
c9fe99bd
OM
1976 if (ctx_obj)
1977 describe_obj(m, ctx_obj);
1978 if (ringbuf)
1979 describe_ctx_ringbuf(m, ringbuf);
1980 seq_putc(m, '\n');
1981 }
1982 } else {
1983 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1984 }
a33afea5 1985
a33afea5 1986 seq_putc(m, '\n');
a168c293
BW
1987 }
1988
f3d28878 1989 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1990
1991 return 0;
1992}
1993
064ca1d2 1994static void i915_dump_lrc_obj(struct seq_file *m,
ca82580c 1995 struct intel_context *ctx,
0bc40be8 1996 struct intel_engine_cs *engine)
064ca1d2
TD
1997{
1998 struct page *page;
1999 uint32_t *reg_state;
2000 int j;
0bc40be8 2001 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2002 unsigned long ggtt_offset = 0;
2003
2004 if (ctx_obj == NULL) {
2005 seq_printf(m, "Context on %s with no gem object\n",
0bc40be8 2006 engine->name);
064ca1d2
TD
2007 return;
2008 }
2009
0bc40be8
TU
2010 seq_printf(m, "CONTEXT: %s %u\n", engine->name,
2011 intel_execlists_ctx_id(ctx, engine));
064ca1d2
TD
2012
2013 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2014 seq_puts(m, "\tNot bound in GGTT\n");
2015 else
2016 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2017
2018 if (i915_gem_object_get_pages(ctx_obj)) {
2019 seq_puts(m, "\tFailed to get pages for context object\n");
2020 return;
2021 }
2022
d1675198 2023 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2024 if (!WARN_ON(page == NULL)) {
2025 reg_state = kmap_atomic(page);
2026
2027 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2028 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2029 ggtt_offset + 4096 + (j * 4),
2030 reg_state[j], reg_state[j + 1],
2031 reg_state[j + 2], reg_state[j + 3]);
2032 }
2033 kunmap_atomic(reg_state);
2034 }
2035
2036 seq_putc(m, '\n');
2037}
2038
c0ab1ae9
BW
2039static int i915_dump_lrc(struct seq_file *m, void *unused)
2040{
2041 struct drm_info_node *node = (struct drm_info_node *) m->private;
2042 struct drm_device *dev = node->minor->dev;
2043 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2044 struct intel_engine_cs *engine;
c0ab1ae9 2045 struct intel_context *ctx;
b4ac5afc 2046 int ret;
c0ab1ae9
BW
2047
2048 if (!i915.enable_execlists) {
2049 seq_printf(m, "Logical Ring Contexts are disabled\n");
2050 return 0;
2051 }
2052
2053 ret = mutex_lock_interruptible(&dev->struct_mutex);
2054 if (ret)
2055 return ret;
2056
e28e404c
DG
2057 list_for_each_entry(ctx, &dev_priv->context_list, link)
2058 if (ctx != dev_priv->kernel_context)
b4ac5afc 2059 for_each_engine(engine, dev_priv)
e2f80391 2060 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2061
2062 mutex_unlock(&dev->struct_mutex);
2063
2064 return 0;
2065}
2066
4ba70e44
OM
2067static int i915_execlists(struct seq_file *m, void *data)
2068{
2069 struct drm_info_node *node = (struct drm_info_node *)m->private;
2070 struct drm_device *dev = node->minor->dev;
2071 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2072 struct intel_engine_cs *engine;
4ba70e44
OM
2073 u32 status_pointer;
2074 u8 read_pointer;
2075 u8 write_pointer;
2076 u32 status;
2077 u32 ctx_id;
2078 struct list_head *cursor;
b4ac5afc 2079 int i, ret;
4ba70e44
OM
2080
2081 if (!i915.enable_execlists) {
2082 seq_puts(m, "Logical Ring Contexts are disabled\n");
2083 return 0;
2084 }
2085
2086 ret = mutex_lock_interruptible(&dev->struct_mutex);
2087 if (ret)
2088 return ret;
2089
fc0412ec
MT
2090 intel_runtime_pm_get(dev_priv);
2091
b4ac5afc 2092 for_each_engine(engine, dev_priv) {
6d3d8274 2093 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2094 int count = 0;
2095 unsigned long flags;
2096
e2f80391 2097 seq_printf(m, "%s\n", engine->name);
4ba70e44 2098
e2f80391
TU
2099 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2100 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2101 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2102 status, ctx_id);
2103
e2f80391 2104 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2105 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2106
e2f80391 2107 read_pointer = engine->next_context_status_buffer;
5590a5f0 2108 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2109 if (read_pointer > write_pointer)
5590a5f0 2110 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2111 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2112 read_pointer, write_pointer);
2113
5590a5f0 2114 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2115 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2116 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2117
2118 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2119 i, status, ctx_id);
2120 }
2121
e2f80391
TU
2122 spin_lock_irqsave(&engine->execlist_lock, flags);
2123 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2124 count++;
e2f80391
TU
2125 head_req = list_first_entry_or_null(&engine->execlist_queue,
2126 struct drm_i915_gem_request,
2127 execlist_link);
2128 spin_unlock_irqrestore(&engine->execlist_lock, flags);
4ba70e44
OM
2129
2130 seq_printf(m, "\t%d requests in queue\n", count);
2131 if (head_req) {
4ba70e44 2132 seq_printf(m, "\tHead request id: %u\n",
e2f80391 2133 intel_execlists_ctx_id(head_req->ctx, engine));
4ba70e44 2134 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2135 head_req->tail);
4ba70e44
OM
2136 }
2137
2138 seq_putc(m, '\n');
2139 }
2140
fc0412ec 2141 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2142 mutex_unlock(&dev->struct_mutex);
2143
2144 return 0;
2145}
2146
ea16a3cd
DV
2147static const char *swizzle_string(unsigned swizzle)
2148{
aee56cff 2149 switch (swizzle) {
ea16a3cd
DV
2150 case I915_BIT_6_SWIZZLE_NONE:
2151 return "none";
2152 case I915_BIT_6_SWIZZLE_9:
2153 return "bit9";
2154 case I915_BIT_6_SWIZZLE_9_10:
2155 return "bit9/bit10";
2156 case I915_BIT_6_SWIZZLE_9_11:
2157 return "bit9/bit11";
2158 case I915_BIT_6_SWIZZLE_9_10_11:
2159 return "bit9/bit10/bit11";
2160 case I915_BIT_6_SWIZZLE_9_17:
2161 return "bit9/bit17";
2162 case I915_BIT_6_SWIZZLE_9_10_17:
2163 return "bit9/bit10/bit17";
2164 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2165 return "unknown";
ea16a3cd
DV
2166 }
2167
2168 return "bug";
2169}
2170
2171static int i915_swizzle_info(struct seq_file *m, void *data)
2172{
9f25d007 2173 struct drm_info_node *node = m->private;
ea16a3cd
DV
2174 struct drm_device *dev = node->minor->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2176 int ret;
2177
2178 ret = mutex_lock_interruptible(&dev->struct_mutex);
2179 if (ret)
2180 return ret;
c8c8fb33 2181 intel_runtime_pm_get(dev_priv);
ea16a3cd 2182
ea16a3cd
DV
2183 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2184 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2185 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2186 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2187
2188 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2189 seq_printf(m, "DDC = 0x%08x\n",
2190 I915_READ(DCC));
656bfa3a
DV
2191 seq_printf(m, "DDC2 = 0x%08x\n",
2192 I915_READ(DCC2));
ea16a3cd
DV
2193 seq_printf(m, "C0DRB3 = 0x%04x\n",
2194 I915_READ16(C0DRB3));
2195 seq_printf(m, "C1DRB3 = 0x%04x\n",
2196 I915_READ16(C1DRB3));
9d3203e1 2197 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2198 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2199 I915_READ(MAD_DIMM_C0));
2200 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2201 I915_READ(MAD_DIMM_C1));
2202 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2203 I915_READ(MAD_DIMM_C2));
2204 seq_printf(m, "TILECTL = 0x%08x\n",
2205 I915_READ(TILECTL));
5907f5fb 2206 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2207 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2208 I915_READ(GAMTARBMODE));
2209 else
2210 seq_printf(m, "ARB_MODE = 0x%08x\n",
2211 I915_READ(ARB_MODE));
3fa7d235
DV
2212 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2213 I915_READ(DISP_ARB_CTL));
ea16a3cd 2214 }
656bfa3a
DV
2215
2216 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2217 seq_puts(m, "L-shaped memory detected\n");
2218
c8c8fb33 2219 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2220 mutex_unlock(&dev->struct_mutex);
2221
2222 return 0;
2223}
2224
1c60fef5
BW
2225static int per_file_ctx(int id, void *ptr, void *data)
2226{
273497e5 2227 struct intel_context *ctx = ptr;
1c60fef5 2228 struct seq_file *m = data;
ae6c4806
DV
2229 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2230
2231 if (!ppgtt) {
2232 seq_printf(m, " no ppgtt for context %d\n",
2233 ctx->user_handle);
2234 return 0;
2235 }
1c60fef5 2236
f83d6518
OM
2237 if (i915_gem_context_is_default(ctx))
2238 seq_puts(m, " default context:\n");
2239 else
821d66dd 2240 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2241 ppgtt->debug_dump(ppgtt, m);
2242
2243 return 0;
2244}
2245
77df6772 2246static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2247{
3cf17fc5 2248 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2249 struct intel_engine_cs *engine;
77df6772 2250 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2251 int i;
3cf17fc5 2252
77df6772
BW
2253 if (!ppgtt)
2254 return;
2255
b4ac5afc 2256 for_each_engine(engine, dev_priv) {
e2f80391 2257 seq_printf(m, "%s\n", engine->name);
77df6772 2258 for (i = 0; i < 4; i++) {
e2f80391 2259 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2260 pdp <<= 32;
e2f80391 2261 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2262 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2263 }
2264 }
2265}
2266
2267static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2268{
2269 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2270 struct intel_engine_cs *engine;
3cf17fc5 2271
3cf17fc5
DV
2272 if (INTEL_INFO(dev)->gen == 6)
2273 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2274
b4ac5afc 2275 for_each_engine(engine, dev_priv) {
e2f80391 2276 seq_printf(m, "%s\n", engine->name);
3cf17fc5 2277 if (INTEL_INFO(dev)->gen == 7)
e2f80391
TU
2278 seq_printf(m, "GFX_MODE: 0x%08x\n",
2279 I915_READ(RING_MODE_GEN7(engine)));
2280 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2281 I915_READ(RING_PP_DIR_BASE(engine)));
2282 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2283 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2284 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2285 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2286 }
2287 if (dev_priv->mm.aliasing_ppgtt) {
2288 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2289
267f0c90 2290 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2291 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2292
87d60b63 2293 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2294 }
1c60fef5 2295
3cf17fc5 2296 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2297}
2298
2299static int i915_ppgtt_info(struct seq_file *m, void *data)
2300{
9f25d007 2301 struct drm_info_node *node = m->private;
77df6772 2302 struct drm_device *dev = node->minor->dev;
c8c8fb33 2303 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2304 struct drm_file *file;
77df6772
BW
2305
2306 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2307 if (ret)
2308 return ret;
c8c8fb33 2309 intel_runtime_pm_get(dev_priv);
77df6772
BW
2310
2311 if (INTEL_INFO(dev)->gen >= 8)
2312 gen8_ppgtt_info(m, dev);
2313 else if (INTEL_INFO(dev)->gen >= 6)
2314 gen6_ppgtt_info(m, dev);
2315
ea91e401
MT
2316 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2317 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2318 struct task_struct *task;
ea91e401 2319
7cb5dff8 2320 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2321 if (!task) {
2322 ret = -ESRCH;
2323 goto out_put;
2324 }
7cb5dff8
GT
2325 seq_printf(m, "\nproc: %s\n", task->comm);
2326 put_task_struct(task);
ea91e401
MT
2327 idr_for_each(&file_priv->context_idr, per_file_ctx,
2328 (void *)(unsigned long)m);
2329 }
2330
06812760 2331out_put:
c8c8fb33 2332 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2333 mutex_unlock(&dev->struct_mutex);
2334
06812760 2335 return ret;
3cf17fc5
DV
2336}
2337
f5a4c67d
CW
2338static int count_irq_waiters(struct drm_i915_private *i915)
2339{
e2f80391 2340 struct intel_engine_cs *engine;
f5a4c67d 2341 int count = 0;
f5a4c67d 2342
b4ac5afc 2343 for_each_engine(engine, i915)
e2f80391 2344 count += engine->irq_refcount;
f5a4c67d
CW
2345
2346 return count;
2347}
2348
1854d5ca
CW
2349static int i915_rps_boost_info(struct seq_file *m, void *data)
2350{
2351 struct drm_info_node *node = m->private;
2352 struct drm_device *dev = node->minor->dev;
2353 struct drm_i915_private *dev_priv = dev->dev_private;
2354 struct drm_file *file;
1854d5ca 2355
f5a4c67d
CW
2356 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2357 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2358 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2359 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2360 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2361 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2362 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2365 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2366 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2367 struct drm_i915_file_private *file_priv = file->driver_priv;
2368 struct task_struct *task;
2369
2370 rcu_read_lock();
2371 task = pid_task(file->pid, PIDTYPE_PID);
2372 seq_printf(m, "%s [%d]: %d boosts%s\n",
2373 task ? task->comm : "<unknown>",
2374 task ? task->pid : -1,
2e1b8730
CW
2375 file_priv->rps.boosts,
2376 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2377 rcu_read_unlock();
2378 }
2e1b8730
CW
2379 seq_printf(m, "Semaphore boosts: %d%s\n",
2380 dev_priv->rps.semaphores.boosts,
2381 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2382 seq_printf(m, "MMIO flip boosts: %d%s\n",
2383 dev_priv->rps.mmioflips.boosts,
2384 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2385 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2386 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2387
8d3afd7d 2388 return 0;
1854d5ca
CW
2389}
2390
63573eb7
BW
2391static int i915_llc(struct seq_file *m, void *data)
2392{
9f25d007 2393 struct drm_info_node *node = m->private;
63573eb7
BW
2394 struct drm_device *dev = node->minor->dev;
2395 struct drm_i915_private *dev_priv = dev->dev_private;
2396
2397 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2398 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2399 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2400
2401 return 0;
2402}
2403
fdf5d357
AD
2404static int i915_guc_load_status_info(struct seq_file *m, void *data)
2405{
2406 struct drm_info_node *node = m->private;
2407 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2408 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2409 u32 tmp, i;
2410
2411 if (!HAS_GUC_UCODE(dev_priv->dev))
2412 return 0;
2413
2414 seq_printf(m, "GuC firmware status:\n");
2415 seq_printf(m, "\tpath: %s\n",
2416 guc_fw->guc_fw_path);
2417 seq_printf(m, "\tfetch: %s\n",
2418 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2419 seq_printf(m, "\tload: %s\n",
2420 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2421 seq_printf(m, "\tversion wanted: %d.%d\n",
2422 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2423 seq_printf(m, "\tversion found: %d.%d\n",
2424 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2425 seq_printf(m, "\theader: offset is %d; size = %d\n",
2426 guc_fw->header_offset, guc_fw->header_size);
2427 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2428 guc_fw->ucode_offset, guc_fw->ucode_size);
2429 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2430 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2431
2432 tmp = I915_READ(GUC_STATUS);
2433
2434 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2435 seq_printf(m, "\tBootrom status = 0x%x\n",
2436 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2437 seq_printf(m, "\tuKernel status = 0x%x\n",
2438 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2439 seq_printf(m, "\tMIA Core status = 0x%x\n",
2440 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2441 seq_puts(m, "\nScratch registers:\n");
2442 for (i = 0; i < 16; i++)
2443 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2444
2445 return 0;
2446}
2447
8b417c26
DG
2448static void i915_guc_client_info(struct seq_file *m,
2449 struct drm_i915_private *dev_priv,
2450 struct i915_guc_client *client)
2451{
e2f80391 2452 struct intel_engine_cs *engine;
8b417c26 2453 uint64_t tot = 0;
8b417c26
DG
2454
2455 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2456 client->priority, client->ctx_index, client->proc_desc_offset);
2457 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2458 client->doorbell_id, client->doorbell_offset, client->cookie);
2459 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2460 client->wq_size, client->wq_offset, client->wq_tail);
2461
2462 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2463 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2464 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2465
b4ac5afc 2466 for_each_engine(engine, dev_priv) {
8b417c26 2467 seq_printf(m, "\tSubmissions: %llu %s\n",
e2f80391
TU
2468 client->submissions[engine->guc_id],
2469 engine->name);
2470 tot += client->submissions[engine->guc_id];
8b417c26
DG
2471 }
2472 seq_printf(m, "\tTotal: %llu\n", tot);
2473}
2474
2475static int i915_guc_info(struct seq_file *m, void *data)
2476{
2477 struct drm_info_node *node = m->private;
2478 struct drm_device *dev = node->minor->dev;
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_guc guc;
0a0b457f 2481 struct i915_guc_client client = {};
e2f80391 2482 struct intel_engine_cs *engine;
8b417c26
DG
2483 u64 total = 0;
2484
2485 if (!HAS_GUC_SCHED(dev_priv->dev))
2486 return 0;
2487
5a843307
AD
2488 if (mutex_lock_interruptible(&dev->struct_mutex))
2489 return 0;
2490
8b417c26 2491 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2492 guc = dev_priv->guc;
5a843307 2493 if (guc.execbuf_client)
8b417c26 2494 client = *guc.execbuf_client;
5a843307
AD
2495
2496 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2497
2498 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2499 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2500 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2501 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2502 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2503
2504 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2505 for_each_engine(engine, dev_priv) {
397097b0 2506 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
e2f80391
TU
2507 engine->name, guc.submissions[engine->guc_id],
2508 guc.last_seqno[engine->guc_id]);
2509 total += guc.submissions[engine->guc_id];
8b417c26
DG
2510 }
2511 seq_printf(m, "\t%s: %llu\n", "Total", total);
2512
2513 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2514 i915_guc_client_info(m, dev_priv, &client);
2515
2516 /* Add more as required ... */
2517
2518 return 0;
2519}
2520
4c7e77fc
AD
2521static int i915_guc_log_dump(struct seq_file *m, void *data)
2522{
2523 struct drm_info_node *node = m->private;
2524 struct drm_device *dev = node->minor->dev;
2525 struct drm_i915_private *dev_priv = dev->dev_private;
2526 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2527 u32 *log;
2528 int i = 0, pg;
2529
2530 if (!log_obj)
2531 return 0;
2532
2533 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2534 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2535
2536 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2537 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2538 *(log + i), *(log + i + 1),
2539 *(log + i + 2), *(log + i + 3));
2540
2541 kunmap_atomic(log);
2542 }
2543
2544 seq_putc(m, '\n');
2545
2546 return 0;
2547}
2548
e91fd8c6
RV
2549static int i915_edp_psr_status(struct seq_file *m, void *data)
2550{
2551 struct drm_info_node *node = m->private;
2552 struct drm_device *dev = node->minor->dev;
2553 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2554 u32 psrperf = 0;
a6cbdb8e
RV
2555 u32 stat[3];
2556 enum pipe pipe;
a031d709 2557 bool enabled = false;
e91fd8c6 2558
3553a8ea
DL
2559 if (!HAS_PSR(dev)) {
2560 seq_puts(m, "PSR not supported\n");
2561 return 0;
2562 }
2563
c8c8fb33
PZ
2564 intel_runtime_pm_get(dev_priv);
2565
fa128fa6 2566 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2567 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2568 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2569 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2570 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2571 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2572 dev_priv->psr.busy_frontbuffer_bits);
2573 seq_printf(m, "Re-enable work scheduled: %s\n",
2574 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2575
3553a8ea 2576 if (HAS_DDI(dev))
443a389f 2577 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2578 else {
2579 for_each_pipe(dev_priv, pipe) {
2580 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2581 VLV_EDP_PSR_CURR_STATE_MASK;
2582 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2583 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2584 enabled = true;
a6cbdb8e
RV
2585 }
2586 }
60e5ffe3
RV
2587
2588 seq_printf(m, "Main link in standby mode: %s\n",
2589 yesno(dev_priv->psr.link_standby));
2590
a6cbdb8e
RV
2591 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2592
2593 if (!HAS_DDI(dev))
2594 for_each_pipe(dev_priv, pipe) {
2595 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2596 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2597 seq_printf(m, " pipe %c", pipe_name(pipe));
2598 }
2599 seq_puts(m, "\n");
e91fd8c6 2600
05eec3c2
RV
2601 /*
2602 * VLV/CHV PSR has no kind of performance counter
2603 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2604 */
2605 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2606 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2607 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2608
2609 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2610 }
fa128fa6 2611 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2612
c8c8fb33 2613 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2614 return 0;
2615}
2616
d2e216d0
RV
2617static int i915_sink_crc(struct seq_file *m, void *data)
2618{
2619 struct drm_info_node *node = m->private;
2620 struct drm_device *dev = node->minor->dev;
2621 struct intel_encoder *encoder;
2622 struct intel_connector *connector;
2623 struct intel_dp *intel_dp = NULL;
2624 int ret;
2625 u8 crc[6];
2626
2627 drm_modeset_lock_all(dev);
aca5e361 2628 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2629
2630 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2631 continue;
2632
b6ae3c7c
PZ
2633 if (!connector->base.encoder)
2634 continue;
2635
d2e216d0
RV
2636 encoder = to_intel_encoder(connector->base.encoder);
2637 if (encoder->type != INTEL_OUTPUT_EDP)
2638 continue;
2639
2640 intel_dp = enc_to_intel_dp(&encoder->base);
2641
2642 ret = intel_dp_sink_crc(intel_dp, crc);
2643 if (ret)
2644 goto out;
2645
2646 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2647 crc[0], crc[1], crc[2],
2648 crc[3], crc[4], crc[5]);
2649 goto out;
2650 }
2651 ret = -ENODEV;
2652out:
2653 drm_modeset_unlock_all(dev);
2654 return ret;
2655}
2656
ec013e7f
JB
2657static int i915_energy_uJ(struct seq_file *m, void *data)
2658{
2659 struct drm_info_node *node = m->private;
2660 struct drm_device *dev = node->minor->dev;
2661 struct drm_i915_private *dev_priv = dev->dev_private;
2662 u64 power;
2663 u32 units;
2664
2665 if (INTEL_INFO(dev)->gen < 6)
2666 return -ENODEV;
2667
36623ef8
PZ
2668 intel_runtime_pm_get(dev_priv);
2669
ec013e7f
JB
2670 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2671 power = (power & 0x1f00) >> 8;
2672 units = 1000000 / (1 << power); /* convert to uJ */
2673 power = I915_READ(MCH_SECP_NRG_STTS);
2674 power *= units;
2675
36623ef8
PZ
2676 intel_runtime_pm_put(dev_priv);
2677
ec013e7f 2678 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2679
2680 return 0;
2681}
2682
6455c870 2683static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2684{
9f25d007 2685 struct drm_info_node *node = m->private;
371db66a
PZ
2686 struct drm_device *dev = node->minor->dev;
2687 struct drm_i915_private *dev_priv = dev->dev_private;
2688
6455c870 2689 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2690 seq_puts(m, "not supported\n");
2691 return 0;
2692 }
2693
86c4ec0d 2694 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2695 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2696 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2697#ifdef CONFIG_PM
a6aaec8b
DL
2698 seq_printf(m, "Usage count: %d\n",
2699 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2700#else
2701 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2702#endif
371db66a 2703
ec013e7f
JB
2704 return 0;
2705}
2706
1da51581
ID
2707static int i915_power_domain_info(struct seq_file *m, void *unused)
2708{
9f25d007 2709 struct drm_info_node *node = m->private;
1da51581
ID
2710 struct drm_device *dev = node->minor->dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2713 int i;
2714
2715 mutex_lock(&power_domains->lock);
2716
2717 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2718 for (i = 0; i < power_domains->power_well_count; i++) {
2719 struct i915_power_well *power_well;
2720 enum intel_display_power_domain power_domain;
2721
2722 power_well = &power_domains->power_wells[i];
2723 seq_printf(m, "%-25s %d\n", power_well->name,
2724 power_well->count);
2725
2726 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2727 power_domain++) {
2728 if (!(BIT(power_domain) & power_well->domains))
2729 continue;
2730
2731 seq_printf(m, " %-23s %d\n",
9895ad03 2732 intel_display_power_domain_str(power_domain),
1da51581
ID
2733 power_domains->domain_use_count[power_domain]);
2734 }
2735 }
2736
2737 mutex_unlock(&power_domains->lock);
2738
2739 return 0;
2740}
2741
b7cec66d
DL
2742static int i915_dmc_info(struct seq_file *m, void *unused)
2743{
2744 struct drm_info_node *node = m->private;
2745 struct drm_device *dev = node->minor->dev;
2746 struct drm_i915_private *dev_priv = dev->dev_private;
2747 struct intel_csr *csr;
2748
2749 if (!HAS_CSR(dev)) {
2750 seq_puts(m, "not supported\n");
2751 return 0;
2752 }
2753
2754 csr = &dev_priv->csr;
2755
6fb403de
MK
2756 intel_runtime_pm_get(dev_priv);
2757
b7cec66d
DL
2758 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2759 seq_printf(m, "path: %s\n", csr->fw_path);
2760
2761 if (!csr->dmc_payload)
6fb403de 2762 goto out;
b7cec66d
DL
2763
2764 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2765 CSR_VERSION_MINOR(csr->version));
2766
8337206d
DL
2767 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2768 seq_printf(m, "DC3 -> DC5 count: %d\n",
2769 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2770 seq_printf(m, "DC5 -> DC6 count: %d\n",
2771 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2772 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2773 seq_printf(m, "DC3 -> DC5 count: %d\n",
2774 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2775 }
2776
6fb403de
MK
2777out:
2778 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2779 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2780 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2781
8337206d
DL
2782 intel_runtime_pm_put(dev_priv);
2783
b7cec66d
DL
2784 return 0;
2785}
2786
53f5e3ca
JB
2787static void intel_seq_print_mode(struct seq_file *m, int tabs,
2788 struct drm_display_mode *mode)
2789{
2790 int i;
2791
2792 for (i = 0; i < tabs; i++)
2793 seq_putc(m, '\t');
2794
2795 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2796 mode->base.id, mode->name,
2797 mode->vrefresh, mode->clock,
2798 mode->hdisplay, mode->hsync_start,
2799 mode->hsync_end, mode->htotal,
2800 mode->vdisplay, mode->vsync_start,
2801 mode->vsync_end, mode->vtotal,
2802 mode->type, mode->flags);
2803}
2804
2805static void intel_encoder_info(struct seq_file *m,
2806 struct intel_crtc *intel_crtc,
2807 struct intel_encoder *intel_encoder)
2808{
9f25d007 2809 struct drm_info_node *node = m->private;
53f5e3ca
JB
2810 struct drm_device *dev = node->minor->dev;
2811 struct drm_crtc *crtc = &intel_crtc->base;
2812 struct intel_connector *intel_connector;
2813 struct drm_encoder *encoder;
2814
2815 encoder = &intel_encoder->base;
2816 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2817 encoder->base.id, encoder->name);
53f5e3ca
JB
2818 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2819 struct drm_connector *connector = &intel_connector->base;
2820 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2821 connector->base.id,
c23cc417 2822 connector->name,
53f5e3ca
JB
2823 drm_get_connector_status_name(connector->status));
2824 if (connector->status == connector_status_connected) {
2825 struct drm_display_mode *mode = &crtc->mode;
2826 seq_printf(m, ", mode:\n");
2827 intel_seq_print_mode(m, 2, mode);
2828 } else {
2829 seq_putc(m, '\n');
2830 }
2831 }
2832}
2833
2834static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2835{
9f25d007 2836 struct drm_info_node *node = m->private;
53f5e3ca
JB
2837 struct drm_device *dev = node->minor->dev;
2838 struct drm_crtc *crtc = &intel_crtc->base;
2839 struct intel_encoder *intel_encoder;
23a48d53
ML
2840 struct drm_plane_state *plane_state = crtc->primary->state;
2841 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2842
23a48d53 2843 if (fb)
5aa8a937 2844 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2845 fb->base.id, plane_state->src_x >> 16,
2846 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2847 else
2848 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2849 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2850 intel_encoder_info(m, intel_crtc, intel_encoder);
2851}
2852
2853static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2854{
2855 struct drm_display_mode *mode = panel->fixed_mode;
2856
2857 seq_printf(m, "\tfixed mode:\n");
2858 intel_seq_print_mode(m, 2, mode);
2859}
2860
2861static void intel_dp_info(struct seq_file *m,
2862 struct intel_connector *intel_connector)
2863{
2864 struct intel_encoder *intel_encoder = intel_connector->encoder;
2865 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2866
2867 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2868 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2869 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2870 intel_panel_info(m, &intel_connector->panel);
2871}
2872
3d52ccf5
LY
2873static void intel_dp_mst_info(struct seq_file *m,
2874 struct intel_connector *intel_connector)
2875{
2876 struct intel_encoder *intel_encoder = intel_connector->encoder;
2877 struct intel_dp_mst_encoder *intel_mst =
2878 enc_to_mst(&intel_encoder->base);
2879 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2880 struct intel_dp *intel_dp = &intel_dig_port->dp;
2881 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2882 intel_connector->port);
2883
2884 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2885}
2886
53f5e3ca
JB
2887static void intel_hdmi_info(struct seq_file *m,
2888 struct intel_connector *intel_connector)
2889{
2890 struct intel_encoder *intel_encoder = intel_connector->encoder;
2891 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2892
742f491d 2893 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2894}
2895
2896static void intel_lvds_info(struct seq_file *m,
2897 struct intel_connector *intel_connector)
2898{
2899 intel_panel_info(m, &intel_connector->panel);
2900}
2901
2902static void intel_connector_info(struct seq_file *m,
2903 struct drm_connector *connector)
2904{
2905 struct intel_connector *intel_connector = to_intel_connector(connector);
2906 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2907 struct drm_display_mode *mode;
53f5e3ca
JB
2908
2909 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2910 connector->base.id, connector->name,
53f5e3ca
JB
2911 drm_get_connector_status_name(connector->status));
2912 if (connector->status == connector_status_connected) {
2913 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2914 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2915 connector->display_info.width_mm,
2916 connector->display_info.height_mm);
2917 seq_printf(m, "\tsubpixel order: %s\n",
2918 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2919 seq_printf(m, "\tCEA rev: %d\n",
2920 connector->display_info.cea_rev);
2921 }
36cd7444
DA
2922 if (intel_encoder) {
2923 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2924 intel_encoder->type == INTEL_OUTPUT_EDP)
2925 intel_dp_info(m, intel_connector);
2926 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2927 intel_hdmi_info(m, intel_connector);
2928 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2929 intel_lvds_info(m, intel_connector);
3d52ccf5
LY
2930 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2931 intel_dp_mst_info(m, intel_connector);
36cd7444 2932 }
53f5e3ca 2933
f103fc7d
JB
2934 seq_printf(m, "\tmodes:\n");
2935 list_for_each_entry(mode, &connector->modes, head)
2936 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2937}
2938
065f2ec2
CW
2939static bool cursor_active(struct drm_device *dev, int pipe)
2940{
2941 struct drm_i915_private *dev_priv = dev->dev_private;
2942 u32 state;
2943
2944 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2945 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2946 else
5efb3e28 2947 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2948
2949 return state;
2950}
2951
2952static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2953{
2954 struct drm_i915_private *dev_priv = dev->dev_private;
2955 u32 pos;
2956
5efb3e28 2957 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2958
2959 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2960 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2961 *x = -*x;
2962
2963 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2964 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2965 *y = -*y;
2966
2967 return cursor_active(dev, pipe);
2968}
2969
3abc4e09
RF
2970static const char *plane_type(enum drm_plane_type type)
2971{
2972 switch (type) {
2973 case DRM_PLANE_TYPE_OVERLAY:
2974 return "OVL";
2975 case DRM_PLANE_TYPE_PRIMARY:
2976 return "PRI";
2977 case DRM_PLANE_TYPE_CURSOR:
2978 return "CUR";
2979 /*
2980 * Deliberately omitting default: to generate compiler warnings
2981 * when a new drm_plane_type gets added.
2982 */
2983 }
2984
2985 return "unknown";
2986}
2987
2988static const char *plane_rotation(unsigned int rotation)
2989{
2990 static char buf[48];
2991 /*
2992 * According to doc only one DRM_ROTATE_ is allowed but this
2993 * will print them all to visualize if the values are misused
2994 */
2995 snprintf(buf, sizeof(buf),
2996 "%s%s%s%s%s%s(0x%08x)",
2997 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2998 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
2999 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3000 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3001 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3002 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3003 rotation);
3004
3005 return buf;
3006}
3007
3008static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3009{
3010 struct drm_info_node *node = m->private;
3011 struct drm_device *dev = node->minor->dev;
3012 struct intel_plane *intel_plane;
3013
3014 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3015 struct drm_plane_state *state;
3016 struct drm_plane *plane = &intel_plane->base;
3017
3018 if (!plane->state) {
3019 seq_puts(m, "plane->state is NULL!\n");
3020 continue;
3021 }
3022
3023 state = plane->state;
3024
3025 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3026 plane->base.id,
3027 plane_type(intel_plane->base.type),
3028 state->crtc_x, state->crtc_y,
3029 state->crtc_w, state->crtc_h,
3030 (state->src_x >> 16),
3031 ((state->src_x & 0xffff) * 15625) >> 10,
3032 (state->src_y >> 16),
3033 ((state->src_y & 0xffff) * 15625) >> 10,
3034 (state->src_w >> 16),
3035 ((state->src_w & 0xffff) * 15625) >> 10,
3036 (state->src_h >> 16),
3037 ((state->src_h & 0xffff) * 15625) >> 10,
3038 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3039 plane_rotation(state->rotation));
3040 }
3041}
3042
3043static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3044{
3045 struct intel_crtc_state *pipe_config;
3046 int num_scalers = intel_crtc->num_scalers;
3047 int i;
3048
3049 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3050
3051 /* Not all platformas have a scaler */
3052 if (num_scalers) {
3053 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3054 num_scalers,
3055 pipe_config->scaler_state.scaler_users,
3056 pipe_config->scaler_state.scaler_id);
3057
3058 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3059 struct intel_scaler *sc =
3060 &pipe_config->scaler_state.scalers[i];
3061
3062 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3063 i, yesno(sc->in_use), sc->mode);
3064 }
3065 seq_puts(m, "\n");
3066 } else {
3067 seq_puts(m, "\tNo scalers available on this platform\n");
3068 }
3069}
3070
53f5e3ca
JB
3071static int i915_display_info(struct seq_file *m, void *unused)
3072{
9f25d007 3073 struct drm_info_node *node = m->private;
53f5e3ca 3074 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3075 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3076 struct intel_crtc *crtc;
53f5e3ca
JB
3077 struct drm_connector *connector;
3078
b0e5ddf3 3079 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3080 drm_modeset_lock_all(dev);
3081 seq_printf(m, "CRTC info\n");
3082 seq_printf(m, "---------\n");
d3fcc808 3083 for_each_intel_crtc(dev, crtc) {
065f2ec2 3084 bool active;
f77076c9 3085 struct intel_crtc_state *pipe_config;
065f2ec2 3086 int x, y;
53f5e3ca 3087
f77076c9
ML
3088 pipe_config = to_intel_crtc_state(crtc->base.state);
3089
3abc4e09 3090 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3091 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3092 yesno(pipe_config->base.active),
3abc4e09
RF
3093 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3094 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3095
f77076c9 3096 if (pipe_config->base.active) {
065f2ec2
CW
3097 intel_crtc_info(m, crtc);
3098
a23dc658 3099 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3100 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3101 yesno(crtc->cursor_base),
3dd512fb
MR
3102 x, y, crtc->base.cursor->state->crtc_w,
3103 crtc->base.cursor->state->crtc_h,
57127efa 3104 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3105 intel_scaler_info(m, crtc);
3106 intel_plane_info(m, crtc);
a23dc658 3107 }
cace841c
DV
3108
3109 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3110 yesno(!crtc->cpu_fifo_underrun_disabled),
3111 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3112 }
3113
3114 seq_printf(m, "\n");
3115 seq_printf(m, "Connector info\n");
3116 seq_printf(m, "--------------\n");
3117 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3118 intel_connector_info(m, connector);
3119 }
3120 drm_modeset_unlock_all(dev);
b0e5ddf3 3121 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3122
3123 return 0;
3124}
3125
e04934cf
BW
3126static int i915_semaphore_status(struct seq_file *m, void *unused)
3127{
3128 struct drm_info_node *node = (struct drm_info_node *) m->private;
3129 struct drm_device *dev = node->minor->dev;
3130 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3131 struct intel_engine_cs *engine;
e04934cf 3132 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3133 enum intel_engine_id id;
3134 int j, ret;
e04934cf
BW
3135
3136 if (!i915_semaphore_is_enabled(dev)) {
3137 seq_puts(m, "Semaphores are disabled\n");
3138 return 0;
3139 }
3140
3141 ret = mutex_lock_interruptible(&dev->struct_mutex);
3142 if (ret)
3143 return ret;
03872064 3144 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3145
3146 if (IS_BROADWELL(dev)) {
3147 struct page *page;
3148 uint64_t *seqno;
3149
3150 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3151
3152 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3153 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3154 uint64_t offset;
3155
e2f80391 3156 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3157
3158 seq_puts(m, " Last signal:");
3159 for (j = 0; j < num_rings; j++) {
c3232b18 3160 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3161 seq_printf(m, "0x%08llx (0x%02llx) ",
3162 seqno[offset], offset * 8);
3163 }
3164 seq_putc(m, '\n');
3165
3166 seq_puts(m, " Last wait: ");
3167 for (j = 0; j < num_rings; j++) {
c3232b18 3168 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3169 seq_printf(m, "0x%08llx (0x%02llx) ",
3170 seqno[offset], offset * 8);
3171 }
3172 seq_putc(m, '\n');
3173
3174 }
3175 kunmap_atomic(seqno);
3176 } else {
3177 seq_puts(m, " Last signal:");
b4ac5afc 3178 for_each_engine(engine, dev_priv)
e04934cf
BW
3179 for (j = 0; j < num_rings; j++)
3180 seq_printf(m, "0x%08x\n",
e2f80391 3181 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3182 seq_putc(m, '\n');
3183 }
3184
3185 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3186 for_each_engine(engine, dev_priv) {
3187 for (j = 0; j < num_rings; j++)
e2f80391
TU
3188 seq_printf(m, " 0x%08x ",
3189 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3190 seq_putc(m, '\n');
3191 }
3192 seq_putc(m, '\n');
3193
03872064 3194 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3195 mutex_unlock(&dev->struct_mutex);
3196 return 0;
3197}
3198
728e29d7
DV
3199static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3200{
3201 struct drm_info_node *node = (struct drm_info_node *) m->private;
3202 struct drm_device *dev = node->minor->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 int i;
3205
3206 drm_modeset_lock_all(dev);
3207 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3208 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3209
3210 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3211 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3212 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3213 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3214 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3215 seq_printf(m, " dpll_md: 0x%08x\n",
3216 pll->config.hw_state.dpll_md);
3217 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3218 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3219 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3220 }
3221 drm_modeset_unlock_all(dev);
3222
3223 return 0;
3224}
3225
1ed1ef9d 3226static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3227{
3228 int i;
3229 int ret;
e2f80391 3230 struct intel_engine_cs *engine;
888b5995
AS
3231 struct drm_info_node *node = (struct drm_info_node *) m->private;
3232 struct drm_device *dev = node->minor->dev;
3233 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3234 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3235 enum intel_engine_id id;
888b5995 3236
888b5995
AS
3237 ret = mutex_lock_interruptible(&dev->struct_mutex);
3238 if (ret)
3239 return ret;
3240
3241 intel_runtime_pm_get(dev_priv);
3242
33136b06 3243 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3244 for_each_engine_id(engine, dev_priv, id)
33136b06 3245 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3246 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3247 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3248 i915_reg_t addr;
3249 u32 mask, value, read;
2fa60f6d 3250 bool ok;
888b5995 3251
33136b06
AS
3252 addr = workarounds->reg[i].addr;
3253 mask = workarounds->reg[i].mask;
3254 value = workarounds->reg[i].value;
2fa60f6d
MK
3255 read = I915_READ(addr);
3256 ok = (value & mask) == (read & mask);
3257 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3258 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3259 }
3260
3261 intel_runtime_pm_put(dev_priv);
3262 mutex_unlock(&dev->struct_mutex);
3263
3264 return 0;
3265}
3266
c5511e44
DL
3267static int i915_ddb_info(struct seq_file *m, void *unused)
3268{
3269 struct drm_info_node *node = m->private;
3270 struct drm_device *dev = node->minor->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct skl_ddb_allocation *ddb;
3273 struct skl_ddb_entry *entry;
3274 enum pipe pipe;
3275 int plane;
3276
2fcffe19
DL
3277 if (INTEL_INFO(dev)->gen < 9)
3278 return 0;
3279
c5511e44
DL
3280 drm_modeset_lock_all(dev);
3281
3282 ddb = &dev_priv->wm.skl_hw.ddb;
3283
3284 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3285
3286 for_each_pipe(dev_priv, pipe) {
3287 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3288
dd740780 3289 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3290 entry = &ddb->plane[pipe][plane];
3291 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3292 entry->start, entry->end,
3293 skl_ddb_entry_size(entry));
3294 }
3295
4969d33e 3296 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3297 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3298 entry->end, skl_ddb_entry_size(entry));
3299 }
3300
3301 drm_modeset_unlock_all(dev);
3302
3303 return 0;
3304}
3305
a54746e3
VK
3306static void drrs_status_per_crtc(struct seq_file *m,
3307 struct drm_device *dev, struct intel_crtc *intel_crtc)
3308{
3309 struct intel_encoder *intel_encoder;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct i915_drrs *drrs = &dev_priv->drrs;
3312 int vrefresh = 0;
3313
3314 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3315 /* Encoder connected on this CRTC */
3316 switch (intel_encoder->type) {
3317 case INTEL_OUTPUT_EDP:
3318 seq_puts(m, "eDP:\n");
3319 break;
3320 case INTEL_OUTPUT_DSI:
3321 seq_puts(m, "DSI:\n");
3322 break;
3323 case INTEL_OUTPUT_HDMI:
3324 seq_puts(m, "HDMI:\n");
3325 break;
3326 case INTEL_OUTPUT_DISPLAYPORT:
3327 seq_puts(m, "DP:\n");
3328 break;
3329 default:
3330 seq_printf(m, "Other encoder (id=%d).\n",
3331 intel_encoder->type);
3332 return;
3333 }
3334 }
3335
3336 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3337 seq_puts(m, "\tVBT: DRRS_type: Static");
3338 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3339 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3340 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3341 seq_puts(m, "\tVBT: DRRS_type: None");
3342 else
3343 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3344
3345 seq_puts(m, "\n\n");
3346
f77076c9 3347 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3348 struct intel_panel *panel;
3349
3350 mutex_lock(&drrs->mutex);
3351 /* DRRS Supported */
3352 seq_puts(m, "\tDRRS Supported: Yes\n");
3353
3354 /* disable_drrs() will make drrs->dp NULL */
3355 if (!drrs->dp) {
3356 seq_puts(m, "Idleness DRRS: Disabled");
3357 mutex_unlock(&drrs->mutex);
3358 return;
3359 }
3360
3361 panel = &drrs->dp->attached_connector->panel;
3362 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3363 drrs->busy_frontbuffer_bits);
3364
3365 seq_puts(m, "\n\t\t");
3366 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3367 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3368 vrefresh = panel->fixed_mode->vrefresh;
3369 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3370 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3371 vrefresh = panel->downclock_mode->vrefresh;
3372 } else {
3373 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3374 drrs->refresh_rate_type);
3375 mutex_unlock(&drrs->mutex);
3376 return;
3377 }
3378 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3379
3380 seq_puts(m, "\n\t\t");
3381 mutex_unlock(&drrs->mutex);
3382 } else {
3383 /* DRRS not supported. Print the VBT parameter*/
3384 seq_puts(m, "\tDRRS Supported : No");
3385 }
3386 seq_puts(m, "\n");
3387}
3388
3389static int i915_drrs_status(struct seq_file *m, void *unused)
3390{
3391 struct drm_info_node *node = m->private;
3392 struct drm_device *dev = node->minor->dev;
3393 struct intel_crtc *intel_crtc;
3394 int active_crtc_cnt = 0;
3395
3396 for_each_intel_crtc(dev, intel_crtc) {
3397 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3398
f77076c9 3399 if (intel_crtc->base.state->active) {
a54746e3
VK
3400 active_crtc_cnt++;
3401 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3402
3403 drrs_status_per_crtc(m, dev, intel_crtc);
3404 }
3405
3406 drm_modeset_unlock(&intel_crtc->base.mutex);
3407 }
3408
3409 if (!active_crtc_cnt)
3410 seq_puts(m, "No active crtc found\n");
3411
3412 return 0;
3413}
3414
07144428
DL
3415struct pipe_crc_info {
3416 const char *name;
3417 struct drm_device *dev;
3418 enum pipe pipe;
3419};
3420
11bed958
DA
3421static int i915_dp_mst_info(struct seq_file *m, void *unused)
3422{
3423 struct drm_info_node *node = (struct drm_info_node *) m->private;
3424 struct drm_device *dev = node->minor->dev;
3425 struct drm_encoder *encoder;
3426 struct intel_encoder *intel_encoder;
3427 struct intel_digital_port *intel_dig_port;
3428 drm_modeset_lock_all(dev);
3429 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3430 intel_encoder = to_intel_encoder(encoder);
3431 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3432 continue;
3433 intel_dig_port = enc_to_dig_port(encoder);
3434 if (!intel_dig_port->dp.can_mst)
3435 continue;
3436
3437 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3438 }
3439 drm_modeset_unlock_all(dev);
3440 return 0;
3441}
3442
07144428
DL
3443static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3444{
be5c7a90
DL
3445 struct pipe_crc_info *info = inode->i_private;
3446 struct drm_i915_private *dev_priv = info->dev->dev_private;
3447 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3448
7eb1c496
DV
3449 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3450 return -ENODEV;
3451
d538bbdf
DL
3452 spin_lock_irq(&pipe_crc->lock);
3453
3454 if (pipe_crc->opened) {
3455 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3456 return -EBUSY; /* already open */
3457 }
3458
d538bbdf 3459 pipe_crc->opened = true;
07144428
DL
3460 filep->private_data = inode->i_private;
3461
d538bbdf
DL
3462 spin_unlock_irq(&pipe_crc->lock);
3463
07144428
DL
3464 return 0;
3465}
3466
3467static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3468{
be5c7a90
DL
3469 struct pipe_crc_info *info = inode->i_private;
3470 struct drm_i915_private *dev_priv = info->dev->dev_private;
3471 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3472
d538bbdf
DL
3473 spin_lock_irq(&pipe_crc->lock);
3474 pipe_crc->opened = false;
3475 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3476
07144428
DL
3477 return 0;
3478}
3479
3480/* (6 fields, 8 chars each, space separated (5) + '\n') */
3481#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3482/* account for \'0' */
3483#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3484
3485static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3486{
d538bbdf
DL
3487 assert_spin_locked(&pipe_crc->lock);
3488 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3489 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3490}
3491
3492static ssize_t
3493i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3494 loff_t *pos)
3495{
3496 struct pipe_crc_info *info = filep->private_data;
3497 struct drm_device *dev = info->dev;
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3500 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3501 int n_entries;
07144428
DL
3502 ssize_t bytes_read;
3503
3504 /*
3505 * Don't allow user space to provide buffers not big enough to hold
3506 * a line of data.
3507 */
3508 if (count < PIPE_CRC_LINE_LEN)
3509 return -EINVAL;
3510
3511 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3512 return 0;
07144428
DL
3513
3514 /* nothing to read */
d538bbdf 3515 spin_lock_irq(&pipe_crc->lock);
07144428 3516 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3517 int ret;
3518
3519 if (filep->f_flags & O_NONBLOCK) {
3520 spin_unlock_irq(&pipe_crc->lock);
07144428 3521 return -EAGAIN;
d538bbdf 3522 }
07144428 3523
d538bbdf
DL
3524 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3525 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3526 if (ret) {
3527 spin_unlock_irq(&pipe_crc->lock);
3528 return ret;
3529 }
8bf1e9f1
SH
3530 }
3531
07144428 3532 /* We now have one or more entries to read */
9ad6d99f 3533 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3534
07144428 3535 bytes_read = 0;
9ad6d99f
VS
3536 while (n_entries > 0) {
3537 struct intel_pipe_crc_entry *entry =
3538 &pipe_crc->entries[pipe_crc->tail];
07144428 3539 int ret;
8bf1e9f1 3540
9ad6d99f
VS
3541 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3542 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3543 break;
3544
3545 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3546 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3547
07144428
DL
3548 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3549 "%8u %8x %8x %8x %8x %8x\n",
3550 entry->frame, entry->crc[0],
3551 entry->crc[1], entry->crc[2],
3552 entry->crc[3], entry->crc[4]);
3553
9ad6d99f
VS
3554 spin_unlock_irq(&pipe_crc->lock);
3555
3556 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3557 if (ret == PIPE_CRC_LINE_LEN)
3558 return -EFAULT;
b2c88f5b 3559
9ad6d99f
VS
3560 user_buf += PIPE_CRC_LINE_LEN;
3561 n_entries--;
3562
3563 spin_lock_irq(&pipe_crc->lock);
3564 }
8bf1e9f1 3565
d538bbdf
DL
3566 spin_unlock_irq(&pipe_crc->lock);
3567
07144428
DL
3568 return bytes_read;
3569}
3570
3571static const struct file_operations i915_pipe_crc_fops = {
3572 .owner = THIS_MODULE,
3573 .open = i915_pipe_crc_open,
3574 .read = i915_pipe_crc_read,
3575 .release = i915_pipe_crc_release,
3576};
3577
3578static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3579 {
3580 .name = "i915_pipe_A_crc",
3581 .pipe = PIPE_A,
3582 },
3583 {
3584 .name = "i915_pipe_B_crc",
3585 .pipe = PIPE_B,
3586 },
3587 {
3588 .name = "i915_pipe_C_crc",
3589 .pipe = PIPE_C,
3590 },
3591};
3592
3593static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3594 enum pipe pipe)
3595{
3596 struct drm_device *dev = minor->dev;
3597 struct dentry *ent;
3598 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3599
3600 info->dev = dev;
3601 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3602 &i915_pipe_crc_fops);
f3c5fe97
WY
3603 if (!ent)
3604 return -ENOMEM;
07144428
DL
3605
3606 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3607}
3608
e8dfcf78 3609static const char * const pipe_crc_sources[] = {
926321d5
DV
3610 "none",
3611 "plane1",
3612 "plane2",
3613 "pf",
5b3a856b 3614 "pipe",
3d099a05
DV
3615 "TV",
3616 "DP-B",
3617 "DP-C",
3618 "DP-D",
46a19188 3619 "auto",
926321d5
DV
3620};
3621
3622static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3623{
3624 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3625 return pipe_crc_sources[source];
3626}
3627
bd9db02f 3628static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3629{
3630 struct drm_device *dev = m->private;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 int i;
3633
3634 for (i = 0; i < I915_MAX_PIPES; i++)
3635 seq_printf(m, "%c %s\n", pipe_name(i),
3636 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3637
3638 return 0;
3639}
3640
bd9db02f 3641static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3642{
3643 struct drm_device *dev = inode->i_private;
3644
bd9db02f 3645 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3646}
3647
46a19188 3648static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3649 uint32_t *val)
3650{
46a19188
DV
3651 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3652 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3653
3654 switch (*source) {
52f843f6
DV
3655 case INTEL_PIPE_CRC_SOURCE_PIPE:
3656 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3657 break;
3658 case INTEL_PIPE_CRC_SOURCE_NONE:
3659 *val = 0;
3660 break;
3661 default:
3662 return -EINVAL;
3663 }
3664
3665 return 0;
3666}
3667
46a19188
DV
3668static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3669 enum intel_pipe_crc_source *source)
3670{
3671 struct intel_encoder *encoder;
3672 struct intel_crtc *crtc;
26756809 3673 struct intel_digital_port *dig_port;
46a19188
DV
3674 int ret = 0;
3675
3676 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3677
6e9f798d 3678 drm_modeset_lock_all(dev);
b2784e15 3679 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3680 if (!encoder->base.crtc)
3681 continue;
3682
3683 crtc = to_intel_crtc(encoder->base.crtc);
3684
3685 if (crtc->pipe != pipe)
3686 continue;
3687
3688 switch (encoder->type) {
3689 case INTEL_OUTPUT_TVOUT:
3690 *source = INTEL_PIPE_CRC_SOURCE_TV;
3691 break;
3692 case INTEL_OUTPUT_DISPLAYPORT:
3693 case INTEL_OUTPUT_EDP:
26756809
DV
3694 dig_port = enc_to_dig_port(&encoder->base);
3695 switch (dig_port->port) {
3696 case PORT_B:
3697 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3698 break;
3699 case PORT_C:
3700 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3701 break;
3702 case PORT_D:
3703 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3704 break;
3705 default:
3706 WARN(1, "nonexisting DP port %c\n",
3707 port_name(dig_port->port));
3708 break;
3709 }
46a19188 3710 break;
6847d71b
PZ
3711 default:
3712 break;
46a19188
DV
3713 }
3714 }
6e9f798d 3715 drm_modeset_unlock_all(dev);
46a19188
DV
3716
3717 return ret;
3718}
3719
3720static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3721 enum pipe pipe,
3722 enum intel_pipe_crc_source *source,
7ac0129b
DV
3723 uint32_t *val)
3724{
8d2f24ca
DV
3725 struct drm_i915_private *dev_priv = dev->dev_private;
3726 bool need_stable_symbols = false;
3727
46a19188
DV
3728 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3729 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3730 if (ret)
3731 return ret;
3732 }
3733
3734 switch (*source) {
7ac0129b
DV
3735 case INTEL_PIPE_CRC_SOURCE_PIPE:
3736 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3737 break;
3738 case INTEL_PIPE_CRC_SOURCE_DP_B:
3739 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3740 need_stable_symbols = true;
7ac0129b
DV
3741 break;
3742 case INTEL_PIPE_CRC_SOURCE_DP_C:
3743 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3744 need_stable_symbols = true;
7ac0129b 3745 break;
2be57922
VS
3746 case INTEL_PIPE_CRC_SOURCE_DP_D:
3747 if (!IS_CHERRYVIEW(dev))
3748 return -EINVAL;
3749 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3750 need_stable_symbols = true;
3751 break;
7ac0129b
DV
3752 case INTEL_PIPE_CRC_SOURCE_NONE:
3753 *val = 0;
3754 break;
3755 default:
3756 return -EINVAL;
3757 }
3758
8d2f24ca
DV
3759 /*
3760 * When the pipe CRC tap point is after the transcoders we need
3761 * to tweak symbol-level features to produce a deterministic series of
3762 * symbols for a given frame. We need to reset those features only once
3763 * a frame (instead of every nth symbol):
3764 * - DC-balance: used to ensure a better clock recovery from the data
3765 * link (SDVO)
3766 * - DisplayPort scrambling: used for EMI reduction
3767 */
3768 if (need_stable_symbols) {
3769 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3770
8d2f24ca 3771 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3772 switch (pipe) {
3773 case PIPE_A:
8d2f24ca 3774 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3775 break;
3776 case PIPE_B:
8d2f24ca 3777 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3778 break;
3779 case PIPE_C:
3780 tmp |= PIPE_C_SCRAMBLE_RESET;
3781 break;
3782 default:
3783 return -EINVAL;
3784 }
8d2f24ca
DV
3785 I915_WRITE(PORT_DFT2_G4X, tmp);
3786 }
3787
7ac0129b
DV
3788 return 0;
3789}
3790
4b79ebf7 3791static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3792 enum pipe pipe,
3793 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3794 uint32_t *val)
3795{
84093603
DV
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 bool need_stable_symbols = false;
3798
46a19188
DV
3799 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3800 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3801 if (ret)
3802 return ret;
3803 }
3804
3805 switch (*source) {
4b79ebf7
DV
3806 case INTEL_PIPE_CRC_SOURCE_PIPE:
3807 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3808 break;
3809 case INTEL_PIPE_CRC_SOURCE_TV:
3810 if (!SUPPORTS_TV(dev))
3811 return -EINVAL;
3812 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3813 break;
3814 case INTEL_PIPE_CRC_SOURCE_DP_B:
3815 if (!IS_G4X(dev))
3816 return -EINVAL;
3817 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3818 need_stable_symbols = true;
4b79ebf7
DV
3819 break;
3820 case INTEL_PIPE_CRC_SOURCE_DP_C:
3821 if (!IS_G4X(dev))
3822 return -EINVAL;
3823 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3824 need_stable_symbols = true;
4b79ebf7
DV
3825 break;
3826 case INTEL_PIPE_CRC_SOURCE_DP_D:
3827 if (!IS_G4X(dev))
3828 return -EINVAL;
3829 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3830 need_stable_symbols = true;
4b79ebf7
DV
3831 break;
3832 case INTEL_PIPE_CRC_SOURCE_NONE:
3833 *val = 0;
3834 break;
3835 default:
3836 return -EINVAL;
3837 }
3838
84093603
DV
3839 /*
3840 * When the pipe CRC tap point is after the transcoders we need
3841 * to tweak symbol-level features to produce a deterministic series of
3842 * symbols for a given frame. We need to reset those features only once
3843 * a frame (instead of every nth symbol):
3844 * - DC-balance: used to ensure a better clock recovery from the data
3845 * link (SDVO)
3846 * - DisplayPort scrambling: used for EMI reduction
3847 */
3848 if (need_stable_symbols) {
3849 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3850
3851 WARN_ON(!IS_G4X(dev));
3852
3853 I915_WRITE(PORT_DFT_I9XX,
3854 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3855
3856 if (pipe == PIPE_A)
3857 tmp |= PIPE_A_SCRAMBLE_RESET;
3858 else
3859 tmp |= PIPE_B_SCRAMBLE_RESET;
3860
3861 I915_WRITE(PORT_DFT2_G4X, tmp);
3862 }
3863
4b79ebf7
DV
3864 return 0;
3865}
3866
8d2f24ca
DV
3867static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3868 enum pipe pipe)
3869{
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3872
eb736679
VS
3873 switch (pipe) {
3874 case PIPE_A:
8d2f24ca 3875 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3876 break;
3877 case PIPE_B:
8d2f24ca 3878 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3879 break;
3880 case PIPE_C:
3881 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3882 break;
3883 default:
3884 return;
3885 }
8d2f24ca
DV
3886 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3887 tmp &= ~DC_BALANCE_RESET_VLV;
3888 I915_WRITE(PORT_DFT2_G4X, tmp);
3889
3890}
3891
84093603
DV
3892static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3893 enum pipe pipe)
3894{
3895 struct drm_i915_private *dev_priv = dev->dev_private;
3896 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3897
3898 if (pipe == PIPE_A)
3899 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3900 else
3901 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3902 I915_WRITE(PORT_DFT2_G4X, tmp);
3903
3904 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3905 I915_WRITE(PORT_DFT_I9XX,
3906 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3907 }
3908}
3909
46a19188 3910static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3911 uint32_t *val)
3912{
46a19188
DV
3913 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3914 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3915
3916 switch (*source) {
5b3a856b
DV
3917 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3918 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3919 break;
3920 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3921 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3922 break;
5b3a856b
DV
3923 case INTEL_PIPE_CRC_SOURCE_PIPE:
3924 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3925 break;
3d099a05 3926 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3927 *val = 0;
3928 break;
3d099a05
DV
3929 default:
3930 return -EINVAL;
5b3a856b
DV
3931 }
3932
3933 return 0;
3934}
3935
c4e2d043 3936static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3937{
3938 struct drm_i915_private *dev_priv = dev->dev_private;
3939 struct intel_crtc *crtc =
3940 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3941 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3942 struct drm_atomic_state *state;
3943 int ret = 0;
fabf6e51
DV
3944
3945 drm_modeset_lock_all(dev);
c4e2d043
ML
3946 state = drm_atomic_state_alloc(dev);
3947 if (!state) {
3948 ret = -ENOMEM;
3949 goto out;
fabf6e51 3950 }
fabf6e51 3951
c4e2d043
ML
3952 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3953 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3954 if (IS_ERR(pipe_config)) {
3955 ret = PTR_ERR(pipe_config);
3956 goto out;
3957 }
fabf6e51 3958
c4e2d043
ML
3959 pipe_config->pch_pfit.force_thru = enable;
3960 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3961 pipe_config->pch_pfit.enabled != enable)
3962 pipe_config->base.connectors_changed = true;
1b509259 3963
c4e2d043
ML
3964 ret = drm_atomic_commit(state);
3965out:
fabf6e51 3966 drm_modeset_unlock_all(dev);
c4e2d043
ML
3967 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3968 if (ret)
3969 drm_atomic_state_free(state);
fabf6e51
DV
3970}
3971
3972static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3973 enum pipe pipe,
3974 enum intel_pipe_crc_source *source,
5b3a856b
DV
3975 uint32_t *val)
3976{
46a19188
DV
3977 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3978 *source = INTEL_PIPE_CRC_SOURCE_PF;
3979
3980 switch (*source) {
5b3a856b
DV
3981 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3982 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3983 break;
3984 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3985 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3986 break;
3987 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3988 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3989 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3990
5b3a856b
DV
3991 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3992 break;
3d099a05 3993 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3994 *val = 0;
3995 break;
3d099a05
DV
3996 default:
3997 return -EINVAL;
5b3a856b
DV
3998 }
3999
4000 return 0;
4001}
4002
926321d5
DV
4003static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4004 enum intel_pipe_crc_source source)
4005{
4006 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4007 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4008 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4009 pipe));
e129649b 4010 enum intel_display_power_domain power_domain;
432f3342 4011 u32 val = 0; /* shut up gcc */
5b3a856b 4012 int ret;
926321d5 4013
cc3da175
DL
4014 if (pipe_crc->source == source)
4015 return 0;
4016
ae676fcd
DL
4017 /* forbid changing the source without going back to 'none' */
4018 if (pipe_crc->source && source)
4019 return -EINVAL;
4020
e129649b
ID
4021 power_domain = POWER_DOMAIN_PIPE(pipe);
4022 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4023 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4024 return -EIO;
4025 }
4026
52f843f6 4027 if (IS_GEN2(dev))
46a19188 4028 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4029 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4030 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4031 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4032 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4033 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4034 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4035 else
fabf6e51 4036 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4037
4038 if (ret != 0)
e129649b 4039 goto out;
5b3a856b 4040
4b584369
DL
4041 /* none -> real source transition */
4042 if (source) {
4252fbc3
VS
4043 struct intel_pipe_crc_entry *entries;
4044
7cd6ccff
DL
4045 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4046 pipe_name(pipe), pipe_crc_source_name(source));
4047
3cf54b34
VS
4048 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4049 sizeof(pipe_crc->entries[0]),
4252fbc3 4050 GFP_KERNEL);
e129649b
ID
4051 if (!entries) {
4052 ret = -ENOMEM;
4053 goto out;
4054 }
e5f75aca 4055
8c740dce
PZ
4056 /*
4057 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4058 * enabled and disabled dynamically based on package C states,
4059 * user space can't make reliable use of the CRCs, so let's just
4060 * completely disable it.
4061 */
4062 hsw_disable_ips(crtc);
4063
d538bbdf 4064 spin_lock_irq(&pipe_crc->lock);
64387b61 4065 kfree(pipe_crc->entries);
4252fbc3 4066 pipe_crc->entries = entries;
d538bbdf
DL
4067 pipe_crc->head = 0;
4068 pipe_crc->tail = 0;
4069 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4070 }
4071
cc3da175 4072 pipe_crc->source = source;
926321d5 4073
926321d5
DV
4074 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4075 POSTING_READ(PIPE_CRC_CTL(pipe));
4076
e5f75aca
DL
4077 /* real source -> none transition */
4078 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4079 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4080 struct intel_crtc *crtc =
4081 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4082
7cd6ccff
DL
4083 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4084 pipe_name(pipe));
4085
a33d7105 4086 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4087 if (crtc->base.state->active)
a33d7105
DV
4088 intel_wait_for_vblank(dev, pipe);
4089 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4090
d538bbdf
DL
4091 spin_lock_irq(&pipe_crc->lock);
4092 entries = pipe_crc->entries;
e5f75aca 4093 pipe_crc->entries = NULL;
9ad6d99f
VS
4094 pipe_crc->head = 0;
4095 pipe_crc->tail = 0;
d538bbdf
DL
4096 spin_unlock_irq(&pipe_crc->lock);
4097
4098 kfree(entries);
84093603
DV
4099
4100 if (IS_G4X(dev))
4101 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4102 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4103 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4104 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4105 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4106
4107 hsw_enable_ips(crtc);
e5f75aca
DL
4108 }
4109
e129649b
ID
4110 ret = 0;
4111
4112out:
4113 intel_display_power_put(dev_priv, power_domain);
4114
4115 return ret;
926321d5
DV
4116}
4117
4118/*
4119 * Parse pipe CRC command strings:
b94dec87
DL
4120 * command: wsp* object wsp+ name wsp+ source wsp*
4121 * object: 'pipe'
4122 * name: (A | B | C)
926321d5
DV
4123 * source: (none | plane1 | plane2 | pf)
4124 * wsp: (#0x20 | #0x9 | #0xA)+
4125 *
4126 * eg.:
b94dec87
DL
4127 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4128 * "pipe A none" -> Stop CRC
926321d5 4129 */
bd9db02f 4130static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4131{
4132 int n_words = 0;
4133
4134 while (*buf) {
4135 char *end;
4136
4137 /* skip leading white space */
4138 buf = skip_spaces(buf);
4139 if (!*buf)
4140 break; /* end of buffer */
4141
4142 /* find end of word */
4143 for (end = buf; *end && !isspace(*end); end++)
4144 ;
4145
4146 if (n_words == max_words) {
4147 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4148 max_words);
4149 return -EINVAL; /* ran out of words[] before bytes */
4150 }
4151
4152 if (*end)
4153 *end++ = '\0';
4154 words[n_words++] = buf;
4155 buf = end;
4156 }
4157
4158 return n_words;
4159}
4160
b94dec87
DL
4161enum intel_pipe_crc_object {
4162 PIPE_CRC_OBJECT_PIPE,
4163};
4164
e8dfcf78 4165static const char * const pipe_crc_objects[] = {
b94dec87
DL
4166 "pipe",
4167};
4168
4169static int
bd9db02f 4170display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4171{
4172 int i;
4173
4174 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4175 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4176 *o = i;
b94dec87
DL
4177 return 0;
4178 }
4179
4180 return -EINVAL;
4181}
4182
bd9db02f 4183static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4184{
4185 const char name = buf[0];
4186
4187 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4188 return -EINVAL;
4189
4190 *pipe = name - 'A';
4191
4192 return 0;
4193}
4194
4195static int
bd9db02f 4196display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4197{
4198 int i;
4199
4200 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4201 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4202 *s = i;
926321d5
DV
4203 return 0;
4204 }
4205
4206 return -EINVAL;
4207}
4208
bd9db02f 4209static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4210{
b94dec87 4211#define N_WORDS 3
926321d5 4212 int n_words;
b94dec87 4213 char *words[N_WORDS];
926321d5 4214 enum pipe pipe;
b94dec87 4215 enum intel_pipe_crc_object object;
926321d5
DV
4216 enum intel_pipe_crc_source source;
4217
bd9db02f 4218 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4219 if (n_words != N_WORDS) {
4220 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4221 N_WORDS);
4222 return -EINVAL;
4223 }
4224
bd9db02f 4225 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4226 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4227 return -EINVAL;
4228 }
4229
bd9db02f 4230 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4231 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4232 return -EINVAL;
4233 }
4234
bd9db02f 4235 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4236 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4237 return -EINVAL;
4238 }
4239
4240 return pipe_crc_set_source(dev, pipe, source);
4241}
4242
bd9db02f
DL
4243static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4244 size_t len, loff_t *offp)
926321d5
DV
4245{
4246 struct seq_file *m = file->private_data;
4247 struct drm_device *dev = m->private;
4248 char *tmpbuf;
4249 int ret;
4250
4251 if (len == 0)
4252 return 0;
4253
4254 if (len > PAGE_SIZE - 1) {
4255 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4256 PAGE_SIZE);
4257 return -E2BIG;
4258 }
4259
4260 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4261 if (!tmpbuf)
4262 return -ENOMEM;
4263
4264 if (copy_from_user(tmpbuf, ubuf, len)) {
4265 ret = -EFAULT;
4266 goto out;
4267 }
4268 tmpbuf[len] = '\0';
4269
bd9db02f 4270 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4271
4272out:
4273 kfree(tmpbuf);
4274 if (ret < 0)
4275 return ret;
4276
4277 *offp += len;
4278 return len;
4279}
4280
bd9db02f 4281static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4282 .owner = THIS_MODULE,
bd9db02f 4283 .open = display_crc_ctl_open,
926321d5
DV
4284 .read = seq_read,
4285 .llseek = seq_lseek,
4286 .release = single_release,
bd9db02f 4287 .write = display_crc_ctl_write
926321d5
DV
4288};
4289
eb3394fa
TP
4290static ssize_t i915_displayport_test_active_write(struct file *file,
4291 const char __user *ubuf,
4292 size_t len, loff_t *offp)
4293{
4294 char *input_buffer;
4295 int status = 0;
eb3394fa
TP
4296 struct drm_device *dev;
4297 struct drm_connector *connector;
4298 struct list_head *connector_list;
4299 struct intel_dp *intel_dp;
4300 int val = 0;
4301
9aaffa34 4302 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4303
eb3394fa
TP
4304 connector_list = &dev->mode_config.connector_list;
4305
4306 if (len == 0)
4307 return 0;
4308
4309 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4310 if (!input_buffer)
4311 return -ENOMEM;
4312
4313 if (copy_from_user(input_buffer, ubuf, len)) {
4314 status = -EFAULT;
4315 goto out;
4316 }
4317
4318 input_buffer[len] = '\0';
4319 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4320
4321 list_for_each_entry(connector, connector_list, head) {
4322
4323 if (connector->connector_type !=
4324 DRM_MODE_CONNECTOR_DisplayPort)
4325 continue;
4326
b8bb08ec 4327 if (connector->status == connector_status_connected &&
eb3394fa
TP
4328 connector->encoder != NULL) {
4329 intel_dp = enc_to_intel_dp(connector->encoder);
4330 status = kstrtoint(input_buffer, 10, &val);
4331 if (status < 0)
4332 goto out;
4333 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4334 /* To prevent erroneous activation of the compliance
4335 * testing code, only accept an actual value of 1 here
4336 */
4337 if (val == 1)
4338 intel_dp->compliance_test_active = 1;
4339 else
4340 intel_dp->compliance_test_active = 0;
4341 }
4342 }
4343out:
4344 kfree(input_buffer);
4345 if (status < 0)
4346 return status;
4347
4348 *offp += len;
4349 return len;
4350}
4351
4352static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4353{
4354 struct drm_device *dev = m->private;
4355 struct drm_connector *connector;
4356 struct list_head *connector_list = &dev->mode_config.connector_list;
4357 struct intel_dp *intel_dp;
4358
eb3394fa
TP
4359 list_for_each_entry(connector, connector_list, head) {
4360
4361 if (connector->connector_type !=
4362 DRM_MODE_CONNECTOR_DisplayPort)
4363 continue;
4364
4365 if (connector->status == connector_status_connected &&
4366 connector->encoder != NULL) {
4367 intel_dp = enc_to_intel_dp(connector->encoder);
4368 if (intel_dp->compliance_test_active)
4369 seq_puts(m, "1");
4370 else
4371 seq_puts(m, "0");
4372 } else
4373 seq_puts(m, "0");
4374 }
4375
4376 return 0;
4377}
4378
4379static int i915_displayport_test_active_open(struct inode *inode,
4380 struct file *file)
4381{
4382 struct drm_device *dev = inode->i_private;
4383
4384 return single_open(file, i915_displayport_test_active_show, dev);
4385}
4386
4387static const struct file_operations i915_displayport_test_active_fops = {
4388 .owner = THIS_MODULE,
4389 .open = i915_displayport_test_active_open,
4390 .read = seq_read,
4391 .llseek = seq_lseek,
4392 .release = single_release,
4393 .write = i915_displayport_test_active_write
4394};
4395
4396static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4397{
4398 struct drm_device *dev = m->private;
4399 struct drm_connector *connector;
4400 struct list_head *connector_list = &dev->mode_config.connector_list;
4401 struct intel_dp *intel_dp;
4402
eb3394fa
TP
4403 list_for_each_entry(connector, connector_list, head) {
4404
4405 if (connector->connector_type !=
4406 DRM_MODE_CONNECTOR_DisplayPort)
4407 continue;
4408
4409 if (connector->status == connector_status_connected &&
4410 connector->encoder != NULL) {
4411 intel_dp = enc_to_intel_dp(connector->encoder);
4412 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4413 } else
4414 seq_puts(m, "0");
4415 }
4416
4417 return 0;
4418}
4419static int i915_displayport_test_data_open(struct inode *inode,
4420 struct file *file)
4421{
4422 struct drm_device *dev = inode->i_private;
4423
4424 return single_open(file, i915_displayport_test_data_show, dev);
4425}
4426
4427static const struct file_operations i915_displayport_test_data_fops = {
4428 .owner = THIS_MODULE,
4429 .open = i915_displayport_test_data_open,
4430 .read = seq_read,
4431 .llseek = seq_lseek,
4432 .release = single_release
4433};
4434
4435static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4436{
4437 struct drm_device *dev = m->private;
4438 struct drm_connector *connector;
4439 struct list_head *connector_list = &dev->mode_config.connector_list;
4440 struct intel_dp *intel_dp;
4441
eb3394fa
TP
4442 list_for_each_entry(connector, connector_list, head) {
4443
4444 if (connector->connector_type !=
4445 DRM_MODE_CONNECTOR_DisplayPort)
4446 continue;
4447
4448 if (connector->status == connector_status_connected &&
4449 connector->encoder != NULL) {
4450 intel_dp = enc_to_intel_dp(connector->encoder);
4451 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4452 } else
4453 seq_puts(m, "0");
4454 }
4455
4456 return 0;
4457}
4458
4459static int i915_displayport_test_type_open(struct inode *inode,
4460 struct file *file)
4461{
4462 struct drm_device *dev = inode->i_private;
4463
4464 return single_open(file, i915_displayport_test_type_show, dev);
4465}
4466
4467static const struct file_operations i915_displayport_test_type_fops = {
4468 .owner = THIS_MODULE,
4469 .open = i915_displayport_test_type_open,
4470 .read = seq_read,
4471 .llseek = seq_lseek,
4472 .release = single_release
4473};
4474
97e94b22 4475static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4476{
4477 struct drm_device *dev = m->private;
369a1342 4478 int level;
de38b95c
VS
4479 int num_levels;
4480
4481 if (IS_CHERRYVIEW(dev))
4482 num_levels = 3;
4483 else if (IS_VALLEYVIEW(dev))
4484 num_levels = 1;
4485 else
4486 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4487
4488 drm_modeset_lock_all(dev);
4489
4490 for (level = 0; level < num_levels; level++) {
4491 unsigned int latency = wm[level];
4492
97e94b22
DL
4493 /*
4494 * - WM1+ latency values in 0.5us units
de38b95c 4495 * - latencies are in us on gen9/vlv/chv
97e94b22 4496 */
666a4537
WB
4497 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4498 IS_CHERRYVIEW(dev))
97e94b22
DL
4499 latency *= 10;
4500 else if (level > 0)
369a1342
VS
4501 latency *= 5;
4502
4503 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4504 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4505 }
4506
4507 drm_modeset_unlock_all(dev);
4508}
4509
4510static int pri_wm_latency_show(struct seq_file *m, void *data)
4511{
4512 struct drm_device *dev = m->private;
97e94b22
DL
4513 struct drm_i915_private *dev_priv = dev->dev_private;
4514 const uint16_t *latencies;
4515
4516 if (INTEL_INFO(dev)->gen >= 9)
4517 latencies = dev_priv->wm.skl_latency;
4518 else
4519 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4520
97e94b22 4521 wm_latency_show(m, latencies);
369a1342
VS
4522
4523 return 0;
4524}
4525
4526static int spr_wm_latency_show(struct seq_file *m, void *data)
4527{
4528 struct drm_device *dev = m->private;
97e94b22
DL
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 const uint16_t *latencies;
4531
4532 if (INTEL_INFO(dev)->gen >= 9)
4533 latencies = dev_priv->wm.skl_latency;
4534 else
4535 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4536
97e94b22 4537 wm_latency_show(m, latencies);
369a1342
VS
4538
4539 return 0;
4540}
4541
4542static int cur_wm_latency_show(struct seq_file *m, void *data)
4543{
4544 struct drm_device *dev = m->private;
97e94b22
DL
4545 struct drm_i915_private *dev_priv = dev->dev_private;
4546 const uint16_t *latencies;
4547
4548 if (INTEL_INFO(dev)->gen >= 9)
4549 latencies = dev_priv->wm.skl_latency;
4550 else
4551 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4552
97e94b22 4553 wm_latency_show(m, latencies);
369a1342
VS
4554
4555 return 0;
4556}
4557
4558static int pri_wm_latency_open(struct inode *inode, struct file *file)
4559{
4560 struct drm_device *dev = inode->i_private;
4561
de38b95c 4562 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4563 return -ENODEV;
4564
4565 return single_open(file, pri_wm_latency_show, dev);
4566}
4567
4568static int spr_wm_latency_open(struct inode *inode, struct file *file)
4569{
4570 struct drm_device *dev = inode->i_private;
4571
9ad0257c 4572 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4573 return -ENODEV;
4574
4575 return single_open(file, spr_wm_latency_show, dev);
4576}
4577
4578static int cur_wm_latency_open(struct inode *inode, struct file *file)
4579{
4580 struct drm_device *dev = inode->i_private;
4581
9ad0257c 4582 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4583 return -ENODEV;
4584
4585 return single_open(file, cur_wm_latency_show, dev);
4586}
4587
4588static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4589 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4590{
4591 struct seq_file *m = file->private_data;
4592 struct drm_device *dev = m->private;
97e94b22 4593 uint16_t new[8] = { 0 };
de38b95c 4594 int num_levels;
369a1342
VS
4595 int level;
4596 int ret;
4597 char tmp[32];
4598
de38b95c
VS
4599 if (IS_CHERRYVIEW(dev))
4600 num_levels = 3;
4601 else if (IS_VALLEYVIEW(dev))
4602 num_levels = 1;
4603 else
4604 num_levels = ilk_wm_max_level(dev) + 1;
4605
369a1342
VS
4606 if (len >= sizeof(tmp))
4607 return -EINVAL;
4608
4609 if (copy_from_user(tmp, ubuf, len))
4610 return -EFAULT;
4611
4612 tmp[len] = '\0';
4613
97e94b22
DL
4614 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4615 &new[0], &new[1], &new[2], &new[3],
4616 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4617 if (ret != num_levels)
4618 return -EINVAL;
4619
4620 drm_modeset_lock_all(dev);
4621
4622 for (level = 0; level < num_levels; level++)
4623 wm[level] = new[level];
4624
4625 drm_modeset_unlock_all(dev);
4626
4627 return len;
4628}
4629
4630
4631static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4632 size_t len, loff_t *offp)
4633{
4634 struct seq_file *m = file->private_data;
4635 struct drm_device *dev = m->private;
97e94b22
DL
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637 uint16_t *latencies;
369a1342 4638
97e94b22
DL
4639 if (INTEL_INFO(dev)->gen >= 9)
4640 latencies = dev_priv->wm.skl_latency;
4641 else
4642 latencies = to_i915(dev)->wm.pri_latency;
4643
4644 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4645}
4646
4647static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4648 size_t len, loff_t *offp)
4649{
4650 struct seq_file *m = file->private_data;
4651 struct drm_device *dev = m->private;
97e94b22
DL
4652 struct drm_i915_private *dev_priv = dev->dev_private;
4653 uint16_t *latencies;
369a1342 4654
97e94b22
DL
4655 if (INTEL_INFO(dev)->gen >= 9)
4656 latencies = dev_priv->wm.skl_latency;
4657 else
4658 latencies = to_i915(dev)->wm.spr_latency;
4659
4660 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4661}
4662
4663static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4664 size_t len, loff_t *offp)
4665{
4666 struct seq_file *m = file->private_data;
4667 struct drm_device *dev = m->private;
97e94b22
DL
4668 struct drm_i915_private *dev_priv = dev->dev_private;
4669 uint16_t *latencies;
4670
4671 if (INTEL_INFO(dev)->gen >= 9)
4672 latencies = dev_priv->wm.skl_latency;
4673 else
4674 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4675
97e94b22 4676 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4677}
4678
4679static const struct file_operations i915_pri_wm_latency_fops = {
4680 .owner = THIS_MODULE,
4681 .open = pri_wm_latency_open,
4682 .read = seq_read,
4683 .llseek = seq_lseek,
4684 .release = single_release,
4685 .write = pri_wm_latency_write
4686};
4687
4688static const struct file_operations i915_spr_wm_latency_fops = {
4689 .owner = THIS_MODULE,
4690 .open = spr_wm_latency_open,
4691 .read = seq_read,
4692 .llseek = seq_lseek,
4693 .release = single_release,
4694 .write = spr_wm_latency_write
4695};
4696
4697static const struct file_operations i915_cur_wm_latency_fops = {
4698 .owner = THIS_MODULE,
4699 .open = cur_wm_latency_open,
4700 .read = seq_read,
4701 .llseek = seq_lseek,
4702 .release = single_release,
4703 .write = cur_wm_latency_write
4704};
4705
647416f9
KC
4706static int
4707i915_wedged_get(void *data, u64 *val)
f3cd474b 4708{
647416f9 4709 struct drm_device *dev = data;
e277a1f8 4710 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4711
647416f9 4712 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4713
647416f9 4714 return 0;
f3cd474b
CW
4715}
4716
647416f9
KC
4717static int
4718i915_wedged_set(void *data, u64 val)
f3cd474b 4719{
647416f9 4720 struct drm_device *dev = data;
d46c0517
ID
4721 struct drm_i915_private *dev_priv = dev->dev_private;
4722
b8d24a06
MK
4723 /*
4724 * There is no safeguard against this debugfs entry colliding
4725 * with the hangcheck calling same i915_handle_error() in
4726 * parallel, causing an explosion. For now we assume that the
4727 * test harness is responsible enough not to inject gpu hangs
4728 * while it is writing to 'i915_wedged'
4729 */
4730
4731 if (i915_reset_in_progress(&dev_priv->gpu_error))
4732 return -EAGAIN;
4733
d46c0517 4734 intel_runtime_pm_get(dev_priv);
f3cd474b 4735
58174462
MK
4736 i915_handle_error(dev, val,
4737 "Manually setting wedged to %llu", val);
d46c0517
ID
4738
4739 intel_runtime_pm_put(dev_priv);
4740
647416f9 4741 return 0;
f3cd474b
CW
4742}
4743
647416f9
KC
4744DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4745 i915_wedged_get, i915_wedged_set,
3a3b4f98 4746 "%llu\n");
f3cd474b 4747
647416f9
KC
4748static int
4749i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4750{
647416f9 4751 struct drm_device *dev = data;
e277a1f8 4752 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4753
647416f9 4754 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4755
647416f9 4756 return 0;
e5eb3d63
DV
4757}
4758
647416f9
KC
4759static int
4760i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4761{
647416f9 4762 struct drm_device *dev = data;
e5eb3d63 4763 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4764 int ret;
e5eb3d63 4765
647416f9 4766 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4767
22bcfc6a
DV
4768 ret = mutex_lock_interruptible(&dev->struct_mutex);
4769 if (ret)
4770 return ret;
4771
99584db3 4772 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4773 mutex_unlock(&dev->struct_mutex);
4774
647416f9 4775 return 0;
e5eb3d63
DV
4776}
4777
647416f9
KC
4778DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4779 i915_ring_stop_get, i915_ring_stop_set,
4780 "0x%08llx\n");
d5442303 4781
094f9a54
CW
4782static int
4783i915_ring_missed_irq_get(void *data, u64 *val)
4784{
4785 struct drm_device *dev = data;
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787
4788 *val = dev_priv->gpu_error.missed_irq_rings;
4789 return 0;
4790}
4791
4792static int
4793i915_ring_missed_irq_set(void *data, u64 val)
4794{
4795 struct drm_device *dev = data;
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797 int ret;
4798
4799 /* Lock against concurrent debugfs callers */
4800 ret = mutex_lock_interruptible(&dev->struct_mutex);
4801 if (ret)
4802 return ret;
4803 dev_priv->gpu_error.missed_irq_rings = val;
4804 mutex_unlock(&dev->struct_mutex);
4805
4806 return 0;
4807}
4808
4809DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4810 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4811 "0x%08llx\n");
4812
4813static int
4814i915_ring_test_irq_get(void *data, u64 *val)
4815{
4816 struct drm_device *dev = data;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818
4819 *val = dev_priv->gpu_error.test_irq_rings;
4820
4821 return 0;
4822}
4823
4824static int
4825i915_ring_test_irq_set(void *data, u64 val)
4826{
4827 struct drm_device *dev = data;
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 int ret;
4830
4831 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4832
4833 /* Lock against concurrent debugfs callers */
4834 ret = mutex_lock_interruptible(&dev->struct_mutex);
4835 if (ret)
4836 return ret;
4837
4838 dev_priv->gpu_error.test_irq_rings = val;
4839 mutex_unlock(&dev->struct_mutex);
4840
4841 return 0;
4842}
4843
4844DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4845 i915_ring_test_irq_get, i915_ring_test_irq_set,
4846 "0x%08llx\n");
4847
dd624afd
CW
4848#define DROP_UNBOUND 0x1
4849#define DROP_BOUND 0x2
4850#define DROP_RETIRE 0x4
4851#define DROP_ACTIVE 0x8
4852#define DROP_ALL (DROP_UNBOUND | \
4853 DROP_BOUND | \
4854 DROP_RETIRE | \
4855 DROP_ACTIVE)
647416f9
KC
4856static int
4857i915_drop_caches_get(void *data, u64 *val)
dd624afd 4858{
647416f9 4859 *val = DROP_ALL;
dd624afd 4860
647416f9 4861 return 0;
dd624afd
CW
4862}
4863
647416f9
KC
4864static int
4865i915_drop_caches_set(void *data, u64 val)
dd624afd 4866{
647416f9 4867 struct drm_device *dev = data;
dd624afd 4868 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4869 int ret;
dd624afd 4870
2f9fe5ff 4871 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4872
4873 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4874 * on ioctls on -EAGAIN. */
4875 ret = mutex_lock_interruptible(&dev->struct_mutex);
4876 if (ret)
4877 return ret;
4878
4879 if (val & DROP_ACTIVE) {
4880 ret = i915_gpu_idle(dev);
4881 if (ret)
4882 goto unlock;
4883 }
4884
4885 if (val & (DROP_RETIRE | DROP_ACTIVE))
4886 i915_gem_retire_requests(dev);
4887
21ab4e74
CW
4888 if (val & DROP_BOUND)
4889 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4890
21ab4e74
CW
4891 if (val & DROP_UNBOUND)
4892 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4893
4894unlock:
4895 mutex_unlock(&dev->struct_mutex);
4896
647416f9 4897 return ret;
dd624afd
CW
4898}
4899
647416f9
KC
4900DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4901 i915_drop_caches_get, i915_drop_caches_set,
4902 "0x%08llx\n");
dd624afd 4903
647416f9
KC
4904static int
4905i915_max_freq_get(void *data, u64 *val)
358733e9 4906{
647416f9 4907 struct drm_device *dev = data;
e277a1f8 4908 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4909 int ret;
004777cb 4910
daa3afb2 4911 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4912 return -ENODEV;
4913
5c9669ce
TR
4914 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4915
4fc688ce 4916 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4917 if (ret)
4918 return ret;
358733e9 4919
7c59a9c1 4920 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4921 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4922
647416f9 4923 return 0;
358733e9
JB
4924}
4925
647416f9
KC
4926static int
4927i915_max_freq_set(void *data, u64 val)
358733e9 4928{
647416f9 4929 struct drm_device *dev = data;
358733e9 4930 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4931 u32 hw_max, hw_min;
647416f9 4932 int ret;
004777cb 4933
daa3afb2 4934 if (INTEL_INFO(dev)->gen < 6)
004777cb 4935 return -ENODEV;
358733e9 4936
5c9669ce
TR
4937 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4938
647416f9 4939 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4940
4fc688ce 4941 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4942 if (ret)
4943 return ret;
4944
358733e9
JB
4945 /*
4946 * Turbo will still be enabled, but won't go above the set value.
4947 */
bc4d91f6 4948 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4949
bc4d91f6
AG
4950 hw_max = dev_priv->rps.max_freq;
4951 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4952
b39fb297 4953 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4954 mutex_unlock(&dev_priv->rps.hw_lock);
4955 return -EINVAL;
0a073b84
JB
4956 }
4957
b39fb297 4958 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4959
ffe02b40 4960 intel_set_rps(dev, val);
dd0a1aa1 4961
4fc688ce 4962 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4963
647416f9 4964 return 0;
358733e9
JB
4965}
4966
647416f9
KC
4967DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4968 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4969 "%llu\n");
358733e9 4970
647416f9
KC
4971static int
4972i915_min_freq_get(void *data, u64 *val)
1523c310 4973{
647416f9 4974 struct drm_device *dev = data;
e277a1f8 4975 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4976 int ret;
004777cb 4977
daa3afb2 4978 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4979 return -ENODEV;
4980
5c9669ce
TR
4981 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4982
4fc688ce 4983 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4984 if (ret)
4985 return ret;
1523c310 4986
7c59a9c1 4987 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4988 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4989
647416f9 4990 return 0;
1523c310
JB
4991}
4992
647416f9
KC
4993static int
4994i915_min_freq_set(void *data, u64 val)
1523c310 4995{
647416f9 4996 struct drm_device *dev = data;
1523c310 4997 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4998 u32 hw_max, hw_min;
647416f9 4999 int ret;
004777cb 5000
daa3afb2 5001 if (INTEL_INFO(dev)->gen < 6)
004777cb 5002 return -ENODEV;
1523c310 5003
5c9669ce
TR
5004 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5005
647416f9 5006 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5007
4fc688ce 5008 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5009 if (ret)
5010 return ret;
5011
1523c310
JB
5012 /*
5013 * Turbo will still be enabled, but won't go below the set value.
5014 */
bc4d91f6 5015 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5016
bc4d91f6
AG
5017 hw_max = dev_priv->rps.max_freq;
5018 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5019
b39fb297 5020 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5021 mutex_unlock(&dev_priv->rps.hw_lock);
5022 return -EINVAL;
0a073b84 5023 }
dd0a1aa1 5024
b39fb297 5025 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5026
ffe02b40 5027 intel_set_rps(dev, val);
dd0a1aa1 5028
4fc688ce 5029 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5030
647416f9 5031 return 0;
1523c310
JB
5032}
5033
647416f9
KC
5034DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5035 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5036 "%llu\n");
1523c310 5037
647416f9
KC
5038static int
5039i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5040{
647416f9 5041 struct drm_device *dev = data;
e277a1f8 5042 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5043 u32 snpcr;
647416f9 5044 int ret;
07b7ddd9 5045
004777cb
DV
5046 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5047 return -ENODEV;
5048
22bcfc6a
DV
5049 ret = mutex_lock_interruptible(&dev->struct_mutex);
5050 if (ret)
5051 return ret;
c8c8fb33 5052 intel_runtime_pm_get(dev_priv);
22bcfc6a 5053
07b7ddd9 5054 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5055
5056 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5057 mutex_unlock(&dev_priv->dev->struct_mutex);
5058
647416f9 5059 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5060
647416f9 5061 return 0;
07b7ddd9
JB
5062}
5063
647416f9
KC
5064static int
5065i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5066{
647416f9 5067 struct drm_device *dev = data;
07b7ddd9 5068 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5069 u32 snpcr;
07b7ddd9 5070
004777cb
DV
5071 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5072 return -ENODEV;
5073
647416f9 5074 if (val > 3)
07b7ddd9
JB
5075 return -EINVAL;
5076
c8c8fb33 5077 intel_runtime_pm_get(dev_priv);
647416f9 5078 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5079
5080 /* Update the cache sharing policy here as well */
5081 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5082 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5083 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5084 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5085
c8c8fb33 5086 intel_runtime_pm_put(dev_priv);
647416f9 5087 return 0;
07b7ddd9
JB
5088}
5089
647416f9
KC
5090DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5091 i915_cache_sharing_get, i915_cache_sharing_set,
5092 "%llu\n");
07b7ddd9 5093
5d39525a
JM
5094struct sseu_dev_status {
5095 unsigned int slice_total;
5096 unsigned int subslice_total;
5097 unsigned int subslice_per_slice;
5098 unsigned int eu_total;
5099 unsigned int eu_per_subslice;
5100};
5101
5102static void cherryview_sseu_device_status(struct drm_device *dev,
5103 struct sseu_dev_status *stat)
5104{
5105 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5106 int ss_max = 2;
5d39525a
JM
5107 int ss;
5108 u32 sig1[ss_max], sig2[ss_max];
5109
5110 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5111 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5112 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5113 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5114
5115 for (ss = 0; ss < ss_max; ss++) {
5116 unsigned int eu_cnt;
5117
5118 if (sig1[ss] & CHV_SS_PG_ENABLE)
5119 /* skip disabled subslice */
5120 continue;
5121
5122 stat->slice_total = 1;
5123 stat->subslice_per_slice++;
5124 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5125 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5126 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5127 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5128 stat->eu_total += eu_cnt;
5129 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5130 }
5131 stat->subslice_total = stat->subslice_per_slice;
5132}
5133
5134static void gen9_sseu_device_status(struct drm_device *dev,
5135 struct sseu_dev_status *stat)
5136{
5137 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5138 int s_max = 3, ss_max = 4;
5d39525a
JM
5139 int s, ss;
5140 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5141
1c046bc1
JM
5142 /* BXT has a single slice and at most 3 subslices. */
5143 if (IS_BROXTON(dev)) {
5144 s_max = 1;
5145 ss_max = 3;
5146 }
5147
5148 for (s = 0; s < s_max; s++) {
5149 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5150 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5151 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5152 }
5153
5d39525a
JM
5154 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5155 GEN9_PGCTL_SSA_EU19_ACK |
5156 GEN9_PGCTL_SSA_EU210_ACK |
5157 GEN9_PGCTL_SSA_EU311_ACK;
5158 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5159 GEN9_PGCTL_SSB_EU19_ACK |
5160 GEN9_PGCTL_SSB_EU210_ACK |
5161 GEN9_PGCTL_SSB_EU311_ACK;
5162
5163 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5164 unsigned int ss_cnt = 0;
5165
5d39525a
JM
5166 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5167 /* skip disabled slice */
5168 continue;
5169
5170 stat->slice_total++;
1c046bc1 5171
ef11bdb3 5172 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5173 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5174
5d39525a
JM
5175 for (ss = 0; ss < ss_max; ss++) {
5176 unsigned int eu_cnt;
5177
1c046bc1
JM
5178 if (IS_BROXTON(dev) &&
5179 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5180 /* skip disabled subslice */
5181 continue;
5182
5183 if (IS_BROXTON(dev))
5184 ss_cnt++;
5185
5d39525a
JM
5186 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5187 eu_mask[ss%2]);
5188 stat->eu_total += eu_cnt;
5189 stat->eu_per_subslice = max(stat->eu_per_subslice,
5190 eu_cnt);
5191 }
1c046bc1
JM
5192
5193 stat->subslice_total += ss_cnt;
5194 stat->subslice_per_slice = max(stat->subslice_per_slice,
5195 ss_cnt);
5d39525a
JM
5196 }
5197}
5198
91bedd34
ŁD
5199static void broadwell_sseu_device_status(struct drm_device *dev,
5200 struct sseu_dev_status *stat)
5201{
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 int s;
5204 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5205
5206 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5207
5208 if (stat->slice_total) {
5209 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5210 stat->subslice_total = stat->slice_total *
5211 stat->subslice_per_slice;
5212 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5213 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5214
5215 /* subtract fused off EU(s) from enabled slice(s) */
5216 for (s = 0; s < stat->slice_total; s++) {
5217 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5218
5219 stat->eu_total -= hweight8(subslice_7eu);
5220 }
5221 }
5222}
5223
3873218f
JM
5224static int i915_sseu_status(struct seq_file *m, void *unused)
5225{
5226 struct drm_info_node *node = (struct drm_info_node *) m->private;
5227 struct drm_device *dev = node->minor->dev;
5d39525a 5228 struct sseu_dev_status stat;
3873218f 5229
91bedd34 5230 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5231 return -ENODEV;
5232
5233 seq_puts(m, "SSEU Device Info\n");
5234 seq_printf(m, " Available Slice Total: %u\n",
5235 INTEL_INFO(dev)->slice_total);
5236 seq_printf(m, " Available Subslice Total: %u\n",
5237 INTEL_INFO(dev)->subslice_total);
5238 seq_printf(m, " Available Subslice Per Slice: %u\n",
5239 INTEL_INFO(dev)->subslice_per_slice);
5240 seq_printf(m, " Available EU Total: %u\n",
5241 INTEL_INFO(dev)->eu_total);
5242 seq_printf(m, " Available EU Per Subslice: %u\n",
5243 INTEL_INFO(dev)->eu_per_subslice);
5244 seq_printf(m, " Has Slice Power Gating: %s\n",
5245 yesno(INTEL_INFO(dev)->has_slice_pg));
5246 seq_printf(m, " Has Subslice Power Gating: %s\n",
5247 yesno(INTEL_INFO(dev)->has_subslice_pg));
5248 seq_printf(m, " Has EU Power Gating: %s\n",
5249 yesno(INTEL_INFO(dev)->has_eu_pg));
5250
7f992aba 5251 seq_puts(m, "SSEU Device Status\n");
5d39525a 5252 memset(&stat, 0, sizeof(stat));
5575f03a 5253 if (IS_CHERRYVIEW(dev)) {
5d39525a 5254 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5255 } else if (IS_BROADWELL(dev)) {
5256 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5257 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5258 gen9_sseu_device_status(dev, &stat);
7f992aba 5259 }
5d39525a
JM
5260 seq_printf(m, " Enabled Slice Total: %u\n",
5261 stat.slice_total);
5262 seq_printf(m, " Enabled Subslice Total: %u\n",
5263 stat.subslice_total);
5264 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5265 stat.subslice_per_slice);
5266 seq_printf(m, " Enabled EU Total: %u\n",
5267 stat.eu_total);
5268 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5269 stat.eu_per_subslice);
7f992aba 5270
3873218f
JM
5271 return 0;
5272}
5273
6d794d42
BW
5274static int i915_forcewake_open(struct inode *inode, struct file *file)
5275{
5276 struct drm_device *dev = inode->i_private;
5277 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5278
075edca4 5279 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5280 return 0;
5281
6daccb0b 5282 intel_runtime_pm_get(dev_priv);
59bad947 5283 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5284
5285 return 0;
5286}
5287
c43b5634 5288static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5289{
5290 struct drm_device *dev = inode->i_private;
5291 struct drm_i915_private *dev_priv = dev->dev_private;
5292
075edca4 5293 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5294 return 0;
5295
59bad947 5296 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5297 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5298
5299 return 0;
5300}
5301
5302static const struct file_operations i915_forcewake_fops = {
5303 .owner = THIS_MODULE,
5304 .open = i915_forcewake_open,
5305 .release = i915_forcewake_release,
5306};
5307
5308static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5309{
5310 struct drm_device *dev = minor->dev;
5311 struct dentry *ent;
5312
5313 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5314 S_IRUSR,
6d794d42
BW
5315 root, dev,
5316 &i915_forcewake_fops);
f3c5fe97
WY
5317 if (!ent)
5318 return -ENOMEM;
6d794d42 5319
8eb57294 5320 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5321}
5322
6a9c308d
DV
5323static int i915_debugfs_create(struct dentry *root,
5324 struct drm_minor *minor,
5325 const char *name,
5326 const struct file_operations *fops)
07b7ddd9
JB
5327{
5328 struct drm_device *dev = minor->dev;
5329 struct dentry *ent;
5330
6a9c308d 5331 ent = debugfs_create_file(name,
07b7ddd9
JB
5332 S_IRUGO | S_IWUSR,
5333 root, dev,
6a9c308d 5334 fops);
f3c5fe97
WY
5335 if (!ent)
5336 return -ENOMEM;
07b7ddd9 5337
6a9c308d 5338 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5339}
5340
06c5bf8c 5341static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5342 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5343 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5344 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5345 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5346 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5347 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5348 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5349 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5350 {"i915_gem_request", i915_gem_request_info, 0},
5351 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5352 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5353 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5354 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5355 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5356 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5357 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5358 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5359 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5360 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5361 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5362 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5363 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5364 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5365 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5366 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5367 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5368 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5369 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5370 {"i915_sr_status", i915_sr_status, 0},
44834a67 5371 {"i915_opregion", i915_opregion, 0},
ada8f955 5372 {"i915_vbt", i915_vbt, 0},
37811fcc 5373 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5374 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5375 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5376 {"i915_execlists", i915_execlists, 0},
f65367b5 5377 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5378 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5379 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5380 {"i915_llc", i915_llc, 0},
e91fd8c6 5381 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5382 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5383 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5384 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5385 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5386 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5387 {"i915_display_info", i915_display_info, 0},
e04934cf 5388 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5389 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5390 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5391 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5392 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5393 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5394 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5395 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5396};
27c202ad 5397#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5398
06c5bf8c 5399static const struct i915_debugfs_files {
34b9674c
DV
5400 const char *name;
5401 const struct file_operations *fops;
5402} i915_debugfs_files[] = {
5403 {"i915_wedged", &i915_wedged_fops},
5404 {"i915_max_freq", &i915_max_freq_fops},
5405 {"i915_min_freq", &i915_min_freq_fops},
5406 {"i915_cache_sharing", &i915_cache_sharing_fops},
5407 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5408 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5409 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5410 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5411 {"i915_error_state", &i915_error_state_fops},
5412 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5413 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5414 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5415 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5416 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5417 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5418 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5419 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5420 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5421};
5422
07144428
DL
5423void intel_display_crc_init(struct drm_device *dev)
5424{
5425 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5426 enum pipe pipe;
07144428 5427
055e393f 5428 for_each_pipe(dev_priv, pipe) {
b378360e 5429 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5430
d538bbdf
DL
5431 pipe_crc->opened = false;
5432 spin_lock_init(&pipe_crc->lock);
07144428
DL
5433 init_waitqueue_head(&pipe_crc->wq);
5434 }
5435}
5436
27c202ad 5437int i915_debugfs_init(struct drm_minor *minor)
2017263e 5438{
34b9674c 5439 int ret, i;
f3cd474b 5440
6d794d42 5441 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5442 if (ret)
5443 return ret;
6a9c308d 5444
07144428
DL
5445 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5446 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5447 if (ret)
5448 return ret;
5449 }
5450
34b9674c
DV
5451 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5452 ret = i915_debugfs_create(minor->debugfs_root, minor,
5453 i915_debugfs_files[i].name,
5454 i915_debugfs_files[i].fops);
5455 if (ret)
5456 return ret;
5457 }
40633219 5458
27c202ad
BG
5459 return drm_debugfs_create_files(i915_debugfs_list,
5460 I915_DEBUGFS_ENTRIES,
2017263e
BG
5461 minor->debugfs_root, minor);
5462}
5463
27c202ad 5464void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5465{
34b9674c
DV
5466 int i;
5467
27c202ad
BG
5468 drm_debugfs_remove_files(i915_debugfs_list,
5469 I915_DEBUGFS_ENTRIES, minor);
07144428 5470
6d794d42
BW
5471 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5472 1, minor);
07144428 5473
e309a997 5474 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5475 struct drm_info_list *info_list =
5476 (struct drm_info_list *)&i915_pipe_crc_data[i];
5477
5478 drm_debugfs_remove_files(info_list, 1, minor);
5479 }
5480
34b9674c
DV
5481 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5482 struct drm_info_list *info_list =
5483 (struct drm_info_list *) i915_debugfs_files[i].fops;
5484
5485 drm_debugfs_remove_files(info_list, 1, minor);
5486 }
2017263e 5487}
aa7471d2
JN
5488
5489struct dpcd_block {
5490 /* DPCD dump start address. */
5491 unsigned int offset;
5492 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5493 unsigned int end;
5494 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5495 size_t size;
5496 /* Only valid for eDP. */
5497 bool edp;
5498};
5499
5500static const struct dpcd_block i915_dpcd_debug[] = {
5501 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5502 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5503 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5504 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5505 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5506 { .offset = DP_SET_POWER },
5507 { .offset = DP_EDP_DPCD_REV },
5508 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5509 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5510 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5511};
5512
5513static int i915_dpcd_show(struct seq_file *m, void *data)
5514{
5515 struct drm_connector *connector = m->private;
5516 struct intel_dp *intel_dp =
5517 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5518 uint8_t buf[16];
5519 ssize_t err;
5520 int i;
5521
5c1a8875
MK
5522 if (connector->status != connector_status_connected)
5523 return -ENODEV;
5524
aa7471d2
JN
5525 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5526 const struct dpcd_block *b = &i915_dpcd_debug[i];
5527 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5528
5529 if (b->edp &&
5530 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5531 continue;
5532
5533 /* low tech for now */
5534 if (WARN_ON(size > sizeof(buf)))
5535 continue;
5536
5537 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5538 if (err <= 0) {
5539 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5540 size, b->offset, err);
5541 continue;
5542 }
5543
5544 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5545 }
aa7471d2
JN
5546
5547 return 0;
5548}
5549
5550static int i915_dpcd_open(struct inode *inode, struct file *file)
5551{
5552 return single_open(file, i915_dpcd_show, inode->i_private);
5553}
5554
5555static const struct file_operations i915_dpcd_fops = {
5556 .owner = THIS_MODULE,
5557 .open = i915_dpcd_open,
5558 .read = seq_read,
5559 .llseek = seq_lseek,
5560 .release = single_release,
5561};
5562
5563/**
5564 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5565 * @connector: pointer to a registered drm_connector
5566 *
5567 * Cleanup will be done by drm_connector_unregister() through a call to
5568 * drm_debugfs_connector_remove().
5569 *
5570 * Returns 0 on success, negative error codes on error.
5571 */
5572int i915_debugfs_connector_add(struct drm_connector *connector)
5573{
5574 struct dentry *root = connector->debugfs_entry;
5575
5576 /* The connector must have been registered beforehands. */
5577 if (!root)
5578 return -ENODEV;
5579
5580 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5581 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5582 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5583 &i915_dpcd_fops);
5584
5585 return 0;
5586}
This page took 0.848997 seconds and 5 git commands to generate.