Merge tag 'v3.14-rc6' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
79e53945 34#include "intel_drv.h"
760285e7 35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
dcdb1674 38#include <linux/pci.h>
28d52043 39#include <linux/vgaarb.h>
c4804411
ZW
40#include <linux/acpi.h>
41#include <linux/pnp.h>
6a9ee8af 42#include <linux/vga_switcheroo.h>
5a0e3ad6 43#include <linux/slab.h>
44834a67 44#include <acpi/video.h>
8a187455
PZ
45#include <linux/pm.h>
46#include <linux/pm_runtime.h>
1da177e4 47
09422b2e
DV
48#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
49
50#define BEGIN_LP_RING(n) \
51 intel_ring_begin(LP_RING(dev_priv), (n))
52
53#define OUT_RING(x) \
54 intel_ring_emit(LP_RING(dev_priv), x)
55
56#define ADVANCE_LP_RING() \
09246732 57 __intel_ring_advance(LP_RING(dev_priv))
09422b2e
DV
58
59/**
60 * Lock test for when it's just for synchronization of ring access.
61 *
62 * In that case, we don't need to do it when GEM is initialized as nobody else
63 * has access to the ring.
64 */
65#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
66 if (LP_RING(dev->dev_private)->obj == NULL) \
67 LOCK_TEST_WITH_RETURN(dev, file); \
68} while (0)
69
316d3884
DV
70static inline u32
71intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
72{
73 if (I915_NEED_GFX_HWS(dev_priv->dev))
74 return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
75 else
76 return intel_read_status_page(LP_RING(dev_priv), reg);
77}
78
79#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
09422b2e
DV
80#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
81#define I915_BREADCRUMB_INDEX 0x21
82
d05c617e
DV
83void i915_update_dri1_breadcrumb(struct drm_device *dev)
84{
85 drm_i915_private_t *dev_priv = dev->dev_private;
86 struct drm_i915_master_private *master_priv;
87
6c719fac
DV
88 /*
89 * The dri breadcrumb update races against the drm master disappearing.
90 * Instead of trying to fix this (this is by far not the only ums issue)
91 * just don't do the update in kms mode.
92 */
93 if (drm_core_check_feature(dev, DRIVER_MODESET))
94 return;
95
d05c617e
DV
96 if (dev->primary->master) {
97 master_priv = dev->primary->master->driver_priv;
98 if (master_priv->sarea_priv)
99 master_priv->sarea_priv->last_dispatch =
100 READ_BREADCRUMB(dev_priv);
101 }
102}
103
4cbf74cc
CW
104static void i915_write_hws_pga(struct drm_device *dev)
105{
106 drm_i915_private_t *dev_priv = dev->dev_private;
107 u32 addr;
108
109 addr = dev_priv->status_page_dmah->busaddr;
110 if (INTEL_INFO(dev)->gen >= 4)
111 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
112 I915_WRITE(HWS_PGA, addr);
113}
114
398c9cb2
KP
115/**
116 * Frees the hardware status page, whether it's a physical address or a virtual
117 * address set up by the X Server.
118 */
3043c60c 119static void i915_free_hws(struct drm_device *dev)
398c9cb2
KP
120{
121 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
122 struct intel_ring_buffer *ring = LP_RING(dev_priv);
123
398c9cb2
KP
124 if (dev_priv->status_page_dmah) {
125 drm_pci_free(dev, dev_priv->status_page_dmah);
126 dev_priv->status_page_dmah = NULL;
127 }
128
1ec14ad3
CW
129 if (ring->status_page.gfx_addr) {
130 ring->status_page.gfx_addr = 0;
316d3884 131 iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
398c9cb2
KP
132 }
133
134 /* Need to rewrite hardware status page */
135 I915_WRITE(HWS_PGA, 0x1ffff000);
136}
137
84b1fd10 138void i915_kernel_lost_context(struct drm_device * dev)
1da177e4
LT
139{
140 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 141 struct drm_i915_master_private *master_priv;
1ec14ad3 142 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 143
79e53945
JB
144 /*
145 * We should never lose context on the ring with modesetting
146 * as we don't expose it to userspace
147 */
148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return;
150
8168bd48
CW
151 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
152 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
633cf8f5 153 ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
1da177e4 154 if (ring->space < 0)
8187a2b7 155 ring->space += ring->size;
1da177e4 156
7c1c2871
DA
157 if (!dev->primary->master)
158 return;
159
160 master_priv = dev->primary->master->driver_priv;
161 if (ring->head == ring->tail && master_priv->sarea_priv)
162 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
1da177e4
LT
163}
164
84b1fd10 165static int i915_dma_cleanup(struct drm_device * dev)
1da177e4 166{
ba8bbcf6 167 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
168 int i;
169
1da177e4
LT
170 /* Make sure interrupts are disabled here because the uninstall ioctl
171 * may not have been called from userspace and after dev_private
172 * is freed, it's too late.
173 */
ed4cb414 174 if (dev->irq_enabled)
b5e89ed5 175 drm_irq_uninstall(dev);
1da177e4 176
ee0c6bfb 177 mutex_lock(&dev->struct_mutex);
1ec14ad3
CW
178 for (i = 0; i < I915_NUM_RINGS; i++)
179 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
ee0c6bfb 180 mutex_unlock(&dev->struct_mutex);
dc7a9319 181
398c9cb2
KP
182 /* Clear the HWS virtual address at teardown */
183 if (I915_NEED_GFX_HWS(dev))
184 i915_free_hws(dev);
1da177e4
LT
185
186 return 0;
187}
188
ba8bbcf6 189static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
1da177e4 190{
ba8bbcf6 191 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 192 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
e8616b6c 193 int ret;
1da177e4 194
3a03ac1a
DA
195 master_priv->sarea = drm_getsarea(dev);
196 if (master_priv->sarea) {
197 master_priv->sarea_priv = (drm_i915_sarea_t *)
198 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
199 } else {
8a4c47f3 200 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
3a03ac1a
DA
201 }
202
673a394b 203 if (init->ring_size != 0) {
e8616b6c 204 if (LP_RING(dev_priv)->obj != NULL) {
673a394b
EA
205 i915_dma_cleanup(dev);
206 DRM_ERROR("Client tried to initialize ringbuffer in "
207 "GEM mode\n");
208 return -EINVAL;
209 }
1da177e4 210
e8616b6c
CW
211 ret = intel_render_ring_init_dri(dev,
212 init->ring_start,
213 init->ring_size);
214 if (ret) {
673a394b 215 i915_dma_cleanup(dev);
e8616b6c 216 return ret;
673a394b 217 }
1da177e4
LT
218 }
219
5d985ac8
DV
220 dev_priv->dri1.cpp = init->cpp;
221 dev_priv->dri1.back_offset = init->back_offset;
222 dev_priv->dri1.front_offset = init->front_offset;
223 dev_priv->dri1.current_page = 0;
7c1c2871
DA
224 if (master_priv->sarea_priv)
225 master_priv->sarea_priv->pf_current_page = 0;
1da177e4 226
1da177e4
LT
227 /* Allow hardware batchbuffers unless told otherwise.
228 */
8781342d 229 dev_priv->dri1.allow_batchbuffer = 1;
1da177e4 230
1da177e4
LT
231 return 0;
232}
233
84b1fd10 234static int i915_dma_resume(struct drm_device * dev)
1da177e4
LT
235{
236 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1ec14ad3 237 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 238
8a4c47f3 239 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 240
4225d0f2 241 if (ring->virtual_start == NULL) {
1da177e4
LT
242 DRM_ERROR("can not ioremap virtual address for"
243 " ring buffer\n");
20caafa6 244 return -ENOMEM;
1da177e4
LT
245 }
246
247 /* Program Hardware Status Page */
8187a2b7 248 if (!ring->status_page.page_addr) {
1da177e4 249 DRM_ERROR("Can not find hardware status page\n");
20caafa6 250 return -EINVAL;
1da177e4 251 }
8a4c47f3 252 DRM_DEBUG_DRIVER("hw status page @ %p\n",
8187a2b7
ZN
253 ring->status_page.page_addr);
254 if (ring->status_page.gfx_addr != 0)
78501eac 255 intel_ring_setup_status_page(ring);
dc7a9319 256 else
4cbf74cc 257 i915_write_hws_pga(dev);
8187a2b7 258
8a4c47f3 259 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
1da177e4
LT
260
261 return 0;
262}
263
c153f45f
EA
264static int i915_dma_init(struct drm_device *dev, void *data,
265 struct drm_file *file_priv)
1da177e4 266{
c153f45f 267 drm_i915_init_t *init = data;
1da177e4
LT
268 int retcode = 0;
269
cd9d4e9f
DV
270 if (drm_core_check_feature(dev, DRIVER_MODESET))
271 return -ENODEV;
272
c153f45f 273 switch (init->func) {
1da177e4 274 case I915_INIT_DMA:
ba8bbcf6 275 retcode = i915_initialize(dev, init);
1da177e4
LT
276 break;
277 case I915_CLEANUP_DMA:
278 retcode = i915_dma_cleanup(dev);
279 break;
280 case I915_RESUME_DMA:
0d6aa60b 281 retcode = i915_dma_resume(dev);
1da177e4
LT
282 break;
283 default:
20caafa6 284 retcode = -EINVAL;
1da177e4
LT
285 break;
286 }
287
288 return retcode;
289}
290
291/* Implement basically the same security restrictions as hardware does
292 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
293 *
294 * Most of the calculations below involve calculating the size of a
295 * particular instruction. It's important to get the size right as
296 * that tells us where the next instruction to check is. Any illegal
297 * instruction detected will be given a size of zero, which is a
298 * signal to abort the rest of the buffer.
299 */
e1f99ce6 300static int validate_cmd(int cmd)
1da177e4
LT
301{
302 switch (((cmd >> 29) & 0x7)) {
303 case 0x0:
304 switch ((cmd >> 23) & 0x3f) {
305 case 0x0:
306 return 1; /* MI_NOOP */
307 case 0x4:
308 return 1; /* MI_FLUSH */
309 default:
310 return 0; /* disallow everything else */
311 }
312 break;
313 case 0x1:
314 return 0; /* reserved */
315 case 0x2:
316 return (cmd & 0xff) + 2; /* 2d commands */
317 case 0x3:
318 if (((cmd >> 24) & 0x1f) <= 0x18)
319 return 1;
320
321 switch ((cmd >> 24) & 0x1f) {
322 case 0x1c:
323 return 1;
324 case 0x1d:
b5e89ed5 325 switch ((cmd >> 16) & 0xff) {
1da177e4
LT
326 case 0x3:
327 return (cmd & 0x1f) + 2;
328 case 0x4:
329 return (cmd & 0xf) + 2;
330 default:
331 return (cmd & 0xffff) + 2;
332 }
333 case 0x1e:
334 if (cmd & (1 << 23))
335 return (cmd & 0xffff) + 1;
336 else
337 return 1;
338 case 0x1f:
339 if ((cmd & (1 << 23)) == 0) /* inline vertices */
340 return (cmd & 0x1ffff) + 2;
341 else if (cmd & (1 << 17)) /* indirect random */
342 if ((cmd & 0xffff) == 0)
343 return 0; /* unknown length, too hard */
344 else
345 return (((cmd & 0xffff) + 1) / 2) + 1;
346 else
347 return 2; /* indirect sequential */
348 default:
349 return 0;
350 }
351 default:
352 return 0;
353 }
354
355 return 0;
356}
357
201361a5 358static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
1da177e4
LT
359{
360 drm_i915_private_t *dev_priv = dev->dev_private;
e1f99ce6 361 int i, ret;
1da177e4 362
1ec14ad3 363 if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
20caafa6 364 return -EINVAL;
de227f5f 365
1da177e4 366 for (i = 0; i < dwords;) {
e1f99ce6
CW
367 int sz = validate_cmd(buffer[i]);
368 if (sz == 0 || i + sz > dwords)
20caafa6 369 return -EINVAL;
e1f99ce6 370 i += sz;
1da177e4
LT
371 }
372
e1f99ce6
CW
373 ret = BEGIN_LP_RING((dwords+1)&~1);
374 if (ret)
375 return ret;
376
377 for (i = 0; i < dwords; i++)
378 OUT_RING(buffer[i]);
de227f5f
DA
379 if (dwords & 1)
380 OUT_RING(0);
381
382 ADVANCE_LP_RING();
383
1da177e4
LT
384 return 0;
385}
386
673a394b
EA
387int
388i915_emit_box(struct drm_device *dev,
c4e7a414
CW
389 struct drm_clip_rect *box,
390 int DR1, int DR4)
1da177e4 391{
e1f99ce6 392 struct drm_i915_private *dev_priv = dev->dev_private;
e1f99ce6 393 int ret;
1da177e4 394
c4e7a414
CW
395 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
396 box->y2 <= 0 || box->x2 <= 0) {
1da177e4 397 DRM_ERROR("Bad box %d,%d..%d,%d\n",
c4e7a414 398 box->x1, box->y1, box->x2, box->y2);
20caafa6 399 return -EINVAL;
1da177e4
LT
400 }
401
a6c45cf0 402 if (INTEL_INFO(dev)->gen >= 4) {
e1f99ce6
CW
403 ret = BEGIN_LP_RING(4);
404 if (ret)
405 return ret;
406
c29b669c 407 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
c4e7a414
CW
408 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
409 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c 410 OUT_RING(DR4);
c29b669c 411 } else {
e1f99ce6
CW
412 ret = BEGIN_LP_RING(6);
413 if (ret)
414 return ret;
415
c29b669c
AH
416 OUT_RING(GFX_OP_DRAWRECT_INFO);
417 OUT_RING(DR1);
c4e7a414
CW
418 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
419 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c
AH
420 OUT_RING(DR4);
421 OUT_RING(0);
c29b669c 422 }
e1f99ce6 423 ADVANCE_LP_RING();
1da177e4
LT
424
425 return 0;
426}
427
c29b669c
AH
428/* XXX: Emitting the counter should really be moved to part of the IRQ
429 * emit. For now, do it in both places:
430 */
431
84b1fd10 432static void i915_emit_breadcrumb(struct drm_device *dev)
de227f5f
DA
433{
434 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 435 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
de227f5f 436
231f42a4
DV
437 dev_priv->dri1.counter++;
438 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
439 dev_priv->dri1.counter = 0;
7c1c2871 440 if (master_priv->sarea_priv)
231f42a4 441 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
de227f5f 442
e1f99ce6
CW
443 if (BEGIN_LP_RING(4) == 0) {
444 OUT_RING(MI_STORE_DWORD_INDEX);
445 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 446 OUT_RING(dev_priv->dri1.counter);
e1f99ce6
CW
447 OUT_RING(0);
448 ADVANCE_LP_RING();
449 }
de227f5f
DA
450}
451
84b1fd10 452static int i915_dispatch_cmdbuffer(struct drm_device * dev,
201361a5
EA
453 drm_i915_cmdbuffer_t *cmd,
454 struct drm_clip_rect *cliprects,
455 void *cmdbuf)
1da177e4
LT
456{
457 int nbox = cmd->num_cliprects;
458 int i = 0, count, ret;
459
460 if (cmd->sz & 0x3) {
461 DRM_ERROR("alignment");
20caafa6 462 return -EINVAL;
1da177e4
LT
463 }
464
465 i915_kernel_lost_context(dev);
466
467 count = nbox ? nbox : 1;
468
469 for (i = 0; i < count; i++) {
470 if (i < nbox) {
c4e7a414 471 ret = i915_emit_box(dev, &cliprects[i],
1da177e4
LT
472 cmd->DR1, cmd->DR4);
473 if (ret)
474 return ret;
475 }
476
201361a5 477 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
1da177e4
LT
478 if (ret)
479 return ret;
480 }
481
de227f5f 482 i915_emit_breadcrumb(dev);
1da177e4
LT
483 return 0;
484}
485
84b1fd10 486static int i915_dispatch_batchbuffer(struct drm_device * dev,
201361a5
EA
487 drm_i915_batchbuffer_t * batch,
488 struct drm_clip_rect *cliprects)
1da177e4 489{
e1f99ce6 490 struct drm_i915_private *dev_priv = dev->dev_private;
1da177e4 491 int nbox = batch->num_cliprects;
e1f99ce6 492 int i, count, ret;
1da177e4
LT
493
494 if ((batch->start | batch->used) & 0x7) {
495 DRM_ERROR("alignment");
20caafa6 496 return -EINVAL;
1da177e4
LT
497 }
498
499 i915_kernel_lost_context(dev);
500
501 count = nbox ? nbox : 1;
1da177e4
LT
502 for (i = 0; i < count; i++) {
503 if (i < nbox) {
c4e7a414 504 ret = i915_emit_box(dev, &cliprects[i],
e1f99ce6 505 batch->DR1, batch->DR4);
1da177e4
LT
506 if (ret)
507 return ret;
508 }
509
0790d5e1 510 if (!IS_I830(dev) && !IS_845G(dev)) {
e1f99ce6
CW
511 ret = BEGIN_LP_RING(2);
512 if (ret)
513 return ret;
514
a6c45cf0 515 if (INTEL_INFO(dev)->gen >= 4) {
21f16289
DA
516 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
517 OUT_RING(batch->start);
518 } else {
519 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
520 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
521 }
1da177e4 522 } else {
e1f99ce6
CW
523 ret = BEGIN_LP_RING(4);
524 if (ret)
525 return ret;
526
1da177e4
LT
527 OUT_RING(MI_BATCH_BUFFER);
528 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
529 OUT_RING(batch->start + batch->used - 4);
530 OUT_RING(0);
1da177e4 531 }
e1f99ce6 532 ADVANCE_LP_RING();
1da177e4
LT
533 }
534
1cafd347 535
f00a3ddf 536 if (IS_G4X(dev) || IS_GEN5(dev)) {
e1f99ce6
CW
537 if (BEGIN_LP_RING(2) == 0) {
538 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
539 OUT_RING(MI_NOOP);
540 ADVANCE_LP_RING();
541 }
1cafd347 542 }
1da177e4 543
e1f99ce6 544 i915_emit_breadcrumb(dev);
1da177e4
LT
545 return 0;
546}
547
af6061af 548static int i915_dispatch_flip(struct drm_device * dev)
1da177e4
LT
549{
550 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871
DA
551 struct drm_i915_master_private *master_priv =
552 dev->primary->master->driver_priv;
e1f99ce6 553 int ret;
1da177e4 554
7c1c2871 555 if (!master_priv->sarea_priv)
c99b058f
KH
556 return -EINVAL;
557
8a4c47f3 558 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
be25ed9c 559 __func__,
5d985ac8 560 dev_priv->dri1.current_page,
be25ed9c 561 master_priv->sarea_priv->pf_current_page);
1da177e4 562
af6061af
DA
563 i915_kernel_lost_context(dev);
564
e1f99ce6
CW
565 ret = BEGIN_LP_RING(10);
566 if (ret)
567 return ret;
568
585fb111 569 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
af6061af 570 OUT_RING(0);
1da177e4 571
af6061af
DA
572 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
573 OUT_RING(0);
5d985ac8
DV
574 if (dev_priv->dri1.current_page == 0) {
575 OUT_RING(dev_priv->dri1.back_offset);
576 dev_priv->dri1.current_page = 1;
1da177e4 577 } else {
5d985ac8
DV
578 OUT_RING(dev_priv->dri1.front_offset);
579 dev_priv->dri1.current_page = 0;
1da177e4 580 }
af6061af 581 OUT_RING(0);
1da177e4 582
af6061af
DA
583 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
584 OUT_RING(0);
e1f99ce6 585
af6061af 586 ADVANCE_LP_RING();
1da177e4 587
231f42a4 588 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
1da177e4 589
e1f99ce6
CW
590 if (BEGIN_LP_RING(4) == 0) {
591 OUT_RING(MI_STORE_DWORD_INDEX);
592 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 593 OUT_RING(dev_priv->dri1.counter);
e1f99ce6
CW
594 OUT_RING(0);
595 ADVANCE_LP_RING();
596 }
1da177e4 597
5d985ac8 598 master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
af6061af 599 return 0;
1da177e4
LT
600}
601
1ec14ad3 602static int i915_quiescent(struct drm_device *dev)
1da177e4 603{
1da177e4 604 i915_kernel_lost_context(dev);
3e960501 605 return intel_ring_idle(LP_RING(dev->dev_private));
1da177e4
LT
606}
607
c153f45f
EA
608static int i915_flush_ioctl(struct drm_device *dev, void *data,
609 struct drm_file *file_priv)
1da177e4 610{
546b0974
EA
611 int ret;
612
cd9d4e9f
DV
613 if (drm_core_check_feature(dev, DRIVER_MODESET))
614 return -ENODEV;
615
546b0974 616 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 617
546b0974
EA
618 mutex_lock(&dev->struct_mutex);
619 ret = i915_quiescent(dev);
620 mutex_unlock(&dev->struct_mutex);
621
622 return ret;
1da177e4
LT
623}
624
c153f45f
EA
625static int i915_batchbuffer(struct drm_device *dev, void *data,
626 struct drm_file *file_priv)
1da177e4 627{
1da177e4 628 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4d10cc0f
DV
629 struct drm_i915_master_private *master_priv;
630 drm_i915_sarea_t *sarea_priv;
c153f45f 631 drm_i915_batchbuffer_t *batch = data;
1da177e4 632 int ret;
201361a5 633 struct drm_clip_rect *cliprects = NULL;
1da177e4 634
cd9d4e9f
DV
635 if (drm_core_check_feature(dev, DRIVER_MODESET))
636 return -ENODEV;
637
4d10cc0f
DV
638 master_priv = dev->primary->master->driver_priv;
639 sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
640
8781342d 641 if (!dev_priv->dri1.allow_batchbuffer) {
1da177e4 642 DRM_ERROR("Batchbuffer ioctl disabled\n");
20caafa6 643 return -EINVAL;
1da177e4
LT
644 }
645
8a4c47f3 646 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
be25ed9c 647 batch->start, batch->used, batch->num_cliprects);
1da177e4 648
546b0974 649 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 650
201361a5
EA
651 if (batch->num_cliprects < 0)
652 return -EINVAL;
653
654 if (batch->num_cliprects) {
9a298b2a 655 cliprects = kcalloc(batch->num_cliprects,
b14c5679 656 sizeof(*cliprects),
9a298b2a 657 GFP_KERNEL);
201361a5
EA
658 if (cliprects == NULL)
659 return -ENOMEM;
660
661 ret = copy_from_user(cliprects, batch->cliprects,
662 batch->num_cliprects *
663 sizeof(struct drm_clip_rect));
9927a403
DC
664 if (ret != 0) {
665 ret = -EFAULT;
201361a5 666 goto fail_free;
9927a403 667 }
201361a5 668 }
1da177e4 669
546b0974 670 mutex_lock(&dev->struct_mutex);
201361a5 671 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
546b0974 672 mutex_unlock(&dev->struct_mutex);
1da177e4 673
c99b058f 674 if (sarea_priv)
0baf823a 675 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5
EA
676
677fail_free:
9a298b2a 678 kfree(cliprects);
201361a5 679
1da177e4
LT
680 return ret;
681}
682
c153f45f
EA
683static int i915_cmdbuffer(struct drm_device *dev, void *data,
684 struct drm_file *file_priv)
1da177e4 685{
1da177e4 686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4d10cc0f
DV
687 struct drm_i915_master_private *master_priv;
688 drm_i915_sarea_t *sarea_priv;
c153f45f 689 drm_i915_cmdbuffer_t *cmdbuf = data;
201361a5
EA
690 struct drm_clip_rect *cliprects = NULL;
691 void *batch_data;
1da177e4
LT
692 int ret;
693
8a4c47f3 694 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
be25ed9c 695 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
1da177e4 696
cd9d4e9f
DV
697 if (drm_core_check_feature(dev, DRIVER_MODESET))
698 return -ENODEV;
699
4d10cc0f
DV
700 master_priv = dev->primary->master->driver_priv;
701 sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
702
546b0974 703 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 704
201361a5
EA
705 if (cmdbuf->num_cliprects < 0)
706 return -EINVAL;
707
9a298b2a 708 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
201361a5
EA
709 if (batch_data == NULL)
710 return -ENOMEM;
711
712 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
9927a403
DC
713 if (ret != 0) {
714 ret = -EFAULT;
201361a5 715 goto fail_batch_free;
9927a403 716 }
201361a5
EA
717
718 if (cmdbuf->num_cliprects) {
9a298b2a 719 cliprects = kcalloc(cmdbuf->num_cliprects,
b14c5679 720 sizeof(*cliprects), GFP_KERNEL);
a40e8d31
OA
721 if (cliprects == NULL) {
722 ret = -ENOMEM;
201361a5 723 goto fail_batch_free;
a40e8d31 724 }
201361a5
EA
725
726 ret = copy_from_user(cliprects, cmdbuf->cliprects,
727 cmdbuf->num_cliprects *
728 sizeof(struct drm_clip_rect));
9927a403
DC
729 if (ret != 0) {
730 ret = -EFAULT;
201361a5 731 goto fail_clip_free;
9927a403 732 }
1da177e4
LT
733 }
734
546b0974 735 mutex_lock(&dev->struct_mutex);
201361a5 736 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
546b0974 737 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
738 if (ret) {
739 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
355d7f37 740 goto fail_clip_free;
1da177e4
LT
741 }
742
c99b058f 743 if (sarea_priv)
0baf823a 744 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5 745
201361a5 746fail_clip_free:
9a298b2a 747 kfree(cliprects);
355d7f37 748fail_batch_free:
9a298b2a 749 kfree(batch_data);
201361a5
EA
750
751 return ret;
1da177e4
LT
752}
753
9488867a
DV
754static int i915_emit_irq(struct drm_device * dev)
755{
756 drm_i915_private_t *dev_priv = dev->dev_private;
757 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
758
759 i915_kernel_lost_context(dev);
760
761 DRM_DEBUG_DRIVER("\n");
762
231f42a4
DV
763 dev_priv->dri1.counter++;
764 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
765 dev_priv->dri1.counter = 1;
9488867a 766 if (master_priv->sarea_priv)
231f42a4 767 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
9488867a
DV
768
769 if (BEGIN_LP_RING(4) == 0) {
770 OUT_RING(MI_STORE_DWORD_INDEX);
771 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 772 OUT_RING(dev_priv->dri1.counter);
9488867a
DV
773 OUT_RING(MI_USER_INTERRUPT);
774 ADVANCE_LP_RING();
775 }
776
231f42a4 777 return dev_priv->dri1.counter;
9488867a
DV
778}
779
780static int i915_wait_irq(struct drm_device * dev, int irq_nr)
781{
782 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
783 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
784 int ret = 0;
785 struct intel_ring_buffer *ring = LP_RING(dev_priv);
786
787 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
788 READ_BREADCRUMB(dev_priv));
789
790 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
791 if (master_priv->sarea_priv)
792 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
793 return 0;
794 }
795
796 if (master_priv->sarea_priv)
797 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
798
799 if (ring->irq_get(ring)) {
bfd8303a 800 DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
9488867a
DV
801 READ_BREADCRUMB(dev_priv) >= irq_nr);
802 ring->irq_put(ring);
803 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
804 ret = -EBUSY;
805
806 if (ret == -EBUSY) {
807 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
231f42a4 808 READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
9488867a
DV
809 }
810
811 return ret;
812}
813
814/* Needs the lock as it touches the ring.
815 */
816static int i915_irq_emit(struct drm_device *dev, void *data,
817 struct drm_file *file_priv)
818{
819 drm_i915_private_t *dev_priv = dev->dev_private;
820 drm_i915_irq_emit_t *emit = data;
821 int result;
822
823 if (drm_core_check_feature(dev, DRIVER_MODESET))
824 return -ENODEV;
825
826 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
827 DRM_ERROR("called with no initialization\n");
828 return -EINVAL;
829 }
830
831 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
832
833 mutex_lock(&dev->struct_mutex);
834 result = i915_emit_irq(dev);
835 mutex_unlock(&dev->struct_mutex);
836
1d6ac185 837 if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
9488867a
DV
838 DRM_ERROR("copy_to_user\n");
839 return -EFAULT;
840 }
841
842 return 0;
843}
844
845/* Doesn't need the hardware lock.
846 */
847static int i915_irq_wait(struct drm_device *dev, void *data,
848 struct drm_file *file_priv)
849{
850 drm_i915_private_t *dev_priv = dev->dev_private;
851 drm_i915_irq_wait_t *irqwait = data;
852
853 if (drm_core_check_feature(dev, DRIVER_MODESET))
854 return -ENODEV;
855
856 if (!dev_priv) {
857 DRM_ERROR("called with no initialization\n");
858 return -EINVAL;
859 }
860
861 return i915_wait_irq(dev, irqwait->irq_seq);
862}
863
d1c1edbc
DV
864static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
865 struct drm_file *file_priv)
866{
867 drm_i915_private_t *dev_priv = dev->dev_private;
868 drm_i915_vblank_pipe_t *pipe = data;
869
870 if (drm_core_check_feature(dev, DRIVER_MODESET))
871 return -ENODEV;
872
873 if (!dev_priv) {
874 DRM_ERROR("called with no initialization\n");
875 return -EINVAL;
876 }
877
878 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
879
880 return 0;
881}
882
883/**
884 * Schedule buffer swap at given vertical blank.
885 */
886static int i915_vblank_swap(struct drm_device *dev, void *data,
887 struct drm_file *file_priv)
888{
889 /* The delayed swap mechanism was fundamentally racy, and has been
890 * removed. The model was that the client requested a delayed flip/swap
891 * from the kernel, then waited for vblank before continuing to perform
892 * rendering. The problem was that the kernel might wake the client
893 * up before it dispatched the vblank swap (since the lock has to be
894 * held while touching the ringbuffer), in which case the client would
895 * clear and start the next frame before the swap occurred, and
896 * flicker would occur in addition to likely missing the vblank.
897 *
898 * In the absence of this ioctl, userland falls back to a correct path
899 * of waiting for a vblank, then dispatching the swap on its own.
900 * Context switching to userland and back is plenty fast enough for
901 * meeting the requirements of vblank swapping.
902 */
903 return -EINVAL;
904}
905
c153f45f
EA
906static int i915_flip_bufs(struct drm_device *dev, void *data,
907 struct drm_file *file_priv)
1da177e4 908{
546b0974
EA
909 int ret;
910
cd9d4e9f
DV
911 if (drm_core_check_feature(dev, DRIVER_MODESET))
912 return -ENODEV;
913
8a4c47f3 914 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 915
546b0974 916 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 917
546b0974
EA
918 mutex_lock(&dev->struct_mutex);
919 ret = i915_dispatch_flip(dev);
920 mutex_unlock(&dev->struct_mutex);
921
922 return ret;
1da177e4
LT
923}
924
c153f45f
EA
925static int i915_getparam(struct drm_device *dev, void *data,
926 struct drm_file *file_priv)
1da177e4 927{
1da177e4 928 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 929 drm_i915_getparam_t *param = data;
1da177e4
LT
930 int value;
931
932 if (!dev_priv) {
3e684eae 933 DRM_ERROR("called with no initialization\n");
20caafa6 934 return -EINVAL;
1da177e4
LT
935 }
936
c153f45f 937 switch (param->param) {
1da177e4 938 case I915_PARAM_IRQ_ACTIVE:
0a3e67a4 939 value = dev->pdev->irq ? 1 : 0;
1da177e4
LT
940 break;
941 case I915_PARAM_ALLOW_BATCHBUFFER:
8781342d 942 value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
1da177e4 943 break;
0d6aa60b
DA
944 case I915_PARAM_LAST_DISPATCH:
945 value = READ_BREADCRUMB(dev_priv);
946 break;
ed4c9c4a 947 case I915_PARAM_CHIPSET_ID:
ffbab09b 948 value = dev->pdev->device;
ed4c9c4a 949 break;
673a394b 950 case I915_PARAM_HAS_GEM:
2e895b17 951 value = 1;
673a394b 952 break;
0f973f27
JB
953 case I915_PARAM_NUM_FENCES_AVAIL:
954 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
955 break;
02e792fb
DV
956 case I915_PARAM_HAS_OVERLAY:
957 value = dev_priv->overlay ? 1 : 0;
958 break;
e9560f7c
JB
959 case I915_PARAM_HAS_PAGEFLIPPING:
960 value = 1;
961 break;
76446cac
JB
962 case I915_PARAM_HAS_EXECBUF2:
963 /* depends on GEM */
2e895b17 964 value = 1;
76446cac 965 break;
e3a815fc 966 case I915_PARAM_HAS_BSD:
edc912f5 967 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 968 break;
549f7365 969 case I915_PARAM_HAS_BLT:
edc912f5 970 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 971 break;
a1f2cc73
XH
972 case I915_PARAM_HAS_VEBOX:
973 value = intel_ring_initialized(&dev_priv->ring[VECS]);
974 break;
a00b10c3
CW
975 case I915_PARAM_HAS_RELAXED_FENCING:
976 value = 1;
977 break;
bbf0c6b3
DV
978 case I915_PARAM_HAS_COHERENT_RINGS:
979 value = 1;
980 break;
72bfa19c
CW
981 case I915_PARAM_HAS_EXEC_CONSTANTS:
982 value = INTEL_INFO(dev)->gen >= 4;
983 break;
271d81b8
CW
984 case I915_PARAM_HAS_RELAXED_DELTA:
985 value = 1;
986 break;
ae662d31
EA
987 case I915_PARAM_HAS_GEN7_SOL_RESET:
988 value = 1;
989 break;
3d29b842
ED
990 case I915_PARAM_HAS_LLC:
991 value = HAS_LLC(dev);
992 break;
651d794f
CW
993 case I915_PARAM_HAS_WT:
994 value = HAS_WT(dev);
995 break;
777ee96f 996 case I915_PARAM_HAS_ALIASING_PPGTT:
7d9c4779 997 value = dev_priv->mm.aliasing_ppgtt || USES_FULL_PPGTT(dev);
777ee96f 998 break;
172cf15d
BW
999 case I915_PARAM_HAS_WAIT_TIMEOUT:
1000 value = 1;
1001 break;
2fedbff9
CW
1002 case I915_PARAM_HAS_SEMAPHORES:
1003 value = i915_semaphore_is_enabled(dev);
1004 break;
ec6f1bb9
DA
1005 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
1006 value = 1;
1007 break;
d7d4eedd
CW
1008 case I915_PARAM_HAS_SECURE_BATCHES:
1009 value = capable(CAP_SYS_ADMIN);
1010 break;
b45305fc
DV
1011 case I915_PARAM_HAS_PINNED_BATCHES:
1012 value = 1;
1013 break;
ed5982e6
DV
1014 case I915_PARAM_HAS_EXEC_NO_RELOC:
1015 value = 1;
1016 break;
eef90ccb
CW
1017 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
1018 value = 1;
1019 break;
1da177e4 1020 default:
e29c32da 1021 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 1022 return -EINVAL;
1da177e4
LT
1023 }
1024
1d6ac185
DV
1025 if (copy_to_user(param->value, &value, sizeof(int))) {
1026 DRM_ERROR("copy_to_user failed\n");
20caafa6 1027 return -EFAULT;
1da177e4
LT
1028 }
1029
1030 return 0;
1031}
1032
c153f45f
EA
1033static int i915_setparam(struct drm_device *dev, void *data,
1034 struct drm_file *file_priv)
1da177e4 1035{
1da177e4 1036 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1037 drm_i915_setparam_t *param = data;
1da177e4
LT
1038
1039 if (!dev_priv) {
3e684eae 1040 DRM_ERROR("called with no initialization\n");
20caafa6 1041 return -EINVAL;
1da177e4
LT
1042 }
1043
c153f45f 1044 switch (param->param) {
1da177e4 1045 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4
LT
1046 break;
1047 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4
LT
1048 break;
1049 case I915_SETPARAM_ALLOW_BATCHBUFFER:
8781342d 1050 dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
1da177e4 1051 break;
0f973f27
JB
1052 case I915_SETPARAM_NUM_USED_FENCES:
1053 if (param->value > dev_priv->num_fence_regs ||
1054 param->value < 0)
1055 return -EINVAL;
1056 /* Userspace can use first N regs */
1057 dev_priv->fence_reg_start = param->value;
1058 break;
1da177e4 1059 default:
8a4c47f3 1060 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 1061 param->param);
20caafa6 1062 return -EINVAL;
1da177e4
LT
1063 }
1064
1065 return 0;
1066}
1067
c153f45f
EA
1068static int i915_set_status_page(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
dc7a9319 1070{
dc7a9319 1071 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1072 drm_i915_hws_addr_t *hws = data;
4f1ba0f8 1073 struct intel_ring_buffer *ring;
b39d50e5 1074
cd9d4e9f
DV
1075 if (drm_core_check_feature(dev, DRIVER_MODESET))
1076 return -ENODEV;
1077
b39d50e5
ZW
1078 if (!I915_NEED_GFX_HWS(dev))
1079 return -EINVAL;
dc7a9319
WZ
1080
1081 if (!dev_priv) {
3e684eae 1082 DRM_ERROR("called with no initialization\n");
20caafa6 1083 return -EINVAL;
dc7a9319 1084 }
dc7a9319 1085
79e53945
JB
1086 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1087 WARN(1, "tried to set status page when mode setting active\n");
1088 return 0;
1089 }
1090
8a4c47f3 1091 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
c153f45f 1092
4f1ba0f8 1093 ring = LP_RING(dev_priv);
8187a2b7 1094 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
dc7a9319 1095
dd2757f8 1096 dev_priv->dri1.gfx_hws_cpu_addr =
5d4545ae 1097 ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
316d3884 1098 if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
dc7a9319 1099 i915_dma_cleanup(dev);
e20f9c64 1100 ring->status_page.gfx_addr = 0;
dc7a9319
WZ
1101 DRM_ERROR("can not ioremap virtual address for"
1102 " G33 hw status page\n");
20caafa6 1103 return -ENOMEM;
dc7a9319 1104 }
316d3884
DV
1105
1106 memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
8187a2b7 1107 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
dc7a9319 1108
8a4c47f3 1109 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
e20f9c64 1110 ring->status_page.gfx_addr);
8a4c47f3 1111 DRM_DEBUG_DRIVER("load hws at %p\n",
e20f9c64 1112 ring->status_page.page_addr);
dc7a9319
WZ
1113 return 0;
1114}
1115
ec2a4c3f
DA
1116static int i915_get_bridge_dev(struct drm_device *dev)
1117{
1118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
0206e353 1120 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
1121 if (!dev_priv->bridge_dev) {
1122 DRM_ERROR("bridge device not found\n");
1123 return -1;
1124 }
1125 return 0;
1126}
1127
c4804411
ZW
1128#define MCHBAR_I915 0x44
1129#define MCHBAR_I965 0x48
1130#define MCHBAR_SIZE (4*4096)
1131
1132#define DEVEN_REG 0x54
1133#define DEVEN_MCHBAR_EN (1 << 28)
1134
1135/* Allocate space for the MCH regs if needed, return nonzero on error */
1136static int
1137intel_alloc_mchbar_resource(struct drm_device *dev)
1138{
1139 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1140 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1141 u32 temp_lo, temp_hi = 0;
1142 u64 mchbar_addr;
a25c25c2 1143 int ret;
c4804411 1144
a6c45cf0 1145 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1146 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
1147 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
1148 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
1149
1150 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
1151#ifdef CONFIG_PNP
1152 if (mchbar_addr &&
a25c25c2
CW
1153 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
1154 return 0;
c4804411
ZW
1155#endif
1156
1157 /* Get some space for it */
a25c25c2
CW
1158 dev_priv->mch_res.name = "i915 MCHBAR";
1159 dev_priv->mch_res.flags = IORESOURCE_MEM;
1160 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
1161 &dev_priv->mch_res,
c4804411
ZW
1162 MCHBAR_SIZE, MCHBAR_SIZE,
1163 PCIBIOS_MIN_MEM,
a25c25c2 1164 0, pcibios_align_resource,
c4804411
ZW
1165 dev_priv->bridge_dev);
1166 if (ret) {
1167 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
1168 dev_priv->mch_res.start = 0;
a25c25c2 1169 return ret;
c4804411
ZW
1170 }
1171
a6c45cf0 1172 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1173 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
1174 upper_32_bits(dev_priv->mch_res.start));
1175
1176 pci_write_config_dword(dev_priv->bridge_dev, reg,
1177 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 1178 return 0;
c4804411
ZW
1179}
1180
1181/* Setup MCHBAR if possible, return true if we should disable it again */
1182static void
1183intel_setup_mchbar(struct drm_device *dev)
1184{
1185 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1186 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1187 u32 temp;
1188 bool enabled;
1189
1190 dev_priv->mchbar_need_disable = false;
1191
1192 if (IS_I915G(dev) || IS_I915GM(dev)) {
1193 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1194 enabled = !!(temp & DEVEN_MCHBAR_EN);
1195 } else {
1196 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1197 enabled = temp & 1;
1198 }
1199
1200 /* If it's already enabled, don't have to do anything */
1201 if (enabled)
1202 return;
1203
1204 if (intel_alloc_mchbar_resource(dev))
1205 return;
1206
1207 dev_priv->mchbar_need_disable = true;
1208
1209 /* Space is allocated or reserved, so enable it. */
1210 if (IS_I915G(dev) || IS_I915GM(dev)) {
1211 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
1212 temp | DEVEN_MCHBAR_EN);
1213 } else {
1214 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1215 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
1216 }
1217}
1218
1219static void
1220intel_teardown_mchbar(struct drm_device *dev)
1221{
1222 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1223 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1224 u32 temp;
1225
1226 if (dev_priv->mchbar_need_disable) {
1227 if (IS_I915G(dev) || IS_I915GM(dev)) {
1228 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1229 temp &= ~DEVEN_MCHBAR_EN;
1230 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
1231 } else {
1232 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1233 temp &= ~1;
1234 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1235 }
1236 }
1237
1238 if (dev_priv->mch_res.start)
1239 release_resource(&dev_priv->mch_res);
1240}
1241
28d52043
DA
1242/* true = enable decode, false = disable decoder */
1243static unsigned int i915_vga_set_decode(void *cookie, bool state)
1244{
1245 struct drm_device *dev = cookie;
1246
1247 intel_modeset_vga_set_state(dev, state);
1248 if (state)
1249 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1250 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1251 else
1252 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1253}
1254
6a9ee8af
DA
1255static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1256{
1257 struct drm_device *dev = pci_get_drvdata(pdev);
1258 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1259 if (state == VGA_SWITCHEROO_ON) {
a70491cc 1260 pr_info("switched on\n");
5bcf719b 1261 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
1262 /* i915 resume handler doesn't set to D0 */
1263 pci_set_power_state(dev->pdev, PCI_D0);
1264 i915_resume(dev);
5bcf719b 1265 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 1266 } else {
a70491cc 1267 pr_err("switched off\n");
5bcf719b 1268 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af 1269 i915_suspend(dev, pmm);
5bcf719b 1270 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
1271 }
1272}
1273
1274static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1275{
1276 struct drm_device *dev = pci_get_drvdata(pdev);
1277 bool can_switch;
1278
1279 spin_lock(&dev->count_lock);
1280 can_switch = (dev->open_count == 0);
1281 spin_unlock(&dev->count_lock);
1282 return can_switch;
1283}
1284
26ec685f
TI
1285static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
1286 .set_gpu_state = i915_switcheroo_set_state,
1287 .reprobe = NULL,
1288 .can_switch = i915_switcheroo_can_switch,
1289};
1290
2c7111db
CW
1291static int i915_load_modeset_init(struct drm_device *dev)
1292{
1293 struct drm_i915_private *dev_priv = dev->dev_private;
1294 int ret;
79e53945 1295
6d139a87 1296 ret = intel_parse_bios(dev);
79e53945
JB
1297 if (ret)
1298 DRM_INFO("failed to find VBIOS tables\n");
1299
934f992c
CW
1300 /* If we have > 1 VGA cards, then we need to arbitrate access
1301 * to the common VGA resources.
1302 *
1303 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1304 * then we do not take part in VGA arbitration and the
1305 * vga_client_register() fails with -ENODEV.
1306 */
ebff5fa9
DA
1307 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1308 if (ret && ret != -ENODEV)
1309 goto out;
28d52043 1310
723bfd70
JB
1311 intel_register_dsm_handler();
1312
0d69704a 1313 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 1314 if (ret)
5a79395b 1315 goto cleanup_vga_client;
6a9ee8af 1316
9797fbfb
CW
1317 /* Initialise stolen first so that we may reserve preallocated
1318 * objects for the BIOS to KMS transition.
1319 */
1320 ret = i915_gem_init_stolen(dev);
1321 if (ret)
1322 goto cleanup_vga_switcheroo;
1323
e13192f6
ID
1324 intel_power_domains_init_hw(dev_priv);
1325
52d7eced
DV
1326 ret = drm_irq_install(dev);
1327 if (ret)
1328 goto cleanup_gem_stolen;
1329
1330 /* Important: The output setup functions called by modeset_init need
1331 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
1332 intel_modeset_init(dev);
1333
1070a42b 1334 ret = i915_gem_init(dev);
79e53945 1335 if (ret)
a1485320 1336 goto cleanup_power;
2c7111db 1337
073f34d9
JB
1338 INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
1339
52d7eced 1340 intel_modeset_gem_init(dev);
2c7111db 1341
79e53945
JB
1342 /* Always safe in the mode setting case. */
1343 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 1344 dev->vblank_disable_allowed = true;
ce352550 1345 if (INTEL_INFO(dev)->num_pipes == 0) {
da7e29bd 1346 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
e3c74757 1347 return 0;
ce352550 1348 }
79e53945 1349
5a79395b
CW
1350 ret = intel_fbdev_init(dev);
1351 if (ret)
52d7eced
DV
1352 goto cleanup_gem;
1353
20afbda2
DV
1354 /* Only enable hotplug handling once the fbdev is fully set up. */
1355 intel_hpd_init(dev);
1356
1357 /*
1358 * Some ports require correctly set-up hpd registers for detection to
1359 * work properly (leading to ghost connected connector status), e.g. VGA
1360 * on gm45. Hence we can only set up the initial fbdev config after hpd
1361 * irqs are fully enabled. Now we should scan for the initial config
1362 * only once hotplug handling is enabled, but due to screwed-up locking
1363 * around kms/fbdev init we can't protect the fdbev initial config
1364 * scanning against hotplug events. Hence do this first and ignore the
1365 * tiny window where we will loose hotplug notifactions.
1366 */
1367 intel_fbdev_initial_config(dev);
1368
52d7eced
DV
1369 /* Only enable hotplug handling once the fbdev is fully set up. */
1370 dev_priv->enable_hotplug_processing = true;
5a79395b 1371
eb1f8e4f 1372 drm_kms_helper_poll_init(dev);
87acb0a5 1373
79e53945
JB
1374 return 0;
1375
2c7111db
CW
1376cleanup_gem:
1377 mutex_lock(&dev->struct_mutex);
1378 i915_gem_cleanup_ringbuffer(dev);
55d23285 1379 i915_gem_context_fini(dev);
2c7111db 1380 mutex_unlock(&dev->struct_mutex);
bdf4fd7e 1381 WARN_ON(dev_priv->mm.aliasing_ppgtt);
93bd8649 1382 drm_mm_takedown(&dev_priv->gtt.base.mm);
a1485320 1383cleanup_power:
da7e29bd 1384 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
52d7eced 1385 drm_irq_uninstall(dev);
9797fbfb
CW
1386cleanup_gem_stolen:
1387 i915_gem_cleanup_stolen(dev);
5a79395b
CW
1388cleanup_vga_switcheroo:
1389 vga_switcheroo_unregister_client(dev->pdev);
1390cleanup_vga_client:
1391 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1392out:
1393 return ret;
1394}
1395
7c1c2871
DA
1396int i915_master_create(struct drm_device *dev, struct drm_master *master)
1397{
1398 struct drm_i915_master_private *master_priv;
1399
9a298b2a 1400 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
7c1c2871
DA
1401 if (!master_priv)
1402 return -ENOMEM;
1403
1404 master->driver_priv = master_priv;
1405 return 0;
1406}
1407
1408void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1409{
1410 struct drm_i915_master_private *master_priv = master->driver_priv;
1411
1412 if (!master_priv)
1413 return;
1414
9a298b2a 1415 kfree(master_priv);
7c1c2871
DA
1416
1417 master->driver_priv = NULL;
1418}
1419
243eaf38 1420#if IS_ENABLED(CONFIG_FB)
e188719a
DV
1421static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
1422{
1423 struct apertures_struct *ap;
1424 struct pci_dev *pdev = dev_priv->dev->pdev;
1425 bool primary;
1426
1427 ap = alloc_apertures(1);
1428 if (!ap)
1429 return;
1430
dabb7a91 1431 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 1432 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 1433
e188719a
DV
1434 primary =
1435 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1436
1437 remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
1438
1439 kfree(ap);
1440}
4520f53a
DV
1441#else
1442static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
1443{
1444}
1445#endif
e188719a 1446
c96ea64e
DV
1447static void i915_dump_device_info(struct drm_i915_private *dev_priv)
1448{
5c969aa7 1449 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 1450
e2a5800a
DL
1451#define PRINT_S(name) "%s"
1452#define SEP_EMPTY
79fc46df
DL
1453#define PRINT_FLAG(name) info->name ? #name "," : ""
1454#define SEP_COMMA ,
c96ea64e 1455 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
e2a5800a 1456 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
1457 info->gen,
1458 dev_priv->dev->pdev->device,
79fc46df 1459 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
1460#undef PRINT_S
1461#undef SEP_EMPTY
79fc46df
DL
1462#undef PRINT_FLAG
1463#undef SEP_COMMA
c96ea64e
DV
1464}
1465
22d3fd46
DL
1466/*
1467 * Determine various intel_device_info fields at runtime.
1468 *
1469 * Use it when either:
1470 * - it's judged too laborious to fill n static structures with the limit
1471 * when a simple if statement does the job,
1472 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
1473 *
1474 * This function needs to be called:
1475 * - after the MMIO has been setup as we are reading registers,
1476 * - after the PCH has been detected,
1477 * - before the first usage of the fields it can tweak.
22d3fd46
DL
1478 */
1479static void intel_device_info_runtime_init(struct drm_device *dev)
1480{
658ac4c6 1481 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 1482 struct intel_device_info *info;
d615a166 1483 enum pipe pipe;
22d3fd46 1484
658ac4c6 1485 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 1486
22d3fd46 1487 if (IS_VALLEYVIEW(dev))
d615a166
DL
1488 for_each_pipe(pipe)
1489 info->num_sprites[pipe] = 2;
1490 else
1491 for_each_pipe(pipe)
1492 info->num_sprites[pipe] = 1;
658ac4c6 1493
a0bae57f
DL
1494 if (i915.disable_display) {
1495 DRM_INFO("Display disabled (module parameter)\n");
1496 info->num_pipes = 0;
1497 } else if (info->num_pipes > 0 &&
1498 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
1499 !IS_VALLEYVIEW(dev)) {
658ac4c6
DL
1500 u32 fuse_strap = I915_READ(FUSE_STRAP);
1501 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
1502
1503 /*
1504 * SFUSE_STRAP is supposed to have a bit signalling the display
1505 * is fused off. Unfortunately it seems that, at least in
1506 * certain cases, fused off display means that PCH display
1507 * reads don't land anywhere. In that case, we read 0s.
1508 *
1509 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
1510 * should be set when taking over after the firmware.
1511 */
1512 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
1513 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
1514 (dev_priv->pch_type == PCH_CPT &&
1515 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
1516 DRM_INFO("Display fused off, disabling\n");
1517 info->num_pipes = 0;
1518 }
1519 }
22d3fd46
DL
1520}
1521
79e53945
JB
1522/**
1523 * i915_driver_load - setup chip and create an initial config
1524 * @dev: DRM device
1525 * @flags: startup flags
1526 *
1527 * The driver load routine has to do several things:
1528 * - drive output discovery via intel_modeset_init()
1529 * - initialize the memory manager
1530 * - allocate initial config memory
1531 * - setup the DRM framebuffer with the allocated memory
1532 */
84b1fd10 1533int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 1534{
ea059a1e 1535 struct drm_i915_private *dev_priv;
5c969aa7 1536 struct intel_device_info *info, *device_info;
934d6086 1537 int ret = 0, mmio_bar, mmio_size;
9021f284 1538 uint32_t aperture_size;
fe669bf8 1539
26394d92
DV
1540 info = (struct intel_device_info *) flags;
1541
1542 /* Refuse to load on gen6+ without kms enabled. */
e147accb
JN
1543 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
1544 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
1545 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
26394d92 1546 return -ENODEV;
e147accb 1547 }
26394d92 1548
24986ee0
DV
1549 /* UMS needs agp support. */
1550 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
1551 return -EINVAL;
1552
b14c5679 1553 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
1554 if (dev_priv == NULL)
1555 return -ENOMEM;
1556
ba8bbcf6 1557 dev->dev_private = (void *)dev_priv;
673a394b 1558 dev_priv->dev = dev;
5c969aa7
DL
1559
1560 /* copy initial configuration to dev_priv->info */
1561 device_info = (struct intel_device_info *)&dev_priv->info;
1562 *device_info = *info;
ba8bbcf6 1563
7dcd2677
KK
1564 spin_lock_init(&dev_priv->irq_lock);
1565 spin_lock_init(&dev_priv->gpu_error.lock);
58c68779 1566 spin_lock_init(&dev_priv->backlight_lock);
907b28c5 1567 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 1568 spin_lock_init(&dev_priv->mm.object_stat_lock);
7dcd2677 1569 mutex_init(&dev_priv->dpio_lock);
7dcd2677
KK
1570 mutex_init(&dev_priv->modeset_restore_lock);
1571
f742a552 1572 intel_pm_setup(dev);
c67a470b 1573
07144428
DL
1574 intel_display_crc_init(dev);
1575
c96ea64e
DV
1576 i915_dump_device_info(dev_priv);
1577
ed1c9e2c
PZ
1578 /* Not all pre-production machines fall into this category, only the
1579 * very first ones. Almost everything should work, except for maybe
1580 * suspend/resume. And we don't implement workarounds that affect only
1581 * pre-production machines. */
1582 if (IS_HSW_EARLY_SDV(dev))
1583 DRM_INFO("This is an early pre-production Haswell machine. "
1584 "It may not be fully functional.\n");
1585
ec2a4c3f
DA
1586 if (i915_get_bridge_dev(dev)) {
1587 ret = -EIO;
1588 goto free_priv;
1589 }
1590
1e1bd0fd
BW
1591 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1592 /* Before gen4, the registers and the GTT are behind different BARs.
1593 * However, from gen4 onwards, the registers and the GTT are shared
1594 * in the same BAR, so we want to restrict this ioremap from
1595 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1596 * the register BAR remains the same size for all the earlier
1597 * generations up to Ironlake.
1598 */
1599 if (info->gen < 5)
1600 mmio_size = 512*1024;
1601 else
1602 mmio_size = 2*1024*1024;
1603
1604 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1605 if (!dev_priv->regs) {
1606 DRM_ERROR("failed to map registers\n");
1607 ret = -EIO;
1608 goto put_bridge;
1609 }
1610
907b28c5 1611 intel_uncore_early_sanitize(dev);
1e1bd0fd 1612
c3d685a7
BW
1613 /* This must be called before any calls to HAS_PCH_* */
1614 intel_detect_pch(dev);
1615
1616 intel_uncore_init(dev);
1617
e76e9aeb
BW
1618 ret = i915_gem_gtt_init(dev);
1619 if (ret)
cbb47d17 1620 goto out_regs;
e188719a 1621
1623392a
CW
1622 if (drm_core_check_feature(dev, DRIVER_MODESET))
1623 i915_kick_out_firmware_fb(dev_priv);
e188719a 1624
466e69b8
DA
1625 pci_set_master(dev->pdev);
1626
9f82d238
DV
1627 /* overlay on gen2 is broken and can't address above 1G */
1628 if (IS_GEN2(dev))
1629 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1630
6927faf3
JN
1631 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1632 * using 32bit addressing, overwriting memory if HWS is located
1633 * above 4GB.
1634 *
1635 * The documentation also mentions an issue with undefined
1636 * behaviour if any general state is accessed within a page above 4GB,
1637 * which also needs to be handled carefully.
1638 */
1639 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1640 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1641
93d18799 1642 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 1643
5d4545ae
BW
1644 dev_priv->gtt.mappable =
1645 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 1646 aperture_size);
5d4545ae 1647 if (dev_priv->gtt.mappable == NULL) {
6644107d 1648 ret = -EIO;
cbb47d17 1649 goto out_gtt;
6644107d
VP
1650 }
1651
911bdf0a
BW
1652 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
1653 aperture_size);
19966754 1654
e642abbf
CW
1655 /* The i915 workqueue is primarily used for batched retirement of
1656 * requests (and thus managing bo) once the task has been completed
1657 * by the GPU. i915_gem_retire_requests() is called directly when we
1658 * need high-priority retirement, such as waiting for an explicit
1659 * bo.
1660 *
1661 * It is also used for periodic low-priority events, such as
df9c2042 1662 * idle-timers and recording error state.
e642abbf
CW
1663 *
1664 * All tasks on the workqueue are expected to acquire the dev mutex
1665 * so there is no point in running more than one instance of the
53621860 1666 * workqueue at any time. Use an ordered one.
e642abbf 1667 */
53621860 1668 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
1669 if (dev_priv->wq == NULL) {
1670 DRM_ERROR("Failed to create our workqueue.\n");
1671 ret = -ENOMEM;
a7b85d2a 1672 goto out_mtrrfree;
9c9fe1f8
EA
1673 }
1674
f71d4af4 1675 intel_irq_init(dev);
78511f2a 1676 intel_uncore_sanitize(dev);
9880b7a5 1677
c4804411
ZW
1678 /* Try to make sure MCHBAR is enabled before poking at it */
1679 intel_setup_mchbar(dev);
f899fc64 1680 intel_setup_gmbus(dev);
44834a67 1681 intel_opregion_setup(dev);
c4804411 1682
6d139a87
BF
1683 intel_setup_bios(dev);
1684
673a394b
EA
1685 i915_gem_load(dev);
1686
ed4cb414
EA
1687 /* On the 945G/GM, the chipset reports the MSI capability on the
1688 * integrated graphics even though the support isn't actually there
1689 * according to the published specs. It doesn't appear to function
1690 * correctly in testing on 945G.
1691 * This may be a side effect of MSI having been made available for PEG
1692 * and the registers being closely associated.
d1ed629f
KP
1693 *
1694 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1695 * be lost or delayed, but we use them anyways to avoid
1696 * stuck interrupts on some machines.
ed4cb414 1697 */
b60678a7 1698 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 1699 pci_enable_msi(dev->pdev);
ed4cb414 1700
22d3fd46 1701 intel_device_info_runtime_init(dev);
7f1f3851 1702
e3c74757
BW
1703 if (INTEL_INFO(dev)->num_pipes) {
1704 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1705 if (ret)
1706 goto out_gem_unload;
1707 }
52440211 1708
da7e29bd 1709 intel_power_domains_init(dev_priv);
a38911a3 1710
79e53945 1711 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 1712 ret = i915_load_modeset_init(dev);
79e53945
JB
1713 if (ret < 0) {
1714 DRM_ERROR("failed to init modeset\n");
cbb47d17 1715 goto out_power_well;
79e53945 1716 }
db1b76ca
DV
1717 } else {
1718 /* Start out suspended in ums mode. */
1719 dev_priv->ums.mm_suspended = 1;
79e53945
JB
1720 }
1721
0136db58
BW
1722 i915_setup_sysfs(dev);
1723
e3c74757
BW
1724 if (INTEL_INFO(dev)->num_pipes) {
1725 /* Must be done after probing outputs */
1726 intel_opregion_init(dev);
8e5c2b77 1727 acpi_video_register();
e3c74757 1728 }
74a365b3 1729
eb48eb00
DV
1730 if (IS_GEN5(dev))
1731 intel_gpu_ips_init(dev_priv);
63ee41d7 1732
8a187455
PZ
1733 intel_init_runtime_pm(dev_priv);
1734
79e53945
JB
1735 return 0;
1736
cbb47d17 1737out_power_well:
da7e29bd 1738 intel_power_domains_remove(dev_priv);
cbb47d17 1739 drm_vblank_cleanup(dev);
56e2ea34 1740out_gem_unload:
7dc19d5a 1741 if (dev_priv->mm.inactive_shrinker.scan_objects)
a7b85d2a
KP
1742 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1743
56e2ea34
CW
1744 if (dev->pdev->msi_enabled)
1745 pci_disable_msi(dev->pdev);
1746
1747 intel_teardown_gmbus(dev);
1748 intel_teardown_mchbar(dev);
22accca0 1749 pm_qos_remove_request(&dev_priv->pm_qos);
9c9fe1f8 1750 destroy_workqueue(dev_priv->wq);
a7b85d2a 1751out_mtrrfree:
911bdf0a 1752 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 1753 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17
CW
1754out_gtt:
1755 list_del(&dev_priv->gtt.base.global_link);
1756 drm_mm_takedown(&dev_priv->gtt.base.mm);
853ba5d2 1757 dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
cbb47d17 1758out_regs:
c3d685a7 1759 intel_uncore_fini(dev);
6dda569f 1760 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
1761put_bridge:
1762 pci_dev_put(dev_priv->bridge_dev);
79e53945 1763free_priv:
cbb47d17
CW
1764 if (dev_priv->slab)
1765 kmem_cache_destroy(dev_priv->slab);
9a298b2a 1766 kfree(dev_priv);
ba8bbcf6
JB
1767 return ret;
1768}
1769
1770int i915_driver_unload(struct drm_device *dev)
1771{
1772 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1773 int ret;
ba8bbcf6 1774
ce58c32b
CW
1775 ret = i915_gem_suspend(dev);
1776 if (ret) {
1777 DRM_ERROR("failed to idle hardware: %d\n", ret);
1778 return ret;
1779 }
1780
8a187455
PZ
1781 intel_fini_runtime_pm(dev_priv);
1782
eb48eb00 1783 intel_gpu_ips_teardown();
7648fa99 1784
1c2256df
ID
1785 /* The i915.ko module is still not prepared to be loaded when
1786 * the power well is not enabled, so just enable it in case
1787 * we're going to unload/reload. */
da7e29bd
ID
1788 intel_display_set_init_power(dev_priv, true);
1789 intel_power_domains_remove(dev_priv);
a38911a3 1790
0136db58
BW
1791 i915_teardown_sysfs(dev);
1792
7dc19d5a 1793 if (dev_priv->mm.inactive_shrinker.scan_objects)
17250b71
CW
1794 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1795
5d4545ae 1796 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 1797 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 1798
44834a67
CW
1799 acpi_video_unregister();
1800
79e53945 1801 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
7b4f3990 1802 intel_fbdev_fini(dev);
3d8620cc 1803 intel_modeset_cleanup(dev);
073f34d9 1804 cancel_work_sync(&dev_priv->console_resume_work);
3d8620cc 1805
6363ee6f
ZY
1806 /*
1807 * free the memory space allocated for the child device
1808 * config parsed from VBT
1809 */
41aa3448
RV
1810 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1811 kfree(dev_priv->vbt.child_dev);
1812 dev_priv->vbt.child_dev = NULL;
1813 dev_priv->vbt.child_dev_num = 0;
6363ee6f 1814 }
6c0d9350 1815
6a9ee8af 1816 vga_switcheroo_unregister_client(dev->pdev);
28d52043 1817 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1818 }
1819
a8b4899e 1820 /* Free error state after interrupts are fully disabled. */
99584db3
DV
1821 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1822 cancel_work_sync(&dev_priv->gpu_error.work);
a8b4899e 1823 i915_destroy_error_state(dev);
bc0c7f14 1824
c67a470b
PZ
1825 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
1826
ed4cb414
EA
1827 if (dev->pdev->msi_enabled)
1828 pci_disable_msi(dev->pdev);
1829
44834a67 1830 intel_opregion_fini(dev);
8ee1c3db 1831
79e53945 1832 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
1833 /* Flush any outstanding unpin_work. */
1834 flush_workqueue(dev_priv->wq);
1835
79e53945 1836 mutex_lock(&dev->struct_mutex);
ecbec53b 1837 i915_gem_free_all_phys_object(dev);
79e53945 1838 i915_gem_cleanup_ringbuffer(dev);
55a66628 1839 i915_gem_context_fini(dev);
bdf4fd7e 1840 WARN_ON(dev_priv->mm.aliasing_ppgtt);
79e53945 1841 mutex_unlock(&dev->struct_mutex);
9797fbfb 1842 i915_gem_cleanup_stolen(dev);
c2873e96
KP
1843
1844 if (!I915_NEED_GFX_HWS(dev))
1845 i915_free_hws(dev);
79e53945
JB
1846 }
1847
a7bbbd63
BW
1848 list_del(&dev_priv->gtt.base.global_link);
1849 WARN_ON(!list_empty(&dev_priv->vm_list));
701394cc 1850
cbb47d17
CW
1851 drm_vblank_cleanup(dev);
1852
f899fc64 1853 intel_teardown_gmbus(dev);
c4804411
ZW
1854 intel_teardown_mchbar(dev);
1855
bc0c7f14 1856 destroy_workqueue(dev_priv->wq);
9ee32fea 1857 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 1858
853ba5d2 1859 dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
6640aab6 1860
aec347ab
CW
1861 intel_uncore_fini(dev);
1862 if (dev_priv->regs != NULL)
1863 pci_iounmap(dev->pdev, dev_priv->regs);
1864
42dcedd4
CW
1865 if (dev_priv->slab)
1866 kmem_cache_destroy(dev_priv->slab);
bc0c7f14 1867
ec2a4c3f 1868 pci_dev_put(dev_priv->bridge_dev);
9a298b2a 1869 kfree(dev->dev_private);
ba8bbcf6 1870
22eae947
DA
1871 return 0;
1872}
1873
f787a5f5 1874int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1875{
b29c19b6 1876 int ret;
673a394b 1877
b29c19b6
CW
1878 ret = i915_gem_open(dev, file);
1879 if (ret)
1880 return ret;
254f965c 1881
673a394b
EA
1882 return 0;
1883}
1884
79e53945
JB
1885/**
1886 * i915_driver_lastclose - clean up after all DRM clients have exited
1887 * @dev: DRM device
1888 *
1889 * Take care of cleaning up after all DRM clients have exited. In the
1890 * mode setting case, we want to restore the kernel's initial mode (just
1891 * in case the last client left us in a bad state).
1892 *
9021f284 1893 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1894 * and DMA structures, since the kernel won't be using them, and clea
1895 * up any GEM state.
1896 */
84b1fd10 1897void i915_driver_lastclose(struct drm_device * dev)
1da177e4 1898{
ba8bbcf6
JB
1899 drm_i915_private_t *dev_priv = dev->dev_private;
1900
e8aeaee7
DV
1901 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1902 * goes right around and calls lastclose. Check for this and don't clean
1903 * up anything. */
1904 if (!dev_priv)
1905 return;
1906
1907 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0632fef6 1908 intel_fbdev_restore_mode(dev);
6a9ee8af 1909 vga_switcheroo_process_delayed_switch();
144a75fa 1910 return;
79e53945 1911 }
144a75fa 1912
673a394b
EA
1913 i915_gem_lastclose(dev);
1914
b5e89ed5 1915 i915_dma_cleanup(dev);
1da177e4
LT
1916}
1917
6c340eac 1918void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1919{
0d1430a3 1920 mutex_lock(&dev->struct_mutex);
254f965c 1921 i915_gem_context_close(dev, file_priv);
b962442e 1922 i915_gem_release(dev, file_priv);
0d1430a3 1923 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
1924}
1925
f787a5f5 1926void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1927{
f787a5f5 1928 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1929
f787a5f5 1930 kfree(file_priv);
673a394b
EA
1931}
1932
baa70943 1933const struct drm_ioctl_desc i915_ioctls[] = {
1b2f1489
DA
1934 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1935 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1936 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1937 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1938 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1939 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
10ba5012 1940 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1b2f1489 1941 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1942 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1943 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1944 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489 1945 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
b2c606fe 1946 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1947 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489
DA
1948 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
1949 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1950 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1951 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1952 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
10ba5012 1953 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1954 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1955 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1956 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1957 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1958 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1959 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1960 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1961 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1962 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1963 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1964 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1965 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1966 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1967 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1968 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1969 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1970 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1971 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489 1972 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
10ba5012 1973 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1974 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1975 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1976 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1977 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
10ba5012
KH
1978 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1979 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1980 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1981 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
b6359918 1982 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c94f7029
DA
1983};
1984
1985int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
cda17380 1986
9021f284
DV
1987/*
1988 * This is really ugly: Because old userspace abused the linux agp interface to
1989 * manage the gtt, we need to claim that all intel devices are agp. For
1990 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1991 */
84b1fd10 1992int i915_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
1993{
1994 return 1;
1995}
This page took 0.953715 seconds and 5 git commands to generate.