drm/i915: Remove DRI1 ring accessors and API
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
d1d70677 31#include <linux/async.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
4f03b1fc 35#include <drm/drm_legacy.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
1da177e4 38#include "i915_drv.h"
1c5d22f7 39#include "i915_trace.h"
dcdb1674 40#include <linux/pci.h>
a4de0526
DV
41#include <linux/console.h>
42#include <linux/vt.h>
28d52043 43#include <linux/vgaarb.h>
c4804411
ZW
44#include <linux/acpi.h>
45#include <linux/pnp.h>
6a9ee8af 46#include <linux/vga_switcheroo.h>
5a0e3ad6 47#include <linux/slab.h>
44834a67 48#include <acpi/video.h>
8a187455
PZ
49#include <linux/pm.h>
50#include <linux/pm_runtime.h>
4bdc7293 51#include <linux/oom.h>
1da177e4 52
c153f45f
EA
53static int i915_dma_init(struct drm_device *dev, void *data,
54 struct drm_file *file_priv)
1da177e4 55{
5c6c6003 56 return -ENODEV;
1da177e4
LT
57}
58
c153f45f
EA
59static int i915_flush_ioctl(struct drm_device *dev, void *data,
60 struct drm_file *file_priv)
1da177e4 61{
5c6c6003 62 return -ENODEV;
1da177e4
LT
63}
64
c153f45f
EA
65static int i915_batchbuffer(struct drm_device *dev, void *data,
66 struct drm_file *file_priv)
1da177e4 67{
5c6c6003 68 return -ENODEV;
1da177e4
LT
69}
70
c153f45f
EA
71static int i915_cmdbuffer(struct drm_device *dev, void *data,
72 struct drm_file *file_priv)
1da177e4 73{
5c6c6003 74 return -ENODEV;
9488867a
DV
75}
76
9488867a
DV
77static int i915_irq_emit(struct drm_device *dev, void *data,
78 struct drm_file *file_priv)
79{
5c6c6003 80 return -ENODEV;
9488867a
DV
81}
82
9488867a
DV
83static int i915_irq_wait(struct drm_device *dev, void *data,
84 struct drm_file *file_priv)
85{
5c6c6003 86 return -ENODEV;
9488867a
DV
87}
88
d1c1edbc
DV
89static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
90 struct drm_file *file_priv)
91{
5c6c6003 92 return -ENODEV;
d1c1edbc
DV
93}
94
d1c1edbc
DV
95static int i915_vblank_swap(struct drm_device *dev, void *data,
96 struct drm_file *file_priv)
97{
5c6c6003 98 return -ENODEV;
d1c1edbc
DV
99}
100
c153f45f
EA
101static int i915_flip_bufs(struct drm_device *dev, void *data,
102 struct drm_file *file_priv)
1da177e4 103{
5c6c6003 104 return -ENODEV;
1da177e4
LT
105}
106
c153f45f
EA
107static int i915_getparam(struct drm_device *dev, void *data,
108 struct drm_file *file_priv)
1da177e4 109{
4c8a4be9 110 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 111 drm_i915_getparam_t *param = data;
1da177e4
LT
112 int value;
113
114 if (!dev_priv) {
3e684eae 115 DRM_ERROR("called with no initialization\n");
20caafa6 116 return -EINVAL;
1da177e4
LT
117 }
118
c153f45f 119 switch (param->param) {
1da177e4 120 case I915_PARAM_IRQ_ACTIVE:
5c6c6003 121 return -ENODEV;
1da177e4 122 case I915_PARAM_ALLOW_BATCHBUFFER:
5c6c6003 123 return -ENODEV;
0d6aa60b 124 case I915_PARAM_LAST_DISPATCH:
5c6c6003 125 return -ENODEV;
ed4c9c4a 126 case I915_PARAM_CHIPSET_ID:
ffbab09b 127 value = dev->pdev->device;
ed4c9c4a 128 break;
673a394b 129 case I915_PARAM_HAS_GEM:
2e895b17 130 value = 1;
673a394b 131 break;
0f973f27
JB
132 case I915_PARAM_NUM_FENCES_AVAIL:
133 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
134 break;
02e792fb
DV
135 case I915_PARAM_HAS_OVERLAY:
136 value = dev_priv->overlay ? 1 : 0;
137 break;
e9560f7c
JB
138 case I915_PARAM_HAS_PAGEFLIPPING:
139 value = 1;
140 break;
76446cac
JB
141 case I915_PARAM_HAS_EXECBUF2:
142 /* depends on GEM */
2e895b17 143 value = 1;
76446cac 144 break;
e3a815fc 145 case I915_PARAM_HAS_BSD:
edc912f5 146 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 147 break;
549f7365 148 case I915_PARAM_HAS_BLT:
edc912f5 149 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 150 break;
a1f2cc73
XH
151 case I915_PARAM_HAS_VEBOX:
152 value = intel_ring_initialized(&dev_priv->ring[VECS]);
153 break;
a00b10c3
CW
154 case I915_PARAM_HAS_RELAXED_FENCING:
155 value = 1;
156 break;
bbf0c6b3
DV
157 case I915_PARAM_HAS_COHERENT_RINGS:
158 value = 1;
159 break;
72bfa19c
CW
160 case I915_PARAM_HAS_EXEC_CONSTANTS:
161 value = INTEL_INFO(dev)->gen >= 4;
162 break;
271d81b8
CW
163 case I915_PARAM_HAS_RELAXED_DELTA:
164 value = 1;
165 break;
ae662d31
EA
166 case I915_PARAM_HAS_GEN7_SOL_RESET:
167 value = 1;
168 break;
3d29b842
ED
169 case I915_PARAM_HAS_LLC:
170 value = HAS_LLC(dev);
171 break;
651d794f
CW
172 case I915_PARAM_HAS_WT:
173 value = HAS_WT(dev);
174 break;
777ee96f 175 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 176 value = USES_PPGTT(dev);
777ee96f 177 break;
172cf15d
BW
178 case I915_PARAM_HAS_WAIT_TIMEOUT:
179 value = 1;
180 break;
2fedbff9
CW
181 case I915_PARAM_HAS_SEMAPHORES:
182 value = i915_semaphore_is_enabled(dev);
183 break;
ec6f1bb9
DA
184 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
185 value = 1;
186 break;
d7d4eedd
CW
187 case I915_PARAM_HAS_SECURE_BATCHES:
188 value = capable(CAP_SYS_ADMIN);
189 break;
b45305fc
DV
190 case I915_PARAM_HAS_PINNED_BATCHES:
191 value = 1;
192 break;
ed5982e6
DV
193 case I915_PARAM_HAS_EXEC_NO_RELOC:
194 value = 1;
195 break;
eef90ccb
CW
196 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
197 value = 1;
198 break;
d728c8ef
BV
199 case I915_PARAM_CMD_PARSER_VERSION:
200 value = i915_cmd_parser_get_version();
201 break;
6a2c4232
CW
202 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
203 value = 1;
204 break;
1da177e4 205 default:
e29c32da 206 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 207 return -EINVAL;
1da177e4
LT
208 }
209
1d6ac185
DV
210 if (copy_to_user(param->value, &value, sizeof(int))) {
211 DRM_ERROR("copy_to_user failed\n");
20caafa6 212 return -EFAULT;
1da177e4
LT
213 }
214
215 return 0;
216}
217
c153f45f
EA
218static int i915_setparam(struct drm_device *dev, void *data,
219 struct drm_file *file_priv)
1da177e4 220{
4c8a4be9 221 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 222 drm_i915_setparam_t *param = data;
1da177e4
LT
223
224 if (!dev_priv) {
3e684eae 225 DRM_ERROR("called with no initialization\n");
20caafa6 226 return -EINVAL;
1da177e4
LT
227 }
228
c153f45f 229 switch (param->param) {
1da177e4 230 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4 231 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4 232 case I915_SETPARAM_ALLOW_BATCHBUFFER:
5c6c6003
CW
233 return -ENODEV;
234
0f973f27
JB
235 case I915_SETPARAM_NUM_USED_FENCES:
236 if (param->value > dev_priv->num_fence_regs ||
237 param->value < 0)
238 return -EINVAL;
239 /* Userspace can use first N regs */
240 dev_priv->fence_reg_start = param->value;
241 break;
1da177e4 242 default:
8a4c47f3 243 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 244 param->param);
20caafa6 245 return -EINVAL;
1da177e4
LT
246 }
247
248 return 0;
249}
250
c153f45f
EA
251static int i915_set_status_page(struct drm_device *dev, void *data,
252 struct drm_file *file_priv)
dc7a9319 253{
5c6c6003 254 return -ENODEV;
dc7a9319
WZ
255}
256
ec2a4c3f
DA
257static int i915_get_bridge_dev(struct drm_device *dev)
258{
259 struct drm_i915_private *dev_priv = dev->dev_private;
260
0206e353 261 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
262 if (!dev_priv->bridge_dev) {
263 DRM_ERROR("bridge device not found\n");
264 return -1;
265 }
266 return 0;
267}
268
c4804411
ZW
269#define MCHBAR_I915 0x44
270#define MCHBAR_I965 0x48
271#define MCHBAR_SIZE (4*4096)
272
273#define DEVEN_REG 0x54
274#define DEVEN_MCHBAR_EN (1 << 28)
275
276/* Allocate space for the MCH regs if needed, return nonzero on error */
277static int
278intel_alloc_mchbar_resource(struct drm_device *dev)
279{
4c8a4be9 280 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 281 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
282 u32 temp_lo, temp_hi = 0;
283 u64 mchbar_addr;
a25c25c2 284 int ret;
c4804411 285
a6c45cf0 286 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
287 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
288 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
289 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
290
291 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
292#ifdef CONFIG_PNP
293 if (mchbar_addr &&
a25c25c2
CW
294 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
295 return 0;
c4804411
ZW
296#endif
297
298 /* Get some space for it */
a25c25c2
CW
299 dev_priv->mch_res.name = "i915 MCHBAR";
300 dev_priv->mch_res.flags = IORESOURCE_MEM;
301 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
302 &dev_priv->mch_res,
c4804411
ZW
303 MCHBAR_SIZE, MCHBAR_SIZE,
304 PCIBIOS_MIN_MEM,
a25c25c2 305 0, pcibios_align_resource,
c4804411
ZW
306 dev_priv->bridge_dev);
307 if (ret) {
308 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
309 dev_priv->mch_res.start = 0;
a25c25c2 310 return ret;
c4804411
ZW
311 }
312
a6c45cf0 313 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
314 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
315 upper_32_bits(dev_priv->mch_res.start));
316
317 pci_write_config_dword(dev_priv->bridge_dev, reg,
318 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 319 return 0;
c4804411
ZW
320}
321
322/* Setup MCHBAR if possible, return true if we should disable it again */
323static void
324intel_setup_mchbar(struct drm_device *dev)
325{
4c8a4be9 326 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 327 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
328 u32 temp;
329 bool enabled;
330
11ea8b7d
JB
331 if (IS_VALLEYVIEW(dev))
332 return;
333
c4804411
ZW
334 dev_priv->mchbar_need_disable = false;
335
336 if (IS_I915G(dev) || IS_I915GM(dev)) {
337 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
338 enabled = !!(temp & DEVEN_MCHBAR_EN);
339 } else {
340 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
341 enabled = temp & 1;
342 }
343
344 /* If it's already enabled, don't have to do anything */
345 if (enabled)
346 return;
347
348 if (intel_alloc_mchbar_resource(dev))
349 return;
350
351 dev_priv->mchbar_need_disable = true;
352
353 /* Space is allocated or reserved, so enable it. */
354 if (IS_I915G(dev) || IS_I915GM(dev)) {
355 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
356 temp | DEVEN_MCHBAR_EN);
357 } else {
358 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
359 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
360 }
361}
362
363static void
364intel_teardown_mchbar(struct drm_device *dev)
365{
4c8a4be9 366 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 367 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
368 u32 temp;
369
370 if (dev_priv->mchbar_need_disable) {
371 if (IS_I915G(dev) || IS_I915GM(dev)) {
372 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
373 temp &= ~DEVEN_MCHBAR_EN;
374 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
375 } else {
376 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
377 temp &= ~1;
378 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
379 }
380 }
381
382 if (dev_priv->mch_res.start)
383 release_resource(&dev_priv->mch_res);
384}
385
28d52043
DA
386/* true = enable decode, false = disable decoder */
387static unsigned int i915_vga_set_decode(void *cookie, bool state)
388{
389 struct drm_device *dev = cookie;
390
391 intel_modeset_vga_set_state(dev, state);
392 if (state)
393 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
394 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
395 else
396 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
397}
398
6a9ee8af
DA
399static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
400{
401 struct drm_device *dev = pci_get_drvdata(pdev);
402 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 403
6a9ee8af 404 if (state == VGA_SWITCHEROO_ON) {
a70491cc 405 pr_info("switched on\n");
5bcf719b 406 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
407 /* i915 resume handler doesn't set to D0 */
408 pci_set_power_state(dev->pdev, PCI_D0);
fc49b3da 409 i915_resume_legacy(dev);
5bcf719b 410 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 411 } else {
a70491cc 412 pr_err("switched off\n");
5bcf719b 413 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
fc49b3da 414 i915_suspend_legacy(dev, pmm);
5bcf719b 415 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
416 }
417}
418
419static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
420{
421 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 422
fc8fd40e
DV
423 /*
424 * FIXME: open_count is protected by drm_global_mutex but that would lead to
425 * locking inversion with the driver load path. And the access here is
426 * completely racy anyway. So don't bother with locking for now.
427 */
428 return dev->open_count == 0;
6a9ee8af
DA
429}
430
26ec685f
TI
431static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
432 .set_gpu_state = i915_switcheroo_set_state,
433 .reprobe = NULL,
434 .can_switch = i915_switcheroo_can_switch,
435};
436
2c7111db
CW
437static int i915_load_modeset_init(struct drm_device *dev)
438{
439 struct drm_i915_private *dev_priv = dev->dev_private;
440 int ret;
79e53945 441
6d139a87 442 ret = intel_parse_bios(dev);
79e53945
JB
443 if (ret)
444 DRM_INFO("failed to find VBIOS tables\n");
445
934f992c
CW
446 /* If we have > 1 VGA cards, then we need to arbitrate access
447 * to the common VGA resources.
448 *
449 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
450 * then we do not take part in VGA arbitration and the
451 * vga_client_register() fails with -ENODEV.
452 */
ebff5fa9
DA
453 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
454 if (ret && ret != -ENODEV)
455 goto out;
28d52043 456
723bfd70
JB
457 intel_register_dsm_handler();
458
0d69704a 459 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 460 if (ret)
5a79395b 461 goto cleanup_vga_client;
6a9ee8af 462
9797fbfb
CW
463 /* Initialise stolen first so that we may reserve preallocated
464 * objects for the BIOS to KMS transition.
465 */
466 ret = i915_gem_init_stolen(dev);
467 if (ret)
468 goto cleanup_vga_switcheroo;
469
e13192f6
ID
470 intel_power_domains_init_hw(dev_priv);
471
2aeb7d3a 472 ret = intel_irq_install(dev_priv);
52d7eced
DV
473 if (ret)
474 goto cleanup_gem_stolen;
475
476 /* Important: The output setup functions called by modeset_init need
477 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
478 intel_modeset_init(dev);
479
1070a42b 480 ret = i915_gem_init(dev);
79e53945 481 if (ret)
713028b3 482 goto cleanup_irq;
2c7111db 483
52d7eced 484 intel_modeset_gem_init(dev);
2c7111db 485
79e53945
JB
486 /* Always safe in the mode setting case. */
487 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 488 dev->vblank_disable_allowed = true;
713028b3 489 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 490 return 0;
79e53945 491
5a79395b
CW
492 ret = intel_fbdev_init(dev);
493 if (ret)
52d7eced
DV
494 goto cleanup_gem;
495
20afbda2 496 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 497 intel_hpd_init(dev_priv);
20afbda2
DV
498
499 /*
500 * Some ports require correctly set-up hpd registers for detection to
501 * work properly (leading to ghost connected connector status), e.g. VGA
502 * on gm45. Hence we can only set up the initial fbdev config after hpd
503 * irqs are fully enabled. Now we should scan for the initial config
504 * only once hotplug handling is enabled, but due to screwed-up locking
505 * around kms/fbdev init we can't protect the fdbev initial config
506 * scanning against hotplug events. Hence do this first and ignore the
507 * tiny window where we will loose hotplug notifactions.
508 */
d1d70677 509 async_schedule(intel_fbdev_initial_config, dev_priv);
20afbda2 510
eb1f8e4f 511 drm_kms_helper_poll_init(dev);
87acb0a5 512
79e53945
JB
513 return 0;
514
2c7111db
CW
515cleanup_gem:
516 mutex_lock(&dev->struct_mutex);
517 i915_gem_cleanup_ringbuffer(dev);
55d23285 518 i915_gem_context_fini(dev);
2c7111db 519 mutex_unlock(&dev->struct_mutex);
713028b3 520cleanup_irq:
52d7eced 521 drm_irq_uninstall(dev);
9797fbfb
CW
522cleanup_gem_stolen:
523 i915_gem_cleanup_stolen(dev);
5a79395b
CW
524cleanup_vga_switcheroo:
525 vga_switcheroo_unregister_client(dev->pdev);
526cleanup_vga_client:
527 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
528out:
529 return ret;
530}
531
243eaf38 532#if IS_ENABLED(CONFIG_FB)
f96de58f 533static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
534{
535 struct apertures_struct *ap;
536 struct pci_dev *pdev = dev_priv->dev->pdev;
537 bool primary;
f96de58f 538 int ret;
e188719a
DV
539
540 ap = alloc_apertures(1);
541 if (!ap)
f96de58f 542 return -ENOMEM;
e188719a 543
dabb7a91 544 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 545 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 546
e188719a
DV
547 primary =
548 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
549
f96de58f 550 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
551
552 kfree(ap);
f96de58f
CW
553
554 return ret;
e188719a 555}
4520f53a 556#else
f96de58f 557static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 558{
f96de58f 559 return 0;
4520f53a
DV
560}
561#endif
e188719a 562
a4de0526
DV
563#if !defined(CONFIG_VGA_CONSOLE)
564static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
565{
566 return 0;
567}
568#elif !defined(CONFIG_DUMMY_CONSOLE)
569static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
570{
571 return -ENODEV;
572}
573#else
574static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
575{
1bb9e632 576 int ret = 0;
a4de0526
DV
577
578 DRM_INFO("Replacing VGA console driver\n");
579
580 console_lock();
1bb9e632
DV
581 if (con_is_bound(&vga_con))
582 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
583 if (ret == 0) {
584 ret = do_unregister_con_driver(&vga_con);
585
586 /* Ignore "already unregistered". */
587 if (ret == -ENODEV)
588 ret = 0;
589 }
590 console_unlock();
591
592 return ret;
593}
594#endif
595
c96ea64e
DV
596static void i915_dump_device_info(struct drm_i915_private *dev_priv)
597{
5c969aa7 598 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 599
e2a5800a
DL
600#define PRINT_S(name) "%s"
601#define SEP_EMPTY
79fc46df
DL
602#define PRINT_FLAG(name) info->name ? #name "," : ""
603#define SEP_COMMA ,
19c656a1 604 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 605 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
606 info->gen,
607 dev_priv->dev->pdev->device,
19c656a1 608 dev_priv->dev->pdev->revision,
79fc46df 609 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
610#undef PRINT_S
611#undef SEP_EMPTY
79fc46df
DL
612#undef PRINT_FLAG
613#undef SEP_COMMA
c96ea64e
DV
614}
615
22d3fd46
DL
616/*
617 * Determine various intel_device_info fields at runtime.
618 *
619 * Use it when either:
620 * - it's judged too laborious to fill n static structures with the limit
621 * when a simple if statement does the job,
622 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
623 *
624 * This function needs to be called:
625 * - after the MMIO has been setup as we are reading registers,
626 * - after the PCH has been detected,
627 * - before the first usage of the fields it can tweak.
22d3fd46
DL
628 */
629static void intel_device_info_runtime_init(struct drm_device *dev)
630{
658ac4c6 631 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 632 struct intel_device_info *info;
d615a166 633 enum pipe pipe;
22d3fd46 634
658ac4c6 635 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 636
1fc8ac3e 637 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
055e393f 638 for_each_pipe(dev_priv, pipe)
d615a166
DL
639 info->num_sprites[pipe] = 2;
640 else
055e393f 641 for_each_pipe(dev_priv, pipe)
d615a166 642 info->num_sprites[pipe] = 1;
658ac4c6 643
a0bae57f
DL
644 if (i915.disable_display) {
645 DRM_INFO("Display disabled (module parameter)\n");
646 info->num_pipes = 0;
647 } else if (info->num_pipes > 0 &&
648 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
649 !IS_VALLEYVIEW(dev)) {
658ac4c6
DL
650 u32 fuse_strap = I915_READ(FUSE_STRAP);
651 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
652
653 /*
654 * SFUSE_STRAP is supposed to have a bit signalling the display
655 * is fused off. Unfortunately it seems that, at least in
656 * certain cases, fused off display means that PCH display
657 * reads don't land anywhere. In that case, we read 0s.
658 *
659 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
660 * should be set when taking over after the firmware.
661 */
662 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
663 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
664 (dev_priv->pch_type == PCH_CPT &&
665 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
666 DRM_INFO("Display fused off, disabling\n");
667 info->num_pipes = 0;
668 }
669 }
22d3fd46
DL
670}
671
79e53945
JB
672/**
673 * i915_driver_load - setup chip and create an initial config
674 * @dev: DRM device
675 * @flags: startup flags
676 *
677 * The driver load routine has to do several things:
678 * - drive output discovery via intel_modeset_init()
679 * - initialize the memory manager
680 * - allocate initial config memory
681 * - setup the DRM framebuffer with the allocated memory
682 */
84b1fd10 683int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 684{
ea059a1e 685 struct drm_i915_private *dev_priv;
5c969aa7 686 struct intel_device_info *info, *device_info;
934d6086 687 int ret = 0, mmio_bar, mmio_size;
9021f284 688 uint32_t aperture_size;
fe669bf8 689
26394d92
DV
690 info = (struct intel_device_info *) flags;
691
692 /* Refuse to load on gen6+ without kms enabled. */
e147accb
JN
693 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
694 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
695 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
26394d92 696 return -ENODEV;
e147accb 697 }
26394d92 698
24986ee0
DV
699 /* UMS needs agp support. */
700 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
701 return -EINVAL;
702
b14c5679 703 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
704 if (dev_priv == NULL)
705 return -ENOMEM;
706
755f68f4 707 dev->dev_private = dev_priv;
673a394b 708 dev_priv->dev = dev;
5c969aa7 709
87f1f465 710 /* Setup the write-once "constant" device info */
5c969aa7 711 device_info = (struct intel_device_info *)&dev_priv->info;
87f1f465
CW
712 memcpy(device_info, info, sizeof(dev_priv->info));
713 device_info->device_id = dev->pdev->device;
ba8bbcf6 714
7dcd2677
KK
715 spin_lock_init(&dev_priv->irq_lock);
716 spin_lock_init(&dev_priv->gpu_error.lock);
07f11d49 717 mutex_init(&dev_priv->backlight_lock);
907b28c5 718 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 719 spin_lock_init(&dev_priv->mm.object_stat_lock);
84c33a64 720 spin_lock_init(&dev_priv->mmio_flip_lock);
7dcd2677 721 mutex_init(&dev_priv->dpio_lock);
7dcd2677
KK
722 mutex_init(&dev_priv->modeset_restore_lock);
723
f742a552 724 intel_pm_setup(dev);
c67a470b 725
07144428
DL
726 intel_display_crc_init(dev);
727
c96ea64e
DV
728 i915_dump_device_info(dev_priv);
729
ed1c9e2c
PZ
730 /* Not all pre-production machines fall into this category, only the
731 * very first ones. Almost everything should work, except for maybe
732 * suspend/resume. And we don't implement workarounds that affect only
733 * pre-production machines. */
734 if (IS_HSW_EARLY_SDV(dev))
735 DRM_INFO("This is an early pre-production Haswell machine. "
736 "It may not be fully functional.\n");
737
ec2a4c3f
DA
738 if (i915_get_bridge_dev(dev)) {
739 ret = -EIO;
740 goto free_priv;
741 }
742
1e1bd0fd
BW
743 mmio_bar = IS_GEN2(dev) ? 1 : 0;
744 /* Before gen4, the registers and the GTT are behind different BARs.
745 * However, from gen4 onwards, the registers and the GTT are shared
746 * in the same BAR, so we want to restrict this ioremap from
747 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
748 * the register BAR remains the same size for all the earlier
749 * generations up to Ironlake.
750 */
751 if (info->gen < 5)
752 mmio_size = 512*1024;
753 else
754 mmio_size = 2*1024*1024;
755
756 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
757 if (!dev_priv->regs) {
758 DRM_ERROR("failed to map registers\n");
759 ret = -EIO;
760 goto put_bridge;
761 }
762
c3d685a7
BW
763 /* This must be called before any calls to HAS_PCH_* */
764 intel_detect_pch(dev);
765
766 intel_uncore_init(dev);
767
e76e9aeb
BW
768 ret = i915_gem_gtt_init(dev);
769 if (ret)
cbb47d17 770 goto out_regs;
e188719a 771
a4de0526 772 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0485c9dc
DV
773 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
774 * otherwise the vga fbdev driver falls over. */
775 ret = i915_kick_out_firmware_fb(dev_priv);
a4de0526 776 if (ret) {
0485c9dc 777 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
a4de0526
DV
778 goto out_gtt;
779 }
780
0485c9dc 781 ret = i915_kick_out_vgacon(dev_priv);
f96de58f 782 if (ret) {
0485c9dc 783 DRM_ERROR("failed to remove conflicting VGA console\n");
f96de58f
CW
784 goto out_gtt;
785 }
a4de0526 786 }
e188719a 787
466e69b8
DA
788 pci_set_master(dev->pdev);
789
9f82d238
DV
790 /* overlay on gen2 is broken and can't address above 1G */
791 if (IS_GEN2(dev))
792 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
793
6927faf3
JN
794 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
795 * using 32bit addressing, overwriting memory if HWS is located
796 * above 4GB.
797 *
798 * The documentation also mentions an issue with undefined
799 * behaviour if any general state is accessed within a page above 4GB,
800 * which also needs to be handled carefully.
801 */
802 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
803 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
804
93d18799 805 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 806
5d4545ae
BW
807 dev_priv->gtt.mappable =
808 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 809 aperture_size);
5d4545ae 810 if (dev_priv->gtt.mappable == NULL) {
6644107d 811 ret = -EIO;
cbb47d17 812 goto out_gtt;
6644107d
VP
813 }
814
911bdf0a
BW
815 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
816 aperture_size);
19966754 817
e642abbf
CW
818 /* The i915 workqueue is primarily used for batched retirement of
819 * requests (and thus managing bo) once the task has been completed
820 * by the GPU. i915_gem_retire_requests() is called directly when we
821 * need high-priority retirement, such as waiting for an explicit
822 * bo.
823 *
824 * It is also used for periodic low-priority events, such as
df9c2042 825 * idle-timers and recording error state.
e642abbf
CW
826 *
827 * All tasks on the workqueue are expected to acquire the dev mutex
828 * so there is no point in running more than one instance of the
53621860 829 * workqueue at any time. Use an ordered one.
e642abbf 830 */
53621860 831 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
832 if (dev_priv->wq == NULL) {
833 DRM_ERROR("Failed to create our workqueue.\n");
834 ret = -ENOMEM;
a7b85d2a 835 goto out_mtrrfree;
9c9fe1f8
EA
836 }
837
0e32b39c
DA
838 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
839 if (dev_priv->dp_wq == NULL) {
840 DRM_ERROR("Failed to create our dp workqueue.\n");
841 ret = -ENOMEM;
842 goto out_freewq;
843 }
844
b963291c 845 intel_irq_init(dev_priv);
78511f2a 846 intel_uncore_sanitize(dev);
9880b7a5 847
c4804411
ZW
848 /* Try to make sure MCHBAR is enabled before poking at it */
849 intel_setup_mchbar(dev);
f899fc64 850 intel_setup_gmbus(dev);
44834a67 851 intel_opregion_setup(dev);
c4804411 852
6d139a87
BF
853 intel_setup_bios(dev);
854
673a394b
EA
855 i915_gem_load(dev);
856
ed4cb414
EA
857 /* On the 945G/GM, the chipset reports the MSI capability on the
858 * integrated graphics even though the support isn't actually there
859 * according to the published specs. It doesn't appear to function
860 * correctly in testing on 945G.
861 * This may be a side effect of MSI having been made available for PEG
862 * and the registers being closely associated.
d1ed629f
KP
863 *
864 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
865 * be lost or delayed, but we use them anyways to avoid
866 * stuck interrupts on some machines.
ed4cb414 867 */
b60678a7 868 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 869 pci_enable_msi(dev->pdev);
ed4cb414 870
22d3fd46 871 intel_device_info_runtime_init(dev);
7f1f3851 872
e3c74757
BW
873 if (INTEL_INFO(dev)->num_pipes) {
874 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
875 if (ret)
876 goto out_gem_unload;
877 }
52440211 878
da7e29bd 879 intel_power_domains_init(dev_priv);
a38911a3 880
79e53945 881 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 882 ret = i915_load_modeset_init(dev);
79e53945
JB
883 if (ret < 0) {
884 DRM_ERROR("failed to init modeset\n");
cbb47d17 885 goto out_power_well;
79e53945 886 }
db1b76ca
DV
887 } else {
888 /* Start out suspended in ums mode. */
889 dev_priv->ums.mm_suspended = 1;
79e53945
JB
890 }
891
0136db58
BW
892 i915_setup_sysfs(dev);
893
e3c74757
BW
894 if (INTEL_INFO(dev)->num_pipes) {
895 /* Must be done after probing outputs */
896 intel_opregion_init(dev);
8e5c2b77 897 acpi_video_register();
e3c74757 898 }
74a365b3 899
eb48eb00
DV
900 if (IS_GEN5(dev))
901 intel_gpu_ips_init(dev_priv);
63ee41d7 902
f458ebbc 903 intel_runtime_pm_enable(dev_priv);
8a187455 904
79e53945
JB
905 return 0;
906
cbb47d17 907out_power_well:
f458ebbc 908 intel_power_domains_fini(dev_priv);
cbb47d17 909 drm_vblank_cleanup(dev);
56e2ea34 910out_gem_unload:
4bdc7293
ID
911 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
912 unregister_shrinker(&dev_priv->mm.shrinker);
a7b85d2a 913
56e2ea34
CW
914 if (dev->pdev->msi_enabled)
915 pci_disable_msi(dev->pdev);
916
917 intel_teardown_gmbus(dev);
918 intel_teardown_mchbar(dev);
22accca0 919 pm_qos_remove_request(&dev_priv->pm_qos);
0e32b39c
DA
920 destroy_workqueue(dev_priv->dp_wq);
921out_freewq:
9c9fe1f8 922 destroy_workqueue(dev_priv->wq);
a7b85d2a 923out_mtrrfree:
911bdf0a 924 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 925 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17 926out_gtt:
90d0a0e8 927 i915_global_gtt_cleanup(dev);
cbb47d17 928out_regs:
c3d685a7 929 intel_uncore_fini(dev);
6dda569f 930 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
931put_bridge:
932 pci_dev_put(dev_priv->bridge_dev);
79e53945 933free_priv:
cbb47d17
CW
934 if (dev_priv->slab)
935 kmem_cache_destroy(dev_priv->slab);
9a298b2a 936 kfree(dev_priv);
ba8bbcf6
JB
937 return ret;
938}
939
940int i915_driver_unload(struct drm_device *dev)
941{
942 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 943 int ret;
ba8bbcf6 944
ce58c32b
CW
945 ret = i915_gem_suspend(dev);
946 if (ret) {
947 DRM_ERROR("failed to idle hardware: %d\n", ret);
948 return ret;
949 }
950
41373cd5 951 intel_power_domains_fini(dev_priv);
8a187455 952
eb48eb00 953 intel_gpu_ips_teardown();
7648fa99 954
0136db58
BW
955 i915_teardown_sysfs(dev);
956
4bdc7293
ID
957 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
958 unregister_shrinker(&dev_priv->mm.shrinker);
17250b71 959
5d4545ae 960 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 961 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 962
44834a67
CW
963 acpi_video_unregister();
964
2ebfaf5f 965 if (drm_core_check_feature(dev, DRIVER_MODESET))
7b4f3990 966 intel_fbdev_fini(dev);
2ebfaf5f
PZ
967
968 drm_vblank_cleanup(dev);
969
970 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3d8620cc
JB
971 intel_modeset_cleanup(dev);
972
6363ee6f
ZY
973 /*
974 * free the memory space allocated for the child device
975 * config parsed from VBT
976 */
41aa3448
RV
977 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
978 kfree(dev_priv->vbt.child_dev);
979 dev_priv->vbt.child_dev = NULL;
980 dev_priv->vbt.child_dev_num = 0;
6363ee6f 981 }
6c0d9350 982
6a9ee8af 983 vga_switcheroo_unregister_client(dev->pdev);
28d52043 984 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
985 }
986
a8b4899e 987 /* Free error state after interrupts are fully disabled. */
99584db3
DV
988 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
989 cancel_work_sync(&dev_priv->gpu_error.work);
a8b4899e 990 i915_destroy_error_state(dev);
bc0c7f14 991
ed4cb414
EA
992 if (dev->pdev->msi_enabled)
993 pci_disable_msi(dev->pdev);
994
44834a67 995 intel_opregion_fini(dev);
8ee1c3db 996
79e53945 997 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
998 /* Flush any outstanding unpin_work. */
999 flush_workqueue(dev_priv->wq);
1000
79e53945
JB
1001 mutex_lock(&dev->struct_mutex);
1002 i915_gem_cleanup_ringbuffer(dev);
55a66628 1003 i915_gem_context_fini(dev);
79e53945 1004 mutex_unlock(&dev->struct_mutex);
9797fbfb 1005 i915_gem_cleanup_stolen(dev);
79e53945
JB
1006 }
1007
f899fc64 1008 intel_teardown_gmbus(dev);
c4804411
ZW
1009 intel_teardown_mchbar(dev);
1010
0e32b39c 1011 destroy_workqueue(dev_priv->dp_wq);
bc0c7f14 1012 destroy_workqueue(dev_priv->wq);
9ee32fea 1013 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 1014
90d0a0e8 1015 i915_global_gtt_cleanup(dev);
6640aab6 1016
aec347ab
CW
1017 intel_uncore_fini(dev);
1018 if (dev_priv->regs != NULL)
1019 pci_iounmap(dev->pdev, dev_priv->regs);
1020
42dcedd4
CW
1021 if (dev_priv->slab)
1022 kmem_cache_destroy(dev_priv->slab);
bc0c7f14 1023
ec2a4c3f 1024 pci_dev_put(dev_priv->bridge_dev);
2206e6a1 1025 kfree(dev_priv);
ba8bbcf6 1026
22eae947
DA
1027 return 0;
1028}
1029
f787a5f5 1030int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1031{
b29c19b6 1032 int ret;
673a394b 1033
b29c19b6
CW
1034 ret = i915_gem_open(dev, file);
1035 if (ret)
1036 return ret;
254f965c 1037
673a394b
EA
1038 return 0;
1039}
1040
79e53945
JB
1041/**
1042 * i915_driver_lastclose - clean up after all DRM clients have exited
1043 * @dev: DRM device
1044 *
1045 * Take care of cleaning up after all DRM clients have exited. In the
1046 * mode setting case, we want to restore the kernel's initial mode (just
1047 * in case the last client left us in a bad state).
1048 *
9021f284 1049 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1050 * and DMA structures, since the kernel won't be using them, and clea
1051 * up any GEM state.
1052 */
1a5036bf 1053void i915_driver_lastclose(struct drm_device *dev)
1da177e4 1054{
4c8a4be9 1055 struct drm_i915_private *dev_priv = dev->dev_private;
ba8bbcf6 1056
e8aeaee7
DV
1057 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1058 * goes right around and calls lastclose. Check for this and don't clean
1059 * up anything. */
1060 if (!dev_priv)
1061 return;
1062
1063 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0632fef6 1064 intel_fbdev_restore_mode(dev);
6a9ee8af 1065 vga_switcheroo_process_delayed_switch();
144a75fa 1066 return;
79e53945 1067 }
144a75fa 1068
673a394b 1069 i915_gem_lastclose(dev);
1da177e4
LT
1070}
1071
2885f6ac 1072void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 1073{
0d1430a3 1074 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
1075 i915_gem_context_close(dev, file);
1076 i915_gem_release(dev, file);
0d1430a3 1077 mutex_unlock(&dev->struct_mutex);
e2fcdaa9
VS
1078
1079 if (drm_core_check_feature(dev, DRIVER_MODESET))
1080 intel_modeset_preclose(dev, file);
1da177e4
LT
1081}
1082
f787a5f5 1083void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1084{
f787a5f5 1085 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1086
a8ebba75
ZY
1087 if (file_priv && file_priv->bsd_ring)
1088 file_priv->bsd_ring = NULL;
f787a5f5 1089 kfree(file_priv);
673a394b
EA
1090}
1091
baa70943 1092const struct drm_ioctl_desc i915_ioctls[] = {
1b2f1489
DA
1093 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1094 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1095 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1096 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1097 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1098 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
10ba5012 1099 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1b2f1489 1100 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1101 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1102 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1103 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489 1104 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
b2c606fe 1105 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1106 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489
DA
1107 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
1108 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1109 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1110 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1111 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
10ba5012 1112 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1113 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1114 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1115 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1116 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1117 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1118 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1119 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1120 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1121 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1122 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1123 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1124 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1125 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1126 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1127 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1128 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1129 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1130 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489 1131 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
10ba5012 1132 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1133 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1134 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1135 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1136 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
10ba5012
KH
1137 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1138 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1139 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1140 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
b6359918 1141 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
5cc9ed4b 1142 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c94f7029
DA
1143};
1144
f95aeb17 1145int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
cda17380 1146
9021f284
DV
1147/*
1148 * This is really ugly: Because old userspace abused the linux agp interface to
1149 * manage the gtt, we need to claim that all intel devices are agp. For
1150 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1151 */
1a5036bf 1152int i915_driver_device_is_agp(struct drm_device *dev)
cda17380
DA
1153{
1154 return 1;
1155}
This page took 0.83626 seconds and 5 git commands to generate.