drm/i915: No-Op enter/leave vt gem ioctl
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
d1d70677 31#include <linux/async.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
4f03b1fc 35#include <drm/drm_legacy.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
1da177e4 38#include "i915_drv.h"
1c5d22f7 39#include "i915_trace.h"
dcdb1674 40#include <linux/pci.h>
a4de0526
DV
41#include <linux/console.h>
42#include <linux/vt.h>
28d52043 43#include <linux/vgaarb.h>
c4804411
ZW
44#include <linux/acpi.h>
45#include <linux/pnp.h>
6a9ee8af 46#include <linux/vga_switcheroo.h>
5a0e3ad6 47#include <linux/slab.h>
44834a67 48#include <acpi/video.h>
8a187455
PZ
49#include <linux/pm.h>
50#include <linux/pm_runtime.h>
4bdc7293 51#include <linux/oom.h>
1da177e4 52
1da177e4 53
c153f45f
EA
54static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
1da177e4 56{
4c8a4be9 57 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 58 drm_i915_getparam_t *param = data;
1da177e4
LT
59 int value;
60
c153f45f 61 switch (param->param) {
1da177e4 62 case I915_PARAM_IRQ_ACTIVE:
1da177e4 63 case I915_PARAM_ALLOW_BATCHBUFFER:
0d6aa60b 64 case I915_PARAM_LAST_DISPATCH:
ac883c84 65 /* Reject all old ums/dri params. */
5c6c6003 66 return -ENODEV;
ed4c9c4a 67 case I915_PARAM_CHIPSET_ID:
ffbab09b 68 value = dev->pdev->device;
ed4c9c4a 69 break;
673a394b 70 case I915_PARAM_HAS_GEM:
2e895b17 71 value = 1;
673a394b 72 break;
0f973f27
JB
73 case I915_PARAM_NUM_FENCES_AVAIL:
74 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
75 break;
02e792fb
DV
76 case I915_PARAM_HAS_OVERLAY:
77 value = dev_priv->overlay ? 1 : 0;
78 break;
e9560f7c
JB
79 case I915_PARAM_HAS_PAGEFLIPPING:
80 value = 1;
81 break;
76446cac
JB
82 case I915_PARAM_HAS_EXECBUF2:
83 /* depends on GEM */
2e895b17 84 value = 1;
76446cac 85 break;
e3a815fc 86 case I915_PARAM_HAS_BSD:
edc912f5 87 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 88 break;
549f7365 89 case I915_PARAM_HAS_BLT:
edc912f5 90 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 91 break;
a1f2cc73
XH
92 case I915_PARAM_HAS_VEBOX:
93 value = intel_ring_initialized(&dev_priv->ring[VECS]);
94 break;
a00b10c3
CW
95 case I915_PARAM_HAS_RELAXED_FENCING:
96 value = 1;
97 break;
bbf0c6b3
DV
98 case I915_PARAM_HAS_COHERENT_RINGS:
99 value = 1;
100 break;
72bfa19c
CW
101 case I915_PARAM_HAS_EXEC_CONSTANTS:
102 value = INTEL_INFO(dev)->gen >= 4;
103 break;
271d81b8
CW
104 case I915_PARAM_HAS_RELAXED_DELTA:
105 value = 1;
106 break;
ae662d31
EA
107 case I915_PARAM_HAS_GEN7_SOL_RESET:
108 value = 1;
109 break;
3d29b842
ED
110 case I915_PARAM_HAS_LLC:
111 value = HAS_LLC(dev);
112 break;
651d794f
CW
113 case I915_PARAM_HAS_WT:
114 value = HAS_WT(dev);
115 break;
777ee96f 116 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 117 value = USES_PPGTT(dev);
777ee96f 118 break;
172cf15d
BW
119 case I915_PARAM_HAS_WAIT_TIMEOUT:
120 value = 1;
121 break;
2fedbff9
CW
122 case I915_PARAM_HAS_SEMAPHORES:
123 value = i915_semaphore_is_enabled(dev);
124 break;
ec6f1bb9
DA
125 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
126 value = 1;
127 break;
d7d4eedd
CW
128 case I915_PARAM_HAS_SECURE_BATCHES:
129 value = capable(CAP_SYS_ADMIN);
130 break;
b45305fc
DV
131 case I915_PARAM_HAS_PINNED_BATCHES:
132 value = 1;
133 break;
ed5982e6
DV
134 case I915_PARAM_HAS_EXEC_NO_RELOC:
135 value = 1;
136 break;
eef90ccb
CW
137 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
138 value = 1;
139 break;
d728c8ef
BV
140 case I915_PARAM_CMD_PARSER_VERSION:
141 value = i915_cmd_parser_get_version();
142 break;
6a2c4232
CW
143 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
144 value = 1;
145 break;
1da177e4 146 default:
e29c32da 147 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 148 return -EINVAL;
1da177e4
LT
149 }
150
1d6ac185
DV
151 if (copy_to_user(param->value, &value, sizeof(int))) {
152 DRM_ERROR("copy_to_user failed\n");
20caafa6 153 return -EFAULT;
1da177e4
LT
154 }
155
156 return 0;
157}
158
c153f45f
EA
159static int i915_setparam(struct drm_device *dev, void *data,
160 struct drm_file *file_priv)
1da177e4 161{
4c8a4be9 162 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 163 drm_i915_setparam_t *param = data;
1da177e4 164
c153f45f 165 switch (param->param) {
1da177e4 166 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4 167 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4 168 case I915_SETPARAM_ALLOW_BATCHBUFFER:
ac883c84 169 /* Reject all old ums/dri params. */
5c6c6003
CW
170 return -ENODEV;
171
0f973f27
JB
172 case I915_SETPARAM_NUM_USED_FENCES:
173 if (param->value > dev_priv->num_fence_regs ||
174 param->value < 0)
175 return -EINVAL;
176 /* Userspace can use first N regs */
177 dev_priv->fence_reg_start = param->value;
178 break;
1da177e4 179 default:
8a4c47f3 180 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 181 param->param);
20caafa6 182 return -EINVAL;
1da177e4
LT
183 }
184
185 return 0;
186}
187
ec2a4c3f
DA
188static int i915_get_bridge_dev(struct drm_device *dev)
189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
191
0206e353 192 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
193 if (!dev_priv->bridge_dev) {
194 DRM_ERROR("bridge device not found\n");
195 return -1;
196 }
197 return 0;
198}
199
c4804411
ZW
200#define MCHBAR_I915 0x44
201#define MCHBAR_I965 0x48
202#define MCHBAR_SIZE (4*4096)
203
204#define DEVEN_REG 0x54
205#define DEVEN_MCHBAR_EN (1 << 28)
206
207/* Allocate space for the MCH regs if needed, return nonzero on error */
208static int
209intel_alloc_mchbar_resource(struct drm_device *dev)
210{
4c8a4be9 211 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 212 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
213 u32 temp_lo, temp_hi = 0;
214 u64 mchbar_addr;
a25c25c2 215 int ret;
c4804411 216
a6c45cf0 217 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
218 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
219 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
220 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
221
222 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
223#ifdef CONFIG_PNP
224 if (mchbar_addr &&
a25c25c2
CW
225 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
226 return 0;
c4804411
ZW
227#endif
228
229 /* Get some space for it */
a25c25c2
CW
230 dev_priv->mch_res.name = "i915 MCHBAR";
231 dev_priv->mch_res.flags = IORESOURCE_MEM;
232 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
233 &dev_priv->mch_res,
c4804411
ZW
234 MCHBAR_SIZE, MCHBAR_SIZE,
235 PCIBIOS_MIN_MEM,
a25c25c2 236 0, pcibios_align_resource,
c4804411
ZW
237 dev_priv->bridge_dev);
238 if (ret) {
239 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
240 dev_priv->mch_res.start = 0;
a25c25c2 241 return ret;
c4804411
ZW
242 }
243
a6c45cf0 244 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
245 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
246 upper_32_bits(dev_priv->mch_res.start));
247
248 pci_write_config_dword(dev_priv->bridge_dev, reg,
249 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 250 return 0;
c4804411
ZW
251}
252
253/* Setup MCHBAR if possible, return true if we should disable it again */
254static void
255intel_setup_mchbar(struct drm_device *dev)
256{
4c8a4be9 257 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 258 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
259 u32 temp;
260 bool enabled;
261
11ea8b7d
JB
262 if (IS_VALLEYVIEW(dev))
263 return;
264
c4804411
ZW
265 dev_priv->mchbar_need_disable = false;
266
267 if (IS_I915G(dev) || IS_I915GM(dev)) {
268 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
269 enabled = !!(temp & DEVEN_MCHBAR_EN);
270 } else {
271 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
272 enabled = temp & 1;
273 }
274
275 /* If it's already enabled, don't have to do anything */
276 if (enabled)
277 return;
278
279 if (intel_alloc_mchbar_resource(dev))
280 return;
281
282 dev_priv->mchbar_need_disable = true;
283
284 /* Space is allocated or reserved, so enable it. */
285 if (IS_I915G(dev) || IS_I915GM(dev)) {
286 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
287 temp | DEVEN_MCHBAR_EN);
288 } else {
289 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
290 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
291 }
292}
293
294static void
295intel_teardown_mchbar(struct drm_device *dev)
296{
4c8a4be9 297 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 298 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
299 u32 temp;
300
301 if (dev_priv->mchbar_need_disable) {
302 if (IS_I915G(dev) || IS_I915GM(dev)) {
303 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
304 temp &= ~DEVEN_MCHBAR_EN;
305 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
306 } else {
307 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
308 temp &= ~1;
309 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
310 }
311 }
312
313 if (dev_priv->mch_res.start)
314 release_resource(&dev_priv->mch_res);
315}
316
28d52043
DA
317/* true = enable decode, false = disable decoder */
318static unsigned int i915_vga_set_decode(void *cookie, bool state)
319{
320 struct drm_device *dev = cookie;
321
322 intel_modeset_vga_set_state(dev, state);
323 if (state)
324 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326 else
327 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328}
329
6a9ee8af
DA
330static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
331{
332 struct drm_device *dev = pci_get_drvdata(pdev);
333 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 334
6a9ee8af 335 if (state == VGA_SWITCHEROO_ON) {
a70491cc 336 pr_info("switched on\n");
5bcf719b 337 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
338 /* i915 resume handler doesn't set to D0 */
339 pci_set_power_state(dev->pdev, PCI_D0);
fc49b3da 340 i915_resume_legacy(dev);
5bcf719b 341 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 342 } else {
a70491cc 343 pr_err("switched off\n");
5bcf719b 344 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
fc49b3da 345 i915_suspend_legacy(dev, pmm);
5bcf719b 346 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
347 }
348}
349
350static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 353
fc8fd40e
DV
354 /*
355 * FIXME: open_count is protected by drm_global_mutex but that would lead to
356 * locking inversion with the driver load path. And the access here is
357 * completely racy anyway. So don't bother with locking for now.
358 */
359 return dev->open_count == 0;
6a9ee8af
DA
360}
361
26ec685f
TI
362static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
363 .set_gpu_state = i915_switcheroo_set_state,
364 .reprobe = NULL,
365 .can_switch = i915_switcheroo_can_switch,
366};
367
2c7111db
CW
368static int i915_load_modeset_init(struct drm_device *dev)
369{
370 struct drm_i915_private *dev_priv = dev->dev_private;
371 int ret;
79e53945 372
6d139a87 373 ret = intel_parse_bios(dev);
79e53945
JB
374 if (ret)
375 DRM_INFO("failed to find VBIOS tables\n");
376
934f992c
CW
377 /* If we have > 1 VGA cards, then we need to arbitrate access
378 * to the common VGA resources.
379 *
380 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
381 * then we do not take part in VGA arbitration and the
382 * vga_client_register() fails with -ENODEV.
383 */
ebff5fa9
DA
384 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
385 if (ret && ret != -ENODEV)
386 goto out;
28d52043 387
723bfd70
JB
388 intel_register_dsm_handler();
389
0d69704a 390 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 391 if (ret)
5a79395b 392 goto cleanup_vga_client;
6a9ee8af 393
9797fbfb
CW
394 /* Initialise stolen first so that we may reserve preallocated
395 * objects for the BIOS to KMS transition.
396 */
397 ret = i915_gem_init_stolen(dev);
398 if (ret)
399 goto cleanup_vga_switcheroo;
400
e13192f6
ID
401 intel_power_domains_init_hw(dev_priv);
402
2aeb7d3a 403 ret = intel_irq_install(dev_priv);
52d7eced
DV
404 if (ret)
405 goto cleanup_gem_stolen;
406
407 /* Important: The output setup functions called by modeset_init need
408 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
409 intel_modeset_init(dev);
410
1070a42b 411 ret = i915_gem_init(dev);
79e53945 412 if (ret)
713028b3 413 goto cleanup_irq;
2c7111db 414
52d7eced 415 intel_modeset_gem_init(dev);
2c7111db 416
79e53945
JB
417 /* Always safe in the mode setting case. */
418 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 419 dev->vblank_disable_allowed = true;
713028b3 420 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 421 return 0;
79e53945 422
5a79395b
CW
423 ret = intel_fbdev_init(dev);
424 if (ret)
52d7eced
DV
425 goto cleanup_gem;
426
20afbda2 427 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 428 intel_hpd_init(dev_priv);
20afbda2
DV
429
430 /*
431 * Some ports require correctly set-up hpd registers for detection to
432 * work properly (leading to ghost connected connector status), e.g. VGA
433 * on gm45. Hence we can only set up the initial fbdev config after hpd
434 * irqs are fully enabled. Now we should scan for the initial config
435 * only once hotplug handling is enabled, but due to screwed-up locking
436 * around kms/fbdev init we can't protect the fdbev initial config
437 * scanning against hotplug events. Hence do this first and ignore the
438 * tiny window where we will loose hotplug notifactions.
439 */
d1d70677 440 async_schedule(intel_fbdev_initial_config, dev_priv);
20afbda2 441
eb1f8e4f 442 drm_kms_helper_poll_init(dev);
87acb0a5 443
79e53945
JB
444 return 0;
445
2c7111db
CW
446cleanup_gem:
447 mutex_lock(&dev->struct_mutex);
448 i915_gem_cleanup_ringbuffer(dev);
55d23285 449 i915_gem_context_fini(dev);
2c7111db 450 mutex_unlock(&dev->struct_mutex);
713028b3 451cleanup_irq:
52d7eced 452 drm_irq_uninstall(dev);
9797fbfb
CW
453cleanup_gem_stolen:
454 i915_gem_cleanup_stolen(dev);
5a79395b
CW
455cleanup_vga_switcheroo:
456 vga_switcheroo_unregister_client(dev->pdev);
457cleanup_vga_client:
458 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
459out:
460 return ret;
461}
462
243eaf38 463#if IS_ENABLED(CONFIG_FB)
f96de58f 464static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
465{
466 struct apertures_struct *ap;
467 struct pci_dev *pdev = dev_priv->dev->pdev;
468 bool primary;
f96de58f 469 int ret;
e188719a
DV
470
471 ap = alloc_apertures(1);
472 if (!ap)
f96de58f 473 return -ENOMEM;
e188719a 474
dabb7a91 475 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 476 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 477
e188719a
DV
478 primary =
479 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
480
f96de58f 481 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
482
483 kfree(ap);
f96de58f
CW
484
485 return ret;
e188719a 486}
4520f53a 487#else
f96de58f 488static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 489{
f96de58f 490 return 0;
4520f53a
DV
491}
492#endif
e188719a 493
a4de0526
DV
494#if !defined(CONFIG_VGA_CONSOLE)
495static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
496{
497 return 0;
498}
499#elif !defined(CONFIG_DUMMY_CONSOLE)
500static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
501{
502 return -ENODEV;
503}
504#else
505static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
506{
1bb9e632 507 int ret = 0;
a4de0526
DV
508
509 DRM_INFO("Replacing VGA console driver\n");
510
511 console_lock();
1bb9e632
DV
512 if (con_is_bound(&vga_con))
513 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
514 if (ret == 0) {
515 ret = do_unregister_con_driver(&vga_con);
516
517 /* Ignore "already unregistered". */
518 if (ret == -ENODEV)
519 ret = 0;
520 }
521 console_unlock();
522
523 return ret;
524}
525#endif
526
c96ea64e
DV
527static void i915_dump_device_info(struct drm_i915_private *dev_priv)
528{
5c969aa7 529 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 530
e2a5800a
DL
531#define PRINT_S(name) "%s"
532#define SEP_EMPTY
79fc46df
DL
533#define PRINT_FLAG(name) info->name ? #name "," : ""
534#define SEP_COMMA ,
19c656a1 535 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 536 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
537 info->gen,
538 dev_priv->dev->pdev->device,
19c656a1 539 dev_priv->dev->pdev->revision,
79fc46df 540 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
541#undef PRINT_S
542#undef SEP_EMPTY
79fc46df
DL
543#undef PRINT_FLAG
544#undef SEP_COMMA
c96ea64e
DV
545}
546
22d3fd46
DL
547/*
548 * Determine various intel_device_info fields at runtime.
549 *
550 * Use it when either:
551 * - it's judged too laborious to fill n static structures with the limit
552 * when a simple if statement does the job,
553 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
554 *
555 * This function needs to be called:
556 * - after the MMIO has been setup as we are reading registers,
557 * - after the PCH has been detected,
558 * - before the first usage of the fields it can tweak.
22d3fd46
DL
559 */
560static void intel_device_info_runtime_init(struct drm_device *dev)
561{
658ac4c6 562 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 563 struct intel_device_info *info;
d615a166 564 enum pipe pipe;
22d3fd46 565
658ac4c6 566 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 567
1fc8ac3e 568 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
055e393f 569 for_each_pipe(dev_priv, pipe)
d615a166
DL
570 info->num_sprites[pipe] = 2;
571 else
055e393f 572 for_each_pipe(dev_priv, pipe)
d615a166 573 info->num_sprites[pipe] = 1;
658ac4c6 574
a0bae57f
DL
575 if (i915.disable_display) {
576 DRM_INFO("Display disabled (module parameter)\n");
577 info->num_pipes = 0;
578 } else if (info->num_pipes > 0 &&
579 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
580 !IS_VALLEYVIEW(dev)) {
658ac4c6
DL
581 u32 fuse_strap = I915_READ(FUSE_STRAP);
582 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
583
584 /*
585 * SFUSE_STRAP is supposed to have a bit signalling the display
586 * is fused off. Unfortunately it seems that, at least in
587 * certain cases, fused off display means that PCH display
588 * reads don't land anywhere. In that case, we read 0s.
589 *
590 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
591 * should be set when taking over after the firmware.
592 */
593 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
594 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
595 (dev_priv->pch_type == PCH_CPT &&
596 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
597 DRM_INFO("Display fused off, disabling\n");
598 info->num_pipes = 0;
599 }
600 }
22d3fd46
DL
601}
602
79e53945
JB
603/**
604 * i915_driver_load - setup chip and create an initial config
605 * @dev: DRM device
606 * @flags: startup flags
607 *
608 * The driver load routine has to do several things:
609 * - drive output discovery via intel_modeset_init()
610 * - initialize the memory manager
611 * - allocate initial config memory
612 * - setup the DRM framebuffer with the allocated memory
613 */
84b1fd10 614int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 615{
ea059a1e 616 struct drm_i915_private *dev_priv;
5c969aa7 617 struct intel_device_info *info, *device_info;
934d6086 618 int ret = 0, mmio_bar, mmio_size;
9021f284 619 uint32_t aperture_size;
fe669bf8 620
26394d92
DV
621 info = (struct intel_device_info *) flags;
622
623 /* Refuse to load on gen6+ without kms enabled. */
e147accb
JN
624 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
625 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
626 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
26394d92 627 return -ENODEV;
e147accb 628 }
26394d92 629
24986ee0
DV
630 /* UMS needs agp support. */
631 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
632 return -EINVAL;
633
b14c5679 634 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
635 if (dev_priv == NULL)
636 return -ENOMEM;
637
755f68f4 638 dev->dev_private = dev_priv;
673a394b 639 dev_priv->dev = dev;
5c969aa7 640
87f1f465 641 /* Setup the write-once "constant" device info */
5c969aa7 642 device_info = (struct intel_device_info *)&dev_priv->info;
87f1f465
CW
643 memcpy(device_info, info, sizeof(dev_priv->info));
644 device_info->device_id = dev->pdev->device;
ba8bbcf6 645
7dcd2677
KK
646 spin_lock_init(&dev_priv->irq_lock);
647 spin_lock_init(&dev_priv->gpu_error.lock);
07f11d49 648 mutex_init(&dev_priv->backlight_lock);
907b28c5 649 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 650 spin_lock_init(&dev_priv->mm.object_stat_lock);
84c33a64 651 spin_lock_init(&dev_priv->mmio_flip_lock);
7dcd2677 652 mutex_init(&dev_priv->dpio_lock);
7dcd2677
KK
653 mutex_init(&dev_priv->modeset_restore_lock);
654
f742a552 655 intel_pm_setup(dev);
c67a470b 656
07144428
DL
657 intel_display_crc_init(dev);
658
c96ea64e
DV
659 i915_dump_device_info(dev_priv);
660
ed1c9e2c
PZ
661 /* Not all pre-production machines fall into this category, only the
662 * very first ones. Almost everything should work, except for maybe
663 * suspend/resume. And we don't implement workarounds that affect only
664 * pre-production machines. */
665 if (IS_HSW_EARLY_SDV(dev))
666 DRM_INFO("This is an early pre-production Haswell machine. "
667 "It may not be fully functional.\n");
668
ec2a4c3f
DA
669 if (i915_get_bridge_dev(dev)) {
670 ret = -EIO;
671 goto free_priv;
672 }
673
1e1bd0fd
BW
674 mmio_bar = IS_GEN2(dev) ? 1 : 0;
675 /* Before gen4, the registers and the GTT are behind different BARs.
676 * However, from gen4 onwards, the registers and the GTT are shared
677 * in the same BAR, so we want to restrict this ioremap from
678 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
679 * the register BAR remains the same size for all the earlier
680 * generations up to Ironlake.
681 */
682 if (info->gen < 5)
683 mmio_size = 512*1024;
684 else
685 mmio_size = 2*1024*1024;
686
687 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
688 if (!dev_priv->regs) {
689 DRM_ERROR("failed to map registers\n");
690 ret = -EIO;
691 goto put_bridge;
692 }
693
c3d685a7
BW
694 /* This must be called before any calls to HAS_PCH_* */
695 intel_detect_pch(dev);
696
697 intel_uncore_init(dev);
698
e76e9aeb
BW
699 ret = i915_gem_gtt_init(dev);
700 if (ret)
cbb47d17 701 goto out_regs;
e188719a 702
a4de0526 703 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0485c9dc
DV
704 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
705 * otherwise the vga fbdev driver falls over. */
706 ret = i915_kick_out_firmware_fb(dev_priv);
a4de0526 707 if (ret) {
0485c9dc 708 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
a4de0526
DV
709 goto out_gtt;
710 }
711
0485c9dc 712 ret = i915_kick_out_vgacon(dev_priv);
f96de58f 713 if (ret) {
0485c9dc 714 DRM_ERROR("failed to remove conflicting VGA console\n");
f96de58f
CW
715 goto out_gtt;
716 }
a4de0526 717 }
e188719a 718
466e69b8
DA
719 pci_set_master(dev->pdev);
720
9f82d238
DV
721 /* overlay on gen2 is broken and can't address above 1G */
722 if (IS_GEN2(dev))
723 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
724
6927faf3
JN
725 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
726 * using 32bit addressing, overwriting memory if HWS is located
727 * above 4GB.
728 *
729 * The documentation also mentions an issue with undefined
730 * behaviour if any general state is accessed within a page above 4GB,
731 * which also needs to be handled carefully.
732 */
733 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
734 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
735
93d18799 736 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 737
5d4545ae
BW
738 dev_priv->gtt.mappable =
739 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 740 aperture_size);
5d4545ae 741 if (dev_priv->gtt.mappable == NULL) {
6644107d 742 ret = -EIO;
cbb47d17 743 goto out_gtt;
6644107d
VP
744 }
745
911bdf0a
BW
746 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
747 aperture_size);
19966754 748
e642abbf
CW
749 /* The i915 workqueue is primarily used for batched retirement of
750 * requests (and thus managing bo) once the task has been completed
751 * by the GPU. i915_gem_retire_requests() is called directly when we
752 * need high-priority retirement, such as waiting for an explicit
753 * bo.
754 *
755 * It is also used for periodic low-priority events, such as
df9c2042 756 * idle-timers and recording error state.
e642abbf
CW
757 *
758 * All tasks on the workqueue are expected to acquire the dev mutex
759 * so there is no point in running more than one instance of the
53621860 760 * workqueue at any time. Use an ordered one.
e642abbf 761 */
53621860 762 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
763 if (dev_priv->wq == NULL) {
764 DRM_ERROR("Failed to create our workqueue.\n");
765 ret = -ENOMEM;
a7b85d2a 766 goto out_mtrrfree;
9c9fe1f8
EA
767 }
768
0e32b39c
DA
769 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
770 if (dev_priv->dp_wq == NULL) {
771 DRM_ERROR("Failed to create our dp workqueue.\n");
772 ret = -ENOMEM;
773 goto out_freewq;
774 }
775
b963291c 776 intel_irq_init(dev_priv);
78511f2a 777 intel_uncore_sanitize(dev);
9880b7a5 778
c4804411
ZW
779 /* Try to make sure MCHBAR is enabled before poking at it */
780 intel_setup_mchbar(dev);
f899fc64 781 intel_setup_gmbus(dev);
44834a67 782 intel_opregion_setup(dev);
c4804411 783
6d139a87
BF
784 intel_setup_bios(dev);
785
673a394b
EA
786 i915_gem_load(dev);
787
ed4cb414
EA
788 /* On the 945G/GM, the chipset reports the MSI capability on the
789 * integrated graphics even though the support isn't actually there
790 * according to the published specs. It doesn't appear to function
791 * correctly in testing on 945G.
792 * This may be a side effect of MSI having been made available for PEG
793 * and the registers being closely associated.
d1ed629f
KP
794 *
795 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
796 * be lost or delayed, but we use them anyways to avoid
797 * stuck interrupts on some machines.
ed4cb414 798 */
b60678a7 799 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 800 pci_enable_msi(dev->pdev);
ed4cb414 801
22d3fd46 802 intel_device_info_runtime_init(dev);
7f1f3851 803
e3c74757
BW
804 if (INTEL_INFO(dev)->num_pipes) {
805 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
806 if (ret)
807 goto out_gem_unload;
808 }
52440211 809
da7e29bd 810 intel_power_domains_init(dev_priv);
a38911a3 811
79e53945 812 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 813 ret = i915_load_modeset_init(dev);
79e53945
JB
814 if (ret < 0) {
815 DRM_ERROR("failed to init modeset\n");
cbb47d17 816 goto out_power_well;
79e53945 817 }
db1b76ca
DV
818 } else {
819 /* Start out suspended in ums mode. */
820 dev_priv->ums.mm_suspended = 1;
79e53945
JB
821 }
822
0136db58
BW
823 i915_setup_sysfs(dev);
824
e3c74757
BW
825 if (INTEL_INFO(dev)->num_pipes) {
826 /* Must be done after probing outputs */
827 intel_opregion_init(dev);
8e5c2b77 828 acpi_video_register();
e3c74757 829 }
74a365b3 830
eb48eb00
DV
831 if (IS_GEN5(dev))
832 intel_gpu_ips_init(dev_priv);
63ee41d7 833
f458ebbc 834 intel_runtime_pm_enable(dev_priv);
8a187455 835
79e53945
JB
836 return 0;
837
cbb47d17 838out_power_well:
f458ebbc 839 intel_power_domains_fini(dev_priv);
cbb47d17 840 drm_vblank_cleanup(dev);
56e2ea34 841out_gem_unload:
4bdc7293
ID
842 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
843 unregister_shrinker(&dev_priv->mm.shrinker);
a7b85d2a 844
56e2ea34
CW
845 if (dev->pdev->msi_enabled)
846 pci_disable_msi(dev->pdev);
847
848 intel_teardown_gmbus(dev);
849 intel_teardown_mchbar(dev);
22accca0 850 pm_qos_remove_request(&dev_priv->pm_qos);
0e32b39c
DA
851 destroy_workqueue(dev_priv->dp_wq);
852out_freewq:
9c9fe1f8 853 destroy_workqueue(dev_priv->wq);
a7b85d2a 854out_mtrrfree:
911bdf0a 855 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 856 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17 857out_gtt:
90d0a0e8 858 i915_global_gtt_cleanup(dev);
cbb47d17 859out_regs:
c3d685a7 860 intel_uncore_fini(dev);
6dda569f 861 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
862put_bridge:
863 pci_dev_put(dev_priv->bridge_dev);
79e53945 864free_priv:
cbb47d17
CW
865 if (dev_priv->slab)
866 kmem_cache_destroy(dev_priv->slab);
9a298b2a 867 kfree(dev_priv);
ba8bbcf6
JB
868 return ret;
869}
870
871int i915_driver_unload(struct drm_device *dev)
872{
873 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 874 int ret;
ba8bbcf6 875
ce58c32b
CW
876 ret = i915_gem_suspend(dev);
877 if (ret) {
878 DRM_ERROR("failed to idle hardware: %d\n", ret);
879 return ret;
880 }
881
41373cd5 882 intel_power_domains_fini(dev_priv);
8a187455 883
eb48eb00 884 intel_gpu_ips_teardown();
7648fa99 885
0136db58
BW
886 i915_teardown_sysfs(dev);
887
4bdc7293
ID
888 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
889 unregister_shrinker(&dev_priv->mm.shrinker);
17250b71 890
5d4545ae 891 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 892 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 893
44834a67
CW
894 acpi_video_unregister();
895
2ebfaf5f 896 if (drm_core_check_feature(dev, DRIVER_MODESET))
7b4f3990 897 intel_fbdev_fini(dev);
2ebfaf5f
PZ
898
899 drm_vblank_cleanup(dev);
900
901 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3d8620cc
JB
902 intel_modeset_cleanup(dev);
903
6363ee6f
ZY
904 /*
905 * free the memory space allocated for the child device
906 * config parsed from VBT
907 */
41aa3448
RV
908 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
909 kfree(dev_priv->vbt.child_dev);
910 dev_priv->vbt.child_dev = NULL;
911 dev_priv->vbt.child_dev_num = 0;
6363ee6f 912 }
6c0d9350 913
6a9ee8af 914 vga_switcheroo_unregister_client(dev->pdev);
28d52043 915 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
916 }
917
a8b4899e 918 /* Free error state after interrupts are fully disabled. */
99584db3
DV
919 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
920 cancel_work_sync(&dev_priv->gpu_error.work);
a8b4899e 921 i915_destroy_error_state(dev);
bc0c7f14 922
ed4cb414
EA
923 if (dev->pdev->msi_enabled)
924 pci_disable_msi(dev->pdev);
925
44834a67 926 intel_opregion_fini(dev);
8ee1c3db 927
79e53945 928 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
929 /* Flush any outstanding unpin_work. */
930 flush_workqueue(dev_priv->wq);
931
79e53945
JB
932 mutex_lock(&dev->struct_mutex);
933 i915_gem_cleanup_ringbuffer(dev);
55a66628 934 i915_gem_context_fini(dev);
79e53945 935 mutex_unlock(&dev->struct_mutex);
9797fbfb 936 i915_gem_cleanup_stolen(dev);
79e53945
JB
937 }
938
f899fc64 939 intel_teardown_gmbus(dev);
c4804411
ZW
940 intel_teardown_mchbar(dev);
941
0e32b39c 942 destroy_workqueue(dev_priv->dp_wq);
bc0c7f14 943 destroy_workqueue(dev_priv->wq);
9ee32fea 944 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 945
90d0a0e8 946 i915_global_gtt_cleanup(dev);
6640aab6 947
aec347ab
CW
948 intel_uncore_fini(dev);
949 if (dev_priv->regs != NULL)
950 pci_iounmap(dev->pdev, dev_priv->regs);
951
42dcedd4
CW
952 if (dev_priv->slab)
953 kmem_cache_destroy(dev_priv->slab);
bc0c7f14 954
ec2a4c3f 955 pci_dev_put(dev_priv->bridge_dev);
2206e6a1 956 kfree(dev_priv);
ba8bbcf6 957
22eae947
DA
958 return 0;
959}
960
f787a5f5 961int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 962{
b29c19b6 963 int ret;
673a394b 964
b29c19b6
CW
965 ret = i915_gem_open(dev, file);
966 if (ret)
967 return ret;
254f965c 968
673a394b
EA
969 return 0;
970}
971
79e53945
JB
972/**
973 * i915_driver_lastclose - clean up after all DRM clients have exited
974 * @dev: DRM device
975 *
976 * Take care of cleaning up after all DRM clients have exited. In the
977 * mode setting case, we want to restore the kernel's initial mode (just
978 * in case the last client left us in a bad state).
979 *
9021f284 980 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
981 * and DMA structures, since the kernel won't be using them, and clea
982 * up any GEM state.
983 */
1a5036bf 984void i915_driver_lastclose(struct drm_device *dev)
1da177e4 985{
4c8a4be9 986 struct drm_i915_private *dev_priv = dev->dev_private;
ba8bbcf6 987
e8aeaee7
DV
988 /* On gen6+ we refuse to init without kms enabled, but then the drm core
989 * goes right around and calls lastclose. Check for this and don't clean
990 * up anything. */
991 if (!dev_priv)
992 return;
993
994 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0632fef6 995 intel_fbdev_restore_mode(dev);
6a9ee8af 996 vga_switcheroo_process_delayed_switch();
144a75fa 997 return;
79e53945 998 }
144a75fa 999
673a394b 1000 i915_gem_lastclose(dev);
1da177e4
LT
1001}
1002
2885f6ac 1003void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 1004{
0d1430a3 1005 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
1006 i915_gem_context_close(dev, file);
1007 i915_gem_release(dev, file);
0d1430a3 1008 mutex_unlock(&dev->struct_mutex);
e2fcdaa9
VS
1009
1010 if (drm_core_check_feature(dev, DRIVER_MODESET))
1011 intel_modeset_preclose(dev, file);
1da177e4
LT
1012}
1013
f787a5f5 1014void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1015{
f787a5f5 1016 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1017
a8ebba75
ZY
1018 if (file_priv && file_priv->bsd_ring)
1019 file_priv->bsd_ring = NULL;
f787a5f5 1020 kfree(file_priv);
673a394b
EA
1021}
1022
baa70943 1023const struct drm_ioctl_desc i915_ioctls[] = {
77f31815
DV
1024 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1025 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1026 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1027 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1028 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1029 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
10ba5012 1030 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1b2f1489 1031 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1032 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1033 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1034 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815 1035 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
b2c606fe 1036 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1037 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815
DV
1038 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1039 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1040 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489
DA
1041 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1042 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
10ba5012 1043 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1044 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1045 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1046 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1047 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1048 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1049 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
71b14ab6
DV
1050 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1051 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1052 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1053 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1054 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1055 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1056 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1057 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1058 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1059 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1060 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1061 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489 1062 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
10ba5012 1063 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1064 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1065 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1066 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1067 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
10ba5012
KH
1068 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
b6359918 1072 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
5cc9ed4b 1073 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c94f7029
DA
1074};
1075
f95aeb17 1076int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
cda17380 1077
9021f284
DV
1078/*
1079 * This is really ugly: Because old userspace abused the linux agp interface to
1080 * manage the gtt, we need to claim that all intel devices are agp. For
1081 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1082 */
1a5036bf 1083int i915_driver_device_is_agp(struct drm_device *dev)
cda17380
DA
1084{
1085 return 1;
1086}
This page took 0.829507 seconds and 5 git commands to generate.