drm/i915: Store a i915 backpointer from engine, and use it
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
4f03b1fc 34#include <drm/drm_legacy.h>
79e53945 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
1da177e4 37#include "i915_drv.h"
e21fd552 38#include "i915_vgpu.h"
1c5d22f7 39#include "i915_trace.h"
dcdb1674 40#include <linux/pci.h>
a4de0526
DV
41#include <linux/console.h>
42#include <linux/vt.h>
28d52043 43#include <linux/vgaarb.h>
c4804411
ZW
44#include <linux/acpi.h>
45#include <linux/pnp.h>
6a9ee8af 46#include <linux/vga_switcheroo.h>
5a0e3ad6 47#include <linux/slab.h>
44834a67 48#include <acpi/video.h>
8a187455
PZ
49#include <linux/pm.h>
50#include <linux/pm_runtime.h>
4bdc7293 51#include <linux/oom.h>
1da177e4 52
4fec15d1
ID
53static unsigned int i915_load_fail_count;
54
55bool __i915_inject_load_failure(const char *func, int line)
56{
57 if (i915_load_fail_count >= i915.inject_load_failure)
58 return false;
59
60 if (++i915_load_fail_count == i915.inject_load_failure) {
61 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
62 i915.inject_load_failure, func, line);
63 return true;
64 }
65
66 return false;
67}
1da177e4 68
d15d7538
ID
69#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
70#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
71 "providing the dmesg log by booting with drm.debug=0xf"
72
73void
74__i915_printk(struct drm_i915_private *dev_priv, const char *level,
75 const char *fmt, ...)
76{
77 static bool shown_bug_once;
78 struct device *dev = dev_priv->dev->dev;
79 bool is_error = level[1] <= KERN_ERR[1];
ad45d839 80 bool is_debug = level[1] == KERN_DEBUG[1];
d15d7538
ID
81 struct va_format vaf;
82 va_list args;
83
ad45d839
ID
84 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
85 return;
86
d15d7538
ID
87 va_start(args, fmt);
88
89 vaf.fmt = fmt;
90 vaf.va = &args;
91
92 dev_printk(level, dev, "[" DRM_NAME ":%ps] %pV",
93 __builtin_return_address(0), &vaf);
94
95 if (is_error && !shown_bug_once) {
96 dev_notice(dev, "%s", FDO_BUG_MSG);
97 shown_bug_once = true;
98 }
99
100 va_end(args);
101}
102
103static bool i915_error_injected(struct drm_i915_private *dev_priv)
104{
105 return i915.inject_load_failure &&
106 i915_load_fail_count == i915.inject_load_failure;
107}
108
109#define i915_load_error(dev_priv, fmt, ...) \
110 __i915_printk(dev_priv, \
111 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
112 fmt, ##__VA_ARGS__)
113
c153f45f
EA
114static int i915_getparam(struct drm_device *dev, void *data,
115 struct drm_file *file_priv)
1da177e4 116{
4c8a4be9 117 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 118 drm_i915_getparam_t *param = data;
1da177e4
LT
119 int value;
120
c153f45f 121 switch (param->param) {
1da177e4 122 case I915_PARAM_IRQ_ACTIVE:
1da177e4 123 case I915_PARAM_ALLOW_BATCHBUFFER:
0d6aa60b 124 case I915_PARAM_LAST_DISPATCH:
ac883c84 125 /* Reject all old ums/dri params. */
5c6c6003 126 return -ENODEV;
ed4c9c4a 127 case I915_PARAM_CHIPSET_ID:
ffbab09b 128 value = dev->pdev->device;
ed4c9c4a 129 break;
27cd4461
NR
130 case I915_PARAM_REVISION:
131 value = dev->pdev->revision;
132 break;
673a394b 133 case I915_PARAM_HAS_GEM:
2e895b17 134 value = 1;
673a394b 135 break;
0f973f27 136 case I915_PARAM_NUM_FENCES_AVAIL:
c668cde5 137 value = dev_priv->num_fence_regs;
0f973f27 138 break;
02e792fb
DV
139 case I915_PARAM_HAS_OVERLAY:
140 value = dev_priv->overlay ? 1 : 0;
141 break;
e9560f7c
JB
142 case I915_PARAM_HAS_PAGEFLIPPING:
143 value = 1;
144 break;
76446cac
JB
145 case I915_PARAM_HAS_EXECBUF2:
146 /* depends on GEM */
2e895b17 147 value = 1;
76446cac 148 break;
e3a815fc 149 case I915_PARAM_HAS_BSD:
117897f4 150 value = intel_engine_initialized(&dev_priv->engine[VCS]);
e3a815fc 151 break;
549f7365 152 case I915_PARAM_HAS_BLT:
117897f4 153 value = intel_engine_initialized(&dev_priv->engine[BCS]);
549f7365 154 break;
a1f2cc73 155 case I915_PARAM_HAS_VEBOX:
117897f4 156 value = intel_engine_initialized(&dev_priv->engine[VECS]);
a1f2cc73 157 break;
08e16dc8 158 case I915_PARAM_HAS_BSD2:
117897f4 159 value = intel_engine_initialized(&dev_priv->engine[VCS2]);
08e16dc8 160 break;
a00b10c3
CW
161 case I915_PARAM_HAS_RELAXED_FENCING:
162 value = 1;
163 break;
bbf0c6b3
DV
164 case I915_PARAM_HAS_COHERENT_RINGS:
165 value = 1;
166 break;
72bfa19c
CW
167 case I915_PARAM_HAS_EXEC_CONSTANTS:
168 value = INTEL_INFO(dev)->gen >= 4;
169 break;
271d81b8
CW
170 case I915_PARAM_HAS_RELAXED_DELTA:
171 value = 1;
172 break;
ae662d31
EA
173 case I915_PARAM_HAS_GEN7_SOL_RESET:
174 value = 1;
175 break;
3d29b842
ED
176 case I915_PARAM_HAS_LLC:
177 value = HAS_LLC(dev);
178 break;
651d794f
CW
179 case I915_PARAM_HAS_WT:
180 value = HAS_WT(dev);
181 break;
777ee96f 182 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 183 value = USES_PPGTT(dev);
777ee96f 184 break;
172cf15d
BW
185 case I915_PARAM_HAS_WAIT_TIMEOUT:
186 value = 1;
187 break;
2fedbff9 188 case I915_PARAM_HAS_SEMAPHORES:
c033666a 189 value = i915_semaphore_is_enabled(dev_priv);
2fedbff9 190 break;
ec6f1bb9
DA
191 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
192 value = 1;
193 break;
d7d4eedd
CW
194 case I915_PARAM_HAS_SECURE_BATCHES:
195 value = capable(CAP_SYS_ADMIN);
196 break;
b45305fc
DV
197 case I915_PARAM_HAS_PINNED_BATCHES:
198 value = 1;
199 break;
ed5982e6
DV
200 case I915_PARAM_HAS_EXEC_NO_RELOC:
201 value = 1;
202 break;
eef90ccb
CW
203 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
204 value = 1;
205 break;
d728c8ef 206 case I915_PARAM_CMD_PARSER_VERSION:
1ca3712c 207 value = i915_cmd_parser_get_version(dev_priv);
d728c8ef 208 break;
6a2c4232
CW
209 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
210 value = 1;
1816f923
AG
211 break;
212 case I915_PARAM_MMAP_VERSION:
213 value = 1;
6a2c4232 214 break;
a1559ffe
JM
215 case I915_PARAM_SUBSLICE_TOTAL:
216 value = INTEL_INFO(dev)->subslice_total;
217 if (!value)
218 return -ENODEV;
219 break;
220 case I915_PARAM_EU_TOTAL:
221 value = INTEL_INFO(dev)->eu_total;
222 if (!value)
223 return -ENODEV;
224 break;
49e4d842
CW
225 case I915_PARAM_HAS_GPU_RESET:
226 value = i915.enable_hangcheck &&
49e4d842
CW
227 intel_has_gpu_reset(dev);
228 break;
a9ed33ca
AJ
229 case I915_PARAM_HAS_RESOURCE_STREAMER:
230 value = HAS_RESOURCE_STREAMER(dev);
231 break;
506a8e87
CW
232 case I915_PARAM_HAS_EXEC_SOFTPIN:
233 value = 1;
234 break;
1da177e4 235 default:
e29c32da 236 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 237 return -EINVAL;
1da177e4
LT
238 }
239
1d6ac185
DV
240 if (copy_to_user(param->value, &value, sizeof(int))) {
241 DRM_ERROR("copy_to_user failed\n");
20caafa6 242 return -EFAULT;
1da177e4
LT
243 }
244
245 return 0;
246}
247
ec2a4c3f
DA
248static int i915_get_bridge_dev(struct drm_device *dev)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251
0206e353 252 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
253 if (!dev_priv->bridge_dev) {
254 DRM_ERROR("bridge device not found\n");
255 return -1;
256 }
257 return 0;
258}
259
c4804411
ZW
260/* Allocate space for the MCH regs if needed, return nonzero on error */
261static int
262intel_alloc_mchbar_resource(struct drm_device *dev)
263{
4c8a4be9 264 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 265 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
266 u32 temp_lo, temp_hi = 0;
267 u64 mchbar_addr;
a25c25c2 268 int ret;
c4804411 269
a6c45cf0 270 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
271 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
272 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
273 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
274
275 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
276#ifdef CONFIG_PNP
277 if (mchbar_addr &&
a25c25c2
CW
278 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
279 return 0;
c4804411
ZW
280#endif
281
282 /* Get some space for it */
a25c25c2
CW
283 dev_priv->mch_res.name = "i915 MCHBAR";
284 dev_priv->mch_res.flags = IORESOURCE_MEM;
285 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
286 &dev_priv->mch_res,
c4804411
ZW
287 MCHBAR_SIZE, MCHBAR_SIZE,
288 PCIBIOS_MIN_MEM,
a25c25c2 289 0, pcibios_align_resource,
c4804411
ZW
290 dev_priv->bridge_dev);
291 if (ret) {
292 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
293 dev_priv->mch_res.start = 0;
a25c25c2 294 return ret;
c4804411
ZW
295 }
296
a6c45cf0 297 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
298 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
299 upper_32_bits(dev_priv->mch_res.start));
300
301 pci_write_config_dword(dev_priv->bridge_dev, reg,
302 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 303 return 0;
c4804411
ZW
304}
305
306/* Setup MCHBAR if possible, return true if we should disable it again */
307static void
308intel_setup_mchbar(struct drm_device *dev)
309{
4c8a4be9 310 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 311 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
312 u32 temp;
313 bool enabled;
314
666a4537 315 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
11ea8b7d
JB
316 return;
317
c4804411
ZW
318 dev_priv->mchbar_need_disable = false;
319
320 if (IS_I915G(dev) || IS_I915GM(dev)) {
e10fa551 321 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
c4804411
ZW
322 enabled = !!(temp & DEVEN_MCHBAR_EN);
323 } else {
324 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
325 enabled = temp & 1;
326 }
327
328 /* If it's already enabled, don't have to do anything */
329 if (enabled)
330 return;
331
332 if (intel_alloc_mchbar_resource(dev))
333 return;
334
335 dev_priv->mchbar_need_disable = true;
336
337 /* Space is allocated or reserved, so enable it. */
338 if (IS_I915G(dev) || IS_I915GM(dev)) {
e10fa551 339 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
c4804411
ZW
340 temp | DEVEN_MCHBAR_EN);
341 } else {
342 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
343 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
344 }
345}
346
347static void
348intel_teardown_mchbar(struct drm_device *dev)
349{
4c8a4be9 350 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 351 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
352
353 if (dev_priv->mchbar_need_disable) {
354 if (IS_I915G(dev) || IS_I915GM(dev)) {
e10fa551
JL
355 u32 deven_val;
356
357 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
358 &deven_val);
359 deven_val &= ~DEVEN_MCHBAR_EN;
360 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
361 deven_val);
c4804411 362 } else {
e10fa551
JL
363 u32 mchbar_val;
364
365 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
366 &mchbar_val);
367 mchbar_val &= ~1;
368 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
369 mchbar_val);
c4804411
ZW
370 }
371 }
372
373 if (dev_priv->mch_res.start)
374 release_resource(&dev_priv->mch_res);
375}
376
28d52043
DA
377/* true = enable decode, false = disable decoder */
378static unsigned int i915_vga_set_decode(void *cookie, bool state)
379{
380 struct drm_device *dev = cookie;
381
382 intel_modeset_vga_set_state(dev, state);
383 if (state)
384 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
385 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
386 else
387 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
388}
389
6a9ee8af
DA
390static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
391{
392 struct drm_device *dev = pci_get_drvdata(pdev);
393 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 394
6a9ee8af 395 if (state == VGA_SWITCHEROO_ON) {
a70491cc 396 pr_info("switched on\n");
5bcf719b 397 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
398 /* i915 resume handler doesn't set to D0 */
399 pci_set_power_state(dev->pdev, PCI_D0);
1751fcf9 400 i915_resume_switcheroo(dev);
5bcf719b 401 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 402 } else {
fa9d6078 403 pr_info("switched off\n");
5bcf719b 404 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1751fcf9 405 i915_suspend_switcheroo(dev, pmm);
5bcf719b 406 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
407 }
408}
409
410static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
411{
412 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 413
fc8fd40e
DV
414 /*
415 * FIXME: open_count is protected by drm_global_mutex but that would lead to
416 * locking inversion with the driver load path. And the access here is
417 * completely racy anyway. So don't bother with locking for now.
418 */
419 return dev->open_count == 0;
6a9ee8af
DA
420}
421
26ec685f
TI
422static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
423 .set_gpu_state = i915_switcheroo_set_state,
424 .reprobe = NULL,
425 .can_switch = i915_switcheroo_can_switch,
426};
427
e7ae86ba
CW
428static void i915_gem_fini(struct drm_device *dev)
429{
430 /*
431 * Neither the BIOS, ourselves or any other kernel
432 * expects the system to be in execlists mode on startup,
433 * so we need to reset the GPU back to legacy mode. And the only
434 * known way to disable logical contexts is through a GPU reset.
435 *
436 * So in order to leave the system in a known default configuration,
437 * always reset the GPU upon unload. Afterwards we then clean up the
438 * GEM state tracking, flushing off the requests and leaving the
439 * system in a known idle state.
440 *
441 * Note that is of the upmost importance that the GPU is idle and
442 * all stray writes are flushed *before* we dismantle the backing
443 * storage for the pinned objects.
444 *
445 * However, since we are uncertain that reseting the GPU on older
446 * machines is a good idea, we don't - just in case it leaves the
447 * machine in an unusable condition.
448 */
449 if (HAS_HW_CONTEXTS(dev)) {
450 int reset = intel_gpu_reset(dev, ALL_ENGINES);
451 WARN_ON(reset && reset != -ENODEV);
452 }
453
454 mutex_lock(&dev->struct_mutex);
455 i915_gem_reset(dev);
456 i915_gem_cleanup_engines(dev);
457 i915_gem_context_fini(dev);
458 mutex_unlock(&dev->struct_mutex);
459
460 WARN_ON(!list_empty(&to_i915(dev)->context_list));
461}
462
2c7111db
CW
463static int i915_load_modeset_init(struct drm_device *dev)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 int ret;
79e53945 467
4fec15d1
ID
468 if (i915_inject_load_failure())
469 return -ENODEV;
470
98f3a1dc 471 ret = intel_bios_init(dev_priv);
79e53945
JB
472 if (ret)
473 DRM_INFO("failed to find VBIOS tables\n");
474
934f992c
CW
475 /* If we have > 1 VGA cards, then we need to arbitrate access
476 * to the common VGA resources.
477 *
478 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
479 * then we do not take part in VGA arbitration and the
480 * vga_client_register() fails with -ENODEV.
481 */
ebff5fa9
DA
482 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
483 if (ret && ret != -ENODEV)
484 goto out;
28d52043 485
723bfd70
JB
486 intel_register_dsm_handler();
487
0d69704a 488 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 489 if (ret)
5a79395b 490 goto cleanup_vga_client;
6a9ee8af 491
19ab4ed3
VS
492 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
493 intel_update_rawclk(dev_priv);
494
73dfc227 495 intel_power_domains_init_hw(dev_priv, false);
e13192f6 496
f4448375 497 intel_csr_ucode_init(dev_priv);
ebae38d0 498
2aeb7d3a 499 ret = intel_irq_install(dev_priv);
52d7eced 500 if (ret)
89250fec 501 goto cleanup_csr;
52d7eced 502
f5949141
DV
503 intel_setup_gmbus(dev);
504
52d7eced
DV
505 /* Important: The output setup functions called by modeset_init need
506 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
507 intel_modeset_init(dev);
508
33a732f4 509 intel_guc_ucode_init(dev);
33a732f4 510
1070a42b 511 ret = i915_gem_init(dev);
79e53945 512 if (ret)
713028b3 513 goto cleanup_irq;
2c7111db 514
52d7eced 515 intel_modeset_gem_init(dev);
2c7111db 516
79e53945
JB
517 /* Always safe in the mode setting case. */
518 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 519 dev->vblank_disable_allowed = true;
713028b3 520 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 521 return 0;
79e53945 522
5a79395b
CW
523 ret = intel_fbdev_init(dev);
524 if (ret)
52d7eced
DV
525 goto cleanup_gem;
526
20afbda2 527 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 528 intel_hpd_init(dev_priv);
20afbda2
DV
529
530 /*
531 * Some ports require correctly set-up hpd registers for detection to
532 * work properly (leading to ghost connected connector status), e.g. VGA
533 * on gm45. Hence we can only set up the initial fbdev config after hpd
934458c2
JL
534 * irqs are fully enabled. Now we should scan for the initial config
535 * only once hotplug handling is enabled, but due to screwed-up locking
536 * around kms/fbdev init we can't protect the fdbev initial config
537 * scanning against hotplug events. Hence do this first and ignore the
538 * tiny window where we will loose hotplug notifactions.
20afbda2 539 */
e00bf696 540 intel_fbdev_initial_config_async(dev);
20afbda2 541
eb1f8e4f 542 drm_kms_helper_poll_init(dev);
87acb0a5 543
79e53945
JB
544 return 0;
545
2c7111db 546cleanup_gem:
e7ae86ba 547 i915_gem_fini(dev);
713028b3 548cleanup_irq:
33a732f4 549 intel_guc_ucode_fini(dev);
52d7eced 550 drm_irq_uninstall(dev);
f5949141 551 intel_teardown_gmbus(dev);
89250fec
ID
552cleanup_csr:
553 intel_csr_ucode_fini(dev_priv);
65ff442f 554 intel_power_domains_fini(dev_priv);
5a79395b
CW
555 vga_switcheroo_unregister_client(dev->pdev);
556cleanup_vga_client:
557 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
558out:
559 return ret;
560}
561
243eaf38 562#if IS_ENABLED(CONFIG_FB)
f96de58f 563static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
564{
565 struct apertures_struct *ap;
566 struct pci_dev *pdev = dev_priv->dev->pdev;
72e96d64 567 struct i915_ggtt *ggtt = &dev_priv->ggtt;
e188719a 568 bool primary;
f96de58f 569 int ret;
e188719a
DV
570
571 ap = alloc_apertures(1);
572 if (!ap)
f96de58f 573 return -ENOMEM;
e188719a 574
72e96d64
JL
575 ap->ranges[0].base = ggtt->mappable_base;
576 ap->ranges[0].size = ggtt->mappable_end;
93d18799 577
e188719a
DV
578 primary =
579 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
580
f96de58f 581 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
582
583 kfree(ap);
f96de58f
CW
584
585 return ret;
e188719a 586}
4520f53a 587#else
f96de58f 588static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 589{
f96de58f 590 return 0;
4520f53a
DV
591}
592#endif
e188719a 593
a4de0526
DV
594#if !defined(CONFIG_VGA_CONSOLE)
595static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
596{
597 return 0;
598}
599#elif !defined(CONFIG_DUMMY_CONSOLE)
600static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
601{
602 return -ENODEV;
603}
604#else
605static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
606{
1bb9e632 607 int ret = 0;
a4de0526
DV
608
609 DRM_INFO("Replacing VGA console driver\n");
610
611 console_lock();
1bb9e632
DV
612 if (con_is_bound(&vga_con))
613 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
614 if (ret == 0) {
615 ret = do_unregister_con_driver(&vga_con);
616
617 /* Ignore "already unregistered". */
618 if (ret == -ENODEV)
619 ret = 0;
620 }
621 console_unlock();
622
623 return ret;
624}
625#endif
626
c96ea64e
DV
627static void i915_dump_device_info(struct drm_i915_private *dev_priv)
628{
5c969aa7 629 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 630
e2a5800a
DL
631#define PRINT_S(name) "%s"
632#define SEP_EMPTY
79fc46df
DL
633#define PRINT_FLAG(name) info->name ? #name "," : ""
634#define SEP_COMMA ,
19c656a1 635 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 636 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
637 info->gen,
638 dev_priv->dev->pdev->device,
19c656a1 639 dev_priv->dev->pdev->revision,
79fc46df 640 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
641#undef PRINT_S
642#undef SEP_EMPTY
79fc46df
DL
643#undef PRINT_FLAG
644#undef SEP_COMMA
c96ea64e
DV
645}
646
9705ad8a
JM
647static void cherryview_sseu_info_init(struct drm_device *dev)
648{
649 struct drm_i915_private *dev_priv = dev->dev_private;
650 struct intel_device_info *info;
651 u32 fuse, eu_dis;
652
653 info = (struct intel_device_info *)&dev_priv->info;
654 fuse = I915_READ(CHV_FUSE_GT);
655
656 info->slice_total = 1;
657
658 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
659 info->subslice_per_slice++;
660 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
661 CHV_FGT_EU_DIS_SS0_R1_MASK);
662 info->eu_total += 8 - hweight32(eu_dis);
663 }
664
665 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
666 info->subslice_per_slice++;
667 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
668 CHV_FGT_EU_DIS_SS1_R1_MASK);
669 info->eu_total += 8 - hweight32(eu_dis);
670 }
671
672 info->subslice_total = info->subslice_per_slice;
673 /*
674 * CHV expected to always have a uniform distribution of EU
675 * across subslices.
676 */
677 info->eu_per_subslice = info->subslice_total ?
678 info->eu_total / info->subslice_total :
679 0;
680 /*
681 * CHV supports subslice power gating on devices with more than
682 * one subslice, and supports EU power gating on devices with
683 * more than one EU pair per subslice.
684 */
685 info->has_slice_pg = 0;
686 info->has_subslice_pg = (info->subslice_total > 1);
687 info->has_eu_pg = (info->eu_per_subslice > 2);
688}
689
690static void gen9_sseu_info_init(struct drm_device *dev)
691{
692 struct drm_i915_private *dev_priv = dev->dev_private;
693 struct intel_device_info *info;
dead16e2 694 int s_max = 3, ss_max = 4, eu_max = 8;
9705ad8a 695 int s, ss;
dead16e2
JM
696 u32 fuse2, s_enable, ss_disable, eu_disable;
697 u8 eu_mask = 0xff;
698
9705ad8a
JM
699 info = (struct intel_device_info *)&dev_priv->info;
700 fuse2 = I915_READ(GEN8_FUSE2);
701 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
702 GEN8_F2_S_ENA_SHIFT;
703 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
704 GEN9_F2_SS_DIS_SHIFT;
705
9705ad8a
JM
706 info->slice_total = hweight32(s_enable);
707 /*
708 * The subslice disable field is global, i.e. it applies
709 * to each of the enabled slices.
710 */
711 info->subslice_per_slice = ss_max - hweight32(ss_disable);
712 info->subslice_total = info->slice_total *
713 info->subslice_per_slice;
714
715 /*
716 * Iterate through enabled slices and subslices to
717 * count the total enabled EU.
718 */
719 for (s = 0; s < s_max; s++) {
720 if (!(s_enable & (0x1 << s)))
721 /* skip disabled slice */
722 continue;
723
dead16e2 724 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
9705ad8a 725 for (ss = 0; ss < ss_max; ss++) {
dead16e2 726 int eu_per_ss;
9705ad8a
JM
727
728 if (ss_disable & (0x1 << ss))
729 /* skip disabled subslice */
730 continue;
731
dead16e2
JM
732 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
733 eu_mask);
9705ad8a
JM
734
735 /*
736 * Record which subslice(s) has(have) 7 EUs. we
737 * can tune the hash used to spread work among
738 * subslices if they are unbalanced.
739 */
dead16e2 740 if (eu_per_ss == 7)
9705ad8a
JM
741 info->subslice_7eu[s] |= 1 << ss;
742
dead16e2 743 info->eu_total += eu_per_ss;
9705ad8a
JM
744 }
745 }
746
747 /*
748 * SKL is expected to always have a uniform distribution
749 * of EU across subslices with the exception that any one
750 * EU in any one subslice may be fused off for die
dead16e2
JM
751 * recovery. BXT is expected to be perfectly uniform in EU
752 * distribution.
9705ad8a
JM
753 */
754 info->eu_per_subslice = info->subslice_total ?
755 DIV_ROUND_UP(info->eu_total,
756 info->subslice_total) : 0;
757 /*
758 * SKL supports slice power gating on devices with more than
759 * one slice, and supports EU power gating on devices with
dead16e2
JM
760 * more than one EU pair per subslice. BXT supports subslice
761 * power gating on devices with more than one subslice, and
762 * supports EU power gating on devices with more than one EU
763 * pair per subslice.
9705ad8a 764 */
ef11bdb3
RV
765 info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
766 (info->slice_total > 1));
dead16e2
JM
767 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
768 info->has_eu_pg = (info->eu_per_subslice > 2);
9705ad8a
JM
769}
770
91bedd34
ŁD
771static void broadwell_sseu_info_init(struct drm_device *dev)
772{
773 struct drm_i915_private *dev_priv = dev->dev_private;
774 struct intel_device_info *info;
775 const int s_max = 3, ss_max = 3, eu_max = 8;
776 int s, ss;
777 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
778
779 fuse2 = I915_READ(GEN8_FUSE2);
780 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
781 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
782
783 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
784 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
785 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
786 (32 - GEN8_EU_DIS0_S1_SHIFT));
787 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
788 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
789 (32 - GEN8_EU_DIS1_S2_SHIFT));
790
791
792 info = (struct intel_device_info *)&dev_priv->info;
793 info->slice_total = hweight32(s_enable);
794
795 /*
796 * The subslice disable field is global, i.e. it applies
797 * to each of the enabled slices.
798 */
799 info->subslice_per_slice = ss_max - hweight32(ss_disable);
800 info->subslice_total = info->slice_total * info->subslice_per_slice;
801
802 /*
803 * Iterate through enabled slices and subslices to
804 * count the total enabled EU.
805 */
806 for (s = 0; s < s_max; s++) {
807 if (!(s_enable & (0x1 << s)))
808 /* skip disabled slice */
809 continue;
810
811 for (ss = 0; ss < ss_max; ss++) {
812 u32 n_disabled;
813
814 if (ss_disable & (0x1 << ss))
815 /* skip disabled subslice */
816 continue;
817
818 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
819
820 /*
821 * Record which subslices have 7 EUs.
822 */
823 if (eu_max - n_disabled == 7)
824 info->subslice_7eu[s] |= 1 << ss;
825
826 info->eu_total += eu_max - n_disabled;
827 }
828 }
829
830 /*
831 * BDW is expected to always have a uniform distribution of EU across
832 * subslices with the exception that any one EU in any one subslice may
833 * be fused off for die recovery.
834 */
835 info->eu_per_subslice = info->subslice_total ?
836 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
837
838 /*
839 * BDW supports slice power gating on devices with more than
840 * one slice.
841 */
842 info->has_slice_pg = (info->slice_total > 1);
843 info->has_subslice_pg = 0;
844 info->has_eu_pg = 0;
845}
846
22d3fd46
DL
847/*
848 * Determine various intel_device_info fields at runtime.
849 *
850 * Use it when either:
851 * - it's judged too laborious to fill n static structures with the limit
852 * when a simple if statement does the job,
853 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
854 *
855 * This function needs to be called:
856 * - after the MMIO has been setup as we are reading registers,
857 * - after the PCH has been detected,
858 * - before the first usage of the fields it can tweak.
22d3fd46
DL
859 */
860static void intel_device_info_runtime_init(struct drm_device *dev)
861{
658ac4c6 862 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 863 struct intel_device_info *info;
d615a166 864 enum pipe pipe;
22d3fd46 865
658ac4c6 866 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 867
edd43ed8
DL
868 /*
869 * Skylake and Broxton currently don't expose the topmost plane as its
870 * use is exclusive with the legacy cursor and we only want to expose
871 * one of those, not both. Until we can safely expose the topmost plane
872 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
873 * we don't expose the topmost plane at all to prevent ABI breakage
874 * down the line.
875 */
8fb9397d 876 if (IS_BROXTON(dev)) {
edd43ed8
DL
877 info->num_sprites[PIPE_A] = 2;
878 info->num_sprites[PIPE_B] = 2;
879 info->num_sprites[PIPE_C] = 1;
666a4537 880 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
055e393f 881 for_each_pipe(dev_priv, pipe)
d615a166
DL
882 info->num_sprites[pipe] = 2;
883 else
055e393f 884 for_each_pipe(dev_priv, pipe)
d615a166 885 info->num_sprites[pipe] = 1;
658ac4c6 886
a0bae57f
DL
887 if (i915.disable_display) {
888 DRM_INFO("Display disabled (module parameter)\n");
889 info->num_pipes = 0;
890 } else if (info->num_pipes > 0 &&
891 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
a7e478c7 892 HAS_PCH_SPLIT(dev)) {
658ac4c6
DL
893 u32 fuse_strap = I915_READ(FUSE_STRAP);
894 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
895
896 /*
897 * SFUSE_STRAP is supposed to have a bit signalling the display
898 * is fused off. Unfortunately it seems that, at least in
899 * certain cases, fused off display means that PCH display
900 * reads don't land anywhere. In that case, we read 0s.
901 *
902 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
903 * should be set when taking over after the firmware.
904 */
905 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
906 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
907 (dev_priv->pch_type == PCH_CPT &&
908 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
909 DRM_INFO("Display fused off, disabling\n");
910 info->num_pipes = 0;
8c448cad
GF
911 } else if (fuse_strap & IVB_PIPE_C_DISABLE) {
912 DRM_INFO("PipeC fused off\n");
913 info->num_pipes -= 1;
658ac4c6 914 }
bf4f2fb0
PJ
915 } else if (info->num_pipes > 0 && INTEL_INFO(dev)->gen == 9) {
916 u32 dfsm = I915_READ(SKL_DFSM);
917 u8 disabled_mask = 0;
918 bool invalid;
919 int num_bits;
920
921 if (dfsm & SKL_DFSM_PIPE_A_DISABLE)
922 disabled_mask |= BIT(PIPE_A);
923 if (dfsm & SKL_DFSM_PIPE_B_DISABLE)
924 disabled_mask |= BIT(PIPE_B);
925 if (dfsm & SKL_DFSM_PIPE_C_DISABLE)
926 disabled_mask |= BIT(PIPE_C);
927
928 num_bits = hweight8(disabled_mask);
929
930 switch (disabled_mask) {
931 case BIT(PIPE_A):
932 case BIT(PIPE_B):
933 case BIT(PIPE_A) | BIT(PIPE_B):
934 case BIT(PIPE_A) | BIT(PIPE_C):
935 invalid = true;
936 break;
937 default:
938 invalid = false;
939 }
940
941 if (num_bits > info->num_pipes || invalid)
942 DRM_ERROR("invalid pipe fuse configuration: 0x%x\n",
943 disabled_mask);
944 else
945 info->num_pipes -= num_bits;
658ac4c6 946 }
693d11c3 947
3873218f 948 /* Initialize slice/subslice/EU info */
9705ad8a
JM
949 if (IS_CHERRYVIEW(dev))
950 cherryview_sseu_info_init(dev);
91bedd34
ŁD
951 else if (IS_BROADWELL(dev))
952 broadwell_sseu_info_init(dev);
dead16e2 953 else if (INTEL_INFO(dev)->gen >= 9)
9705ad8a 954 gen9_sseu_info_init(dev);
3873218f 955
ca377809
TU
956 /* Snooping is broken on BXT A stepping. */
957 info->has_snoop = !info->has_llc;
958 info->has_snoop &= !IS_BXT_REVID(dev, 0, BXT_REVID_A1);
959
3873218f
JM
960 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
961 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
962 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
963 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
964 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
965 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
966 info->has_slice_pg ? "y" : "n");
967 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
968 info->has_subslice_pg ? "y" : "n");
969 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
970 info->has_eu_pg ? "y" : "n");
0e4ca100
CW
971
972 i915.enable_execlists =
c033666a
CW
973 intel_sanitize_enable_execlists(dev_priv,
974 i915.enable_execlists);
0e4ca100
CW
975
976 /*
977 * i915.enable_ppgtt is read-only, so do an early pass to validate the
978 * user's requested state against the hardware/driver capabilities. We
979 * do this now so that we can print out any log messages once rather
980 * than every time we check intel_enable_ppgtt().
981 */
982 i915.enable_ppgtt =
c033666a 983 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
0e4ca100 984 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
22d3fd46
DL
985}
986
e27f299e
VS
987static void intel_init_dpio(struct drm_i915_private *dev_priv)
988{
e27f299e
VS
989 /*
990 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
991 * CHV x1 PHY (DP/HDMI D)
992 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
993 */
994 if (IS_CHERRYVIEW(dev_priv)) {
995 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
996 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
666a4537 997 } else if (IS_VALLEYVIEW(dev_priv)) {
e27f299e
VS
998 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
999 }
1000}
1001
399bb5b6
ID
1002static int i915_workqueues_init(struct drm_i915_private *dev_priv)
1003{
1004 /*
1005 * The i915 workqueue is primarily used for batched retirement of
1006 * requests (and thus managing bo) once the task has been completed
1007 * by the GPU. i915_gem_retire_requests() is called directly when we
1008 * need high-priority retirement, such as waiting for an explicit
1009 * bo.
1010 *
1011 * It is also used for periodic low-priority events, such as
1012 * idle-timers and recording error state.
1013 *
1014 * All tasks on the workqueue are expected to acquire the dev mutex
1015 * so there is no point in running more than one instance of the
1016 * workqueue at any time. Use an ordered one.
1017 */
1018 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
1019 if (dev_priv->wq == NULL)
1020 goto out_err;
1021
1022 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
1023 if (dev_priv->hotplug.dp_wq == NULL)
1024 goto out_free_wq;
1025
1026 dev_priv->gpu_error.hangcheck_wq =
1027 alloc_ordered_workqueue("i915-hangcheck", 0);
1028 if (dev_priv->gpu_error.hangcheck_wq == NULL)
1029 goto out_free_dp_wq;
1030
1031 return 0;
1032
1033out_free_dp_wq:
1034 destroy_workqueue(dev_priv->hotplug.dp_wq);
1035out_free_wq:
1036 destroy_workqueue(dev_priv->wq);
1037out_err:
1038 DRM_ERROR("Failed to allocate workqueues.\n");
1039
1040 return -ENOMEM;
1041}
1042
1043static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
1044{
1045 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1046 destroy_workqueue(dev_priv->hotplug.dp_wq);
1047 destroy_workqueue(dev_priv->wq);
1048}
1049
5d7a6eef
ID
1050/**
1051 * i915_driver_init_early - setup state not requiring device access
1052 * @dev_priv: device private
1053 *
1054 * Initialize everything that is a "SW-only" state, that is state not
1055 * requiring accessing the device or exposing the driver via kernel internal
1056 * or userspace interfaces. Example steps belonging here: lock initialization,
1057 * system memory allocation, setting up device specific attributes and
1058 * function hooks not requiring accessing the device.
1059 */
1060static int i915_driver_init_early(struct drm_i915_private *dev_priv,
1061 struct drm_device *dev,
1062 struct intel_device_info *info)
1063{
1064 struct intel_device_info *device_info;
1065 int ret = 0;
1066
4fec15d1
ID
1067 if (i915_inject_load_failure())
1068 return -ENODEV;
1069
5d7a6eef
ID
1070 /* Setup the write-once "constant" device info */
1071 device_info = (struct intel_device_info *)&dev_priv->info;
1072 memcpy(device_info, info, sizeof(dev_priv->info));
1073 device_info->device_id = dev->pdev->device;
1074
1075 spin_lock_init(&dev_priv->irq_lock);
1076 spin_lock_init(&dev_priv->gpu_error.lock);
1077 mutex_init(&dev_priv->backlight_lock);
1078 spin_lock_init(&dev_priv->uncore.lock);
1079 spin_lock_init(&dev_priv->mm.object_stat_lock);
1080 spin_lock_init(&dev_priv->mmio_flip_lock);
1081 mutex_init(&dev_priv->sb_lock);
1082 mutex_init(&dev_priv->modeset_restore_lock);
1083 mutex_init(&dev_priv->av_mutex);
1084 mutex_init(&dev_priv->wm.wm_mutex);
1085 mutex_init(&dev_priv->pps_mutex);
1086
1087 ret = i915_workqueues_init(dev_priv);
1088 if (ret < 0)
1089 return ret;
1090
1091 /* This must be called before any calls to HAS_PCH_* */
1092 intel_detect_pch(dev);
1093
1094 intel_pm_setup(dev);
1095 intel_init_dpio(dev_priv);
1096 intel_power_domains_init(dev_priv);
1097 intel_irq_init(dev_priv);
1098 intel_init_display_hooks(dev_priv);
1099 intel_init_clock_gating_hooks(dev_priv);
1100 intel_init_audio_hooks(dev_priv);
1101 i915_gem_load_init(dev);
1102
1103 intel_display_crc_init(dev);
1104
1105 i915_dump_device_info(dev_priv);
1106
1107 /* Not all pre-production machines fall into this category, only the
1108 * very first ones. Almost everything should work, except for maybe
1109 * suspend/resume. And we don't implement workarounds that affect only
1110 * pre-production machines. */
1111 if (IS_HSW_EARLY_SDV(dev))
1112 DRM_INFO("This is an early pre-production Haswell machine. "
1113 "It may not be fully functional.\n");
1114
1115 return 0;
1116}
1117
1118/**
1119 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
1120 * @dev_priv: device private
1121 */
1122static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
1123{
1124 i915_gem_load_cleanup(dev_priv->dev);
1125 i915_workqueues_cleanup(dev_priv);
1126}
1127
ad5c3d3f
ID
1128static int i915_mmio_setup(struct drm_device *dev)
1129{
1130 struct drm_i915_private *dev_priv = to_i915(dev);
1131 int mmio_bar;
1132 int mmio_size;
1133
1134 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1135 /*
1136 * Before gen4, the registers and the GTT are behind different BARs.
1137 * However, from gen4 onwards, the registers and the GTT are shared
1138 * in the same BAR, so we want to restrict this ioremap from
1139 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1140 * the register BAR remains the same size for all the earlier
1141 * generations up to Ironlake.
1142 */
1143 if (INTEL_INFO(dev)->gen < 5)
1144 mmio_size = 512 * 1024;
1145 else
1146 mmio_size = 2 * 1024 * 1024;
1147 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1148 if (dev_priv->regs == NULL) {
1149 DRM_ERROR("failed to map registers\n");
1150
1151 return -EIO;
1152 }
1153
1154 /* Try to make sure MCHBAR is enabled before poking at it */
1155 intel_setup_mchbar(dev);
1156
1157 return 0;
1158}
1159
1160static void i915_mmio_cleanup(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = to_i915(dev);
1163
1164 intel_teardown_mchbar(dev);
1165 pci_iounmap(dev->pdev, dev_priv->regs);
1166}
1167
f28cea45
ID
1168/**
1169 * i915_driver_init_mmio - setup device MMIO
1170 * @dev_priv: device private
1171 *
1172 * Setup minimal device state necessary for MMIO accesses later in the
1173 * initialization sequence. The setup here should avoid any other device-wide
1174 * side effects or exposing the driver via kernel internal or user space
1175 * interfaces.
1176 */
1177static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 int ret;
1181
4fec15d1
ID
1182 if (i915_inject_load_failure())
1183 return -ENODEV;
1184
f28cea45
ID
1185 if (i915_get_bridge_dev(dev))
1186 return -EIO;
1187
1188 ret = i915_mmio_setup(dev);
1189 if (ret < 0)
1190 goto put_bridge;
1191
1192 intel_uncore_init(dev);
1193
1194 return 0;
1195
1196put_bridge:
1197 pci_dev_put(dev_priv->bridge_dev);
1198
1199 return ret;
1200}
1201
1202/**
1203 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1204 * @dev_priv: device private
1205 */
1206static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1207{
1208 struct drm_device *dev = dev_priv->dev;
1209
1210 intel_uncore_fini(dev);
1211 i915_mmio_cleanup(dev);
1212 pci_dev_put(dev_priv->bridge_dev);
1213}
1214
79e53945 1215/**
09cfcb45
ID
1216 * i915_driver_init_hw - setup state requiring device access
1217 * @dev_priv: device private
79e53945 1218 *
09cfcb45
ID
1219 * Setup state that requires accessing the device, but doesn't require
1220 * exposing the driver via kernel internal or userspace interfaces.
79e53945 1221 */
09cfcb45 1222static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
22eae947 1223{
09cfcb45 1224 struct drm_device *dev = dev_priv->dev;
72e96d64 1225 struct i915_ggtt *ggtt = &dev_priv->ggtt;
9021f284 1226 uint32_t aperture_size;
09cfcb45 1227 int ret;
c3d685a7 1228
4fec15d1
ID
1229 if (i915_inject_load_failure())
1230 return -ENODEV;
1231
13c8f4c8
ID
1232 intel_device_info_runtime_init(dev);
1233
d85489d3 1234 ret = i915_ggtt_init_hw(dev);
e76e9aeb 1235 if (ret)
09cfcb45 1236 return ret;
e188719a 1237
17fa6463
DV
1238 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1239 * otherwise the vga fbdev driver falls over. */
1240 ret = i915_kick_out_firmware_fb(dev_priv);
1241 if (ret) {
1242 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
d85489d3 1243 goto out_ggtt;
17fa6463 1244 }
a4de0526 1245
17fa6463
DV
1246 ret = i915_kick_out_vgacon(dev_priv);
1247 if (ret) {
1248 DRM_ERROR("failed to remove conflicting VGA console\n");
d85489d3 1249 goto out_ggtt;
a4de0526 1250 }
e188719a 1251
466e69b8
DA
1252 pci_set_master(dev->pdev);
1253
9f82d238
DV
1254 /* overlay on gen2 is broken and can't address above 1G */
1255 if (IS_GEN2(dev))
1256 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1257
6927faf3
JN
1258 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1259 * using 32bit addressing, overwriting memory if HWS is located
1260 * above 4GB.
1261 *
1262 * The documentation also mentions an issue with undefined
1263 * behaviour if any general state is accessed within a page above 4GB,
1264 * which also needs to be handled carefully.
1265 */
1266 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1267 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1268
72e96d64 1269 aperture_size = ggtt->mappable_end;
71e9339c 1270
72e96d64
JL
1271 ggtt->mappable =
1272 io_mapping_create_wc(ggtt->mappable_base,
dd2757f8 1273 aperture_size);
72e96d64 1274 if (!ggtt->mappable) {
6644107d 1275 ret = -EIO;
d85489d3 1276 goto out_ggtt;
6644107d
VP
1277 }
1278
72e96d64 1279 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base,
911bdf0a 1280 aperture_size);
19966754 1281
bd39ec5d
ID
1282 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1283 PM_QOS_DEFAULT_VALUE);
1284
78511f2a 1285 intel_uncore_sanitize(dev);
9880b7a5 1286
44834a67 1287 intel_opregion_setup(dev);
c4804411 1288
40ae4e16
ID
1289 i915_gem_load_init_fences(dev_priv);
1290
ed4cb414
EA
1291 /* On the 945G/GM, the chipset reports the MSI capability on the
1292 * integrated graphics even though the support isn't actually there
1293 * according to the published specs. It doesn't appear to function
1294 * correctly in testing on 945G.
1295 * This may be a side effect of MSI having been made available for PEG
1296 * and the registers being closely associated.
d1ed629f
KP
1297 *
1298 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1299 * be lost or delayed, but we use them anyways to avoid
1300 * stuck interrupts on some machines.
ed4cb414 1301 */
b074eae1
ID
1302 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
1303 if (pci_enable_msi(dev->pdev) < 0)
1304 DRM_DEBUG_DRIVER("can't enable MSI");
1305 }
ed4cb414 1306
09cfcb45
ID
1307 return 0;
1308
d85489d3
JL
1309out_ggtt:
1310 i915_ggtt_cleanup_hw(dev);
09cfcb45
ID
1311
1312 return ret;
1313}
1314
1315/**
1316 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1317 * @dev_priv: device private
1318 */
1319static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1320{
1321 struct drm_device *dev = dev_priv->dev;
72e96d64 1322 struct i915_ggtt *ggtt = &dev_priv->ggtt;
09cfcb45
ID
1323
1324 if (dev->pdev->msi_enabled)
1325 pci_disable_msi(dev->pdev);
1326
1327 pm_qos_remove_request(&dev_priv->pm_qos);
72e96d64
JL
1328 arch_phys_wc_del(ggtt->mtrr);
1329 io_mapping_free(ggtt->mappable);
d85489d3 1330 i915_ggtt_cleanup_hw(dev);
09cfcb45
ID
1331}
1332
432f856d
ID
1333/**
1334 * i915_driver_register - register the driver with the rest of the system
1335 * @dev_priv: device private
1336 *
1337 * Perform any steps necessary to make the driver available via kernel
1338 * internal or userspace interfaces.
1339 */
1340static void i915_driver_register(struct drm_i915_private *dev_priv)
1341{
1342 struct drm_device *dev = dev_priv->dev;
1343
1344 i915_gem_shrinker_init(dev_priv);
1345 /*
1346 * Notify a valid surface after modesetting,
1347 * when running inside a VM.
1348 */
c033666a 1349 if (intel_vgpu_active(dev_priv))
432f856d
ID
1350 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1351
1352 i915_setup_sysfs(dev);
1353
1354 if (INTEL_INFO(dev_priv)->num_pipes) {
1355 /* Must be done after probing outputs */
1356 intel_opregion_init(dev);
1357 acpi_video_register();
1358 }
1359
1360 if (IS_GEN5(dev_priv))
1361 intel_gpu_ips_init(dev_priv);
1362
1363 i915_audio_component_init(dev_priv);
1364}
1365
1366/**
1367 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1368 * @dev_priv: device private
1369 */
1370static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1371{
1372 i915_audio_component_cleanup(dev_priv);
1373 intel_gpu_ips_teardown();
1374 acpi_video_unregister();
1375 intel_opregion_fini(dev_priv->dev);
1376 i915_teardown_sysfs(dev_priv->dev);
1377 i915_gem_shrinker_cleanup(dev_priv);
1378}
1379
09cfcb45
ID
1380/**
1381 * i915_driver_load - setup chip and create an initial config
1382 * @dev: DRM device
1383 * @flags: startup flags
1384 *
1385 * The driver load routine has to do several things:
1386 * - drive output discovery via intel_modeset_init()
1387 * - initialize the memory manager
1388 * - allocate initial config memory
1389 * - setup the DRM framebuffer with the allocated memory
1390 */
1391int i915_driver_load(struct drm_device *dev, unsigned long flags)
1392{
1393 struct drm_i915_private *dev_priv;
1394 int ret = 0;
1395
1396 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1397 if (dev_priv == NULL)
1398 return -ENOMEM;
1399
1400 dev->dev_private = dev_priv;
d15d7538
ID
1401 /* Must be set before calling __i915_printk */
1402 dev_priv->dev = dev;
09cfcb45
ID
1403
1404 ret = i915_driver_init_early(dev_priv, dev,
1405 (struct intel_device_info *)flags);
1406
1407 if (ret < 0)
1408 goto out_free_priv;
1409
1410 intel_runtime_pm_get(dev_priv);
1411
1412 ret = i915_driver_init_mmio(dev_priv);
1413 if (ret < 0)
1414 goto out_runtime_pm_put;
1415
1416 ret = i915_driver_init_hw(dev_priv);
1417 if (ret < 0)
1418 goto out_cleanup_mmio;
1419
432f856d
ID
1420 /*
1421 * TODO: move the vblank init and parts of modeset init steps into one
1422 * of the i915_driver_init_/i915_driver_register functions according
1423 * to the role/effect of the given init step.
1424 */
e3c74757
BW
1425 if (INTEL_INFO(dev)->num_pipes) {
1426 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1427 if (ret)
09cfcb45 1428 goto out_cleanup_hw;
e3c74757 1429 }
52440211 1430
17fa6463 1431 ret = i915_load_modeset_init(dev);
d15d7538 1432 if (ret < 0)
65ff442f 1433 goto out_cleanup_vblank;
79e53945 1434
432f856d 1435 i915_driver_register(dev_priv);
58fddc28 1436
3487b66b
ID
1437 intel_runtime_pm_enable(dev_priv);
1438
1f814dac
ID
1439 intel_runtime_pm_put(dev_priv);
1440
79e53945
JB
1441 return 0;
1442
65ff442f 1443out_cleanup_vblank:
cbb47d17 1444 drm_vblank_cleanup(dev);
09cfcb45
ID
1445out_cleanup_hw:
1446 i915_driver_cleanup_hw(dev_priv);
f28cea45
ID
1447out_cleanup_mmio:
1448 i915_driver_cleanup_mmio(dev_priv);
02036cee 1449out_runtime_pm_put:
1f814dac 1450 intel_runtime_pm_put(dev_priv);
5d7a6eef 1451 i915_driver_cleanup_early(dev_priv);
399bb5b6 1452out_free_priv:
d15d7538
ID
1453 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1454
2dc10cd8
MK
1455 kfree(dev_priv);
1456
ba8bbcf6
JB
1457 return ret;
1458}
1459
1460int i915_driver_unload(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1463 int ret;
ba8bbcf6 1464
2013bfc0
VS
1465 intel_fbdev_fini(dev);
1466
ce58c32b
CW
1467 ret = i915_gem_suspend(dev);
1468 if (ret) {
1469 DRM_ERROR("failed to idle hardware: %d\n", ret);
1470 return ret;
1471 }
1472
250ad48e 1473 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
8a187455 1474
432f856d 1475 i915_driver_unregister(dev_priv);
44834a67 1476
2ebfaf5f
PZ
1477 drm_vblank_cleanup(dev);
1478
17fa6463 1479 intel_modeset_cleanup(dev);
6c0d9350 1480
17fa6463
DV
1481 /*
1482 * free the memory space allocated for the child device
1483 * config parsed from VBT
1484 */
1485 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1486 kfree(dev_priv->vbt.child_dev);
1487 dev_priv->vbt.child_dev = NULL;
1488 dev_priv->vbt.child_dev_num = 0;
79e53945 1489 }
9aa61142
MR
1490 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1491 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1492 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1493 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
79e53945 1494
17fa6463
DV
1495 vga_switcheroo_unregister_client(dev->pdev);
1496 vga_client_register(dev->pdev, NULL, NULL, NULL);
1497
89250fec
ID
1498 intel_csr_ucode_fini(dev_priv);
1499
a8b4899e 1500 /* Free error state after interrupts are fully disabled. */
737b1506 1501 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
a8b4899e 1502 i915_destroy_error_state(dev);
bc0c7f14 1503
17fa6463
DV
1504 /* Flush any outstanding unpin_work. */
1505 flush_workqueue(dev_priv->wq);
67e77c5a 1506
33a732f4 1507 intel_guc_ucode_fini(dev);
e7ae86ba 1508 i915_gem_fini(dev);
7733b49b 1509 intel_fbc_cleanup_cfb(dev_priv);
79e53945 1510
250ad48e
ID
1511 intel_power_domains_fini(dev_priv);
1512
09cfcb45 1513 i915_driver_cleanup_hw(dev_priv);
f28cea45 1514 i915_driver_cleanup_mmio(dev_priv);
250ad48e
ID
1515
1516 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1517
5d7a6eef 1518 i915_driver_cleanup_early(dev_priv);
2206e6a1 1519 kfree(dev_priv);
ba8bbcf6 1520
22eae947
DA
1521 return 0;
1522}
1523
f787a5f5 1524int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1525{
b29c19b6 1526 int ret;
673a394b 1527
b29c19b6
CW
1528 ret = i915_gem_open(dev, file);
1529 if (ret)
1530 return ret;
254f965c 1531
673a394b
EA
1532 return 0;
1533}
1534
79e53945
JB
1535/**
1536 * i915_driver_lastclose - clean up after all DRM clients have exited
1537 * @dev: DRM device
1538 *
1539 * Take care of cleaning up after all DRM clients have exited. In the
1540 * mode setting case, we want to restore the kernel's initial mode (just
1541 * in case the last client left us in a bad state).
1542 *
9021f284 1543 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1544 * and DMA structures, since the kernel won't be using them, and clea
1545 * up any GEM state.
1546 */
1a5036bf 1547void i915_driver_lastclose(struct drm_device *dev)
1da177e4 1548{
377e91b2
DV
1549 intel_fbdev_restore_mode(dev);
1550 vga_switcheroo_process_delayed_switch();
1da177e4
LT
1551}
1552
2885f6ac 1553void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 1554{
0d1430a3 1555 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
1556 i915_gem_context_close(dev, file);
1557 i915_gem_release(dev, file);
0d1430a3 1558 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
1559}
1560
f787a5f5 1561void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1562{
f787a5f5 1563 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1564
f787a5f5 1565 kfree(file_priv);
673a394b
EA
1566}
1567
4feb7659
DV
1568static int
1569i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1570 struct drm_file *file)
1571{
1572 return -ENODEV;
1573}
1574
baa70943 1575const struct drm_ioctl_desc i915_ioctls[] = {
77f31815
DV
1576 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1577 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1578 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1579 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1580 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1581 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
10ba5012 1582 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
c668cde5 1583 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1584 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1585 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1586 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815 1587 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
b2c606fe 1588 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1589 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815
DV
1590 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1591 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1592 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
f8c47144
DV
1593 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1594 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1595 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
1596 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1597 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1598 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1599 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1600 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1601 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1602 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1603 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1604 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1605 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1606 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1607 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1608 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
1609 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1610 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1611 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
1612 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
1613 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1614 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1615 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
1616 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
1617 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
1618 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
1619 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
1620 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1621 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1622 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1623 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1624 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_RENDER_ALLOW),
1625 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1626 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1627 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
c94f7029
DA
1628};
1629
f95aeb17 1630int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
This page took 0.934047 seconds and 5 git commands to generate.