drm/i915: Simplify cmd-parser DISPATCH_SECURE check
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
d1d70677 31#include <linux/async.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
4f03b1fc 35#include <drm/drm_legacy.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
1da177e4 38#include "i915_drv.h"
e21fd552 39#include "i915_vgpu.h"
1c5d22f7 40#include "i915_trace.h"
dcdb1674 41#include <linux/pci.h>
a4de0526
DV
42#include <linux/console.h>
43#include <linux/vt.h>
28d52043 44#include <linux/vgaarb.h>
c4804411
ZW
45#include <linux/acpi.h>
46#include <linux/pnp.h>
6a9ee8af 47#include <linux/vga_switcheroo.h>
5a0e3ad6 48#include <linux/slab.h>
44834a67 49#include <acpi/video.h>
8a187455
PZ
50#include <linux/pm.h>
51#include <linux/pm_runtime.h>
4bdc7293 52#include <linux/oom.h>
1da177e4 53
1da177e4 54
c153f45f
EA
55static int i915_getparam(struct drm_device *dev, void *data,
56 struct drm_file *file_priv)
1da177e4 57{
4c8a4be9 58 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 59 drm_i915_getparam_t *param = data;
1da177e4
LT
60 int value;
61
c153f45f 62 switch (param->param) {
1da177e4 63 case I915_PARAM_IRQ_ACTIVE:
1da177e4 64 case I915_PARAM_ALLOW_BATCHBUFFER:
0d6aa60b 65 case I915_PARAM_LAST_DISPATCH:
ac883c84 66 /* Reject all old ums/dri params. */
5c6c6003 67 return -ENODEV;
ed4c9c4a 68 case I915_PARAM_CHIPSET_ID:
ffbab09b 69 value = dev->pdev->device;
ed4c9c4a 70 break;
27cd4461
NR
71 case I915_PARAM_REVISION:
72 value = dev->pdev->revision;
73 break;
673a394b 74 case I915_PARAM_HAS_GEM:
2e895b17 75 value = 1;
673a394b 76 break;
0f973f27
JB
77 case I915_PARAM_NUM_FENCES_AVAIL:
78 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
79 break;
02e792fb
DV
80 case I915_PARAM_HAS_OVERLAY:
81 value = dev_priv->overlay ? 1 : 0;
82 break;
e9560f7c
JB
83 case I915_PARAM_HAS_PAGEFLIPPING:
84 value = 1;
85 break;
76446cac
JB
86 case I915_PARAM_HAS_EXECBUF2:
87 /* depends on GEM */
2e895b17 88 value = 1;
76446cac 89 break;
e3a815fc 90 case I915_PARAM_HAS_BSD:
edc912f5 91 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 92 break;
549f7365 93 case I915_PARAM_HAS_BLT:
edc912f5 94 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 95 break;
a1f2cc73
XH
96 case I915_PARAM_HAS_VEBOX:
97 value = intel_ring_initialized(&dev_priv->ring[VECS]);
98 break;
08e16dc8
ZG
99 case I915_PARAM_HAS_BSD2:
100 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
101 break;
a00b10c3
CW
102 case I915_PARAM_HAS_RELAXED_FENCING:
103 value = 1;
104 break;
bbf0c6b3
DV
105 case I915_PARAM_HAS_COHERENT_RINGS:
106 value = 1;
107 break;
72bfa19c
CW
108 case I915_PARAM_HAS_EXEC_CONSTANTS:
109 value = INTEL_INFO(dev)->gen >= 4;
110 break;
271d81b8
CW
111 case I915_PARAM_HAS_RELAXED_DELTA:
112 value = 1;
113 break;
ae662d31
EA
114 case I915_PARAM_HAS_GEN7_SOL_RESET:
115 value = 1;
116 break;
3d29b842
ED
117 case I915_PARAM_HAS_LLC:
118 value = HAS_LLC(dev);
119 break;
651d794f
CW
120 case I915_PARAM_HAS_WT:
121 value = HAS_WT(dev);
122 break;
777ee96f 123 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 124 value = USES_PPGTT(dev);
777ee96f 125 break;
172cf15d
BW
126 case I915_PARAM_HAS_WAIT_TIMEOUT:
127 value = 1;
128 break;
2fedbff9
CW
129 case I915_PARAM_HAS_SEMAPHORES:
130 value = i915_semaphore_is_enabled(dev);
131 break;
ec6f1bb9
DA
132 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
133 value = 1;
134 break;
d7d4eedd
CW
135 case I915_PARAM_HAS_SECURE_BATCHES:
136 value = capable(CAP_SYS_ADMIN);
137 break;
b45305fc
DV
138 case I915_PARAM_HAS_PINNED_BATCHES:
139 value = 1;
140 break;
ed5982e6
DV
141 case I915_PARAM_HAS_EXEC_NO_RELOC:
142 value = 1;
143 break;
eef90ccb
CW
144 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
145 value = 1;
146 break;
d728c8ef
BV
147 case I915_PARAM_CMD_PARSER_VERSION:
148 value = i915_cmd_parser_get_version();
149 break;
6a2c4232
CW
150 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
151 value = 1;
1816f923
AG
152 break;
153 case I915_PARAM_MMAP_VERSION:
154 value = 1;
6a2c4232 155 break;
a1559ffe
JM
156 case I915_PARAM_SUBSLICE_TOTAL:
157 value = INTEL_INFO(dev)->subslice_total;
158 if (!value)
159 return -ENODEV;
160 break;
161 case I915_PARAM_EU_TOTAL:
162 value = INTEL_INFO(dev)->eu_total;
163 if (!value)
164 return -ENODEV;
165 break;
1da177e4 166 default:
e29c32da 167 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 168 return -EINVAL;
1da177e4
LT
169 }
170
1d6ac185
DV
171 if (copy_to_user(param->value, &value, sizeof(int))) {
172 DRM_ERROR("copy_to_user failed\n");
20caafa6 173 return -EFAULT;
1da177e4
LT
174 }
175
176 return 0;
177}
178
c153f45f
EA
179static int i915_setparam(struct drm_device *dev, void *data,
180 struct drm_file *file_priv)
1da177e4 181{
4c8a4be9 182 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 183 drm_i915_setparam_t *param = data;
1da177e4 184
c153f45f 185 switch (param->param) {
1da177e4 186 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4 187 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4 188 case I915_SETPARAM_ALLOW_BATCHBUFFER:
ac883c84 189 /* Reject all old ums/dri params. */
5c6c6003
CW
190 return -ENODEV;
191
0f973f27
JB
192 case I915_SETPARAM_NUM_USED_FENCES:
193 if (param->value > dev_priv->num_fence_regs ||
194 param->value < 0)
195 return -EINVAL;
196 /* Userspace can use first N regs */
197 dev_priv->fence_reg_start = param->value;
198 break;
1da177e4 199 default:
8a4c47f3 200 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 201 param->param);
20caafa6 202 return -EINVAL;
1da177e4
LT
203 }
204
205 return 0;
206}
207
ec2a4c3f
DA
208static int i915_get_bridge_dev(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211
0206e353 212 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
213 if (!dev_priv->bridge_dev) {
214 DRM_ERROR("bridge device not found\n");
215 return -1;
216 }
217 return 0;
218}
219
c4804411
ZW
220#define MCHBAR_I915 0x44
221#define MCHBAR_I965 0x48
222#define MCHBAR_SIZE (4*4096)
223
224#define DEVEN_REG 0x54
225#define DEVEN_MCHBAR_EN (1 << 28)
226
227/* Allocate space for the MCH regs if needed, return nonzero on error */
228static int
229intel_alloc_mchbar_resource(struct drm_device *dev)
230{
4c8a4be9 231 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 232 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
233 u32 temp_lo, temp_hi = 0;
234 u64 mchbar_addr;
a25c25c2 235 int ret;
c4804411 236
a6c45cf0 237 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
238 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
239 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
240 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
241
242 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
243#ifdef CONFIG_PNP
244 if (mchbar_addr &&
a25c25c2
CW
245 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
246 return 0;
c4804411
ZW
247#endif
248
249 /* Get some space for it */
a25c25c2
CW
250 dev_priv->mch_res.name = "i915 MCHBAR";
251 dev_priv->mch_res.flags = IORESOURCE_MEM;
252 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
253 &dev_priv->mch_res,
c4804411
ZW
254 MCHBAR_SIZE, MCHBAR_SIZE,
255 PCIBIOS_MIN_MEM,
a25c25c2 256 0, pcibios_align_resource,
c4804411
ZW
257 dev_priv->bridge_dev);
258 if (ret) {
259 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
260 dev_priv->mch_res.start = 0;
a25c25c2 261 return ret;
c4804411
ZW
262 }
263
a6c45cf0 264 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
265 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
266 upper_32_bits(dev_priv->mch_res.start));
267
268 pci_write_config_dword(dev_priv->bridge_dev, reg,
269 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 270 return 0;
c4804411
ZW
271}
272
273/* Setup MCHBAR if possible, return true if we should disable it again */
274static void
275intel_setup_mchbar(struct drm_device *dev)
276{
4c8a4be9 277 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 278 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
279 u32 temp;
280 bool enabled;
281
11ea8b7d
JB
282 if (IS_VALLEYVIEW(dev))
283 return;
284
c4804411
ZW
285 dev_priv->mchbar_need_disable = false;
286
287 if (IS_I915G(dev) || IS_I915GM(dev)) {
288 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
289 enabled = !!(temp & DEVEN_MCHBAR_EN);
290 } else {
291 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
292 enabled = temp & 1;
293 }
294
295 /* If it's already enabled, don't have to do anything */
296 if (enabled)
297 return;
298
299 if (intel_alloc_mchbar_resource(dev))
300 return;
301
302 dev_priv->mchbar_need_disable = true;
303
304 /* Space is allocated or reserved, so enable it. */
305 if (IS_I915G(dev) || IS_I915GM(dev)) {
306 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
307 temp | DEVEN_MCHBAR_EN);
308 } else {
309 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
310 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
311 }
312}
313
314static void
315intel_teardown_mchbar(struct drm_device *dev)
316{
4c8a4be9 317 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 318 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
319 u32 temp;
320
321 if (dev_priv->mchbar_need_disable) {
322 if (IS_I915G(dev) || IS_I915GM(dev)) {
323 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
324 temp &= ~DEVEN_MCHBAR_EN;
325 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
326 } else {
327 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
328 temp &= ~1;
329 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
330 }
331 }
332
333 if (dev_priv->mch_res.start)
334 release_resource(&dev_priv->mch_res);
335}
336
28d52043
DA
337/* true = enable decode, false = disable decoder */
338static unsigned int i915_vga_set_decode(void *cookie, bool state)
339{
340 struct drm_device *dev = cookie;
341
342 intel_modeset_vga_set_state(dev, state);
343 if (state)
344 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
345 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
346 else
347 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
348}
349
6a9ee8af
DA
350static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
353 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 354
6a9ee8af 355 if (state == VGA_SWITCHEROO_ON) {
a70491cc 356 pr_info("switched on\n");
5bcf719b 357 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
358 /* i915 resume handler doesn't set to D0 */
359 pci_set_power_state(dev->pdev, PCI_D0);
fc49b3da 360 i915_resume_legacy(dev);
5bcf719b 361 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 362 } else {
a70491cc 363 pr_err("switched off\n");
5bcf719b 364 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
fc49b3da 365 i915_suspend_legacy(dev, pmm);
5bcf719b 366 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
367 }
368}
369
370static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
371{
372 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 373
fc8fd40e
DV
374 /*
375 * FIXME: open_count is protected by drm_global_mutex but that would lead to
376 * locking inversion with the driver load path. And the access here is
377 * completely racy anyway. So don't bother with locking for now.
378 */
379 return dev->open_count == 0;
6a9ee8af
DA
380}
381
26ec685f
TI
382static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
383 .set_gpu_state = i915_switcheroo_set_state,
384 .reprobe = NULL,
385 .can_switch = i915_switcheroo_can_switch,
386};
387
2c7111db
CW
388static int i915_load_modeset_init(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 int ret;
79e53945 392
6d139a87 393 ret = intel_parse_bios(dev);
79e53945
JB
394 if (ret)
395 DRM_INFO("failed to find VBIOS tables\n");
396
934f992c
CW
397 /* If we have > 1 VGA cards, then we need to arbitrate access
398 * to the common VGA resources.
399 *
400 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
401 * then we do not take part in VGA arbitration and the
402 * vga_client_register() fails with -ENODEV.
403 */
ebff5fa9
DA
404 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
405 if (ret && ret != -ENODEV)
406 goto out;
28d52043 407
723bfd70
JB
408 intel_register_dsm_handler();
409
0d69704a 410 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 411 if (ret)
5a79395b 412 goto cleanup_vga_client;
6a9ee8af 413
9797fbfb
CW
414 /* Initialise stolen first so that we may reserve preallocated
415 * objects for the BIOS to KMS transition.
416 */
417 ret = i915_gem_init_stolen(dev);
418 if (ret)
419 goto cleanup_vga_switcheroo;
420
e13192f6
ID
421 intel_power_domains_init_hw(dev_priv);
422
2aeb7d3a 423 ret = intel_irq_install(dev_priv);
52d7eced
DV
424 if (ret)
425 goto cleanup_gem_stolen;
426
427 /* Important: The output setup functions called by modeset_init need
428 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
429 intel_modeset_init(dev);
430
1070a42b 431 ret = i915_gem_init(dev);
79e53945 432 if (ret)
713028b3 433 goto cleanup_irq;
2c7111db 434
52d7eced 435 intel_modeset_gem_init(dev);
2c7111db 436
79e53945
JB
437 /* Always safe in the mode setting case. */
438 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 439 dev->vblank_disable_allowed = true;
713028b3 440 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 441 return 0;
79e53945 442
5a79395b
CW
443 ret = intel_fbdev_init(dev);
444 if (ret)
52d7eced
DV
445 goto cleanup_gem;
446
20afbda2 447 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 448 intel_hpd_init(dev_priv);
20afbda2
DV
449
450 /*
451 * Some ports require correctly set-up hpd registers for detection to
452 * work properly (leading to ghost connected connector status), e.g. VGA
453 * on gm45. Hence we can only set up the initial fbdev config after hpd
454 * irqs are fully enabled. Now we should scan for the initial config
455 * only once hotplug handling is enabled, but due to screwed-up locking
456 * around kms/fbdev init we can't protect the fdbev initial config
457 * scanning against hotplug events. Hence do this first and ignore the
458 * tiny window where we will loose hotplug notifactions.
459 */
d1d70677 460 async_schedule(intel_fbdev_initial_config, dev_priv);
20afbda2 461
eb1f8e4f 462 drm_kms_helper_poll_init(dev);
87acb0a5 463
79e53945
JB
464 return 0;
465
2c7111db
CW
466cleanup_gem:
467 mutex_lock(&dev->struct_mutex);
468 i915_gem_cleanup_ringbuffer(dev);
55d23285 469 i915_gem_context_fini(dev);
2c7111db 470 mutex_unlock(&dev->struct_mutex);
713028b3 471cleanup_irq:
52d7eced 472 drm_irq_uninstall(dev);
9797fbfb
CW
473cleanup_gem_stolen:
474 i915_gem_cleanup_stolen(dev);
5a79395b
CW
475cleanup_vga_switcheroo:
476 vga_switcheroo_unregister_client(dev->pdev);
477cleanup_vga_client:
478 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
479out:
480 return ret;
481}
482
243eaf38 483#if IS_ENABLED(CONFIG_FB)
f96de58f 484static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
485{
486 struct apertures_struct *ap;
487 struct pci_dev *pdev = dev_priv->dev->pdev;
488 bool primary;
f96de58f 489 int ret;
e188719a
DV
490
491 ap = alloc_apertures(1);
492 if (!ap)
f96de58f 493 return -ENOMEM;
e188719a 494
dabb7a91 495 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 496 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 497
e188719a
DV
498 primary =
499 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
500
f96de58f 501 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
502
503 kfree(ap);
f96de58f
CW
504
505 return ret;
e188719a 506}
4520f53a 507#else
f96de58f 508static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 509{
f96de58f 510 return 0;
4520f53a
DV
511}
512#endif
e188719a 513
a4de0526
DV
514#if !defined(CONFIG_VGA_CONSOLE)
515static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
516{
517 return 0;
518}
519#elif !defined(CONFIG_DUMMY_CONSOLE)
520static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
521{
522 return -ENODEV;
523}
524#else
525static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
526{
1bb9e632 527 int ret = 0;
a4de0526
DV
528
529 DRM_INFO("Replacing VGA console driver\n");
530
531 console_lock();
1bb9e632
DV
532 if (con_is_bound(&vga_con))
533 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
534 if (ret == 0) {
535 ret = do_unregister_con_driver(&vga_con);
536
537 /* Ignore "already unregistered". */
538 if (ret == -ENODEV)
539 ret = 0;
540 }
541 console_unlock();
542
543 return ret;
544}
545#endif
546
c96ea64e
DV
547static void i915_dump_device_info(struct drm_i915_private *dev_priv)
548{
5c969aa7 549 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 550
e2a5800a
DL
551#define PRINT_S(name) "%s"
552#define SEP_EMPTY
79fc46df
DL
553#define PRINT_FLAG(name) info->name ? #name "," : ""
554#define SEP_COMMA ,
19c656a1 555 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 556 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
557 info->gen,
558 dev_priv->dev->pdev->device,
19c656a1 559 dev_priv->dev->pdev->revision,
79fc46df 560 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
561#undef PRINT_S
562#undef SEP_EMPTY
79fc46df
DL
563#undef PRINT_FLAG
564#undef SEP_COMMA
c96ea64e
DV
565}
566
9705ad8a
JM
567static void cherryview_sseu_info_init(struct drm_device *dev)
568{
569 struct drm_i915_private *dev_priv = dev->dev_private;
570 struct intel_device_info *info;
571 u32 fuse, eu_dis;
572
573 info = (struct intel_device_info *)&dev_priv->info;
574 fuse = I915_READ(CHV_FUSE_GT);
575
576 info->slice_total = 1;
577
578 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
579 info->subslice_per_slice++;
580 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
581 CHV_FGT_EU_DIS_SS0_R1_MASK);
582 info->eu_total += 8 - hweight32(eu_dis);
583 }
584
585 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
586 info->subslice_per_slice++;
587 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
588 CHV_FGT_EU_DIS_SS1_R1_MASK);
589 info->eu_total += 8 - hweight32(eu_dis);
590 }
591
592 info->subslice_total = info->subslice_per_slice;
593 /*
594 * CHV expected to always have a uniform distribution of EU
595 * across subslices.
596 */
597 info->eu_per_subslice = info->subslice_total ?
598 info->eu_total / info->subslice_total :
599 0;
600 /*
601 * CHV supports subslice power gating on devices with more than
602 * one subslice, and supports EU power gating on devices with
603 * more than one EU pair per subslice.
604 */
605 info->has_slice_pg = 0;
606 info->has_subslice_pg = (info->subslice_total > 1);
607 info->has_eu_pg = (info->eu_per_subslice > 2);
608}
609
610static void gen9_sseu_info_init(struct drm_device *dev)
611{
612 struct drm_i915_private *dev_priv = dev->dev_private;
613 struct intel_device_info *info;
dead16e2 614 int s_max = 3, ss_max = 4, eu_max = 8;
9705ad8a 615 int s, ss;
dead16e2
JM
616 u32 fuse2, s_enable, ss_disable, eu_disable;
617 u8 eu_mask = 0xff;
618
619 /*
620 * BXT has a single slice. BXT also has at most 6 EU per subslice,
621 * and therefore only the lowest 6 bits of the 8-bit EU disable
622 * fields are valid.
623 */
624 if (IS_BROXTON(dev)) {
625 s_max = 1;
626 eu_max = 6;
627 eu_mask = 0x3f;
628 }
9705ad8a
JM
629
630 info = (struct intel_device_info *)&dev_priv->info;
631 fuse2 = I915_READ(GEN8_FUSE2);
632 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
633 GEN8_F2_S_ENA_SHIFT;
634 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
635 GEN9_F2_SS_DIS_SHIFT;
636
9705ad8a
JM
637 info->slice_total = hweight32(s_enable);
638 /*
639 * The subslice disable field is global, i.e. it applies
640 * to each of the enabled slices.
641 */
642 info->subslice_per_slice = ss_max - hweight32(ss_disable);
643 info->subslice_total = info->slice_total *
644 info->subslice_per_slice;
645
646 /*
647 * Iterate through enabled slices and subslices to
648 * count the total enabled EU.
649 */
650 for (s = 0; s < s_max; s++) {
651 if (!(s_enable & (0x1 << s)))
652 /* skip disabled slice */
653 continue;
654
dead16e2 655 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
9705ad8a 656 for (ss = 0; ss < ss_max; ss++) {
dead16e2 657 int eu_per_ss;
9705ad8a
JM
658
659 if (ss_disable & (0x1 << ss))
660 /* skip disabled subslice */
661 continue;
662
dead16e2
JM
663 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
664 eu_mask);
9705ad8a
JM
665
666 /*
667 * Record which subslice(s) has(have) 7 EUs. we
668 * can tune the hash used to spread work among
669 * subslices if they are unbalanced.
670 */
dead16e2 671 if (eu_per_ss == 7)
9705ad8a
JM
672 info->subslice_7eu[s] |= 1 << ss;
673
dead16e2 674 info->eu_total += eu_per_ss;
9705ad8a
JM
675 }
676 }
677
678 /*
679 * SKL is expected to always have a uniform distribution
680 * of EU across subslices with the exception that any one
681 * EU in any one subslice may be fused off for die
dead16e2
JM
682 * recovery. BXT is expected to be perfectly uniform in EU
683 * distribution.
9705ad8a
JM
684 */
685 info->eu_per_subslice = info->subslice_total ?
686 DIV_ROUND_UP(info->eu_total,
687 info->subslice_total) : 0;
688 /*
689 * SKL supports slice power gating on devices with more than
690 * one slice, and supports EU power gating on devices with
dead16e2
JM
691 * more than one EU pair per subslice. BXT supports subslice
692 * power gating on devices with more than one subslice, and
693 * supports EU power gating on devices with more than one EU
694 * pair per subslice.
9705ad8a 695 */
dead16e2
JM
696 info->has_slice_pg = (IS_SKYLAKE(dev) && (info->slice_total > 1));
697 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
698 info->has_eu_pg = (info->eu_per_subslice > 2);
9705ad8a
JM
699}
700
22d3fd46
DL
701/*
702 * Determine various intel_device_info fields at runtime.
703 *
704 * Use it when either:
705 * - it's judged too laborious to fill n static structures with the limit
706 * when a simple if statement does the job,
707 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
708 *
709 * This function needs to be called:
710 * - after the MMIO has been setup as we are reading registers,
711 * - after the PCH has been detected,
712 * - before the first usage of the fields it can tweak.
22d3fd46
DL
713 */
714static void intel_device_info_runtime_init(struct drm_device *dev)
715{
658ac4c6 716 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 717 struct intel_device_info *info;
d615a166 718 enum pipe pipe;
22d3fd46 719
658ac4c6 720 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 721
8fb9397d
DL
722 if (IS_BROXTON(dev)) {
723 info->num_sprites[PIPE_A] = 3;
724 info->num_sprites[PIPE_B] = 3;
725 info->num_sprites[PIPE_C] = 2;
726 } else if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
055e393f 727 for_each_pipe(dev_priv, pipe)
d615a166
DL
728 info->num_sprites[pipe] = 2;
729 else
055e393f 730 for_each_pipe(dev_priv, pipe)
d615a166 731 info->num_sprites[pipe] = 1;
658ac4c6 732
a0bae57f
DL
733 if (i915.disable_display) {
734 DRM_INFO("Display disabled (module parameter)\n");
735 info->num_pipes = 0;
736 } else if (info->num_pipes > 0 &&
737 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
738 !IS_VALLEYVIEW(dev)) {
658ac4c6
DL
739 u32 fuse_strap = I915_READ(FUSE_STRAP);
740 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
741
742 /*
743 * SFUSE_STRAP is supposed to have a bit signalling the display
744 * is fused off. Unfortunately it seems that, at least in
745 * certain cases, fused off display means that PCH display
746 * reads don't land anywhere. In that case, we read 0s.
747 *
748 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
749 * should be set when taking over after the firmware.
750 */
751 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
752 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
753 (dev_priv->pch_type == PCH_CPT &&
754 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
755 DRM_INFO("Display fused off, disabling\n");
756 info->num_pipes = 0;
757 }
758 }
693d11c3 759
3873218f 760 /* Initialize slice/subslice/EU info */
9705ad8a
JM
761 if (IS_CHERRYVIEW(dev))
762 cherryview_sseu_info_init(dev);
dead16e2 763 else if (INTEL_INFO(dev)->gen >= 9)
9705ad8a 764 gen9_sseu_info_init(dev);
3873218f 765
3873218f
JM
766 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
767 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
768 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
769 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
770 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
771 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
772 info->has_slice_pg ? "y" : "n");
773 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
774 info->has_subslice_pg ? "y" : "n");
775 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
776 info->has_eu_pg ? "y" : "n");
22d3fd46
DL
777}
778
79e53945
JB
779/**
780 * i915_driver_load - setup chip and create an initial config
781 * @dev: DRM device
782 * @flags: startup flags
783 *
784 * The driver load routine has to do several things:
785 * - drive output discovery via intel_modeset_init()
786 * - initialize the memory manager
787 * - allocate initial config memory
788 * - setup the DRM framebuffer with the allocated memory
789 */
84b1fd10 790int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 791{
ea059a1e 792 struct drm_i915_private *dev_priv;
5c969aa7 793 struct intel_device_info *info, *device_info;
934d6086 794 int ret = 0, mmio_bar, mmio_size;
9021f284 795 uint32_t aperture_size;
fe669bf8 796
26394d92
DV
797 info = (struct intel_device_info *) flags;
798
b14c5679 799 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
800 if (dev_priv == NULL)
801 return -ENOMEM;
802
755f68f4 803 dev->dev_private = dev_priv;
673a394b 804 dev_priv->dev = dev;
5c969aa7 805
87f1f465 806 /* Setup the write-once "constant" device info */
5c969aa7 807 device_info = (struct intel_device_info *)&dev_priv->info;
87f1f465
CW
808 memcpy(device_info, info, sizeof(dev_priv->info));
809 device_info->device_id = dev->pdev->device;
ba8bbcf6 810
7dcd2677
KK
811 spin_lock_init(&dev_priv->irq_lock);
812 spin_lock_init(&dev_priv->gpu_error.lock);
07f11d49 813 mutex_init(&dev_priv->backlight_lock);
907b28c5 814 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 815 spin_lock_init(&dev_priv->mm.object_stat_lock);
84c33a64 816 spin_lock_init(&dev_priv->mmio_flip_lock);
7dcd2677 817 mutex_init(&dev_priv->dpio_lock);
7dcd2677
KK
818 mutex_init(&dev_priv->modeset_restore_lock);
819
f742a552 820 intel_pm_setup(dev);
c67a470b 821
07144428
DL
822 intel_display_crc_init(dev);
823
c96ea64e
DV
824 i915_dump_device_info(dev_priv);
825
ed1c9e2c
PZ
826 /* Not all pre-production machines fall into this category, only the
827 * very first ones. Almost everything should work, except for maybe
828 * suspend/resume. And we don't implement workarounds that affect only
829 * pre-production machines. */
830 if (IS_HSW_EARLY_SDV(dev))
831 DRM_INFO("This is an early pre-production Haswell machine. "
832 "It may not be fully functional.\n");
833
ec2a4c3f
DA
834 if (i915_get_bridge_dev(dev)) {
835 ret = -EIO;
836 goto free_priv;
837 }
838
1e1bd0fd
BW
839 mmio_bar = IS_GEN2(dev) ? 1 : 0;
840 /* Before gen4, the registers and the GTT are behind different BARs.
841 * However, from gen4 onwards, the registers and the GTT are shared
842 * in the same BAR, so we want to restrict this ioremap from
843 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
844 * the register BAR remains the same size for all the earlier
845 * generations up to Ironlake.
846 */
847 if (info->gen < 5)
848 mmio_size = 512*1024;
849 else
850 mmio_size = 2*1024*1024;
851
852 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
853 if (!dev_priv->regs) {
854 DRM_ERROR("failed to map registers\n");
855 ret = -EIO;
856 goto put_bridge;
857 }
858
c3d685a7
BW
859 /* This must be called before any calls to HAS_PCH_* */
860 intel_detect_pch(dev);
861
862 intel_uncore_init(dev);
863
e76e9aeb
BW
864 ret = i915_gem_gtt_init(dev);
865 if (ret)
cbb47d17 866 goto out_regs;
e188719a 867
17fa6463
DV
868 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
869 * otherwise the vga fbdev driver falls over. */
870 ret = i915_kick_out_firmware_fb(dev_priv);
871 if (ret) {
872 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
873 goto out_gtt;
874 }
a4de0526 875
17fa6463
DV
876 ret = i915_kick_out_vgacon(dev_priv);
877 if (ret) {
878 DRM_ERROR("failed to remove conflicting VGA console\n");
879 goto out_gtt;
a4de0526 880 }
e188719a 881
466e69b8
DA
882 pci_set_master(dev->pdev);
883
9f82d238
DV
884 /* overlay on gen2 is broken and can't address above 1G */
885 if (IS_GEN2(dev))
886 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
887
6927faf3
JN
888 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
889 * using 32bit addressing, overwriting memory if HWS is located
890 * above 4GB.
891 *
892 * The documentation also mentions an issue with undefined
893 * behaviour if any general state is accessed within a page above 4GB,
894 * which also needs to be handled carefully.
895 */
896 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
897 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
898
93d18799 899 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 900
5d4545ae
BW
901 dev_priv->gtt.mappable =
902 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 903 aperture_size);
5d4545ae 904 if (dev_priv->gtt.mappable == NULL) {
6644107d 905 ret = -EIO;
cbb47d17 906 goto out_gtt;
6644107d
VP
907 }
908
911bdf0a
BW
909 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
910 aperture_size);
19966754 911
e642abbf
CW
912 /* The i915 workqueue is primarily used for batched retirement of
913 * requests (and thus managing bo) once the task has been completed
914 * by the GPU. i915_gem_retire_requests() is called directly when we
915 * need high-priority retirement, such as waiting for an explicit
916 * bo.
917 *
918 * It is also used for periodic low-priority events, such as
df9c2042 919 * idle-timers and recording error state.
e642abbf
CW
920 *
921 * All tasks on the workqueue are expected to acquire the dev mutex
922 * so there is no point in running more than one instance of the
53621860 923 * workqueue at any time. Use an ordered one.
e642abbf 924 */
53621860 925 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
926 if (dev_priv->wq == NULL) {
927 DRM_ERROR("Failed to create our workqueue.\n");
928 ret = -ENOMEM;
a7b85d2a 929 goto out_mtrrfree;
9c9fe1f8
EA
930 }
931
0e32b39c
DA
932 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
933 if (dev_priv->dp_wq == NULL) {
934 DRM_ERROR("Failed to create our dp workqueue.\n");
935 ret = -ENOMEM;
936 goto out_freewq;
937 }
938
737b1506
CW
939 dev_priv->gpu_error.hangcheck_wq =
940 alloc_ordered_workqueue("i915-hangcheck", 0);
941 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
942 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
943 ret = -ENOMEM;
944 goto out_freedpwq;
945 }
946
b963291c 947 intel_irq_init(dev_priv);
78511f2a 948 intel_uncore_sanitize(dev);
9880b7a5 949
c4804411
ZW
950 /* Try to make sure MCHBAR is enabled before poking at it */
951 intel_setup_mchbar(dev);
f899fc64 952 intel_setup_gmbus(dev);
44834a67 953 intel_opregion_setup(dev);
c4804411 954
6d139a87
BF
955 intel_setup_bios(dev);
956
673a394b
EA
957 i915_gem_load(dev);
958
ed4cb414
EA
959 /* On the 945G/GM, the chipset reports the MSI capability on the
960 * integrated graphics even though the support isn't actually there
961 * according to the published specs. It doesn't appear to function
962 * correctly in testing on 945G.
963 * This may be a side effect of MSI having been made available for PEG
964 * and the registers being closely associated.
d1ed629f
KP
965 *
966 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
967 * be lost or delayed, but we use them anyways to avoid
968 * stuck interrupts on some machines.
ed4cb414 969 */
b60678a7 970 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 971 pci_enable_msi(dev->pdev);
ed4cb414 972
22d3fd46 973 intel_device_info_runtime_init(dev);
7f1f3851 974
e3c74757
BW
975 if (INTEL_INFO(dev)->num_pipes) {
976 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
977 if (ret)
978 goto out_gem_unload;
979 }
52440211 980
da7e29bd 981 intel_power_domains_init(dev_priv);
a38911a3 982
17fa6463
DV
983 ret = i915_load_modeset_init(dev);
984 if (ret < 0) {
985 DRM_ERROR("failed to init modeset\n");
986 goto out_power_well;
79e53945
JB
987 }
988
e21fd552
YZ
989 /*
990 * Notify a valid surface after modesetting,
991 * when running inside a VM.
992 */
993 if (intel_vgpu_active(dev))
994 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
995
0136db58
BW
996 i915_setup_sysfs(dev);
997
e3c74757
BW
998 if (INTEL_INFO(dev)->num_pipes) {
999 /* Must be done after probing outputs */
1000 intel_opregion_init(dev);
8e5c2b77 1001 acpi_video_register();
e3c74757 1002 }
74a365b3 1003
eb48eb00
DV
1004 if (IS_GEN5(dev))
1005 intel_gpu_ips_init(dev_priv);
63ee41d7 1006
f458ebbc 1007 intel_runtime_pm_enable(dev_priv);
8a187455 1008
58fddc28
ID
1009 i915_audio_component_init(dev_priv);
1010
79e53945
JB
1011 return 0;
1012
cbb47d17 1013out_power_well:
f458ebbc 1014 intel_power_domains_fini(dev_priv);
cbb47d17 1015 drm_vblank_cleanup(dev);
56e2ea34 1016out_gem_unload:
4bdc7293
ID
1017 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1018 unregister_shrinker(&dev_priv->mm.shrinker);
a7b85d2a 1019
56e2ea34
CW
1020 if (dev->pdev->msi_enabled)
1021 pci_disable_msi(dev->pdev);
1022
1023 intel_teardown_gmbus(dev);
1024 intel_teardown_mchbar(dev);
22accca0 1025 pm_qos_remove_request(&dev_priv->pm_qos);
737b1506
CW
1026 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1027out_freedpwq:
0e32b39c
DA
1028 destroy_workqueue(dev_priv->dp_wq);
1029out_freewq:
9c9fe1f8 1030 destroy_workqueue(dev_priv->wq);
a7b85d2a 1031out_mtrrfree:
911bdf0a 1032 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 1033 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17 1034out_gtt:
90d0a0e8 1035 i915_global_gtt_cleanup(dev);
cbb47d17 1036out_regs:
c3d685a7 1037 intel_uncore_fini(dev);
6dda569f 1038 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
1039put_bridge:
1040 pci_dev_put(dev_priv->bridge_dev);
79e53945 1041free_priv:
efab6d8d
CW
1042 if (dev_priv->requests)
1043 kmem_cache_destroy(dev_priv->requests);
e20d2ab7
CW
1044 if (dev_priv->vmas)
1045 kmem_cache_destroy(dev_priv->vmas);
efab6d8d
CW
1046 if (dev_priv->objects)
1047 kmem_cache_destroy(dev_priv->objects);
9a298b2a 1048 kfree(dev_priv);
ba8bbcf6
JB
1049 return ret;
1050}
1051
1052int i915_driver_unload(struct drm_device *dev)
1053{
1054 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1055 int ret;
ba8bbcf6 1056
58fddc28
ID
1057 i915_audio_component_cleanup(dev_priv);
1058
ce58c32b
CW
1059 ret = i915_gem_suspend(dev);
1060 if (ret) {
1061 DRM_ERROR("failed to idle hardware: %d\n", ret);
1062 return ret;
1063 }
1064
41373cd5 1065 intel_power_domains_fini(dev_priv);
8a187455 1066
eb48eb00 1067 intel_gpu_ips_teardown();
7648fa99 1068
0136db58
BW
1069 i915_teardown_sysfs(dev);
1070
4bdc7293
ID
1071 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1072 unregister_shrinker(&dev_priv->mm.shrinker);
17250b71 1073
5d4545ae 1074 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 1075 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 1076
44834a67
CW
1077 acpi_video_unregister();
1078
17fa6463 1079 intel_fbdev_fini(dev);
2ebfaf5f
PZ
1080
1081 drm_vblank_cleanup(dev);
1082
17fa6463 1083 intel_modeset_cleanup(dev);
6c0d9350 1084
17fa6463
DV
1085 /*
1086 * free the memory space allocated for the child device
1087 * config parsed from VBT
1088 */
1089 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1090 kfree(dev_priv->vbt.child_dev);
1091 dev_priv->vbt.child_dev = NULL;
1092 dev_priv->vbt.child_dev_num = 0;
79e53945
JB
1093 }
1094
17fa6463
DV
1095 vga_switcheroo_unregister_client(dev->pdev);
1096 vga_client_register(dev->pdev, NULL, NULL, NULL);
1097
a8b4899e 1098 /* Free error state after interrupts are fully disabled. */
737b1506 1099 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
a8b4899e 1100 i915_destroy_error_state(dev);
bc0c7f14 1101
ed4cb414
EA
1102 if (dev->pdev->msi_enabled)
1103 pci_disable_msi(dev->pdev);
1104
44834a67 1105 intel_opregion_fini(dev);
8ee1c3db 1106
17fa6463
DV
1107 /* Flush any outstanding unpin_work. */
1108 flush_workqueue(dev_priv->wq);
67e77c5a 1109
17fa6463
DV
1110 mutex_lock(&dev->struct_mutex);
1111 i915_gem_cleanup_ringbuffer(dev);
17fa6463
DV
1112 i915_gem_context_fini(dev);
1113 mutex_unlock(&dev->struct_mutex);
1114 i915_gem_cleanup_stolen(dev);
79e53945 1115
f899fc64 1116 intel_teardown_gmbus(dev);
c4804411
ZW
1117 intel_teardown_mchbar(dev);
1118
0e32b39c 1119 destroy_workqueue(dev_priv->dp_wq);
bc0c7f14 1120 destroy_workqueue(dev_priv->wq);
737b1506 1121 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
9ee32fea 1122 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 1123
90d0a0e8 1124 i915_global_gtt_cleanup(dev);
6640aab6 1125
aec347ab
CW
1126 intel_uncore_fini(dev);
1127 if (dev_priv->regs != NULL)
1128 pci_iounmap(dev->pdev, dev_priv->regs);
1129
efab6d8d
CW
1130 if (dev_priv->requests)
1131 kmem_cache_destroy(dev_priv->requests);
e20d2ab7
CW
1132 if (dev_priv->vmas)
1133 kmem_cache_destroy(dev_priv->vmas);
efab6d8d
CW
1134 if (dev_priv->objects)
1135 kmem_cache_destroy(dev_priv->objects);
bc0c7f14 1136
ec2a4c3f 1137 pci_dev_put(dev_priv->bridge_dev);
2206e6a1 1138 kfree(dev_priv);
ba8bbcf6 1139
22eae947
DA
1140 return 0;
1141}
1142
f787a5f5 1143int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1144{
b29c19b6 1145 int ret;
673a394b 1146
b29c19b6
CW
1147 ret = i915_gem_open(dev, file);
1148 if (ret)
1149 return ret;
254f965c 1150
673a394b
EA
1151 return 0;
1152}
1153
79e53945
JB
1154/**
1155 * i915_driver_lastclose - clean up after all DRM clients have exited
1156 * @dev: DRM device
1157 *
1158 * Take care of cleaning up after all DRM clients have exited. In the
1159 * mode setting case, we want to restore the kernel's initial mode (just
1160 * in case the last client left us in a bad state).
1161 *
9021f284 1162 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1163 * and DMA structures, since the kernel won't be using them, and clea
1164 * up any GEM state.
1165 */
1a5036bf 1166void i915_driver_lastclose(struct drm_device *dev)
1da177e4 1167{
377e91b2
DV
1168 intel_fbdev_restore_mode(dev);
1169 vga_switcheroo_process_delayed_switch();
1da177e4
LT
1170}
1171
2885f6ac 1172void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 1173{
0d1430a3 1174 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
1175 i915_gem_context_close(dev, file);
1176 i915_gem_release(dev, file);
0d1430a3 1177 mutex_unlock(&dev->struct_mutex);
e2fcdaa9 1178
17fa6463 1179 intel_modeset_preclose(dev, file);
1da177e4
LT
1180}
1181
f787a5f5 1182void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1183{
f787a5f5 1184 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1185
a8ebba75
ZY
1186 if (file_priv && file_priv->bsd_ring)
1187 file_priv->bsd_ring = NULL;
f787a5f5 1188 kfree(file_priv);
673a394b
EA
1189}
1190
4feb7659
DV
1191static int
1192i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1193 struct drm_file *file)
1194{
1195 return -ENODEV;
1196}
1197
baa70943 1198const struct drm_ioctl_desc i915_ioctls[] = {
77f31815
DV
1199 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1200 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1201 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1202 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1203 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1204 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
10ba5012 1205 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1b2f1489 1206 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1207 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1208 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1209 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815 1210 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
b2c606fe 1211 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1212 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815
DV
1213 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1214 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1215 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
f548c0e9 1216 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1b2f1489 1217 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
10ba5012 1218 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
4feb7659
DV
1219 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1220 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1221 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1222 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1223 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1224 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
71b14ab6
DV
1225 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1226 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1227 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1228 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1229 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1230 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1231 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1232 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1233 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1234 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1235 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1236 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489 1237 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
10ba5012 1238 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1239 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1240 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864 1241 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
a8265c59 1242 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
10ba5012
KH
1243 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1244 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1245 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1246 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
b6359918 1247 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
5cc9ed4b 1248 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c9dc0f35
CW
1249 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1250 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c94f7029
DA
1251};
1252
f95aeb17 1253int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
cda17380 1254
9021f284
DV
1255/*
1256 * This is really ugly: Because old userspace abused the linux agp interface to
1257 * manage the gtt, we need to claim that all intel devices are agp. For
1258 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1259 */
1a5036bf 1260int i915_driver_device_is_agp(struct drm_device *dev)
cda17380
DA
1261{
1262 return 1;
1263}
This page took 0.859746 seconds and 5 git commands to generate.