Merge branch 'drm-next' of git://people.freedesktop.org/~robclark/linux into drm...
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
79e53945 34#include "intel_drv.h"
760285e7 35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
dcdb1674 38#include <linux/pci.h>
28d52043 39#include <linux/vgaarb.h>
c4804411
ZW
40#include <linux/acpi.h>
41#include <linux/pnp.h>
6a9ee8af 42#include <linux/vga_switcheroo.h>
5a0e3ad6 43#include <linux/slab.h>
44834a67 44#include <acpi/video.h>
1da177e4 45
09422b2e
DV
46#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
47
48#define BEGIN_LP_RING(n) \
49 intel_ring_begin(LP_RING(dev_priv), (n))
50
51#define OUT_RING(x) \
52 intel_ring_emit(LP_RING(dev_priv), x)
53
54#define ADVANCE_LP_RING() \
55 intel_ring_advance(LP_RING(dev_priv))
56
57/**
58 * Lock test for when it's just for synchronization of ring access.
59 *
60 * In that case, we don't need to do it when GEM is initialized as nobody else
61 * has access to the ring.
62 */
63#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
64 if (LP_RING(dev->dev_private)->obj == NULL) \
65 LOCK_TEST_WITH_RETURN(dev, file); \
66} while (0)
67
316d3884
DV
68static inline u32
69intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
70{
71 if (I915_NEED_GFX_HWS(dev_priv->dev))
72 return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
73 else
74 return intel_read_status_page(LP_RING(dev_priv), reg);
75}
76
77#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
09422b2e
DV
78#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
79#define I915_BREADCRUMB_INDEX 0x21
80
d05c617e
DV
81void i915_update_dri1_breadcrumb(struct drm_device *dev)
82{
83 drm_i915_private_t *dev_priv = dev->dev_private;
84 struct drm_i915_master_private *master_priv;
85
86 if (dev->primary->master) {
87 master_priv = dev->primary->master->driver_priv;
88 if (master_priv->sarea_priv)
89 master_priv->sarea_priv->last_dispatch =
90 READ_BREADCRUMB(dev_priv);
91 }
92}
93
4cbf74cc
CW
94static void i915_write_hws_pga(struct drm_device *dev)
95{
96 drm_i915_private_t *dev_priv = dev->dev_private;
97 u32 addr;
98
99 addr = dev_priv->status_page_dmah->busaddr;
100 if (INTEL_INFO(dev)->gen >= 4)
101 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
102 I915_WRITE(HWS_PGA, addr);
103}
104
398c9cb2
KP
105/**
106 * Frees the hardware status page, whether it's a physical address or a virtual
107 * address set up by the X Server.
108 */
3043c60c 109static void i915_free_hws(struct drm_device *dev)
398c9cb2
KP
110{
111 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
112 struct intel_ring_buffer *ring = LP_RING(dev_priv);
113
398c9cb2
KP
114 if (dev_priv->status_page_dmah) {
115 drm_pci_free(dev, dev_priv->status_page_dmah);
116 dev_priv->status_page_dmah = NULL;
117 }
118
1ec14ad3
CW
119 if (ring->status_page.gfx_addr) {
120 ring->status_page.gfx_addr = 0;
316d3884 121 iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
398c9cb2
KP
122 }
123
124 /* Need to rewrite hardware status page */
125 I915_WRITE(HWS_PGA, 0x1ffff000);
126}
127
84b1fd10 128void i915_kernel_lost_context(struct drm_device * dev)
1da177e4
LT
129{
130 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 131 struct drm_i915_master_private *master_priv;
1ec14ad3 132 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 133
79e53945
JB
134 /*
135 * We should never lose context on the ring with modesetting
136 * as we don't expose it to userspace
137 */
138 if (drm_core_check_feature(dev, DRIVER_MODESET))
139 return;
140
8168bd48
CW
141 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
142 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
633cf8f5 143 ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
1da177e4 144 if (ring->space < 0)
8187a2b7 145 ring->space += ring->size;
1da177e4 146
7c1c2871
DA
147 if (!dev->primary->master)
148 return;
149
150 master_priv = dev->primary->master->driver_priv;
151 if (ring->head == ring->tail && master_priv->sarea_priv)
152 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
1da177e4
LT
153}
154
84b1fd10 155static int i915_dma_cleanup(struct drm_device * dev)
1da177e4 156{
ba8bbcf6 157 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
158 int i;
159
1da177e4
LT
160 /* Make sure interrupts are disabled here because the uninstall ioctl
161 * may not have been called from userspace and after dev_private
162 * is freed, it's too late.
163 */
ed4cb414 164 if (dev->irq_enabled)
b5e89ed5 165 drm_irq_uninstall(dev);
1da177e4 166
ee0c6bfb 167 mutex_lock(&dev->struct_mutex);
1ec14ad3
CW
168 for (i = 0; i < I915_NUM_RINGS; i++)
169 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
ee0c6bfb 170 mutex_unlock(&dev->struct_mutex);
dc7a9319 171
398c9cb2
KP
172 /* Clear the HWS virtual address at teardown */
173 if (I915_NEED_GFX_HWS(dev))
174 i915_free_hws(dev);
1da177e4
LT
175
176 return 0;
177}
178
ba8bbcf6 179static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
1da177e4 180{
ba8bbcf6 181 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 182 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
e8616b6c 183 int ret;
1da177e4 184
3a03ac1a
DA
185 master_priv->sarea = drm_getsarea(dev);
186 if (master_priv->sarea) {
187 master_priv->sarea_priv = (drm_i915_sarea_t *)
188 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
189 } else {
8a4c47f3 190 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
3a03ac1a
DA
191 }
192
673a394b 193 if (init->ring_size != 0) {
e8616b6c 194 if (LP_RING(dev_priv)->obj != NULL) {
673a394b
EA
195 i915_dma_cleanup(dev);
196 DRM_ERROR("Client tried to initialize ringbuffer in "
197 "GEM mode\n");
198 return -EINVAL;
199 }
1da177e4 200
e8616b6c
CW
201 ret = intel_render_ring_init_dri(dev,
202 init->ring_start,
203 init->ring_size);
204 if (ret) {
673a394b 205 i915_dma_cleanup(dev);
e8616b6c 206 return ret;
673a394b 207 }
1da177e4
LT
208 }
209
5d985ac8
DV
210 dev_priv->dri1.cpp = init->cpp;
211 dev_priv->dri1.back_offset = init->back_offset;
212 dev_priv->dri1.front_offset = init->front_offset;
213 dev_priv->dri1.current_page = 0;
7c1c2871
DA
214 if (master_priv->sarea_priv)
215 master_priv->sarea_priv->pf_current_page = 0;
1da177e4 216
1da177e4
LT
217 /* Allow hardware batchbuffers unless told otherwise.
218 */
8781342d 219 dev_priv->dri1.allow_batchbuffer = 1;
1da177e4 220
1da177e4
LT
221 return 0;
222}
223
84b1fd10 224static int i915_dma_resume(struct drm_device * dev)
1da177e4
LT
225{
226 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1ec14ad3 227 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 228
8a4c47f3 229 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 230
4225d0f2 231 if (ring->virtual_start == NULL) {
1da177e4
LT
232 DRM_ERROR("can not ioremap virtual address for"
233 " ring buffer\n");
20caafa6 234 return -ENOMEM;
1da177e4
LT
235 }
236
237 /* Program Hardware Status Page */
8187a2b7 238 if (!ring->status_page.page_addr) {
1da177e4 239 DRM_ERROR("Can not find hardware status page\n");
20caafa6 240 return -EINVAL;
1da177e4 241 }
8a4c47f3 242 DRM_DEBUG_DRIVER("hw status page @ %p\n",
8187a2b7
ZN
243 ring->status_page.page_addr);
244 if (ring->status_page.gfx_addr != 0)
78501eac 245 intel_ring_setup_status_page(ring);
dc7a9319 246 else
4cbf74cc 247 i915_write_hws_pga(dev);
8187a2b7 248
8a4c47f3 249 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
1da177e4
LT
250
251 return 0;
252}
253
c153f45f
EA
254static int i915_dma_init(struct drm_device *dev, void *data,
255 struct drm_file *file_priv)
1da177e4 256{
c153f45f 257 drm_i915_init_t *init = data;
1da177e4
LT
258 int retcode = 0;
259
cd9d4e9f
DV
260 if (drm_core_check_feature(dev, DRIVER_MODESET))
261 return -ENODEV;
262
c153f45f 263 switch (init->func) {
1da177e4 264 case I915_INIT_DMA:
ba8bbcf6 265 retcode = i915_initialize(dev, init);
1da177e4
LT
266 break;
267 case I915_CLEANUP_DMA:
268 retcode = i915_dma_cleanup(dev);
269 break;
270 case I915_RESUME_DMA:
0d6aa60b 271 retcode = i915_dma_resume(dev);
1da177e4
LT
272 break;
273 default:
20caafa6 274 retcode = -EINVAL;
1da177e4
LT
275 break;
276 }
277
278 return retcode;
279}
280
281/* Implement basically the same security restrictions as hardware does
282 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
283 *
284 * Most of the calculations below involve calculating the size of a
285 * particular instruction. It's important to get the size right as
286 * that tells us where the next instruction to check is. Any illegal
287 * instruction detected will be given a size of zero, which is a
288 * signal to abort the rest of the buffer.
289 */
e1f99ce6 290static int validate_cmd(int cmd)
1da177e4
LT
291{
292 switch (((cmd >> 29) & 0x7)) {
293 case 0x0:
294 switch ((cmd >> 23) & 0x3f) {
295 case 0x0:
296 return 1; /* MI_NOOP */
297 case 0x4:
298 return 1; /* MI_FLUSH */
299 default:
300 return 0; /* disallow everything else */
301 }
302 break;
303 case 0x1:
304 return 0; /* reserved */
305 case 0x2:
306 return (cmd & 0xff) + 2; /* 2d commands */
307 case 0x3:
308 if (((cmd >> 24) & 0x1f) <= 0x18)
309 return 1;
310
311 switch ((cmd >> 24) & 0x1f) {
312 case 0x1c:
313 return 1;
314 case 0x1d:
b5e89ed5 315 switch ((cmd >> 16) & 0xff) {
1da177e4
LT
316 case 0x3:
317 return (cmd & 0x1f) + 2;
318 case 0x4:
319 return (cmd & 0xf) + 2;
320 default:
321 return (cmd & 0xffff) + 2;
322 }
323 case 0x1e:
324 if (cmd & (1 << 23))
325 return (cmd & 0xffff) + 1;
326 else
327 return 1;
328 case 0x1f:
329 if ((cmd & (1 << 23)) == 0) /* inline vertices */
330 return (cmd & 0x1ffff) + 2;
331 else if (cmd & (1 << 17)) /* indirect random */
332 if ((cmd & 0xffff) == 0)
333 return 0; /* unknown length, too hard */
334 else
335 return (((cmd & 0xffff) + 1) / 2) + 1;
336 else
337 return 2; /* indirect sequential */
338 default:
339 return 0;
340 }
341 default:
342 return 0;
343 }
344
345 return 0;
346}
347
201361a5 348static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
1da177e4
LT
349{
350 drm_i915_private_t *dev_priv = dev->dev_private;
e1f99ce6 351 int i, ret;
1da177e4 352
1ec14ad3 353 if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
20caafa6 354 return -EINVAL;
de227f5f 355
1da177e4 356 for (i = 0; i < dwords;) {
e1f99ce6
CW
357 int sz = validate_cmd(buffer[i]);
358 if (sz == 0 || i + sz > dwords)
20caafa6 359 return -EINVAL;
e1f99ce6 360 i += sz;
1da177e4
LT
361 }
362
e1f99ce6
CW
363 ret = BEGIN_LP_RING((dwords+1)&~1);
364 if (ret)
365 return ret;
366
367 for (i = 0; i < dwords; i++)
368 OUT_RING(buffer[i]);
de227f5f
DA
369 if (dwords & 1)
370 OUT_RING(0);
371
372 ADVANCE_LP_RING();
373
1da177e4
LT
374 return 0;
375}
376
673a394b
EA
377int
378i915_emit_box(struct drm_device *dev,
c4e7a414
CW
379 struct drm_clip_rect *box,
380 int DR1, int DR4)
1da177e4 381{
e1f99ce6 382 struct drm_i915_private *dev_priv = dev->dev_private;
e1f99ce6 383 int ret;
1da177e4 384
c4e7a414
CW
385 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
386 box->y2 <= 0 || box->x2 <= 0) {
1da177e4 387 DRM_ERROR("Bad box %d,%d..%d,%d\n",
c4e7a414 388 box->x1, box->y1, box->x2, box->y2);
20caafa6 389 return -EINVAL;
1da177e4
LT
390 }
391
a6c45cf0 392 if (INTEL_INFO(dev)->gen >= 4) {
e1f99ce6
CW
393 ret = BEGIN_LP_RING(4);
394 if (ret)
395 return ret;
396
c29b669c 397 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
c4e7a414
CW
398 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
399 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c 400 OUT_RING(DR4);
c29b669c 401 } else {
e1f99ce6
CW
402 ret = BEGIN_LP_RING(6);
403 if (ret)
404 return ret;
405
c29b669c
AH
406 OUT_RING(GFX_OP_DRAWRECT_INFO);
407 OUT_RING(DR1);
c4e7a414
CW
408 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
409 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c
AH
410 OUT_RING(DR4);
411 OUT_RING(0);
c29b669c 412 }
e1f99ce6 413 ADVANCE_LP_RING();
1da177e4
LT
414
415 return 0;
416}
417
c29b669c
AH
418/* XXX: Emitting the counter should really be moved to part of the IRQ
419 * emit. For now, do it in both places:
420 */
421
84b1fd10 422static void i915_emit_breadcrumb(struct drm_device *dev)
de227f5f
DA
423{
424 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 425 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
de227f5f 426
231f42a4
DV
427 dev_priv->dri1.counter++;
428 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
429 dev_priv->dri1.counter = 0;
7c1c2871 430 if (master_priv->sarea_priv)
231f42a4 431 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
de227f5f 432
e1f99ce6
CW
433 if (BEGIN_LP_RING(4) == 0) {
434 OUT_RING(MI_STORE_DWORD_INDEX);
435 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 436 OUT_RING(dev_priv->dri1.counter);
e1f99ce6
CW
437 OUT_RING(0);
438 ADVANCE_LP_RING();
439 }
de227f5f
DA
440}
441
84b1fd10 442static int i915_dispatch_cmdbuffer(struct drm_device * dev,
201361a5
EA
443 drm_i915_cmdbuffer_t *cmd,
444 struct drm_clip_rect *cliprects,
445 void *cmdbuf)
1da177e4
LT
446{
447 int nbox = cmd->num_cliprects;
448 int i = 0, count, ret;
449
450 if (cmd->sz & 0x3) {
451 DRM_ERROR("alignment");
20caafa6 452 return -EINVAL;
1da177e4
LT
453 }
454
455 i915_kernel_lost_context(dev);
456
457 count = nbox ? nbox : 1;
458
459 for (i = 0; i < count; i++) {
460 if (i < nbox) {
c4e7a414 461 ret = i915_emit_box(dev, &cliprects[i],
1da177e4
LT
462 cmd->DR1, cmd->DR4);
463 if (ret)
464 return ret;
465 }
466
201361a5 467 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
1da177e4
LT
468 if (ret)
469 return ret;
470 }
471
de227f5f 472 i915_emit_breadcrumb(dev);
1da177e4
LT
473 return 0;
474}
475
84b1fd10 476static int i915_dispatch_batchbuffer(struct drm_device * dev,
201361a5
EA
477 drm_i915_batchbuffer_t * batch,
478 struct drm_clip_rect *cliprects)
1da177e4 479{
e1f99ce6 480 struct drm_i915_private *dev_priv = dev->dev_private;
1da177e4 481 int nbox = batch->num_cliprects;
e1f99ce6 482 int i, count, ret;
1da177e4
LT
483
484 if ((batch->start | batch->used) & 0x7) {
485 DRM_ERROR("alignment");
20caafa6 486 return -EINVAL;
1da177e4
LT
487 }
488
489 i915_kernel_lost_context(dev);
490
491 count = nbox ? nbox : 1;
1da177e4
LT
492 for (i = 0; i < count; i++) {
493 if (i < nbox) {
c4e7a414 494 ret = i915_emit_box(dev, &cliprects[i],
e1f99ce6 495 batch->DR1, batch->DR4);
1da177e4
LT
496 if (ret)
497 return ret;
498 }
499
0790d5e1 500 if (!IS_I830(dev) && !IS_845G(dev)) {
e1f99ce6
CW
501 ret = BEGIN_LP_RING(2);
502 if (ret)
503 return ret;
504
a6c45cf0 505 if (INTEL_INFO(dev)->gen >= 4) {
21f16289
DA
506 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
507 OUT_RING(batch->start);
508 } else {
509 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
510 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
511 }
1da177e4 512 } else {
e1f99ce6
CW
513 ret = BEGIN_LP_RING(4);
514 if (ret)
515 return ret;
516
1da177e4
LT
517 OUT_RING(MI_BATCH_BUFFER);
518 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
519 OUT_RING(batch->start + batch->used - 4);
520 OUT_RING(0);
1da177e4 521 }
e1f99ce6 522 ADVANCE_LP_RING();
1da177e4
LT
523 }
524
1cafd347 525
f00a3ddf 526 if (IS_G4X(dev) || IS_GEN5(dev)) {
e1f99ce6
CW
527 if (BEGIN_LP_RING(2) == 0) {
528 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
529 OUT_RING(MI_NOOP);
530 ADVANCE_LP_RING();
531 }
1cafd347 532 }
1da177e4 533
e1f99ce6 534 i915_emit_breadcrumb(dev);
1da177e4
LT
535 return 0;
536}
537
af6061af 538static int i915_dispatch_flip(struct drm_device * dev)
1da177e4
LT
539{
540 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871
DA
541 struct drm_i915_master_private *master_priv =
542 dev->primary->master->driver_priv;
e1f99ce6 543 int ret;
1da177e4 544
7c1c2871 545 if (!master_priv->sarea_priv)
c99b058f
KH
546 return -EINVAL;
547
8a4c47f3 548 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
be25ed9c 549 __func__,
5d985ac8 550 dev_priv->dri1.current_page,
be25ed9c 551 master_priv->sarea_priv->pf_current_page);
1da177e4 552
af6061af
DA
553 i915_kernel_lost_context(dev);
554
e1f99ce6
CW
555 ret = BEGIN_LP_RING(10);
556 if (ret)
557 return ret;
558
585fb111 559 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
af6061af 560 OUT_RING(0);
1da177e4 561
af6061af
DA
562 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
563 OUT_RING(0);
5d985ac8
DV
564 if (dev_priv->dri1.current_page == 0) {
565 OUT_RING(dev_priv->dri1.back_offset);
566 dev_priv->dri1.current_page = 1;
1da177e4 567 } else {
5d985ac8
DV
568 OUT_RING(dev_priv->dri1.front_offset);
569 dev_priv->dri1.current_page = 0;
1da177e4 570 }
af6061af 571 OUT_RING(0);
1da177e4 572
af6061af
DA
573 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
574 OUT_RING(0);
e1f99ce6 575
af6061af 576 ADVANCE_LP_RING();
1da177e4 577
231f42a4 578 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
1da177e4 579
e1f99ce6
CW
580 if (BEGIN_LP_RING(4) == 0) {
581 OUT_RING(MI_STORE_DWORD_INDEX);
582 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 583 OUT_RING(dev_priv->dri1.counter);
e1f99ce6
CW
584 OUT_RING(0);
585 ADVANCE_LP_RING();
586 }
1da177e4 587
5d985ac8 588 master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
af6061af 589 return 0;
1da177e4
LT
590}
591
1ec14ad3 592static int i915_quiescent(struct drm_device *dev)
1da177e4 593{
1da177e4 594 i915_kernel_lost_context(dev);
3e960501 595 return intel_ring_idle(LP_RING(dev->dev_private));
1da177e4
LT
596}
597
c153f45f
EA
598static int i915_flush_ioctl(struct drm_device *dev, void *data,
599 struct drm_file *file_priv)
1da177e4 600{
546b0974
EA
601 int ret;
602
cd9d4e9f
DV
603 if (drm_core_check_feature(dev, DRIVER_MODESET))
604 return -ENODEV;
605
546b0974 606 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 607
546b0974
EA
608 mutex_lock(&dev->struct_mutex);
609 ret = i915_quiescent(dev);
610 mutex_unlock(&dev->struct_mutex);
611
612 return ret;
1da177e4
LT
613}
614
c153f45f
EA
615static int i915_batchbuffer(struct drm_device *dev, void *data,
616 struct drm_file *file_priv)
1da177e4 617{
1da177e4 618 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 619 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 620 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 621 master_priv->sarea_priv;
c153f45f 622 drm_i915_batchbuffer_t *batch = data;
1da177e4 623 int ret;
201361a5 624 struct drm_clip_rect *cliprects = NULL;
1da177e4 625
cd9d4e9f
DV
626 if (drm_core_check_feature(dev, DRIVER_MODESET))
627 return -ENODEV;
628
8781342d 629 if (!dev_priv->dri1.allow_batchbuffer) {
1da177e4 630 DRM_ERROR("Batchbuffer ioctl disabled\n");
20caafa6 631 return -EINVAL;
1da177e4
LT
632 }
633
8a4c47f3 634 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
be25ed9c 635 batch->start, batch->used, batch->num_cliprects);
1da177e4 636
546b0974 637 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 638
201361a5
EA
639 if (batch->num_cliprects < 0)
640 return -EINVAL;
641
642 if (batch->num_cliprects) {
9a298b2a
EA
643 cliprects = kcalloc(batch->num_cliprects,
644 sizeof(struct drm_clip_rect),
645 GFP_KERNEL);
201361a5
EA
646 if (cliprects == NULL)
647 return -ENOMEM;
648
649 ret = copy_from_user(cliprects, batch->cliprects,
650 batch->num_cliprects *
651 sizeof(struct drm_clip_rect));
9927a403
DC
652 if (ret != 0) {
653 ret = -EFAULT;
201361a5 654 goto fail_free;
9927a403 655 }
201361a5 656 }
1da177e4 657
546b0974 658 mutex_lock(&dev->struct_mutex);
201361a5 659 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
546b0974 660 mutex_unlock(&dev->struct_mutex);
1da177e4 661
c99b058f 662 if (sarea_priv)
0baf823a 663 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5
EA
664
665fail_free:
9a298b2a 666 kfree(cliprects);
201361a5 667
1da177e4
LT
668 return ret;
669}
670
c153f45f
EA
671static int i915_cmdbuffer(struct drm_device *dev, void *data,
672 struct drm_file *file_priv)
1da177e4 673{
1da177e4 674 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 675 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 676 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 677 master_priv->sarea_priv;
c153f45f 678 drm_i915_cmdbuffer_t *cmdbuf = data;
201361a5
EA
679 struct drm_clip_rect *cliprects = NULL;
680 void *batch_data;
1da177e4
LT
681 int ret;
682
8a4c47f3 683 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
be25ed9c 684 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
1da177e4 685
cd9d4e9f
DV
686 if (drm_core_check_feature(dev, DRIVER_MODESET))
687 return -ENODEV;
688
546b0974 689 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 690
201361a5
EA
691 if (cmdbuf->num_cliprects < 0)
692 return -EINVAL;
693
9a298b2a 694 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
201361a5
EA
695 if (batch_data == NULL)
696 return -ENOMEM;
697
698 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
9927a403
DC
699 if (ret != 0) {
700 ret = -EFAULT;
201361a5 701 goto fail_batch_free;
9927a403 702 }
201361a5
EA
703
704 if (cmdbuf->num_cliprects) {
9a298b2a
EA
705 cliprects = kcalloc(cmdbuf->num_cliprects,
706 sizeof(struct drm_clip_rect), GFP_KERNEL);
a40e8d31
OA
707 if (cliprects == NULL) {
708 ret = -ENOMEM;
201361a5 709 goto fail_batch_free;
a40e8d31 710 }
201361a5
EA
711
712 ret = copy_from_user(cliprects, cmdbuf->cliprects,
713 cmdbuf->num_cliprects *
714 sizeof(struct drm_clip_rect));
9927a403
DC
715 if (ret != 0) {
716 ret = -EFAULT;
201361a5 717 goto fail_clip_free;
9927a403 718 }
1da177e4
LT
719 }
720
546b0974 721 mutex_lock(&dev->struct_mutex);
201361a5 722 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
546b0974 723 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
724 if (ret) {
725 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
355d7f37 726 goto fail_clip_free;
1da177e4
LT
727 }
728
c99b058f 729 if (sarea_priv)
0baf823a 730 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5 731
201361a5 732fail_clip_free:
9a298b2a 733 kfree(cliprects);
355d7f37 734fail_batch_free:
9a298b2a 735 kfree(batch_data);
201361a5
EA
736
737 return ret;
1da177e4
LT
738}
739
9488867a
DV
740static int i915_emit_irq(struct drm_device * dev)
741{
742 drm_i915_private_t *dev_priv = dev->dev_private;
743 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
744
745 i915_kernel_lost_context(dev);
746
747 DRM_DEBUG_DRIVER("\n");
748
231f42a4
DV
749 dev_priv->dri1.counter++;
750 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
751 dev_priv->dri1.counter = 1;
9488867a 752 if (master_priv->sarea_priv)
231f42a4 753 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
9488867a
DV
754
755 if (BEGIN_LP_RING(4) == 0) {
756 OUT_RING(MI_STORE_DWORD_INDEX);
757 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
231f42a4 758 OUT_RING(dev_priv->dri1.counter);
9488867a
DV
759 OUT_RING(MI_USER_INTERRUPT);
760 ADVANCE_LP_RING();
761 }
762
231f42a4 763 return dev_priv->dri1.counter;
9488867a
DV
764}
765
766static int i915_wait_irq(struct drm_device * dev, int irq_nr)
767{
768 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
769 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
770 int ret = 0;
771 struct intel_ring_buffer *ring = LP_RING(dev_priv);
772
773 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
774 READ_BREADCRUMB(dev_priv));
775
776 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
777 if (master_priv->sarea_priv)
778 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
779 return 0;
780 }
781
782 if (master_priv->sarea_priv)
783 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
784
785 if (ring->irq_get(ring)) {
786 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
787 READ_BREADCRUMB(dev_priv) >= irq_nr);
788 ring->irq_put(ring);
789 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
790 ret = -EBUSY;
791
792 if (ret == -EBUSY) {
793 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
231f42a4 794 READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
9488867a
DV
795 }
796
797 return ret;
798}
799
800/* Needs the lock as it touches the ring.
801 */
802static int i915_irq_emit(struct drm_device *dev, void *data,
803 struct drm_file *file_priv)
804{
805 drm_i915_private_t *dev_priv = dev->dev_private;
806 drm_i915_irq_emit_t *emit = data;
807 int result;
808
809 if (drm_core_check_feature(dev, DRIVER_MODESET))
810 return -ENODEV;
811
812 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
813 DRM_ERROR("called with no initialization\n");
814 return -EINVAL;
815 }
816
817 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
818
819 mutex_lock(&dev->struct_mutex);
820 result = i915_emit_irq(dev);
821 mutex_unlock(&dev->struct_mutex);
822
823 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
824 DRM_ERROR("copy_to_user\n");
825 return -EFAULT;
826 }
827
828 return 0;
829}
830
831/* Doesn't need the hardware lock.
832 */
833static int i915_irq_wait(struct drm_device *dev, void *data,
834 struct drm_file *file_priv)
835{
836 drm_i915_private_t *dev_priv = dev->dev_private;
837 drm_i915_irq_wait_t *irqwait = data;
838
839 if (drm_core_check_feature(dev, DRIVER_MODESET))
840 return -ENODEV;
841
842 if (!dev_priv) {
843 DRM_ERROR("called with no initialization\n");
844 return -EINVAL;
845 }
846
847 return i915_wait_irq(dev, irqwait->irq_seq);
848}
849
d1c1edbc
DV
850static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
851 struct drm_file *file_priv)
852{
853 drm_i915_private_t *dev_priv = dev->dev_private;
854 drm_i915_vblank_pipe_t *pipe = data;
855
856 if (drm_core_check_feature(dev, DRIVER_MODESET))
857 return -ENODEV;
858
859 if (!dev_priv) {
860 DRM_ERROR("called with no initialization\n");
861 return -EINVAL;
862 }
863
864 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
865
866 return 0;
867}
868
869/**
870 * Schedule buffer swap at given vertical blank.
871 */
872static int i915_vblank_swap(struct drm_device *dev, void *data,
873 struct drm_file *file_priv)
874{
875 /* The delayed swap mechanism was fundamentally racy, and has been
876 * removed. The model was that the client requested a delayed flip/swap
877 * from the kernel, then waited for vblank before continuing to perform
878 * rendering. The problem was that the kernel might wake the client
879 * up before it dispatched the vblank swap (since the lock has to be
880 * held while touching the ringbuffer), in which case the client would
881 * clear and start the next frame before the swap occurred, and
882 * flicker would occur in addition to likely missing the vblank.
883 *
884 * In the absence of this ioctl, userland falls back to a correct path
885 * of waiting for a vblank, then dispatching the swap on its own.
886 * Context switching to userland and back is plenty fast enough for
887 * meeting the requirements of vblank swapping.
888 */
889 return -EINVAL;
890}
891
c153f45f
EA
892static int i915_flip_bufs(struct drm_device *dev, void *data,
893 struct drm_file *file_priv)
1da177e4 894{
546b0974
EA
895 int ret;
896
cd9d4e9f
DV
897 if (drm_core_check_feature(dev, DRIVER_MODESET))
898 return -ENODEV;
899
8a4c47f3 900 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 901
546b0974 902 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 903
546b0974
EA
904 mutex_lock(&dev->struct_mutex);
905 ret = i915_dispatch_flip(dev);
906 mutex_unlock(&dev->struct_mutex);
907
908 return ret;
1da177e4
LT
909}
910
c153f45f
EA
911static int i915_getparam(struct drm_device *dev, void *data,
912 struct drm_file *file_priv)
1da177e4 913{
1da177e4 914 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 915 drm_i915_getparam_t *param = data;
1da177e4
LT
916 int value;
917
918 if (!dev_priv) {
3e684eae 919 DRM_ERROR("called with no initialization\n");
20caafa6 920 return -EINVAL;
1da177e4
LT
921 }
922
c153f45f 923 switch (param->param) {
1da177e4 924 case I915_PARAM_IRQ_ACTIVE:
0a3e67a4 925 value = dev->pdev->irq ? 1 : 0;
1da177e4
LT
926 break;
927 case I915_PARAM_ALLOW_BATCHBUFFER:
8781342d 928 value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
1da177e4 929 break;
0d6aa60b
DA
930 case I915_PARAM_LAST_DISPATCH:
931 value = READ_BREADCRUMB(dev_priv);
932 break;
ed4c9c4a
KH
933 case I915_PARAM_CHIPSET_ID:
934 value = dev->pci_device;
935 break;
673a394b 936 case I915_PARAM_HAS_GEM:
2e895b17 937 value = 1;
673a394b 938 break;
0f973f27
JB
939 case I915_PARAM_NUM_FENCES_AVAIL:
940 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
941 break;
02e792fb
DV
942 case I915_PARAM_HAS_OVERLAY:
943 value = dev_priv->overlay ? 1 : 0;
944 break;
e9560f7c
JB
945 case I915_PARAM_HAS_PAGEFLIPPING:
946 value = 1;
947 break;
76446cac
JB
948 case I915_PARAM_HAS_EXECBUF2:
949 /* depends on GEM */
2e895b17 950 value = 1;
76446cac 951 break;
e3a815fc 952 case I915_PARAM_HAS_BSD:
edc912f5 953 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 954 break;
549f7365 955 case I915_PARAM_HAS_BLT:
edc912f5 956 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 957 break;
a1f2cc73
XH
958 case I915_PARAM_HAS_VEBOX:
959 value = intel_ring_initialized(&dev_priv->ring[VECS]);
960 break;
a00b10c3
CW
961 case I915_PARAM_HAS_RELAXED_FENCING:
962 value = 1;
963 break;
bbf0c6b3
DV
964 case I915_PARAM_HAS_COHERENT_RINGS:
965 value = 1;
966 break;
72bfa19c
CW
967 case I915_PARAM_HAS_EXEC_CONSTANTS:
968 value = INTEL_INFO(dev)->gen >= 4;
969 break;
271d81b8
CW
970 case I915_PARAM_HAS_RELAXED_DELTA:
971 value = 1;
972 break;
ae662d31
EA
973 case I915_PARAM_HAS_GEN7_SOL_RESET:
974 value = 1;
975 break;
3d29b842
ED
976 case I915_PARAM_HAS_LLC:
977 value = HAS_LLC(dev);
978 break;
777ee96f
DV
979 case I915_PARAM_HAS_ALIASING_PPGTT:
980 value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
981 break;
172cf15d
BW
982 case I915_PARAM_HAS_WAIT_TIMEOUT:
983 value = 1;
984 break;
2fedbff9
CW
985 case I915_PARAM_HAS_SEMAPHORES:
986 value = i915_semaphore_is_enabled(dev);
987 break;
ec6f1bb9
DA
988 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
989 value = 1;
990 break;
d7d4eedd
CW
991 case I915_PARAM_HAS_SECURE_BATCHES:
992 value = capable(CAP_SYS_ADMIN);
993 break;
b45305fc
DV
994 case I915_PARAM_HAS_PINNED_BATCHES:
995 value = 1;
996 break;
ed5982e6
DV
997 case I915_PARAM_HAS_EXEC_NO_RELOC:
998 value = 1;
999 break;
eef90ccb
CW
1000 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
1001 value = 1;
1002 break;
1da177e4 1003 default:
e29c32da 1004 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 1005 return -EINVAL;
1da177e4
LT
1006 }
1007
c153f45f 1008 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
1da177e4 1009 DRM_ERROR("DRM_COPY_TO_USER failed\n");
20caafa6 1010 return -EFAULT;
1da177e4
LT
1011 }
1012
1013 return 0;
1014}
1015
c153f45f
EA
1016static int i915_setparam(struct drm_device *dev, void *data,
1017 struct drm_file *file_priv)
1da177e4 1018{
1da177e4 1019 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1020 drm_i915_setparam_t *param = data;
1da177e4
LT
1021
1022 if (!dev_priv) {
3e684eae 1023 DRM_ERROR("called with no initialization\n");
20caafa6 1024 return -EINVAL;
1da177e4
LT
1025 }
1026
c153f45f 1027 switch (param->param) {
1da177e4 1028 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4
LT
1029 break;
1030 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4
LT
1031 break;
1032 case I915_SETPARAM_ALLOW_BATCHBUFFER:
8781342d 1033 dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
1da177e4 1034 break;
0f973f27
JB
1035 case I915_SETPARAM_NUM_USED_FENCES:
1036 if (param->value > dev_priv->num_fence_regs ||
1037 param->value < 0)
1038 return -EINVAL;
1039 /* Userspace can use first N regs */
1040 dev_priv->fence_reg_start = param->value;
1041 break;
1da177e4 1042 default:
8a4c47f3 1043 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 1044 param->param);
20caafa6 1045 return -EINVAL;
1da177e4
LT
1046 }
1047
1048 return 0;
1049}
1050
c153f45f
EA
1051static int i915_set_status_page(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv)
dc7a9319 1053{
dc7a9319 1054 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1055 drm_i915_hws_addr_t *hws = data;
4f1ba0f8 1056 struct intel_ring_buffer *ring;
b39d50e5 1057
cd9d4e9f
DV
1058 if (drm_core_check_feature(dev, DRIVER_MODESET))
1059 return -ENODEV;
1060
b39d50e5
ZW
1061 if (!I915_NEED_GFX_HWS(dev))
1062 return -EINVAL;
dc7a9319
WZ
1063
1064 if (!dev_priv) {
3e684eae 1065 DRM_ERROR("called with no initialization\n");
20caafa6 1066 return -EINVAL;
dc7a9319 1067 }
dc7a9319 1068
79e53945
JB
1069 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1070 WARN(1, "tried to set status page when mode setting active\n");
1071 return 0;
1072 }
1073
8a4c47f3 1074 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
c153f45f 1075
4f1ba0f8 1076 ring = LP_RING(dev_priv);
8187a2b7 1077 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
dc7a9319 1078
dd2757f8 1079 dev_priv->dri1.gfx_hws_cpu_addr =
5d4545ae 1080 ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
316d3884 1081 if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
dc7a9319 1082 i915_dma_cleanup(dev);
e20f9c64 1083 ring->status_page.gfx_addr = 0;
dc7a9319
WZ
1084 DRM_ERROR("can not ioremap virtual address for"
1085 " G33 hw status page\n");
20caafa6 1086 return -ENOMEM;
dc7a9319 1087 }
316d3884
DV
1088
1089 memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
8187a2b7 1090 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
dc7a9319 1091
8a4c47f3 1092 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
e20f9c64 1093 ring->status_page.gfx_addr);
8a4c47f3 1094 DRM_DEBUG_DRIVER("load hws at %p\n",
e20f9c64 1095 ring->status_page.page_addr);
dc7a9319
WZ
1096 return 0;
1097}
1098
ec2a4c3f
DA
1099static int i915_get_bridge_dev(struct drm_device *dev)
1100{
1101 struct drm_i915_private *dev_priv = dev->dev_private;
1102
0206e353 1103 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
1104 if (!dev_priv->bridge_dev) {
1105 DRM_ERROR("bridge device not found\n");
1106 return -1;
1107 }
1108 return 0;
1109}
1110
c4804411
ZW
1111#define MCHBAR_I915 0x44
1112#define MCHBAR_I965 0x48
1113#define MCHBAR_SIZE (4*4096)
1114
1115#define DEVEN_REG 0x54
1116#define DEVEN_MCHBAR_EN (1 << 28)
1117
1118/* Allocate space for the MCH regs if needed, return nonzero on error */
1119static int
1120intel_alloc_mchbar_resource(struct drm_device *dev)
1121{
1122 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1123 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1124 u32 temp_lo, temp_hi = 0;
1125 u64 mchbar_addr;
a25c25c2 1126 int ret;
c4804411 1127
a6c45cf0 1128 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1129 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
1130 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
1131 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
1132
1133 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
1134#ifdef CONFIG_PNP
1135 if (mchbar_addr &&
a25c25c2
CW
1136 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
1137 return 0;
c4804411
ZW
1138#endif
1139
1140 /* Get some space for it */
a25c25c2
CW
1141 dev_priv->mch_res.name = "i915 MCHBAR";
1142 dev_priv->mch_res.flags = IORESOURCE_MEM;
1143 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
1144 &dev_priv->mch_res,
c4804411
ZW
1145 MCHBAR_SIZE, MCHBAR_SIZE,
1146 PCIBIOS_MIN_MEM,
a25c25c2 1147 0, pcibios_align_resource,
c4804411
ZW
1148 dev_priv->bridge_dev);
1149 if (ret) {
1150 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
1151 dev_priv->mch_res.start = 0;
a25c25c2 1152 return ret;
c4804411
ZW
1153 }
1154
a6c45cf0 1155 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1156 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
1157 upper_32_bits(dev_priv->mch_res.start));
1158
1159 pci_write_config_dword(dev_priv->bridge_dev, reg,
1160 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 1161 return 0;
c4804411
ZW
1162}
1163
1164/* Setup MCHBAR if possible, return true if we should disable it again */
1165static void
1166intel_setup_mchbar(struct drm_device *dev)
1167{
1168 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1169 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1170 u32 temp;
1171 bool enabled;
1172
1173 dev_priv->mchbar_need_disable = false;
1174
1175 if (IS_I915G(dev) || IS_I915GM(dev)) {
1176 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1177 enabled = !!(temp & DEVEN_MCHBAR_EN);
1178 } else {
1179 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1180 enabled = temp & 1;
1181 }
1182
1183 /* If it's already enabled, don't have to do anything */
1184 if (enabled)
1185 return;
1186
1187 if (intel_alloc_mchbar_resource(dev))
1188 return;
1189
1190 dev_priv->mchbar_need_disable = true;
1191
1192 /* Space is allocated or reserved, so enable it. */
1193 if (IS_I915G(dev) || IS_I915GM(dev)) {
1194 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
1195 temp | DEVEN_MCHBAR_EN);
1196 } else {
1197 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1198 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
1199 }
1200}
1201
1202static void
1203intel_teardown_mchbar(struct drm_device *dev)
1204{
1205 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1206 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1207 u32 temp;
1208
1209 if (dev_priv->mchbar_need_disable) {
1210 if (IS_I915G(dev) || IS_I915GM(dev)) {
1211 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1212 temp &= ~DEVEN_MCHBAR_EN;
1213 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
1214 } else {
1215 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1216 temp &= ~1;
1217 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1218 }
1219 }
1220
1221 if (dev_priv->mch_res.start)
1222 release_resource(&dev_priv->mch_res);
1223}
1224
28d52043
DA
1225/* true = enable decode, false = disable decoder */
1226static unsigned int i915_vga_set_decode(void *cookie, bool state)
1227{
1228 struct drm_device *dev = cookie;
1229
1230 intel_modeset_vga_set_state(dev, state);
1231 if (state)
1232 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1233 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1234 else
1235 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1236}
1237
6a9ee8af
DA
1238static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1239{
1240 struct drm_device *dev = pci_get_drvdata(pdev);
1241 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1242 if (state == VGA_SWITCHEROO_ON) {
a70491cc 1243 pr_info("switched on\n");
5bcf719b 1244 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
1245 /* i915 resume handler doesn't set to D0 */
1246 pci_set_power_state(dev->pdev, PCI_D0);
1247 i915_resume(dev);
5bcf719b 1248 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 1249 } else {
a70491cc 1250 pr_err("switched off\n");
5bcf719b 1251 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af 1252 i915_suspend(dev, pmm);
5bcf719b 1253 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
1254 }
1255}
1256
1257static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1258{
1259 struct drm_device *dev = pci_get_drvdata(pdev);
1260 bool can_switch;
1261
1262 spin_lock(&dev->count_lock);
1263 can_switch = (dev->open_count == 0);
1264 spin_unlock(&dev->count_lock);
1265 return can_switch;
1266}
1267
26ec685f
TI
1268static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
1269 .set_gpu_state = i915_switcheroo_set_state,
1270 .reprobe = NULL,
1271 .can_switch = i915_switcheroo_can_switch,
1272};
1273
2c7111db
CW
1274static int i915_load_modeset_init(struct drm_device *dev)
1275{
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 int ret;
79e53945 1278
6d139a87 1279 ret = intel_parse_bios(dev);
79e53945
JB
1280 if (ret)
1281 DRM_INFO("failed to find VBIOS tables\n");
1282
934f992c
CW
1283 /* If we have > 1 VGA cards, then we need to arbitrate access
1284 * to the common VGA resources.
1285 *
1286 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1287 * then we do not take part in VGA arbitration and the
1288 * vga_client_register() fails with -ENODEV.
1289 */
28d52043 1290 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
934f992c 1291 if (ret && ret != -ENODEV)
2c7111db 1292 goto out;
28d52043 1293
723bfd70
JB
1294 intel_register_dsm_handler();
1295
26ec685f 1296 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
6a9ee8af 1297 if (ret)
5a79395b 1298 goto cleanup_vga_client;
6a9ee8af 1299
9797fbfb
CW
1300 /* Initialise stolen first so that we may reserve preallocated
1301 * objects for the BIOS to KMS transition.
1302 */
1303 ret = i915_gem_init_stolen(dev);
1304 if (ret)
1305 goto cleanup_vga_switcheroo;
1306
52d7eced
DV
1307 ret = drm_irq_install(dev);
1308 if (ret)
1309 goto cleanup_gem_stolen;
1310
1311 /* Important: The output setup functions called by modeset_init need
1312 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
1313 intel_modeset_init(dev);
1314
1070a42b 1315 ret = i915_gem_init(dev);
79e53945 1316 if (ret)
52d7eced 1317 goto cleanup_irq;
2c7111db 1318
073f34d9
JB
1319 INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
1320
52d7eced 1321 intel_modeset_gem_init(dev);
2c7111db 1322
79e53945
JB
1323 /* Always safe in the mode setting case. */
1324 /* FIXME: do pre/post-mode set stuff in core KMS code */
1325 dev->vblank_disable_allowed = 1;
db1b76ca 1326 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 1327 return 0;
79e53945 1328
5a79395b
CW
1329 ret = intel_fbdev_init(dev);
1330 if (ret)
52d7eced
DV
1331 goto cleanup_gem;
1332
20afbda2
DV
1333 /* Only enable hotplug handling once the fbdev is fully set up. */
1334 intel_hpd_init(dev);
1335
1336 /*
1337 * Some ports require correctly set-up hpd registers for detection to
1338 * work properly (leading to ghost connected connector status), e.g. VGA
1339 * on gm45. Hence we can only set up the initial fbdev config after hpd
1340 * irqs are fully enabled. Now we should scan for the initial config
1341 * only once hotplug handling is enabled, but due to screwed-up locking
1342 * around kms/fbdev init we can't protect the fdbev initial config
1343 * scanning against hotplug events. Hence do this first and ignore the
1344 * tiny window where we will loose hotplug notifactions.
1345 */
1346 intel_fbdev_initial_config(dev);
1347
52d7eced
DV
1348 /* Only enable hotplug handling once the fbdev is fully set up. */
1349 dev_priv->enable_hotplug_processing = true;
5a79395b 1350
eb1f8e4f 1351 drm_kms_helper_poll_init(dev);
87acb0a5 1352
79e53945
JB
1353 return 0;
1354
2c7111db
CW
1355cleanup_gem:
1356 mutex_lock(&dev->struct_mutex);
1357 i915_gem_cleanup_ringbuffer(dev);
55d23285 1358 i915_gem_context_fini(dev);
2c7111db 1359 mutex_unlock(&dev->struct_mutex);
1d2a314c 1360 i915_gem_cleanup_aliasing_ppgtt(dev);
93bd8649 1361 drm_mm_takedown(&dev_priv->gtt.base.mm);
52d7eced
DV
1362cleanup_irq:
1363 drm_irq_uninstall(dev);
9797fbfb
CW
1364cleanup_gem_stolen:
1365 i915_gem_cleanup_stolen(dev);
5a79395b
CW
1366cleanup_vga_switcheroo:
1367 vga_switcheroo_unregister_client(dev->pdev);
1368cleanup_vga_client:
1369 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1370out:
1371 return ret;
1372}
1373
7c1c2871
DA
1374int i915_master_create(struct drm_device *dev, struct drm_master *master)
1375{
1376 struct drm_i915_master_private *master_priv;
1377
9a298b2a 1378 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
7c1c2871
DA
1379 if (!master_priv)
1380 return -ENOMEM;
1381
1382 master->driver_priv = master_priv;
1383 return 0;
1384}
1385
1386void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1387{
1388 struct drm_i915_master_private *master_priv = master->driver_priv;
1389
1390 if (!master_priv)
1391 return;
1392
9a298b2a 1393 kfree(master_priv);
7c1c2871
DA
1394
1395 master->driver_priv = NULL;
1396}
1397
e188719a
DV
1398static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
1399{
1400 struct apertures_struct *ap;
1401 struct pci_dev *pdev = dev_priv->dev->pdev;
1402 bool primary;
1403
1404 ap = alloc_apertures(1);
1405 if (!ap)
1406 return;
1407
dabb7a91 1408 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 1409 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 1410
e188719a
DV
1411 primary =
1412 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1413
1414 remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
1415
1416 kfree(ap);
1417}
1418
c96ea64e
DV
1419static void i915_dump_device_info(struct drm_i915_private *dev_priv)
1420{
1421 const struct intel_device_info *info = dev_priv->info;
1422
e2a5800a
DL
1423#define PRINT_S(name) "%s"
1424#define SEP_EMPTY
79fc46df
DL
1425#define PRINT_FLAG(name) info->name ? #name "," : ""
1426#define SEP_COMMA ,
c96ea64e 1427 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
e2a5800a 1428 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
1429 info->gen,
1430 dev_priv->dev->pdev->device,
79fc46df 1431 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
1432#undef PRINT_S
1433#undef SEP_EMPTY
79fc46df
DL
1434#undef PRINT_FLAG
1435#undef SEP_COMMA
c96ea64e
DV
1436}
1437
79e53945
JB
1438/**
1439 * i915_driver_load - setup chip and create an initial config
1440 * @dev: DRM device
1441 * @flags: startup flags
1442 *
1443 * The driver load routine has to do several things:
1444 * - drive output discovery via intel_modeset_init()
1445 * - initialize the memory manager
1446 * - allocate initial config memory
1447 * - setup the DRM framebuffer with the allocated memory
1448 */
84b1fd10 1449int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 1450{
ea059a1e 1451 struct drm_i915_private *dev_priv;
26394d92 1452 struct intel_device_info *info;
934d6086 1453 int ret = 0, mmio_bar, mmio_size;
9021f284 1454 uint32_t aperture_size;
fe669bf8 1455
26394d92
DV
1456 info = (struct intel_device_info *) flags;
1457
1458 /* Refuse to load on gen6+ without kms enabled. */
1459 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
1460 return -ENODEV;
1461
22eae947
DA
1462 /* i915 has 4 more counters */
1463 dev->counters += 4;
1464 dev->types[6] = _DRM_STAT_IRQ;
1465 dev->types[7] = _DRM_STAT_PRIMARY;
1466 dev->types[8] = _DRM_STAT_SECONDARY;
1467 dev->types[9] = _DRM_STAT_DMA;
1468
9a298b2a 1469 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
ba8bbcf6
JB
1470 if (dev_priv == NULL)
1471 return -ENOMEM;
1472
ba8bbcf6 1473 dev->dev_private = (void *)dev_priv;
673a394b 1474 dev_priv->dev = dev;
26394d92 1475 dev_priv->info = info;
ba8bbcf6 1476
7dcd2677
KK
1477 spin_lock_init(&dev_priv->irq_lock);
1478 spin_lock_init(&dev_priv->gpu_error.lock);
7dcd2677 1479 spin_lock_init(&dev_priv->backlight.lock);
907b28c5 1480 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 1481 spin_lock_init(&dev_priv->mm.object_stat_lock);
7dcd2677
KK
1482 mutex_init(&dev_priv->dpio_lock);
1483 mutex_init(&dev_priv->rps.hw_lock);
1484 mutex_init(&dev_priv->modeset_restore_lock);
1485
c96ea64e
DV
1486 i915_dump_device_info(dev_priv);
1487
ec2a4c3f
DA
1488 if (i915_get_bridge_dev(dev)) {
1489 ret = -EIO;
1490 goto free_priv;
1491 }
1492
1e1bd0fd
BW
1493 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1494 /* Before gen4, the registers and the GTT are behind different BARs.
1495 * However, from gen4 onwards, the registers and the GTT are shared
1496 * in the same BAR, so we want to restrict this ioremap from
1497 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1498 * the register BAR remains the same size for all the earlier
1499 * generations up to Ironlake.
1500 */
1501 if (info->gen < 5)
1502 mmio_size = 512*1024;
1503 else
1504 mmio_size = 2*1024*1024;
1505
1506 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1507 if (!dev_priv->regs) {
1508 DRM_ERROR("failed to map registers\n");
1509 ret = -EIO;
1510 goto put_bridge;
1511 }
1512
907b28c5 1513 intel_uncore_early_sanitize(dev);
1e1bd0fd 1514
59124506
BW
1515 if (IS_HASWELL(dev) && (I915_READ(HSW_EDRAM_PRESENT) == 1)) {
1516 /* The docs do not explain exactly how the calculation can be
1517 * made. It is somewhat guessable, but for now, it's always
1518 * 128MB.
1519 * NB: We can't write IDICR yet because we do not have gt funcs
1520 * set up */
1521 dev_priv->ellc_size = 128;
1522 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
1523 }
1e1bd0fd 1524
e76e9aeb
BW
1525 ret = i915_gem_gtt_init(dev);
1526 if (ret)
e188719a 1527 goto put_bridge;
e188719a 1528
1623392a
CW
1529 if (drm_core_check_feature(dev, DRIVER_MODESET))
1530 i915_kick_out_firmware_fb(dev_priv);
e188719a 1531
466e69b8
DA
1532 pci_set_master(dev->pdev);
1533
9f82d238
DV
1534 /* overlay on gen2 is broken and can't address above 1G */
1535 if (IS_GEN2(dev))
1536 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1537
6927faf3
JN
1538 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1539 * using 32bit addressing, overwriting memory if HWS is located
1540 * above 4GB.
1541 *
1542 * The documentation also mentions an issue with undefined
1543 * behaviour if any general state is accessed within a page above 4GB,
1544 * which also needs to be handled carefully.
1545 */
1546 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1547 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1548
93d18799 1549 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 1550
5d4545ae
BW
1551 dev_priv->gtt.mappable =
1552 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 1553 aperture_size);
5d4545ae 1554 if (dev_priv->gtt.mappable == NULL) {
6644107d 1555 ret = -EIO;
e188719a 1556 goto out_rmmap;
6644107d
VP
1557 }
1558
911bdf0a
BW
1559 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
1560 aperture_size);
19966754 1561
e642abbf
CW
1562 /* The i915 workqueue is primarily used for batched retirement of
1563 * requests (and thus managing bo) once the task has been completed
1564 * by the GPU. i915_gem_retire_requests() is called directly when we
1565 * need high-priority retirement, such as waiting for an explicit
1566 * bo.
1567 *
1568 * It is also used for periodic low-priority events, such as
df9c2042 1569 * idle-timers and recording error state.
e642abbf
CW
1570 *
1571 * All tasks on the workqueue are expected to acquire the dev mutex
1572 * so there is no point in running more than one instance of the
53621860 1573 * workqueue at any time. Use an ordered one.
e642abbf 1574 */
53621860 1575 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
1576 if (dev_priv->wq == NULL) {
1577 DRM_ERROR("Failed to create our workqueue.\n");
1578 ret = -ENOMEM;
a7b85d2a 1579 goto out_mtrrfree;
9c9fe1f8
EA
1580 }
1581
45e6e3a1
PZ
1582 /* This must be called before any calls to HAS_PCH_* */
1583 intel_detect_pch(dev);
1584
f71d4af4 1585 intel_irq_init(dev);
907b28c5
CW
1586 intel_pm_init(dev);
1587 intel_uncore_sanitize(dev);
1588 intel_uncore_init(dev);
9880b7a5 1589
c4804411
ZW
1590 /* Try to make sure MCHBAR is enabled before poking at it */
1591 intel_setup_mchbar(dev);
f899fc64 1592 intel_setup_gmbus(dev);
44834a67 1593 intel_opregion_setup(dev);
c4804411 1594
6d139a87
BF
1595 intel_setup_bios(dev);
1596
673a394b
EA
1597 i915_gem_load(dev);
1598
ed4cb414
EA
1599 /* On the 945G/GM, the chipset reports the MSI capability on the
1600 * integrated graphics even though the support isn't actually there
1601 * according to the published specs. It doesn't appear to function
1602 * correctly in testing on 945G.
1603 * This may be a side effect of MSI having been made available for PEG
1604 * and the registers being closely associated.
d1ed629f
KP
1605 *
1606 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1607 * be lost or delayed, but we use them anyways to avoid
1608 * stuck interrupts on some machines.
ed4cb414 1609 */
b60678a7 1610 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 1611 pci_enable_msi(dev->pdev);
ed4cb414 1612
7f1f3851
JB
1613 dev_priv->num_plane = 1;
1614 if (IS_VALLEYVIEW(dev))
1615 dev_priv->num_plane = 2;
1616
e3c74757
BW
1617 if (INTEL_INFO(dev)->num_pipes) {
1618 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1619 if (ret)
1620 goto out_gem_unload;
1621 }
52440211 1622
a38911a3
WX
1623 if (HAS_POWER_WELL(dev))
1624 i915_init_power_well(dev);
1625
79e53945 1626 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 1627 ret = i915_load_modeset_init(dev);
79e53945
JB
1628 if (ret < 0) {
1629 DRM_ERROR("failed to init modeset\n");
56e2ea34 1630 goto out_gem_unload;
79e53945 1631 }
db1b76ca
DV
1632 } else {
1633 /* Start out suspended in ums mode. */
1634 dev_priv->ums.mm_suspended = 1;
79e53945
JB
1635 }
1636
0136db58
BW
1637 i915_setup_sysfs(dev);
1638
e3c74757
BW
1639 if (INTEL_INFO(dev)->num_pipes) {
1640 /* Must be done after probing outputs */
1641 intel_opregion_init(dev);
8e5c2b77 1642 acpi_video_register();
e3c74757 1643 }
74a365b3 1644
eb48eb00
DV
1645 if (IS_GEN5(dev))
1646 intel_gpu_ips_init(dev_priv);
63ee41d7 1647
79e53945
JB
1648 return 0;
1649
56e2ea34 1650out_gem_unload:
a7b85d2a
KP
1651 if (dev_priv->mm.inactive_shrinker.shrink)
1652 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1653
56e2ea34
CW
1654 if (dev->pdev->msi_enabled)
1655 pci_disable_msi(dev->pdev);
1656
1657 intel_teardown_gmbus(dev);
1658 intel_teardown_mchbar(dev);
9c9fe1f8 1659 destroy_workqueue(dev_priv->wq);
a7b85d2a 1660out_mtrrfree:
911bdf0a 1661 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 1662 io_mapping_free(dev_priv->gtt.mappable);
853ba5d2 1663 dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
79e53945 1664out_rmmap:
6dda569f 1665 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
1666put_bridge:
1667 pci_dev_put(dev_priv->bridge_dev);
79e53945 1668free_priv:
9a298b2a 1669 kfree(dev_priv);
ba8bbcf6
JB
1670 return ret;
1671}
1672
1673int i915_driver_unload(struct drm_device *dev)
1674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1676 int ret;
ba8bbcf6 1677
eb48eb00 1678 intel_gpu_ips_teardown();
7648fa99 1679
a38911a3
WX
1680 if (HAS_POWER_WELL(dev))
1681 i915_remove_power_well(dev);
1682
0136db58
BW
1683 i915_teardown_sysfs(dev);
1684
17250b71
CW
1685 if (dev_priv->mm.inactive_shrinker.shrink)
1686 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1687
c911fc1c 1688 mutex_lock(&dev->struct_mutex);
b2da9fe5 1689 ret = i915_gpu_idle(dev);
c911fc1c
DV
1690 if (ret)
1691 DRM_ERROR("failed to idle hardware: %d\n", ret);
b2da9fe5 1692 i915_gem_retire_requests(dev);
c911fc1c
DV
1693 mutex_unlock(&dev->struct_mutex);
1694
75ef9da2
DV
1695 /* Cancel the retire work handler, which should be idle now. */
1696 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
1697
5d4545ae 1698 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 1699 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 1700
44834a67
CW
1701 acpi_video_unregister();
1702
79e53945 1703 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
7b4f3990 1704 intel_fbdev_fini(dev);
3d8620cc 1705 intel_modeset_cleanup(dev);
073f34d9 1706 cancel_work_sync(&dev_priv->console_resume_work);
3d8620cc 1707
6363ee6f
ZY
1708 /*
1709 * free the memory space allocated for the child device
1710 * config parsed from VBT
1711 */
41aa3448
RV
1712 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1713 kfree(dev_priv->vbt.child_dev);
1714 dev_priv->vbt.child_dev = NULL;
1715 dev_priv->vbt.child_dev_num = 0;
6363ee6f 1716 }
6c0d9350 1717
6a9ee8af 1718 vga_switcheroo_unregister_client(dev->pdev);
28d52043 1719 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1720 }
1721
a8b4899e 1722 /* Free error state after interrupts are fully disabled. */
99584db3
DV
1723 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1724 cancel_work_sync(&dev_priv->gpu_error.work);
a8b4899e 1725 i915_destroy_error_state(dev);
bc0c7f14 1726
ed4cb414
EA
1727 if (dev->pdev->msi_enabled)
1728 pci_disable_msi(dev->pdev);
1729
44834a67 1730 intel_opregion_fini(dev);
8ee1c3db 1731
79e53945 1732 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
1733 /* Flush any outstanding unpin_work. */
1734 flush_workqueue(dev_priv->wq);
1735
79e53945 1736 mutex_lock(&dev->struct_mutex);
ecbec53b 1737 i915_gem_free_all_phys_object(dev);
79e53945 1738 i915_gem_cleanup_ringbuffer(dev);
55a66628 1739 i915_gem_context_fini(dev);
79e53945 1740 mutex_unlock(&dev->struct_mutex);
1d2a314c 1741 i915_gem_cleanup_aliasing_ppgtt(dev);
9797fbfb 1742 i915_gem_cleanup_stolen(dev);
c2873e96
KP
1743
1744 if (!I915_NEED_GFX_HWS(dev))
1745 i915_free_hws(dev);
79e53945
JB
1746 }
1747
a7bbbd63
BW
1748 list_del(&dev_priv->gtt.base.global_link);
1749 WARN_ON(!list_empty(&dev_priv->vm_list));
93bd8649 1750 drm_mm_takedown(&dev_priv->gtt.base.mm);
701394cc 1751 if (dev_priv->regs != NULL)
6dda569f 1752 pci_iounmap(dev->pdev, dev_priv->regs);
701394cc 1753
f899fc64 1754 intel_teardown_gmbus(dev);
c4804411
ZW
1755 intel_teardown_mchbar(dev);
1756
bc0c7f14 1757 destroy_workqueue(dev_priv->wq);
9ee32fea 1758 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 1759
853ba5d2 1760 dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
6640aab6 1761
42dcedd4
CW
1762 if (dev_priv->slab)
1763 kmem_cache_destroy(dev_priv->slab);
bc0c7f14 1764
ec2a4c3f 1765 pci_dev_put(dev_priv->bridge_dev);
9a298b2a 1766 kfree(dev->dev_private);
ba8bbcf6 1767
22eae947
DA
1768 return 0;
1769}
1770
f787a5f5 1771int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1772{
f787a5f5 1773 struct drm_i915_file_private *file_priv;
673a394b 1774
8a4c47f3 1775 DRM_DEBUG_DRIVER("\n");
e59ec13d 1776 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
f787a5f5 1777 if (!file_priv)
673a394b
EA
1778 return -ENOMEM;
1779
f787a5f5 1780 file->driver_priv = file_priv;
673a394b 1781
1c25595f 1782 spin_lock_init(&file_priv->mm.lock);
f787a5f5 1783 INIT_LIST_HEAD(&file_priv->mm.request_list);
673a394b 1784
df12c6d5 1785 idr_init(&file_priv->context_idr);
254f965c 1786
673a394b
EA
1787 return 0;
1788}
1789
79e53945
JB
1790/**
1791 * i915_driver_lastclose - clean up after all DRM clients have exited
1792 * @dev: DRM device
1793 *
1794 * Take care of cleaning up after all DRM clients have exited. In the
1795 * mode setting case, we want to restore the kernel's initial mode (just
1796 * in case the last client left us in a bad state).
1797 *
9021f284 1798 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1799 * and DMA structures, since the kernel won't be using them, and clea
1800 * up any GEM state.
1801 */
84b1fd10 1802void i915_driver_lastclose(struct drm_device * dev)
1da177e4 1803{
ba8bbcf6
JB
1804 drm_i915_private_t *dev_priv = dev->dev_private;
1805
e8aeaee7
DV
1806 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1807 * goes right around and calls lastclose. Check for this and don't clean
1808 * up anything. */
1809 if (!dev_priv)
1810 return;
1811
1812 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
e8e7a2b8 1813 intel_fb_restore_mode(dev);
6a9ee8af 1814 vga_switcheroo_process_delayed_switch();
144a75fa 1815 return;
79e53945 1816 }
144a75fa 1817
673a394b
EA
1818 i915_gem_lastclose(dev);
1819
b5e89ed5 1820 i915_dma_cleanup(dev);
1da177e4
LT
1821}
1822
6c340eac 1823void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1824{
254f965c 1825 i915_gem_context_close(dev, file_priv);
b962442e 1826 i915_gem_release(dev, file_priv);
1da177e4
LT
1827}
1828
f787a5f5 1829void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1830{
f787a5f5 1831 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1832
f787a5f5 1833 kfree(file_priv);
673a394b
EA
1834}
1835
baa70943 1836const struct drm_ioctl_desc i915_ioctls[] = {
1b2f1489
DA
1837 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1838 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1839 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1840 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1841 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1842 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1843 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
1844 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1845 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1846 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1847 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489 1848 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
b2c606fe 1849 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1850 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489
DA
1851 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
1852 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1853 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1854 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1855 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1856 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
1857 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1858 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1859 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
199adf40
BW
1860 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
1861 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
1b2f1489
DA
1862 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
1863 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1864 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1865 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
1866 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
1867 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
1868 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
1869 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
1870 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
1871 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
1872 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
1873 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
1874 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
1875 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1876 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
1877 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1878 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1879 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1880 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
23ba4fd0 1881 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
84624813
BW
1882 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
1883 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
c0c7babc 1884 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
c94f7029
DA
1885};
1886
1887int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
cda17380 1888
9021f284
DV
1889/*
1890 * This is really ugly: Because old userspace abused the linux agp interface to
1891 * manage the gtt, we need to claim that all intel devices are agp. For
1892 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1893 */
84b1fd10 1894int i915_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
1895{
1896 return 1;
1897}
This page took 0.770212 seconds and 5 git commands to generate.