drm/i915: Push vblank enable/disable past encoder->enable/disable
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
d1d70677 31#include <linux/async.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
4f03b1fc 35#include <drm/drm_legacy.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
1da177e4 38#include "i915_drv.h"
1c5d22f7 39#include "i915_trace.h"
dcdb1674 40#include <linux/pci.h>
a4de0526
DV
41#include <linux/console.h>
42#include <linux/vt.h>
28d52043 43#include <linux/vgaarb.h>
c4804411
ZW
44#include <linux/acpi.h>
45#include <linux/pnp.h>
6a9ee8af 46#include <linux/vga_switcheroo.h>
5a0e3ad6 47#include <linux/slab.h>
44834a67 48#include <acpi/video.h>
8a187455
PZ
49#include <linux/pm.h>
50#include <linux/pm_runtime.h>
4bdc7293 51#include <linux/oom.h>
1da177e4 52
1da177e4 53
c153f45f
EA
54static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
1da177e4 56{
4c8a4be9 57 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 58 drm_i915_getparam_t *param = data;
1da177e4
LT
59 int value;
60
c153f45f 61 switch (param->param) {
1da177e4 62 case I915_PARAM_IRQ_ACTIVE:
1da177e4 63 case I915_PARAM_ALLOW_BATCHBUFFER:
0d6aa60b 64 case I915_PARAM_LAST_DISPATCH:
ac883c84 65 /* Reject all old ums/dri params. */
5c6c6003 66 return -ENODEV;
ed4c9c4a 67 case I915_PARAM_CHIPSET_ID:
ffbab09b 68 value = dev->pdev->device;
ed4c9c4a 69 break;
673a394b 70 case I915_PARAM_HAS_GEM:
2e895b17 71 value = 1;
673a394b 72 break;
0f973f27
JB
73 case I915_PARAM_NUM_FENCES_AVAIL:
74 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
75 break;
02e792fb
DV
76 case I915_PARAM_HAS_OVERLAY:
77 value = dev_priv->overlay ? 1 : 0;
78 break;
e9560f7c
JB
79 case I915_PARAM_HAS_PAGEFLIPPING:
80 value = 1;
81 break;
76446cac
JB
82 case I915_PARAM_HAS_EXECBUF2:
83 /* depends on GEM */
2e895b17 84 value = 1;
76446cac 85 break;
e3a815fc 86 case I915_PARAM_HAS_BSD:
edc912f5 87 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 88 break;
549f7365 89 case I915_PARAM_HAS_BLT:
edc912f5 90 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 91 break;
a1f2cc73
XH
92 case I915_PARAM_HAS_VEBOX:
93 value = intel_ring_initialized(&dev_priv->ring[VECS]);
94 break;
a00b10c3
CW
95 case I915_PARAM_HAS_RELAXED_FENCING:
96 value = 1;
97 break;
bbf0c6b3
DV
98 case I915_PARAM_HAS_COHERENT_RINGS:
99 value = 1;
100 break;
72bfa19c
CW
101 case I915_PARAM_HAS_EXEC_CONSTANTS:
102 value = INTEL_INFO(dev)->gen >= 4;
103 break;
271d81b8
CW
104 case I915_PARAM_HAS_RELAXED_DELTA:
105 value = 1;
106 break;
ae662d31
EA
107 case I915_PARAM_HAS_GEN7_SOL_RESET:
108 value = 1;
109 break;
3d29b842
ED
110 case I915_PARAM_HAS_LLC:
111 value = HAS_LLC(dev);
112 break;
651d794f
CW
113 case I915_PARAM_HAS_WT:
114 value = HAS_WT(dev);
115 break;
777ee96f 116 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 117 value = USES_PPGTT(dev);
777ee96f 118 break;
172cf15d
BW
119 case I915_PARAM_HAS_WAIT_TIMEOUT:
120 value = 1;
121 break;
2fedbff9
CW
122 case I915_PARAM_HAS_SEMAPHORES:
123 value = i915_semaphore_is_enabled(dev);
124 break;
ec6f1bb9
DA
125 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
126 value = 1;
127 break;
d7d4eedd
CW
128 case I915_PARAM_HAS_SECURE_BATCHES:
129 value = capable(CAP_SYS_ADMIN);
130 break;
b45305fc
DV
131 case I915_PARAM_HAS_PINNED_BATCHES:
132 value = 1;
133 break;
ed5982e6
DV
134 case I915_PARAM_HAS_EXEC_NO_RELOC:
135 value = 1;
136 break;
eef90ccb
CW
137 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
138 value = 1;
139 break;
d728c8ef
BV
140 case I915_PARAM_CMD_PARSER_VERSION:
141 value = i915_cmd_parser_get_version();
142 break;
6a2c4232
CW
143 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
144 value = 1;
1816f923
AG
145 break;
146 case I915_PARAM_MMAP_VERSION:
147 value = 1;
6a2c4232 148 break;
1da177e4 149 default:
e29c32da 150 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 151 return -EINVAL;
1da177e4
LT
152 }
153
1d6ac185
DV
154 if (copy_to_user(param->value, &value, sizeof(int))) {
155 DRM_ERROR("copy_to_user failed\n");
20caafa6 156 return -EFAULT;
1da177e4
LT
157 }
158
159 return 0;
160}
161
c153f45f
EA
162static int i915_setparam(struct drm_device *dev, void *data,
163 struct drm_file *file_priv)
1da177e4 164{
4c8a4be9 165 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 166 drm_i915_setparam_t *param = data;
1da177e4 167
c153f45f 168 switch (param->param) {
1da177e4 169 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4 170 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4 171 case I915_SETPARAM_ALLOW_BATCHBUFFER:
ac883c84 172 /* Reject all old ums/dri params. */
5c6c6003
CW
173 return -ENODEV;
174
0f973f27
JB
175 case I915_SETPARAM_NUM_USED_FENCES:
176 if (param->value > dev_priv->num_fence_regs ||
177 param->value < 0)
178 return -EINVAL;
179 /* Userspace can use first N regs */
180 dev_priv->fence_reg_start = param->value;
181 break;
1da177e4 182 default:
8a4c47f3 183 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 184 param->param);
20caafa6 185 return -EINVAL;
1da177e4
LT
186 }
187
188 return 0;
189}
190
ec2a4c3f
DA
191static int i915_get_bridge_dev(struct drm_device *dev)
192{
193 struct drm_i915_private *dev_priv = dev->dev_private;
194
0206e353 195 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
196 if (!dev_priv->bridge_dev) {
197 DRM_ERROR("bridge device not found\n");
198 return -1;
199 }
200 return 0;
201}
202
c4804411
ZW
203#define MCHBAR_I915 0x44
204#define MCHBAR_I965 0x48
205#define MCHBAR_SIZE (4*4096)
206
207#define DEVEN_REG 0x54
208#define DEVEN_MCHBAR_EN (1 << 28)
209
210/* Allocate space for the MCH regs if needed, return nonzero on error */
211static int
212intel_alloc_mchbar_resource(struct drm_device *dev)
213{
4c8a4be9 214 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 215 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
216 u32 temp_lo, temp_hi = 0;
217 u64 mchbar_addr;
a25c25c2 218 int ret;
c4804411 219
a6c45cf0 220 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
221 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
222 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
223 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
224
225 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
226#ifdef CONFIG_PNP
227 if (mchbar_addr &&
a25c25c2
CW
228 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
229 return 0;
c4804411
ZW
230#endif
231
232 /* Get some space for it */
a25c25c2
CW
233 dev_priv->mch_res.name = "i915 MCHBAR";
234 dev_priv->mch_res.flags = IORESOURCE_MEM;
235 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
236 &dev_priv->mch_res,
c4804411
ZW
237 MCHBAR_SIZE, MCHBAR_SIZE,
238 PCIBIOS_MIN_MEM,
a25c25c2 239 0, pcibios_align_resource,
c4804411
ZW
240 dev_priv->bridge_dev);
241 if (ret) {
242 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
243 dev_priv->mch_res.start = 0;
a25c25c2 244 return ret;
c4804411
ZW
245 }
246
a6c45cf0 247 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
248 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
249 upper_32_bits(dev_priv->mch_res.start));
250
251 pci_write_config_dword(dev_priv->bridge_dev, reg,
252 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 253 return 0;
c4804411
ZW
254}
255
256/* Setup MCHBAR if possible, return true if we should disable it again */
257static void
258intel_setup_mchbar(struct drm_device *dev)
259{
4c8a4be9 260 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 261 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
262 u32 temp;
263 bool enabled;
264
11ea8b7d
JB
265 if (IS_VALLEYVIEW(dev))
266 return;
267
c4804411
ZW
268 dev_priv->mchbar_need_disable = false;
269
270 if (IS_I915G(dev) || IS_I915GM(dev)) {
271 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
272 enabled = !!(temp & DEVEN_MCHBAR_EN);
273 } else {
274 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
275 enabled = temp & 1;
276 }
277
278 /* If it's already enabled, don't have to do anything */
279 if (enabled)
280 return;
281
282 if (intel_alloc_mchbar_resource(dev))
283 return;
284
285 dev_priv->mchbar_need_disable = true;
286
287 /* Space is allocated or reserved, so enable it. */
288 if (IS_I915G(dev) || IS_I915GM(dev)) {
289 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
290 temp | DEVEN_MCHBAR_EN);
291 } else {
292 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
293 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
294 }
295}
296
297static void
298intel_teardown_mchbar(struct drm_device *dev)
299{
4c8a4be9 300 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 301 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
302 u32 temp;
303
304 if (dev_priv->mchbar_need_disable) {
305 if (IS_I915G(dev) || IS_I915GM(dev)) {
306 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
307 temp &= ~DEVEN_MCHBAR_EN;
308 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
309 } else {
310 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
311 temp &= ~1;
312 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
313 }
314 }
315
316 if (dev_priv->mch_res.start)
317 release_resource(&dev_priv->mch_res);
318}
319
28d52043
DA
320/* true = enable decode, false = disable decoder */
321static unsigned int i915_vga_set_decode(void *cookie, bool state)
322{
323 struct drm_device *dev = cookie;
324
325 intel_modeset_vga_set_state(dev, state);
326 if (state)
327 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
328 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
329 else
330 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
331}
332
6a9ee8af
DA
333static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
334{
335 struct drm_device *dev = pci_get_drvdata(pdev);
336 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 337
6a9ee8af 338 if (state == VGA_SWITCHEROO_ON) {
a70491cc 339 pr_info("switched on\n");
5bcf719b 340 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
341 /* i915 resume handler doesn't set to D0 */
342 pci_set_power_state(dev->pdev, PCI_D0);
fc49b3da 343 i915_resume_legacy(dev);
5bcf719b 344 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 345 } else {
a70491cc 346 pr_err("switched off\n");
5bcf719b 347 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
fc49b3da 348 i915_suspend_legacy(dev, pmm);
5bcf719b 349 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
350 }
351}
352
353static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
354{
355 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 356
fc8fd40e
DV
357 /*
358 * FIXME: open_count is protected by drm_global_mutex but that would lead to
359 * locking inversion with the driver load path. And the access here is
360 * completely racy anyway. So don't bother with locking for now.
361 */
362 return dev->open_count == 0;
6a9ee8af
DA
363}
364
26ec685f
TI
365static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
366 .set_gpu_state = i915_switcheroo_set_state,
367 .reprobe = NULL,
368 .can_switch = i915_switcheroo_can_switch,
369};
370
2c7111db
CW
371static int i915_load_modeset_init(struct drm_device *dev)
372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
374 int ret;
79e53945 375
6d139a87 376 ret = intel_parse_bios(dev);
79e53945
JB
377 if (ret)
378 DRM_INFO("failed to find VBIOS tables\n");
379
934f992c
CW
380 /* If we have > 1 VGA cards, then we need to arbitrate access
381 * to the common VGA resources.
382 *
383 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
384 * then we do not take part in VGA arbitration and the
385 * vga_client_register() fails with -ENODEV.
386 */
ebff5fa9
DA
387 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
388 if (ret && ret != -ENODEV)
389 goto out;
28d52043 390
723bfd70
JB
391 intel_register_dsm_handler();
392
0d69704a 393 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 394 if (ret)
5a79395b 395 goto cleanup_vga_client;
6a9ee8af 396
9797fbfb
CW
397 /* Initialise stolen first so that we may reserve preallocated
398 * objects for the BIOS to KMS transition.
399 */
400 ret = i915_gem_init_stolen(dev);
401 if (ret)
402 goto cleanup_vga_switcheroo;
403
e13192f6
ID
404 intel_power_domains_init_hw(dev_priv);
405
2aeb7d3a 406 ret = intel_irq_install(dev_priv);
52d7eced
DV
407 if (ret)
408 goto cleanup_gem_stolen;
409
410 /* Important: The output setup functions called by modeset_init need
411 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
412 intel_modeset_init(dev);
413
1070a42b 414 ret = i915_gem_init(dev);
79e53945 415 if (ret)
713028b3 416 goto cleanup_irq;
2c7111db 417
52d7eced 418 intel_modeset_gem_init(dev);
2c7111db 419
79e53945
JB
420 /* Always safe in the mode setting case. */
421 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 422 dev->vblank_disable_allowed = true;
713028b3 423 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 424 return 0;
79e53945 425
5a79395b
CW
426 ret = intel_fbdev_init(dev);
427 if (ret)
52d7eced
DV
428 goto cleanup_gem;
429
20afbda2 430 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 431 intel_hpd_init(dev_priv);
20afbda2
DV
432
433 /*
434 * Some ports require correctly set-up hpd registers for detection to
435 * work properly (leading to ghost connected connector status), e.g. VGA
436 * on gm45. Hence we can only set up the initial fbdev config after hpd
437 * irqs are fully enabled. Now we should scan for the initial config
438 * only once hotplug handling is enabled, but due to screwed-up locking
439 * around kms/fbdev init we can't protect the fdbev initial config
440 * scanning against hotplug events. Hence do this first and ignore the
441 * tiny window where we will loose hotplug notifactions.
442 */
d1d70677 443 async_schedule(intel_fbdev_initial_config, dev_priv);
20afbda2 444
eb1f8e4f 445 drm_kms_helper_poll_init(dev);
87acb0a5 446
79e53945
JB
447 return 0;
448
2c7111db
CW
449cleanup_gem:
450 mutex_lock(&dev->struct_mutex);
451 i915_gem_cleanup_ringbuffer(dev);
55d23285 452 i915_gem_context_fini(dev);
2c7111db 453 mutex_unlock(&dev->struct_mutex);
713028b3 454cleanup_irq:
52d7eced 455 drm_irq_uninstall(dev);
9797fbfb
CW
456cleanup_gem_stolen:
457 i915_gem_cleanup_stolen(dev);
5a79395b
CW
458cleanup_vga_switcheroo:
459 vga_switcheroo_unregister_client(dev->pdev);
460cleanup_vga_client:
461 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
462out:
463 return ret;
464}
465
243eaf38 466#if IS_ENABLED(CONFIG_FB)
f96de58f 467static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
468{
469 struct apertures_struct *ap;
470 struct pci_dev *pdev = dev_priv->dev->pdev;
471 bool primary;
f96de58f 472 int ret;
e188719a
DV
473
474 ap = alloc_apertures(1);
475 if (!ap)
f96de58f 476 return -ENOMEM;
e188719a 477
dabb7a91 478 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 479 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 480
e188719a
DV
481 primary =
482 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
483
f96de58f 484 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
485
486 kfree(ap);
f96de58f
CW
487
488 return ret;
e188719a 489}
4520f53a 490#else
f96de58f 491static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 492{
f96de58f 493 return 0;
4520f53a
DV
494}
495#endif
e188719a 496
a4de0526
DV
497#if !defined(CONFIG_VGA_CONSOLE)
498static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
499{
500 return 0;
501}
502#elif !defined(CONFIG_DUMMY_CONSOLE)
503static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
504{
505 return -ENODEV;
506}
507#else
508static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
509{
1bb9e632 510 int ret = 0;
a4de0526
DV
511
512 DRM_INFO("Replacing VGA console driver\n");
513
514 console_lock();
1bb9e632
DV
515 if (con_is_bound(&vga_con))
516 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
517 if (ret == 0) {
518 ret = do_unregister_con_driver(&vga_con);
519
520 /* Ignore "already unregistered". */
521 if (ret == -ENODEV)
522 ret = 0;
523 }
524 console_unlock();
525
526 return ret;
527}
528#endif
529
c96ea64e
DV
530static void i915_dump_device_info(struct drm_i915_private *dev_priv)
531{
5c969aa7 532 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 533
e2a5800a
DL
534#define PRINT_S(name) "%s"
535#define SEP_EMPTY
79fc46df
DL
536#define PRINT_FLAG(name) info->name ? #name "," : ""
537#define SEP_COMMA ,
19c656a1 538 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 539 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
540 info->gen,
541 dev_priv->dev->pdev->device,
19c656a1 542 dev_priv->dev->pdev->revision,
79fc46df 543 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
544#undef PRINT_S
545#undef SEP_EMPTY
79fc46df
DL
546#undef PRINT_FLAG
547#undef SEP_COMMA
c96ea64e
DV
548}
549
22d3fd46
DL
550/*
551 * Determine various intel_device_info fields at runtime.
552 *
553 * Use it when either:
554 * - it's judged too laborious to fill n static structures with the limit
555 * when a simple if statement does the job,
556 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
557 *
558 * This function needs to be called:
559 * - after the MMIO has been setup as we are reading registers,
560 * - after the PCH has been detected,
561 * - before the first usage of the fields it can tweak.
22d3fd46
DL
562 */
563static void intel_device_info_runtime_init(struct drm_device *dev)
564{
658ac4c6 565 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 566 struct intel_device_info *info;
d615a166 567 enum pipe pipe;
22d3fd46 568
658ac4c6 569 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 570
1fc8ac3e 571 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
055e393f 572 for_each_pipe(dev_priv, pipe)
d615a166
DL
573 info->num_sprites[pipe] = 2;
574 else
055e393f 575 for_each_pipe(dev_priv, pipe)
d615a166 576 info->num_sprites[pipe] = 1;
658ac4c6 577
a0bae57f
DL
578 if (i915.disable_display) {
579 DRM_INFO("Display disabled (module parameter)\n");
580 info->num_pipes = 0;
581 } else if (info->num_pipes > 0 &&
582 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
583 !IS_VALLEYVIEW(dev)) {
658ac4c6
DL
584 u32 fuse_strap = I915_READ(FUSE_STRAP);
585 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
586
587 /*
588 * SFUSE_STRAP is supposed to have a bit signalling the display
589 * is fused off. Unfortunately it seems that, at least in
590 * certain cases, fused off display means that PCH display
591 * reads don't land anywhere. In that case, we read 0s.
592 *
593 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
594 * should be set when taking over after the firmware.
595 */
596 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
597 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
598 (dev_priv->pch_type == PCH_CPT &&
599 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
600 DRM_INFO("Display fused off, disabling\n");
601 info->num_pipes = 0;
602 }
603 }
22d3fd46
DL
604}
605
79e53945
JB
606/**
607 * i915_driver_load - setup chip and create an initial config
608 * @dev: DRM device
609 * @flags: startup flags
610 *
611 * The driver load routine has to do several things:
612 * - drive output discovery via intel_modeset_init()
613 * - initialize the memory manager
614 * - allocate initial config memory
615 * - setup the DRM framebuffer with the allocated memory
616 */
84b1fd10 617int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 618{
ea059a1e 619 struct drm_i915_private *dev_priv;
5c969aa7 620 struct intel_device_info *info, *device_info;
934d6086 621 int ret = 0, mmio_bar, mmio_size;
9021f284 622 uint32_t aperture_size;
fe669bf8 623
26394d92
DV
624 info = (struct intel_device_info *) flags;
625
626 /* Refuse to load on gen6+ without kms enabled. */
e147accb
JN
627 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
628 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
629 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
26394d92 630 return -ENODEV;
e147accb 631 }
26394d92 632
24986ee0
DV
633 /* UMS needs agp support. */
634 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
635 return -EINVAL;
636
b14c5679 637 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
638 if (dev_priv == NULL)
639 return -ENOMEM;
640
755f68f4 641 dev->dev_private = dev_priv;
673a394b 642 dev_priv->dev = dev;
5c969aa7 643
87f1f465 644 /* Setup the write-once "constant" device info */
5c969aa7 645 device_info = (struct intel_device_info *)&dev_priv->info;
87f1f465
CW
646 memcpy(device_info, info, sizeof(dev_priv->info));
647 device_info->device_id = dev->pdev->device;
ba8bbcf6 648
7dcd2677
KK
649 spin_lock_init(&dev_priv->irq_lock);
650 spin_lock_init(&dev_priv->gpu_error.lock);
07f11d49 651 mutex_init(&dev_priv->backlight_lock);
907b28c5 652 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 653 spin_lock_init(&dev_priv->mm.object_stat_lock);
84c33a64 654 spin_lock_init(&dev_priv->mmio_flip_lock);
7dcd2677 655 mutex_init(&dev_priv->dpio_lock);
7dcd2677
KK
656 mutex_init(&dev_priv->modeset_restore_lock);
657
f742a552 658 intel_pm_setup(dev);
c67a470b 659
07144428
DL
660 intel_display_crc_init(dev);
661
c96ea64e
DV
662 i915_dump_device_info(dev_priv);
663
ed1c9e2c
PZ
664 /* Not all pre-production machines fall into this category, only the
665 * very first ones. Almost everything should work, except for maybe
666 * suspend/resume. And we don't implement workarounds that affect only
667 * pre-production machines. */
668 if (IS_HSW_EARLY_SDV(dev))
669 DRM_INFO("This is an early pre-production Haswell machine. "
670 "It may not be fully functional.\n");
671
ec2a4c3f
DA
672 if (i915_get_bridge_dev(dev)) {
673 ret = -EIO;
674 goto free_priv;
675 }
676
1e1bd0fd
BW
677 mmio_bar = IS_GEN2(dev) ? 1 : 0;
678 /* Before gen4, the registers and the GTT are behind different BARs.
679 * However, from gen4 onwards, the registers and the GTT are shared
680 * in the same BAR, so we want to restrict this ioremap from
681 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
682 * the register BAR remains the same size for all the earlier
683 * generations up to Ironlake.
684 */
685 if (info->gen < 5)
686 mmio_size = 512*1024;
687 else
688 mmio_size = 2*1024*1024;
689
690 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
691 if (!dev_priv->regs) {
692 DRM_ERROR("failed to map registers\n");
693 ret = -EIO;
694 goto put_bridge;
695 }
696
c3d685a7
BW
697 /* This must be called before any calls to HAS_PCH_* */
698 intel_detect_pch(dev);
699
700 intel_uncore_init(dev);
701
e76e9aeb
BW
702 ret = i915_gem_gtt_init(dev);
703 if (ret)
cbb47d17 704 goto out_regs;
e188719a 705
a4de0526 706 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
0485c9dc
DV
707 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
708 * otherwise the vga fbdev driver falls over. */
709 ret = i915_kick_out_firmware_fb(dev_priv);
a4de0526 710 if (ret) {
0485c9dc 711 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
a4de0526
DV
712 goto out_gtt;
713 }
714
0485c9dc 715 ret = i915_kick_out_vgacon(dev_priv);
f96de58f 716 if (ret) {
0485c9dc 717 DRM_ERROR("failed to remove conflicting VGA console\n");
f96de58f
CW
718 goto out_gtt;
719 }
a4de0526 720 }
e188719a 721
466e69b8
DA
722 pci_set_master(dev->pdev);
723
9f82d238
DV
724 /* overlay on gen2 is broken and can't address above 1G */
725 if (IS_GEN2(dev))
726 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
727
6927faf3
JN
728 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
729 * using 32bit addressing, overwriting memory if HWS is located
730 * above 4GB.
731 *
732 * The documentation also mentions an issue with undefined
733 * behaviour if any general state is accessed within a page above 4GB,
734 * which also needs to be handled carefully.
735 */
736 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
737 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
738
93d18799 739 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 740
5d4545ae
BW
741 dev_priv->gtt.mappable =
742 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 743 aperture_size);
5d4545ae 744 if (dev_priv->gtt.mappable == NULL) {
6644107d 745 ret = -EIO;
cbb47d17 746 goto out_gtt;
6644107d
VP
747 }
748
911bdf0a
BW
749 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
750 aperture_size);
19966754 751
e642abbf
CW
752 /* The i915 workqueue is primarily used for batched retirement of
753 * requests (and thus managing bo) once the task has been completed
754 * by the GPU. i915_gem_retire_requests() is called directly when we
755 * need high-priority retirement, such as waiting for an explicit
756 * bo.
757 *
758 * It is also used for periodic low-priority events, such as
df9c2042 759 * idle-timers and recording error state.
e642abbf
CW
760 *
761 * All tasks on the workqueue are expected to acquire the dev mutex
762 * so there is no point in running more than one instance of the
53621860 763 * workqueue at any time. Use an ordered one.
e642abbf 764 */
53621860 765 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
766 if (dev_priv->wq == NULL) {
767 DRM_ERROR("Failed to create our workqueue.\n");
768 ret = -ENOMEM;
a7b85d2a 769 goto out_mtrrfree;
9c9fe1f8
EA
770 }
771
0e32b39c
DA
772 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
773 if (dev_priv->dp_wq == NULL) {
774 DRM_ERROR("Failed to create our dp workqueue.\n");
775 ret = -ENOMEM;
776 goto out_freewq;
777 }
778
b963291c 779 intel_irq_init(dev_priv);
78511f2a 780 intel_uncore_sanitize(dev);
9880b7a5 781
c4804411
ZW
782 /* Try to make sure MCHBAR is enabled before poking at it */
783 intel_setup_mchbar(dev);
f899fc64 784 intel_setup_gmbus(dev);
44834a67 785 intel_opregion_setup(dev);
c4804411 786
6d139a87
BF
787 intel_setup_bios(dev);
788
673a394b
EA
789 i915_gem_load(dev);
790
ed4cb414
EA
791 /* On the 945G/GM, the chipset reports the MSI capability on the
792 * integrated graphics even though the support isn't actually there
793 * according to the published specs. It doesn't appear to function
794 * correctly in testing on 945G.
795 * This may be a side effect of MSI having been made available for PEG
796 * and the registers being closely associated.
d1ed629f
KP
797 *
798 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
799 * be lost or delayed, but we use them anyways to avoid
800 * stuck interrupts on some machines.
ed4cb414 801 */
b60678a7 802 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 803 pci_enable_msi(dev->pdev);
ed4cb414 804
22d3fd46 805 intel_device_info_runtime_init(dev);
7f1f3851 806
e3c74757
BW
807 if (INTEL_INFO(dev)->num_pipes) {
808 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
809 if (ret)
810 goto out_gem_unload;
811 }
52440211 812
da7e29bd 813 intel_power_domains_init(dev_priv);
a38911a3 814
79e53945 815 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 816 ret = i915_load_modeset_init(dev);
79e53945
JB
817 if (ret < 0) {
818 DRM_ERROR("failed to init modeset\n");
cbb47d17 819 goto out_power_well;
79e53945
JB
820 }
821 }
822
0136db58
BW
823 i915_setup_sysfs(dev);
824
e3c74757
BW
825 if (INTEL_INFO(dev)->num_pipes) {
826 /* Must be done after probing outputs */
827 intel_opregion_init(dev);
8e5c2b77 828 acpi_video_register();
e3c74757 829 }
74a365b3 830
eb48eb00
DV
831 if (IS_GEN5(dev))
832 intel_gpu_ips_init(dev_priv);
63ee41d7 833
f458ebbc 834 intel_runtime_pm_enable(dev_priv);
8a187455 835
79e53945
JB
836 return 0;
837
cbb47d17 838out_power_well:
f458ebbc 839 intel_power_domains_fini(dev_priv);
cbb47d17 840 drm_vblank_cleanup(dev);
56e2ea34 841out_gem_unload:
4bdc7293
ID
842 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
843 unregister_shrinker(&dev_priv->mm.shrinker);
a7b85d2a 844
56e2ea34
CW
845 if (dev->pdev->msi_enabled)
846 pci_disable_msi(dev->pdev);
847
848 intel_teardown_gmbus(dev);
849 intel_teardown_mchbar(dev);
22accca0 850 pm_qos_remove_request(&dev_priv->pm_qos);
0e32b39c
DA
851 destroy_workqueue(dev_priv->dp_wq);
852out_freewq:
9c9fe1f8 853 destroy_workqueue(dev_priv->wq);
a7b85d2a 854out_mtrrfree:
911bdf0a 855 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 856 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17 857out_gtt:
90d0a0e8 858 i915_global_gtt_cleanup(dev);
cbb47d17 859out_regs:
c3d685a7 860 intel_uncore_fini(dev);
6dda569f 861 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
862put_bridge:
863 pci_dev_put(dev_priv->bridge_dev);
79e53945 864free_priv:
cbb47d17
CW
865 if (dev_priv->slab)
866 kmem_cache_destroy(dev_priv->slab);
9a298b2a 867 kfree(dev_priv);
ba8bbcf6
JB
868 return ret;
869}
870
871int i915_driver_unload(struct drm_device *dev)
872{
873 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 874 int ret;
ba8bbcf6 875
ce58c32b
CW
876 ret = i915_gem_suspend(dev);
877 if (ret) {
878 DRM_ERROR("failed to idle hardware: %d\n", ret);
879 return ret;
880 }
881
41373cd5 882 intel_power_domains_fini(dev_priv);
8a187455 883
eb48eb00 884 intel_gpu_ips_teardown();
7648fa99 885
0136db58
BW
886 i915_teardown_sysfs(dev);
887
4bdc7293
ID
888 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
889 unregister_shrinker(&dev_priv->mm.shrinker);
17250b71 890
5d4545ae 891 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 892 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 893
44834a67
CW
894 acpi_video_unregister();
895
2ebfaf5f 896 if (drm_core_check_feature(dev, DRIVER_MODESET))
7b4f3990 897 intel_fbdev_fini(dev);
2ebfaf5f
PZ
898
899 drm_vblank_cleanup(dev);
900
901 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3d8620cc
JB
902 intel_modeset_cleanup(dev);
903
6363ee6f
ZY
904 /*
905 * free the memory space allocated for the child device
906 * config parsed from VBT
907 */
41aa3448
RV
908 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
909 kfree(dev_priv->vbt.child_dev);
910 dev_priv->vbt.child_dev = NULL;
911 dev_priv->vbt.child_dev_num = 0;
6363ee6f 912 }
6c0d9350 913
6a9ee8af 914 vga_switcheroo_unregister_client(dev->pdev);
28d52043 915 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
916 }
917
a8b4899e 918 /* Free error state after interrupts are fully disabled. */
99584db3
DV
919 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
920 cancel_work_sync(&dev_priv->gpu_error.work);
a8b4899e 921 i915_destroy_error_state(dev);
bc0c7f14 922
ed4cb414
EA
923 if (dev->pdev->msi_enabled)
924 pci_disable_msi(dev->pdev);
925
44834a67 926 intel_opregion_fini(dev);
8ee1c3db 927
79e53945 928 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
929 /* Flush any outstanding unpin_work. */
930 flush_workqueue(dev_priv->wq);
931
79e53945
JB
932 mutex_lock(&dev->struct_mutex);
933 i915_gem_cleanup_ringbuffer(dev);
78a42377 934 i915_gem_batch_pool_fini(&dev_priv->mm.batch_pool);
55a66628 935 i915_gem_context_fini(dev);
79e53945 936 mutex_unlock(&dev->struct_mutex);
9797fbfb 937 i915_gem_cleanup_stolen(dev);
79e53945
JB
938 }
939
f899fc64 940 intel_teardown_gmbus(dev);
c4804411
ZW
941 intel_teardown_mchbar(dev);
942
0e32b39c 943 destroy_workqueue(dev_priv->dp_wq);
bc0c7f14 944 destroy_workqueue(dev_priv->wq);
9ee32fea 945 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 946
90d0a0e8 947 i915_global_gtt_cleanup(dev);
6640aab6 948
aec347ab
CW
949 intel_uncore_fini(dev);
950 if (dev_priv->regs != NULL)
951 pci_iounmap(dev->pdev, dev_priv->regs);
952
42dcedd4
CW
953 if (dev_priv->slab)
954 kmem_cache_destroy(dev_priv->slab);
bc0c7f14 955
ec2a4c3f 956 pci_dev_put(dev_priv->bridge_dev);
2206e6a1 957 kfree(dev_priv);
ba8bbcf6 958
22eae947
DA
959 return 0;
960}
961
f787a5f5 962int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 963{
b29c19b6 964 int ret;
673a394b 965
b29c19b6
CW
966 ret = i915_gem_open(dev, file);
967 if (ret)
968 return ret;
254f965c 969
673a394b
EA
970 return 0;
971}
972
79e53945
JB
973/**
974 * i915_driver_lastclose - clean up after all DRM clients have exited
975 * @dev: DRM device
976 *
977 * Take care of cleaning up after all DRM clients have exited. In the
978 * mode setting case, we want to restore the kernel's initial mode (just
979 * in case the last client left us in a bad state).
980 *
9021f284 981 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
982 * and DMA structures, since the kernel won't be using them, and clea
983 * up any GEM state.
984 */
1a5036bf 985void i915_driver_lastclose(struct drm_device *dev)
1da177e4 986{
377e91b2
DV
987 intel_fbdev_restore_mode(dev);
988 vga_switcheroo_process_delayed_switch();
1da177e4
LT
989}
990
2885f6ac 991void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 992{
0d1430a3 993 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
994 i915_gem_context_close(dev, file);
995 i915_gem_release(dev, file);
0d1430a3 996 mutex_unlock(&dev->struct_mutex);
e2fcdaa9
VS
997
998 if (drm_core_check_feature(dev, DRIVER_MODESET))
999 intel_modeset_preclose(dev, file);
1da177e4
LT
1000}
1001
f787a5f5 1002void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1003{
f787a5f5 1004 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1005
a8ebba75
ZY
1006 if (file_priv && file_priv->bsd_ring)
1007 file_priv->bsd_ring = NULL;
f787a5f5 1008 kfree(file_priv);
673a394b
EA
1009}
1010
4feb7659
DV
1011static int
1012i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *file)
1014{
1015 return -ENODEV;
1016}
1017
baa70943 1018const struct drm_ioctl_desc i915_ioctls[] = {
77f31815
DV
1019 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1020 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1021 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1022 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1023 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1024 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
10ba5012 1025 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1b2f1489 1026 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1027 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1028 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1029 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815 1030 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
b2c606fe 1031 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1032 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815
DV
1033 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1034 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1035 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
f548c0e9 1036 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1b2f1489 1037 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
10ba5012 1038 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
4feb7659
DV
1039 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1040 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1041 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1042 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1043 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1044 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
71b14ab6
DV
1045 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1046 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
10ba5012
KH
1047 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1048 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1049 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1050 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1051 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1052 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1053 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1054 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1055 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1056 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489 1057 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
10ba5012 1058 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
1059 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1060 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1061 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1062 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
10ba5012
KH
1063 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1064 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1065 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1066 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
b6359918 1067 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
5cc9ed4b 1068 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
c94f7029
DA
1069};
1070
f95aeb17 1071int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
cda17380 1072
9021f284
DV
1073/*
1074 * This is really ugly: Because old userspace abused the linux agp interface to
1075 * manage the gtt, we need to claim that all intel devices are agp. For
1076 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1077 */
1a5036bf 1078int i915_driver_device_is_agp(struct drm_device *dev)
cda17380
DA
1079{
1080 return 1;
1081}
This page took 0.8352 seconds and 5 git commands to generate.