Merge 2.6.38-rc5 into staging-next
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
354ff967 38#include "drm_crtc_helper.h"
79e53945 39
d6073d77 40static int i915_modeset = -1;
79e53945
JB
41module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 45
652c393a 46unsigned int i915_powersave = 1;
0aa99277 47module_param_named(powersave, i915_powersave, int, 0600);
652c393a 48
ac668088
CW
49unsigned int i915_enable_rc6 = 0;
50module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
51
33814341
JB
52unsigned int i915_lvds_downclock = 0;
53module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
54
a7615030
CW
55unsigned int i915_panel_use_ssc = 1;
56module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
57
d78cb50b
CW
58bool i915_try_reset = true;
59module_param_named(reset, i915_try_reset, bool, 0600);
60
112b715e 61static struct drm_driver driver;
1f7a6e37 62extern int intel_agp_enabled;
112b715e 63
cfdf1fa2 64#define INTEL_VGA_DEVICE(id, info) { \
49ae35f2 65 .class = PCI_CLASS_DISPLAY_VGA << 8, \
934f992c 66 .class_mask = 0xff0000, \
49ae35f2
KH
67 .vendor = 0x8086, \
68 .device = id, \
69 .subvendor = PCI_ANY_ID, \
70 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
71 .driver_data = (unsigned long) info }
72
9a7e8492 73static const struct intel_device_info intel_i830_info = {
a6c45cf0 74 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
31578148 75 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
76};
77
9a7e8492 78static const struct intel_device_info intel_845g_info = {
a6c45cf0 79 .gen = 2,
31578148 80 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
81};
82
9a7e8492 83static const struct intel_device_info intel_i85x_info = {
a6c45cf0 84 .gen = 2, .is_i85x = 1, .is_mobile = 1,
5ce8ba7c 85 .cursor_needs_physical = 1,
31578148 86 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
87};
88
9a7e8492 89static const struct intel_device_info intel_i865g_info = {
a6c45cf0 90 .gen = 2,
31578148 91 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
92};
93
9a7e8492 94static const struct intel_device_info intel_i915g_info = {
a6c45cf0 95 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
31578148 96 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 97};
9a7e8492 98static const struct intel_device_info intel_i915gm_info = {
a6c45cf0 99 .gen = 3, .is_mobile = 1,
b295d1b6 100 .cursor_needs_physical = 1,
31578148 101 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 102 .supports_tv = 1,
cfdf1fa2 103};
9a7e8492 104static const struct intel_device_info intel_i945g_info = {
a6c45cf0 105 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 106 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 107};
9a7e8492 108static const struct intel_device_info intel_i945gm_info = {
a6c45cf0 109 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
b295d1b6 110 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 111 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 112 .supports_tv = 1,
cfdf1fa2
KH
113};
114
9a7e8492 115static const struct intel_device_info intel_i965g_info = {
a6c45cf0 116 .gen = 4, .is_broadwater = 1,
c96c3a8c 117 .has_hotplug = 1,
31578148 118 .has_overlay = 1,
cfdf1fa2
KH
119};
120
9a7e8492 121static const struct intel_device_info intel_i965gm_info = {
a6c45cf0 122 .gen = 4, .is_crestline = 1,
e3c4e5dd 123 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 124 .has_overlay = 1,
a6c45cf0 125 .supports_tv = 1,
cfdf1fa2
KH
126};
127
9a7e8492 128static const struct intel_device_info intel_g33_info = {
a6c45cf0 129 .gen = 3, .is_g33 = 1,
c96c3a8c 130 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 131 .has_overlay = 1,
cfdf1fa2
KH
132};
133
9a7e8492 134static const struct intel_device_info intel_g45_info = {
a6c45cf0 135 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
c96c3a8c 136 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 137 .has_bsd_ring = 1,
cfdf1fa2
KH
138};
139
9a7e8492 140static const struct intel_device_info intel_gm45_info = {
a6c45cf0 141 .gen = 4, .is_g4x = 1,
e3c4e5dd 142 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 143 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 144 .supports_tv = 1,
92f49d9c 145 .has_bsd_ring = 1,
cfdf1fa2
KH
146};
147
9a7e8492 148static const struct intel_device_info intel_pineview_info = {
a6c45cf0 149 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
c96c3a8c 150 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 151 .has_overlay = 1,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_ironlake_d_info = {
f00a3ddf 155 .gen = 5,
c96c3a8c 156 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 157 .has_bsd_ring = 1,
cfdf1fa2
KH
158};
159
9a7e8492 160static const struct intel_device_info intel_ironlake_m_info = {
f00a3ddf 161 .gen = 5, .is_mobile = 1,
e3c4e5dd 162 .need_gfx_hws = 1, .has_hotplug = 1,
16c59ef3 163 .has_fbc = 0, /* disabled due to buggy hardware */
92f49d9c 164 .has_bsd_ring = 1,
cfdf1fa2
KH
165};
166
9a7e8492 167static const struct intel_device_info intel_sandybridge_d_info = {
a6c45cf0 168 .gen = 6,
c96c3a8c 169 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 170 .has_bsd_ring = 1,
549f7365 171 .has_blt_ring = 1,
f6e450a6
EA
172};
173
9a7e8492 174static const struct intel_device_info intel_sandybridge_m_info = {
a6c45cf0 175 .gen = 6, .is_mobile = 1,
c96c3a8c 176 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 177 .has_fbc = 1,
881f47b6 178 .has_bsd_ring = 1,
549f7365 179 .has_blt_ring = 1,
a13e4093
EA
180};
181
6103da0d
CW
182static const struct pci_device_id pciidlist[] = { /* aka */
183 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
184 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
185 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 186 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
187 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
188 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
189 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
190 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
191 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
192 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
193 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
194 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
195 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
196 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
197 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
198 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
199 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
200 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
201 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
202 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
203 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
204 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
205 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
206 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
207 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
208 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 209 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
210 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
211 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
212 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
213 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 214 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
215 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
216 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 217 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 218 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 219 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 220 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
49ae35f2 221 {0, 0, 0}
1da177e4
LT
222};
223
79e53945
JB
224#if defined(CONFIG_DRM_I915_KMS)
225MODULE_DEVICE_TABLE(pci, pciidlist);
226#endif
227
3bad0781
ZW
228#define INTEL_PCH_DEVICE_ID_MASK 0xff00
229#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
230
231void intel_detect_pch (struct drm_device *dev)
232{
233 struct drm_i915_private *dev_priv = dev->dev_private;
234 struct pci_dev *pch;
235
236 /*
237 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
238 * make graphics device passthrough work easy for VMM, that only
239 * need to expose ISA bridge to let driver know the real hardware
240 * underneath. This is a requirement from virtualization team.
241 */
242 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
243 if (pch) {
244 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
245 int id;
246 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
247
248 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
249 dev_priv->pch_type = PCH_CPT;
250 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
251 }
252 }
253 pci_dev_put(pch);
254 }
255}
256
eb43f4af
CW
257void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
258{
259 int count;
260
261 count = 0;
262 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
263 udelay(10);
264
265 I915_WRITE_NOTRACE(FORCEWAKE, 1);
266 POSTING_READ(FORCEWAKE);
267
268 count = 0;
269 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
270 udelay(10);
271}
272
273void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
274{
275 I915_WRITE_NOTRACE(FORCEWAKE, 0);
276 POSTING_READ(FORCEWAKE);
277}
278
84b79f8d 279static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 280{
61caf87c
RW
281 struct drm_i915_private *dev_priv = dev->dev_private;
282
5bcf719b
DA
283 drm_kms_helper_poll_disable(dev);
284
ba8bbcf6 285 pci_save_state(dev->pdev);
ba8bbcf6 286
5669fcac 287 /* If KMS is active, we do the leavevt stuff here */
226485e9 288 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
289 int error = i915_gem_idle(dev);
290 if (error) {
226485e9 291 dev_err(&dev->pdev->dev,
84b79f8d
RW
292 "GEM idle failed, resume might fail\n");
293 return error;
294 }
226485e9 295 drm_irq_uninstall(dev);
5669fcac
JB
296 }
297
9e06dd39
JB
298 i915_save_state(dev);
299
44834a67 300 intel_opregion_fini(dev);
8ee1c3db 301
84b79f8d
RW
302 /* Modeset on resume, not lid events */
303 dev_priv->modeset_on_lid = 0;
61caf87c
RW
304
305 return 0;
84b79f8d
RW
306}
307
6a9ee8af 308int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
309{
310 int error;
311
312 if (!dev || !dev->dev_private) {
313 DRM_ERROR("dev: %p\n", dev);
314 DRM_ERROR("DRM not initialized, aborting suspend.\n");
315 return -ENODEV;
316 }
317
318 if (state.event == PM_EVENT_PRETHAW)
319 return 0;
320
5bcf719b
DA
321
322 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
323 return 0;
6eecba33 324
84b79f8d
RW
325 error = i915_drm_freeze(dev);
326 if (error)
327 return error;
328
b932ccb5
DA
329 if (state.event == PM_EVENT_SUSPEND) {
330 /* Shut down the device */
331 pci_disable_device(dev->pdev);
332 pci_set_power_state(dev->pdev, PCI_D3hot);
333 }
ba8bbcf6
JB
334
335 return 0;
336}
337
84b79f8d 338static int i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 339{
5669fcac 340 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 341 int error = 0;
8ee1c3db 342
d1c3b177
CW
343 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
344 mutex_lock(&dev->struct_mutex);
345 i915_gem_restore_gtt_mappings(dev);
346 mutex_unlock(&dev->struct_mutex);
347 }
348
61caf87c 349 i915_restore_state(dev);
44834a67 350 intel_opregion_setup(dev);
61caf87c 351
5669fcac
JB
352 /* KMS EnterVT equivalent */
353 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
354 mutex_lock(&dev->struct_mutex);
355 dev_priv->mm.suspended = 0;
356
84b79f8d 357 error = i915_gem_init_ringbuffer(dev);
5669fcac 358 mutex_unlock(&dev->struct_mutex);
226485e9 359
500f7147 360 drm_mode_config_reset(dev);
226485e9 361 drm_irq_install(dev);
84b79f8d 362
354ff967
ZY
363 /* Resume the modeset for every activated CRTC */
364 drm_helper_resume_force_mode(dev);
5669fcac 365
ac668088 366 if (IS_IRONLAKE_M(dev))
d5bb081b
JB
367 ironlake_enable_rc6(dev);
368 }
1daed3fb 369
44834a67
CW
370 intel_opregion_init(dev);
371
c9354c85 372 dev_priv->modeset_on_lid = 0;
06891e27 373
84b79f8d
RW
374 return error;
375}
376
6a9ee8af 377int i915_resume(struct drm_device *dev)
84b79f8d 378{
6eecba33
CW
379 int ret;
380
5bcf719b
DA
381 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
382 return 0;
383
84b79f8d
RW
384 if (pci_enable_device(dev->pdev))
385 return -EIO;
386
387 pci_set_master(dev->pdev);
388
6eecba33
CW
389 ret = i915_drm_thaw(dev);
390 if (ret)
391 return ret;
392
393 drm_kms_helper_poll_enable(dev);
394 return 0;
ba8bbcf6
JB
395}
396
dc96e9b8
CW
397static int i8xx_do_reset(struct drm_device *dev, u8 flags)
398{
399 struct drm_i915_private *dev_priv = dev->dev_private;
400
401 if (IS_I85X(dev))
402 return -ENODEV;
403
404 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
405 POSTING_READ(D_STATE);
406
407 if (IS_I830(dev) || IS_845G(dev)) {
408 I915_WRITE(DEBUG_RESET_I830,
409 DEBUG_RESET_DISPLAY |
410 DEBUG_RESET_RENDER |
411 DEBUG_RESET_FULL);
412 POSTING_READ(DEBUG_RESET_I830);
413 msleep(1);
414
415 I915_WRITE(DEBUG_RESET_I830, 0);
416 POSTING_READ(DEBUG_RESET_I830);
417 }
418
419 msleep(1);
420
421 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
422 POSTING_READ(D_STATE);
423
424 return 0;
425}
426
f49f0586
KG
427static int i965_reset_complete(struct drm_device *dev)
428{
429 u8 gdrst;
eeccdcac 430 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
f49f0586
KG
431 return gdrst & 0x1;
432}
433
0573ed4a
KG
434static int i965_do_reset(struct drm_device *dev, u8 flags)
435{
436 u8 gdrst;
437
ae681d96
CW
438 /*
439 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
440 * well as the reset bit (GR/bit 0). Setting the GR bit
441 * triggers the reset; when done, the hardware will clear it.
442 */
0573ed4a
KG
443 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
444 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
445
446 return wait_for(i965_reset_complete(dev), 500);
447}
448
449static int ironlake_do_reset(struct drm_device *dev, u8 flags)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
453 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
454 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
455}
456
cff458c2
EA
457static int gen6_do_reset(struct drm_device *dev, u8 flags)
458{
459 struct drm_i915_private *dev_priv = dev->dev_private;
460
461 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
462 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
463}
464
11ed50ec
BG
465/**
466 * i965_reset - reset chip after a hang
467 * @dev: drm device to reset
468 * @flags: reset domains
469 *
470 * Reset the chip. Useful if a hang is detected. Returns zero on successful
471 * reset or otherwise an error code.
472 *
473 * Procedure is fairly simple:
474 * - reset the chip using the reset reg
475 * - re-init context state
476 * - re-init hardware status page
477 * - re-init ring buffer
478 * - re-init interrupt state
479 * - re-init display
480 */
f803aa55 481int i915_reset(struct drm_device *dev, u8 flags)
11ed50ec
BG
482{
483 drm_i915_private_t *dev_priv = dev->dev_private;
11ed50ec
BG
484 /*
485 * We really should only reset the display subsystem if we actually
486 * need to
487 */
488 bool need_display = true;
0573ed4a 489 int ret;
11ed50ec 490
d78cb50b
CW
491 if (!i915_try_reset)
492 return 0;
493
340479aa
CW
494 if (!mutex_trylock(&dev->struct_mutex))
495 return -EBUSY;
11ed50ec 496
069efc1d 497 i915_gem_reset(dev);
77f01230 498
f803aa55 499 ret = -ENODEV;
ae681d96
CW
500 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
501 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
502 } else switch (INTEL_INFO(dev)->gen) {
cff458c2
EA
503 case 6:
504 ret = gen6_do_reset(dev, flags);
505 break;
f803aa55 506 case 5:
0573ed4a 507 ret = ironlake_do_reset(dev, flags);
f803aa55
CW
508 break;
509 case 4:
0573ed4a 510 ret = i965_do_reset(dev, flags);
f803aa55 511 break;
dc96e9b8
CW
512 case 2:
513 ret = i8xx_do_reset(dev, flags);
514 break;
f803aa55 515 }
ae681d96 516 dev_priv->last_gpu_reset = get_seconds();
0573ed4a 517 if (ret) {
f803aa55 518 DRM_ERROR("Failed to reset chip.\n");
f953c935 519 mutex_unlock(&dev->struct_mutex);
f803aa55 520 return ret;
11ed50ec
BG
521 }
522
523 /* Ok, now get things going again... */
524
525 /*
526 * Everything depends on having the GTT running, so we need to start
527 * there. Fortunately we don't need to do this unless we reset the
528 * chip at a PCI level.
529 *
530 * Next we need to restore the context, but we don't use those
531 * yet either...
532 *
533 * Ring buffer needs to be re-initialized in the KMS case, or if X
534 * was running at the time of the reset (i.e. we weren't VT
535 * switched away).
536 */
537 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 538 !dev_priv->mm.suspended) {
11ed50ec 539 dev_priv->mm.suspended = 0;
75a6898f 540
1ec14ad3 541 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
75a6898f 542 if (HAS_BSD(dev))
1ec14ad3 543 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
75a6898f 544 if (HAS_BLT(dev))
1ec14ad3 545 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
75a6898f 546
11ed50ec
BG
547 mutex_unlock(&dev->struct_mutex);
548 drm_irq_uninstall(dev);
500f7147 549 drm_mode_config_reset(dev);
11ed50ec
BG
550 drm_irq_install(dev);
551 mutex_lock(&dev->struct_mutex);
552 }
553
9fd98141
CW
554 mutex_unlock(&dev->struct_mutex);
555
11ed50ec 556 /*
9fd98141
CW
557 * Perform a full modeset as on later generations, e.g. Ironlake, we may
558 * need to retrain the display link and cannot just restore the register
559 * values.
11ed50ec 560 */
9fd98141
CW
561 if (need_display) {
562 mutex_lock(&dev->mode_config.mutex);
563 drm_helper_resume_force_mode(dev);
564 mutex_unlock(&dev->mode_config.mutex);
565 }
11ed50ec 566
11ed50ec
BG
567 return 0;
568}
569
570
112b715e
KH
571static int __devinit
572i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
573{
5fe49d86
CW
574 /* Only bind to function 0 of the device. Early generations
575 * used function 1 as a placeholder for multi-head. This causes
576 * us confusion instead, especially on the systems where both
577 * functions have the same PCI-ID!
578 */
579 if (PCI_FUNC(pdev->devfn))
580 return -ENODEV;
581
dcdb1674 582 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
583}
584
585static void
586i915_pci_remove(struct pci_dev *pdev)
587{
588 struct drm_device *dev = pci_get_drvdata(pdev);
589
590 drm_put_dev(dev);
591}
592
84b79f8d 593static int i915_pm_suspend(struct device *dev)
112b715e 594{
84b79f8d
RW
595 struct pci_dev *pdev = to_pci_dev(dev);
596 struct drm_device *drm_dev = pci_get_drvdata(pdev);
597 int error;
112b715e 598
84b79f8d
RW
599 if (!drm_dev || !drm_dev->dev_private) {
600 dev_err(dev, "DRM not initialized, aborting suspend.\n");
601 return -ENODEV;
602 }
112b715e 603
5bcf719b
DA
604 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
605 return 0;
606
84b79f8d
RW
607 error = i915_drm_freeze(drm_dev);
608 if (error)
609 return error;
112b715e 610
84b79f8d
RW
611 pci_disable_device(pdev);
612 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 613
84b79f8d 614 return 0;
cbda12d7
ZW
615}
616
84b79f8d 617static int i915_pm_resume(struct device *dev)
cbda12d7 618{
84b79f8d
RW
619 struct pci_dev *pdev = to_pci_dev(dev);
620 struct drm_device *drm_dev = pci_get_drvdata(pdev);
621
622 return i915_resume(drm_dev);
cbda12d7
ZW
623}
624
84b79f8d 625static int i915_pm_freeze(struct device *dev)
cbda12d7 626{
84b79f8d
RW
627 struct pci_dev *pdev = to_pci_dev(dev);
628 struct drm_device *drm_dev = pci_get_drvdata(pdev);
629
630 if (!drm_dev || !drm_dev->dev_private) {
631 dev_err(dev, "DRM not initialized, aborting suspend.\n");
632 return -ENODEV;
633 }
634
635 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
636}
637
84b79f8d 638static int i915_pm_thaw(struct device *dev)
cbda12d7 639{
84b79f8d
RW
640 struct pci_dev *pdev = to_pci_dev(dev);
641 struct drm_device *drm_dev = pci_get_drvdata(pdev);
642
643 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
644}
645
84b79f8d 646static int i915_pm_poweroff(struct device *dev)
cbda12d7 647{
84b79f8d
RW
648 struct pci_dev *pdev = to_pci_dev(dev);
649 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 650
61caf87c 651 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
652}
653
b4b78d12 654static const struct dev_pm_ops i915_pm_ops = {
cbda12d7
ZW
655 .suspend = i915_pm_suspend,
656 .resume = i915_pm_resume,
657 .freeze = i915_pm_freeze,
658 .thaw = i915_pm_thaw,
659 .poweroff = i915_pm_poweroff,
84b79f8d 660 .restore = i915_pm_resume,
cbda12d7
ZW
661};
662
de151cf6
JB
663static struct vm_operations_struct i915_gem_vm_ops = {
664 .fault = i915_gem_fault,
ab00b3e5
JB
665 .open = drm_gem_vm_open,
666 .close = drm_gem_vm_close,
de151cf6
JB
667};
668
1da177e4 669static struct drm_driver driver = {
792d2b9a
DA
670 /* don't use mtrr's here, the Xserver or user space app should
671 * deal with them for intel hardware.
672 */
673a394b
EA
673 .driver_features =
674 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
675 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
22eae947 676 .load = i915_driver_load,
ba8bbcf6 677 .unload = i915_driver_unload,
673a394b 678 .open = i915_driver_open,
22eae947
DA
679 .lastclose = i915_driver_lastclose,
680 .preclose = i915_driver_preclose,
673a394b 681 .postclose = i915_driver_postclose,
d8e29209
RW
682
683 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
684 .suspend = i915_suspend,
685 .resume = i915_resume,
686
cda17380 687 .device_is_agp = i915_driver_device_is_agp,
0a3e67a4
JB
688 .enable_vblank = i915_enable_vblank,
689 .disable_vblank = i915_disable_vblank,
0af7e4df
MK
690 .get_vblank_timestamp = i915_get_vblank_timestamp,
691 .get_scanout_position = i915_get_crtc_scanoutpos,
1da177e4
LT
692 .irq_preinstall = i915_driver_irq_preinstall,
693 .irq_postinstall = i915_driver_irq_postinstall,
694 .irq_uninstall = i915_driver_irq_uninstall,
695 .irq_handler = i915_driver_irq_handler,
696 .reclaim_buffers = drm_core_reclaim_buffers,
7c1c2871
DA
697 .master_create = i915_master_create,
698 .master_destroy = i915_master_destroy,
955b12de 699#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
700 .debugfs_init = i915_debugfs_init,
701 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 702#endif
673a394b
EA
703 .gem_init_object = i915_gem_init_object,
704 .gem_free_object = i915_gem_free_object,
de151cf6 705 .gem_vm_ops = &i915_gem_vm_ops,
1da177e4
LT
706 .ioctls = i915_ioctls,
707 .fops = {
b5e89ed5
DA
708 .owner = THIS_MODULE,
709 .open = drm_open,
710 .release = drm_release,
ed8b6704 711 .unlocked_ioctl = drm_ioctl,
de151cf6 712 .mmap = drm_gem_mmap,
b5e89ed5
DA
713 .poll = drm_poll,
714 .fasync = drm_fasync,
c9a9c5e0 715 .read = drm_read,
8ca7c1df 716#ifdef CONFIG_COMPAT
b5e89ed5 717 .compat_ioctl = i915_compat_ioctl,
8ca7c1df 718#endif
dc880abe 719 .llseek = noop_llseek,
22eae947
DA
720 },
721
1da177e4 722 .pci_driver = {
22eae947
DA
723 .name = DRIVER_NAME,
724 .id_table = pciidlist,
112b715e
KH
725 .probe = i915_pci_probe,
726 .remove = i915_pci_remove,
cbda12d7 727 .driver.pm = &i915_pm_ops,
22eae947 728 },
bc5f4523 729
22eae947
DA
730 .name = DRIVER_NAME,
731 .desc = DRIVER_DESC,
732 .date = DRIVER_DATE,
733 .major = DRIVER_MAJOR,
734 .minor = DRIVER_MINOR,
735 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
736};
737
738static int __init i915_init(void)
739{
1f7a6e37
ZW
740 if (!intel_agp_enabled) {
741 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
742 return -ENODEV;
743 }
744
1da177e4 745 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
746
747 /*
748 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
749 * explicitly disabled with the module pararmeter.
750 *
751 * Otherwise, just follow the parameter (defaulting to off).
752 *
753 * Allow optional vga_text_mode_force boot option to override
754 * the default behavior.
755 */
756#if defined(CONFIG_DRM_I915_KMS)
757 if (i915_modeset != 0)
758 driver.driver_features |= DRIVER_MODESET;
759#endif
760 if (i915_modeset == 1)
761 driver.driver_features |= DRIVER_MODESET;
762
763#ifdef CONFIG_VGA_CONSOLE
764 if (vgacon_text_force() && i915_modeset == -1)
765 driver.driver_features &= ~DRIVER_MODESET;
766#endif
767
3885c6bb
CW
768 if (!(driver.driver_features & DRIVER_MODESET))
769 driver.get_vblank_timestamp = NULL;
770
1da177e4
LT
771 return drm_init(&driver);
772}
773
774static void __exit i915_exit(void)
775{
776 drm_exit(&driver);
777}
778
779module_init(i915_init);
780module_exit(i915_exit);
781
b5e89ed5
DA
782MODULE_AUTHOR(DRIVER_AUTHOR);
783MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 784MODULE_LICENSE("GPL and additional rights");
This page took 0.596277 seconds and 5 git commands to generate.