drm/i915: prepare for multiple power wells
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
105b7c11
RV
121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
99486b8e 125unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
0a3af268
RV
126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
99486b8e 128 "Enable preliminary hardware support.");
0a3af268 129
bf51d5e2 130int i915_disable_power_well __read_mostly = 1;
2124b72e
PZ
131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
bf51d5e2 133 "Disable the power well when possible (default: true)");
2124b72e 134
3c4ca58c
PZ
135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
2385bdf0
JB
139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
e27e9708 144int i915_enable_pc8 __read_mostly = 1;
c67a470b 145module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
e27e9708 146MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
c67a470b 147
90058745
PZ
148int i915_pc8_timeout __read_mostly = 5000;
149module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
150MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
151
0b74b508
XZ
152bool i915_prefault_disable __read_mostly;
153module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
154MODULE_PARM_DESC(prefault_disable,
155 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
156
112b715e 157static struct drm_driver driver;
1f7a6e37 158extern int intel_agp_enabled;
112b715e 159
9a7e8492 160static const struct intel_device_info intel_i830_info = {
7eb552ae 161 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 162 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 163 .ring_mask = RENDER_RING,
cfdf1fa2
KH
164};
165
9a7e8492 166static const struct intel_device_info intel_845g_info = {
7eb552ae 167 .gen = 2, .num_pipes = 1,
31578148 168 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 169 .ring_mask = RENDER_RING,
cfdf1fa2
KH
170};
171
9a7e8492 172static const struct intel_device_info intel_i85x_info = {
7eb552ae 173 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 174 .cursor_needs_physical = 1,
31578148 175 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 176 .ring_mask = RENDER_RING,
cfdf1fa2
KH
177};
178
9a7e8492 179static const struct intel_device_info intel_i865g_info = {
7eb552ae 180 .gen = 2, .num_pipes = 1,
31578148 181 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 182 .ring_mask = RENDER_RING,
cfdf1fa2
KH
183};
184
9a7e8492 185static const struct intel_device_info intel_i915g_info = {
7eb552ae 186 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 187 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 188 .ring_mask = RENDER_RING,
cfdf1fa2 189};
9a7e8492 190static const struct intel_device_info intel_i915gm_info = {
7eb552ae 191 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 192 .cursor_needs_physical = 1,
31578148 193 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 194 .supports_tv = 1,
73ae478c 195 .ring_mask = RENDER_RING,
cfdf1fa2 196};
9a7e8492 197static const struct intel_device_info intel_i945g_info = {
7eb552ae 198 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 199 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 200 .ring_mask = RENDER_RING,
cfdf1fa2 201};
9a7e8492 202static const struct intel_device_info intel_i945gm_info = {
7eb552ae 203 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 204 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 205 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 206 .supports_tv = 1,
73ae478c 207 .ring_mask = RENDER_RING,
cfdf1fa2
KH
208};
209
9a7e8492 210static const struct intel_device_info intel_i965g_info = {
7eb552ae 211 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 212 .has_hotplug = 1,
31578148 213 .has_overlay = 1,
73ae478c 214 .ring_mask = RENDER_RING,
cfdf1fa2
KH
215};
216
9a7e8492 217static const struct intel_device_info intel_i965gm_info = {
7eb552ae 218 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 219 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 220 .has_overlay = 1,
a6c45cf0 221 .supports_tv = 1,
73ae478c 222 .ring_mask = RENDER_RING,
cfdf1fa2
KH
223};
224
9a7e8492 225static const struct intel_device_info intel_g33_info = {
7eb552ae 226 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 227 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 228 .has_overlay = 1,
73ae478c 229 .ring_mask = RENDER_RING,
cfdf1fa2
KH
230};
231
9a7e8492 232static const struct intel_device_info intel_g45_info = {
7eb552ae 233 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 234 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 235 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
236};
237
9a7e8492 238static const struct intel_device_info intel_gm45_info = {
7eb552ae 239 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 240 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 241 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 242 .supports_tv = 1,
73ae478c 243 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
244};
245
9a7e8492 246static const struct intel_device_info intel_pineview_info = {
7eb552ae 247 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 248 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 249 .has_overlay = 1,
cfdf1fa2
KH
250};
251
9a7e8492 252static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 253 .gen = 5, .num_pipes = 2,
5a117db7 254 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 255 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
256};
257
9a7e8492 258static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 259 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 260 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 261 .has_fbc = 1,
73ae478c 262 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
263};
264
9a7e8492 265static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 266 .gen = 6, .num_pipes = 2,
c96c3a8c 267 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 268 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 269 .has_llc = 1,
f6e450a6
EA
270};
271
9a7e8492 272static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 273 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 274 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 275 .has_fbc = 1,
73ae478c 276 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 277 .has_llc = 1,
a13e4093
EA
278};
279
219f4fdb
BW
280#define GEN7_FEATURES \
281 .gen = 7, .num_pipes = 3, \
282 .need_gfx_hws = 1, .has_hotplug = 1, \
73ae478c 283 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 284 .has_llc = 1
219f4fdb 285
c76b615c 286static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
287 GEN7_FEATURES,
288 .is_ivybridge = 1,
c76b615c
JB
289};
290
291static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
292 GEN7_FEATURES,
293 .is_ivybridge = 1,
294 .is_mobile = 1,
abe959c7 295 .has_fbc = 1,
c76b615c
JB
296};
297
999bcdea
BW
298static const struct intel_device_info intel_ivybridge_q_info = {
299 GEN7_FEATURES,
300 .is_ivybridge = 1,
301 .num_pipes = 0, /* legal, last one wins */
302};
303
70a3eb7a 304static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
305 GEN7_FEATURES,
306 .is_mobile = 1,
307 .num_pipes = 2,
70a3eb7a 308 .is_valleyview = 1,
fba5d532 309 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 310 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
311};
312
313static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
314 GEN7_FEATURES,
315 .num_pipes = 2,
70a3eb7a 316 .is_valleyview = 1,
fba5d532 317 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 318 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
319};
320
4cae9ae0 321static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
322 GEN7_FEATURES,
323 .is_haswell = 1,
dd93be58 324 .has_ddi = 1,
30568c45 325 .has_fpga_dbg = 1,
73ae478c 326 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
4cae9ae0
ED
327};
328
329static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
330 GEN7_FEATURES,
331 .is_haswell = 1,
332 .is_mobile = 1,
dd93be58 333 .has_ddi = 1,
30568c45 334 .has_fpga_dbg = 1,
891348b2 335 .has_fbc = 1,
73ae478c 336 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
c76b615c
JB
337};
338
a0a18075
JB
339/*
340 * Make sure any device matches here are from most specific to most
341 * general. For example, since the Quanta match is based on the subsystem
342 * and subvendor IDs, we need it to come before the more general IVB
343 * PCI ID matches, otherwise we'll use the wrong info struct above.
344 */
345#define INTEL_PCI_IDS \
346 INTEL_I830_IDS(&intel_i830_info), \
347 INTEL_I845G_IDS(&intel_845g_info), \
348 INTEL_I85X_IDS(&intel_i85x_info), \
349 INTEL_I865G_IDS(&intel_i865g_info), \
350 INTEL_I915G_IDS(&intel_i915g_info), \
351 INTEL_I915GM_IDS(&intel_i915gm_info), \
352 INTEL_I945G_IDS(&intel_i945g_info), \
353 INTEL_I945GM_IDS(&intel_i945gm_info), \
354 INTEL_I965G_IDS(&intel_i965g_info), \
355 INTEL_G33_IDS(&intel_g33_info), \
356 INTEL_I965GM_IDS(&intel_i965gm_info), \
357 INTEL_GM45_IDS(&intel_gm45_info), \
358 INTEL_G45_IDS(&intel_g45_info), \
359 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
360 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
361 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
362 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
363 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
364 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
365 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
366 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
367 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
368 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
369 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
370 INTEL_VLV_D_IDS(&intel_valleyview_d_info)
371
6103da0d 372static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 373 INTEL_PCI_IDS,
49ae35f2 374 {0, 0, 0}
1da177e4
LT
375};
376
79e53945
JB
377#if defined(CONFIG_DRM_I915_KMS)
378MODULE_DEVICE_TABLE(pci, pciidlist);
379#endif
380
0206e353 381void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
382{
383 struct drm_i915_private *dev_priv = dev->dev_private;
384 struct pci_dev *pch;
385
ce1bb329
BW
386 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
387 * (which really amounts to a PCH but no South Display).
388 */
389 if (INTEL_INFO(dev)->num_pipes == 0) {
390 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
391 return;
392 }
393
3bad0781
ZW
394 /*
395 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
396 * make graphics device passthrough work easy for VMM, that only
397 * need to expose ISA bridge to let driver know the real hardware
398 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
399 *
400 * In some virtualized environments (e.g. XEN), there is irrelevant
401 * ISA bridge in the system. To work reliably, we should scan trhough
402 * all the ISA bridge devices and check for the first match, instead
403 * of only checking the first one.
3bad0781
ZW
404 */
405 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
6a9c4b35
RG
406 while (pch) {
407 struct pci_dev *curr = pch;
3bad0781 408 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 409 unsigned short id;
3bad0781 410 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 411 dev_priv->pch_id = id;
3bad0781 412
90711d50
JB
413 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
414 dev_priv->pch_type = PCH_IBX;
415 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 416 WARN_ON(!IS_GEN5(dev));
90711d50 417 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
418 dev_priv->pch_type = PCH_CPT;
419 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 420 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
421 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
422 /* PantherPoint is CPT compatible */
423 dev_priv->pch_type = PCH_CPT;
492ab669 424 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 425 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
426 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
427 dev_priv->pch_type = PCH_LPT;
428 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 429 WARN_ON(!IS_HASWELL(dev));
08e1413d 430 WARN_ON(IS_ULT(dev));
ae6935dd
WSC
431 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
432 dev_priv->pch_type = PCH_LPT;
ae6935dd
WSC
433 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
434 WARN_ON(!IS_HASWELL(dev));
08e1413d 435 WARN_ON(!IS_ULT(dev));
6a9c4b35
RG
436 } else {
437 goto check_next;
3bad0781 438 }
6a9c4b35
RG
439 pci_dev_put(pch);
440 break;
3bad0781 441 }
6a9c4b35
RG
442check_next:
443 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
444 pci_dev_put(curr);
3bad0781 445 }
6a9c4b35
RG
446 if (!pch)
447 DRM_DEBUG_KMS("No PCH found?\n");
3bad0781
ZW
448}
449
2911a35b
BW
450bool i915_semaphore_is_enabled(struct drm_device *dev)
451{
452 if (INTEL_INFO(dev)->gen < 6)
453 return 0;
454
455 if (i915_semaphores >= 0)
456 return i915_semaphores;
457
59de3295 458#ifdef CONFIG_INTEL_IOMMU
2911a35b 459 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
460 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
461 return false;
462#endif
2911a35b
BW
463
464 return 1;
465}
466
84b79f8d 467static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 468{
61caf87c 469 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 470 struct drm_crtc *crtc;
61caf87c 471
b8efb17b
ZR
472 /* ignore lid events during suspend */
473 mutex_lock(&dev_priv->modeset_restore_lock);
474 dev_priv->modeset_restore = MODESET_SUSPENDED;
475 mutex_unlock(&dev_priv->modeset_restore_lock);
476
c67a470b
PZ
477 /* We do a lot of poking in a lot of registers, make sure they work
478 * properly. */
479 hsw_disable_package_c8(dev_priv);
cb10799c
PZ
480 intel_set_power_well(dev, true);
481
5bcf719b
DA
482 drm_kms_helper_poll_disable(dev);
483
ba8bbcf6 484 pci_save_state(dev->pdev);
ba8bbcf6 485
5669fcac 486 /* If KMS is active, we do the leavevt stuff here */
226485e9 487 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
488 int error;
489
45c5f202 490 error = i915_gem_suspend(dev);
84b79f8d 491 if (error) {
226485e9 492 dev_err(&dev->pdev->dev,
84b79f8d
RW
493 "GEM idle failed, resume might fail\n");
494 return error;
495 }
a261b246 496
1a01ab3b
JB
497 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
498
226485e9 499 drm_irq_uninstall(dev);
15239099 500 dev_priv->enable_hotplug_processing = false;
24576d23
JB
501 /*
502 * Disable CRTCs directly since we want to preserve sw state
503 * for _thaw.
504 */
505 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
506 dev_priv->display.crtc_disable(crtc);
7d708ee4
ID
507
508 intel_modeset_suspend_hw(dev);
5669fcac
JB
509 }
510
9e06dd39
JB
511 i915_save_state(dev);
512
44834a67 513 intel_opregion_fini(dev);
8ee1c3db 514
3fa016a0 515 console_lock();
b6f3eff7 516 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
3fa016a0
DA
517 console_unlock();
518
61caf87c 519 return 0;
84b79f8d
RW
520}
521
6a9ee8af 522int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
523{
524 int error;
525
526 if (!dev || !dev->dev_private) {
527 DRM_ERROR("dev: %p\n", dev);
528 DRM_ERROR("DRM not initialized, aborting suspend.\n");
529 return -ENODEV;
530 }
531
532 if (state.event == PM_EVENT_PRETHAW)
533 return 0;
534
5bcf719b
DA
535
536 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
537 return 0;
6eecba33 538
84b79f8d
RW
539 error = i915_drm_freeze(dev);
540 if (error)
541 return error;
542
b932ccb5
DA
543 if (state.event == PM_EVENT_SUSPEND) {
544 /* Shut down the device */
545 pci_disable_device(dev->pdev);
546 pci_set_power_state(dev->pdev, PCI_D3hot);
547 }
ba8bbcf6
JB
548
549 return 0;
550}
551
073f34d9
JB
552void intel_console_resume(struct work_struct *work)
553{
554 struct drm_i915_private *dev_priv =
555 container_of(work, struct drm_i915_private,
556 console_resume_work);
557 struct drm_device *dev = dev_priv->dev;
558
559 console_lock();
b6f3eff7 560 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
561 console_unlock();
562}
563
bb60b969
JB
564static void intel_resume_hotplug(struct drm_device *dev)
565{
566 struct drm_mode_config *mode_config = &dev->mode_config;
567 struct intel_encoder *encoder;
568
569 mutex_lock(&mode_config->mutex);
570 DRM_DEBUG_KMS("running encoder hotplug functions\n");
571
572 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
573 if (encoder->hot_plug)
574 encoder->hot_plug(encoder);
575
576 mutex_unlock(&mode_config->mutex);
577
578 /* Just fire off a uevent and let userspace tell us what to do */
579 drm_helper_hpd_irq_event(dev);
580}
581
9d49c0ef 582static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
ba8bbcf6 583{
5669fcac 584 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 585 int error = 0;
8ee1c3db 586
c9f7fbf9
VS
587 intel_uncore_early_sanitize(dev);
588
9d49c0ef
PZ
589 intel_uncore_sanitize(dev);
590
591 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
592 restore_gtt_mappings) {
593 mutex_lock(&dev->struct_mutex);
594 i915_gem_restore_gtt_mappings(dev);
595 mutex_unlock(&dev->struct_mutex);
596 }
597
ebdcefc6
VS
598 intel_init_power_well(dev);
599
61caf87c 600 i915_restore_state(dev);
44834a67 601 intel_opregion_setup(dev);
61caf87c 602
5669fcac
JB
603 /* KMS EnterVT equivalent */
604 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 605 intel_init_pch_refclk(dev);
1833b134 606
5669fcac 607 mutex_lock(&dev->struct_mutex);
5669fcac 608
f691e2f4 609 error = i915_gem_init_hw(dev);
5669fcac 610 mutex_unlock(&dev->struct_mutex);
226485e9 611
15239099
DV
612 /* We need working interrupts for modeset enabling ... */
613 drm_irq_install(dev);
614
1833b134 615 intel_modeset_init_hw(dev);
24576d23
JB
616
617 drm_modeset_lock_all(dev);
618 intel_modeset_setup_hw_state(dev, true);
619 drm_modeset_unlock_all(dev);
15239099
DV
620
621 /*
622 * ... but also need to make sure that hotplug processing
623 * doesn't cause havoc. Like in the driver load code we don't
624 * bother with the tiny race here where we might loose hotplug
625 * notifications.
626 * */
20afbda2 627 intel_hpd_init(dev);
15239099 628 dev_priv->enable_hotplug_processing = true;
bb60b969
JB
629 /* Config may have changed between suspend and resume */
630 intel_resume_hotplug(dev);
d5bb081b 631 }
1daed3fb 632
44834a67
CW
633 intel_opregion_init(dev);
634
073f34d9
JB
635 /*
636 * The console lock can be pretty contented on resume due
637 * to all the printk activity. Try to keep it out of the hot
638 * path of resume if possible.
639 */
640 if (console_trylock()) {
b6f3eff7 641 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
642 console_unlock();
643 } else {
644 schedule_work(&dev_priv->console_resume_work);
645 }
646
c67a470b
PZ
647 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
648 * expected level. */
649 hsw_enable_package_c8(dev_priv);
650
b8efb17b
ZR
651 mutex_lock(&dev_priv->modeset_restore_lock);
652 dev_priv->modeset_restore = MODESET_DONE;
653 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
654 return error;
655}
656
1abd02e2
JB
657static int i915_drm_thaw(struct drm_device *dev)
658{
9d49c0ef 659 return __i915_drm_thaw(dev, true);
84b79f8d
RW
660}
661
6a9ee8af 662int i915_resume(struct drm_device *dev)
84b79f8d 663{
1abd02e2 664 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
665 int ret;
666
5bcf719b
DA
667 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
668 return 0;
669
84b79f8d
RW
670 if (pci_enable_device(dev->pdev))
671 return -EIO;
672
673 pci_set_master(dev->pdev);
674
1abd02e2
JB
675 /*
676 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
677 * earlier) need to restore the GTT mappings since the BIOS might clear
678 * all our scratch PTEs.
1abd02e2 679 */
9d49c0ef 680 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
681 if (ret)
682 return ret;
683
684 drm_kms_helper_poll_enable(dev);
685 return 0;
ba8bbcf6
JB
686}
687
11ed50ec 688/**
f3953dcb 689 * i915_reset - reset chip after a hang
11ed50ec 690 * @dev: drm device to reset
11ed50ec
BG
691 *
692 * Reset the chip. Useful if a hang is detected. Returns zero on successful
693 * reset or otherwise an error code.
694 *
695 * Procedure is fairly simple:
696 * - reset the chip using the reset reg
697 * - re-init context state
698 * - re-init hardware status page
699 * - re-init ring buffer
700 * - re-init interrupt state
701 * - re-init display
702 */
d4b8bb2a 703int i915_reset(struct drm_device *dev)
11ed50ec
BG
704{
705 drm_i915_private_t *dev_priv = dev->dev_private;
2e7c8ee7 706 bool simulated;
0573ed4a 707 int ret;
11ed50ec 708
d78cb50b
CW
709 if (!i915_try_reset)
710 return 0;
711
d54a02c0 712 mutex_lock(&dev->struct_mutex);
11ed50ec 713
069efc1d 714 i915_gem_reset(dev);
77f01230 715
2e7c8ee7
CW
716 simulated = dev_priv->gpu_error.stop_rings != 0;
717
be62acb4
MK
718 ret = intel_gpu_reset(dev);
719
720 /* Also reset the gpu hangman. */
721 if (simulated) {
722 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
723 dev_priv->gpu_error.stop_rings = 0;
724 if (ret == -ENODEV) {
725 DRM_ERROR("Reset not implemented, but ignoring "
726 "error for simulated gpu hangs\n");
727 ret = 0;
728 }
2e7c8ee7 729 }
be62acb4 730
0573ed4a 731 if (ret) {
f803aa55 732 DRM_ERROR("Failed to reset chip.\n");
f953c935 733 mutex_unlock(&dev->struct_mutex);
f803aa55 734 return ret;
11ed50ec
BG
735 }
736
737 /* Ok, now get things going again... */
738
739 /*
740 * Everything depends on having the GTT running, so we need to start
741 * there. Fortunately we don't need to do this unless we reset the
742 * chip at a PCI level.
743 *
744 * Next we need to restore the context, but we don't use those
745 * yet either...
746 *
747 * Ring buffer needs to be re-initialized in the KMS case, or if X
748 * was running at the time of the reset (i.e. we weren't VT
749 * switched away).
750 */
751 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 752 !dev_priv->ums.mm_suspended) {
3d57e5bd 753 bool hw_contexts_disabled = dev_priv->hw_contexts_disabled;
db1b76ca 754 dev_priv->ums.mm_suspended = 0;
75a6898f 755
3d57e5bd
BW
756 ret = i915_gem_init_hw(dev);
757 if (!hw_contexts_disabled && dev_priv->hw_contexts_disabled)
758 DRM_ERROR("HW contexts didn't survive reset\n");
8e88a2bd 759 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
760 if (ret) {
761 DRM_ERROR("Failed hw init on reset %d\n", ret);
762 return ret;
763 }
f817586c 764
11ed50ec
BG
765 drm_irq_uninstall(dev);
766 drm_irq_install(dev);
20afbda2 767 intel_hpd_init(dev);
bcbc324a
DV
768 } else {
769 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
770 }
771
11ed50ec
BG
772 return 0;
773}
774
56550d94 775static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 776{
01a06850
DV
777 struct intel_device_info *intel_info =
778 (struct intel_device_info *) ent->driver_data;
779
b833d685
BW
780 if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
781 DRM_INFO("This hardware requires preliminary hardware support.\n"
782 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
783 return -ENODEV;
784 }
785
5fe49d86
CW
786 /* Only bind to function 0 of the device. Early generations
787 * used function 1 as a placeholder for multi-head. This causes
788 * us confusion instead, especially on the systems where both
789 * functions have the same PCI-ID!
790 */
791 if (PCI_FUNC(pdev->devfn))
792 return -ENODEV;
793
01a06850
DV
794 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
795 * implementation for gen3 (and only gen3) that used legacy drm maps
796 * (gasp!) to share buffers between X and the client. Hence we need to
797 * keep around the fake agp stuff for gen3, even when kms is enabled. */
798 if (intel_info->gen != 3) {
799 driver.driver_features &=
800 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
801 } else if (!intel_agp_enabled) {
802 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
803 return -ENODEV;
804 }
805
dcdb1674 806 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
807}
808
809static void
810i915_pci_remove(struct pci_dev *pdev)
811{
812 struct drm_device *dev = pci_get_drvdata(pdev);
813
814 drm_put_dev(dev);
815}
816
84b79f8d 817static int i915_pm_suspend(struct device *dev)
112b715e 818{
84b79f8d
RW
819 struct pci_dev *pdev = to_pci_dev(dev);
820 struct drm_device *drm_dev = pci_get_drvdata(pdev);
821 int error;
112b715e 822
84b79f8d
RW
823 if (!drm_dev || !drm_dev->dev_private) {
824 dev_err(dev, "DRM not initialized, aborting suspend.\n");
825 return -ENODEV;
826 }
112b715e 827
5bcf719b
DA
828 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
829 return 0;
830
84b79f8d
RW
831 error = i915_drm_freeze(drm_dev);
832 if (error)
833 return error;
112b715e 834
84b79f8d
RW
835 pci_disable_device(pdev);
836 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 837
84b79f8d 838 return 0;
cbda12d7
ZW
839}
840
84b79f8d 841static int i915_pm_resume(struct device *dev)
cbda12d7 842{
84b79f8d
RW
843 struct pci_dev *pdev = to_pci_dev(dev);
844 struct drm_device *drm_dev = pci_get_drvdata(pdev);
845
846 return i915_resume(drm_dev);
cbda12d7
ZW
847}
848
84b79f8d 849static int i915_pm_freeze(struct device *dev)
cbda12d7 850{
84b79f8d
RW
851 struct pci_dev *pdev = to_pci_dev(dev);
852 struct drm_device *drm_dev = pci_get_drvdata(pdev);
853
854 if (!drm_dev || !drm_dev->dev_private) {
855 dev_err(dev, "DRM not initialized, aborting suspend.\n");
856 return -ENODEV;
857 }
858
859 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
860}
861
84b79f8d 862static int i915_pm_thaw(struct device *dev)
cbda12d7 863{
84b79f8d
RW
864 struct pci_dev *pdev = to_pci_dev(dev);
865 struct drm_device *drm_dev = pci_get_drvdata(pdev);
866
867 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
868}
869
84b79f8d 870static int i915_pm_poweroff(struct device *dev)
cbda12d7 871{
84b79f8d
RW
872 struct pci_dev *pdev = to_pci_dev(dev);
873 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 874
61caf87c 875 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
876}
877
b4b78d12 878static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
879 .suspend = i915_pm_suspend,
880 .resume = i915_pm_resume,
881 .freeze = i915_pm_freeze,
882 .thaw = i915_pm_thaw,
883 .poweroff = i915_pm_poweroff,
884 .restore = i915_pm_resume,
cbda12d7
ZW
885};
886
78b68556 887static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 888 .fault = i915_gem_fault,
ab00b3e5
JB
889 .open = drm_gem_vm_open,
890 .close = drm_gem_vm_close,
de151cf6
JB
891};
892
e08e96de
AV
893static const struct file_operations i915_driver_fops = {
894 .owner = THIS_MODULE,
895 .open = drm_open,
896 .release = drm_release,
897 .unlocked_ioctl = drm_ioctl,
898 .mmap = drm_gem_mmap,
899 .poll = drm_poll,
e08e96de
AV
900 .read = drm_read,
901#ifdef CONFIG_COMPAT
902 .compat_ioctl = i915_compat_ioctl,
903#endif
904 .llseek = noop_llseek,
905};
906
1da177e4 907static struct drm_driver driver = {
0c54781b
MW
908 /* Don't use MTRRs here; the Xserver or userspace app should
909 * deal with them for Intel hardware.
792d2b9a 910 */
673a394b 911 .driver_features =
28185647 912 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
10ba5012
KH
913 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
914 DRIVER_RENDER,
22eae947 915 .load = i915_driver_load,
ba8bbcf6 916 .unload = i915_driver_unload,
673a394b 917 .open = i915_driver_open,
22eae947
DA
918 .lastclose = i915_driver_lastclose,
919 .preclose = i915_driver_preclose,
673a394b 920 .postclose = i915_driver_postclose,
d8e29209
RW
921
922 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
923 .suspend = i915_suspend,
924 .resume = i915_resume,
925
cda17380 926 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
927 .master_create = i915_master_create,
928 .master_destroy = i915_master_destroy,
955b12de 929#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
930 .debugfs_init = i915_debugfs_init,
931 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 932#endif
673a394b 933 .gem_free_object = i915_gem_free_object,
de151cf6 934 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
935
936 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
937 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
938 .gem_prime_export = i915_gem_prime_export,
939 .gem_prime_import = i915_gem_prime_import,
940
ff72145b
DA
941 .dumb_create = i915_gem_dumb_create,
942 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 943 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 944 .ioctls = i915_ioctls,
e08e96de 945 .fops = &i915_driver_fops,
22eae947
DA
946 .name = DRIVER_NAME,
947 .desc = DRIVER_DESC,
948 .date = DRIVER_DATE,
949 .major = DRIVER_MAJOR,
950 .minor = DRIVER_MINOR,
951 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
952};
953
8410ea3b
DA
954static struct pci_driver i915_pci_driver = {
955 .name = DRIVER_NAME,
956 .id_table = pciidlist,
957 .probe = i915_pci_probe,
958 .remove = i915_pci_remove,
959 .driver.pm = &i915_pm_ops,
960};
961
1da177e4
LT
962static int __init i915_init(void)
963{
964 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
965
966 /*
967 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
968 * explicitly disabled with the module pararmeter.
969 *
970 * Otherwise, just follow the parameter (defaulting to off).
971 *
972 * Allow optional vga_text_mode_force boot option to override
973 * the default behavior.
974 */
975#if defined(CONFIG_DRM_I915_KMS)
976 if (i915_modeset != 0)
977 driver.driver_features |= DRIVER_MODESET;
978#endif
979 if (i915_modeset == 1)
980 driver.driver_features |= DRIVER_MODESET;
981
982#ifdef CONFIG_VGA_CONSOLE
983 if (vgacon_text_force() && i915_modeset == -1)
984 driver.driver_features &= ~DRIVER_MODESET;
985#endif
986
3885c6bb
CW
987 if (!(driver.driver_features & DRIVER_MODESET))
988 driver.get_vblank_timestamp = NULL;
989
8410ea3b 990 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
991}
992
993static void __exit i915_exit(void)
994{
8410ea3b 995 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
996}
997
998module_init(i915_init);
999module_exit(i915_exit);
1000
b5e89ed5
DA
1001MODULE_AUTHOR(DRIVER_AUTHOR);
1002MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1003MODULE_LICENSE("GPL and additional rights");
This page took 0.739773 seconds and 5 git commands to generate.