Revert "drm/i915: Make intel_display_suspend atomic, v2."
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7 348static const struct intel_device_info intel_cherryview_info = {
07fddb14 349 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 354 GEN_CHV_PIPEOFFSETS,
5efb3e28 355 CURSOR_OFFSETS,
7d87a7f7
VS
356};
357
72bbf0af
DL
358static const struct intel_device_info intel_skylake_info = {
359 .is_preliminary = 1,
7201c0b3 360 .is_skylake = 1,
72bbf0af
DL
361 .gen = 9, .num_pipes = 3,
362 .need_gfx_hws = 1, .has_hotplug = 1,
363 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
364 .has_llc = 1,
365 .has_ddi = 1,
043efb11 366 .has_fbc = 1,
72bbf0af
DL
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
719388e1
DL
371static const struct intel_device_info intel_skylake_gt3_info = {
372 .is_preliminary = 1,
373 .is_skylake = 1,
374 .gen = 9, .num_pipes = 3,
375 .need_gfx_hws = 1, .has_hotplug = 1,
376 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
377 .has_llc = 1,
378 .has_ddi = 1,
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
1347f5b4
DL
384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
ce89db2e 391 .has_fbc = 1,
1347f5b4
DL
392 GEN_DEFAULT_PIPEOFFSETS,
393 IVB_CURSOR_OFFSETS,
394};
395
a0a18075
JB
396/*
397 * Make sure any device matches here are from most specific to most
398 * general. For example, since the Quanta match is based on the subsystem
399 * and subvendor IDs, we need it to come before the more general IVB
400 * PCI ID matches, otherwise we'll use the wrong info struct above.
401 */
402#define INTEL_PCI_IDS \
403 INTEL_I830_IDS(&intel_i830_info), \
404 INTEL_I845G_IDS(&intel_845g_info), \
405 INTEL_I85X_IDS(&intel_i85x_info), \
406 INTEL_I865G_IDS(&intel_i865g_info), \
407 INTEL_I915G_IDS(&intel_i915g_info), \
408 INTEL_I915GM_IDS(&intel_i915gm_info), \
409 INTEL_I945G_IDS(&intel_i945g_info), \
410 INTEL_I945GM_IDS(&intel_i945gm_info), \
411 INTEL_I965G_IDS(&intel_i965g_info), \
412 INTEL_G33_IDS(&intel_g33_info), \
413 INTEL_I965GM_IDS(&intel_i965gm_info), \
414 INTEL_GM45_IDS(&intel_gm45_info), \
415 INTEL_G45_IDS(&intel_g45_info), \
416 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
417 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
418 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
419 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
420 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
421 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
422 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
423 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
424 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
425 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
426 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 427 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
428 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
429 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
430 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 431 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af 432 INTEL_CHV_IDS(&intel_cherryview_info), \
719388e1
DL
433 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
434 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
1347f5b4
DL
435 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \
436 INTEL_BXT_IDS(&intel_broxton_info)
a0a18075 437
6103da0d 438static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 439 INTEL_PCI_IDS,
49ae35f2 440 {0, 0, 0}
1da177e4
LT
441};
442
79e53945
JB
443#if defined(CONFIG_DRM_I915_KMS)
444MODULE_DEVICE_TABLE(pci, pciidlist);
445#endif
446
0206e353 447void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
448{
449 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 450 struct pci_dev *pch = NULL;
3bad0781 451
ce1bb329
BW
452 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
453 * (which really amounts to a PCH but no South Display).
454 */
455 if (INTEL_INFO(dev)->num_pipes == 0) {
456 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
457 return;
458 }
459
3bad0781
ZW
460 /*
461 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
462 * make graphics device passthrough work easy for VMM, that only
463 * need to expose ISA bridge to let driver know the real hardware
464 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
465 *
466 * In some virtualized environments (e.g. XEN), there is irrelevant
467 * ISA bridge in the system. To work reliably, we should scan trhough
468 * all the ISA bridge devices and check for the first match, instead
469 * of only checking the first one.
3bad0781 470 */
bcdb72ac 471 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 472 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 473 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 474 dev_priv->pch_id = id;
3bad0781 475
90711d50
JB
476 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
477 dev_priv->pch_type = PCH_IBX;
478 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 479 WARN_ON(!IS_GEN5(dev));
90711d50 480 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
481 dev_priv->pch_type = PCH_CPT;
482 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 483 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
484 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
485 /* PantherPoint is CPT compatible */
486 dev_priv->pch_type = PCH_CPT;
492ab669 487 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 488 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
489 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
490 dev_priv->pch_type = PCH_LPT;
491 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
492 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
493 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
494 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
495 dev_priv->pch_type = PCH_LPT;
496 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
497 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
498 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
499 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
500 dev_priv->pch_type = PCH_SPT;
501 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
502 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
503 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
504 dev_priv->pch_type = PCH_SPT;
505 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
506 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
507 } else
508 continue;
509
6a9c4b35 510 break;
3bad0781 511 }
3bad0781 512 }
6a9c4b35 513 if (!pch)
bcdb72ac
ID
514 DRM_DEBUG_KMS("No PCH found.\n");
515
516 pci_dev_put(pch);
3bad0781
ZW
517}
518
2911a35b
BW
519bool i915_semaphore_is_enabled(struct drm_device *dev)
520{
521 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 522 return false;
2911a35b 523
d330a953
JN
524 if (i915.semaphores >= 0)
525 return i915.semaphores;
2911a35b 526
71386ef9
OM
527 /* TODO: make semaphores and Execlists play nicely together */
528 if (i915.enable_execlists)
529 return false;
530
be71eabe
RV
531 /* Until we get further testing... */
532 if (IS_GEN8(dev))
533 return false;
534
59de3295 535#ifdef CONFIG_INTEL_IOMMU
2911a35b 536 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
537 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
538 return false;
539#endif
2911a35b 540
a08acaf2 541 return true;
2911a35b
BW
542}
543
1d0d343a
ID
544void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
545{
546 spin_lock_irq(&dev_priv->irq_lock);
547
5fcece80
JN
548 dev_priv->hotplug.long_port_mask = 0;
549 dev_priv->hotplug.short_port_mask = 0;
550 dev_priv->hotplug.event_bits = 0;
1d0d343a
ID
551
552 spin_unlock_irq(&dev_priv->irq_lock);
553
5fcece80
JN
554 cancel_work_sync(&dev_priv->hotplug.dig_port_work);
555 cancel_work_sync(&dev_priv->hotplug.hotplug_work);
556 cancel_delayed_work_sync(&dev_priv->hotplug.reenable_work);
1d0d343a
ID
557}
558
eb805623
DV
559void i915_firmware_load_error_print(const char *fw_path, int err)
560{
561 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
562
563 /*
564 * If the reason is not known assume -ENOENT since that's the most
565 * usual failure mode.
566 */
567 if (!err)
568 err = -ENOENT;
569
570 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
571 return;
572
573 DRM_ERROR(
574 "The driver is built-in, so to load the firmware you need to\n"
575 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
576 "in your initrd/initramfs image.\n");
577}
578
07f9cd0b
ID
579static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
580{
581 struct drm_device *dev = dev_priv->dev;
582 struct drm_encoder *encoder;
583
584 drm_modeset_lock_all(dev);
585 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
586 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
587
588 if (intel_encoder->suspend)
589 intel_encoder->suspend(intel_encoder);
590 }
591 drm_modeset_unlock_all(dev);
592}
593
ebc32824 594static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
595static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
596 bool rpm_resume);
f75a1985 597static int skl_resume_prepare(struct drm_i915_private *dev_priv);
a9a6b73a 598static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 599
ebc32824 600
5e365c39 601static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 602{
61caf87c 603 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 604 pci_power_t opregion_target_state;
d5818938 605 int error;
61caf87c 606
b8efb17b
ZR
607 /* ignore lid events during suspend */
608 mutex_lock(&dev_priv->modeset_restore_lock);
609 dev_priv->modeset_restore = MODESET_SUSPENDED;
610 mutex_unlock(&dev_priv->modeset_restore_lock);
611
c67a470b
PZ
612 /* We do a lot of poking in a lot of registers, make sure they work
613 * properly. */
da7e29bd 614 intel_display_set_init_power(dev_priv, true);
cb10799c 615
5bcf719b
DA
616 drm_kms_helper_poll_disable(dev);
617
ba8bbcf6 618 pci_save_state(dev->pdev);
ba8bbcf6 619
d5818938
DV
620 error = i915_gem_suspend(dev);
621 if (error) {
622 dev_err(&dev->pdev->dev,
623 "GEM idle failed, resume might fail\n");
624 return error;
625 }
db1b76ca 626
d5818938 627 intel_suspend_gt_powersave(dev);
a261b246 628
d5818938
DV
629 /*
630 * Disable CRTCs directly since we want to preserve sw state
631 * for _thaw. Also, power gate the CRTC power wells.
632 */
633 drm_modeset_lock_all(dev);
6b72d486 634 intel_display_suspend(dev);
d5818938 635 drm_modeset_unlock_all(dev);
2eb5252e 636
d5818938 637 intel_dp_mst_suspend(dev);
7d708ee4 638
d5818938
DV
639 intel_runtime_pm_disable_interrupts(dev_priv);
640 intel_hpd_cancel_work(dev_priv);
09b64267 641
d5818938 642 intel_suspend_encoders(dev_priv);
0e32b39c 643
d5818938 644 intel_suspend_hw(dev);
5669fcac 645
828c7908
BW
646 i915_gem_suspend_gtt_mappings(dev);
647
9e06dd39
JB
648 i915_save_state(dev);
649
95fa2eee
ID
650 opregion_target_state = PCI_D3cold;
651#if IS_ENABLED(CONFIG_ACPI_SLEEP)
652 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 653 opregion_target_state = PCI_D1;
95fa2eee 654#endif
e5747e3a
JB
655 intel_opregion_notify_adapter(dev, opregion_target_state);
656
156c7ca0 657 intel_uncore_forcewake_reset(dev, false);
44834a67 658 intel_opregion_fini(dev);
8ee1c3db 659
82e3b8c1 660 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 661
62d5d69b
MK
662 dev_priv->suspend_count++;
663
85e90679
KCA
664 intel_display_set_init_power(dev_priv, false);
665
61caf87c 666 return 0;
84b79f8d
RW
667}
668
ab3be73f 669static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
670{
671 struct drm_i915_private *dev_priv = drm_dev->dev_private;
672 int ret;
673
674 ret = intel_suspend_complete(dev_priv);
675
676 if (ret) {
677 DRM_ERROR("Suspend complete failed: %d\n", ret);
678
679 return ret;
680 }
681
682 pci_disable_device(drm_dev->pdev);
ab3be73f
ID
683 /*
684 * During hibernation on some GEN4 platforms the BIOS may try to access
685 * the device even though it's already in D3 and hang the machine. So
686 * leave the device in D0 on those platforms and hope the BIOS will
687 * power down the device properly. Platforms where this was seen:
688 * Lenovo Thinkpad X301, X61s
689 */
690 if (!(hibernation &&
691 drm_dev->pdev->subsystem_vendor == PCI_VENDOR_ID_LENOVO &&
692 INTEL_INFO(dev_priv)->gen == 4))
693 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95
ID
694
695 return 0;
696}
697
fc49b3da 698int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
699{
700 int error;
701
702 if (!dev || !dev->dev_private) {
703 DRM_ERROR("dev: %p\n", dev);
704 DRM_ERROR("DRM not initialized, aborting suspend.\n");
705 return -ENODEV;
706 }
707
0b14cbd2
ID
708 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
709 state.event != PM_EVENT_FREEZE))
710 return -EINVAL;
5bcf719b
DA
711
712 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
713 return 0;
6eecba33 714
5e365c39 715 error = i915_drm_suspend(dev);
84b79f8d
RW
716 if (error)
717 return error;
718
ab3be73f 719 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
720}
721
5e365c39 722static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 725
d5818938
DV
726 mutex_lock(&dev->struct_mutex);
727 i915_gem_restore_gtt_mappings(dev);
728 mutex_unlock(&dev->struct_mutex);
9d49c0ef 729
61caf87c 730 i915_restore_state(dev);
44834a67 731 intel_opregion_setup(dev);
61caf87c 732
d5818938
DV
733 intel_init_pch_refclk(dev);
734 drm_mode_config_reset(dev);
1833b134 735
364aece0
PA
736 /*
737 * Interrupts have to be enabled before any batches are run. If not the
738 * GPU will hang. i915_gem_init_hw() will initiate batches to
739 * update/restore the context.
740 *
741 * Modeset enabling in intel_modeset_init_hw() also needs working
742 * interrupts.
743 */
744 intel_runtime_pm_enable_interrupts(dev_priv);
745
d5818938
DV
746 mutex_lock(&dev->struct_mutex);
747 if (i915_gem_init_hw(dev)) {
748 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
749 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
750 }
751 mutex_unlock(&dev->struct_mutex);
226485e9 752
d5818938 753 intel_modeset_init_hw(dev);
24576d23 754
d5818938
DV
755 spin_lock_irq(&dev_priv->irq_lock);
756 if (dev_priv->display.hpd_irq_setup)
757 dev_priv->display.hpd_irq_setup(dev);
758 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 759
d5818938
DV
760 drm_modeset_lock_all(dev);
761 intel_modeset_setup_hw_state(dev, true);
762 drm_modeset_unlock_all(dev);
15239099 763
d5818938 764 intel_dp_mst_resume(dev);
e7d6f7d7 765
d5818938
DV
766 /*
767 * ... but also need to make sure that hotplug processing
768 * doesn't cause havoc. Like in the driver load code we don't
769 * bother with the tiny race here where we might loose hotplug
770 * notifications.
771 * */
772 intel_hpd_init(dev_priv);
773 /* Config may have changed between suspend and resume */
774 drm_helper_hpd_irq_event(dev);
1daed3fb 775
44834a67
CW
776 intel_opregion_init(dev);
777
82e3b8c1 778 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 779
b8efb17b
ZR
780 mutex_lock(&dev_priv->modeset_restore_lock);
781 dev_priv->modeset_restore = MODESET_DONE;
782 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 783
e5747e3a
JB
784 intel_opregion_notify_adapter(dev, PCI_D0);
785
ee6f280e
ID
786 drm_kms_helper_poll_enable(dev);
787
074c6ada 788 return 0;
84b79f8d
RW
789}
790
5e365c39 791static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 792{
36d61e67 793 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 794 int ret = 0;
36d61e67 795
76c4b250
ID
796 /*
797 * We have a resume ordering issue with the snd-hda driver also
798 * requiring our device to be power up. Due to the lack of a
799 * parent/child relationship we currently solve this with an early
800 * resume hook.
801 *
802 * FIXME: This should be solved with a special hdmi sink device or
803 * similar so that power domains can be employed.
804 */
84b79f8d
RW
805 if (pci_enable_device(dev->pdev))
806 return -EIO;
807
808 pci_set_master(dev->pdev);
809
efee833a 810 if (IS_VALLEYVIEW(dev_priv))
1a5df187 811 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 812 if (ret)
ff0b187f
DL
813 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
814 ret);
36d61e67
ID
815
816 intel_uncore_early_sanitize(dev, true);
efee833a 817
a9a6b73a
DL
818 if (IS_BROXTON(dev))
819 ret = bxt_resume_prepare(dev_priv);
f75a1985
SS
820 else if (IS_SKYLAKE(dev_priv))
821 ret = skl_resume_prepare(dev_priv);
a9a6b73a
DL
822 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
823 hsw_disable_pc8(dev_priv);
efee833a 824
36d61e67
ID
825 intel_uncore_sanitize(dev);
826 intel_power_domains_init_hw(dev_priv);
827
828 return ret;
76c4b250
ID
829}
830
fc49b3da 831int i915_resume_legacy(struct drm_device *dev)
76c4b250 832{
50a0072f 833 int ret;
76c4b250 834
097dd837
ID
835 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
836 return 0;
837
5e365c39 838 ret = i915_drm_resume_early(dev);
50a0072f
ID
839 if (ret)
840 return ret;
841
5a17514e
ID
842 return i915_drm_resume(dev);
843}
844
11ed50ec 845/**
f3953dcb 846 * i915_reset - reset chip after a hang
11ed50ec 847 * @dev: drm device to reset
11ed50ec
BG
848 *
849 * Reset the chip. Useful if a hang is detected. Returns zero on successful
850 * reset or otherwise an error code.
851 *
852 * Procedure is fairly simple:
853 * - reset the chip using the reset reg
854 * - re-init context state
855 * - re-init hardware status page
856 * - re-init ring buffer
857 * - re-init interrupt state
858 * - re-init display
859 */
d4b8bb2a 860int i915_reset(struct drm_device *dev)
11ed50ec 861{
50227e1c 862 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 863 bool simulated;
0573ed4a 864 int ret;
11ed50ec 865
d330a953 866 if (!i915.reset)
d78cb50b
CW
867 return 0;
868
dbea3cea
ID
869 intel_reset_gt_powersave(dev);
870
d54a02c0 871 mutex_lock(&dev->struct_mutex);
11ed50ec 872
069efc1d 873 i915_gem_reset(dev);
77f01230 874
2e7c8ee7
CW
875 simulated = dev_priv->gpu_error.stop_rings != 0;
876
be62acb4
MK
877 ret = intel_gpu_reset(dev);
878
879 /* Also reset the gpu hangman. */
880 if (simulated) {
881 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
882 dev_priv->gpu_error.stop_rings = 0;
883 if (ret == -ENODEV) {
f2d91a2c
DV
884 DRM_INFO("Reset not implemented, but ignoring "
885 "error for simulated gpu hangs\n");
be62acb4
MK
886 ret = 0;
887 }
2e7c8ee7 888 }
be62acb4 889
d8f2716a
DV
890 if (i915_stop_ring_allow_warn(dev_priv))
891 pr_notice("drm/i915: Resetting chip after gpu hang\n");
892
0573ed4a 893 if (ret) {
f2d91a2c 894 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 895 mutex_unlock(&dev->struct_mutex);
f803aa55 896 return ret;
11ed50ec
BG
897 }
898
1362b776
VS
899 intel_overlay_reset(dev_priv);
900
11ed50ec
BG
901 /* Ok, now get things going again... */
902
903 /*
904 * Everything depends on having the GTT running, so we need to start
905 * there. Fortunately we don't need to do this unless we reset the
906 * chip at a PCI level.
907 *
908 * Next we need to restore the context, but we don't use those
909 * yet either...
910 *
911 * Ring buffer needs to be re-initialized in the KMS case, or if X
912 * was running at the time of the reset (i.e. we weren't VT
913 * switched away).
914 */
6689c167 915
33d30a9c
DV
916 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
917 dev_priv->gpu_error.reload_in_reset = true;
6689c167 918
33d30a9c 919 ret = i915_gem_init_hw(dev);
6689c167 920
33d30a9c 921 dev_priv->gpu_error.reload_in_reset = false;
f817586c 922
33d30a9c
DV
923 mutex_unlock(&dev->struct_mutex);
924 if (ret) {
925 DRM_ERROR("Failed hw init on reset %d\n", ret);
926 return ret;
11ed50ec
BG
927 }
928
33d30a9c
DV
929 /*
930 * rps/rc6 re-init is necessary to restore state lost after the
931 * reset and the re-install of gt irqs. Skip for ironlake per
932 * previous concerns that it doesn't respond well to some forms
933 * of re-init after reset.
934 */
935 if (INTEL_INFO(dev)->gen > 5)
936 intel_enable_gt_powersave(dev);
937
11ed50ec
BG
938 return 0;
939}
940
56550d94 941static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 942{
01a06850
DV
943 struct intel_device_info *intel_info =
944 (struct intel_device_info *) ent->driver_data;
945
d330a953 946 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
947 DRM_INFO("This hardware requires preliminary hardware support.\n"
948 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
949 return -ENODEV;
950 }
951
5fe49d86
CW
952 /* Only bind to function 0 of the device. Early generations
953 * used function 1 as a placeholder for multi-head. This causes
954 * us confusion instead, especially on the systems where both
955 * functions have the same PCI-ID!
956 */
957 if (PCI_FUNC(pdev->devfn))
958 return -ENODEV;
959
24986ee0 960 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 961
dcdb1674 962 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
963}
964
965static void
966i915_pci_remove(struct pci_dev *pdev)
967{
968 struct drm_device *dev = pci_get_drvdata(pdev);
969
970 drm_put_dev(dev);
971}
972
84b79f8d 973static int i915_pm_suspend(struct device *dev)
112b715e 974{
84b79f8d
RW
975 struct pci_dev *pdev = to_pci_dev(dev);
976 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 977
84b79f8d
RW
978 if (!drm_dev || !drm_dev->dev_private) {
979 dev_err(dev, "DRM not initialized, aborting suspend.\n");
980 return -ENODEV;
981 }
112b715e 982
5bcf719b
DA
983 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
984 return 0;
985
5e365c39 986 return i915_drm_suspend(drm_dev);
76c4b250
ID
987}
988
989static int i915_pm_suspend_late(struct device *dev)
990{
888d0d42 991 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
992
993 /*
c965d995 994 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
995 * requiring our device to be power up. Due to the lack of a
996 * parent/child relationship we currently solve this with an late
997 * suspend hook.
998 *
999 * FIXME: This should be solved with a special hdmi sink device or
1000 * similar so that power domains can be employed.
1001 */
1002 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1003 return 0;
112b715e 1004
ab3be73f
ID
1005 return i915_drm_suspend_late(drm_dev, false);
1006}
1007
1008static int i915_pm_poweroff_late(struct device *dev)
1009{
1010 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1011
1012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
1015 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1016}
1017
76c4b250
ID
1018static int i915_pm_resume_early(struct device *dev)
1019{
888d0d42 1020 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1021
097dd837
ID
1022 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1023 return 0;
1024
5e365c39 1025 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1026}
1027
84b79f8d 1028static int i915_pm_resume(struct device *dev)
cbda12d7 1029{
888d0d42 1030 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1031
097dd837
ID
1032 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1033 return 0;
1034
5a17514e 1035 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1036}
1037
f75a1985
SS
1038static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1039{
1040 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1041
1042 /*
1043 * This is to ensure that CSR isn't identified as loaded before
1044 * CSR-loading program is called during runtime-resume.
1045 */
1046 intel_csr_load_status_set(dev_priv, FW_UNINITIALIZED);
1047
5d96d8af
DL
1048 skl_uninit_cdclk(dev_priv);
1049
f75a1985
SS
1050 return 0;
1051}
1052
ebc32824 1053static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1054{
414de7a0 1055 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1056
1057 return 0;
97bea207
PZ
1058}
1059
31335cec
SS
1060static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1061{
1062 struct drm_device *dev = dev_priv->dev;
1063
1064 /* TODO: when DC5 support is added disable DC5 here. */
1065
1066 broxton_ddi_phy_uninit(dev);
1067 broxton_uninit_cdclk(dev);
1068 bxt_enable_dc9(dev_priv);
1069
1070 return 0;
1071}
1072
1073static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1074{
1075 struct drm_device *dev = dev_priv->dev;
1076
1077 /* TODO: when CSR FW support is added make sure the FW is loaded */
1078
1079 bxt_disable_dc9(dev_priv);
1080
1081 /*
1082 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1083 * is available.
1084 */
1085 broxton_init_cdclk(dev);
1086 broxton_ddi_phy_init(dev);
1087 intel_prepare_ddi(dev);
1088
1089 return 0;
1090}
1091
f75a1985
SS
1092static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1093{
1094 struct drm_device *dev = dev_priv->dev;
1095
5d96d8af 1096 skl_init_cdclk(dev_priv);
f75a1985
SS
1097 intel_csr_load_program(dev);
1098
1099 return 0;
1100}
1101
ddeea5b0
ID
1102/*
1103 * Save all Gunit registers that may be lost after a D3 and a subsequent
1104 * S0i[R123] transition. The list of registers needing a save/restore is
1105 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1106 * registers in the following way:
1107 * - Driver: saved/restored by the driver
1108 * - Punit : saved/restored by the Punit firmware
1109 * - No, w/o marking: no need to save/restore, since the register is R/O or
1110 * used internally by the HW in a way that doesn't depend
1111 * keeping the content across a suspend/resume.
1112 * - Debug : used for debugging
1113 *
1114 * We save/restore all registers marked with 'Driver', with the following
1115 * exceptions:
1116 * - Registers out of use, including also registers marked with 'Debug'.
1117 * These have no effect on the driver's operation, so we don't save/restore
1118 * them to reduce the overhead.
1119 * - Registers that are fully setup by an initialization function called from
1120 * the resume path. For example many clock gating and RPS/RC6 registers.
1121 * - Registers that provide the right functionality with their reset defaults.
1122 *
1123 * TODO: Except for registers that based on the above 3 criteria can be safely
1124 * ignored, we save/restore all others, practically treating the HW context as
1125 * a black-box for the driver. Further investigation is needed to reduce the
1126 * saved/restored registers even further, by following the same 3 criteria.
1127 */
1128static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1129{
1130 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1131 int i;
1132
1133 /* GAM 0x4000-0x4770 */
1134 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1135 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1136 s->arb_mode = I915_READ(ARB_MODE);
1137 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1138 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1139
1140 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1141 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1142
1143 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1144 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1145
1146 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1147 s->ecochk = I915_READ(GAM_ECOCHK);
1148 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1149 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1150
1151 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1152
1153 /* MBC 0x9024-0x91D0, 0x8500 */
1154 s->g3dctl = I915_READ(VLV_G3DCTL);
1155 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1156 s->mbctl = I915_READ(GEN6_MBCTL);
1157
1158 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1159 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1160 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1161 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1162 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1163 s->rstctl = I915_READ(GEN6_RSTCTL);
1164 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1165
1166 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1167 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1168 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1169 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1170 s->ecobus = I915_READ(ECOBUS);
1171 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1172 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1173 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1174 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1175 s->rcedata = I915_READ(VLV_RCEDATA);
1176 s->spare2gh = I915_READ(VLV_SPAREG2H);
1177
1178 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1179 s->gt_imr = I915_READ(GTIMR);
1180 s->gt_ier = I915_READ(GTIER);
1181 s->pm_imr = I915_READ(GEN6_PMIMR);
1182 s->pm_ier = I915_READ(GEN6_PMIER);
1183
1184 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1185 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1186
1187 /* GT SA CZ domain, 0x100000-0x138124 */
1188 s->tilectl = I915_READ(TILECTL);
1189 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1190 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1191 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1192 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1193
1194 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1195 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1196 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1197 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1198 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1199
1200 /*
1201 * Not saving any of:
1202 * DFT, 0x9800-0x9EC0
1203 * SARB, 0xB000-0xB1FC
1204 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1205 * PCI CFG
1206 */
1207}
1208
1209static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1210{
1211 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1212 u32 val;
1213 int i;
1214
1215 /* GAM 0x4000-0x4770 */
1216 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1217 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1218 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1219 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1220 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1221
1222 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1223 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1224
1225 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1226 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1227
1228 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1229 I915_WRITE(GAM_ECOCHK, s->ecochk);
1230 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1231 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1232
1233 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1234
1235 /* MBC 0x9024-0x91D0, 0x8500 */
1236 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1237 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1238 I915_WRITE(GEN6_MBCTL, s->mbctl);
1239
1240 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1241 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1242 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1243 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1244 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1245 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1246 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1247
1248 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1249 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1250 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1251 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1252 I915_WRITE(ECOBUS, s->ecobus);
1253 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1254 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1255 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1256 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1257 I915_WRITE(VLV_RCEDATA, s->rcedata);
1258 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1259
1260 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1261 I915_WRITE(GTIMR, s->gt_imr);
1262 I915_WRITE(GTIER, s->gt_ier);
1263 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1264 I915_WRITE(GEN6_PMIER, s->pm_ier);
1265
1266 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1267 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1268
1269 /* GT SA CZ domain, 0x100000-0x138124 */
1270 I915_WRITE(TILECTL, s->tilectl);
1271 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1272 /*
1273 * Preserve the GT allow wake and GFX force clock bit, they are not
1274 * be restored, as they are used to control the s0ix suspend/resume
1275 * sequence by the caller.
1276 */
1277 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1278 val &= VLV_GTLC_ALLOWWAKEREQ;
1279 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1280 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1281
1282 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1283 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1284 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1285 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1286
1287 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1288
1289 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1290 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1291 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1292 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1293 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1294}
1295
650ad970
ID
1296int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1297{
1298 u32 val;
1299 int err;
1300
650ad970 1301#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1302
1303 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1304 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1305 if (force_on)
1306 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1307 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1308
1309 if (!force_on)
1310 return 0;
1311
8d4eee9c 1312 err = wait_for(COND, 20);
650ad970
ID
1313 if (err)
1314 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1315 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1316
1317 return err;
1318#undef COND
1319}
1320
ddeea5b0
ID
1321static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1322{
1323 u32 val;
1324 int err = 0;
1325
1326 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1327 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1328 if (allow)
1329 val |= VLV_GTLC_ALLOWWAKEREQ;
1330 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1331 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1332
1333#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1334 allow)
1335 err = wait_for(COND, 1);
1336 if (err)
1337 DRM_ERROR("timeout disabling GT waking\n");
1338 return err;
1339#undef COND
1340}
1341
1342static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1343 bool wait_for_on)
1344{
1345 u32 mask;
1346 u32 val;
1347 int err;
1348
1349 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1350 val = wait_for_on ? mask : 0;
1351#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1352 if (COND)
1353 return 0;
1354
1355 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1356 wait_for_on ? "on" : "off",
1357 I915_READ(VLV_GTLC_PW_STATUS));
1358
1359 /*
1360 * RC6 transitioning can be delayed up to 2 msec (see
1361 * valleyview_enable_rps), use 3 msec for safety.
1362 */
1363 err = wait_for(COND, 3);
1364 if (err)
1365 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1366 wait_for_on ? "on" : "off");
1367
1368 return err;
1369#undef COND
1370}
1371
1372static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1373{
1374 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1375 return;
1376
1377 DRM_ERROR("GT register access while GT waking disabled\n");
1378 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1379}
1380
ebc32824 1381static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1382{
1383 u32 mask;
1384 int err;
1385
1386 /*
1387 * Bspec defines the following GT well on flags as debug only, so
1388 * don't treat them as hard failures.
1389 */
1390 (void)vlv_wait_for_gt_wells(dev_priv, false);
1391
1392 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1393 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1394
1395 vlv_check_no_gt_access(dev_priv);
1396
1397 err = vlv_force_gfx_clock(dev_priv, true);
1398 if (err)
1399 goto err1;
1400
1401 err = vlv_allow_gt_wake(dev_priv, false);
1402 if (err)
1403 goto err2;
98711167
D
1404
1405 if (!IS_CHERRYVIEW(dev_priv->dev))
1406 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1407
1408 err = vlv_force_gfx_clock(dev_priv, false);
1409 if (err)
1410 goto err2;
1411
1412 return 0;
1413
1414err2:
1415 /* For safety always re-enable waking and disable gfx clock forcing */
1416 vlv_allow_gt_wake(dev_priv, true);
1417err1:
1418 vlv_force_gfx_clock(dev_priv, false);
1419
1420 return err;
1421}
1422
016970be
SK
1423static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1424 bool rpm_resume)
ddeea5b0
ID
1425{
1426 struct drm_device *dev = dev_priv->dev;
1427 int err;
1428 int ret;
1429
1430 /*
1431 * If any of the steps fail just try to continue, that's the best we
1432 * can do at this point. Return the first error code (which will also
1433 * leave RPM permanently disabled).
1434 */
1435 ret = vlv_force_gfx_clock(dev_priv, true);
1436
98711167
D
1437 if (!IS_CHERRYVIEW(dev_priv->dev))
1438 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1439
1440 err = vlv_allow_gt_wake(dev_priv, true);
1441 if (!ret)
1442 ret = err;
1443
1444 err = vlv_force_gfx_clock(dev_priv, false);
1445 if (!ret)
1446 ret = err;
1447
1448 vlv_check_no_gt_access(dev_priv);
1449
016970be
SK
1450 if (rpm_resume) {
1451 intel_init_clock_gating(dev);
1452 i915_gem_restore_fences(dev);
1453 }
ddeea5b0
ID
1454
1455 return ret;
1456}
1457
97bea207 1458static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1459{
1460 struct pci_dev *pdev = to_pci_dev(device);
1461 struct drm_device *dev = pci_get_drvdata(pdev);
1462 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1463 int ret;
8a187455 1464
aeab0b5a 1465 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1466 return -ENODEV;
1467
604effb7
ID
1468 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1469 return -ENODEV;
1470
8a187455
PZ
1471 DRM_DEBUG_KMS("Suspending device\n");
1472
d6102977
ID
1473 /*
1474 * We could deadlock here in case another thread holding struct_mutex
1475 * calls RPM suspend concurrently, since the RPM suspend will wait
1476 * first for this RPM suspend to finish. In this case the concurrent
1477 * RPM resume will be followed by its RPM suspend counterpart. Still
1478 * for consistency return -EAGAIN, which will reschedule this suspend.
1479 */
1480 if (!mutex_trylock(&dev->struct_mutex)) {
1481 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1482 /*
1483 * Bump the expiration timestamp, otherwise the suspend won't
1484 * be rescheduled.
1485 */
1486 pm_runtime_mark_last_busy(device);
1487
1488 return -EAGAIN;
1489 }
1490 /*
1491 * We are safe here against re-faults, since the fault handler takes
1492 * an RPM reference.
1493 */
1494 i915_gem_release_all_mmaps(dev_priv);
1495 mutex_unlock(&dev->struct_mutex);
1496
fac6adb0 1497 intel_suspend_gt_powersave(dev);
2eb5252e 1498 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1499
ebc32824 1500 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1501 if (ret) {
1502 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1503 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1504
1505 return ret;
1506 }
a8a8bd54 1507
737b1506 1508 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1509 intel_uncore_forcewake_reset(dev, false);
8a187455 1510 dev_priv->pm.suspended = true;
1fb2362b
KCA
1511
1512 /*
c8a0bd42
PZ
1513 * FIXME: We really should find a document that references the arguments
1514 * used below!
1fb2362b 1515 */
c8a0bd42
PZ
1516 if (IS_HASWELL(dev)) {
1517 /*
1518 * current versions of firmware which depend on this opregion
1519 * notification have repurposed the D1 definition to mean
1520 * "runtime suspended" vs. what you would normally expect (D3)
1521 * to distinguish it from notifications that might be sent via
1522 * the suspend path.
1523 */
1524 intel_opregion_notify_adapter(dev, PCI_D1);
1525 } else {
1526 /*
1527 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1528 * being detected, and the call we do at intel_runtime_resume()
1529 * won't be able to restore them. Since PCI_D3hot matches the
1530 * actual specification and appears to be working, use it. Let's
1531 * assume the other non-Haswell platforms will stay the same as
1532 * Broadwell.
1533 */
1534 intel_opregion_notify_adapter(dev, PCI_D3hot);
1535 }
8a187455 1536
59bad947 1537 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1538
a8a8bd54 1539 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1540 return 0;
1541}
1542
97bea207 1543static int intel_runtime_resume(struct device *device)
8a187455
PZ
1544{
1545 struct pci_dev *pdev = to_pci_dev(device);
1546 struct drm_device *dev = pci_get_drvdata(pdev);
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1548 int ret = 0;
8a187455 1549
604effb7
ID
1550 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1551 return -ENODEV;
8a187455
PZ
1552
1553 DRM_DEBUG_KMS("Resuming device\n");
1554
cd2e9e90 1555 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1556 dev_priv->pm.suspended = false;
1557
1a5df187
PZ
1558 if (IS_GEN6(dev_priv))
1559 intel_init_pch_refclk(dev);
31335cec
SS
1560
1561 if (IS_BROXTON(dev))
1562 ret = bxt_resume_prepare(dev_priv);
f75a1985
SS
1563 else if (IS_SKYLAKE(dev))
1564 ret = skl_resume_prepare(dev_priv);
1a5df187
PZ
1565 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1566 hsw_disable_pc8(dev_priv);
1567 else if (IS_VALLEYVIEW(dev_priv))
1568 ret = vlv_resume_prepare(dev_priv, true);
1569
0ab9cfeb
ID
1570 /*
1571 * No point of rolling back things in case of an error, as the best
1572 * we can do is to hope that things will still work (and disable RPM).
1573 */
92b806d3
ID
1574 i915_gem_init_swizzling(dev);
1575 gen6_update_ring_freq(dev);
1576
b963291c 1577 intel_runtime_pm_enable_interrupts(dev_priv);
fac6adb0 1578 intel_enable_gt_powersave(dev);
b5478bcd 1579
0ab9cfeb
ID
1580 if (ret)
1581 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1582 else
1583 DRM_DEBUG_KMS("Device resumed\n");
1584
1585 return ret;
8a187455
PZ
1586}
1587
016970be
SK
1588/*
1589 * This function implements common functionality of runtime and system
1590 * suspend sequence.
1591 */
ebc32824
SK
1592static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1593{
ebc32824
SK
1594 int ret;
1595
16e44e3e 1596 if (IS_BROXTON(dev_priv))
31335cec 1597 ret = bxt_suspend_complete(dev_priv);
16e44e3e 1598 else if (IS_SKYLAKE(dev_priv))
f75a1985 1599 ret = skl_suspend_complete(dev_priv);
16e44e3e 1600 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1601 ret = hsw_suspend_complete(dev_priv);
16e44e3e 1602 else if (IS_VALLEYVIEW(dev_priv))
ebc32824 1603 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1604 else
1605 ret = 0;
ebc32824
SK
1606
1607 return ret;
1608}
1609
b4b78d12 1610static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1611 /*
1612 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1613 * PMSG_RESUME]
1614 */
0206e353 1615 .suspend = i915_pm_suspend,
76c4b250
ID
1616 .suspend_late = i915_pm_suspend_late,
1617 .resume_early = i915_pm_resume_early,
0206e353 1618 .resume = i915_pm_resume,
5545dbbf
ID
1619
1620 /*
1621 * S4 event handlers
1622 * @freeze, @freeze_late : called (1) before creating the
1623 * hibernation image [PMSG_FREEZE] and
1624 * (2) after rebooting, before restoring
1625 * the image [PMSG_QUIESCE]
1626 * @thaw, @thaw_early : called (1) after creating the hibernation
1627 * image, before writing it [PMSG_THAW]
1628 * and (2) after failing to create or
1629 * restore the image [PMSG_RECOVER]
1630 * @poweroff, @poweroff_late: called after writing the hibernation
1631 * image, before rebooting [PMSG_HIBERNATE]
1632 * @restore, @restore_early : called after rebooting and restoring the
1633 * hibernation image [PMSG_RESTORE]
1634 */
36d61e67
ID
1635 .freeze = i915_pm_suspend,
1636 .freeze_late = i915_pm_suspend_late,
1637 .thaw_early = i915_pm_resume_early,
1638 .thaw = i915_pm_resume,
1639 .poweroff = i915_pm_suspend,
ab3be73f 1640 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1641 .restore_early = i915_pm_resume_early,
0206e353 1642 .restore = i915_pm_resume,
5545dbbf
ID
1643
1644 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1645 .runtime_suspend = intel_runtime_suspend,
1646 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1647};
1648
78b68556 1649static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1650 .fault = i915_gem_fault,
ab00b3e5
JB
1651 .open = drm_gem_vm_open,
1652 .close = drm_gem_vm_close,
de151cf6
JB
1653};
1654
e08e96de
AV
1655static const struct file_operations i915_driver_fops = {
1656 .owner = THIS_MODULE,
1657 .open = drm_open,
1658 .release = drm_release,
1659 .unlocked_ioctl = drm_ioctl,
1660 .mmap = drm_gem_mmap,
1661 .poll = drm_poll,
e08e96de
AV
1662 .read = drm_read,
1663#ifdef CONFIG_COMPAT
1664 .compat_ioctl = i915_compat_ioctl,
1665#endif
1666 .llseek = noop_llseek,
1667};
1668
1da177e4 1669static struct drm_driver driver = {
0c54781b
MW
1670 /* Don't use MTRRs here; the Xserver or userspace app should
1671 * deal with them for Intel hardware.
792d2b9a 1672 */
673a394b 1673 .driver_features =
24986ee0 1674 DRIVER_USE_AGP |
10ba5012
KH
1675 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1676 DRIVER_RENDER,
22eae947 1677 .load = i915_driver_load,
ba8bbcf6 1678 .unload = i915_driver_unload,
673a394b 1679 .open = i915_driver_open,
22eae947
DA
1680 .lastclose = i915_driver_lastclose,
1681 .preclose = i915_driver_preclose,
673a394b 1682 .postclose = i915_driver_postclose,
915b4d11 1683 .set_busid = drm_pci_set_busid,
d8e29209
RW
1684
1685 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
fc49b3da 1686 .suspend = i915_suspend_legacy,
76c4b250 1687 .resume = i915_resume_legacy,
d8e29209 1688
cda17380 1689 .device_is_agp = i915_driver_device_is_agp,
955b12de 1690#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1691 .debugfs_init = i915_debugfs_init,
1692 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1693#endif
673a394b 1694 .gem_free_object = i915_gem_free_object,
de151cf6 1695 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1696
1697 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1698 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1699 .gem_prime_export = i915_gem_prime_export,
1700 .gem_prime_import = i915_gem_prime_import,
1701
ff72145b 1702 .dumb_create = i915_gem_dumb_create,
da6b51d0 1703 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1704 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1705 .ioctls = i915_ioctls,
e08e96de 1706 .fops = &i915_driver_fops,
22eae947
DA
1707 .name = DRIVER_NAME,
1708 .desc = DRIVER_DESC,
1709 .date = DRIVER_DATE,
1710 .major = DRIVER_MAJOR,
1711 .minor = DRIVER_MINOR,
1712 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1713};
1714
8410ea3b
DA
1715static struct pci_driver i915_pci_driver = {
1716 .name = DRIVER_NAME,
1717 .id_table = pciidlist,
1718 .probe = i915_pci_probe,
1719 .remove = i915_pci_remove,
1720 .driver.pm = &i915_pm_ops,
1721};
1722
1da177e4
LT
1723static int __init i915_init(void)
1724{
1725 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1726
1727 /*
1728 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1729 * explicitly disabled with the module pararmeter.
1730 *
1731 * Otherwise, just follow the parameter (defaulting to off).
1732 *
1733 * Allow optional vga_text_mode_force boot option to override
1734 * the default behavior.
1735 */
1736#if defined(CONFIG_DRM_I915_KMS)
d330a953 1737 if (i915.modeset != 0)
79e53945
JB
1738 driver.driver_features |= DRIVER_MODESET;
1739#endif
d330a953 1740 if (i915.modeset == 1)
79e53945
JB
1741 driver.driver_features |= DRIVER_MODESET;
1742
1743#ifdef CONFIG_VGA_CONSOLE
d330a953 1744 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1745 driver.driver_features &= ~DRIVER_MODESET;
1746#endif
1747
b30324ad 1748 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1749 driver.get_vblank_timestamp = NULL;
b30324ad 1750 /* Silently fail loading to not upset userspace. */
c9cd7b65 1751 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1752 return 0;
b30324ad 1753 }
3885c6bb 1754
b2e7723b
MR
1755 /*
1756 * FIXME: Note that we're lying to the DRM core here so that we can get access
1757 * to the atomic ioctl and the atomic properties. Only plane operations on
1758 * a single CRTC will actually work.
1759 */
1760 if (i915.nuclear_pageflip)
1761 driver.driver_features |= DRIVER_ATOMIC;
1762
8410ea3b 1763 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1764}
1765
1766static void __exit i915_exit(void)
1767{
b33ecdd1
DV
1768 if (!(driver.driver_features & DRIVER_MODESET))
1769 return; /* Never loaded a driver. */
b33ecdd1 1770
8410ea3b 1771 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1772}
1773
1774module_init(i915_init);
1775module_exit(i915_exit);
1776
0a6d1631 1777MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1778MODULE_AUTHOR("Intel Corporation");
0a6d1631 1779
b5e89ed5 1780MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1781MODULE_LICENSE("GPL and additional rights");
This page took 0.988111 seconds and 5 git commands to generate.