drm/i915: hold forcewake around ring hw init
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
354ff967 39#include "drm_crtc_helper.h"
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a35d9d3c 50int i915_panel_ignore_lid __read_mostly = 0;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775
BW
52MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
112b715e 121static struct drm_driver driver;
1f7a6e37 122extern int intel_agp_enabled;
112b715e 123
cfdf1fa2 124#define INTEL_VGA_DEVICE(id, info) { \
80a2901d 125 .class = PCI_BASE_CLASS_DISPLAY << 16, \
934f992c 126 .class_mask = 0xff0000, \
49ae35f2
KH
127 .vendor = 0x8086, \
128 .device = id, \
129 .subvendor = PCI_ANY_ID, \
130 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
131 .driver_data = (unsigned long) info }
132
9a7e8492 133static const struct intel_device_info intel_i830_info = {
a6c45cf0 134 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
31578148 135 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
136};
137
9a7e8492 138static const struct intel_device_info intel_845g_info = {
a6c45cf0 139 .gen = 2,
31578148 140 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
141};
142
9a7e8492 143static const struct intel_device_info intel_i85x_info = {
a6c45cf0 144 .gen = 2, .is_i85x = 1, .is_mobile = 1,
5ce8ba7c 145 .cursor_needs_physical = 1,
31578148 146 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
147};
148
9a7e8492 149static const struct intel_device_info intel_i865g_info = {
a6c45cf0 150 .gen = 2,
31578148 151 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_i915g_info = {
a6c45cf0 155 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
31578148 156 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 157};
9a7e8492 158static const struct intel_device_info intel_i915gm_info = {
a6c45cf0 159 .gen = 3, .is_mobile = 1,
b295d1b6 160 .cursor_needs_physical = 1,
31578148 161 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 162 .supports_tv = 1,
cfdf1fa2 163};
9a7e8492 164static const struct intel_device_info intel_i945g_info = {
a6c45cf0 165 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 166 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 167};
9a7e8492 168static const struct intel_device_info intel_i945gm_info = {
a6c45cf0 169 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
b295d1b6 170 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 171 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 172 .supports_tv = 1,
cfdf1fa2
KH
173};
174
9a7e8492 175static const struct intel_device_info intel_i965g_info = {
a6c45cf0 176 .gen = 4, .is_broadwater = 1,
c96c3a8c 177 .has_hotplug = 1,
31578148 178 .has_overlay = 1,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_i965gm_info = {
a6c45cf0 182 .gen = 4, .is_crestline = 1,
e3c4e5dd 183 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a6c45cf0 185 .supports_tv = 1,
cfdf1fa2
KH
186};
187
9a7e8492 188static const struct intel_device_info intel_g33_info = {
a6c45cf0 189 .gen = 3, .is_g33 = 1,
c96c3a8c 190 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 191 .has_overlay = 1,
cfdf1fa2
KH
192};
193
9a7e8492 194static const struct intel_device_info intel_g45_info = {
a6c45cf0 195 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
c96c3a8c 196 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 197 .has_bsd_ring = 1,
cfdf1fa2
KH
198};
199
9a7e8492 200static const struct intel_device_info intel_gm45_info = {
a6c45cf0 201 .gen = 4, .is_g4x = 1,
e3c4e5dd 202 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 203 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 204 .supports_tv = 1,
92f49d9c 205 .has_bsd_ring = 1,
cfdf1fa2
KH
206};
207
9a7e8492 208static const struct intel_device_info intel_pineview_info = {
a6c45cf0 209 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
c96c3a8c 210 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 211 .has_overlay = 1,
cfdf1fa2
KH
212};
213
9a7e8492 214static const struct intel_device_info intel_ironlake_d_info = {
f00a3ddf 215 .gen = 5,
5a117db7 216 .need_gfx_hws = 1, .has_hotplug = 1,
92f49d9c 217 .has_bsd_ring = 1,
7e508a27 218 .has_pch_split = 1,
cfdf1fa2
KH
219};
220
9a7e8492 221static const struct intel_device_info intel_ironlake_m_info = {
f00a3ddf 222 .gen = 5, .is_mobile = 1,
e3c4e5dd 223 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 224 .has_fbc = 1,
92f49d9c 225 .has_bsd_ring = 1,
7e508a27 226 .has_pch_split = 1,
cfdf1fa2
KH
227};
228
9a7e8492 229static const struct intel_device_info intel_sandybridge_d_info = {
a6c45cf0 230 .gen = 6,
c96c3a8c 231 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 232 .has_bsd_ring = 1,
549f7365 233 .has_blt_ring = 1,
3d29b842 234 .has_llc = 1,
7e508a27 235 .has_pch_split = 1,
b7884eb4 236 .has_force_wake = 1,
f6e450a6
EA
237};
238
9a7e8492 239static const struct intel_device_info intel_sandybridge_m_info = {
a6c45cf0 240 .gen = 6, .is_mobile = 1,
c96c3a8c 241 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 242 .has_fbc = 1,
881f47b6 243 .has_bsd_ring = 1,
549f7365 244 .has_blt_ring = 1,
3d29b842 245 .has_llc = 1,
7e508a27 246 .has_pch_split = 1,
b7884eb4 247 .has_force_wake = 1,
a13e4093
EA
248};
249
c76b615c
JB
250static const struct intel_device_info intel_ivybridge_d_info = {
251 .is_ivybridge = 1, .gen = 7,
252 .need_gfx_hws = 1, .has_hotplug = 1,
253 .has_bsd_ring = 1,
254 .has_blt_ring = 1,
3d29b842 255 .has_llc = 1,
7e508a27 256 .has_pch_split = 1,
b7884eb4 257 .has_force_wake = 1,
c76b615c
JB
258};
259
260static const struct intel_device_info intel_ivybridge_m_info = {
261 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
262 .need_gfx_hws = 1, .has_hotplug = 1,
263 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
264 .has_bsd_ring = 1,
265 .has_blt_ring = 1,
3d29b842 266 .has_llc = 1,
7e508a27 267 .has_pch_split = 1,
b7884eb4 268 .has_force_wake = 1,
c76b615c
JB
269};
270
70a3eb7a
JB
271static const struct intel_device_info intel_valleyview_m_info = {
272 .gen = 7, .is_mobile = 1,
273 .need_gfx_hws = 1, .has_hotplug = 1,
274 .has_fbc = 0,
275 .has_bsd_ring = 1,
276 .has_blt_ring = 1,
277 .is_valleyview = 1,
278};
279
280static const struct intel_device_info intel_valleyview_d_info = {
281 .gen = 7,
282 .need_gfx_hws = 1, .has_hotplug = 1,
283 .has_fbc = 0,
284 .has_bsd_ring = 1,
285 .has_blt_ring = 1,
286 .is_valleyview = 1,
287};
288
4cae9ae0
ED
289static const struct intel_device_info intel_haswell_d_info = {
290 .is_haswell = 1, .gen = 7,
291 .need_gfx_hws = 1, .has_hotplug = 1,
292 .has_bsd_ring = 1,
293 .has_blt_ring = 1,
294 .has_llc = 1,
295 .has_pch_split = 1,
b7884eb4 296 .has_force_wake = 1,
4cae9ae0
ED
297};
298
299static const struct intel_device_info intel_haswell_m_info = {
300 .is_haswell = 1, .gen = 7, .is_mobile = 1,
301 .need_gfx_hws = 1, .has_hotplug = 1,
302 .has_bsd_ring = 1,
303 .has_blt_ring = 1,
304 .has_llc = 1,
305 .has_pch_split = 1,
b7884eb4 306 .has_force_wake = 1,
c76b615c
JB
307};
308
6103da0d
CW
309static const struct pci_device_id pciidlist[] = { /* aka */
310 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
311 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
312 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 313 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
314 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
315 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
316 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
317 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
318 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
319 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
320 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
321 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
322 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
323 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
324 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
325 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
326 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
327 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
328 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
329 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
330 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
331 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
332 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
333 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
334 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
335 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 336 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
337 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
338 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
340 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 341 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
342 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
343 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 344 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 345 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 346 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 347 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
c76b615c
JB
348 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
349 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
350 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
351 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
352 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
cc22a938 353 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
c14f5286
ED
354 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
355 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
356 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
357 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
358 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
359 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
360 INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
49ae35f2 361 {0, 0, 0}
1da177e4
LT
362};
363
79e53945
JB
364#if defined(CONFIG_DRM_I915_KMS)
365MODULE_DEVICE_TABLE(pci, pciidlist);
366#endif
367
3bad0781 368#define INTEL_PCH_DEVICE_ID_MASK 0xff00
90711d50 369#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3bad0781 370#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
c792513b 371#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
eb877ebf 372#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3bad0781 373
0206e353 374void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
375{
376 struct drm_i915_private *dev_priv = dev->dev_private;
377 struct pci_dev *pch;
378
379 /*
380 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
381 * make graphics device passthrough work easy for VMM, that only
382 * need to expose ISA bridge to let driver know the real hardware
383 * underneath. This is a requirement from virtualization team.
384 */
385 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
386 if (pch) {
387 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
388 int id;
389 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
390
90711d50
JB
391 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
392 dev_priv->pch_type = PCH_IBX;
ee7b9f93 393 dev_priv->num_pch_pll = 2;
90711d50
JB
394 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
395 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781 396 dev_priv->pch_type = PCH_CPT;
ee7b9f93 397 dev_priv->num_pch_pll = 2;
3bad0781 398 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
c792513b
JB
399 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
400 /* PantherPoint is CPT compatible */
401 dev_priv->pch_type = PCH_CPT;
ee7b9f93 402 dev_priv->num_pch_pll = 2;
c792513b 403 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
eb877ebf
ED
404 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
405 dev_priv->pch_type = PCH_LPT;
ee7b9f93 406 dev_priv->num_pch_pll = 0;
eb877ebf 407 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
3bad0781 408 }
ee7b9f93 409 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
3bad0781
ZW
410 }
411 pci_dev_put(pch);
412 }
413}
414
2911a35b
BW
415bool i915_semaphore_is_enabled(struct drm_device *dev)
416{
417 if (INTEL_INFO(dev)->gen < 6)
418 return 0;
419
420 if (i915_semaphores >= 0)
421 return i915_semaphores;
422
59de3295 423#ifdef CONFIG_INTEL_IOMMU
2911a35b 424 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
425 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
426 return false;
427#endif
2911a35b
BW
428
429 return 1;
430}
431
8d715f00 432void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
eb43f4af
CW
433{
434 int count;
435
436 count = 0;
437 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
438 udelay(10);
439
440 I915_WRITE_NOTRACE(FORCEWAKE, 1);
441 POSTING_READ(FORCEWAKE);
442
443 count = 0;
444 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
445 udelay(10);
446}
447
8d715f00
KP
448void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
449{
450 int count;
451
452 count = 0;
453 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
454 udelay(10);
455
6b26c86d 456 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
8d715f00
KP
457 POSTING_READ(FORCEWAKE_MT);
458
459 count = 0;
460 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
461 udelay(10);
462}
463
fcca7926
BW
464/*
465 * Generally this is called implicitly by the register read function. However,
466 * if some sequence requires the GT to not power down then this function should
467 * be called at the beginning of the sequence followed by a call to
468 * gen6_gt_force_wake_put() at the end of the sequence.
469 */
470void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
471{
9f1f46a4 472 unsigned long irqflags;
fcca7926 473
9f1f46a4
DV
474 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
475 if (dev_priv->forcewake_count++ == 0)
8d715f00 476 dev_priv->display.force_wake_get(dev_priv);
9f1f46a4 477 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
fcca7926
BW
478}
479
ee64cbdb
BW
480static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
481{
482 u32 gtfifodbg;
483 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
484 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
485 "MMIO read or write has been dropped %x\n", gtfifodbg))
486 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
487}
488
8d715f00 489void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
eb43f4af
CW
490{
491 I915_WRITE_NOTRACE(FORCEWAKE, 0);
ee64cbdb
BW
492 /* The below doubles as a POSTING_READ */
493 gen6_gt_check_fifodbg(dev_priv);
eb43f4af
CW
494}
495
8d715f00
KP
496void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
497{
6b26c86d 498 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
ee64cbdb
BW
499 /* The below doubles as a POSTING_READ */
500 gen6_gt_check_fifodbg(dev_priv);
8d715f00
KP
501}
502
fcca7926
BW
503/*
504 * see gen6_gt_force_wake_get()
505 */
506void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
507{
9f1f46a4 508 unsigned long irqflags;
fcca7926 509
9f1f46a4
DV
510 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
511 if (--dev_priv->forcewake_count == 0)
8d715f00 512 dev_priv->display.force_wake_put(dev_priv);
9f1f46a4 513 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
fcca7926
BW
514}
515
67a3744f 516int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
91355834 517{
67a3744f
BW
518 int ret = 0;
519
0206e353 520 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
95736720
CW
521 int loop = 500;
522 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
523 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
524 udelay(10);
525 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
526 }
67a3744f
BW
527 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
528 ++ret;
95736720 529 dev_priv->gt_fifo_count = fifo;
91355834 530 }
95736720 531 dev_priv->gt_fifo_count--;
67a3744f
BW
532
533 return ret;
91355834
CW
534}
535
575155a9
JB
536void vlv_force_wake_get(struct drm_i915_private *dev_priv)
537{
538 int count;
539
540 count = 0;
541
542 /* Already awake? */
543 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
544 return;
545
546 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
547 POSTING_READ(FORCEWAKE_VLV);
548
549 count = 0;
550 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
551 udelay(10);
552}
553
554void vlv_force_wake_put(struct drm_i915_private *dev_priv)
555{
556 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
557 /* FIXME: confirm VLV behavior with Punit folks */
558 POSTING_READ(FORCEWAKE_VLV);
559}
560
84b79f8d 561static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 562{
61caf87c
RW
563 struct drm_i915_private *dev_priv = dev->dev_private;
564
5bcf719b
DA
565 drm_kms_helper_poll_disable(dev);
566
ba8bbcf6 567 pci_save_state(dev->pdev);
ba8bbcf6 568
5669fcac 569 /* If KMS is active, we do the leavevt stuff here */
226485e9 570 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
571 int error = i915_gem_idle(dev);
572 if (error) {
226485e9 573 dev_err(&dev->pdev->dev,
84b79f8d
RW
574 "GEM idle failed, resume might fail\n");
575 return error;
576 }
226485e9 577 drm_irq_uninstall(dev);
5669fcac
JB
578 }
579
9e06dd39
JB
580 i915_save_state(dev);
581
44834a67 582 intel_opregion_fini(dev);
8ee1c3db 583
84b79f8d
RW
584 /* Modeset on resume, not lid events */
585 dev_priv->modeset_on_lid = 0;
61caf87c 586
3fa016a0
DA
587 console_lock();
588 intel_fbdev_set_suspend(dev, 1);
589 console_unlock();
590
61caf87c 591 return 0;
84b79f8d
RW
592}
593
6a9ee8af 594int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
595{
596 int error;
597
598 if (!dev || !dev->dev_private) {
599 DRM_ERROR("dev: %p\n", dev);
600 DRM_ERROR("DRM not initialized, aborting suspend.\n");
601 return -ENODEV;
602 }
603
604 if (state.event == PM_EVENT_PRETHAW)
605 return 0;
606
5bcf719b
DA
607
608 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
609 return 0;
6eecba33 610
84b79f8d
RW
611 error = i915_drm_freeze(dev);
612 if (error)
613 return error;
614
b932ccb5
DA
615 if (state.event == PM_EVENT_SUSPEND) {
616 /* Shut down the device */
617 pci_disable_device(dev->pdev);
618 pci_set_power_state(dev->pdev, PCI_D3hot);
619 }
ba8bbcf6
JB
620
621 return 0;
622}
623
84b79f8d 624static int i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 625{
5669fcac 626 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 627 int error = 0;
8ee1c3db 628
d1c3b177
CW
629 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630 mutex_lock(&dev->struct_mutex);
631 i915_gem_restore_gtt_mappings(dev);
632 mutex_unlock(&dev->struct_mutex);
633 }
634
61caf87c 635 i915_restore_state(dev);
44834a67 636 intel_opregion_setup(dev);
61caf87c 637
5669fcac
JB
638 /* KMS EnterVT equivalent */
639 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1833b134
CW
640 if (HAS_PCH_SPLIT(dev))
641 ironlake_init_pch_refclk(dev);
642
5669fcac
JB
643 mutex_lock(&dev->struct_mutex);
644 dev_priv->mm.suspended = 0;
645
f691e2f4 646 error = i915_gem_init_hw(dev);
5669fcac 647 mutex_unlock(&dev->struct_mutex);
226485e9 648
1833b134 649 intel_modeset_init_hw(dev);
500f7147 650 drm_mode_config_reset(dev);
226485e9 651 drm_irq_install(dev);
84b79f8d 652
354ff967 653 /* Resume the modeset for every activated CRTC */
927a2f11 654 mutex_lock(&dev->mode_config.mutex);
354ff967 655 drm_helper_resume_force_mode(dev);
927a2f11 656 mutex_unlock(&dev->mode_config.mutex);
d5bb081b 657 }
1daed3fb 658
44834a67
CW
659 intel_opregion_init(dev);
660
c9354c85 661 dev_priv->modeset_on_lid = 0;
06891e27 662
3fa016a0
DA
663 console_lock();
664 intel_fbdev_set_suspend(dev, 0);
665 console_unlock();
84b79f8d
RW
666 return error;
667}
668
6a9ee8af 669int i915_resume(struct drm_device *dev)
84b79f8d 670{
6eecba33
CW
671 int ret;
672
5bcf719b
DA
673 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
674 return 0;
675
84b79f8d
RW
676 if (pci_enable_device(dev->pdev))
677 return -EIO;
678
679 pci_set_master(dev->pdev);
680
6eecba33
CW
681 ret = i915_drm_thaw(dev);
682 if (ret)
683 return ret;
684
685 drm_kms_helper_poll_enable(dev);
686 return 0;
ba8bbcf6
JB
687}
688
d4b8bb2a 689static int i8xx_do_reset(struct drm_device *dev)
dc96e9b8
CW
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
692
693 if (IS_I85X(dev))
694 return -ENODEV;
695
696 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
697 POSTING_READ(D_STATE);
698
699 if (IS_I830(dev) || IS_845G(dev)) {
700 I915_WRITE(DEBUG_RESET_I830,
701 DEBUG_RESET_DISPLAY |
702 DEBUG_RESET_RENDER |
703 DEBUG_RESET_FULL);
704 POSTING_READ(DEBUG_RESET_I830);
705 msleep(1);
706
707 I915_WRITE(DEBUG_RESET_I830, 0);
708 POSTING_READ(DEBUG_RESET_I830);
709 }
710
711 msleep(1);
712
713 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
714 POSTING_READ(D_STATE);
715
716 return 0;
717}
718
f49f0586
KG
719static int i965_reset_complete(struct drm_device *dev)
720{
721 u8 gdrst;
eeccdcac 722 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
5fe9fe8c 723 return (gdrst & GRDOM_RESET_ENABLE) == 0;
f49f0586
KG
724}
725
d4b8bb2a 726static int i965_do_reset(struct drm_device *dev)
0573ed4a 727{
5ccce180 728 int ret;
0573ed4a
KG
729 u8 gdrst;
730
ae681d96
CW
731 /*
732 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
733 * well as the reset bit (GR/bit 0). Setting the GR bit
734 * triggers the reset; when done, the hardware will clear it.
735 */
0573ed4a 736 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
d4b8bb2a 737 pci_write_config_byte(dev->pdev, I965_GDRST,
5ccce180
DV
738 gdrst | GRDOM_RENDER |
739 GRDOM_RESET_ENABLE);
740 ret = wait_for(i965_reset_complete(dev), 500);
741 if (ret)
742 return ret;
743
744 /* We can't reset render&media without also resetting display ... */
745 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
746 pci_write_config_byte(dev->pdev, I965_GDRST,
747 gdrst | GRDOM_MEDIA |
748 GRDOM_RESET_ENABLE);
0573ed4a
KG
749
750 return wait_for(i965_reset_complete(dev), 500);
751}
752
d4b8bb2a 753static int ironlake_do_reset(struct drm_device *dev)
0573ed4a
KG
754{
755 struct drm_i915_private *dev_priv = dev->dev_private;
5ccce180
DV
756 u32 gdrst;
757 int ret;
758
759 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
760 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
761 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
762 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
763 if (ret)
764 return ret;
765
766 /* We can't reset render&media without also resetting display ... */
767 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
d4b8bb2a 768 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
5ccce180 769 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
0573ed4a 770 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
771}
772
d4b8bb2a 773static int gen6_do_reset(struct drm_device *dev)
cff458c2
EA
774{
775 struct drm_i915_private *dev_priv = dev->dev_private;
b6e45f86
KP
776 int ret;
777 unsigned long irqflags;
cff458c2 778
286fed41
KP
779 /* Hold gt_lock across reset to prevent any register access
780 * with forcewake not set correctly
781 */
b6e45f86 782 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
286fed41
KP
783
784 /* Reset the chip */
785
786 /* GEN6_GDRST is not in the gt power well, no need to check
787 * for fifo space for the write or forcewake the chip for
788 * the read
789 */
790 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
791
792 /* Spin waiting for the device to ack the reset request */
793 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
794
795 /* If reset with a user forcewake, try to restore, otherwise turn it off */
b6e45f86
KP
796 if (dev_priv->forcewake_count)
797 dev_priv->display.force_wake_get(dev_priv);
286fed41
KP
798 else
799 dev_priv->display.force_wake_put(dev_priv);
800
801 /* Restore fifo count */
802 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
803
b6e45f86
KP
804 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
805 return ret;
cff458c2
EA
806}
807
d4b8bb2a 808static int intel_gpu_reset(struct drm_device *dev)
350d2706 809{
2b9dc9a2 810 struct drm_i915_private *dev_priv = dev->dev_private;
350d2706
DV
811 int ret = -ENODEV;
812
813 switch (INTEL_INFO(dev)->gen) {
814 case 7:
815 case 6:
d4b8bb2a 816 ret = gen6_do_reset(dev);
350d2706
DV
817 break;
818 case 5:
d4b8bb2a 819 ret = ironlake_do_reset(dev);
350d2706
DV
820 break;
821 case 4:
d4b8bb2a 822 ret = i965_do_reset(dev);
350d2706
DV
823 break;
824 case 2:
d4b8bb2a 825 ret = i8xx_do_reset(dev);
350d2706
DV
826 break;
827 }
828
2b9dc9a2
DV
829 /* Also reset the gpu hangman. */
830 if (dev_priv->stop_rings) {
831 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
832 dev_priv->stop_rings = 0;
833 if (ret == -ENODEV) {
834 DRM_ERROR("Reset not implemented, but ignoring "
835 "error for simulated gpu hangs\n");
836 ret = 0;
837 }
838 }
839
350d2706
DV
840 return ret;
841}
842
11ed50ec 843/**
f3953dcb 844 * i915_reset - reset chip after a hang
11ed50ec 845 * @dev: drm device to reset
11ed50ec
BG
846 *
847 * Reset the chip. Useful if a hang is detected. Returns zero on successful
848 * reset or otherwise an error code.
849 *
850 * Procedure is fairly simple:
851 * - reset the chip using the reset reg
852 * - re-init context state
853 * - re-init hardware status page
854 * - re-init ring buffer
855 * - re-init interrupt state
856 * - re-init display
857 */
d4b8bb2a 858int i915_reset(struct drm_device *dev)
11ed50ec
BG
859{
860 drm_i915_private_t *dev_priv = dev->dev_private;
0573ed4a 861 int ret;
11ed50ec 862
d78cb50b
CW
863 if (!i915_try_reset)
864 return 0;
865
340479aa
CW
866 if (!mutex_trylock(&dev->struct_mutex))
867 return -EBUSY;
11ed50ec 868
e5eb3d63
DV
869 dev_priv->stop_rings = 0;
870
069efc1d 871 i915_gem_reset(dev);
77f01230 872
f803aa55 873 ret = -ENODEV;
350d2706 874 if (get_seconds() - dev_priv->last_gpu_reset < 5)
ae681d96 875 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
350d2706 876 else
d4b8bb2a 877 ret = intel_gpu_reset(dev);
350d2706 878
ae681d96 879 dev_priv->last_gpu_reset = get_seconds();
0573ed4a 880 if (ret) {
f803aa55 881 DRM_ERROR("Failed to reset chip.\n");
f953c935 882 mutex_unlock(&dev->struct_mutex);
f803aa55 883 return ret;
11ed50ec
BG
884 }
885
886 /* Ok, now get things going again... */
887
888 /*
889 * Everything depends on having the GTT running, so we need to start
890 * there. Fortunately we don't need to do this unless we reset the
891 * chip at a PCI level.
892 *
893 * Next we need to restore the context, but we don't use those
894 * yet either...
895 *
896 * Ring buffer needs to be re-initialized in the KMS case, or if X
897 * was running at the time of the reset (i.e. we weren't VT
898 * switched away).
899 */
900 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 901 !dev_priv->mm.suspended) {
b4519513
CW
902 struct intel_ring_buffer *ring;
903 int i;
904
11ed50ec 905 dev_priv->mm.suspended = 0;
75a6898f 906
f691e2f4
DV
907 i915_gem_init_swizzling(dev);
908
b4519513
CW
909 for_each_ring(ring, dev_priv, i)
910 ring->init(ring);
75a6898f 911
e21af88d
DV
912 i915_gem_init_ppgtt(dev);
913
11ed50ec 914 mutex_unlock(&dev->struct_mutex);
f817586c
DV
915
916 if (drm_core_check_feature(dev, DRIVER_MODESET))
917 intel_modeset_init_hw(dev);
918
11ed50ec
BG
919 drm_irq_uninstall(dev);
920 drm_irq_install(dev);
bcbc324a
DV
921 } else {
922 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
923 }
924
11ed50ec
BG
925 return 0;
926}
927
928
112b715e
KH
929static int __devinit
930i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
931{
5fe49d86
CW
932 /* Only bind to function 0 of the device. Early generations
933 * used function 1 as a placeholder for multi-head. This causes
934 * us confusion instead, especially on the systems where both
935 * functions have the same PCI-ID!
936 */
937 if (PCI_FUNC(pdev->devfn))
938 return -ENODEV;
939
dcdb1674 940 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
941}
942
943static void
944i915_pci_remove(struct pci_dev *pdev)
945{
946 struct drm_device *dev = pci_get_drvdata(pdev);
947
948 drm_put_dev(dev);
949}
950
84b79f8d 951static int i915_pm_suspend(struct device *dev)
112b715e 952{
84b79f8d
RW
953 struct pci_dev *pdev = to_pci_dev(dev);
954 struct drm_device *drm_dev = pci_get_drvdata(pdev);
955 int error;
112b715e 956
84b79f8d
RW
957 if (!drm_dev || !drm_dev->dev_private) {
958 dev_err(dev, "DRM not initialized, aborting suspend.\n");
959 return -ENODEV;
960 }
112b715e 961
5bcf719b
DA
962 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
963 return 0;
964
84b79f8d
RW
965 error = i915_drm_freeze(drm_dev);
966 if (error)
967 return error;
112b715e 968
84b79f8d
RW
969 pci_disable_device(pdev);
970 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 971
84b79f8d 972 return 0;
cbda12d7
ZW
973}
974
84b79f8d 975static int i915_pm_resume(struct device *dev)
cbda12d7 976{
84b79f8d
RW
977 struct pci_dev *pdev = to_pci_dev(dev);
978 struct drm_device *drm_dev = pci_get_drvdata(pdev);
979
980 return i915_resume(drm_dev);
cbda12d7
ZW
981}
982
84b79f8d 983static int i915_pm_freeze(struct device *dev)
cbda12d7 984{
84b79f8d
RW
985 struct pci_dev *pdev = to_pci_dev(dev);
986 struct drm_device *drm_dev = pci_get_drvdata(pdev);
987
988 if (!drm_dev || !drm_dev->dev_private) {
989 dev_err(dev, "DRM not initialized, aborting suspend.\n");
990 return -ENODEV;
991 }
992
993 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
994}
995
84b79f8d 996static int i915_pm_thaw(struct device *dev)
cbda12d7 997{
84b79f8d
RW
998 struct pci_dev *pdev = to_pci_dev(dev);
999 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1000
1001 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1002}
1003
84b79f8d 1004static int i915_pm_poweroff(struct device *dev)
cbda12d7 1005{
84b79f8d
RW
1006 struct pci_dev *pdev = to_pci_dev(dev);
1007 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1008
61caf87c 1009 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1010}
1011
b4b78d12 1012static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
1013 .suspend = i915_pm_suspend,
1014 .resume = i915_pm_resume,
1015 .freeze = i915_pm_freeze,
1016 .thaw = i915_pm_thaw,
1017 .poweroff = i915_pm_poweroff,
1018 .restore = i915_pm_resume,
cbda12d7
ZW
1019};
1020
78b68556 1021static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1022 .fault = i915_gem_fault,
ab00b3e5
JB
1023 .open = drm_gem_vm_open,
1024 .close = drm_gem_vm_close,
de151cf6
JB
1025};
1026
e08e96de
AV
1027static const struct file_operations i915_driver_fops = {
1028 .owner = THIS_MODULE,
1029 .open = drm_open,
1030 .release = drm_release,
1031 .unlocked_ioctl = drm_ioctl,
1032 .mmap = drm_gem_mmap,
1033 .poll = drm_poll,
1034 .fasync = drm_fasync,
1035 .read = drm_read,
1036#ifdef CONFIG_COMPAT
1037 .compat_ioctl = i915_compat_ioctl,
1038#endif
1039 .llseek = noop_llseek,
1040};
1041
1da177e4 1042static struct drm_driver driver = {
0c54781b
MW
1043 /* Don't use MTRRs here; the Xserver or userspace app should
1044 * deal with them for Intel hardware.
792d2b9a 1045 */
673a394b
EA
1046 .driver_features =
1047 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1286ff73 1048 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
22eae947 1049 .load = i915_driver_load,
ba8bbcf6 1050 .unload = i915_driver_unload,
673a394b 1051 .open = i915_driver_open,
22eae947
DA
1052 .lastclose = i915_driver_lastclose,
1053 .preclose = i915_driver_preclose,
673a394b 1054 .postclose = i915_driver_postclose,
d8e29209
RW
1055
1056 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1057 .suspend = i915_suspend,
1058 .resume = i915_resume,
1059
cda17380 1060 .device_is_agp = i915_driver_device_is_agp,
1da177e4 1061 .reclaim_buffers = drm_core_reclaim_buffers,
7c1c2871
DA
1062 .master_create = i915_master_create,
1063 .master_destroy = i915_master_destroy,
955b12de 1064#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1065 .debugfs_init = i915_debugfs_init,
1066 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1067#endif
673a394b
EA
1068 .gem_init_object = i915_gem_init_object,
1069 .gem_free_object = i915_gem_free_object,
de151cf6 1070 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1071
1072 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1073 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1074 .gem_prime_export = i915_gem_prime_export,
1075 .gem_prime_import = i915_gem_prime_import,
1076
ff72145b
DA
1077 .dumb_create = i915_gem_dumb_create,
1078 .dumb_map_offset = i915_gem_mmap_gtt,
1079 .dumb_destroy = i915_gem_dumb_destroy,
1da177e4 1080 .ioctls = i915_ioctls,
e08e96de 1081 .fops = &i915_driver_fops,
22eae947
DA
1082 .name = DRIVER_NAME,
1083 .desc = DRIVER_DESC,
1084 .date = DRIVER_DATE,
1085 .major = DRIVER_MAJOR,
1086 .minor = DRIVER_MINOR,
1087 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1088};
1089
8410ea3b
DA
1090static struct pci_driver i915_pci_driver = {
1091 .name = DRIVER_NAME,
1092 .id_table = pciidlist,
1093 .probe = i915_pci_probe,
1094 .remove = i915_pci_remove,
1095 .driver.pm = &i915_pm_ops,
1096};
1097
1da177e4
LT
1098static int __init i915_init(void)
1099{
1f7a6e37
ZW
1100 if (!intel_agp_enabled) {
1101 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1102 return -ENODEV;
1103 }
1104
1da177e4 1105 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1106
1107 /*
1108 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1109 * explicitly disabled with the module pararmeter.
1110 *
1111 * Otherwise, just follow the parameter (defaulting to off).
1112 *
1113 * Allow optional vga_text_mode_force boot option to override
1114 * the default behavior.
1115 */
1116#if defined(CONFIG_DRM_I915_KMS)
1117 if (i915_modeset != 0)
1118 driver.driver_features |= DRIVER_MODESET;
1119#endif
1120 if (i915_modeset == 1)
1121 driver.driver_features |= DRIVER_MODESET;
1122
1123#ifdef CONFIG_VGA_CONSOLE
1124 if (vgacon_text_force() && i915_modeset == -1)
1125 driver.driver_features &= ~DRIVER_MODESET;
1126#endif
1127
3885c6bb
CW
1128 if (!(driver.driver_features & DRIVER_MODESET))
1129 driver.get_vblank_timestamp = NULL;
1130
8410ea3b 1131 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1132}
1133
1134static void __exit i915_exit(void)
1135{
8410ea3b 1136 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1137}
1138
1139module_init(i915_init);
1140module_exit(i915_exit);
1141
b5e89ed5
DA
1142MODULE_AUTHOR(DRIVER_AUTHOR);
1143MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1144MODULE_LICENSE("GPL and additional rights");
f7000883 1145
b7d84096
JB
1146/* We give fast paths for the really cool registers */
1147#define NEEDS_FORCE_WAKE(dev_priv, reg) \
b7884eb4
DV
1148 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1149 ((reg) < 0x40000) && \
1150 ((reg) != FORCEWAKE))
b7d84096 1151
f7000883
AK
1152#define __i915_read(x, y) \
1153u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1154 u##x val = 0; \
1155 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
c937504e
KP
1156 unsigned long irqflags; \
1157 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1158 if (dev_priv->forcewake_count == 0) \
1159 dev_priv->display.force_wake_get(dev_priv); \
f7000883 1160 val = read##y(dev_priv->regs + reg); \
c937504e
KP
1161 if (dev_priv->forcewake_count == 0) \
1162 dev_priv->display.force_wake_put(dev_priv); \
1163 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
f7000883
AK
1164 } else { \
1165 val = read##y(dev_priv->regs + reg); \
1166 } \
1167 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1168 return val; \
1169}
1170
1171__i915_read(8, b)
1172__i915_read(16, w)
1173__i915_read(32, l)
1174__i915_read(64, q)
1175#undef __i915_read
1176
1177#define __i915_write(x, y) \
1178void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
67a3744f 1179 u32 __fifo_ret = 0; \
f7000883
AK
1180 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1181 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
67a3744f 1182 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
f7000883
AK
1183 } \
1184 write##y(val, dev_priv->regs + reg); \
67a3744f
BW
1185 if (unlikely(__fifo_ret)) { \
1186 gen6_gt_check_fifodbg(dev_priv); \
1187 } \
f7000883
AK
1188}
1189__i915_write(8, b)
1190__i915_write(16, w)
1191__i915_write(32, l)
1192__i915_write(64, q)
1193#undef __i915_write
This page took 1.007865 seconds and 5 git commands to generate.